Greg Kroah-Hartman | b244131 | 2017-11-01 15:07:57 +0100 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | /* |
Bjorn Helgaas | df62ab5 | 2018-03-09 16:36:33 -0600 | [diff] [blame] | 3 | * This file contains work-arounds for many known PCI hardware bugs. |
| 4 | * Devices present only on certain architectures (host bridges et cetera) |
| 5 | * should be handled in arch-specific code. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | * |
Bjorn Helgaas | df62ab5 | 2018-03-09 16:36:33 -0600 | [diff] [blame] | 7 | * Note: any quirks for hotpluggable devices must _NOT_ be declared __init. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * |
Bjorn Helgaas | df62ab5 | 2018-03-09 16:36:33 -0600 | [diff] [blame] | 9 | * Copyright (c) 1999 Martin Mares <mj@ucw.cz> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 10 | * |
Bjorn Helgaas | df62ab5 | 2018-03-09 16:36:33 -0600 | [diff] [blame] | 11 | * Init/reset quirks for USB host controllers should be in the USB quirks |
| 12 | * file, where their drivers can use them. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | */ |
| 14 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <linux/types.h> |
| 16 | #include <linux/kernel.h> |
Paul Gortmaker | 363c75d | 2011-05-27 09:37:25 -0400 | [diff] [blame] | 17 | #include <linux/export.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <linux/pci.h> |
| 19 | #include <linux/init.h> |
| 20 | #include <linux/delay.h> |
Len Brown | 25be5e6 | 2005-05-27 04:21:50 -0400 | [diff] [blame] | 21 | #include <linux/acpi.h> |
Andreas Petlund | 75e07fc | 2008-11-20 20:42:25 -0800 | [diff] [blame] | 22 | #include <linux/dmi.h> |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 23 | #include <linux/ioport.h> |
Arjan van de Ven | 3209874 | 2012-01-30 20:52:07 -0800 | [diff] [blame] | 24 | #include <linux/sched.h> |
| 25 | #include <linux/ktime.h> |
Douglas Lehr | 9fe373f | 2014-08-21 09:26:52 +1000 | [diff] [blame] | 26 | #include <linux/mm.h> |
Alex Williamson | ffb0863 | 2018-08-09 15:18:33 -0500 | [diff] [blame] | 27 | #include <linux/nvme.h> |
Lukas Wunner | 630b3af | 2017-08-01 14:10:41 +0200 | [diff] [blame] | 28 | #include <linux/platform_data/x86/apple.h> |
Lukas Wunner | 07f4f97 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 29 | #include <linux/pm_runtime.h> |
Konstantin Kharlamov | 4694ae3 | 2021-05-21 02:55:01 +0300 | [diff] [blame] | 30 | #include <linux/suspend.h> |
Doug Meyer | ad281ec | 2018-05-23 13:18:06 -0700 | [diff] [blame] | 31 | #include <linux/switchtec.h> |
Rafael J. Wysocki | 93177a7 | 2010-01-02 22:57:24 +0100 | [diff] [blame] | 32 | #include <asm/dma.h> /* isa_dma_bridge_buggy */ |
Greg KH | bc56b9e | 2005-04-08 14:53:31 +0900 | [diff] [blame] | 33 | #include "pci.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 34 | |
Bjorn Helgaas | 7804735 | 2018-05-02 12:50:55 -0500 | [diff] [blame] | 35 | static ktime_t fixup_debug_start(struct pci_dev *dev, |
| 36 | void (*fn)(struct pci_dev *dev)) |
| 37 | { |
| 38 | if (initcall_debug) |
Sakari Ailus | d75f773 | 2019-03-25 21:32:28 +0200 | [diff] [blame] | 39 | pci_info(dev, "calling %pS @ %i\n", fn, task_pid_nr(current)); |
Bjorn Helgaas | 7804735 | 2018-05-02 12:50:55 -0500 | [diff] [blame] | 40 | |
| 41 | return ktime_get(); |
| 42 | } |
| 43 | |
| 44 | static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime, |
| 45 | void (*fn)(struct pci_dev *dev)) |
| 46 | { |
| 47 | ktime_t delta, rettime; |
| 48 | unsigned long long duration; |
| 49 | |
| 50 | rettime = ktime_get(); |
| 51 | delta = ktime_sub(rettime, calltime); |
| 52 | duration = (unsigned long long) ktime_to_ns(delta) >> 10; |
| 53 | if (initcall_debug || duration > 10000) |
Sakari Ailus | d75f773 | 2019-03-25 21:32:28 +0200 | [diff] [blame] | 54 | pci_info(dev, "%pS took %lld usecs\n", fn, duration); |
Bjorn Helgaas | 7804735 | 2018-05-02 12:50:55 -0500 | [diff] [blame] | 55 | } |
| 56 | |
| 57 | static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, |
| 58 | struct pci_fixup *end) |
| 59 | { |
| 60 | ktime_t calltime; |
| 61 | |
| 62 | for (; f < end; f++) |
| 63 | if ((f->class == (u32) (dev->class >> f->class_shift) || |
| 64 | f->class == (u32) PCI_ANY_ID) && |
| 65 | (f->vendor == dev->vendor || |
| 66 | f->vendor == (u16) PCI_ANY_ID) && |
| 67 | (f->device == dev->device || |
| 68 | f->device == (u16) PCI_ANY_ID)) { |
Ard Biesheuvel | c9d8b55 | 2018-08-21 21:56:18 -0700 | [diff] [blame] | 69 | void (*hook)(struct pci_dev *dev); |
| 70 | #ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS |
| 71 | hook = offset_to_ptr(&f->hook_offset); |
| 72 | #else |
| 73 | hook = f->hook; |
| 74 | #endif |
| 75 | calltime = fixup_debug_start(dev, hook); |
| 76 | hook(dev); |
| 77 | fixup_debug_report(dev, calltime, hook); |
Bjorn Helgaas | 7804735 | 2018-05-02 12:50:55 -0500 | [diff] [blame] | 78 | } |
| 79 | } |
| 80 | |
| 81 | extern struct pci_fixup __start_pci_fixups_early[]; |
| 82 | extern struct pci_fixup __end_pci_fixups_early[]; |
| 83 | extern struct pci_fixup __start_pci_fixups_header[]; |
| 84 | extern struct pci_fixup __end_pci_fixups_header[]; |
| 85 | extern struct pci_fixup __start_pci_fixups_final[]; |
| 86 | extern struct pci_fixup __end_pci_fixups_final[]; |
| 87 | extern struct pci_fixup __start_pci_fixups_enable[]; |
| 88 | extern struct pci_fixup __end_pci_fixups_enable[]; |
| 89 | extern struct pci_fixup __start_pci_fixups_resume[]; |
| 90 | extern struct pci_fixup __end_pci_fixups_resume[]; |
| 91 | extern struct pci_fixup __start_pci_fixups_resume_early[]; |
| 92 | extern struct pci_fixup __end_pci_fixups_resume_early[]; |
| 93 | extern struct pci_fixup __start_pci_fixups_suspend[]; |
| 94 | extern struct pci_fixup __end_pci_fixups_suspend[]; |
| 95 | extern struct pci_fixup __start_pci_fixups_suspend_late[]; |
| 96 | extern struct pci_fixup __end_pci_fixups_suspend_late[]; |
| 97 | |
| 98 | static bool pci_apply_fixup_final_quirks; |
| 99 | |
| 100 | void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev) |
| 101 | { |
| 102 | struct pci_fixup *start, *end; |
| 103 | |
| 104 | switch (pass) { |
| 105 | case pci_fixup_early: |
| 106 | start = __start_pci_fixups_early; |
| 107 | end = __end_pci_fixups_early; |
| 108 | break; |
| 109 | |
| 110 | case pci_fixup_header: |
| 111 | start = __start_pci_fixups_header; |
| 112 | end = __end_pci_fixups_header; |
| 113 | break; |
| 114 | |
| 115 | case pci_fixup_final: |
| 116 | if (!pci_apply_fixup_final_quirks) |
| 117 | return; |
| 118 | start = __start_pci_fixups_final; |
| 119 | end = __end_pci_fixups_final; |
| 120 | break; |
| 121 | |
| 122 | case pci_fixup_enable: |
| 123 | start = __start_pci_fixups_enable; |
| 124 | end = __end_pci_fixups_enable; |
| 125 | break; |
| 126 | |
| 127 | case pci_fixup_resume: |
| 128 | start = __start_pci_fixups_resume; |
| 129 | end = __end_pci_fixups_resume; |
| 130 | break; |
| 131 | |
| 132 | case pci_fixup_resume_early: |
| 133 | start = __start_pci_fixups_resume_early; |
| 134 | end = __end_pci_fixups_resume_early; |
| 135 | break; |
| 136 | |
| 137 | case pci_fixup_suspend: |
| 138 | start = __start_pci_fixups_suspend; |
| 139 | end = __end_pci_fixups_suspend; |
| 140 | break; |
| 141 | |
| 142 | case pci_fixup_suspend_late: |
| 143 | start = __start_pci_fixups_suspend_late; |
| 144 | end = __end_pci_fixups_suspend_late; |
| 145 | break; |
| 146 | |
| 147 | default: |
| 148 | /* stupid compiler warning, you would think with an enum... */ |
| 149 | return; |
| 150 | } |
| 151 | pci_do_fixups(dev, start, end); |
| 152 | } |
| 153 | EXPORT_SYMBOL(pci_fixup_device); |
| 154 | |
| 155 | static int __init pci_apply_final_quirks(void) |
| 156 | { |
| 157 | struct pci_dev *dev = NULL; |
| 158 | u8 cls = 0; |
| 159 | u8 tmp; |
| 160 | |
| 161 | if (pci_cache_line_size) |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 162 | pr_info("PCI: CLS %u bytes\n", pci_cache_line_size << 2); |
Bjorn Helgaas | 7804735 | 2018-05-02 12:50:55 -0500 | [diff] [blame] | 163 | |
| 164 | pci_apply_fixup_final_quirks = true; |
| 165 | for_each_pci_dev(dev) { |
| 166 | pci_fixup_device(pci_fixup_final, dev); |
| 167 | /* |
| 168 | * If arch hasn't set it explicitly yet, use the CLS |
| 169 | * value shared by all PCI devices. If there's a |
| 170 | * mismatch, fall back to the default value. |
| 171 | */ |
| 172 | if (!pci_cache_line_size) { |
| 173 | pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp); |
| 174 | if (!cls) |
| 175 | cls = tmp; |
| 176 | if (!tmp || cls == tmp) |
| 177 | continue; |
| 178 | |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 179 | pci_info(dev, "CLS mismatch (%u != %u), using %u bytes\n", |
| 180 | cls << 2, tmp << 2, |
| 181 | pci_dfl_cache_line_size << 2); |
Bjorn Helgaas | 7804735 | 2018-05-02 12:50:55 -0500 | [diff] [blame] | 182 | pci_cache_line_size = pci_dfl_cache_line_size; |
| 183 | } |
| 184 | } |
| 185 | |
| 186 | if (!pci_cache_line_size) { |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 187 | pr_info("PCI: CLS %u bytes, default %u\n", cls << 2, |
| 188 | pci_dfl_cache_line_size << 2); |
Bjorn Helgaas | 7804735 | 2018-05-02 12:50:55 -0500 | [diff] [blame] | 189 | pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size; |
| 190 | } |
| 191 | |
| 192 | return 0; |
| 193 | } |
| 194 | fs_initcall_sync(pci_apply_final_quirks); |
| 195 | |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 196 | /* |
Jacob Pan | 253d2e5 | 2010-07-16 10:19:22 -0700 | [diff] [blame] | 197 | * Decoding should be disabled for a PCI device during BAR sizing to avoid |
| 198 | * conflict. But doing so may cause problems on host bridge and perhaps other |
| 199 | * key system devices. For devices that need to have mmio decoding always-on, |
| 200 | * we need to set the dev->mmio_always_on bit. |
| 201 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 202 | static void quirk_mmio_always_on(struct pci_dev *dev) |
Jacob Pan | 253d2e5 | 2010-07-16 10:19:22 -0700 | [diff] [blame] | 203 | { |
Yinghai Lu | 52d21b5 | 2012-02-23 23:46:53 -0800 | [diff] [blame] | 204 | dev->mmio_always_on = 1; |
Jacob Pan | 253d2e5 | 2010-07-16 10:19:22 -0700 | [diff] [blame] | 205 | } |
Yinghai Lu | 52d21b5 | 2012-02-23 23:46:53 -0800 | [diff] [blame] | 206 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID, |
| 207 | PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on); |
Jacob Pan | 253d2e5 | 2010-07-16 10:19:22 -0700 | [diff] [blame] | 208 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 209 | /* |
Heiner Kallweit | d06a113 | 2021-03-30 12:43:17 -0500 | [diff] [blame] | 210 | * The Mellanox Tavor device gives false positive parity errors. Disable |
| 211 | * parity error reporting. |
Doug Thompson | bd8481e | 2006-05-08 17:06:09 -0700 | [diff] [blame] | 212 | */ |
Heiner Kallweit | d06a113 | 2021-03-30 12:43:17 -0500 | [diff] [blame] | 213 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, pci_disable_parity); |
| 214 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, pci_disable_parity); |
Doug Thompson | bd8481e | 2006-05-08 17:06:09 -0700 | [diff] [blame] | 215 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 216 | /* |
| 217 | * Deal with broken BIOSes that neglect to enable passive release, |
| 218 | * which can cause problems in combination with the 82441FX/PPro MTRRs |
| 219 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 220 | static void quirk_passive_release(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 221 | { |
| 222 | struct pci_dev *d = NULL; |
| 223 | unsigned char dlc; |
| 224 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 225 | /* |
| 226 | * We have to make sure a particular bit is set in the PIIX3 |
| 227 | * ISA bridge, so we have to go out and find it. |
| 228 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 229 | while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) { |
| 230 | pci_read_config_byte(d, 0x82, &dlc); |
| 231 | if (!(dlc & 1<<1)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 232 | pci_info(d, "PIIX3: Enabling Passive Release\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | dlc |= 1<<1; |
| 234 | pci_write_config_byte(d, 0x82, dlc); |
| 235 | } |
| 236 | } |
| 237 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 238 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release); |
| 239 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 240 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 241 | /* |
| 242 | * The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a |
| 243 | * workaround but VIA don't answer queries. If you happen to have good |
| 244 | * contacts at VIA ask them for me please -- Alan |
| 245 | * |
| 246 | * This appears to be BIOS not version dependent. So presumably there is a |
| 247 | * chipset level fix. |
| 248 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 249 | static void quirk_isa_dma_hangs(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 250 | { |
| 251 | if (!isa_dma_bridge_buggy) { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 252 | isa_dma_bridge_buggy = 1; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 253 | pci_info(dev, "Activating ISA DMA hang workarounds\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 254 | } |
| 255 | } |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 256 | /* |
| 257 | * It's not totally clear which chipsets are the problematic ones. We know |
| 258 | * 82C586 and 82C596 variants are affected. |
| 259 | */ |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 260 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs); |
| 261 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs); |
| 262 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs); |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 263 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs); |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 264 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs); |
| 265 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs); |
| 266 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 267 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 268 | /* |
Len Brown | 4731fdc | 2010-09-24 21:02:27 -0400 | [diff] [blame] | 269 | * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear |
| 270 | * for some HT machines to use C4 w/o hanging. |
| 271 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 272 | static void quirk_tigerpoint_bm_sts(struct pci_dev *dev) |
Len Brown | 4731fdc | 2010-09-24 21:02:27 -0400 | [diff] [blame] | 273 | { |
| 274 | u32 pmbase; |
| 275 | u16 pm1a; |
| 276 | |
| 277 | pci_read_config_dword(dev, 0x40, &pmbase); |
| 278 | pmbase = pmbase & 0xff80; |
| 279 | pm1a = inw(pmbase); |
| 280 | |
| 281 | if (pm1a & 0x10) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 282 | pci_info(dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n"); |
Len Brown | 4731fdc | 2010-09-24 21:02:27 -0400 | [diff] [blame] | 283 | outw(0x10, pmbase); |
| 284 | } |
| 285 | } |
| 286 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts); |
| 287 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 288 | /* Chipsets where PCI->PCI transfers vanish or hang */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 289 | static void quirk_nopcipci(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 290 | { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 291 | if ((pci_pci_problems & PCIPCI_FAIL) == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 292 | pci_info(dev, "Disabling direct PCI/PCI transfers\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 293 | pci_pci_problems |= PCIPCI_FAIL; |
| 294 | } |
| 295 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 296 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci); |
| 297 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci); |
Alan Cox | 236561e | 2006-09-30 23:27:03 -0700 | [diff] [blame] | 298 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 299 | static void quirk_nopciamd(struct pci_dev *dev) |
Alan Cox | 236561e | 2006-09-30 23:27:03 -0700 | [diff] [blame] | 300 | { |
| 301 | u8 rev; |
| 302 | pci_read_config_byte(dev, 0x08, &rev); |
| 303 | if (rev == 0x13) { |
| 304 | /* Erratum 24 */ |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 305 | pci_info(dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n"); |
Alan Cox | 236561e | 2006-09-30 23:27:03 -0700 | [diff] [blame] | 306 | pci_pci_problems |= PCIAGP_FAIL; |
| 307 | } |
| 308 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 309 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 310 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 311 | /* Triton requires workarounds to be used by the drivers */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 312 | static void quirk_triton(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 313 | { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 314 | if ((pci_pci_problems&PCIPCI_TRITON) == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 315 | pci_info(dev, "Limiting direct PCI/PCI transfers\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 316 | pci_pci_problems |= PCIPCI_TRITON; |
| 317 | } |
| 318 | } |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 319 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton); |
| 320 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton); |
| 321 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton); |
| 322 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 323 | |
| 324 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 325 | * VIA Apollo KT133 needs PCI latency patch |
| 326 | * Made according to a Windows driver-based patch by George E. Breese; |
| 327 | * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm |
| 328 | * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for the info on |
| 329 | * which Mr Breese based his work. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 330 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 331 | * Updated based on further information from the site and also on |
| 332 | * information provided by VIA |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 333 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 334 | static void quirk_vialatency(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 335 | { |
| 336 | struct pci_dev *p; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 337 | u8 busarb; |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 338 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 339 | /* |
| 340 | * Ok, we have a potential problem chipset here. Now see if we have |
| 341 | * a buggy southbridge. |
| 342 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 343 | p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL); |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 344 | if (p != NULL) { |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 345 | |
| 346 | /* |
| 347 | * 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; |
| 348 | * thanks Dan Hollis. |
| 349 | * Check for buggy part revisions |
| 350 | */ |
Auke Kok | 2b1afa8 | 2007-10-29 14:55:02 -0700 | [diff] [blame] | 351 | if (p->revision < 0x40 || p->revision > 0x42) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 352 | goto exit; |
| 353 | } else { |
| 354 | p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL); |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 355 | if (p == NULL) /* No problem parts */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 356 | goto exit; |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 357 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 358 | /* Check for buggy part revisions */ |
Auke Kok | 2b1afa8 | 2007-10-29 14:55:02 -0700 | [diff] [blame] | 359 | if (p->revision < 0x10 || p->revision > 0x12) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 360 | goto exit; |
| 361 | } |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 362 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 363 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 364 | * Ok we have the problem. Now set the PCI master grant to occur |
| 365 | * every master grant. The apparent bug is that under high PCI load |
| 366 | * (quite common in Linux of course) you can get data loss when the |
| 367 | * CPU is held off the bus for 3 bus master requests. This happens |
| 368 | * to include the IDE controllers.... |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 369 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 370 | * VIA only apply this fix when an SB Live! is present but under |
| 371 | * both Linux and Windows this isn't enough, and we have seen |
| 372 | * corruption without SB Live! but with things like 3 UDMA IDE |
| 373 | * controllers. So we ignore that bit of the VIA recommendation.. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 374 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 375 | pci_read_config_byte(dev, 0x76, &busarb); |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 376 | |
| 377 | /* |
| 378 | * Set bit 4 and bit 5 of byte 76 to 0x01 |
| 379 | * "Master priority rotation on every PCI master grant" |
| 380 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 381 | busarb &= ~(1<<5); |
| 382 | busarb |= (1<<4); |
| 383 | pci_write_config_byte(dev, 0x76, busarb); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 384 | pci_info(dev, "Applying VIA southbridge workaround\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | exit: |
| 386 | pci_dev_put(p); |
| 387 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 388 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency); |
| 389 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency); |
| 390 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency); |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 391 | /* Must restore this on a resume from RAM */ |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 392 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency); |
| 393 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency); |
| 394 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 395 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 396 | /* VIA Apollo VP3 needs ETBF on BT848/878 */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 397 | static void quirk_viaetbf(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 398 | { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 399 | if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 400 | pci_info(dev, "Limiting direct PCI/PCI transfers\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 401 | pci_pci_problems |= PCIPCI_VIAETBF; |
| 402 | } |
| 403 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 404 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 405 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 406 | static void quirk_vsfx(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 407 | { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 408 | if ((pci_pci_problems&PCIPCI_VSFX) == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 409 | pci_info(dev, "Limiting direct PCI/PCI transfers\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 410 | pci_pci_problems |= PCIPCI_VSFX; |
| 411 | } |
| 412 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 413 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 414 | |
| 415 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 416 | * ALi Magik requires workarounds to be used by the drivers that DMA to AGP |
| 417 | * space. Latency must be set to 0xA and Triton workaround applied too. |
| 418 | * [Info kindly provided by ALi] |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 419 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 420 | static void quirk_alimagik(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 421 | { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 422 | if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 423 | pci_info(dev, "Limiting direct PCI/PCI transfers\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 424 | pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON; |
| 425 | } |
| 426 | } |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 427 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik); |
| 428 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 429 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 430 | /* Natoma has some interesting boundary conditions with Zoran stuff at least */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 431 | static void quirk_natoma(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 432 | { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 433 | if ((pci_pci_problems&PCIPCI_NATOMA) == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 434 | pci_info(dev, "Limiting direct PCI/PCI transfers\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 435 | pci_pci_problems |= PCIPCI_NATOMA; |
| 436 | } |
| 437 | } |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 438 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma); |
| 439 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma); |
| 440 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma); |
| 441 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma); |
| 442 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma); |
| 443 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 444 | |
| 445 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 446 | * This chip can cause PCI parity errors if config register 0xA0 is read |
| 447 | * while DMAs are occurring. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 448 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 449 | static void quirk_citrine(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 450 | { |
| 451 | dev->cfg_size = 0xA0; |
| 452 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 453 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 454 | |
Jason S. McMullan | 9f33a2a | 2015-09-30 15:35:07 +0900 | [diff] [blame] | 455 | /* |
| 456 | * This chip can cause bus lockups if config addresses above 0x600 |
| 457 | * are read or written. |
| 458 | */ |
| 459 | static void quirk_nfp6000(struct pci_dev *dev) |
| 460 | { |
| 461 | dev->cfg_size = 0x600; |
| 462 | } |
Simon Horman | c2e771b | 2015-12-11 11:30:12 +0900 | [diff] [blame] | 463 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000); |
Jason S. McMullan | 9f33a2a | 2015-09-30 15:35:07 +0900 | [diff] [blame] | 464 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000); |
Jakub Kicinski | 2538fb8 | 2018-08-14 16:48:50 -0700 | [diff] [blame] | 465 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP5000, quirk_nfp6000); |
Jason S. McMullan | 9f33a2a | 2015-09-30 15:35:07 +0900 | [diff] [blame] | 466 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000); |
| 467 | |
Douglas Lehr | 9fe373f | 2014-08-21 09:26:52 +1000 | [diff] [blame] | 468 | /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */ |
| 469 | static void quirk_extend_bar_to_page(struct pci_dev *dev) |
| 470 | { |
| 471 | int i; |
| 472 | |
Denis Efremov | c9c13ba | 2019-09-28 02:43:08 +0300 | [diff] [blame] | 473 | for (i = 0; i < PCI_STD_NUM_BARS; i++) { |
Douglas Lehr | 9fe373f | 2014-08-21 09:26:52 +1000 | [diff] [blame] | 474 | struct resource *r = &dev->resource[i]; |
| 475 | |
| 476 | if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) { |
| 477 | r->end = PAGE_SIZE - 1; |
| 478 | r->start = 0; |
| 479 | r->flags |= IORESOURCE_UNSET; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 480 | pci_info(dev, "expanded BAR %d to page size: %pR\n", |
Douglas Lehr | 9fe373f | 2014-08-21 09:26:52 +1000 | [diff] [blame] | 481 | i, r); |
| 482 | } |
| 483 | } |
| 484 | } |
| 485 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page); |
| 486 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 487 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 488 | * S3 868 and 968 chips report region size equal to 32M, but they decode 64M. |
| 489 | * If it's needed, re-allocate the region. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 490 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 491 | static void quirk_s3_64M(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 492 | { |
| 493 | struct resource *r = &dev->resource[0]; |
| 494 | |
| 495 | if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) { |
Bjorn Helgaas | bd064f0 | 2014-02-26 11:25:58 -0700 | [diff] [blame] | 496 | r->flags |= IORESOURCE_UNSET; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 497 | r->start = 0; |
| 498 | r->end = 0x3ffffff; |
| 499 | } |
| 500 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 501 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M); |
| 502 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 503 | |
Krzysztof Wilczyński | fd1ae23 | 2021-10-13 01:41:36 +0000 | [diff] [blame] | 504 | static void quirk_io(struct pci_dev *dev, int pos, unsigned int size, |
Myron Stowe | 06cf35f | 2015-02-03 16:01:24 -0700 | [diff] [blame] | 505 | const char *name) |
| 506 | { |
| 507 | u32 region; |
| 508 | struct pci_bus_region bus_region; |
| 509 | struct resource *res = dev->resource + pos; |
| 510 | |
| 511 | pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), ®ion); |
| 512 | |
| 513 | if (!region) |
| 514 | return; |
| 515 | |
| 516 | res->name = pci_name(dev); |
| 517 | res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK; |
| 518 | res->flags |= |
| 519 | (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN); |
| 520 | region &= ~(size - 1); |
| 521 | |
| 522 | /* Convert from PCI bus to resource space */ |
| 523 | bus_region.start = region; |
| 524 | bus_region.end = region + size - 1; |
| 525 | pcibios_bus_to_resource(dev->bus, res, &bus_region); |
| 526 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 527 | pci_info(dev, FW_BUG "%s quirk: reg 0x%x: %pR\n", |
Myron Stowe | 06cf35f | 2015-02-03 16:01:24 -0700 | [diff] [blame] | 528 | name, PCI_BASE_ADDRESS_0 + (pos << 2), res); |
| 529 | } |
| 530 | |
Andres Salomon | 73d2eaa | 2010-02-05 01:42:43 -0500 | [diff] [blame] | 531 | /* |
| 532 | * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS |
| 533 | * ver. 1.33 20070103) don't set the correct ISA PCI region header info. |
| 534 | * BAR0 should be 8 bytes; instead, it may be set to something like 8k |
| 535 | * (which conflicts w/ BAR1's memory range). |
Myron Stowe | 06cf35f | 2015-02-03 16:01:24 -0700 | [diff] [blame] | 536 | * |
| 537 | * CS553x's ISA PCI BARs may also be read-only (ref: |
| 538 | * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward). |
Andres Salomon | 73d2eaa | 2010-02-05 01:42:43 -0500 | [diff] [blame] | 539 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 540 | static void quirk_cs5536_vsa(struct pci_dev *dev) |
Andres Salomon | 73d2eaa | 2010-02-05 01:42:43 -0500 | [diff] [blame] | 541 | { |
Myron Stowe | 06cf35f | 2015-02-03 16:01:24 -0700 | [diff] [blame] | 542 | static char *name = "CS5536 ISA bridge"; |
| 543 | |
Andres Salomon | 73d2eaa | 2010-02-05 01:42:43 -0500 | [diff] [blame] | 544 | if (pci_resource_len(dev, 0) != 8) { |
Myron Stowe | 06cf35f | 2015-02-03 16:01:24 -0700 | [diff] [blame] | 545 | quirk_io(dev, 0, 8, name); /* SMB */ |
| 546 | quirk_io(dev, 1, 256, name); /* GPIO */ |
| 547 | quirk_io(dev, 2, 64, name); /* MFGPT */ |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 548 | pci_info(dev, "%s bug detected (incorrect header); workaround applied\n", |
Myron Stowe | 06cf35f | 2015-02-03 16:01:24 -0700 | [diff] [blame] | 549 | name); |
Andres Salomon | 73d2eaa | 2010-02-05 01:42:43 -0500 | [diff] [blame] | 550 | } |
| 551 | } |
| 552 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa); |
| 553 | |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 554 | static void quirk_io_region(struct pci_dev *dev, int port, |
Krzysztof Wilczyński | fd1ae23 | 2021-10-13 01:41:36 +0000 | [diff] [blame] | 555 | unsigned int size, int nr, const char *name) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 556 | { |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 557 | u16 region; |
| 558 | struct pci_bus_region bus_region; |
| 559 | struct resource *res = dev->resource + nr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 560 | |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 561 | pci_read_config_word(dev, port, ®ion); |
| 562 | region &= ~(size - 1); |
David S. Miller | 085ae41 | 2005-08-08 13:19:08 -0700 | [diff] [blame] | 563 | |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 564 | if (!region) |
| 565 | return; |
David S. Miller | 085ae41 | 2005-08-08 13:19:08 -0700 | [diff] [blame] | 566 | |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 567 | res->name = pci_name(dev); |
| 568 | res->flags = IORESOURCE_IO; |
| 569 | |
| 570 | /* Convert from PCI bus to resource space */ |
| 571 | bus_region.start = region; |
| 572 | bus_region.end = region + size - 1; |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 573 | pcibios_bus_to_resource(dev->bus, res, &bus_region); |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 574 | |
| 575 | if (!pci_claim_resource(dev, nr)) |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 576 | pci_info(dev, "quirk: %pR claimed by %s\n", res, name); |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 577 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 578 | |
| 579 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 580 | * ATI Northbridge setups MCE the processor if you even read somewhere |
| 581 | * between 0x3b0->0x3bb or read 0x3d3 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 582 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 583 | static void quirk_ati_exploding_mce(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 584 | { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 585 | pci_info(dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 586 | /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */ |
| 587 | request_region(0x3b0, 0x0C, "RadeonIGP"); |
| 588 | request_region(0x3d3, 0x01, "RadeonIGP"); |
| 589 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 590 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 591 | |
| 592 | /* |
Huang Rui | be6646b | 2014-10-31 11:11:16 +0800 | [diff] [blame] | 593 | * In the AMD NL platform, this device ([1022:7912]) has a class code of |
| 594 | * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will |
| 595 | * claim it. |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 596 | * |
Huang Rui | be6646b | 2014-10-31 11:11:16 +0800 | [diff] [blame] | 597 | * But the dwc3 driver is a more specific driver for this device, and we'd |
| 598 | * prefer to use it instead of xhci. To prevent xhci from claiming the |
| 599 | * device, change the class code to 0x0c03fe, which the PCI r3.0 spec |
| 600 | * defines as "USB device (not host controller)". The dwc3 driver can then |
| 601 | * claim it based on its Vendor and Device ID. |
| 602 | */ |
| 603 | static void quirk_amd_nl_class(struct pci_dev *pdev) |
| 604 | { |
Bjorn Helgaas | cd76d10 | 2015-06-19 15:28:31 -0500 | [diff] [blame] | 605 | u32 class = pdev->class; |
| 606 | |
| 607 | /* Use "USB Device (not host controller)" class */ |
Heikki Krogerus | 7b78f48 | 2016-03-15 14:06:00 +0200 | [diff] [blame] | 608 | pdev->class = PCI_CLASS_SERIAL_USB_DEVICE; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 609 | pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n", |
Bjorn Helgaas | cd76d10 | 2015-06-19 15:28:31 -0500 | [diff] [blame] | 610 | class, pdev->class); |
Huang Rui | be6646b | 2014-10-31 11:11:16 +0800 | [diff] [blame] | 611 | } |
| 612 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB, |
| 613 | quirk_amd_nl_class); |
| 614 | |
| 615 | /* |
Thinh Nguyen | 03e6742 | 2018-12-10 14:08:01 -0800 | [diff] [blame] | 616 | * Synopsys USB 3.x host HAPS platform has a class code of |
| 617 | * PCI_CLASS_SERIAL_USB_XHCI, and xhci driver can claim it. However, these |
| 618 | * devices should use dwc3-haps driver. Change these devices' class code to |
| 619 | * PCI_CLASS_SERIAL_USB_DEVICE to prevent the xhci-pci driver from claiming |
| 620 | * them. |
| 621 | */ |
| 622 | static void quirk_synopsys_haps(struct pci_dev *pdev) |
| 623 | { |
| 624 | u32 class = pdev->class; |
| 625 | |
| 626 | switch (pdev->device) { |
| 627 | case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3: |
| 628 | case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3_AXI: |
| 629 | case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB31: |
| 630 | pdev->class = PCI_CLASS_SERIAL_USB_DEVICE; |
| 631 | pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n", |
| 632 | class, pdev->class); |
| 633 | break; |
| 634 | } |
| 635 | } |
Thinh Nguyen | f57a98e | 2019-02-06 17:17:27 -0600 | [diff] [blame] | 636 | DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_SYNOPSYS, PCI_ANY_ID, |
| 637 | PCI_CLASS_SERIAL_USB_XHCI, 0, |
| 638 | quirk_synopsys_haps); |
Thinh Nguyen | 03e6742 | 2018-12-10 14:08:01 -0800 | [diff] [blame] | 639 | |
| 640 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 641 | * Let's make the southbridge information explicit instead of having to |
| 642 | * worry about people probing the ACPI areas, for example.. (Yes, it |
| 643 | * happens, and if you read the wrong ACPI register it will put the machine |
| 644 | * to sleep with no way of waking it up again. Bummer). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 645 | * |
| 646 | * ALI M7101: Two IO regions pointed to by words at |
| 647 | * 0xE0 (64 bytes of ACPI registers) |
| 648 | * 0xE2 (32 bytes of SMB registers) |
| 649 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 650 | static void quirk_ali7101_acpi(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 651 | { |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 652 | quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI"); |
| 653 | quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 654 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 655 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 656 | |
Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 657 | static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable) |
| 658 | { |
| 659 | u32 devres; |
| 660 | u32 mask, size, base; |
| 661 | |
| 662 | pci_read_config_dword(dev, port, &devres); |
| 663 | if ((devres & enable) != enable) |
| 664 | return; |
| 665 | mask = (devres >> 16) & 15; |
| 666 | base = devres & 0xffff; |
| 667 | size = 16; |
| 668 | for (;;) { |
Krzysztof Wilczyński | fd1ae23 | 2021-10-13 01:41:36 +0000 | [diff] [blame] | 669 | unsigned int bit = size >> 1; |
Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 670 | if ((bit & mask) == bit) |
| 671 | break; |
| 672 | size = bit; |
| 673 | } |
| 674 | /* |
| 675 | * For now we only print it out. Eventually we'll want to |
| 676 | * reserve it (at least if it's in the 0x1000+ range), but |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 677 | * let's get enough confirmation reports first. |
Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 678 | */ |
| 679 | base &= -size; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 680 | pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1); |
Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 681 | } |
| 682 | |
| 683 | static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable) |
| 684 | { |
| 685 | u32 devres; |
| 686 | u32 mask, size, base; |
| 687 | |
| 688 | pci_read_config_dword(dev, port, &devres); |
| 689 | if ((devres & enable) != enable) |
| 690 | return; |
| 691 | base = devres & 0xffff0000; |
| 692 | mask = (devres & 0x3f) << 16; |
| 693 | size = 128 << 16; |
| 694 | for (;;) { |
Krzysztof Wilczyński | fd1ae23 | 2021-10-13 01:41:36 +0000 | [diff] [blame] | 695 | unsigned int bit = size >> 1; |
Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 696 | if ((bit & mask) == bit) |
| 697 | break; |
| 698 | size = bit; |
| 699 | } |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 700 | |
Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 701 | /* |
| 702 | * For now we only print it out. Eventually we'll want to |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 703 | * reserve it, but let's get enough confirmation reports first. |
Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 704 | */ |
| 705 | base &= -size; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 706 | pci_info(dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1); |
Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 707 | } |
| 708 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 709 | /* |
| 710 | * PIIX4 ACPI: Two IO regions pointed to by longwords at |
| 711 | * 0x40 (64 bytes of ACPI registers) |
Linus Torvalds | 08db2a7 | 2005-10-30 14:40:07 -0800 | [diff] [blame] | 712 | * 0x90 (16 bytes of SMB registers) |
Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 713 | * and a few strange programmable PIIX4 device resources. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 714 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 715 | static void quirk_piix4_acpi(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 716 | { |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 717 | u32 res_a; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 718 | |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 719 | quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI"); |
| 720 | quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB"); |
Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 721 | |
| 722 | /* Device resource A has enables for some of the other ones */ |
| 723 | pci_read_config_dword(dev, 0x5c, &res_a); |
| 724 | |
| 725 | piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21); |
| 726 | piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21); |
| 727 | |
| 728 | /* Device resource D is just bitfields for static resources */ |
| 729 | |
| 730 | /* Device 12 enabled? */ |
| 731 | if (res_a & (1 << 29)) { |
| 732 | piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20); |
| 733 | piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7); |
| 734 | } |
| 735 | /* Device 13 enabled? */ |
| 736 | if (res_a & (1 << 30)) { |
| 737 | piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20); |
| 738 | piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7); |
| 739 | } |
| 740 | piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20); |
| 741 | piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 742 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 743 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi); |
| 744 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 745 | |
Jiri Slaby | cdb9755 | 2011-02-28 10:45:09 +0100 | [diff] [blame] | 746 | #define ICH_PMBASE 0x40 |
| 747 | #define ICH_ACPI_CNTL 0x44 |
| 748 | #define ICH4_ACPI_EN 0x10 |
| 749 | #define ICH6_ACPI_EN 0x80 |
| 750 | #define ICH4_GPIOBASE 0x58 |
| 751 | #define ICH4_GPIO_CNTL 0x5c |
| 752 | #define ICH4_GPIO_EN 0x10 |
| 753 | #define ICH6_GPIOBASE 0x48 |
| 754 | #define ICH6_GPIO_CNTL 0x4c |
| 755 | #define ICH6_GPIO_EN 0x10 |
| 756 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 757 | /* |
| 758 | * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at |
| 759 | * 0x40 (128 bytes of ACPI, GPIO & TCO registers) |
| 760 | * 0x58 (64 bytes of GPIO I/O space) |
| 761 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 762 | static void quirk_ich4_lpc_acpi(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 763 | { |
Jiri Slaby | cdb9755 | 2011-02-28 10:45:09 +0100 | [diff] [blame] | 764 | u8 enable; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 765 | |
Jiri Slaby | 87e3dc3 | 2011-02-28 10:45:10 +0100 | [diff] [blame] | 766 | /* |
| 767 | * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict |
| 768 | * with low legacy (and fixed) ports. We don't know the decoding |
| 769 | * priority and can't tell whether the legacy device or the one created |
| 770 | * here is really at that address. This happens on boards with broken |
| 771 | * BIOSes. |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 772 | */ |
Jiri Slaby | cdb9755 | 2011-02-28 10:45:09 +0100 | [diff] [blame] | 773 | pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable); |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 774 | if (enable & ICH4_ACPI_EN) |
| 775 | quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES, |
| 776 | "ICH4 ACPI/GPIO/TCO"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 777 | |
Jiri Slaby | cdb9755 | 2011-02-28 10:45:09 +0100 | [diff] [blame] | 778 | pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable); |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 779 | if (enable & ICH4_GPIO_EN) |
| 780 | quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1, |
| 781 | "ICH4 GPIO"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 782 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 783 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi); |
| 784 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi); |
| 785 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi); |
| 786 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi); |
| 787 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi); |
| 788 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi); |
| 789 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi); |
| 790 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi); |
| 791 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi); |
| 792 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 793 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 794 | static void ich6_lpc_acpi_gpio(struct pci_dev *dev) |
R.Marek@sh.cvut.cz | 2cea752 | 2005-09-27 21:54:51 +0000 | [diff] [blame] | 795 | { |
Jiri Slaby | cdb9755 | 2011-02-28 10:45:09 +0100 | [diff] [blame] | 796 | u8 enable; |
R.Marek@sh.cvut.cz | 2cea752 | 2005-09-27 21:54:51 +0000 | [diff] [blame] | 797 | |
Jiri Slaby | cdb9755 | 2011-02-28 10:45:09 +0100 | [diff] [blame] | 798 | pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable); |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 799 | if (enable & ICH6_ACPI_EN) |
| 800 | quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES, |
| 801 | "ICH6 ACPI/GPIO/TCO"); |
R.Marek@sh.cvut.cz | 2cea752 | 2005-09-27 21:54:51 +0000 | [diff] [blame] | 802 | |
Jiri Slaby | cdb9755 | 2011-02-28 10:45:09 +0100 | [diff] [blame] | 803 | pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable); |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 804 | if (enable & ICH6_GPIO_EN) |
| 805 | quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1, |
| 806 | "ICH6 GPIO"); |
R.Marek@sh.cvut.cz | 2cea752 | 2005-09-27 21:54:51 +0000 | [diff] [blame] | 807 | } |
Linus Torvalds | 894886e | 2008-12-06 10:10:10 -0800 | [diff] [blame] | 808 | |
Krzysztof Wilczyński | fd1ae23 | 2021-10-13 01:41:36 +0000 | [diff] [blame] | 809 | static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned int reg, |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 810 | const char *name, int dynsize) |
Linus Torvalds | 894886e | 2008-12-06 10:10:10 -0800 | [diff] [blame] | 811 | { |
| 812 | u32 val; |
| 813 | u32 size, base; |
| 814 | |
| 815 | pci_read_config_dword(dev, reg, &val); |
| 816 | |
| 817 | /* Enabled? */ |
| 818 | if (!(val & 1)) |
| 819 | return; |
| 820 | base = val & 0xfffc; |
| 821 | if (dynsize) { |
| 822 | /* |
| 823 | * This is not correct. It is 16, 32 or 64 bytes depending on |
| 824 | * register D31:F0:ADh bits 5:4. |
| 825 | * |
| 826 | * But this gets us at least _part_ of it. |
| 827 | */ |
| 828 | size = 16; |
| 829 | } else { |
| 830 | size = 128; |
| 831 | } |
| 832 | base &= ~(size-1); |
| 833 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 834 | /* |
| 835 | * Just print it out for now. We should reserve it after more |
| 836 | * debugging. |
| 837 | */ |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 838 | pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base+size-1); |
Linus Torvalds | 894886e | 2008-12-06 10:10:10 -0800 | [diff] [blame] | 839 | } |
| 840 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 841 | static void quirk_ich6_lpc(struct pci_dev *dev) |
Linus Torvalds | 894886e | 2008-12-06 10:10:10 -0800 | [diff] [blame] | 842 | { |
| 843 | /* Shared ACPI/GPIO decode with all ICH6+ */ |
| 844 | ich6_lpc_acpi_gpio(dev); |
| 845 | |
| 846 | /* ICH6-specific generic IO decode */ |
| 847 | ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0); |
| 848 | ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1); |
| 849 | } |
| 850 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc); |
| 851 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc); |
| 852 | |
Krzysztof Wilczyński | fd1ae23 | 2021-10-13 01:41:36 +0000 | [diff] [blame] | 853 | static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned int reg, |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 854 | const char *name) |
Linus Torvalds | 894886e | 2008-12-06 10:10:10 -0800 | [diff] [blame] | 855 | { |
| 856 | u32 val; |
| 857 | u32 mask, base; |
| 858 | |
| 859 | pci_read_config_dword(dev, reg, &val); |
| 860 | |
| 861 | /* Enabled? */ |
| 862 | if (!(val & 1)) |
| 863 | return; |
| 864 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 865 | /* IO base in bits 15:2, mask in bits 23:18, both are dword-based */ |
Linus Torvalds | 894886e | 2008-12-06 10:10:10 -0800 | [diff] [blame] | 866 | base = val & 0xfffc; |
| 867 | mask = (val >> 16) & 0xfc; |
| 868 | mask |= 3; |
| 869 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 870 | /* |
| 871 | * Just print it out for now. We should reserve it after more |
| 872 | * debugging. |
| 873 | */ |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 874 | pci_info(dev, "%s PIO at %04x (mask %04x)\n", name, base, mask); |
Linus Torvalds | 894886e | 2008-12-06 10:10:10 -0800 | [diff] [blame] | 875 | } |
| 876 | |
| 877 | /* ICH7-10 has the same common LPC generic IO decode registers */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 878 | static void quirk_ich7_lpc(struct pci_dev *dev) |
Linus Torvalds | 894886e | 2008-12-06 10:10:10 -0800 | [diff] [blame] | 879 | { |
Jean Delvare | 5d9c0a7 | 2011-04-15 10:03:53 +0200 | [diff] [blame] | 880 | /* We share the common ACPI/GPIO decode with ICH6 */ |
Linus Torvalds | 894886e | 2008-12-06 10:10:10 -0800 | [diff] [blame] | 881 | ich6_lpc_acpi_gpio(dev); |
| 882 | |
| 883 | /* And have 4 ICH7+ generic decodes */ |
| 884 | ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1"); |
| 885 | ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2"); |
| 886 | ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3"); |
| 887 | ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4"); |
| 888 | } |
| 889 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc); |
| 890 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc); |
| 891 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc); |
| 892 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc); |
| 893 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc); |
| 894 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc); |
| 895 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc); |
| 896 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc); |
| 897 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc); |
| 898 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc); |
| 899 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc); |
| 900 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc); |
| 901 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc); |
R.Marek@sh.cvut.cz | 2cea752 | 2005-09-27 21:54:51 +0000 | [diff] [blame] | 902 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 903 | /* |
| 904 | * VIA ACPI: One IO region pointed to by longword at |
| 905 | * 0x48 or 0x20 (256 bytes of ACPI registers) |
| 906 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 907 | static void quirk_vt82c586_acpi(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 908 | { |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 909 | if (dev->revision & 0x10) |
| 910 | quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES, |
| 911 | "vt82c586 ACPI"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 912 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 913 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 914 | |
| 915 | /* |
| 916 | * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at |
| 917 | * 0x48 (256 bytes of ACPI registers) |
| 918 | * 0x70 (128 bytes of hardware monitoring register) |
| 919 | * 0x90 (16 bytes of SMB registers) |
| 920 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 921 | static void quirk_vt82c686_acpi(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 922 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 923 | quirk_vt82c586_acpi(dev); |
| 924 | |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 925 | quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1, |
| 926 | "vt82c686 HW-mon"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 927 | |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 928 | quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 929 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 930 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 931 | |
Ivan Kokshaysky | 6d85f29 | 2005-08-08 12:55:54 +0400 | [diff] [blame] | 932 | /* |
| 933 | * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at |
| 934 | * 0x88 (128 bytes of power management registers) |
| 935 | * 0xd0 (16 bytes of SMB registers) |
| 936 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 937 | static void quirk_vt8235_acpi(struct pci_dev *dev) |
Ivan Kokshaysky | 6d85f29 | 2005-08-08 12:55:54 +0400 | [diff] [blame] | 938 | { |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 939 | quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM"); |
| 940 | quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB"); |
Ivan Kokshaysky | 6d85f29 | 2005-08-08 12:55:54 +0400 | [diff] [blame] | 941 | } |
| 942 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi); |
| 943 | |
Gabe Black | 1f56f4a | 2009-10-06 09:19:45 -0500 | [diff] [blame] | 944 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 945 | * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast |
| 946 | * back-to-back: Disable fast back-to-back on the secondary bus segment |
Gabe Black | 1f56f4a | 2009-10-06 09:19:45 -0500 | [diff] [blame] | 947 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 948 | static void quirk_xio2000a(struct pci_dev *dev) |
Gabe Black | 1f56f4a | 2009-10-06 09:19:45 -0500 | [diff] [blame] | 949 | { |
| 950 | struct pci_dev *pdev; |
| 951 | u16 command; |
| 952 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 953 | pci_warn(dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n"); |
Gabe Black | 1f56f4a | 2009-10-06 09:19:45 -0500 | [diff] [blame] | 954 | list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) { |
| 955 | pci_read_config_word(pdev, PCI_COMMAND, &command); |
| 956 | if (command & PCI_COMMAND_FAST_BACK) |
| 957 | pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK); |
| 958 | } |
| 959 | } |
| 960 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A, |
| 961 | quirk_xio2000a); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 962 | |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 963 | #ifdef CONFIG_X86_IO_APIC |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 964 | |
| 965 | #include <asm/io_apic.h> |
| 966 | |
| 967 | /* |
| 968 | * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip |
| 969 | * devices to the external APIC. |
| 970 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 971 | * TODO: When we have device-specific interrupt routers, this code will go |
| 972 | * away from quirks. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 973 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 974 | static void quirk_via_ioapic(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 975 | { |
| 976 | u8 tmp; |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 977 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 978 | if (nr_ioapics < 1) |
| 979 | tmp = 0; /* nothing routed to external APIC */ |
| 980 | else |
| 981 | tmp = 0x1f; /* all known bits (4-0) routed to external APIC */ |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 982 | |
Krzysztof Wilczyński | ccd3679 | 2022-01-07 22:59:42 +0000 | [diff] [blame] | 983 | pci_info(dev, "%s VIA external APIC routing\n", |
| 984 | tmp ? "Enabling" : "Disabling"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 985 | |
| 986 | /* Offset 0x58: External APIC IRQ output control */ |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 987 | pci_write_config_byte(dev, 0x58, tmp); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 988 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 989 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 990 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 991 | |
| 992 | /* |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 993 | * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit. |
Karsten Wiese | a174091 | 2005-09-03 15:56:33 -0700 | [diff] [blame] | 994 | * This leads to doubled level interrupt rates. |
| 995 | * Set this bit to get rid of cycle wastage. |
| 996 | * Otherwise uncritical. |
| 997 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 998 | static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev) |
Karsten Wiese | a174091 | 2005-09-03 15:56:33 -0700 | [diff] [blame] | 999 | { |
| 1000 | u8 misc_control2; |
| 1001 | #define BYPASS_APIC_DEASSERT 8 |
| 1002 | |
| 1003 | pci_read_config_byte(dev, 0x5B, &misc_control2); |
| 1004 | if (!(misc_control2 & BYPASS_APIC_DEASSERT)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1005 | pci_info(dev, "Bypassing VIA 8237 APIC De-Assert Message\n"); |
Karsten Wiese | a174091 | 2005-09-03 15:56:33 -0700 | [diff] [blame] | 1006 | pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT); |
| 1007 | } |
| 1008 | } |
| 1009 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1010 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert); |
Karsten Wiese | a174091 | 2005-09-03 15:56:33 -0700 | [diff] [blame] | 1011 | |
| 1012 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1013 | * The AMD IO-APIC can hang the box when an APIC IRQ is masked. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1014 | * We check all revs >= B0 (yet not in the pre production!) as the bug |
| 1015 | * is currently marked NoFix |
| 1016 | * |
| 1017 | * We have multiple reports of hangs with this chipset that went away with |
Alan Cox | 236561e | 2006-09-30 23:27:03 -0700 | [diff] [blame] | 1018 | * noapic specified. For the moment we assume it's the erratum. We may be wrong |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1019 | * of course. However the advice is demonstrably good even if so. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1020 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1021 | static void quirk_amd_ioapic(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1022 | { |
Auke Kok | 44c1013 | 2007-06-08 15:46:36 -0700 | [diff] [blame] | 1023 | if (dev->revision >= 0x02) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1024 | pci_warn(dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n"); |
| 1025 | pci_warn(dev, " : booting with the \"noapic\" option\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1026 | } |
| 1027 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1028 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1029 | #endif /* CONFIG_X86_IO_APIC */ |
| 1030 | |
Herbert Xu | 0bec905 | 2016-09-05 17:12:57 +0800 | [diff] [blame] | 1031 | #if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS) |
Ananth Jasty | 21b5b8e | 2016-08-23 16:27:14 -0700 | [diff] [blame] | 1032 | |
| 1033 | static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev) |
| 1034 | { |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1035 | /* Fix for improper SR-IOV configuration on Cavium cn88xx RNM device */ |
Ananth Jasty | 21b5b8e | 2016-08-23 16:27:14 -0700 | [diff] [blame] | 1036 | if (dev->subsystem_device == 0xa118) |
| 1037 | dev->sriov->link = dev->devfn; |
| 1038 | } |
| 1039 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link); |
| 1040 | #endif |
| 1041 | |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 1042 | /* |
| 1043 | * Some settings of MMRBC can lead to data corruption so block changes. |
| 1044 | * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide |
| 1045 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1046 | static void quirk_amd_8131_mmrbc(struct pci_dev *dev) |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 1047 | { |
Auke Kok | aa288d4 | 2007-08-27 16:17:47 -0700 | [diff] [blame] | 1048 | if (dev->subordinate && dev->revision <= 0x12) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1049 | pci_info(dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 1050 | dev->revision); |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 1051 | dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC; |
| 1052 | } |
| 1053 | } |
| 1054 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1055 | |
| 1056 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1057 | * FIXME: it is questionable that quirk_via_acpi() is needed. It shows up |
| 1058 | * as an ISA bridge, and does not support the PCI_INTERRUPT_LINE register |
| 1059 | * at all. Therefore it seems like setting the pci_dev's IRQ to the value |
| 1060 | * of the ACPI SCI interrupt is only done for convenience. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1061 | * -jgarzik |
| 1062 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1063 | static void quirk_via_acpi(struct pci_dev *d) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1064 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1065 | u8 irq; |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1066 | |
| 1067 | /* VIA ACPI device: SCI IRQ line in PCI config byte 0x42 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1068 | pci_read_config_byte(d, 0x42, &irq); |
| 1069 | irq &= 0xf; |
| 1070 | if (irq && (irq != 2)) |
| 1071 | d->irq = irq; |
| 1072 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1073 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi); |
| 1074 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1075 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1076 | /* VIA bridges which have VLink */ |
Jean Delvare | c06bb5d | 2007-01-30 14:36:09 -0800 | [diff] [blame] | 1077 | static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18; |
| 1078 | |
| 1079 | static void quirk_via_bridge(struct pci_dev *dev) |
| 1080 | { |
| 1081 | /* See what bridge we have and find the device ranges */ |
| 1082 | switch (dev->device) { |
| 1083 | case PCI_DEVICE_ID_VIA_82C686: |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1084 | /* |
| 1085 | * The VT82C686 is special; it attaches to PCI and can have |
| 1086 | * any device number. All its subdevices are functions of |
| 1087 | * that single device. |
| 1088 | */ |
Jean Delvare | cb7468e | 2007-01-31 23:48:12 -0800 | [diff] [blame] | 1089 | via_vlink_dev_lo = PCI_SLOT(dev->devfn); |
| 1090 | via_vlink_dev_hi = PCI_SLOT(dev->devfn); |
Jean Delvare | c06bb5d | 2007-01-30 14:36:09 -0800 | [diff] [blame] | 1091 | break; |
| 1092 | case PCI_DEVICE_ID_VIA_8237: |
| 1093 | case PCI_DEVICE_ID_VIA_8237A: |
| 1094 | via_vlink_dev_lo = 15; |
| 1095 | break; |
| 1096 | case PCI_DEVICE_ID_VIA_8235: |
| 1097 | via_vlink_dev_lo = 16; |
| 1098 | break; |
| 1099 | case PCI_DEVICE_ID_VIA_8231: |
| 1100 | case PCI_DEVICE_ID_VIA_8233_0: |
| 1101 | case PCI_DEVICE_ID_VIA_8233A: |
| 1102 | case PCI_DEVICE_ID_VIA_8233C_0: |
| 1103 | via_vlink_dev_lo = 17; |
| 1104 | break; |
| 1105 | } |
| 1106 | } |
| 1107 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge); |
| 1108 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge); |
| 1109 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge); |
| 1110 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge); |
| 1111 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge); |
| 1112 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge); |
| 1113 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge); |
| 1114 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge); |
Daniel Drake | 09d6029 | 2006-09-25 16:52:19 -0700 | [diff] [blame] | 1115 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1116 | /* |
| 1117 | * quirk_via_vlink - VIA VLink IRQ number update |
| 1118 | * @dev: PCI device |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1119 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1120 | * If the device we are dealing with is on a PIC IRQ we need to ensure that |
| 1121 | * the IRQ line register which usually is not relevant for PCI cards, is |
| 1122 | * actually written so that interrupts get sent to the right place. |
| 1123 | * |
| 1124 | * We only do this on systems where a VIA south bridge was detected, and |
| 1125 | * only for VIA devices on the motherboard (see quirk_via_bridge above). |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1126 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1127 | static void quirk_via_vlink(struct pci_dev *dev) |
Len Brown | 25be5e6 | 2005-05-27 04:21:50 -0400 | [diff] [blame] | 1128 | { |
| 1129 | u8 irq, new_irq; |
| 1130 | |
Jean Delvare | c06bb5d | 2007-01-30 14:36:09 -0800 | [diff] [blame] | 1131 | /* Check if we have VLink at all */ |
| 1132 | if (via_vlink_dev_lo == -1) |
Daniel Drake | 09d6029 | 2006-09-25 16:52:19 -0700 | [diff] [blame] | 1133 | return; |
| 1134 | |
| 1135 | new_irq = dev->irq; |
| 1136 | |
| 1137 | /* Don't quirk interrupts outside the legacy IRQ range */ |
| 1138 | if (!new_irq || new_irq > 15) |
| 1139 | return; |
| 1140 | |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1141 | /* Internal device ? */ |
Jean Delvare | c06bb5d | 2007-01-30 14:36:09 -0800 | [diff] [blame] | 1142 | if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi || |
| 1143 | PCI_SLOT(dev->devfn) < via_vlink_dev_lo) |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1144 | return; |
| 1145 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1146 | /* |
| 1147 | * This is an internal VLink device on a PIC interrupt. The BIOS |
| 1148 | * ought to have set this but may not have, so we redo it. |
| 1149 | */ |
Len Brown | 25be5e6 | 2005-05-27 04:21:50 -0400 | [diff] [blame] | 1150 | pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq); |
| 1151 | if (new_irq != irq) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1152 | pci_info(dev, "VIA VLink IRQ fixup, from %d to %d\n", |
bjorn.helgaas@hp.com | f0fda80 | 2007-12-17 14:09:39 -0700 | [diff] [blame] | 1153 | irq, new_irq); |
Len Brown | 25be5e6 | 2005-05-27 04:21:50 -0400 | [diff] [blame] | 1154 | udelay(15); /* unknown if delay really needed */ |
| 1155 | pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq); |
| 1156 | } |
| 1157 | } |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1158 | DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink); |
Len Brown | 25be5e6 | 2005-05-27 04:21:50 -0400 | [diff] [blame] | 1159 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1160 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1161 | * VIA VT82C598 has its device ID settable and many BIOSes set it to the ID |
| 1162 | * of VT82C597 for backward compatibility. We need to switch it off to be |
| 1163 | * able to recognize the real type of the chip. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1164 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1165 | static void quirk_vt82c598_id(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1166 | { |
| 1167 | pci_write_config_byte(dev, 0xfc, 0); |
| 1168 | pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device); |
| 1169 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1170 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1171 | |
| 1172 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1173 | * CardBus controllers have a legacy base address that enables them to |
| 1174 | * respond as i82365 pcmcia controllers. We don't want them to do this |
| 1175 | * even if the Linux CardBus driver is not loaded, because the Linux i82365 |
| 1176 | * driver does not (and should not) handle CardBus. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1177 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1178 | static void quirk_cardbus_legacy(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1179 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1180 | pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0); |
| 1181 | } |
Yinghai Lu | ae9de56 | 2012-02-23 23:46:54 -0800 | [diff] [blame] | 1182 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID, |
| 1183 | PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy); |
| 1184 | DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, |
| 1185 | PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1186 | |
| 1187 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1188 | * Following the PCI ordering rules is optional on the AMD762. I'm not sure |
| 1189 | * what the designers were smoking but let's not inhale... |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1190 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1191 | * To be fair to AMD, it follows the spec by default, it's BIOS people who |
| 1192 | * turn it off! |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1193 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1194 | static void quirk_amd_ordering(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1195 | { |
| 1196 | u32 pcic; |
| 1197 | pci_read_config_dword(dev, 0x4C, &pcic); |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1198 | if ((pcic & 6) != 6) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1199 | pcic |= 6; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1200 | pci_warn(dev, "BIOS failed to enable PCI standards compliance; fixing this error\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1201 | pci_write_config_dword(dev, 0x4C, pcic); |
| 1202 | pci_read_config_dword(dev, 0x84, &pcic); |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1203 | pcic |= (1 << 23); /* Required in this mode */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1204 | pci_write_config_dword(dev, 0x84, pcic); |
| 1205 | } |
| 1206 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1207 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1208 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1209 | |
| 1210 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1211 | * DreamWorks-provided workaround for Dunord I-3000 problem |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1212 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1213 | * This card decodes and responds to addresses not apparently assigned to |
| 1214 | * it. We force a larger allocation to ensure that nothing gets put too |
| 1215 | * close to it. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1216 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1217 | static void quirk_dunord(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1218 | { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1219 | struct resource *r = &dev->resource[1]; |
Bjorn Helgaas | bd064f0 | 2014-02-26 11:25:58 -0700 | [diff] [blame] | 1220 | |
| 1221 | r->flags |= IORESOURCE_UNSET; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1222 | r->start = 0; |
| 1223 | r->end = 0xffffff; |
| 1224 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1225 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1226 | |
| 1227 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1228 | * i82380FB mobile docking controller: its PCI-to-PCI bridge is subtractive |
| 1229 | * decoding (transparent), and does indicate this in the ProgIf. |
| 1230 | * Unfortunately, the ProgIf value is wrong - 0x80 instead of 0x01. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1231 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1232 | static void quirk_transparent_bridge(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1233 | { |
| 1234 | dev->transparent = 1; |
| 1235 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1236 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge); |
| 1237 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1238 | |
| 1239 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1240 | * Common misconfiguration of the MediaGX/Geode PCI master that will reduce |
| 1241 | * PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1 datasheets |
| 1242 | * found at http://www.national.com/analog for info on what these bits do. |
| 1243 | * <christer@weinigel.se> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1244 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1245 | static void quirk_mediagx_master(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1246 | { |
| 1247 | u8 reg; |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1248 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1249 | pci_read_config_byte(dev, 0x41, ®); |
| 1250 | if (reg & 2) { |
| 1251 | reg &= ~2; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1252 | pci_info(dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 1253 | reg); |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1254 | pci_write_config_byte(dev, 0x41, reg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1255 | } |
| 1256 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1257 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master); |
| 1258 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1259 | |
| 1260 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1261 | * Ensure C0 rev restreaming is off. This is normally done by the BIOS but |
| 1262 | * in the odd case it is not the results are corruption hence the presence |
| 1263 | * of a Linux check. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1264 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1265 | static void quirk_disable_pxb(struct pci_dev *pdev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1266 | { |
| 1267 | u16 config; |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 1268 | |
Auke Kok | 44c1013 | 2007-06-08 15:46:36 -0700 | [diff] [blame] | 1269 | if (pdev->revision != 0x04) /* Only C0 requires this */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1270 | return; |
| 1271 | pci_read_config_word(pdev, 0x40, &config); |
| 1272 | if (config & (1<<6)) { |
| 1273 | config &= ~(1<<6); |
| 1274 | pci_write_config_word(pdev, 0x40, config); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1275 | pci_info(pdev, "C0 revision 450NX. Disabling PCI restreaming\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1276 | } |
| 1277 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1278 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1279 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1280 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 1281 | static void quirk_amd_ide_mode(struct pci_dev *pdev) |
Conke Hu | ab17443 | 2006-12-19 13:11:37 -0800 | [diff] [blame] | 1282 | { |
Shane Huang | 5deab53 | 2009-10-13 11:14:00 +0800 | [diff] [blame] | 1283 | /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */ |
Crane Cai | 05a7d22 | 2008-02-02 13:56:56 +0800 | [diff] [blame] | 1284 | u8 tmp; |
Conke Hu | ab17443 | 2006-12-19 13:11:37 -0800 | [diff] [blame] | 1285 | |
Crane Cai | 05a7d22 | 2008-02-02 13:56:56 +0800 | [diff] [blame] | 1286 | pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp); |
| 1287 | if (tmp == 0x01) { |
Conke Hu | ab17443 | 2006-12-19 13:11:37 -0800 | [diff] [blame] | 1288 | pci_read_config_byte(pdev, 0x40, &tmp); |
| 1289 | pci_write_config_byte(pdev, 0x40, tmp|1); |
| 1290 | pci_write_config_byte(pdev, 0x9, 1); |
| 1291 | pci_write_config_byte(pdev, 0xa, 6); |
| 1292 | pci_write_config_byte(pdev, 0x40, tmp); |
| 1293 | |
Conke Hu | c9f8947 | 2007-01-09 05:32:51 -0500 | [diff] [blame] | 1294 | pdev->class = PCI_CLASS_STORAGE_SATA_AHCI; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1295 | pci_info(pdev, "set SATA to AHCI mode\n"); |
Conke Hu | ab17443 | 2006-12-19 13:11:37 -0800 | [diff] [blame] | 1296 | } |
| 1297 | } |
Crane Cai | 05a7d22 | 2008-02-02 13:56:56 +0800 | [diff] [blame] | 1298 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1299 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode); |
Crane Cai | 05a7d22 | 2008-02-02 13:56:56 +0800 | [diff] [blame] | 1300 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1301 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode); |
Shane Huang | 5deab53 | 2009-10-13 11:14:00 +0800 | [diff] [blame] | 1302 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode); |
| 1303 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode); |
Shane Huang | fafe5c3d8 | 2013-06-03 18:24:10 +0800 | [diff] [blame] | 1304 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode); |
| 1305 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode); |
Conke Hu | ab17443 | 2006-12-19 13:11:37 -0800 | [diff] [blame] | 1306 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1307 | /* Serverworks CSB5 IDE does not fully support native mode */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1308 | static void quirk_svwks_csb5ide(struct pci_dev *pdev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1309 | { |
| 1310 | u8 prog; |
| 1311 | pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog); |
| 1312 | if (prog & 5) { |
| 1313 | prog &= ~5; |
| 1314 | pdev->class &= ~5; |
| 1315 | pci_write_config_byte(pdev, PCI_CLASS_PROG, prog); |
Alan Cox | 368c73d | 2006-10-04 00:41:26 +0100 | [diff] [blame] | 1316 | /* PCI layer will sort out resources */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1317 | } |
| 1318 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1319 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1320 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1321 | /* Intel 82801CAM ICH3-M datasheet says IDE modes must be the same */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1322 | static void quirk_ide_samemode(struct pci_dev *pdev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1323 | { |
| 1324 | u8 prog; |
| 1325 | |
| 1326 | pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog); |
| 1327 | |
| 1328 | if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1329 | pci_info(pdev, "IDE mode mismatch; forcing legacy mode\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1330 | prog &= ~5; |
| 1331 | pdev->class &= ~5; |
| 1332 | pci_write_config_byte(pdev, PCI_CLASS_PROG, prog); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1333 | } |
| 1334 | } |
Alan Cox | 368c73d | 2006-10-04 00:41:26 +0100 | [diff] [blame] | 1335 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1336 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1337 | /* Some ATA devices break if put into D3 */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1338 | static void quirk_no_ata_d3(struct pci_dev *pdev) |
Alan Cox | 979b179 | 2008-07-24 17:18:38 +0100 | [diff] [blame] | 1339 | { |
Yinghai Lu | faa738b | 2012-02-23 23:46:55 -0800 | [diff] [blame] | 1340 | pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3; |
Alan Cox | 979b179 | 2008-07-24 17:18:38 +0100 | [diff] [blame] | 1341 | } |
Yinghai Lu | faa738b | 2012-02-23 23:46:55 -0800 | [diff] [blame] | 1342 | /* Quirk the legacy ATA devices only. The AHCI ones are ok */ |
| 1343 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, |
| 1344 | PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3); |
| 1345 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, |
| 1346 | PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3); |
Alan Cox | 7a661c6 | 2009-06-24 16:02:27 +0100 | [diff] [blame] | 1347 | /* ALi loses some register settings that we cannot then restore */ |
Yinghai Lu | faa738b | 2012-02-23 23:46:55 -0800 | [diff] [blame] | 1348 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, |
| 1349 | PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3); |
Alan Cox | 7a661c6 | 2009-06-24 16:02:27 +0100 | [diff] [blame] | 1350 | /* VIA comes back fine but we need to keep it alive or ACPI GTM failures |
| 1351 | occur when mode detecting */ |
Yinghai Lu | faa738b | 2012-02-23 23:46:55 -0800 | [diff] [blame] | 1352 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID, |
| 1353 | PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3); |
Alan Cox | 979b179 | 2008-07-24 17:18:38 +0100 | [diff] [blame] | 1354 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1355 | /* |
| 1356 | * This was originally an Alpha-specific thing, but it really fits here. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1357 | * The i82375 PCI/EISA bridge appears as non-classified. Fix that. |
| 1358 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1359 | static void quirk_eisa_bridge(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1360 | { |
| 1361 | dev->class = PCI_CLASS_BRIDGE_EISA << 8; |
| 1362 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1363 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1364 | |
Johannes Goecke | 7daa0c4 | 2006-04-20 02:43:17 -0700 | [diff] [blame] | 1365 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1366 | * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge |
| 1367 | * is not activated. The myth is that Asus said that they do not want the |
| 1368 | * users to be irritated by just another PCI Device in the Win98 device |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 1369 | * manager. (see the file prog/hotplug/README.p4b in the lm_sensors |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1370 | * package 2.7.0 for details) |
| 1371 | * |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 1372 | * The SMBus PCI Device can be activated by setting a bit in the ICH LPC |
| 1373 | * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it |
gw.kernel@tnode.com | d7698ed | 2007-08-23 21:22:04 +0200 | [diff] [blame] | 1374 | * becomes necessary to do this tweak in two steps -- the chosen trigger |
| 1375 | * is either the Host bridge (preferred) or on-board VGA controller. |
Jean Delvare | 9208ee8 | 2007-03-24 16:56:44 +0100 | [diff] [blame] | 1376 | * |
| 1377 | * Note that we used to unhide the SMBus that way on Toshiba laptops |
| 1378 | * (Satellite A40 and Tecra M2) but then found that the thermal management |
| 1379 | * was done by SMM code, which could cause unsynchronized concurrent |
| 1380 | * accesses to the SMBus registers, with potentially bad effects. Thus you |
| 1381 | * should be very careful when adding new entries: if SMM is accessing the |
| 1382 | * Intel SMBus, this is a very good reason to leave it hidden. |
Jean Delvare | a99acc8 | 2008-03-28 14:16:04 -0700 | [diff] [blame] | 1383 | * |
| 1384 | * Likewise, many recent laptops use ACPI for thermal management. If the |
| 1385 | * ACPI DSDT code accesses the SMBus, then Linux should not access it |
| 1386 | * natively, and keeping the SMBus hidden is the right thing to do. If you |
| 1387 | * are about to add an entry in the table below, please first disassemble |
| 1388 | * the DSDT and double-check that there is no code accessing the SMBus. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1389 | */ |
Vivek Goyal | 9d24a81 | 2007-01-11 01:52:44 +0100 | [diff] [blame] | 1390 | static int asus_hides_smbus; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1391 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1392 | static void asus_hides_smbus_hostbridge(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1393 | { |
| 1394 | if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) { |
| 1395 | if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB) |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1396 | switch (dev->subsystem_device) { |
Jean Delvare | a00db37 | 2005-06-29 17:04:06 +0200 | [diff] [blame] | 1397 | case 0x8025: /* P4B-LX */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1398 | case 0x8070: /* P4B */ |
| 1399 | case 0x8088: /* P4B533 */ |
| 1400 | case 0x1626: /* L3C notebook */ |
| 1401 | asus_hides_smbus = 1; |
| 1402 | } |
Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1403 | else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1404 | switch (dev->subsystem_device) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1405 | case 0x80b1: /* P4GE-V */ |
| 1406 | case 0x80b2: /* P4PE */ |
| 1407 | case 0x8093: /* P4B533-V */ |
| 1408 | asus_hides_smbus = 1; |
| 1409 | } |
Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1410 | else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB) |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1411 | switch (dev->subsystem_device) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1412 | case 0x8030: /* P4T533 */ |
| 1413 | asus_hides_smbus = 1; |
| 1414 | } |
Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1415 | else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1416 | switch (dev->subsystem_device) { |
| 1417 | case 0x8070: /* P4G8X Deluxe */ |
| 1418 | asus_hides_smbus = 1; |
| 1419 | } |
Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1420 | else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH) |
Jean Delvare | 321311a | 2006-07-31 08:53:15 +0200 | [diff] [blame] | 1421 | switch (dev->subsystem_device) { |
| 1422 | case 0x80c9: /* PU-DLS */ |
| 1423 | asus_hides_smbus = 1; |
| 1424 | } |
Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1425 | else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1426 | switch (dev->subsystem_device) { |
| 1427 | case 0x1751: /* M2N notebook */ |
| 1428 | case 0x1821: /* M5N notebook */ |
Mats Erik Andersson | 4096ed0 | 2009-05-12 12:05:23 +0200 | [diff] [blame] | 1429 | case 0x1897: /* A6L notebook */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1430 | asus_hides_smbus = 1; |
| 1431 | } |
Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1432 | else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1433 | switch (dev->subsystem_device) { |
| 1434 | case 0x184b: /* W1N notebook */ |
| 1435 | case 0x186a: /* M6Ne notebook */ |
| 1436 | asus_hides_smbus = 1; |
| 1437 | } |
Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1438 | else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB) |
Jean Delvare | 2e45785 | 2007-01-05 09:17:56 +0100 | [diff] [blame] | 1439 | switch (dev->subsystem_device) { |
| 1440 | case 0x80f2: /* P4P800-X */ |
| 1441 | asus_hides_smbus = 1; |
| 1442 | } |
Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1443 | else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB) |
R.Marek@sh.cvut.cz | acc0663 | 2005-09-29 08:35:41 +0000 | [diff] [blame] | 1444 | switch (dev->subsystem_device) { |
| 1445 | case 0x1882: /* M6V notebook */ |
Jean Delvare | 2d1e1c7 | 2006-04-01 16:46:35 +0200 | [diff] [blame] | 1446 | case 0x1977: /* A6VA notebook */ |
R.Marek@sh.cvut.cz | acc0663 | 2005-09-29 08:35:41 +0000 | [diff] [blame] | 1447 | asus_hides_smbus = 1; |
| 1448 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1449 | } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) { |
| 1450 | if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB) |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1451 | switch (dev->subsystem_device) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1452 | case 0x088C: /* HP Compaq nc8000 */ |
| 1453 | case 0x0890: /* HP Compaq nc6000 */ |
| 1454 | asus_hides_smbus = 1; |
| 1455 | } |
Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1456 | else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1457 | switch (dev->subsystem_device) { |
| 1458 | case 0x12bc: /* HP D330L */ |
Jean Delvare | e3b1bd5 | 2005-09-21 22:26:31 +0200 | [diff] [blame] | 1459 | case 0x12bd: /* HP D530 */ |
Michal Miroslaw | 74c5742 | 2009-05-12 13:49:25 -0700 | [diff] [blame] | 1460 | case 0x006a: /* HP Compaq nx9500 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1461 | asus_hides_smbus = 1; |
| 1462 | } |
Jean Delvare | 677cc64 | 2007-11-21 18:29:06 +0100 | [diff] [blame] | 1463 | else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB) |
| 1464 | switch (dev->subsystem_device) { |
| 1465 | case 0x12bf: /* HP xw4100 */ |
| 1466 | asus_hides_smbus = 1; |
| 1467 | } |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1468 | } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) { |
| 1469 | if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB) |
| 1470 | switch (dev->subsystem_device) { |
| 1471 | case 0xC00C: /* Samsung P35 notebook */ |
| 1472 | asus_hides_smbus = 1; |
| 1473 | } |
Rumen Ivanov Zarev | c87f883 | 2005-09-06 13:39:32 -0700 | [diff] [blame] | 1474 | } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) { |
| 1475 | if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB) |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1476 | switch (dev->subsystem_device) { |
Rumen Ivanov Zarev | c87f883 | 2005-09-06 13:39:32 -0700 | [diff] [blame] | 1477 | case 0x0058: /* Compaq Evo N620c */ |
| 1478 | asus_hides_smbus = 1; |
| 1479 | } |
gw.kernel@tnode.com | d7698ed | 2007-08-23 21:22:04 +0200 | [diff] [blame] | 1480 | else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3) |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1481 | switch (dev->subsystem_device) { |
gw.kernel@tnode.com | d7698ed | 2007-08-23 21:22:04 +0200 | [diff] [blame] | 1482 | case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */ |
| 1483 | /* Motherboard doesn't have Host bridge |
| 1484 | * subvendor/subdevice IDs, therefore checking |
| 1485 | * its on-board VGA controller */ |
| 1486 | asus_hides_smbus = 1; |
| 1487 | } |
David O'Shea | 8293b0f | 2009-03-02 09:51:13 +0100 | [diff] [blame] | 1488 | else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2) |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1489 | switch (dev->subsystem_device) { |
Jean Delvare | 10260d9 | 2008-06-04 13:53:31 +0200 | [diff] [blame] | 1490 | case 0x00b8: /* Compaq Evo D510 CMT */ |
| 1491 | case 0x00b9: /* Compaq Evo D510 SFF */ |
Jean Delvare | 6b5096e | 2009-07-28 11:49:19 +0200 | [diff] [blame] | 1492 | case 0x00ba: /* Compaq Evo D510 USDT */ |
David O'Shea | 8293b0f | 2009-03-02 09:51:13 +0100 | [diff] [blame] | 1493 | /* Motherboard doesn't have Host bridge |
| 1494 | * subvendor/subdevice IDs and on-board VGA |
| 1495 | * controller is disabled if an AGP card is |
| 1496 | * inserted, therefore checking USB UHCI |
| 1497 | * Controller #1 */ |
Jean Delvare | 10260d9 | 2008-06-04 13:53:31 +0200 | [diff] [blame] | 1498 | asus_hides_smbus = 1; |
| 1499 | } |
Krzysztof Helt | 27e4685 | 2008-06-08 13:47:02 +0200 | [diff] [blame] | 1500 | else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC) |
| 1501 | switch (dev->subsystem_device) { |
| 1502 | case 0x001A: /* Compaq Deskpro EN SSF P667 815E */ |
| 1503 | /* Motherboard doesn't have host bridge |
| 1504 | * subvendor/subdevice IDs, therefore checking |
| 1505 | * its on-board VGA controller */ |
| 1506 | asus_hides_smbus = 1; |
| 1507 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1508 | } |
| 1509 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1510 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge); |
| 1511 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge); |
| 1512 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge); |
| 1513 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge); |
Jean Delvare | 677cc64 | 2007-11-21 18:29:06 +0100 | [diff] [blame] | 1514 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge); |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1515 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge); |
| 1516 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge); |
| 1517 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge); |
| 1518 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge); |
| 1519 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1520 | |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1521 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge); |
David O'Shea | 8293b0f | 2009-03-02 09:51:13 +0100 | [diff] [blame] | 1522 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge); |
Krzysztof Helt | 27e4685 | 2008-06-08 13:47:02 +0200 | [diff] [blame] | 1523 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge); |
gw.kernel@tnode.com | d7698ed | 2007-08-23 21:22:04 +0200 | [diff] [blame] | 1524 | |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1525 | static void asus_hides_smbus_lpc(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1526 | { |
| 1527 | u16 val; |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 1528 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1529 | if (likely(!asus_hides_smbus)) |
| 1530 | return; |
| 1531 | |
| 1532 | pci_read_config_word(dev, 0xF2, &val); |
| 1533 | if (val & 0x8) { |
| 1534 | pci_write_config_word(dev, 0xF2, val & (~0x8)); |
| 1535 | pci_read_config_word(dev, 0xF2, &val); |
| 1536 | if (val & 0x8) |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1537 | pci_info(dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 1538 | val); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1539 | else |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1540 | pci_info(dev, "Enabled i801 SMBus device\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1541 | } |
| 1542 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1543 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc); |
| 1544 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc); |
| 1545 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc); |
| 1546 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc); |
| 1547 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc); |
| 1548 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc); |
| 1549 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1550 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc); |
| 1551 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc); |
| 1552 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc); |
| 1553 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc); |
| 1554 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc); |
| 1555 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc); |
| 1556 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1557 | |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1558 | /* It appears we just have one such device. If not, we have a warning */ |
| 1559 | static void __iomem *asus_rcba_base; |
| 1560 | static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev) |
R.Marek@sh.cvut.cz | acc0663 | 2005-09-29 08:35:41 +0000 | [diff] [blame] | 1561 | { |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1562 | u32 rcba; |
R.Marek@sh.cvut.cz | acc0663 | 2005-09-29 08:35:41 +0000 | [diff] [blame] | 1563 | |
| 1564 | if (likely(!asus_hides_smbus)) |
| 1565 | return; |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1566 | WARN_ON(asus_rcba_base); |
| 1567 | |
R.Marek@sh.cvut.cz | acc0663 | 2005-09-29 08:35:41 +0000 | [diff] [blame] | 1568 | pci_read_config_dword(dev, 0xF0, &rcba); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1569 | /* use bits 31:14, 16 kB aligned */ |
Christoph Hellwig | 4bdc0d6 | 2020-01-06 09:43:50 +0100 | [diff] [blame] | 1570 | asus_rcba_base = ioremap(rcba & 0xFFFFC000, 0x4000); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1571 | if (asus_rcba_base == NULL) |
| 1572 | return; |
| 1573 | } |
| 1574 | |
| 1575 | static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev) |
| 1576 | { |
| 1577 | u32 val; |
| 1578 | |
| 1579 | if (likely(!asus_hides_smbus || !asus_rcba_base)) |
| 1580 | return; |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1581 | |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1582 | /* read the Function Disable register, dword mode only */ |
| 1583 | val = readl(asus_rcba_base + 0x3418); |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1584 | |
| 1585 | /* enable the SMBus device */ |
| 1586 | writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1587 | } |
| 1588 | |
| 1589 | static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev) |
| 1590 | { |
| 1591 | if (likely(!asus_hides_smbus || !asus_rcba_base)) |
| 1592 | return; |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1593 | |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1594 | iounmap(asus_rcba_base); |
| 1595 | asus_rcba_base = NULL; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1596 | pci_info(dev, "Enabled ICH6/i801 SMBus device\n"); |
R.Marek@sh.cvut.cz | acc0663 | 2005-09-29 08:35:41 +0000 | [diff] [blame] | 1597 | } |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1598 | |
| 1599 | static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev) |
| 1600 | { |
| 1601 | asus_hides_smbus_lpc_ich6_suspend(dev); |
| 1602 | asus_hides_smbus_lpc_ich6_resume_early(dev); |
| 1603 | asus_hides_smbus_lpc_ich6_resume(dev); |
| 1604 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1605 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1606 | DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend); |
| 1607 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume); |
| 1608 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early); |
Carl-Daniel Hailfinger | ce007ea | 2006-05-15 09:44:33 -0700 | [diff] [blame] | 1609 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1610 | /* SiS 96x south bridge: BIOS typically hides SMBus device... */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1611 | static void quirk_sis_96x_smbus(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1612 | { |
| 1613 | u8 val = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1614 | pci_read_config_byte(dev, 0x77, &val); |
Mark M. Hoffman | 2f5c33b | 2007-01-08 22:11:29 -0500 | [diff] [blame] | 1615 | if (val & 0x10) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1616 | pci_info(dev, "Enabling SiS 96x SMBus\n"); |
Mark M. Hoffman | 2f5c33b | 2007-01-08 22:11:29 -0500 | [diff] [blame] | 1617 | pci_write_config_byte(dev, 0x77, val & ~0x10); |
| 1618 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1619 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1620 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus); |
| 1621 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus); |
| 1622 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus); |
| 1623 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1624 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus); |
| 1625 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus); |
| 1626 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus); |
| 1627 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1628 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1629 | /* |
| 1630 | * ... This is further complicated by the fact that some SiS96x south |
| 1631 | * bridges pretend to be 85C503/5513 instead. In that case see if we |
| 1632 | * spotted a compatible north bridge to make sure. |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1633 | * (pci_find_device() doesn't work yet) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1634 | * |
| 1635 | * We can also enable the sis96x bit in the discovery register.. |
| 1636 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1637 | #define SIS_DETECT_REGISTER 0x40 |
| 1638 | |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1639 | static void quirk_sis_503(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1640 | { |
| 1641 | u8 reg; |
| 1642 | u16 devid; |
| 1643 | |
| 1644 | pci_read_config_byte(dev, SIS_DETECT_REGISTER, ®); |
| 1645 | pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6)); |
| 1646 | pci_read_config_word(dev, PCI_DEVICE_ID, &devid); |
| 1647 | if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) { |
| 1648 | pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg); |
| 1649 | return; |
| 1650 | } |
| 1651 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1652 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1653 | * Ok, it now shows up as a 96x. Run the 96x quirk by hand in case |
| 1654 | * it has already been processed. (Depends on link order, which is |
| 1655 | * apparently not guaranteed) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1656 | */ |
| 1657 | dev->device = devid; |
Mark M. Hoffman | 2f5c33b | 2007-01-08 22:11:29 -0500 | [diff] [blame] | 1658 | quirk_sis_96x_smbus(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1659 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1660 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1661 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1662 | |
Bauke Jan Douma | e5548e9 | 2006-02-28 21:44:36 +0100 | [diff] [blame] | 1663 | /* |
| 1664 | * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller |
| 1665 | * and MC97 modem controller are disabled when a second PCI soundcard is |
| 1666 | * present. This patch, tweaking the VT8237 ISA bridge, enables them. |
| 1667 | * -- bjd |
| 1668 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1669 | static void asus_hides_ac97_lpc(struct pci_dev *dev) |
Bauke Jan Douma | e5548e9 | 2006-02-28 21:44:36 +0100 | [diff] [blame] | 1670 | { |
| 1671 | u8 val; |
| 1672 | int asus_hides_ac97 = 0; |
| 1673 | |
| 1674 | if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) { |
| 1675 | if (dev->device == PCI_DEVICE_ID_VIA_8237) |
| 1676 | asus_hides_ac97 = 1; |
| 1677 | } |
| 1678 | |
| 1679 | if (!asus_hides_ac97) |
| 1680 | return; |
| 1681 | |
| 1682 | pci_read_config_byte(dev, 0x50, &val); |
| 1683 | if (val & 0xc0) { |
| 1684 | pci_write_config_byte(dev, 0x50, val & (~0xc0)); |
| 1685 | pci_read_config_byte(dev, 0x50, &val); |
| 1686 | if (val & 0xc0) |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1687 | pci_info(dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 1688 | val); |
Bauke Jan Douma | e5548e9 | 2006-02-28 21:44:36 +0100 | [diff] [blame] | 1689 | else |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1690 | pci_info(dev, "Enabled onboard AC97/MC97 devices\n"); |
Bauke Jan Douma | e5548e9 | 2006-02-28 21:44:36 +0100 | [diff] [blame] | 1691 | } |
| 1692 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1693 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1694 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc); |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1695 | |
Tejun Heo | 7796705 | 2006-08-19 03:54:39 +0900 | [diff] [blame] | 1696 | #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE) |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1697 | |
| 1698 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1699 | * If we are using libata we can drive this chip properly but must do this |
| 1700 | * early on to make the additional device appear during the PCI scanning. |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1701 | */ |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1702 | static void quirk_jmicron_ata(struct pci_dev *pdev) |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1703 | { |
Tejun Heo | e34bb37 | 2007-02-26 20:24:03 +0900 | [diff] [blame] | 1704 | u32 conf1, conf5, class; |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1705 | u8 hdr; |
| 1706 | |
| 1707 | /* Only poke fn 0 */ |
| 1708 | if (PCI_FUNC(pdev->devfn)) |
| 1709 | return; |
| 1710 | |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1711 | pci_read_config_dword(pdev, 0x40, &conf1); |
| 1712 | pci_read_config_dword(pdev, 0x80, &conf5); |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1713 | |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1714 | conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */ |
| 1715 | conf5 &= ~(1 << 24); /* Clear bit 24 */ |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1716 | |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1717 | switch (pdev->device) { |
Tejun Heo | 4daedcf | 2010-06-03 11:57:04 +0200 | [diff] [blame] | 1718 | case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */ |
| 1719 | case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */ |
Tejun Heo | 5b6ae5b | 2010-07-30 11:42:42 +0200 | [diff] [blame] | 1720 | case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */ |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1721 | /* The controller should be in single function ahci mode */ |
| 1722 | conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */ |
| 1723 | break; |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1724 | |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1725 | case PCI_DEVICE_ID_JMICRON_JMB365: |
| 1726 | case PCI_DEVICE_ID_JMICRON_JMB366: |
| 1727 | /* Redirect IDE second PATA port to the right spot */ |
| 1728 | conf5 |= (1 << 24); |
Gustavo A. R. Silva | df561f66 | 2020-08-23 17:36:59 -0500 | [diff] [blame] | 1729 | fallthrough; |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1730 | case PCI_DEVICE_ID_JMICRON_JMB361: |
| 1731 | case PCI_DEVICE_ID_JMICRON_JMB363: |
Tejun Heo | 5b6ae5b | 2010-07-30 11:42:42 +0200 | [diff] [blame] | 1732 | case PCI_DEVICE_ID_JMICRON_JMB369: |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1733 | /* Enable dual function mode, AHCI on fn 0, IDE fn1 */ |
| 1734 | /* Set the class codes correctly and then direct IDE 0 */ |
Tejun Heo | 3a9e3a5 | 2007-10-23 15:27:31 +0900 | [diff] [blame] | 1735 | conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */ |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1736 | break; |
| 1737 | |
| 1738 | case PCI_DEVICE_ID_JMICRON_JMB368: |
| 1739 | /* The controller should be in single function IDE mode */ |
| 1740 | conf1 |= 0x00C00000; /* Set 22, 23 */ |
| 1741 | break; |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1742 | } |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1743 | |
| 1744 | pci_write_config_dword(pdev, 0x40, conf1); |
| 1745 | pci_write_config_dword(pdev, 0x80, conf5); |
| 1746 | |
| 1747 | /* Update pdev accordingly */ |
| 1748 | pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr); |
| 1749 | pdev->hdr_type = hdr & 0x7f; |
| 1750 | pdev->multifunction = !!(hdr & 0x80); |
Tejun Heo | e34bb37 | 2007-02-26 20:24:03 +0900 | [diff] [blame] | 1751 | |
| 1752 | pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class); |
| 1753 | pdev->class = class >> 8; |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1754 | } |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1755 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata); |
| 1756 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata); |
Tejun Heo | 4daedcf | 2010-06-03 11:57:04 +0200 | [diff] [blame] | 1757 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata); |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1758 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata); |
Tejun Heo | 5b6ae5b | 2010-07-30 11:42:42 +0200 | [diff] [blame] | 1759 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata); |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1760 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata); |
| 1761 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata); |
| 1762 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata); |
Tejun Heo | 5b6ae5b | 2010-07-30 11:42:42 +0200 | [diff] [blame] | 1763 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1764 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata); |
| 1765 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata); |
Tejun Heo | 4daedcf | 2010-06-03 11:57:04 +0200 | [diff] [blame] | 1766 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1767 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata); |
Tejun Heo | 5b6ae5b | 2010-07-30 11:42:42 +0200 | [diff] [blame] | 1768 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1769 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata); |
| 1770 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata); |
| 1771 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata); |
Tejun Heo | 5b6ae5b | 2010-07-30 11:42:42 +0200 | [diff] [blame] | 1772 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata); |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1773 | |
| 1774 | #endif |
| 1775 | |
Zhang Rui | 91f15fb | 2015-08-24 15:27:11 -0500 | [diff] [blame] | 1776 | static void quirk_jmicron_async_suspend(struct pci_dev *dev) |
| 1777 | { |
| 1778 | if (dev->multifunction) { |
| 1779 | device_disable_async_suspend(&dev->dev); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1780 | pci_info(dev, "async suspend disabled to avoid multi-function power-on ordering issue\n"); |
Zhang Rui | 91f15fb | 2015-08-24 15:27:11 -0500 | [diff] [blame] | 1781 | } |
| 1782 | } |
| 1783 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend); |
| 1784 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend); |
| 1785 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend); |
| 1786 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend); |
| 1787 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1788 | #ifdef CONFIG_X86_IO_APIC |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1789 | static void quirk_alder_ioapic(struct pci_dev *pdev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1790 | { |
| 1791 | int i; |
| 1792 | |
| 1793 | if ((pdev->class >> 8) != 0xff00) |
| 1794 | return; |
| 1795 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1796 | /* |
| 1797 | * The first BAR is the location of the IO-APIC... we must |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1798 | * not touch this (and it's already covered by the fixmap), so |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1799 | * forcibly insert it into the resource tree. |
| 1800 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1801 | if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0)) |
| 1802 | insert_resource(&iomem_resource, &pdev->resource[0]); |
| 1803 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1804 | /* |
| 1805 | * The next five BARs all seem to be rubbish, so just clean |
| 1806 | * them out. |
| 1807 | */ |
Denis Efremov | c9c13ba | 2019-09-28 02:43:08 +0300 | [diff] [blame] | 1808 | for (i = 1; i < PCI_STD_NUM_BARS; i++) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1809 | memset(&pdev->resource[i], 0, sizeof(pdev->resource[i])); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1810 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1811 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1812 | #endif |
| 1813 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1814 | static void quirk_pcie_mch(struct pci_dev *pdev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1815 | { |
Eric W. Biederman | 0ba379e | 2009-09-06 21:48:35 -0700 | [diff] [blame] | 1816 | pdev->no_msi = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1817 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1818 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch); |
| 1819 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch); |
| 1820 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1821 | |
Dongdong Liu | deb8699 | 2017-12-28 17:53:32 +0800 | [diff] [blame] | 1822 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, PCI_CLASS_BRIDGE_PCI, 8, quirk_pcie_mch); |
Kristen Accardi | 4602b88 | 2005-08-16 15:15:58 -0700 | [diff] [blame] | 1823 | |
| 1824 | /* |
Zhangfei Gao | 8304a3a | 2021-07-13 10:54:36 +0800 | [diff] [blame] | 1825 | * HiSilicon KunPeng920 and KunPeng930 have devices appear as PCI but are |
| 1826 | * actually on the AMBA bus. These fake PCI devices can support SVA via |
| 1827 | * SMMU stall feature, by setting dma-can-stall for ACPI platforms. |
| 1828 | * |
| 1829 | * Normally stalling must not be enabled for PCI devices, since it would |
| 1830 | * break the PCI requirement for free-flowing writes and may lead to |
| 1831 | * deadlock. We expect PCI devices to support ATS and PRI if they want to |
| 1832 | * be fault-tolerant, so there's no ACPI binding to describe anything else, |
| 1833 | * even when a "PCI" device turns out to be a regular old SoC device |
| 1834 | * dressed up as a RCiEP and normal rules don't apply. |
| 1835 | */ |
Zhangfei Gao | 8c09e89 | 2021-07-13 10:54:34 +0800 | [diff] [blame] | 1836 | static void quirk_huawei_pcie_sva(struct pci_dev *pdev) |
| 1837 | { |
Zhangfei Gao | 8304a3a | 2021-07-13 10:54:36 +0800 | [diff] [blame] | 1838 | struct property_entry properties[] = { |
| 1839 | PROPERTY_ENTRY_BOOL("dma-can-stall"), |
| 1840 | {}, |
| 1841 | }; |
| 1842 | |
Zhangfei Gao | 8c09e89 | 2021-07-13 10:54:34 +0800 | [diff] [blame] | 1843 | if (pdev->revision != 0x21 && pdev->revision != 0x30) |
| 1844 | return; |
| 1845 | |
| 1846 | pdev->pasid_no_tlp = 1; |
Zhangfei Gao | 8304a3a | 2021-07-13 10:54:36 +0800 | [diff] [blame] | 1847 | |
| 1848 | /* |
| 1849 | * Set the dma-can-stall property on ACPI platforms. Device tree |
| 1850 | * can set it directly. |
| 1851 | */ |
| 1852 | if (!pdev->dev.of_node && |
Heikki Krogerus | 0c9e032 | 2021-11-15 15:09:59 +0300 | [diff] [blame] | 1853 | device_create_managed_software_node(&pdev->dev, properties, NULL)) |
Zhangfei Gao | 8304a3a | 2021-07-13 10:54:36 +0800 | [diff] [blame] | 1854 | pci_warn(pdev, "could not add stall property"); |
Zhangfei Gao | 8c09e89 | 2021-07-13 10:54:34 +0800 | [diff] [blame] | 1855 | } |
| 1856 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa250, quirk_huawei_pcie_sva); |
| 1857 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa251, quirk_huawei_pcie_sva); |
| 1858 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa255, quirk_huawei_pcie_sva); |
| 1859 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa256, quirk_huawei_pcie_sva); |
| 1860 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa258, quirk_huawei_pcie_sva); |
| 1861 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0xa259, quirk_huawei_pcie_sva); |
| 1862 | |
Kristen Accardi | 4602b88 | 2005-08-16 15:15:58 -0700 | [diff] [blame] | 1863 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1864 | * It's possible for the MSI to get corrupted if SHPC and ACPI are used |
| 1865 | * together on certain PXH-based systems. |
Kristen Accardi | 4602b88 | 2005-08-16 15:15:58 -0700 | [diff] [blame] | 1866 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1867 | static void quirk_pcie_pxh(struct pci_dev *dev) |
Kristen Accardi | 4602b88 | 2005-08-16 15:15:58 -0700 | [diff] [blame] | 1868 | { |
Kristen Accardi | 4602b88 | 2005-08-16 15:15:58 -0700 | [diff] [blame] | 1869 | dev->no_msi = 1; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1870 | pci_warn(dev, "PXH quirk detected; SHPC device MSI disabled\n"); |
Kristen Accardi | 4602b88 | 2005-08-16 15:15:58 -0700 | [diff] [blame] | 1871 | } |
| 1872 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh); |
| 1873 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh); |
| 1874 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh); |
| 1875 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh); |
| 1876 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh); |
| 1877 | |
Kristen Carlson Accardi | ffadcc2 | 2006-07-12 08:59:00 -0700 | [diff] [blame] | 1878 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1879 | * Some Intel PCI Express chipsets have trouble with downstream device |
| 1880 | * power management. |
Kristen Carlson Accardi | ffadcc2 | 2006-07-12 08:59:00 -0700 | [diff] [blame] | 1881 | */ |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1882 | static void quirk_intel_pcie_pm(struct pci_dev *dev) |
Kristen Carlson Accardi | ffadcc2 | 2006-07-12 08:59:00 -0700 | [diff] [blame] | 1883 | { |
Krzysztof Wilczyński | 3789af9 | 2020-07-30 21:08:48 +0000 | [diff] [blame] | 1884 | pci_pm_d3hot_delay = 120; |
Kristen Carlson Accardi | ffadcc2 | 2006-07-12 08:59:00 -0700 | [diff] [blame] | 1885 | dev->no_d1d2 = 1; |
| 1886 | } |
Kristen Carlson Accardi | ffadcc2 | 2006-07-12 08:59:00 -0700 | [diff] [blame] | 1887 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm); |
| 1888 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm); |
| 1889 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm); |
| 1890 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm); |
| 1891 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm); |
| 1892 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm); |
| 1893 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm); |
| 1894 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm); |
| 1895 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm); |
| 1896 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm); |
| 1897 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm); |
| 1898 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm); |
| 1899 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm); |
| 1900 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm); |
| 1901 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm); |
| 1902 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm); |
| 1903 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm); |
| 1904 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm); |
| 1905 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm); |
| 1906 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm); |
| 1907 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm); |
Kristen Accardi | 4602b88 | 2005-08-16 15:15:58 -0700 | [diff] [blame] | 1908 | |
Daniel Drake | 62fe23d | 2019-11-27 13:38:35 +0800 | [diff] [blame] | 1909 | static void quirk_d3hot_delay(struct pci_dev *dev, unsigned int delay) |
| 1910 | { |
Krzysztof Wilczyński | 3789af9 | 2020-07-30 21:08:48 +0000 | [diff] [blame] | 1911 | if (dev->d3hot_delay >= delay) |
Daniel Drake | 62fe23d | 2019-11-27 13:38:35 +0800 | [diff] [blame] | 1912 | return; |
| 1913 | |
Krzysztof Wilczyński | 3789af9 | 2020-07-30 21:08:48 +0000 | [diff] [blame] | 1914 | dev->d3hot_delay = delay; |
Daniel Drake | 62fe23d | 2019-11-27 13:38:35 +0800 | [diff] [blame] | 1915 | pci_info(dev, "extending delay after power-on from D3hot to %d msec\n", |
Krzysztof Wilczyński | 3789af9 | 2020-07-30 21:08:48 +0000 | [diff] [blame] | 1916 | dev->d3hot_delay); |
Daniel Drake | 62fe23d | 2019-11-27 13:38:35 +0800 | [diff] [blame] | 1917 | } |
| 1918 | |
Bjorn Helgaas | 5938628 | 2017-05-09 10:10:18 -0500 | [diff] [blame] | 1919 | static void quirk_radeon_pm(struct pci_dev *dev) |
| 1920 | { |
| 1921 | if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE && |
Daniel Drake | 62fe23d | 2019-11-27 13:38:35 +0800 | [diff] [blame] | 1922 | dev->subsystem_device == 0x00e2) |
| 1923 | quirk_d3hot_delay(dev, 20); |
Bjorn Helgaas | 5938628 | 2017-05-09 10:10:18 -0500 | [diff] [blame] | 1924 | } |
| 1925 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm); |
| 1926 | |
Daniel Drake | 3030df2 | 2019-11-27 13:38:36 +0800 | [diff] [blame] | 1927 | /* |
| 1928 | * Ryzen5/7 XHCI controllers fail upon resume from runtime suspend or s2idle. |
| 1929 | * https://bugzilla.kernel.org/show_bug.cgi?id=205587 |
| 1930 | * |
| 1931 | * The kernel attempts to transition these devices to D3cold, but that seems |
| 1932 | * to be ineffective on the platforms in question; the PCI device appears to |
| 1933 | * remain on in D3hot state. The D3hot-to-D0 transition then requires an |
| 1934 | * extended delay in order to succeed. |
| 1935 | */ |
| 1936 | static void quirk_ryzen_xhci_d3hot(struct pci_dev *dev) |
| 1937 | { |
| 1938 | quirk_d3hot_delay(dev, 20); |
| 1939 | } |
| 1940 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15e0, quirk_ryzen_xhci_d3hot); |
| 1941 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15e1, quirk_ryzen_xhci_d3hot); |
Marcin Bachry | e0bff43 | 2021-07-21 22:58:58 -0400 | [diff] [blame] | 1942 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x1639, quirk_ryzen_xhci_d3hot); |
Daniel Drake | 3030df2 | 2019-11-27 13:38:36 +0800 | [diff] [blame] | 1943 | |
Stefan Assmann | 426b3b8 | 2008-06-11 16:35:16 +0200 | [diff] [blame] | 1944 | #ifdef CONFIG_X86_IO_APIC |
Stefan Assmann | c4e649b | 2017-04-19 09:22:45 +0200 | [diff] [blame] | 1945 | static int dmi_disable_ioapicreroute(const struct dmi_system_id *d) |
| 1946 | { |
| 1947 | noioapicreroute = 1; |
| 1948 | pr_info("%s detected: disable boot interrupt reroute\n", d->ident); |
| 1949 | |
| 1950 | return 0; |
| 1951 | } |
| 1952 | |
Christoph Hellwig | 6faadbb | 2017-09-14 11:59:30 +0200 | [diff] [blame] | 1953 | static const struct dmi_system_id boot_interrupt_dmi_table[] = { |
Stefan Assmann | c4e649b | 2017-04-19 09:22:45 +0200 | [diff] [blame] | 1954 | /* |
| 1955 | * Systems to exclude from boot interrupt reroute quirks |
| 1956 | */ |
| 1957 | { |
| 1958 | .callback = dmi_disable_ioapicreroute, |
| 1959 | .ident = "ASUSTek Computer INC. M2N-LR", |
| 1960 | .matches = { |
| 1961 | DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."), |
| 1962 | DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"), |
| 1963 | }, |
| 1964 | }, |
| 1965 | {} |
| 1966 | }; |
| 1967 | |
Stefan Assmann | 426b3b8 | 2008-06-11 16:35:16 +0200 | [diff] [blame] | 1968 | /* |
Stefan Assmann | e1d3a90 | 2008-06-11 16:35:17 +0200 | [diff] [blame] | 1969 | * Boot interrupts on some chipsets cannot be turned off. For these chipsets, |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1970 | * remap the original interrupt in the Linux kernel to the boot interrupt, so |
Stefan Assmann | e1d3a90 | 2008-06-11 16:35:17 +0200 | [diff] [blame] | 1971 | * that a PCI device's interrupt handler is installed on the boot interrupt |
| 1972 | * line instead. |
| 1973 | */ |
| 1974 | static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev) |
| 1975 | { |
Stefan Assmann | c4e649b | 2017-04-19 09:22:45 +0200 | [diff] [blame] | 1976 | dmi_check_system(boot_interrupt_dmi_table); |
Stefan Assmann | 41b9eb2 | 2008-07-15 13:48:55 +0200 | [diff] [blame] | 1977 | if (noioapicquirk || noioapicreroute) |
Stefan Assmann | e1d3a90 | 2008-06-11 16:35:17 +0200 | [diff] [blame] | 1978 | return; |
| 1979 | |
| 1980 | dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1981 | pci_info(dev, "rerouting interrupts for [%04x:%04x]\n", |
Bjorn Helgaas | fdcdaf6 | 2009-09-14 14:36:41 -0600 | [diff] [blame] | 1982 | dev->vendor, dev->device); |
Stefan Assmann | e1d3a90 | 2008-06-11 16:35:17 +0200 | [diff] [blame] | 1983 | } |
Olaf Dabrunz | 88d1dce | 2008-07-08 15:59:48 +0200 | [diff] [blame] | 1984 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel); |
| 1985 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel); |
| 1986 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel); |
| 1987 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel); |
| 1988 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel); |
| 1989 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel); |
| 1990 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel); |
| 1991 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel); |
| 1992 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel); |
| 1993 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel); |
| 1994 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel); |
| 1995 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel); |
| 1996 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel); |
| 1997 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel); |
| 1998 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel); |
| 1999 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel); |
Stefan Assmann | e1d3a90 | 2008-06-11 16:35:17 +0200 | [diff] [blame] | 2000 | |
| 2001 | /* |
Stefan Assmann | 426b3b8 | 2008-06-11 16:35:16 +0200 | [diff] [blame] | 2002 | * On some chipsets we can disable the generation of legacy INTx boot |
| 2003 | * interrupts. |
| 2004 | */ |
| 2005 | |
| 2006 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2007 | * IO-APIC1 on 6300ESB generates boot interrupts, see Intel order no |
Stefan Assmann | 426b3b8 | 2008-06-11 16:35:16 +0200 | [diff] [blame] | 2008 | * 300641-004US, section 5.7.3. |
Sean V Kelley | b88bf6c | 2020-02-20 11:29:29 -0800 | [diff] [blame] | 2009 | * |
| 2010 | * Core IO on Xeon E5 1600/2600/4600, see Intel order no 326509-003. |
| 2011 | * Core IO on Xeon E5 v2, see Intel order no 329188-003. |
| 2012 | * Core IO on Xeon E7 v2, see Intel order no 329595-002. |
| 2013 | * Core IO on Xeon E5 v3, see Intel order no 330784-003. |
| 2014 | * Core IO on Xeon E7 v3, see Intel order no 332315-001US. |
| 2015 | * Core IO on Xeon E5 v4, see Intel order no 333810-002US. |
| 2016 | * Core IO on Xeon E7 v4, see Intel order no 332315-001US. |
| 2017 | * Core IO on Xeon D-1500, see Intel order no 332051-001. |
| 2018 | * Core IO on Xeon Scalable, see Intel order no 610950. |
Stefan Assmann | 426b3b8 | 2008-06-11 16:35:16 +0200 | [diff] [blame] | 2019 | */ |
Sean V Kelley | b88bf6c | 2020-02-20 11:29:29 -0800 | [diff] [blame] | 2020 | #define INTEL_6300_IOAPIC_ABAR 0x40 /* Bus 0, Dev 29, Func 5 */ |
Stefan Assmann | 426b3b8 | 2008-06-11 16:35:16 +0200 | [diff] [blame] | 2021 | #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14) |
| 2022 | |
Sean V Kelley | b88bf6c | 2020-02-20 11:29:29 -0800 | [diff] [blame] | 2023 | #define INTEL_CIPINTRC_CFG_OFFSET 0x14C /* Bus 0, Dev 5, Func 0 */ |
| 2024 | #define INTEL_CIPINTRC_DIS_INTX_ICH (1<<25) |
| 2025 | |
Stefan Assmann | 426b3b8 | 2008-06-11 16:35:16 +0200 | [diff] [blame] | 2026 | static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev) |
| 2027 | { |
| 2028 | u16 pci_config_word; |
Sean V Kelley | b88bf6c | 2020-02-20 11:29:29 -0800 | [diff] [blame] | 2029 | u32 pci_config_dword; |
Stefan Assmann | 426b3b8 | 2008-06-11 16:35:16 +0200 | [diff] [blame] | 2030 | |
| 2031 | if (noioapicquirk) |
| 2032 | return; |
| 2033 | |
Sean V Kelley | b88bf6c | 2020-02-20 11:29:29 -0800 | [diff] [blame] | 2034 | switch (dev->device) { |
| 2035 | case PCI_DEVICE_ID_INTEL_ESB_10: |
| 2036 | pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, |
| 2037 | &pci_config_word); |
| 2038 | pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ; |
| 2039 | pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, |
| 2040 | pci_config_word); |
| 2041 | break; |
| 2042 | case 0x3c28: /* Xeon E5 1600/2600/4600 */ |
| 2043 | case 0x0e28: /* Xeon E5/E7 V2 */ |
| 2044 | case 0x2f28: /* Xeon E5/E7 V3,V4 */ |
| 2045 | case 0x6f28: /* Xeon D-1500 */ |
| 2046 | case 0x2034: /* Xeon Scalable Family */ |
| 2047 | pci_read_config_dword(dev, INTEL_CIPINTRC_CFG_OFFSET, |
| 2048 | &pci_config_dword); |
| 2049 | pci_config_dword |= INTEL_CIPINTRC_DIS_INTX_ICH; |
| 2050 | pci_write_config_dword(dev, INTEL_CIPINTRC_CFG_OFFSET, |
| 2051 | pci_config_dword); |
| 2052 | break; |
| 2053 | default: |
| 2054 | return; |
| 2055 | } |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2056 | pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n", |
Bjorn Helgaas | fdcdaf6 | 2009-09-14 14:36:41 -0600 | [diff] [blame] | 2057 | dev->vendor, dev->device); |
Stefan Assmann | 426b3b8 | 2008-06-11 16:35:16 +0200 | [diff] [blame] | 2058 | } |
Sean V Kelley | b88bf6c | 2020-02-20 11:29:29 -0800 | [diff] [blame] | 2059 | /* |
| 2060 | * Device 29 Func 5 Device IDs of IO-APIC |
| 2061 | * containing ABAR—APIC1 Alternate Base Address Register |
| 2062 | */ |
| 2063 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, |
| 2064 | quirk_disable_intel_boot_interrupt); |
| 2065 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, |
| 2066 | quirk_disable_intel_boot_interrupt); |
| 2067 | |
| 2068 | /* |
| 2069 | * Device 5 Func 0 Device IDs of Core IO modules/hubs |
| 2070 | * containing Coherent Interface Protocol Interrupt Control |
| 2071 | * |
| 2072 | * Device IDs obtained from volume 2 datasheets of commented |
| 2073 | * families above. |
| 2074 | */ |
| 2075 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x3c28, |
| 2076 | quirk_disable_intel_boot_interrupt); |
| 2077 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0e28, |
| 2078 | quirk_disable_intel_boot_interrupt); |
| 2079 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2f28, |
| 2080 | quirk_disable_intel_boot_interrupt); |
| 2081 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x6f28, |
| 2082 | quirk_disable_intel_boot_interrupt); |
| 2083 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2034, |
| 2084 | quirk_disable_intel_boot_interrupt); |
| 2085 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x3c28, |
| 2086 | quirk_disable_intel_boot_interrupt); |
| 2087 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x0e28, |
| 2088 | quirk_disable_intel_boot_interrupt); |
| 2089 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x2f28, |
| 2090 | quirk_disable_intel_boot_interrupt); |
| 2091 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x6f28, |
| 2092 | quirk_disable_intel_boot_interrupt); |
| 2093 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x2034, |
| 2094 | quirk_disable_intel_boot_interrupt); |
Olaf Dabrunz | 7725118 | 2008-07-08 15:59:47 +0200 | [diff] [blame] | 2095 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2096 | /* Disable boot interrupts on HT-1000 */ |
Olaf Dabrunz | 7725118 | 2008-07-08 15:59:47 +0200 | [diff] [blame] | 2097 | #define BC_HT1000_FEATURE_REG 0x64 |
| 2098 | #define BC_HT1000_PIC_REGS_ENABLE (1<<0) |
| 2099 | #define BC_HT1000_MAP_IDX 0xC00 |
| 2100 | #define BC_HT1000_MAP_DATA 0xC01 |
| 2101 | |
| 2102 | static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev) |
| 2103 | { |
| 2104 | u32 pci_config_dword; |
| 2105 | u8 irq; |
| 2106 | |
| 2107 | if (noioapicquirk) |
| 2108 | return; |
| 2109 | |
| 2110 | pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword); |
| 2111 | pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword | |
| 2112 | BC_HT1000_PIC_REGS_ENABLE); |
| 2113 | |
| 2114 | for (irq = 0x10; irq < 0x10 + 32; irq++) { |
| 2115 | outb(irq, BC_HT1000_MAP_IDX); |
| 2116 | outb(0x00, BC_HT1000_MAP_DATA); |
| 2117 | } |
| 2118 | |
| 2119 | pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword); |
| 2120 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2121 | pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n", |
Bjorn Helgaas | fdcdaf6 | 2009-09-14 14:36:41 -0600 | [diff] [blame] | 2122 | dev->vendor, dev->device); |
Olaf Dabrunz | 7725118 | 2008-07-08 15:59:47 +0200 | [diff] [blame] | 2123 | } |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 2124 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt); |
| 2125 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt); |
Olaf Dabrunz | 542622d | 2008-07-08 15:59:48 +0200 | [diff] [blame] | 2126 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2127 | /* Disable boot interrupts on AMD and ATI chipsets */ |
| 2128 | |
Olaf Dabrunz | 542622d | 2008-07-08 15:59:48 +0200 | [diff] [blame] | 2129 | /* |
| 2130 | * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131 |
| 2131 | * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode |
| 2132 | * (due to an erratum). |
| 2133 | */ |
| 2134 | #define AMD_813X_MISC 0x40 |
| 2135 | #define AMD_813X_NOIOAMODE (1<<0) |
Stefan Assmann | 4fd8bdc | 2009-10-27 08:57:42 +0100 | [diff] [blame] | 2136 | #define AMD_813X_REV_B1 0x12 |
Stefan Assmann | bbe1944 | 2009-02-26 10:46:48 -0800 | [diff] [blame] | 2137 | #define AMD_813X_REV_B2 0x13 |
Olaf Dabrunz | 542622d | 2008-07-08 15:59:48 +0200 | [diff] [blame] | 2138 | |
| 2139 | static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev) |
| 2140 | { |
| 2141 | u32 pci_config_dword; |
| 2142 | |
| 2143 | if (noioapicquirk) |
| 2144 | return; |
Stefan Assmann | 4fd8bdc | 2009-10-27 08:57:42 +0100 | [diff] [blame] | 2145 | if ((dev->revision == AMD_813X_REV_B1) || |
| 2146 | (dev->revision == AMD_813X_REV_B2)) |
Stefan Assmann | bbe1944 | 2009-02-26 10:46:48 -0800 | [diff] [blame] | 2147 | return; |
Olaf Dabrunz | 542622d | 2008-07-08 15:59:48 +0200 | [diff] [blame] | 2148 | |
| 2149 | pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword); |
| 2150 | pci_config_dword &= ~AMD_813X_NOIOAMODE; |
| 2151 | pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword); |
| 2152 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2153 | pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n", |
Bjorn Helgaas | fdcdaf6 | 2009-09-14 14:36:41 -0600 | [diff] [blame] | 2154 | dev->vendor, dev->device); |
Olaf Dabrunz | 542622d | 2008-07-08 15:59:48 +0200 | [diff] [blame] | 2155 | } |
Stefan Assmann | 4fd8bdc | 2009-10-27 08:57:42 +0100 | [diff] [blame] | 2156 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt); |
| 2157 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt); |
| 2158 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt); |
| 2159 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt); |
Olaf Dabrunz | 542622d | 2008-07-08 15:59:48 +0200 | [diff] [blame] | 2160 | |
| 2161 | #define AMD_8111_PCI_IRQ_ROUTING 0x56 |
| 2162 | |
| 2163 | static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev) |
| 2164 | { |
| 2165 | u16 pci_config_word; |
| 2166 | |
| 2167 | if (noioapicquirk) |
| 2168 | return; |
| 2169 | |
| 2170 | pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word); |
| 2171 | if (!pci_config_word) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2172 | pci_info(dev, "boot interrupts on device [%04x:%04x] already disabled\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 2173 | dev->vendor, dev->device); |
Olaf Dabrunz | 542622d | 2008-07-08 15:59:48 +0200 | [diff] [blame] | 2174 | return; |
| 2175 | } |
| 2176 | pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2177 | pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n", |
Bjorn Helgaas | fdcdaf6 | 2009-09-14 14:36:41 -0600 | [diff] [blame] | 2178 | dev->vendor, dev->device); |
Olaf Dabrunz | 542622d | 2008-07-08 15:59:48 +0200 | [diff] [blame] | 2179 | } |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 2180 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt); |
| 2181 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt); |
Stefan Assmann | 426b3b8 | 2008-06-11 16:35:16 +0200 | [diff] [blame] | 2182 | #endif /* CONFIG_X86_IO_APIC */ |
| 2183 | |
Sergei Shtylyov | 33dced2 | 2007-02-07 18:18:45 +0100 | [diff] [blame] | 2184 | /* |
| 2185 | * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size |
| 2186 | * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes. |
| 2187 | * Re-allocate the region if needed... |
| 2188 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2189 | static void quirk_tc86c001_ide(struct pci_dev *dev) |
Sergei Shtylyov | 33dced2 | 2007-02-07 18:18:45 +0100 | [diff] [blame] | 2190 | { |
| 2191 | struct resource *r = &dev->resource[0]; |
| 2192 | |
| 2193 | if (r->start & 0x8) { |
Bjorn Helgaas | bd064f0 | 2014-02-26 11:25:58 -0700 | [diff] [blame] | 2194 | r->flags |= IORESOURCE_UNSET; |
Sergei Shtylyov | 33dced2 | 2007-02-07 18:18:45 +0100 | [diff] [blame] | 2195 | r->start = 0; |
| 2196 | r->end = 0xf; |
| 2197 | } |
| 2198 | } |
| 2199 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2, |
| 2200 | PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE, |
| 2201 | quirk_tc86c001_ide); |
| 2202 | |
Ian Abbott | 21c5fd9 | 2012-10-30 17:25:53 +0000 | [diff] [blame] | 2203 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2204 | * PLX PCI 9050 PCI Target bridge controller has an erratum that prevents the |
Ian Abbott | 21c5fd9 | 2012-10-30 17:25:53 +0000 | [diff] [blame] | 2205 | * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o) |
| 2206 | * being read correctly if bit 7 of the base address is set. |
| 2207 | * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128). |
| 2208 | * Re-allocate the regions to a 256-byte boundary if necessary. |
| 2209 | */ |
Linus Torvalds | 193c0d6 | 2012-12-13 12:14:47 -0800 | [diff] [blame] | 2210 | static void quirk_plx_pci9050(struct pci_dev *dev) |
Ian Abbott | 21c5fd9 | 2012-10-30 17:25:53 +0000 | [diff] [blame] | 2211 | { |
| 2212 | unsigned int bar; |
| 2213 | |
| 2214 | /* Fixed in revision 2 (PCI 9052). */ |
| 2215 | if (dev->revision >= 2) |
| 2216 | return; |
| 2217 | for (bar = 0; bar <= 1; bar++) |
| 2218 | if (pci_resource_len(dev, bar) == 0x80 && |
| 2219 | (pci_resource_start(dev, bar) & 0x80)) { |
| 2220 | struct resource *r = &dev->resource[bar]; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2221 | pci_info(dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n", |
Ian Abbott | 21c5fd9 | 2012-10-30 17:25:53 +0000 | [diff] [blame] | 2222 | bar); |
Bjorn Helgaas | bd064f0 | 2014-02-26 11:25:58 -0700 | [diff] [blame] | 2223 | r->flags |= IORESOURCE_UNSET; |
Ian Abbott | 21c5fd9 | 2012-10-30 17:25:53 +0000 | [diff] [blame] | 2224 | r->start = 0; |
| 2225 | r->end = 0xff; |
| 2226 | } |
| 2227 | } |
| 2228 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, |
| 2229 | quirk_plx_pci9050); |
Ian Abbott | 2794bb2 | 2012-10-29 14:40:18 +0000 | [diff] [blame] | 2230 | /* |
| 2231 | * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others) |
| 2232 | * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b, |
| 2233 | * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c, |
| 2234 | * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b. |
| 2235 | * |
| 2236 | * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq" |
| 2237 | * driver. |
| 2238 | */ |
| 2239 | DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050); |
| 2240 | DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050); |
Ian Abbott | 21c5fd9 | 2012-10-30 17:25:53 +0000 | [diff] [blame] | 2241 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2242 | static void quirk_netmos(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2243 | { |
| 2244 | unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4; |
| 2245 | unsigned int num_serial = dev->subsystem_device & 0xf; |
| 2246 | |
| 2247 | /* |
| 2248 | * These Netmos parts are multiport serial devices with optional |
| 2249 | * parallel ports. Even when parallel ports are present, they |
| 2250 | * are identified as class SERIAL, which means the serial driver |
| 2251 | * will claim them. To prevent this, mark them as class OTHER. |
| 2252 | * These combo devices should be claimed by parport_serial. |
| 2253 | * |
| 2254 | * The subdevice ID is of the form 0x00PS, where <P> is the number |
| 2255 | * of parallel ports and <S> is the number of serial ports. |
| 2256 | */ |
| 2257 | switch (dev->device) { |
Jiri Slaby | 4c9c168 | 2008-12-08 16:19:14 +0100 | [diff] [blame] | 2258 | case PCI_DEVICE_ID_NETMOS_9835: |
| 2259 | /* Well, this rule doesn't hold for the following 9835 device */ |
| 2260 | if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM && |
| 2261 | dev->subsystem_device == 0x0299) |
| 2262 | return; |
Gustavo A. R. Silva | df561f66 | 2020-08-23 17:36:59 -0500 | [diff] [blame] | 2263 | fallthrough; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2264 | case PCI_DEVICE_ID_NETMOS_9735: |
| 2265 | case PCI_DEVICE_ID_NETMOS_9745: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2266 | case PCI_DEVICE_ID_NETMOS_9845: |
| 2267 | case PCI_DEVICE_ID_NETMOS_9855: |
Yinghai Lu | 08803ef | 2012-02-23 23:46:56 -0800 | [diff] [blame] | 2268 | if (num_parallel) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2269 | pci_info(dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2270 | dev->device, num_parallel, num_serial); |
| 2271 | dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) | |
| 2272 | (dev->class & 0xff); |
| 2273 | } |
| 2274 | } |
| 2275 | } |
Yinghai Lu | 08803ef | 2012-02-23 23:46:56 -0800 | [diff] [blame] | 2276 | DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, |
| 2277 | PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2278 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2279 | static void quirk_e100_interrupt(struct pci_dev *dev) |
Bjorn Helgaas | 16a7474 | 2006-04-05 08:47:00 -0400 | [diff] [blame] | 2280 | { |
Ivan Kokshaysky | e64aecc | 2007-12-18 00:39:27 +0300 | [diff] [blame] | 2281 | u16 command, pmcsr; |
Bjorn Helgaas | 16a7474 | 2006-04-05 08:47:00 -0400 | [diff] [blame] | 2282 | u8 __iomem *csr; |
| 2283 | u8 cmd_hi; |
| 2284 | |
| 2285 | switch (dev->device) { |
| 2286 | /* PCI IDs taken from drivers/net/e100.c */ |
| 2287 | case 0x1029: |
| 2288 | case 0x1030 ... 0x1034: |
| 2289 | case 0x1038 ... 0x103E: |
| 2290 | case 0x1050 ... 0x1057: |
| 2291 | case 0x1059: |
| 2292 | case 0x1064 ... 0x106B: |
| 2293 | case 0x1091 ... 0x1095: |
| 2294 | case 0x1209: |
| 2295 | case 0x1229: |
| 2296 | case 0x2449: |
| 2297 | case 0x2459: |
| 2298 | case 0x245D: |
| 2299 | case 0x27DC: |
| 2300 | break; |
| 2301 | default: |
| 2302 | return; |
| 2303 | } |
| 2304 | |
| 2305 | /* |
| 2306 | * Some firmware hands off the e100 with interrupts enabled, |
| 2307 | * which can cause a flood of interrupts if packets are |
| 2308 | * received before the driver attaches to the device. So |
| 2309 | * disable all e100 interrupts here. The driver will |
| 2310 | * re-enable them when it's ready. |
| 2311 | */ |
| 2312 | pci_read_config_word(dev, PCI_COMMAND, &command); |
Bjorn Helgaas | 16a7474 | 2006-04-05 08:47:00 -0400 | [diff] [blame] | 2313 | |
Benjamin Herrenschmidt | 1bef7dc | 2007-09-29 09:06:21 +1000 | [diff] [blame] | 2314 | if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0)) |
Bjorn Helgaas | 16a7474 | 2006-04-05 08:47:00 -0400 | [diff] [blame] | 2315 | return; |
| 2316 | |
Ivan Kokshaysky | e64aecc | 2007-12-18 00:39:27 +0300 | [diff] [blame] | 2317 | /* |
| 2318 | * Check that the device is in the D0 power state. If it's not, |
| 2319 | * there is no point to look any further. |
| 2320 | */ |
Yijing Wang | 728cdb7 | 2013-06-18 16:22:14 +0800 | [diff] [blame] | 2321 | if (dev->pm_cap) { |
| 2322 | pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); |
Ivan Kokshaysky | e64aecc | 2007-12-18 00:39:27 +0300 | [diff] [blame] | 2323 | if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0) |
| 2324 | return; |
| 2325 | } |
| 2326 | |
Benjamin Herrenschmidt | 1bef7dc | 2007-09-29 09:06:21 +1000 | [diff] [blame] | 2327 | /* Convert from PCI bus to resource space. */ |
| 2328 | csr = ioremap(pci_resource_start(dev, 0), 8); |
Bjorn Helgaas | 16a7474 | 2006-04-05 08:47:00 -0400 | [diff] [blame] | 2329 | if (!csr) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2330 | pci_warn(dev, "Can't map e100 registers\n"); |
Bjorn Helgaas | 16a7474 | 2006-04-05 08:47:00 -0400 | [diff] [blame] | 2331 | return; |
| 2332 | } |
| 2333 | |
| 2334 | cmd_hi = readb(csr + 3); |
| 2335 | if (cmd_hi == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2336 | pci_warn(dev, "Firmware left e100 interrupts enabled; disabling\n"); |
Bjorn Helgaas | 16a7474 | 2006-04-05 08:47:00 -0400 | [diff] [blame] | 2337 | writeb(1, csr + 3); |
| 2338 | } |
| 2339 | |
| 2340 | iounmap(csr); |
| 2341 | } |
Yinghai Lu | 4c5b28e | 2012-02-23 23:46:57 -0800 | [diff] [blame] | 2342 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, |
| 2343 | PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt); |
Ivan Kokshaysky | a5312e2 | 2005-11-01 01:43:56 +0300 | [diff] [blame] | 2344 | |
Alexander Duyck | 649426e | 2009-03-05 13:57:28 -0500 | [diff] [blame] | 2345 | /* |
| 2346 | * The 82575 and 82598 may experience data corruption issues when transitioning |
Bjorn Helgaas | 96291d5 | 2017-09-01 16:35:50 -0500 | [diff] [blame] | 2347 | * out of L0S. To prevent this we need to disable L0S on the PCIe link. |
Alexander Duyck | 649426e | 2009-03-05 13:57:28 -0500 | [diff] [blame] | 2348 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2349 | static void quirk_disable_aspm_l0s(struct pci_dev *dev) |
Alexander Duyck | 649426e | 2009-03-05 13:57:28 -0500 | [diff] [blame] | 2350 | { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2351 | pci_info(dev, "Disabling L0s\n"); |
Alexander Duyck | 649426e | 2009-03-05 13:57:28 -0500 | [diff] [blame] | 2352 | pci_disable_link_state(dev, PCIE_LINK_STATE_L0S); |
| 2353 | } |
| 2354 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s); |
| 2355 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s); |
| 2356 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s); |
| 2357 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s); |
| 2358 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s); |
| 2359 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s); |
| 2360 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s); |
| 2361 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s); |
| 2362 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s); |
| 2363 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s); |
| 2364 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s); |
| 2365 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s); |
| 2366 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s); |
| 2367 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s); |
| 2368 | |
Robert Hancock | b361663 | 2020-07-21 20:18:03 -0600 | [diff] [blame] | 2369 | static void quirk_disable_aspm_l0s_l1(struct pci_dev *dev) |
| 2370 | { |
| 2371 | pci_info(dev, "Disabling ASPM L0s/L1\n"); |
| 2372 | pci_disable_link_state(dev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1); |
| 2373 | } |
| 2374 | |
| 2375 | /* |
| 2376 | * ASM1083/1085 PCIe-PCI bridge devices cause AER timeout errors on the |
| 2377 | * upstream PCIe root port when ASPM is enabled. At least L0s mode is affected; |
| 2378 | * disable both L0s and L1 for now to be safe. |
| 2379 | */ |
| 2380 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA, 0x1080, quirk_disable_aspm_l0s_l1); |
| 2381 | |
Stefan Mätje | 4ec7379 | 2019-03-29 18:07:35 +0100 | [diff] [blame] | 2382 | /* |
| 2383 | * Some Pericom PCIe-to-PCI bridges in reverse mode need the PCIe Retrain |
| 2384 | * Link bit cleared after starting the link retrain process to allow this |
| 2385 | * process to finish. |
| 2386 | * |
| 2387 | * Affected devices: PI7C9X110, PI7C9X111SL, PI7C9X130. See also the |
| 2388 | * Pericom Errata Sheet PI7C9X111SLB_errata_rev1.2_102711.pdf. |
| 2389 | */ |
| 2390 | static void quirk_enable_clear_retrain_link(struct pci_dev *dev) |
| 2391 | { |
| 2392 | dev->clear_retrain_link = 1; |
| 2393 | pci_info(dev, "Enable PCIe Retrain Link quirk\n"); |
| 2394 | } |
Andy Shevchenko | 695cd09 | 2020-11-06 12:05:26 +0200 | [diff] [blame] | 2395 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PERICOM, 0xe110, quirk_enable_clear_retrain_link); |
| 2396 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PERICOM, 0xe111, quirk_enable_clear_retrain_link); |
| 2397 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PERICOM, 0xe130, quirk_enable_clear_retrain_link); |
Stefan Mätje | 4ec7379 | 2019-03-29 18:07:35 +0100 | [diff] [blame] | 2398 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2399 | static void fixup_rev1_53c810(struct pci_dev *dev) |
Ivan Kokshaysky | a5312e2 | 2005-11-01 01:43:56 +0300 | [diff] [blame] | 2400 | { |
Bjorn Helgaas | e6323e3 | 2015-06-19 15:36:45 -0500 | [diff] [blame] | 2401 | u32 class = dev->class; |
| 2402 | |
| 2403 | /* |
| 2404 | * rev 1 ncr53c810 chips don't set the class at all which means |
Ivan Kokshaysky | a5312e2 | 2005-11-01 01:43:56 +0300 | [diff] [blame] | 2405 | * they don't get their resources remapped. Fix that here. |
| 2406 | */ |
Bjorn Helgaas | e6323e3 | 2015-06-19 15:36:45 -0500 | [diff] [blame] | 2407 | if (class) |
| 2408 | return; |
Ivan Kokshaysky | a5312e2 | 2005-11-01 01:43:56 +0300 | [diff] [blame] | 2409 | |
Bjorn Helgaas | e6323e3 | 2015-06-19 15:36:45 -0500 | [diff] [blame] | 2410 | dev->class = PCI_CLASS_STORAGE_SCSI << 8; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2411 | pci_info(dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n", |
Bjorn Helgaas | e6323e3 | 2015-06-19 15:36:45 -0500 | [diff] [blame] | 2412 | class, dev->class); |
Ivan Kokshaysky | a5312e2 | 2005-11-01 01:43:56 +0300 | [diff] [blame] | 2413 | } |
| 2414 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810); |
| 2415 | |
Daniel Yeisley | 9d26512 | 2005-12-05 07:06:43 -0500 | [diff] [blame] | 2416 | /* Enable 1k I/O space granularity on the Intel P64H2 */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2417 | static void quirk_p64h2_1k_io(struct pci_dev *dev) |
Daniel Yeisley | 9d26512 | 2005-12-05 07:06:43 -0500 | [diff] [blame] | 2418 | { |
| 2419 | u16 en1k; |
Daniel Yeisley | 9d26512 | 2005-12-05 07:06:43 -0500 | [diff] [blame] | 2420 | |
| 2421 | pci_read_config_word(dev, 0x40, &en1k); |
| 2422 | |
| 2423 | if (en1k & 0x200) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2424 | pci_info(dev, "Enable I/O Space to 1KB granularity\n"); |
Bjorn Helgaas | 2b28ae1 | 2012-07-09 13:38:57 -0600 | [diff] [blame] | 2425 | dev->io_window_1k = 1; |
Daniel Yeisley | 9d26512 | 2005-12-05 07:06:43 -0500 | [diff] [blame] | 2426 | } |
| 2427 | } |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2428 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io); |
Daniel Yeisley | 9d26512 | 2005-12-05 07:06:43 -0500 | [diff] [blame] | 2429 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2430 | /* |
| 2431 | * Under some circumstances, AER is not linked with extended capabilities. |
Brice Goglin | cf34a8e | 2006-06-13 14:35:42 -0400 | [diff] [blame] | 2432 | * Force it to be linked by setting the corresponding control bit in the |
| 2433 | * config space. |
| 2434 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 2435 | static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev) |
Brice Goglin | cf34a8e | 2006-06-13 14:35:42 -0400 | [diff] [blame] | 2436 | { |
| 2437 | uint8_t b; |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2438 | |
Brice Goglin | cf34a8e | 2006-06-13 14:35:42 -0400 | [diff] [blame] | 2439 | if (pci_read_config_byte(dev, 0xf41, &b) == 0) { |
| 2440 | if (!(b & 0x20)) { |
| 2441 | pci_write_config_byte(dev, 0xf41, b | 0x20); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2442 | pci_info(dev, "Linking AER extended capability\n"); |
Brice Goglin | cf34a8e | 2006-06-13 14:35:42 -0400 | [diff] [blame] | 2443 | } |
| 2444 | } |
| 2445 | } |
| 2446 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE, |
| 2447 | quirk_nvidia_ck804_pcie_aer_ext_cap); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 2448 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE, |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 2449 | quirk_nvidia_ck804_pcie_aer_ext_cap); |
Brice Goglin | cf34a8e | 2006-06-13 14:35:42 -0400 | [diff] [blame] | 2450 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2451 | static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev) |
Tim Yamin | 53a9bf4 | 2007-11-01 23:14:54 +0000 | [diff] [blame] | 2452 | { |
| 2453 | /* |
| 2454 | * Disable PCI Bus Parking and PCI Master read caching on CX700 |
| 2455 | * which causes unspecified timing errors with a VT6212L on the PCI |
Tim Yamin | ca84639 | 2010-03-19 14:22:58 -0700 | [diff] [blame] | 2456 | * bus leading to USB2.0 packet loss. |
| 2457 | * |
| 2458 | * This quirk is only enabled if a second (on the external PCI bus) |
| 2459 | * VT6212L is found -- the CX700 core itself also contains a USB |
| 2460 | * host controller with the same PCI ID as the VT6212L. |
Tim Yamin | 53a9bf4 | 2007-11-01 23:14:54 +0000 | [diff] [blame] | 2461 | */ |
| 2462 | |
Tim Yamin | ca84639 | 2010-03-19 14:22:58 -0700 | [diff] [blame] | 2463 | /* Count VT6212L instances */ |
| 2464 | struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA, |
| 2465 | PCI_DEVICE_ID_VIA_8235_USB_2, NULL); |
Tim Yamin | 53a9bf4 | 2007-11-01 23:14:54 +0000 | [diff] [blame] | 2466 | uint8_t b; |
Tim Yamin | ca84639 | 2010-03-19 14:22:58 -0700 | [diff] [blame] | 2467 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2468 | /* |
| 2469 | * p should contain the first (internal) VT6212L -- see if we have |
| 2470 | * an external one by searching again. |
| 2471 | */ |
Tim Yamin | ca84639 | 2010-03-19 14:22:58 -0700 | [diff] [blame] | 2472 | p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p); |
| 2473 | if (!p) |
| 2474 | return; |
| 2475 | pci_dev_put(p); |
| 2476 | |
Tim Yamin | 53a9bf4 | 2007-11-01 23:14:54 +0000 | [diff] [blame] | 2477 | if (pci_read_config_byte(dev, 0x76, &b) == 0) { |
| 2478 | if (b & 0x40) { |
| 2479 | /* Turn off PCI Bus Parking */ |
| 2480 | pci_write_config_byte(dev, 0x76, b ^ 0x40); |
| 2481 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2482 | pci_info(dev, "Disabling VIA CX700 PCI parking\n"); |
Tim Yamin | bc04327 | 2008-03-30 20:58:59 +0100 | [diff] [blame] | 2483 | } |
| 2484 | } |
| 2485 | |
| 2486 | if (pci_read_config_byte(dev, 0x72, &b) == 0) { |
| 2487 | if (b != 0) { |
Tim Yamin | 53a9bf4 | 2007-11-01 23:14:54 +0000 | [diff] [blame] | 2488 | /* Turn off PCI Master read caching */ |
| 2489 | pci_write_config_byte(dev, 0x72, 0x0); |
Tim Yamin | bc04327 | 2008-03-30 20:58:59 +0100 | [diff] [blame] | 2490 | |
| 2491 | /* Set PCI Master Bus time-out to "1x16 PCLK" */ |
Tim Yamin | 53a9bf4 | 2007-11-01 23:14:54 +0000 | [diff] [blame] | 2492 | pci_write_config_byte(dev, 0x75, 0x1); |
Tim Yamin | bc04327 | 2008-03-30 20:58:59 +0100 | [diff] [blame] | 2493 | |
| 2494 | /* Disable "Read FIFO Timer" */ |
Tim Yamin | 53a9bf4 | 2007-11-01 23:14:54 +0000 | [diff] [blame] | 2495 | pci_write_config_byte(dev, 0x77, 0x0); |
| 2496 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2497 | pci_info(dev, "Disabling VIA CX700 PCI caching\n"); |
Tim Yamin | 53a9bf4 | 2007-11-01 23:14:54 +0000 | [diff] [blame] | 2498 | } |
| 2499 | } |
| 2500 | } |
Tim Yamin | ca84639 | 2010-03-19 14:22:58 -0700 | [diff] [blame] | 2501 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching); |
Tim Yamin | 53a9bf4 | 2007-11-01 23:14:54 +0000 | [diff] [blame] | 2502 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2503 | static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev) |
Matt Carlson | 0b47150 | 2012-02-27 09:44:48 +0000 | [diff] [blame] | 2504 | { |
| 2505 | u32 rev; |
| 2506 | |
| 2507 | pci_read_config_dword(dev, 0xf4, &rev); |
| 2508 | |
| 2509 | /* Only CAP the MRRS if the device is a 5719 A0 */ |
| 2510 | if (rev == 0x05719000) { |
| 2511 | int readrq = pcie_get_readrq(dev); |
| 2512 | if (readrq > 2048) |
| 2513 | pcie_set_readrq(dev, 2048); |
| 2514 | } |
| 2515 | } |
Matt Carlson | 0b47150 | 2012-02-27 09:44:48 +0000 | [diff] [blame] | 2516 | DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM, |
| 2517 | PCI_DEVICE_ID_TIGON3_5719, |
| 2518 | quirk_brcm_5719_limit_mrrs); |
| 2519 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2520 | /* |
| 2521 | * Originally in EDAC sources for i82875P: Intel tells BIOS developers to |
| 2522 | * hide device 6 which configures the overflow device access containing the |
| 2523 | * DRBs - this is where we expose device 6. |
Michal Miroslaw | 26c56dc | 2009-05-12 13:49:26 -0700 | [diff] [blame] | 2524 | * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm |
| 2525 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2526 | static void quirk_unhide_mch_dev6(struct pci_dev *dev) |
Michal Miroslaw | 26c56dc | 2009-05-12 13:49:26 -0700 | [diff] [blame] | 2527 | { |
| 2528 | u8 reg; |
| 2529 | |
| 2530 | if (pci_read_config_byte(dev, 0xF4, ®) == 0 && !(reg & 0x02)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2531 | pci_info(dev, "Enabling MCH 'Overflow' Device\n"); |
Michal Miroslaw | 26c56dc | 2009-05-12 13:49:26 -0700 | [diff] [blame] | 2532 | pci_write_config_byte(dev, 0xF4, reg | 0x02); |
| 2533 | } |
| 2534 | } |
Michal Miroslaw | 26c56dc | 2009-05-12 13:49:26 -0700 | [diff] [blame] | 2535 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, |
| 2536 | quirk_unhide_mch_dev6); |
| 2537 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, |
| 2538 | quirk_unhide_mch_dev6); |
| 2539 | |
Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 2540 | #ifdef CONFIG_PCI_MSI |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2541 | /* |
| 2542 | * Some chipsets do not support MSI. We cannot easily rely on setting |
| 2543 | * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually some |
| 2544 | * other buses controlled by the chipset even if Linux is not aware of it. |
| 2545 | * Instead of setting the flag on all buses in the machine, simply disable |
| 2546 | * MSI globally. |
Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 2547 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2548 | static void quirk_disable_all_msi(struct pci_dev *dev) |
Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 2549 | { |
Michael Ellerman | 88187df | 2007-01-25 19:34:07 +1100 | [diff] [blame] | 2550 | pci_no_msi(); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2551 | pci_warn(dev, "MSI quirk detected; MSI disabled\n"); |
Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 2552 | } |
Tejun Heo | ebdf7d3 | 2007-05-31 00:40:48 -0700 | [diff] [blame] | 2553 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi); |
| 2554 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi); |
| 2555 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi); |
Tejun Heo | 66d715c | 2008-07-04 09:59:32 -0700 | [diff] [blame] | 2556 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi); |
Jay Cliburn | 184b812 | 2007-05-26 17:01:04 -0500 | [diff] [blame] | 2557 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi); |
Thomas Renninger | 162dedd | 2009-04-03 06:34:00 -0700 | [diff] [blame] | 2558 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi); |
Tejun Heo | 549e156 | 2010-05-23 10:22:55 +0200 | [diff] [blame] | 2559 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi); |
Ondrej Zary | 10b4ad1 | 2015-09-24 17:02:07 -0500 | [diff] [blame] | 2560 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi); |
Jaehoon Chung | 778f7c1 | 2020-11-13 18:01:39 +0100 | [diff] [blame] | 2561 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SAMSUNG, 0xa5e3, quirk_disable_all_msi); |
Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 2562 | |
| 2563 | /* Disable MSI on chipsets that are known to not support it */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2564 | static void quirk_disable_msi(struct pci_dev *dev) |
Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 2565 | { |
| 2566 | if (dev->subordinate) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2567 | pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n"); |
Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 2568 | dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI; |
| 2569 | } |
| 2570 | } |
| 2571 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi); |
Matthew Wilcox | 134b345 | 2010-03-24 07:11:01 -0600 | [diff] [blame] | 2572 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi); |
Alex Deucher | 9313ff4 | 2010-05-18 10:42:53 -0400 | [diff] [blame] | 2573 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi); |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2574 | |
Clemens Ladisch | aff6136 | 2010-05-26 12:21:10 +0200 | [diff] [blame] | 2575 | /* |
| 2576 | * The APC bridge device in AMD 780 family northbridges has some random |
| 2577 | * OEM subsystem ID in its vendor ID register (erratum 18), so instead |
| 2578 | * we use the possible vendor/device IDs of the host bridge for the |
| 2579 | * declared quirk, and search for the APC bridge by slot number. |
| 2580 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2581 | static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge) |
Clemens Ladisch | aff6136 | 2010-05-26 12:21:10 +0200 | [diff] [blame] | 2582 | { |
| 2583 | struct pci_dev *apc_bridge; |
| 2584 | |
| 2585 | apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0)); |
| 2586 | if (apc_bridge) { |
| 2587 | if (apc_bridge->device == 0x9602) |
| 2588 | quirk_disable_msi(apc_bridge); |
| 2589 | pci_dev_put(apc_bridge); |
| 2590 | } |
| 2591 | } |
| 2592 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi); |
| 2593 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi); |
| 2594 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2595 | /* |
| 2596 | * Go through the list of HyperTransport capabilities and return 1 if a HT |
| 2597 | * MSI capability is found and enabled. |
| 2598 | */ |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2599 | static int msi_ht_cap_enabled(struct pci_dev *dev) |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2600 | { |
Wei Yang | fff905f | 2015-06-30 09:16:41 +0800 | [diff] [blame] | 2601 | int pos, ttl = PCI_FIND_CAP_TTL; |
Michael Ellerman | 7a38050 | 2006-11-22 18:26:21 +1100 | [diff] [blame] | 2602 | |
| 2603 | pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING); |
| 2604 | while (pos && ttl--) { |
| 2605 | u8 flags; |
| 2606 | |
| 2607 | if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS, |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 2608 | &flags) == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2609 | pci_info(dev, "Found %s HT MSI Mapping\n", |
Michael Ellerman | 7a38050 | 2006-11-22 18:26:21 +1100 | [diff] [blame] | 2610 | flags & HT_MSI_FLAGS_ENABLE ? |
bjorn.helgaas@hp.com | f0fda80 | 2007-12-17 14:09:39 -0700 | [diff] [blame] | 2611 | "enabled" : "disabled"); |
Michael Ellerman | 7a38050 | 2006-11-22 18:26:21 +1100 | [diff] [blame] | 2612 | return (flags & HT_MSI_FLAGS_ENABLE) != 0; |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2613 | } |
Michael Ellerman | 7a38050 | 2006-11-22 18:26:21 +1100 | [diff] [blame] | 2614 | |
| 2615 | pos = pci_find_next_ht_capability(dev, pos, |
| 2616 | HT_CAPTYPE_MSI_MAPPING); |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2617 | } |
| 2618 | return 0; |
| 2619 | } |
| 2620 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2621 | /* Check the HyperTransport MSI mapping to know whether MSI is enabled or not */ |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2622 | static void quirk_msi_ht_cap(struct pci_dev *dev) |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2623 | { |
Marc Zyngier | 557853f | 2021-03-30 16:11:45 +0100 | [diff] [blame] | 2624 | if (!msi_ht_cap_enabled(dev)) |
| 2625 | quirk_disable_msi(dev); |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2626 | } |
| 2627 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE, |
| 2628 | quirk_msi_ht_cap); |
Sebastien Dugue | 6bae1d9 | 2007-12-13 16:09:25 -0800 | [diff] [blame] | 2629 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2630 | /* |
| 2631 | * The nVidia CK804 chipset may have 2 HT MSI mappings. MSI is supported |
| 2632 | * if the MSI capability is set in any of these mappings. |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2633 | */ |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2634 | static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev) |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2635 | { |
| 2636 | struct pci_dev *pdev; |
| 2637 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2638 | /* |
| 2639 | * Check HT MSI cap on this chipset and the root one. A single one |
| 2640 | * having MSI is enough to be sure that MSI is supported. |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2641 | */ |
Alan Cox | 11f242f | 2006-10-10 14:39:00 -0700 | [diff] [blame] | 2642 | pdev = pci_get_slot(dev->bus, 0); |
Jesper Juhl | 9ac0ce8 | 2006-12-04 15:14:48 -0800 | [diff] [blame] | 2643 | if (!pdev) |
| 2644 | return; |
Marc Zyngier | 557853f | 2021-03-30 16:11:45 +0100 | [diff] [blame] | 2645 | if (!msi_ht_cap_enabled(pdev)) |
| 2646 | quirk_msi_ht_cap(dev); |
Alan Cox | 11f242f | 2006-10-10 14:39:00 -0700 | [diff] [blame] | 2647 | pci_dev_put(pdev); |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2648 | } |
| 2649 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE, |
| 2650 | quirk_nvidia_ck804_msi_ht_cap); |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 2651 | |
Bjorn Helgaas | 415b6d0 | 2008-02-29 16:04:39 -0700 | [diff] [blame] | 2652 | /* Force enable MSI mapping capability on HT bridges */ |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2653 | static void ht_enable_msi_mapping(struct pci_dev *dev) |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2654 | { |
Wei Yang | fff905f | 2015-06-30 09:16:41 +0800 | [diff] [blame] | 2655 | int pos, ttl = PCI_FIND_CAP_TTL; |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2656 | |
| 2657 | pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING); |
| 2658 | while (pos && ttl--) { |
| 2659 | u8 flags; |
| 2660 | |
| 2661 | if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS, |
| 2662 | &flags) == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2663 | pci_info(dev, "Enabling HT MSI Mapping\n"); |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2664 | |
| 2665 | pci_write_config_byte(dev, pos + HT_MSI_FLAGS, |
| 2666 | flags | HT_MSI_FLAGS_ENABLE); |
| 2667 | } |
| 2668 | pos = pci_find_next_ht_capability(dev, pos, |
| 2669 | HT_CAPTYPE_MSI_MAPPING); |
| 2670 | } |
| 2671 | } |
Bjorn Helgaas | 415b6d0 | 2008-02-29 16:04:39 -0700 | [diff] [blame] | 2672 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS, |
| 2673 | PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB, |
| 2674 | ht_enable_msi_mapping); |
Yinghai Lu | e0ae4f5 | 2009-02-17 20:40:09 -0800 | [diff] [blame] | 2675 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, |
| 2676 | ht_enable_msi_mapping); |
| 2677 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2678 | /* |
| 2679 | * The P5N32-SLI motherboards from Asus have a problem with MSI |
| 2680 | * for the MCP55 NIC. It is not yet determined whether the MSI problem |
| 2681 | * also affects other devices. As for now, turn off MSI for this device. |
Andreas Petlund | 75e07fc | 2008-11-20 20:42:25 -0800 | [diff] [blame] | 2682 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2683 | static void nvenet_msi_disable(struct pci_dev *dev) |
Andreas Petlund | 75e07fc | 2008-11-20 20:42:25 -0800 | [diff] [blame] | 2684 | { |
Jean Delvare | 9251bac | 2011-05-15 18:13:46 +0200 | [diff] [blame] | 2685 | const char *board_name = dmi_get_system_info(DMI_BOARD_NAME); |
| 2686 | |
| 2687 | if (board_name && |
| 2688 | (strstr(board_name, "P5N32-SLI PREMIUM") || |
| 2689 | strstr(board_name, "P5N32-E SLI"))) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2690 | pci_info(dev, "Disabling MSI for MCP55 NIC on P5N32-SLI\n"); |
Andreas Petlund | 75e07fc | 2008-11-20 20:42:25 -0800 | [diff] [blame] | 2691 | dev->no_msi = 1; |
| 2692 | } |
| 2693 | } |
| 2694 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, |
| 2695 | PCI_DEVICE_ID_NVIDIA_NVENET_15, |
| 2696 | nvenet_msi_disable); |
| 2697 | |
Neil Horman | 66db60e | 2010-09-21 13:54:39 -0400 | [diff] [blame] | 2698 | /* |
Vidya Sagar | 8c7e96d | 2019-08-13 17:06:16 +0530 | [diff] [blame] | 2699 | * PCIe spec r4.0 sec 7.7.1.2 and sec 7.7.2.2 say that if MSI/MSI-X is enabled, |
| 2700 | * then the device can't use INTx interrupts. Tegra's PCIe root ports don't |
| 2701 | * generate MSI interrupts for PME and AER events instead only INTx interrupts |
| 2702 | * are generated. Though Tegra's PCIe root ports can generate MSI interrupts |
Krzysztof Wilczyński | b2105b9 | 2021-10-06 23:38:27 +0000 | [diff] [blame] | 2703 | * for other events, since PCIe specification doesn't support using a mix of |
Vidya Sagar | 8c7e96d | 2019-08-13 17:06:16 +0530 | [diff] [blame] | 2704 | * INTx and MSI/MSI-X, it is required to disable MSI interrupts to avoid port |
| 2705 | * service drivers registering their respective ISRs for MSIs. |
| 2706 | */ |
| 2707 | static void pci_quirk_nvidia_tegra_disable_rp_msi(struct pci_dev *dev) |
| 2708 | { |
| 2709 | dev->no_msi = 1; |
| 2710 | } |
| 2711 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad0, |
| 2712 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2713 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2714 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad1, |
| 2715 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2716 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2717 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad2, |
| 2718 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2719 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2720 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf0, |
| 2721 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2722 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2723 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf1, |
| 2724 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2725 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2726 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1c, |
| 2727 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2728 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2729 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1d, |
| 2730 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2731 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2732 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e12, |
| 2733 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2734 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2735 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e13, |
| 2736 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2737 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2738 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0fae, |
| 2739 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2740 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2741 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0faf, |
| 2742 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2743 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2744 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e5, |
| 2745 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2746 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2747 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e6, |
| 2748 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2749 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2750 | |
| 2751 | /* |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 2752 | * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing |
| 2753 | * config register. This register controls the routing of legacy |
| 2754 | * interrupts from devices that route through the MCP55. If this register |
| 2755 | * is misprogrammed, interrupts are only sent to the BSP, unlike |
| 2756 | * conventional systems where the IRQ is broadcast to all online CPUs. Not |
| 2757 | * having this register set properly prevents kdump from booting up |
| 2758 | * properly, so let's make sure that we have it set correctly. |
| 2759 | * Note that this is an undocumented register. |
Neil Horman | 66db60e | 2010-09-21 13:54:39 -0400 | [diff] [blame] | 2760 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2761 | static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev) |
Neil Horman | 66db60e | 2010-09-21 13:54:39 -0400 | [diff] [blame] | 2762 | { |
| 2763 | u32 cfg; |
| 2764 | |
Neil Horman | 49c2fa08 | 2010-12-08 09:47:48 -0500 | [diff] [blame] | 2765 | if (!pci_find_capability(dev, PCI_CAP_ID_HT)) |
| 2766 | return; |
| 2767 | |
Neil Horman | 66db60e | 2010-09-21 13:54:39 -0400 | [diff] [blame] | 2768 | pci_read_config_dword(dev, 0x74, &cfg); |
| 2769 | |
| 2770 | if (cfg & ((1 << 2) | (1 << 15))) { |
Mohan Kumar | 25da8db | 2019-04-20 07:03:46 +0300 | [diff] [blame] | 2771 | pr_info("Rewriting IRQ routing register on MCP55\n"); |
Neil Horman | 66db60e | 2010-09-21 13:54:39 -0400 | [diff] [blame] | 2772 | cfg &= ~((1 << 2) | (1 << 15)); |
| 2773 | pci_write_config_dword(dev, 0x74, cfg); |
| 2774 | } |
| 2775 | } |
Neil Horman | 66db60e | 2010-09-21 13:54:39 -0400 | [diff] [blame] | 2776 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, |
| 2777 | PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0, |
| 2778 | nvbridge_check_legacy_irq_routing); |
Neil Horman | 66db60e | 2010-09-21 13:54:39 -0400 | [diff] [blame] | 2779 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, |
| 2780 | PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4, |
| 2781 | nvbridge_check_legacy_irq_routing); |
| 2782 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2783 | static int ht_check_msi_mapping(struct pci_dev *dev) |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2784 | { |
Wei Yang | fff905f | 2015-06-30 09:16:41 +0800 | [diff] [blame] | 2785 | int pos, ttl = PCI_FIND_CAP_TTL; |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2786 | int found = 0; |
| 2787 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2788 | /* Check if there is HT MSI cap or enabled on this device */ |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2789 | pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING); |
| 2790 | while (pos && ttl--) { |
| 2791 | u8 flags; |
| 2792 | |
| 2793 | if (found < 1) |
| 2794 | found = 1; |
| 2795 | if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS, |
| 2796 | &flags) == 0) { |
| 2797 | if (flags & HT_MSI_FLAGS_ENABLE) { |
| 2798 | if (found < 2) { |
| 2799 | found = 2; |
| 2800 | break; |
| 2801 | } |
| 2802 | } |
| 2803 | } |
| 2804 | pos = pci_find_next_ht_capability(dev, pos, |
| 2805 | HT_CAPTYPE_MSI_MAPPING); |
| 2806 | } |
| 2807 | |
| 2808 | return found; |
| 2809 | } |
| 2810 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2811 | static int host_bridge_with_leaf(struct pci_dev *host_bridge) |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2812 | { |
| 2813 | struct pci_dev *dev; |
| 2814 | int pos; |
| 2815 | int i, dev_no; |
| 2816 | int found = 0; |
| 2817 | |
| 2818 | dev_no = host_bridge->devfn >> 3; |
| 2819 | for (i = dev_no + 1; i < 0x20; i++) { |
| 2820 | dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0)); |
| 2821 | if (!dev) |
| 2822 | continue; |
| 2823 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2824 | /* found next host bridge? */ |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2825 | pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE); |
| 2826 | if (pos != 0) { |
| 2827 | pci_dev_put(dev); |
| 2828 | break; |
| 2829 | } |
| 2830 | |
| 2831 | if (ht_check_msi_mapping(dev)) { |
| 2832 | found = 1; |
| 2833 | pci_dev_put(dev); |
| 2834 | break; |
| 2835 | } |
| 2836 | pci_dev_put(dev); |
| 2837 | } |
| 2838 | |
| 2839 | return found; |
| 2840 | } |
| 2841 | |
Yinghai Lu | eeafda7 | 2009-03-29 12:30:05 -0700 | [diff] [blame] | 2842 | #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */ |
| 2843 | #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */ |
| 2844 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2845 | static int is_end_of_ht_chain(struct pci_dev *dev) |
Yinghai Lu | eeafda7 | 2009-03-29 12:30:05 -0700 | [diff] [blame] | 2846 | { |
| 2847 | int pos, ctrl_off; |
| 2848 | int end = 0; |
| 2849 | u16 flags, ctrl; |
| 2850 | |
| 2851 | pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE); |
| 2852 | |
| 2853 | if (!pos) |
| 2854 | goto out; |
| 2855 | |
| 2856 | pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags); |
| 2857 | |
| 2858 | ctrl_off = ((flags >> 10) & 1) ? |
| 2859 | PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1; |
| 2860 | pci_read_config_word(dev, pos + ctrl_off, &ctrl); |
| 2861 | |
| 2862 | if (ctrl & (1 << 6)) |
| 2863 | end = 1; |
| 2864 | |
| 2865 | out: |
| 2866 | return end; |
| 2867 | } |
| 2868 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2869 | static void nv_ht_enable_msi_mapping(struct pci_dev *dev) |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2870 | { |
| 2871 | struct pci_dev *host_bridge; |
| 2872 | int pos; |
| 2873 | int i, dev_no; |
| 2874 | int found = 0; |
| 2875 | |
| 2876 | dev_no = dev->devfn >> 3; |
| 2877 | for (i = dev_no; i >= 0; i--) { |
| 2878 | host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0)); |
| 2879 | if (!host_bridge) |
| 2880 | continue; |
| 2881 | |
| 2882 | pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE); |
| 2883 | if (pos != 0) { |
| 2884 | found = 1; |
| 2885 | break; |
| 2886 | } |
| 2887 | pci_dev_put(host_bridge); |
| 2888 | } |
| 2889 | |
| 2890 | if (!found) |
| 2891 | return; |
| 2892 | |
Yinghai Lu | eeafda7 | 2009-03-29 12:30:05 -0700 | [diff] [blame] | 2893 | /* don't enable end_device/host_bridge with leaf directly here */ |
| 2894 | if (host_bridge == dev && is_end_of_ht_chain(host_bridge) && |
| 2895 | host_bridge_with_leaf(host_bridge)) |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2896 | goto out; |
| 2897 | |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2898 | /* root did that ! */ |
| 2899 | if (msi_ht_cap_enabled(host_bridge)) |
| 2900 | goto out; |
| 2901 | |
| 2902 | ht_enable_msi_mapping(dev); |
| 2903 | |
| 2904 | out: |
| 2905 | pci_dev_put(host_bridge); |
| 2906 | } |
| 2907 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2908 | static void ht_disable_msi_mapping(struct pci_dev *dev) |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2909 | { |
Wei Yang | fff905f | 2015-06-30 09:16:41 +0800 | [diff] [blame] | 2910 | int pos, ttl = PCI_FIND_CAP_TTL; |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2911 | |
| 2912 | pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING); |
| 2913 | while (pos && ttl--) { |
| 2914 | u8 flags; |
| 2915 | |
| 2916 | if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS, |
| 2917 | &flags) == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2918 | pci_info(dev, "Disabling HT MSI Mapping\n"); |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2919 | |
| 2920 | pci_write_config_byte(dev, pos + HT_MSI_FLAGS, |
| 2921 | flags & ~HT_MSI_FLAGS_ENABLE); |
| 2922 | } |
| 2923 | pos = pci_find_next_ht_capability(dev, pos, |
| 2924 | HT_CAPTYPE_MSI_MAPPING); |
| 2925 | } |
| 2926 | } |
| 2927 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2928 | static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all) |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2929 | { |
| 2930 | struct pci_dev *host_bridge; |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2931 | int pos; |
| 2932 | int found; |
| 2933 | |
Rafael J. Wysocki | 3d2a531 | 2010-07-23 22:19:55 +0200 | [diff] [blame] | 2934 | if (!pci_msi_enabled()) |
| 2935 | return; |
| 2936 | |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2937 | /* check if there is HT MSI cap or enabled on this device */ |
| 2938 | found = ht_check_msi_mapping(dev); |
| 2939 | |
| 2940 | /* no HT MSI CAP */ |
| 2941 | if (found == 0) |
| 2942 | return; |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2943 | |
| 2944 | /* |
| 2945 | * HT MSI mapping should be disabled on devices that are below |
| 2946 | * a non-Hypertransport host bridge. Locate the host bridge... |
| 2947 | */ |
Sinan Kaya | 39c9465 | 2017-12-19 00:37:53 -0500 | [diff] [blame] | 2948 | host_bridge = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus), 0, |
| 2949 | PCI_DEVFN(0, 0)); |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2950 | if (host_bridge == NULL) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2951 | pci_warn(dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n"); |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2952 | return; |
| 2953 | } |
| 2954 | |
| 2955 | pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE); |
| 2956 | if (pos != 0) { |
| 2957 | /* Host bridge is to HT */ |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2958 | if (found == 1) { |
| 2959 | /* it is not enabled, try to enable it */ |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2960 | if (all) |
| 2961 | ht_enable_msi_mapping(dev); |
| 2962 | else |
| 2963 | nv_ht_enable_msi_mapping(dev); |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2964 | } |
Myron Stowe | dff3aef | 2012-07-09 15:36:08 -0600 | [diff] [blame] | 2965 | goto out; |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2966 | } |
| 2967 | |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2968 | /* HT MSI is not enabled */ |
| 2969 | if (found == 1) |
Myron Stowe | dff3aef | 2012-07-09 15:36:08 -0600 | [diff] [blame] | 2970 | goto out; |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2971 | |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2972 | /* Host bridge is not to HT, disable HT MSI mapping on this device */ |
| 2973 | ht_disable_msi_mapping(dev); |
Myron Stowe | dff3aef | 2012-07-09 15:36:08 -0600 | [diff] [blame] | 2974 | |
| 2975 | out: |
| 2976 | pci_dev_put(host_bridge); |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2977 | } |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2978 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2979 | static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev) |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2980 | { |
| 2981 | return __nv_msi_ht_cap_quirk(dev, 1); |
| 2982 | } |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2983 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all); |
| 2984 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all); |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2985 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2986 | static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev) |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2987 | { |
| 2988 | return __nv_msi_ht_cap_quirk(dev, 0); |
| 2989 | } |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2990 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf); |
Tejun Heo | 6dab62e | 2009-07-21 16:08:43 -0700 | [diff] [blame] | 2991 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf); |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2992 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2993 | static void quirk_msi_intx_disable_bug(struct pci_dev *dev) |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 2994 | { |
| 2995 | dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG; |
| 2996 | } |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2997 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2998 | static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev) |
Shane Huang | 4600c9d7 | 2008-01-25 15:46:24 +0900 | [diff] [blame] | 2999 | { |
| 3000 | struct pci_dev *p; |
| 3001 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3002 | /* |
| 3003 | * SB700 MSI issue will be fixed at HW level from revision A21; |
Shane Huang | 4600c9d7 | 2008-01-25 15:46:24 +0900 | [diff] [blame] | 3004 | * we need check PCI REVISION ID of SMBus controller to get SB700 |
| 3005 | * revision. |
| 3006 | */ |
| 3007 | p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS, |
| 3008 | NULL); |
| 3009 | if (!p) |
| 3010 | return; |
| 3011 | |
| 3012 | if ((p->revision < 0x3B) && (p->revision >= 0x30)) |
| 3013 | dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG; |
| 3014 | pci_dev_put(p); |
| 3015 | } |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3016 | |
Xiong Huang | 7058881 | 2013-03-07 08:55:16 +0000 | [diff] [blame] | 3017 | static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev) |
| 3018 | { |
| 3019 | /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */ |
| 3020 | if (dev->revision < 0x18) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3021 | pci_info(dev, "set MSI_INTX_DISABLE_BUG flag\n"); |
Xiong Huang | 7058881 | 2013-03-07 08:55:16 +0000 | [diff] [blame] | 3022 | dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG; |
| 3023 | } |
| 3024 | } |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 3025 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM, |
| 3026 | PCI_DEVICE_ID_TIGON3_5780, |
| 3027 | quirk_msi_intx_disable_bug); |
| 3028 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM, |
| 3029 | PCI_DEVICE_ID_TIGON3_5780S, |
| 3030 | quirk_msi_intx_disable_bug); |
| 3031 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM, |
| 3032 | PCI_DEVICE_ID_TIGON3_5714, |
| 3033 | quirk_msi_intx_disable_bug); |
| 3034 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM, |
| 3035 | PCI_DEVICE_ID_TIGON3_5714S, |
| 3036 | quirk_msi_intx_disable_bug); |
| 3037 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM, |
| 3038 | PCI_DEVICE_ID_TIGON3_5715, |
| 3039 | quirk_msi_intx_disable_bug); |
| 3040 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM, |
| 3041 | PCI_DEVICE_ID_TIGON3_5715S, |
| 3042 | quirk_msi_intx_disable_bug); |
| 3043 | |
David Miller | bc38b41 | 2007-10-25 01:16:52 -0700 | [diff] [blame] | 3044 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390, |
Shane Huang | 4600c9d7 | 2008-01-25 15:46:24 +0900 | [diff] [blame] | 3045 | quirk_msi_intx_disable_ati_bug); |
David Miller | bc38b41 | 2007-10-25 01:16:52 -0700 | [diff] [blame] | 3046 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391, |
Shane Huang | 4600c9d7 | 2008-01-25 15:46:24 +0900 | [diff] [blame] | 3047 | quirk_msi_intx_disable_ati_bug); |
David Miller | bc38b41 | 2007-10-25 01:16:52 -0700 | [diff] [blame] | 3048 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392, |
Shane Huang | 4600c9d7 | 2008-01-25 15:46:24 +0900 | [diff] [blame] | 3049 | quirk_msi_intx_disable_ati_bug); |
David Miller | bc38b41 | 2007-10-25 01:16:52 -0700 | [diff] [blame] | 3050 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393, |
Shane Huang | 4600c9d7 | 2008-01-25 15:46:24 +0900 | [diff] [blame] | 3051 | quirk_msi_intx_disable_ati_bug); |
David Miller | bc38b41 | 2007-10-25 01:16:52 -0700 | [diff] [blame] | 3052 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394, |
Shane Huang | 4600c9d7 | 2008-01-25 15:46:24 +0900 | [diff] [blame] | 3053 | quirk_msi_intx_disable_ati_bug); |
David Miller | bc38b41 | 2007-10-25 01:16:52 -0700 | [diff] [blame] | 3054 | |
| 3055 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373, |
| 3056 | quirk_msi_intx_disable_bug); |
| 3057 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374, |
| 3058 | quirk_msi_intx_disable_bug); |
| 3059 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375, |
| 3060 | quirk_msi_intx_disable_bug); |
| 3061 | |
Huang, Xiong | 7cb6a29 | 2012-04-30 15:38:49 +0000 | [diff] [blame] | 3062 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062, |
| 3063 | quirk_msi_intx_disable_bug); |
| 3064 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063, |
| 3065 | quirk_msi_intx_disable_bug); |
| 3066 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060, |
| 3067 | quirk_msi_intx_disable_bug); |
| 3068 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062, |
| 3069 | quirk_msi_intx_disable_bug); |
| 3070 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073, |
| 3071 | quirk_msi_intx_disable_bug); |
| 3072 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083, |
| 3073 | quirk_msi_intx_disable_bug); |
Xiong Huang | 7058881 | 2013-03-07 08:55:16 +0000 | [diff] [blame] | 3074 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090, |
| 3075 | quirk_msi_intx_disable_qca_bug); |
| 3076 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091, |
| 3077 | quirk_msi_intx_disable_qca_bug); |
| 3078 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0, |
| 3079 | quirk_msi_intx_disable_qca_bug); |
| 3080 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1, |
| 3081 | quirk_msi_intx_disable_qca_bug); |
| 3082 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091, |
| 3083 | quirk_msi_intx_disable_qca_bug); |
Jonathan Chocron | 738cb37 | 2019-09-12 16:00:42 +0300 | [diff] [blame] | 3084 | |
| 3085 | /* |
| 3086 | * Amazon's Annapurna Labs 1c36:0031 Root Ports don't support MSI-X, so it |
| 3087 | * should be disabled on platforms where the device (mistakenly) advertises it. |
| 3088 | * |
| 3089 | * Notice that this quirk also disables MSI (which may work, but hasn't been |
| 3090 | * tested), since currently there is no standard way to disable only MSI-X. |
| 3091 | * |
| 3092 | * The 0031 device id is reused for other non Root Port device types, |
| 3093 | * therefore the quirk is registered for the PCI_CLASS_BRIDGE_PCI class. |
| 3094 | */ |
| 3095 | static void quirk_al_msi_disable(struct pci_dev *dev) |
| 3096 | { |
| 3097 | dev->no_msi = 1; |
| 3098 | pci_warn(dev, "Disabling MSI/MSI-X\n"); |
| 3099 | } |
| 3100 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031, |
| 3101 | PCI_CLASS_BRIDGE_PCI, 8, quirk_al_msi_disable); |
Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 3102 | #endif /* CONFIG_PCI_MSI */ |
Thomas Petazzoni | 3d13731 | 2008-08-19 10:28:24 +0200 | [diff] [blame] | 3103 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3104 | /* |
| 3105 | * Allow manual resource allocation for PCI hotplug bridges via |
| 3106 | * pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For some PCI-PCI |
| 3107 | * hotplug bridges, like PLX 6254 (former HINT HB6), kernel fails to |
| 3108 | * allocate resources when hotplug device is inserted and PCI bus is |
| 3109 | * rescanned. |
Felix Radensky | 3322340 | 2010-03-28 16:02:02 +0300 | [diff] [blame] | 3110 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 3111 | static void quirk_hotplug_bridge(struct pci_dev *dev) |
Felix Radensky | 3322340 | 2010-03-28 16:02:02 +0300 | [diff] [blame] | 3112 | { |
| 3113 | dev->is_hotplug_bridge = 1; |
| 3114 | } |
Felix Radensky | 3322340 | 2010-03-28 16:02:02 +0300 | [diff] [blame] | 3115 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge); |
| 3116 | |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3117 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3118 | * This is a quirk for the Ricoh MMC controller found as a part of some |
| 3119 | * multifunction chips. |
| 3120 | * |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 3121 | * This is very similar and based on the ricoh_mmc driver written by |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3122 | * Philip Langdale. Thank you for these magic sequences. |
| 3123 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3124 | * These chips implement the four main memory card controllers (SD, MMC, |
| 3125 | * MS, xD) and one or both of CardBus or FireWire. |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3126 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3127 | * It happens that they implement SD and MMC support as separate |
| 3128 | * controllers (and PCI functions). The Linux SDHCI driver supports MMC |
| 3129 | * cards but the chip detects MMC cards in hardware and directs them to the |
| 3130 | * MMC controller - so the SDHCI driver never sees them. |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3131 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3132 | * To get around this, we must disable the useless MMC controller. At that |
| 3133 | * point, the SDHCI controller will start seeing them. It seems to be the |
| 3134 | * case that the relevant PCI registers to deactivate the MMC controller |
| 3135 | * live on PCI function 0, which might be the CardBus controller or the |
| 3136 | * FireWire controller, depending on the particular chip in question |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3137 | * |
| 3138 | * This has to be done early, because as soon as we disable the MMC controller |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3139 | * other PCI functions shift up one level, e.g. function #2 becomes function |
| 3140 | * #1, and this will confuse the PCI core. |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3141 | */ |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3142 | #ifdef CONFIG_MMC_RICOH_MMC |
| 3143 | static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev) |
| 3144 | { |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3145 | u8 write_enable; |
| 3146 | u8 write_target; |
| 3147 | u8 disable; |
| 3148 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3149 | /* |
| 3150 | * Disable via CardBus interface |
| 3151 | * |
| 3152 | * This must be done via function #0 |
| 3153 | */ |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3154 | if (PCI_FUNC(dev->devfn)) |
| 3155 | return; |
| 3156 | |
| 3157 | pci_read_config_byte(dev, 0xB7, &disable); |
| 3158 | if (disable & 0x02) |
| 3159 | return; |
| 3160 | |
| 3161 | pci_read_config_byte(dev, 0x8E, &write_enable); |
| 3162 | pci_write_config_byte(dev, 0x8E, 0xAA); |
| 3163 | pci_read_config_byte(dev, 0x8D, &write_target); |
| 3164 | pci_write_config_byte(dev, 0x8D, 0xB7); |
| 3165 | pci_write_config_byte(dev, 0xB7, disable | 0x02); |
| 3166 | pci_write_config_byte(dev, 0x8E, write_enable); |
| 3167 | pci_write_config_byte(dev, 0x8D, write_target); |
| 3168 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3169 | pci_notice(dev, "proprietary Ricoh MMC controller disabled (via CardBus function)\n"); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3170 | pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n"); |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3171 | } |
| 3172 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476); |
| 3173 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476); |
| 3174 | |
| 3175 | static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev) |
| 3176 | { |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3177 | u8 write_enable; |
| 3178 | u8 disable; |
| 3179 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3180 | /* |
| 3181 | * Disable via FireWire interface |
| 3182 | * |
| 3183 | * This must be done via function #0 |
| 3184 | */ |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3185 | if (PCI_FUNC(dev->devfn)) |
| 3186 | return; |
Manoj Iyer | 15bed0f | 2011-07-11 16:28:35 -0500 | [diff] [blame] | 3187 | /* |
Andy Lutomirski | 812089e | 2012-12-01 12:37:20 -0800 | [diff] [blame] | 3188 | * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3189 | * certain types of SD/MMC cards. Lowering the SD base clock |
| 3190 | * frequency from 200Mhz to 50Mhz fixes this issue. |
Manoj Iyer | 15bed0f | 2011-07-11 16:28:35 -0500 | [diff] [blame] | 3191 | * |
| 3192 | * 0x150 - SD2.0 mode enable for changing base clock |
| 3193 | * frequency to 50Mhz |
| 3194 | * 0xe1 - Base clock frequency |
| 3195 | * 0x32 - 50Mhz new clock frequency |
| 3196 | * 0xf9 - Key register for 0x150 |
| 3197 | * 0xfc - key register for 0xe1 |
| 3198 | */ |
Andy Lutomirski | 812089e | 2012-12-01 12:37:20 -0800 | [diff] [blame] | 3199 | if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 || |
| 3200 | dev->device == PCI_DEVICE_ID_RICOH_R5CE823) { |
Manoj Iyer | 15bed0f | 2011-07-11 16:28:35 -0500 | [diff] [blame] | 3201 | pci_write_config_byte(dev, 0xf9, 0xfc); |
| 3202 | pci_write_config_byte(dev, 0x150, 0x10); |
| 3203 | pci_write_config_byte(dev, 0xf9, 0x00); |
| 3204 | pci_write_config_byte(dev, 0xfc, 0x01); |
| 3205 | pci_write_config_byte(dev, 0xe1, 0x32); |
| 3206 | pci_write_config_byte(dev, 0xfc, 0x00); |
| 3207 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3208 | pci_notice(dev, "MMC controller base frequency changed to 50Mhz.\n"); |
Manoj Iyer | 15bed0f | 2011-07-11 16:28:35 -0500 | [diff] [blame] | 3209 | } |
Josh Boyer | 3e309cd | 2011-10-05 11:44:50 -0400 | [diff] [blame] | 3210 | |
| 3211 | pci_read_config_byte(dev, 0xCB, &disable); |
| 3212 | |
| 3213 | if (disable & 0x02) |
| 3214 | return; |
| 3215 | |
| 3216 | pci_read_config_byte(dev, 0xCA, &write_enable); |
| 3217 | pci_write_config_byte(dev, 0xCA, 0x57); |
| 3218 | pci_write_config_byte(dev, 0xCB, disable | 0x02); |
| 3219 | pci_write_config_byte(dev, 0xCA, write_enable); |
| 3220 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3221 | pci_notice(dev, "proprietary Ricoh MMC controller disabled (via FireWire function)\n"); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3222 | pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n"); |
Josh Boyer | 3e309cd | 2011-10-05 11:44:50 -0400 | [diff] [blame] | 3223 | |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3224 | } |
| 3225 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832); |
| 3226 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832); |
Andy Lutomirski | 812089e | 2012-12-01 12:37:20 -0800 | [diff] [blame] | 3227 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832); |
| 3228 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832); |
Manoj Iyer | be98ca6 | 2011-05-26 11:19:05 -0500 | [diff] [blame] | 3229 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832); |
| 3230 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832); |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3231 | #endif /*CONFIG_MMC_RICOH_MMC*/ |
| 3232 | |
Suresh Siddha | d3f1381 | 2011-08-23 17:05:25 -0700 | [diff] [blame] | 3233 | #ifdef CONFIG_DMAR_TABLE |
Suresh Siddha | 254e420 | 2010-12-06 12:26:30 -0800 | [diff] [blame] | 3234 | #define VTUNCERRMSK_REG 0x1ac |
| 3235 | #define VTD_MSK_SPEC_ERRORS (1 << 31) |
| 3236 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3237 | * This is a quirk for masking VT-d spec-defined errors to platform error |
| 3238 | * handling logic. Without this, platforms using Intel 7500, 5500 chipsets |
Suresh Siddha | 254e420 | 2010-12-06 12:26:30 -0800 | [diff] [blame] | 3239 | * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3240 | * on the RAS config settings of the platform) when a VT-d fault happens. |
Suresh Siddha | 254e420 | 2010-12-06 12:26:30 -0800 | [diff] [blame] | 3241 | * The resulting SMI caused the system to hang. |
| 3242 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3243 | * VT-d spec-related errors are already handled by the VT-d OS code, so no |
Suresh Siddha | 254e420 | 2010-12-06 12:26:30 -0800 | [diff] [blame] | 3244 | * need to report the same error through other channels. |
| 3245 | */ |
| 3246 | static void vtd_mask_spec_errors(struct pci_dev *dev) |
| 3247 | { |
| 3248 | u32 word; |
| 3249 | |
| 3250 | pci_read_config_dword(dev, VTUNCERRMSK_REG, &word); |
| 3251 | pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS); |
| 3252 | } |
| 3253 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors); |
| 3254 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors); |
| 3255 | #endif |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3256 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 3257 | static void fixup_ti816x_class(struct pci_dev *dev) |
Hemant Pedanekar | 63c4408 | 2011-04-05 12:32:50 +0530 | [diff] [blame] | 3258 | { |
Bjorn Helgaas | d1541dc | 2015-06-19 15:58:24 -0500 | [diff] [blame] | 3259 | u32 class = dev->class; |
| 3260 | |
Hemant Pedanekar | 63c4408 | 2011-04-05 12:32:50 +0530 | [diff] [blame] | 3261 | /* TI 816x devices do not have class code set when in PCIe boot mode */ |
Bjorn Helgaas | d1541dc | 2015-06-19 15:58:24 -0500 | [diff] [blame] | 3262 | dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3263 | pci_info(dev, "PCI class overridden (%#08x -> %#08x)\n", |
Bjorn Helgaas | d1541dc | 2015-06-19 15:58:24 -0500 | [diff] [blame] | 3264 | class, dev->class); |
Hemant Pedanekar | 63c4408 | 2011-04-05 12:32:50 +0530 | [diff] [blame] | 3265 | } |
Yinghai Lu | 40c9623 | 2012-02-23 23:46:58 -0800 | [diff] [blame] | 3266 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800, |
Bjorn Helgaas | 2b4aed1 | 2015-06-19 16:20:58 -0500 | [diff] [blame] | 3267 | PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class); |
Hemant Pedanekar | 63c4408 | 2011-04-05 12:32:50 +0530 | [diff] [blame] | 3268 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3269 | /* |
| 3270 | * Some PCIe devices do not work reliably with the claimed maximum |
Ben Hutchings | a94d072 | 2011-10-05 22:35:03 +0100 | [diff] [blame] | 3271 | * payload size supported. |
| 3272 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 3273 | static void fixup_mpss_256(struct pci_dev *dev) |
Ben Hutchings | a94d072 | 2011-10-05 22:35:03 +0100 | [diff] [blame] | 3274 | { |
| 3275 | dev->pcie_mpss = 1; /* 256 bytes */ |
| 3276 | } |
Marek Behún | b8da302 | 2021-06-24 19:14:17 +0200 | [diff] [blame] | 3277 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE, |
| 3278 | PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256); |
| 3279 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE, |
| 3280 | PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256); |
| 3281 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SOLARFLARE, |
| 3282 | PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256); |
Marek Behún | b12d93e | 2021-06-24 19:14:18 +0200 | [diff] [blame] | 3283 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ASMEDIA, 0x0612, fixup_mpss_256); |
Ben Hutchings | a94d072 | 2011-10-05 22:35:03 +0100 | [diff] [blame] | 3284 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3285 | /* |
| 3286 | * Intel 5000 and 5100 Memory controllers have an erratum with read completion |
Jon Mason | d387a8d | 2011-10-14 14:56:13 -0500 | [diff] [blame] | 3287 | * coalescing (which is enabled by default on some BIOSes) and MPS of 256B. |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3288 | * Since there is no way of knowing what the PCIe MPS on each fabric will be |
Jon Mason | d387a8d | 2011-10-14 14:56:13 -0500 | [diff] [blame] | 3289 | * until all of the devices are discovered and buses walked, read completion |
| 3290 | * coalescing must be disabled. Unfortunately, it cannot be re-enabled because |
| 3291 | * it is possible to hotplug a device with MPS of 256B. |
| 3292 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 3293 | static void quirk_intel_mc_errata(struct pci_dev *dev) |
Jon Mason | d387a8d | 2011-10-14 14:56:13 -0500 | [diff] [blame] | 3294 | { |
| 3295 | int err; |
| 3296 | u16 rcc; |
| 3297 | |
Keith Busch | 27d868b | 2015-08-24 08:48:16 -0500 | [diff] [blame] | 3298 | if (pcie_bus_config == PCIE_BUS_TUNE_OFF || |
| 3299 | pcie_bus_config == PCIE_BUS_DEFAULT) |
Jon Mason | d387a8d | 2011-10-14 14:56:13 -0500 | [diff] [blame] | 3300 | return; |
| 3301 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3302 | /* |
| 3303 | * Intel erratum specifies bits to change but does not say what |
| 3304 | * they are. Keeping them magical until such time as the registers |
| 3305 | * and values can be explained. |
Jon Mason | d387a8d | 2011-10-14 14:56:13 -0500 | [diff] [blame] | 3306 | */ |
| 3307 | err = pci_read_config_word(dev, 0x48, &rcc); |
| 3308 | if (err) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3309 | pci_err(dev, "Error attempting to read the read completion coalescing register\n"); |
Jon Mason | d387a8d | 2011-10-14 14:56:13 -0500 | [diff] [blame] | 3310 | return; |
| 3311 | } |
| 3312 | |
| 3313 | if (!(rcc & (1 << 10))) |
| 3314 | return; |
| 3315 | |
| 3316 | rcc &= ~(1 << 10); |
| 3317 | |
| 3318 | err = pci_write_config_word(dev, 0x48, rcc); |
| 3319 | if (err) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3320 | pci_err(dev, "Error attempting to write the read completion coalescing register\n"); |
Jon Mason | d387a8d | 2011-10-14 14:56:13 -0500 | [diff] [blame] | 3321 | return; |
| 3322 | } |
| 3323 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3324 | pr_info_once("Read completion coalescing disabled due to hardware erratum relating to 256B MPS\n"); |
Jon Mason | d387a8d | 2011-10-14 14:56:13 -0500 | [diff] [blame] | 3325 | } |
| 3326 | /* Intel 5000 series memory controllers and ports 2-7 */ |
| 3327 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata); |
| 3328 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata); |
| 3329 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata); |
| 3330 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata); |
| 3331 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata); |
| 3332 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata); |
| 3333 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata); |
| 3334 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata); |
| 3335 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata); |
| 3336 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata); |
| 3337 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata); |
| 3338 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata); |
| 3339 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata); |
| 3340 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata); |
| 3341 | /* Intel 5100 series memory controllers and ports 2-7 */ |
| 3342 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata); |
| 3343 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata); |
| 3344 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata); |
| 3345 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata); |
| 3346 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata); |
| 3347 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata); |
| 3348 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata); |
| 3349 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata); |
| 3350 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata); |
| 3351 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata); |
| 3352 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata); |
| 3353 | |
Jon Mason | 12b0318 | 2013-05-06 08:03:33 +0000 | [diff] [blame] | 3354 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3355 | * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. |
| 3356 | * To work around this, query the size it should be configured to by the |
| 3357 | * device and modify the resource end to correspond to this new size. |
Jon Mason | 12b0318 | 2013-05-06 08:03:33 +0000 | [diff] [blame] | 3358 | */ |
| 3359 | static void quirk_intel_ntb(struct pci_dev *dev) |
| 3360 | { |
| 3361 | int rc; |
| 3362 | u8 val; |
| 3363 | |
| 3364 | rc = pci_read_config_byte(dev, 0x00D0, &val); |
| 3365 | if (rc) |
| 3366 | return; |
| 3367 | |
| 3368 | dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1; |
| 3369 | |
| 3370 | rc = pci_read_config_byte(dev, 0x00D1, &val); |
| 3371 | if (rc) |
| 3372 | return; |
| 3373 | |
| 3374 | dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1; |
| 3375 | } |
| 3376 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb); |
| 3377 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb); |
| 3378 | |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3379 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3380 | * Some BIOS implementations leave the Intel GPU interrupts enabled, even |
| 3381 | * though no one is handling them (e.g., if the i915 driver is never |
| 3382 | * loaded). Additionally the interrupt destination is not set up properly |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3383 | * and the interrupt ends up -somewhere-. |
| 3384 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3385 | * These spurious interrupts are "sticky" and the kernel disables the |
| 3386 | * (shared) interrupt line after 100,000+ generated interrupts. |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3387 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3388 | * Fix it by disabling the still enabled interrupts. This resolves crashes |
| 3389 | * often seen on monitor unplug. |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3390 | */ |
| 3391 | #define I915_DEIER_REG 0x4400c |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 3392 | static void disable_igfx_irq(struct pci_dev *dev) |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3393 | { |
| 3394 | void __iomem *regs = pci_iomap(dev, 0, 0); |
| 3395 | if (regs == NULL) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3396 | pci_warn(dev, "igfx quirk: Can't iomap PCI device\n"); |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3397 | return; |
| 3398 | } |
| 3399 | |
| 3400 | /* Check if any interrupt line is still enabled */ |
| 3401 | if (readl(regs + I915_DEIER_REG) != 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3402 | pci_warn(dev, "BIOS left Intel GPU interrupts enabled; disabling\n"); |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3403 | |
| 3404 | writel(0, regs + I915_DEIER_REG); |
| 3405 | } |
| 3406 | |
| 3407 | pci_iounmap(dev, regs); |
| 3408 | } |
Bin Meng | d0c9606 | 2018-09-26 08:14:01 -0700 | [diff] [blame] | 3409 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0042, disable_igfx_irq); |
| 3410 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0046, disable_igfx_irq); |
| 3411 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x004a, disable_igfx_irq); |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3412 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq); |
Bin Meng | d0c9606 | 2018-09-26 08:14:01 -0700 | [diff] [blame] | 3413 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0106, disable_igfx_irq); |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3414 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq); |
Thomas Jarosch | 7c82126 | 2014-04-07 15:10:32 +0200 | [diff] [blame] | 3415 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq); |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3416 | |
Bjorn Helgaas | fbebb9f | 2012-06-16 14:40:22 -0600 | [diff] [blame] | 3417 | /* |
Todd E Brandt | b8cac70 | 2013-09-10 16:10:43 -0700 | [diff] [blame] | 3418 | * PCI devices which are on Intel chips can skip the 10ms delay |
| 3419 | * before entering D3 mode. |
| 3420 | */ |
Krzysztof Wilczyński | 3789af9 | 2020-07-30 21:08:48 +0000 | [diff] [blame] | 3421 | static void quirk_remove_d3hot_delay(struct pci_dev *dev) |
Todd E Brandt | b8cac70 | 2013-09-10 16:10:43 -0700 | [diff] [blame] | 3422 | { |
Krzysztof Wilczyński | 3789af9 | 2020-07-30 21:08:48 +0000 | [diff] [blame] | 3423 | dev->d3hot_delay = 0; |
Todd E Brandt | b8cac70 | 2013-09-10 16:10:43 -0700 | [diff] [blame] | 3424 | } |
Krzysztof Wilczyński | 3789af9 | 2020-07-30 21:08:48 +0000 | [diff] [blame] | 3425 | /* C600 Series devices do not need 10ms d3hot_delay */ |
| 3426 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3hot_delay); |
| 3427 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3hot_delay); |
| 3428 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3hot_delay); |
| 3429 | /* Lynxpoint-H PCH devices do not need 10ms d3hot_delay */ |
| 3430 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3hot_delay); |
| 3431 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3hot_delay); |
| 3432 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3hot_delay); |
| 3433 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3hot_delay); |
| 3434 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3hot_delay); |
| 3435 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3hot_delay); |
| 3436 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3hot_delay); |
| 3437 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3hot_delay); |
| 3438 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3hot_delay); |
| 3439 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3hot_delay); |
| 3440 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3hot_delay); |
| 3441 | /* Intel Cherrytrail devices do not need 10ms d3hot_delay */ |
| 3442 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3hot_delay); |
| 3443 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3hot_delay); |
| 3444 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3hot_delay); |
| 3445 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3hot_delay); |
| 3446 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3hot_delay); |
| 3447 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3hot_delay); |
| 3448 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3hot_delay); |
| 3449 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3hot_delay); |
| 3450 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3hot_delay); |
Noa Osherovich | d76d2fe | 2016-11-15 09:59:59 +0200 | [diff] [blame] | 3451 | |
Todd E Brandt | b8cac70 | 2013-09-10 16:10:43 -0700 | [diff] [blame] | 3452 | /* |
Noa Osherovich | d76d2fe | 2016-11-15 09:59:59 +0200 | [diff] [blame] | 3453 | * Some devices may pass our check in pci_intx_mask_supported() if |
Bjorn Helgaas | fbebb9f | 2012-06-16 14:40:22 -0600 | [diff] [blame] | 3454 | * PCI_COMMAND_INTX_DISABLE works though they actually do not properly |
| 3455 | * support this feature. |
| 3456 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 3457 | static void quirk_broken_intx_masking(struct pci_dev *dev) |
Bjorn Helgaas | fbebb9f | 2012-06-16 14:40:22 -0600 | [diff] [blame] | 3458 | { |
| 3459 | dev->broken_intx_masking = 1; |
| 3460 | } |
Noa Osherovich | b88214c | 2016-11-15 09:59:58 +0200 | [diff] [blame] | 3461 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030, |
| 3462 | quirk_broken_intx_masking); |
| 3463 | DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */ |
| 3464 | quirk_broken_intx_masking); |
Bjorn Helgaas | 7c1efb6 | 2017-12-15 14:51:44 -0600 | [diff] [blame] | 3465 | DECLARE_PCI_FIXUP_FINAL(0x1b7c, 0x0004, /* Ceton InfiniTV4 */ |
| 3466 | quirk_broken_intx_masking); |
Noa Osherovich | d76d2fe | 2016-11-15 09:59:59 +0200 | [diff] [blame] | 3467 | |
Alex Williamson | 3cb30b7 | 2014-05-01 14:36:31 -0600 | [diff] [blame] | 3468 | /* |
| 3469 | * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10) |
| 3470 | * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC |
| 3471 | * |
| 3472 | * RTL8110SC - Fails under PCI device assignment using DisINTx masking. |
| 3473 | */ |
Noa Osherovich | b88214c | 2016-11-15 09:59:58 +0200 | [diff] [blame] | 3474 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169, |
| 3475 | quirk_broken_intx_masking); |
Bjorn Helgaas | fbebb9f | 2012-06-16 14:40:22 -0600 | [diff] [blame] | 3476 | |
Alex Williamson | 8bcf452 | 2016-03-24 13:03:49 -0600 | [diff] [blame] | 3477 | /* |
| 3478 | * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking, |
| 3479 | * DisINTx can be set but the interrupt status bit is non-functional. |
| 3480 | */ |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3481 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572, quirk_broken_intx_masking); |
| 3482 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574, quirk_broken_intx_masking); |
| 3483 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580, quirk_broken_intx_masking); |
| 3484 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581, quirk_broken_intx_masking); |
| 3485 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583, quirk_broken_intx_masking); |
| 3486 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584, quirk_broken_intx_masking); |
| 3487 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585, quirk_broken_intx_masking); |
| 3488 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586, quirk_broken_intx_masking); |
| 3489 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587, quirk_broken_intx_masking); |
| 3490 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588, quirk_broken_intx_masking); |
| 3491 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589, quirk_broken_intx_masking); |
| 3492 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a, quirk_broken_intx_masking); |
| 3493 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b, quirk_broken_intx_masking); |
| 3494 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0, quirk_broken_intx_masking); |
| 3495 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1, quirk_broken_intx_masking); |
| 3496 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2, quirk_broken_intx_masking); |
Alex Williamson | 8bcf452 | 2016-03-24 13:03:49 -0600 | [diff] [blame] | 3497 | |
Noa Osherovich | d76d2fe | 2016-11-15 09:59:59 +0200 | [diff] [blame] | 3498 | static u16 mellanox_broken_intx_devs[] = { |
| 3499 | PCI_DEVICE_ID_MELLANOX_HERMON_SDR, |
| 3500 | PCI_DEVICE_ID_MELLANOX_HERMON_DDR, |
| 3501 | PCI_DEVICE_ID_MELLANOX_HERMON_QDR, |
| 3502 | PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2, |
| 3503 | PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2, |
| 3504 | PCI_DEVICE_ID_MELLANOX_HERMON_EN, |
| 3505 | PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2, |
| 3506 | PCI_DEVICE_ID_MELLANOX_CONNECTX_EN, |
| 3507 | PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2, |
| 3508 | PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2, |
| 3509 | PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2, |
| 3510 | PCI_DEVICE_ID_MELLANOX_CONNECTX2, |
| 3511 | PCI_DEVICE_ID_MELLANOX_CONNECTX3, |
| 3512 | PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO, |
Noa Osherovich | d76d2fe | 2016-11-15 09:59:59 +0200 | [diff] [blame] | 3513 | }; |
| 3514 | |
Noa Osherovich | 1600f62 | 2016-11-15 10:00:00 +0200 | [diff] [blame] | 3515 | #define CONNECTX_4_CURR_MAX_MINOR 99 |
| 3516 | #define CONNECTX_4_INTX_SUPPORT_MINOR 14 |
| 3517 | |
| 3518 | /* |
| 3519 | * Check ConnectX-4/LX FW version to see if it supports legacy interrupts. |
| 3520 | * If so, don't mark it as broken. |
| 3521 | * FW minor > 99 means older FW version format and no INTx masking support. |
| 3522 | * FW minor < 14 means new FW version format and no INTx masking support. |
| 3523 | */ |
Noa Osherovich | d76d2fe | 2016-11-15 09:59:59 +0200 | [diff] [blame] | 3524 | static void mellanox_check_broken_intx_masking(struct pci_dev *pdev) |
| 3525 | { |
Noa Osherovich | 1600f62 | 2016-11-15 10:00:00 +0200 | [diff] [blame] | 3526 | __be32 __iomem *fw_ver; |
| 3527 | u16 fw_major; |
| 3528 | u16 fw_minor; |
| 3529 | u16 fw_subminor; |
| 3530 | u32 fw_maj_min; |
| 3531 | u32 fw_sub_min; |
Noa Osherovich | d76d2fe | 2016-11-15 09:59:59 +0200 | [diff] [blame] | 3532 | int i; |
| 3533 | |
| 3534 | for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) { |
| 3535 | if (pdev->device == mellanox_broken_intx_devs[i]) { |
| 3536 | pdev->broken_intx_masking = 1; |
| 3537 | return; |
| 3538 | } |
| 3539 | } |
Noa Osherovich | 1600f62 | 2016-11-15 10:00:00 +0200 | [diff] [blame] | 3540 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3541 | /* |
| 3542 | * Getting here means Connect-IB cards and up. Connect-IB has no INTx |
Noa Osherovich | 1600f62 | 2016-11-15 10:00:00 +0200 | [diff] [blame] | 3543 | * support so shouldn't be checked further |
| 3544 | */ |
| 3545 | if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB) |
| 3546 | return; |
| 3547 | |
| 3548 | if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 && |
| 3549 | pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX) |
| 3550 | return; |
| 3551 | |
| 3552 | /* For ConnectX-4 and ConnectX-4LX, need to check FW support */ |
| 3553 | if (pci_enable_device_mem(pdev)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3554 | pci_warn(pdev, "Can't enable device memory\n"); |
Noa Osherovich | 1600f62 | 2016-11-15 10:00:00 +0200 | [diff] [blame] | 3555 | return; |
| 3556 | } |
| 3557 | |
| 3558 | fw_ver = ioremap(pci_resource_start(pdev, 0), 4); |
| 3559 | if (!fw_ver) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3560 | pci_warn(pdev, "Can't map ConnectX-4 initialization segment\n"); |
Noa Osherovich | 1600f62 | 2016-11-15 10:00:00 +0200 | [diff] [blame] | 3561 | goto out; |
| 3562 | } |
| 3563 | |
| 3564 | /* Reading from resource space should be 32b aligned */ |
| 3565 | fw_maj_min = ioread32be(fw_ver); |
| 3566 | fw_sub_min = ioread32be(fw_ver + 1); |
| 3567 | fw_major = fw_maj_min & 0xffff; |
| 3568 | fw_minor = fw_maj_min >> 16; |
| 3569 | fw_subminor = fw_sub_min & 0xffff; |
| 3570 | if (fw_minor > CONNECTX_4_CURR_MAX_MINOR || |
| 3571 | fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3572 | pci_warn(pdev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n", |
Noa Osherovich | 1600f62 | 2016-11-15 10:00:00 +0200 | [diff] [blame] | 3573 | fw_major, fw_minor, fw_subminor, pdev->device == |
| 3574 | PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14); |
| 3575 | pdev->broken_intx_masking = 1; |
| 3576 | } |
| 3577 | |
| 3578 | iounmap(fw_ver); |
| 3579 | |
| 3580 | out: |
| 3581 | pci_disable_device(pdev); |
Noa Osherovich | d76d2fe | 2016-11-15 09:59:59 +0200 | [diff] [blame] | 3582 | } |
| 3583 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID, |
| 3584 | mellanox_check_broken_intx_masking); |
Jesse Barnes | ac1aa47 | 2009-10-26 13:20:44 -0700 | [diff] [blame] | 3585 | |
Alex Williamson | c3e59ee | 2015-01-15 18:17:12 -0600 | [diff] [blame] | 3586 | static void quirk_no_bus_reset(struct pci_dev *dev) |
| 3587 | { |
| 3588 | dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET; |
| 3589 | } |
| 3590 | |
| 3591 | /* |
Shanker Donthineni | 4c207e7 | 2021-06-08 11:18:56 +0530 | [diff] [blame] | 3592 | * Some NVIDIA GPU devices do not work with bus reset, SBR needs to be |
| 3593 | * prevented for those affected devices. |
| 3594 | */ |
| 3595 | static void quirk_nvidia_no_bus_reset(struct pci_dev *dev) |
| 3596 | { |
| 3597 | if ((dev->device & 0xffc0) == 0x2340) |
| 3598 | quirk_no_bus_reset(dev); |
| 3599 | } |
| 3600 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, |
| 3601 | quirk_nvidia_no_bus_reset); |
| 3602 | |
| 3603 | /* |
Chris Blake | 9ac0108 | 2016-05-30 07:26:37 -0500 | [diff] [blame] | 3604 | * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset. |
| 3605 | * The device will throw a Link Down error on AER-capable systems and |
| 3606 | * regardless of AER, config space of the device is never accessible again |
| 3607 | * and typically causes the system to hang or reset when access is attempted. |
Bjorn Helgaas | 16bbbc8 | 2020-06-30 12:41:39 -0500 | [diff] [blame] | 3608 | * https://lore.kernel.org/r/20140923210318.498dacbd@dualc.maya.org/ |
Alex Williamson | c3e59ee | 2015-01-15 18:17:12 -0600 | [diff] [blame] | 3609 | */ |
| 3610 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset); |
Chris Blake | 9ac0108 | 2016-05-30 07:26:37 -0500 | [diff] [blame] | 3611 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset); |
| 3612 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset); |
Maik Broemme | 8e2e031 | 2016-08-09 16:41:31 +0200 | [diff] [blame] | 3613 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset); |
James Prestwood | 6afb7e2 | 2019-01-07 13:32:48 -0800 | [diff] [blame] | 3614 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0034, quirk_no_bus_reset); |
Ingmar Klein | e3f4bd3 | 2021-04-09 11:26:33 +0200 | [diff] [blame] | 3615 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003e, quirk_no_bus_reset); |
Alex Williamson | c3e59ee | 2015-01-15 18:17:12 -0600 | [diff] [blame] | 3616 | |
David Daney | 8221551 | 2017-09-08 10:10:32 +0200 | [diff] [blame] | 3617 | /* |
| 3618 | * Root port on some Cavium CN8xxx chips do not successfully complete a bus |
| 3619 | * reset when used with certain child devices. After the reset, config |
| 3620 | * accesses to the child may fail. |
| 3621 | */ |
| 3622 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset); |
| 3623 | |
Antti Järvinen | b5cf198 | 2021-03-15 10:26:06 +0000 | [diff] [blame] | 3624 | /* |
| 3625 | * Some TI KeyStone C667X devices do not support bus/hot reset. The PCIESS |
| 3626 | * automatically disables LTSSM when Secondary Bus Reset is received and |
| 3627 | * the device stops working. Prevent bus reset for these devices. With |
| 3628 | * this change, the device can be assigned to VMs with VFIO, but it will |
| 3629 | * leak state between VMs. Reference |
| 3630 | * https://e2e.ti.com/support/processors/f/791/t/954382 |
| 3631 | */ |
| 3632 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TI, 0xb005, quirk_no_bus_reset); |
| 3633 | |
Alex Williamson | d84f317 | 2014-11-21 11:24:14 -0700 | [diff] [blame] | 3634 | static void quirk_no_pm_reset(struct pci_dev *dev) |
| 3635 | { |
| 3636 | /* |
| 3637 | * We can't do a bus reset on root bus devices, but an ineffective |
| 3638 | * PM reset may be better than nothing. |
| 3639 | */ |
| 3640 | if (!pci_is_root_bus(dev->bus)) |
| 3641 | dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET; |
| 3642 | } |
| 3643 | |
| 3644 | /* |
| 3645 | * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition |
| 3646 | * causes a reset (i.e., they advertise NoSoftRst-). This transition seems |
| 3647 | * to have no effect on the device: it retains the framebuffer contents and |
| 3648 | * monitor sync. Advertising this support makes other layers, like VFIO, |
| 3649 | * assume pci_reset_function() is viable for this device. Mark it as |
| 3650 | * unavailable to skip it when testing reset methods. |
| 3651 | */ |
| 3652 | DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID, |
| 3653 | PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset); |
| 3654 | |
Lukas Wunner | 19bf4d4 | 2016-03-20 13:57:20 +0100 | [diff] [blame] | 3655 | /* |
| 3656 | * Thunderbolt controllers with broken MSI hotplug signaling: |
| 3657 | * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part |
| 3658 | * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge). |
| 3659 | */ |
| 3660 | static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev) |
| 3661 | { |
| 3662 | if (pdev->is_hotplug_bridge && |
| 3663 | (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C || |
| 3664 | pdev->revision <= 1)) |
| 3665 | pdev->no_msi = 1; |
| 3666 | } |
| 3667 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE, |
| 3668 | quirk_thunderbolt_hotplug_msi); |
| 3669 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE, |
| 3670 | quirk_thunderbolt_hotplug_msi); |
| 3671 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK, |
| 3672 | quirk_thunderbolt_hotplug_msi); |
| 3673 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C, |
| 3674 | quirk_thunderbolt_hotplug_msi); |
| 3675 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE, |
| 3676 | quirk_thunderbolt_hotplug_msi); |
| 3677 | |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3678 | #ifdef CONFIG_ACPI |
| 3679 | /* |
| 3680 | * Apple: Shutdown Cactus Ridge Thunderbolt controller. |
| 3681 | * |
| 3682 | * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be |
| 3683 | * shutdown before suspend. Otherwise the native host interface (NHI) will not |
| 3684 | * be present after resume if a device was plugged in before suspend. |
| 3685 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3686 | * The Thunderbolt controller consists of a PCIe switch with downstream |
| 3687 | * bridges leading to the NHI and to the tunnel PCI bridges. |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3688 | * |
| 3689 | * This quirk cuts power to the whole chip. Therefore we have to apply it |
| 3690 | * during suspend_noirq of the upstream bridge. |
| 3691 | * |
| 3692 | * Power is automagically restored before resume. No action is needed. |
| 3693 | */ |
| 3694 | static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev) |
| 3695 | { |
| 3696 | acpi_handle bridge, SXIO, SXFP, SXLV; |
| 3697 | |
Lukas Wunner | 630b3af | 2017-08-01 14:10:41 +0200 | [diff] [blame] | 3698 | if (!x86_apple_machine) |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3699 | return; |
| 3700 | if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM) |
| 3701 | return; |
Konstantin Kharlamov | 4694ae3 | 2021-05-21 02:55:01 +0300 | [diff] [blame] | 3702 | |
| 3703 | /* |
| 3704 | * SXIO/SXFP/SXLF turns off power to the Thunderbolt controller. |
| 3705 | * We don't know how to turn it back on again, but firmware does, |
| 3706 | * so we can only use SXIO/SXFP/SXLF if we're suspending via |
| 3707 | * firmware. |
| 3708 | */ |
| 3709 | if (!pm_suspend_via_firmware()) |
| 3710 | return; |
| 3711 | |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3712 | bridge = ACPI_HANDLE(&dev->dev); |
| 3713 | if (!bridge) |
| 3714 | return; |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3715 | |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3716 | /* |
| 3717 | * SXIO and SXLV are present only on machines requiring this quirk. |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3718 | * Thunderbolt bridges in external devices might have the same |
| 3719 | * device ID as those on the host, but they will not have the |
| 3720 | * associated ACPI methods. This implicitly checks that we are at |
| 3721 | * the right bridge. |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3722 | */ |
| 3723 | if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO)) |
| 3724 | || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP)) |
| 3725 | || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV))) |
| 3726 | return; |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3727 | pci_info(dev, "quirk: cutting power to Thunderbolt controller...\n"); |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3728 | |
| 3729 | /* magic sequence */ |
| 3730 | acpi_execute_simple_method(SXIO, NULL, 1); |
| 3731 | acpi_execute_simple_method(SXFP, NULL, 0); |
| 3732 | msleep(300); |
| 3733 | acpi_execute_simple_method(SXLV, NULL, 0); |
| 3734 | acpi_execute_simple_method(SXIO, NULL, 0); |
| 3735 | acpi_execute_simple_method(SXLV, NULL, 0); |
| 3736 | } |
Lukas Wunner | 1d11140 | 2016-03-20 13:57:20 +0100 | [diff] [blame] | 3737 | DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL, |
| 3738 | PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C, |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3739 | quirk_apple_poweroff_thunderbolt); |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3740 | #endif |
| 3741 | |
Dexuan Cui | b9c3b26 | 2009-12-07 13:03:21 +0800 | [diff] [blame] | 3742 | /* |
Masahiro Yamada | 4091fb9 | 2017-02-27 14:29:56 -0800 | [diff] [blame] | 3743 | * Following are device-specific reset methods which can be used to |
Dexuan Cui | b9c3b26 | 2009-12-07 13:03:21 +0800 | [diff] [blame] | 3744 | * reset a single function if other methods (e.g. FLR, PM D0->D3) are |
| 3745 | * not available. |
| 3746 | */ |
Amey Narkhede | 9bdc81c | 2021-08-17 23:35:00 +0530 | [diff] [blame] | 3747 | static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, bool probe) |
Dexuan Cui | c763e7b | 2009-12-07 13:03:23 +0800 | [diff] [blame] | 3748 | { |
Bjorn Helgaas | 76b57c6 | 2012-08-22 09:41:27 -0600 | [diff] [blame] | 3749 | /* |
| 3750 | * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf |
| 3751 | * |
| 3752 | * The 82599 supports FLR on VFs, but FLR support is reported only |
| 3753 | * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5). |
Christoph Hellwig | c8d8096 | 2017-04-14 21:11:26 +0200 | [diff] [blame] | 3754 | * Thus we must call pcie_flr() directly without first checking if it is |
| 3755 | * supported. |
Bjorn Helgaas | 76b57c6 | 2012-08-22 09:41:27 -0600 | [diff] [blame] | 3756 | */ |
Christoph Hellwig | c8d8096 | 2017-04-14 21:11:26 +0200 | [diff] [blame] | 3757 | if (!probe) |
| 3758 | pcie_flr(dev); |
Dexuan Cui | c763e7b | 2009-12-07 13:03:23 +0800 | [diff] [blame] | 3759 | return 0; |
| 3760 | } |
| 3761 | |
Ville Syrjälä | aba72dd | 2015-11-04 23:19:49 +0200 | [diff] [blame] | 3762 | #define SOUTH_CHICKEN2 0xc2004 |
| 3763 | #define PCH_PP_STATUS 0xc7200 |
| 3764 | #define PCH_PP_CONTROL 0xc7204 |
Xudong Hao | df558de | 2012-04-27 09:16:46 -0600 | [diff] [blame] | 3765 | #define MSG_CTL 0x45010 |
| 3766 | #define NSDE_PWR_STATE 0xd0100 |
| 3767 | #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */ |
| 3768 | |
Amey Narkhede | 9bdc81c | 2021-08-17 23:35:00 +0530 | [diff] [blame] | 3769 | static int reset_ivb_igd(struct pci_dev *dev, bool probe) |
Xudong Hao | df558de | 2012-04-27 09:16:46 -0600 | [diff] [blame] | 3770 | { |
| 3771 | void __iomem *mmio_base; |
| 3772 | unsigned long timeout; |
| 3773 | u32 val; |
| 3774 | |
| 3775 | if (probe) |
| 3776 | return 0; |
| 3777 | |
| 3778 | mmio_base = pci_iomap(dev, 0, 0); |
| 3779 | if (!mmio_base) |
| 3780 | return -ENOMEM; |
| 3781 | |
| 3782 | iowrite32(0x00000002, mmio_base + MSG_CTL); |
| 3783 | |
| 3784 | /* |
| 3785 | * Clobbering SOUTH_CHICKEN2 register is fine only if the next |
| 3786 | * driver loaded sets the right bits. However, this's a reset and |
| 3787 | * the bits have been set by i915 previously, so we clobber |
| 3788 | * SOUTH_CHICKEN2 register directly here. |
| 3789 | */ |
| 3790 | iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2); |
| 3791 | |
| 3792 | val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe; |
| 3793 | iowrite32(val, mmio_base + PCH_PP_CONTROL); |
| 3794 | |
| 3795 | timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT); |
| 3796 | do { |
| 3797 | val = ioread32(mmio_base + PCH_PP_STATUS); |
| 3798 | if ((val & 0xb0000000) == 0) |
| 3799 | goto reset_complete; |
| 3800 | msleep(10); |
| 3801 | } while (time_before(jiffies, timeout)); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3802 | pci_warn(dev, "timeout during reset\n"); |
Xudong Hao | df558de | 2012-04-27 09:16:46 -0600 | [diff] [blame] | 3803 | |
| 3804 | reset_complete: |
| 3805 | iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE); |
| 3806 | |
| 3807 | pci_iounmap(dev, mmio_base); |
| 3808 | return 0; |
| 3809 | } |
| 3810 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3811 | /* Device-specific reset method for Chelsio T4-based adapters */ |
Amey Narkhede | 9bdc81c | 2021-08-17 23:35:00 +0530 | [diff] [blame] | 3812 | static int reset_chelsio_generic_dev(struct pci_dev *dev, bool probe) |
Casey Leedom | 2c6217e | 2013-08-06 15:48:37 +0530 | [diff] [blame] | 3813 | { |
| 3814 | u16 old_command; |
| 3815 | u16 msix_flags; |
| 3816 | |
| 3817 | /* |
| 3818 | * If this isn't a Chelsio T4-based device, return -ENOTTY indicating |
| 3819 | * that we have no device-specific reset method. |
| 3820 | */ |
| 3821 | if ((dev->device & 0xf000) != 0x4000) |
| 3822 | return -ENOTTY; |
| 3823 | |
| 3824 | /* |
| 3825 | * If this is the "probe" phase, return 0 indicating that we can |
| 3826 | * reset this device. |
| 3827 | */ |
| 3828 | if (probe) |
| 3829 | return 0; |
| 3830 | |
| 3831 | /* |
| 3832 | * T4 can wedge if there are DMAs in flight within the chip and Bus |
| 3833 | * Master has been disabled. We need to have it on till the Function |
| 3834 | * Level Reset completes. (BUS_MASTER is disabled in |
| 3835 | * pci_reset_function()). |
| 3836 | */ |
| 3837 | pci_read_config_word(dev, PCI_COMMAND, &old_command); |
| 3838 | pci_write_config_word(dev, PCI_COMMAND, |
| 3839 | old_command | PCI_COMMAND_MASTER); |
| 3840 | |
| 3841 | /* |
| 3842 | * Perform the actual device function reset, saving and restoring |
| 3843 | * configuration information around the reset. |
| 3844 | */ |
| 3845 | pci_save_state(dev); |
| 3846 | |
| 3847 | /* |
| 3848 | * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts |
| 3849 | * are disabled when an MSI-X interrupt message needs to be delivered. |
| 3850 | * So we briefly re-enable MSI-X interrupts for the duration of the |
| 3851 | * FLR. The pci_restore_state() below will restore the original |
| 3852 | * MSI-X state. |
| 3853 | */ |
| 3854 | pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags); |
| 3855 | if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0) |
| 3856 | pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, |
| 3857 | msix_flags | |
| 3858 | PCI_MSIX_FLAGS_ENABLE | |
| 3859 | PCI_MSIX_FLAGS_MASKALL); |
| 3860 | |
Christoph Hellwig | 48f52d1 | 2017-04-14 21:11:27 +0200 | [diff] [blame] | 3861 | pcie_flr(dev); |
Casey Leedom | 2c6217e | 2013-08-06 15:48:37 +0530 | [diff] [blame] | 3862 | |
| 3863 | /* |
| 3864 | * Restore the configuration information (BAR values, etc.) including |
| 3865 | * the original PCI Configuration Space Command word, and return |
| 3866 | * success. |
| 3867 | */ |
| 3868 | pci_restore_state(dev); |
| 3869 | pci_write_config_word(dev, PCI_COMMAND, old_command); |
| 3870 | return 0; |
| 3871 | } |
| 3872 | |
Dexuan Cui | c763e7b | 2009-12-07 13:03:23 +0800 | [diff] [blame] | 3873 | #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed |
Xudong Hao | df558de | 2012-04-27 09:16:46 -0600 | [diff] [blame] | 3874 | #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156 |
| 3875 | #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166 |
Dexuan Cui | c763e7b | 2009-12-07 13:03:23 +0800 | [diff] [blame] | 3876 | |
Alex Williamson | ffb0863 | 2018-08-09 15:18:33 -0500 | [diff] [blame] | 3877 | /* |
| 3878 | * The Samsung SM961/PM961 controller can sometimes enter a fatal state after |
| 3879 | * FLR where config space reads from the device return -1. We seem to be |
| 3880 | * able to avoid this condition if we disable the NVMe controller prior to |
| 3881 | * FLR. This quirk is generic for any NVMe class device requiring similar |
| 3882 | * assistance to quiesce the device prior to FLR. |
| 3883 | * |
| 3884 | * NVMe specification: https://nvmexpress.org/resources/specifications/ |
| 3885 | * Revision 1.0e: |
| 3886 | * Chapter 2: Required and optional PCI config registers |
| 3887 | * Chapter 3: NVMe control registers |
| 3888 | * Chapter 7.3: Reset behavior |
| 3889 | */ |
Amey Narkhede | 9bdc81c | 2021-08-17 23:35:00 +0530 | [diff] [blame] | 3890 | static int nvme_disable_and_flr(struct pci_dev *dev, bool probe) |
Alex Williamson | ffb0863 | 2018-08-09 15:18:33 -0500 | [diff] [blame] | 3891 | { |
| 3892 | void __iomem *bar; |
| 3893 | u16 cmd; |
| 3894 | u32 cfg; |
| 3895 | |
| 3896 | if (dev->class != PCI_CLASS_STORAGE_EXPRESS || |
Amey Narkhede | 9bdc81c | 2021-08-17 23:35:00 +0530 | [diff] [blame] | 3897 | pcie_reset_flr(dev, PCI_RESET_PROBE) || !pci_resource_start(dev, 0)) |
Alex Williamson | ffb0863 | 2018-08-09 15:18:33 -0500 | [diff] [blame] | 3898 | return -ENOTTY; |
| 3899 | |
| 3900 | if (probe) |
| 3901 | return 0; |
| 3902 | |
| 3903 | bar = pci_iomap(dev, 0, NVME_REG_CC + sizeof(cfg)); |
| 3904 | if (!bar) |
| 3905 | return -ENOTTY; |
| 3906 | |
| 3907 | pci_read_config_word(dev, PCI_COMMAND, &cmd); |
| 3908 | pci_write_config_word(dev, PCI_COMMAND, cmd | PCI_COMMAND_MEMORY); |
| 3909 | |
| 3910 | cfg = readl(bar + NVME_REG_CC); |
| 3911 | |
| 3912 | /* Disable controller if enabled */ |
| 3913 | if (cfg & NVME_CC_ENABLE) { |
| 3914 | u32 cap = readl(bar + NVME_REG_CAP); |
| 3915 | unsigned long timeout; |
| 3916 | |
| 3917 | /* |
| 3918 | * Per nvme_disable_ctrl() skip shutdown notification as it |
| 3919 | * could complete commands to the admin queue. We only intend |
| 3920 | * to quiesce the device before reset. |
| 3921 | */ |
| 3922 | cfg &= ~(NVME_CC_SHN_MASK | NVME_CC_ENABLE); |
| 3923 | |
| 3924 | writel(cfg, bar + NVME_REG_CC); |
| 3925 | |
| 3926 | /* |
| 3927 | * Some controllers require an additional delay here, see |
| 3928 | * NVME_QUIRK_DELAY_BEFORE_CHK_RDY. None of those are yet |
| 3929 | * supported by this quirk. |
| 3930 | */ |
| 3931 | |
| 3932 | /* Cap register provides max timeout in 500ms increments */ |
| 3933 | timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies; |
| 3934 | |
| 3935 | for (;;) { |
| 3936 | u32 status = readl(bar + NVME_REG_CSTS); |
| 3937 | |
| 3938 | /* Ready status becomes zero on disable complete */ |
| 3939 | if (!(status & NVME_CSTS_RDY)) |
| 3940 | break; |
| 3941 | |
| 3942 | msleep(100); |
| 3943 | |
| 3944 | if (time_after(jiffies, timeout)) { |
| 3945 | pci_warn(dev, "Timeout waiting for NVMe ready status to clear after disable\n"); |
| 3946 | break; |
| 3947 | } |
| 3948 | } |
| 3949 | } |
| 3950 | |
| 3951 | pci_iounmap(dev, bar); |
| 3952 | |
| 3953 | pcie_flr(dev); |
| 3954 | |
| 3955 | return 0; |
| 3956 | } |
| 3957 | |
Alex Williamson | 51ba094 | 2018-08-09 14:04:31 -0600 | [diff] [blame] | 3958 | /* |
| 3959 | * Intel DC P3700 NVMe controller will timeout waiting for ready status |
| 3960 | * to change after NVMe enable if the driver starts interacting with the |
| 3961 | * device too soon after FLR. A 250ms delay after FLR has heuristically |
| 3962 | * proven to produce reliably working results for device assignment cases. |
| 3963 | */ |
Amey Narkhede | 9bdc81c | 2021-08-17 23:35:00 +0530 | [diff] [blame] | 3964 | static int delay_250ms_after_flr(struct pci_dev *dev, bool probe) |
Alex Williamson | 51ba094 | 2018-08-09 14:04:31 -0600 | [diff] [blame] | 3965 | { |
Alex Williamson | 51ba094 | 2018-08-09 14:04:31 -0600 | [diff] [blame] | 3966 | if (probe) |
Amey Narkhede | 9bdc81c | 2021-08-17 23:35:00 +0530 | [diff] [blame] | 3967 | return pcie_reset_flr(dev, PCI_RESET_PROBE); |
Alex Williamson | 51ba094 | 2018-08-09 14:04:31 -0600 | [diff] [blame] | 3968 | |
Amey Narkhede | 9bdc81c | 2021-08-17 23:35:00 +0530 | [diff] [blame] | 3969 | pcie_reset_flr(dev, PCI_RESET_DO_RESET); |
Alex Williamson | 51ba094 | 2018-08-09 14:04:31 -0600 | [diff] [blame] | 3970 | |
| 3971 | msleep(250); |
| 3972 | |
| 3973 | return 0; |
| 3974 | } |
| 3975 | |
Chiqijun | ce00322 | 2021-05-24 17:44:07 -0500 | [diff] [blame] | 3976 | #define PCI_DEVICE_ID_HINIC_VF 0x375E |
| 3977 | #define HINIC_VF_FLR_TYPE 0x1000 |
| 3978 | #define HINIC_VF_FLR_CAP_BIT (1UL << 30) |
| 3979 | #define HINIC_VF_OP 0xE80 |
| 3980 | #define HINIC_VF_FLR_PROC_BIT (1UL << 18) |
| 3981 | #define HINIC_OPERATION_TIMEOUT 15000 /* 15 seconds */ |
| 3982 | |
| 3983 | /* Device-specific reset method for Huawei Intelligent NIC virtual functions */ |
Amey Narkhede | 9bdc81c | 2021-08-17 23:35:00 +0530 | [diff] [blame] | 3984 | static int reset_hinic_vf_dev(struct pci_dev *pdev, bool probe) |
Chiqijun | ce00322 | 2021-05-24 17:44:07 -0500 | [diff] [blame] | 3985 | { |
| 3986 | unsigned long timeout; |
| 3987 | void __iomem *bar; |
| 3988 | u32 val; |
| 3989 | |
| 3990 | if (probe) |
| 3991 | return 0; |
| 3992 | |
| 3993 | bar = pci_iomap(pdev, 0, 0); |
| 3994 | if (!bar) |
| 3995 | return -ENOTTY; |
| 3996 | |
| 3997 | /* Get and check firmware capabilities */ |
| 3998 | val = ioread32be(bar + HINIC_VF_FLR_TYPE); |
| 3999 | if (!(val & HINIC_VF_FLR_CAP_BIT)) { |
| 4000 | pci_iounmap(pdev, bar); |
| 4001 | return -ENOTTY; |
| 4002 | } |
| 4003 | |
| 4004 | /* Set HINIC_VF_FLR_PROC_BIT for the start of FLR */ |
| 4005 | val = ioread32be(bar + HINIC_VF_OP); |
| 4006 | val = val | HINIC_VF_FLR_PROC_BIT; |
| 4007 | iowrite32be(val, bar + HINIC_VF_OP); |
| 4008 | |
| 4009 | pcie_flr(pdev); |
| 4010 | |
| 4011 | /* |
| 4012 | * The device must recapture its Bus and Device Numbers after FLR |
| 4013 | * in order generate Completions. Issue a config write to let the |
| 4014 | * device capture this information. |
| 4015 | */ |
| 4016 | pci_write_config_word(pdev, PCI_VENDOR_ID, 0); |
| 4017 | |
| 4018 | /* Firmware clears HINIC_VF_FLR_PROC_BIT when reset is complete */ |
| 4019 | timeout = jiffies + msecs_to_jiffies(HINIC_OPERATION_TIMEOUT); |
| 4020 | do { |
| 4021 | val = ioread32be(bar + HINIC_VF_OP); |
| 4022 | if (!(val & HINIC_VF_FLR_PROC_BIT)) |
| 4023 | goto reset_complete; |
| 4024 | msleep(20); |
| 4025 | } while (time_before(jiffies, timeout)); |
| 4026 | |
| 4027 | val = ioread32be(bar + HINIC_VF_OP); |
| 4028 | if (!(val & HINIC_VF_FLR_PROC_BIT)) |
| 4029 | goto reset_complete; |
| 4030 | |
| 4031 | pci_warn(pdev, "Reset dev timeout, FLR ack reg: %#010x\n", val); |
| 4032 | |
| 4033 | reset_complete: |
| 4034 | pci_iounmap(pdev, bar); |
| 4035 | |
| 4036 | return 0; |
| 4037 | } |
| 4038 | |
Rafael J. Wysocki | 5b889bf | 2009-12-31 19:06:35 +0100 | [diff] [blame] | 4039 | static const struct pci_dev_reset_methods pci_dev_reset_methods[] = { |
Dexuan Cui | c763e7b | 2009-12-07 13:03:23 +0800 | [diff] [blame] | 4040 | { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF, |
| 4041 | reset_intel_82599_sfp_virtfn }, |
Xudong Hao | df558de | 2012-04-27 09:16:46 -0600 | [diff] [blame] | 4042 | { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA, |
| 4043 | reset_ivb_igd }, |
| 4044 | { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA, |
| 4045 | reset_ivb_igd }, |
Alex Williamson | ffb0863 | 2018-08-09 15:18:33 -0500 | [diff] [blame] | 4046 | { PCI_VENDOR_ID_SAMSUNG, 0xa804, nvme_disable_and_flr }, |
Alex Williamson | 51ba094 | 2018-08-09 14:04:31 -0600 | [diff] [blame] | 4047 | { PCI_VENDOR_ID_INTEL, 0x0953, delay_250ms_after_flr }, |
Raphael Norwitz | 0349a07 | 2021-04-08 19:05:27 +0000 | [diff] [blame] | 4048 | { PCI_VENDOR_ID_INTEL, 0x0a54, delay_250ms_after_flr }, |
Casey Leedom | 2c6217e | 2013-08-06 15:48:37 +0530 | [diff] [blame] | 4049 | { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID, |
| 4050 | reset_chelsio_generic_dev }, |
Chiqijun | ce00322 | 2021-05-24 17:44:07 -0500 | [diff] [blame] | 4051 | { PCI_VENDOR_ID_HUAWEI, PCI_DEVICE_ID_HINIC_VF, |
| 4052 | reset_hinic_vf_dev }, |
Dexuan Cui | b9c3b26 | 2009-12-07 13:03:21 +0800 | [diff] [blame] | 4053 | { 0 } |
| 4054 | }; |
Rafael J. Wysocki | 5b889bf | 2009-12-31 19:06:35 +0100 | [diff] [blame] | 4055 | |
Xudong Hao | df558de | 2012-04-27 09:16:46 -0600 | [diff] [blame] | 4056 | /* |
| 4057 | * These device-specific reset methods are here rather than in a driver |
| 4058 | * because when a host assigns a device to a guest VM, the host may need |
| 4059 | * to reset the device but probably doesn't have a driver for it. |
| 4060 | */ |
Amey Narkhede | 9bdc81c | 2021-08-17 23:35:00 +0530 | [diff] [blame] | 4061 | int pci_dev_specific_reset(struct pci_dev *dev, bool probe) |
Rafael J. Wysocki | 5b889bf | 2009-12-31 19:06:35 +0100 | [diff] [blame] | 4062 | { |
Linus Torvalds | df9d1e8 | 2009-12-31 16:44:43 -0800 | [diff] [blame] | 4063 | const struct pci_dev_reset_methods *i; |
Rafael J. Wysocki | 5b889bf | 2009-12-31 19:06:35 +0100 | [diff] [blame] | 4064 | |
| 4065 | for (i = pci_dev_reset_methods; i->reset; i++) { |
| 4066 | if ((i->vendor == dev->vendor || |
| 4067 | i->vendor == (u16)PCI_ANY_ID) && |
| 4068 | (i->device == dev->device || |
| 4069 | i->device == (u16)PCI_ANY_ID)) |
| 4070 | return i->reset(dev, probe); |
| 4071 | } |
| 4072 | |
| 4073 | return -ENOTTY; |
| 4074 | } |
Alex Williamson | 12ea6ca | 2012-06-11 05:26:55 +0000 | [diff] [blame] | 4075 | |
Alex Williamson | ec637fb | 2014-05-22 17:07:49 -0600 | [diff] [blame] | 4076 | static void quirk_dma_func0_alias(struct pci_dev *dev) |
| 4077 | { |
Bjorn Helgaas | f0af959 | 2016-02-24 13:43:45 -0600 | [diff] [blame] | 4078 | if (PCI_FUNC(dev->devfn) != 0) |
James Sewart | 0929854 | 2019-12-10 16:07:30 -0600 | [diff] [blame] | 4079 | pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0), 1); |
Alex Williamson | ec637fb | 2014-05-22 17:07:49 -0600 | [diff] [blame] | 4080 | } |
| 4081 | |
| 4082 | /* |
| 4083 | * https://bugzilla.redhat.com/show_bug.cgi?id=605888 |
| 4084 | * |
| 4085 | * Some Ricoh devices use function 0 as the PCIe requester ID for DMA. |
| 4086 | */ |
| 4087 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias); |
| 4088 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias); |
| 4089 | |
Alex Williamson | cc346a4 | 2014-05-28 14:54:00 -0600 | [diff] [blame] | 4090 | static void quirk_dma_func1_alias(struct pci_dev *dev) |
| 4091 | { |
Bjorn Helgaas | f0af959 | 2016-02-24 13:43:45 -0600 | [diff] [blame] | 4092 | if (PCI_FUNC(dev->devfn) != 1) |
James Sewart | 0929854 | 2019-12-10 16:07:30 -0600 | [diff] [blame] | 4093 | pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1), 1); |
Alex Williamson | cc346a4 | 2014-05-28 14:54:00 -0600 | [diff] [blame] | 4094 | } |
| 4095 | |
| 4096 | /* |
| 4097 | * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some |
| 4098 | * SKUs function 1 is present and is a legacy IDE controller, in other |
| 4099 | * SKUs this function is not present, making this a ghost requester. |
| 4100 | * https://bugzilla.kernel.org/show_bug.cgi?id=42679 |
| 4101 | */ |
Sakari Ailus | 247de69 | 2015-05-22 00:03:38 +0300 | [diff] [blame] | 4102 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120, |
| 4103 | quirk_dma_func1_alias); |
Alex Williamson | cc346a4 | 2014-05-28 14:54:00 -0600 | [diff] [blame] | 4104 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123, |
| 4105 | quirk_dma_func1_alias); |
Yifeng Li | e445375 | 2021-12-02 06:35:21 +0000 | [diff] [blame] | 4106 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c136 */ |
| 4107 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9125, |
| 4108 | quirk_dma_func1_alias); |
Alex Williamson | aa00820 | 2018-01-16 10:05:26 -0700 | [diff] [blame] | 4109 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128, |
| 4110 | quirk_dma_func1_alias); |
Alex Williamson | cc346a4 | 2014-05-28 14:54:00 -0600 | [diff] [blame] | 4111 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */ |
| 4112 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130, |
| 4113 | quirk_dma_func1_alias); |
Andre Przywara | 9cde402 | 2019-04-05 16:20:47 +0100 | [diff] [blame] | 4114 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9170, |
| 4115 | quirk_dma_func1_alias); |
Alex Williamson | cc346a4 | 2014-05-28 14:54:00 -0600 | [diff] [blame] | 4116 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */ |
| 4117 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172, |
| 4118 | quirk_dma_func1_alias); |
| 4119 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */ |
| 4120 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a, |
| 4121 | quirk_dma_func1_alias); |
Aaron Sierra | 00456b3 | 2016-05-18 09:04:19 -0500 | [diff] [blame] | 4122 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */ |
| 4123 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182, |
| 4124 | quirk_dma_func1_alias); |
Bjorn Helgaas | 7695e73 | 2018-08-13 14:30:41 -0500 | [diff] [blame] | 4125 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c134 */ |
| 4126 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9183, |
| 4127 | quirk_dma_func1_alias); |
Alex Williamson | cc346a4 | 2014-05-28 14:54:00 -0600 | [diff] [blame] | 4128 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */ |
| 4129 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0, |
| 4130 | quirk_dma_func1_alias); |
Bjorn Helgaas | 0599837 | 2020-11-10 16:00:57 -0600 | [diff] [blame] | 4131 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c135 */ |
| 4132 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9215, |
| 4133 | quirk_dma_func1_alias); |
Thomas Vincent-Cross | 832e4e1f | 2018-02-27 20:20:36 +1100 | [diff] [blame] | 4134 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */ |
| 4135 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220, |
| 4136 | quirk_dma_func1_alias); |
Alex Williamson | cc346a4 | 2014-05-28 14:54:00 -0600 | [diff] [blame] | 4137 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */ |
| 4138 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230, |
| 4139 | quirk_dma_func1_alias); |
Jérôme Carretero | c2e0fb9 | 2014-06-03 15:41:56 -0400 | [diff] [blame] | 4140 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642, |
| 4141 | quirk_dma_func1_alias); |
Hans de Goede | 1903be8 | 2018-03-02 11:36:33 +0100 | [diff] [blame] | 4142 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645, |
| 4143 | quirk_dma_func1_alias); |
Alex Williamson | cc346a4 | 2014-05-28 14:54:00 -0600 | [diff] [blame] | 4144 | /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */ |
| 4145 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON, |
| 4146 | PCI_DEVICE_ID_JMICRON_JMB388_ESD, |
| 4147 | quirk_dma_func1_alias); |
Tim Sander | 8b9b963 | 2016-01-19 14:32:29 -0600 | [diff] [blame] | 4148 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */ |
| 4149 | DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */ |
| 4150 | 0x0122, /* Plextor M6E (Marvell 88SS9183)*/ |
| 4151 | quirk_dma_func1_alias); |
Alex Williamson | cc346a4 | 2014-05-28 14:54:00 -0600 | [diff] [blame] | 4152 | |
Alex Williamson | ebdb51e | 2014-05-22 17:08:07 -0600 | [diff] [blame] | 4153 | /* |
Alex Williamson | d3d2ab4 | 2015-01-13 11:26:50 -0700 | [diff] [blame] | 4154 | * Some devices DMA with the wrong devfn, not just the wrong function. |
| 4155 | * quirk_fixed_dma_alias() uses this table to create fixed aliases, where |
| 4156 | * the alias is "fixed" and independent of the device devfn. |
| 4157 | * |
| 4158 | * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O |
| 4159 | * processor. To software, this appears as a PCIe-to-PCI/X bridge with a |
| 4160 | * single device on the secondary bus. In reality, the single exposed |
| 4161 | * device at 0e.0 is the Address Translation Unit (ATU) of the controller |
| 4162 | * that provides a bridge to the internal bus of the I/O processor. The |
| 4163 | * controller supports private devices, which can be hidden from PCI config |
| 4164 | * space. In the case of the Adaptec 3405, a private device at 01.0 |
| 4165 | * appears to be the DMA engine, which therefore needs to become a DMA |
| 4166 | * alias for the device. |
| 4167 | */ |
| 4168 | static const struct pci_device_id fixed_dma_alias_tbl[] = { |
| 4169 | { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285, |
| 4170 | PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */ |
| 4171 | .driver_data = PCI_DEVFN(1, 0) }, |
Alex Williamson | db83f87 | 2016-07-18 08:32:45 -0600 | [diff] [blame] | 4172 | { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285, |
| 4173 | PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */ |
| 4174 | .driver_data = PCI_DEVFN(1, 0) }, |
Alex Williamson | d3d2ab4 | 2015-01-13 11:26:50 -0700 | [diff] [blame] | 4175 | { 0 } |
| 4176 | }; |
| 4177 | |
| 4178 | static void quirk_fixed_dma_alias(struct pci_dev *dev) |
| 4179 | { |
| 4180 | const struct pci_device_id *id; |
| 4181 | |
| 4182 | id = pci_match_id(fixed_dma_alias_tbl, dev); |
Bjorn Helgaas | 48c8308 | 2016-02-24 13:43:54 -0600 | [diff] [blame] | 4183 | if (id) |
James Sewart | 0929854 | 2019-12-10 16:07:30 -0600 | [diff] [blame] | 4184 | pci_add_dma_alias(dev, id->driver_data, 1); |
Alex Williamson | d3d2ab4 | 2015-01-13 11:26:50 -0700 | [diff] [blame] | 4185 | } |
Alex Williamson | d3d2ab4 | 2015-01-13 11:26:50 -0700 | [diff] [blame] | 4186 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias); |
| 4187 | |
| 4188 | /* |
Alex Williamson | ebdb51e | 2014-05-22 17:08:07 -0600 | [diff] [blame] | 4189 | * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in |
| 4190 | * using the wrong DMA alias for the device. Some of these devices can be |
| 4191 | * used as either forward or reverse bridges, so we need to test whether the |
| 4192 | * device is operating in the correct mode. We could probably apply this |
| 4193 | * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test |
| 4194 | * is for a non-root, non-PCIe bridge where the upstream device is PCIe and |
| 4195 | * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge. |
| 4196 | */ |
| 4197 | static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev) |
| 4198 | { |
| 4199 | if (!pci_is_root_bus(pdev->bus) && |
| 4200 | pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE && |
| 4201 | !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) && |
| 4202 | pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE) |
| 4203 | pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS; |
| 4204 | } |
| 4205 | /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */ |
| 4206 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080, |
| 4207 | quirk_use_pcie_bridge_dma_alias); |
| 4208 | /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */ |
| 4209 | DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias); |
Alex Williamson | 98ca50d | 2014-06-09 12:43:25 -0600 | [diff] [blame] | 4210 | /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */ |
| 4211 | DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias); |
Jarod Wilson | fce5d57 | 2017-04-12 12:33:04 -0500 | [diff] [blame] | 4212 | /* ITE 8893 has the same problem as the 8892 */ |
| 4213 | DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias); |
Alex Williamson | 8ab4abb | 2014-07-05 15:26:52 -0600 | [diff] [blame] | 4214 | /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */ |
| 4215 | DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias); |
Alex Williamson | ebdb51e | 2014-05-22 17:08:07 -0600 | [diff] [blame] | 4216 | |
Alex Williamson | 15b100d | 2013-06-27 16:40:00 -0600 | [diff] [blame] | 4217 | /* |
Jacek Lawrynowicz | b1a928c | 2016-03-03 15:53:20 +0100 | [diff] [blame] | 4218 | * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to |
| 4219 | * be added as aliases to the DMA device in order to allow buffer access |
| 4220 | * when IOMMU is enabled. Following devfns have to match RIT-LUT table |
| 4221 | * programmed in the EEPROM. |
| 4222 | */ |
| 4223 | static void quirk_mic_x200_dma_alias(struct pci_dev *pdev) |
| 4224 | { |
James Sewart | 0929854 | 2019-12-10 16:07:30 -0600 | [diff] [blame] | 4225 | pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0), 1); |
| 4226 | pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0), 1); |
| 4227 | pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3), 1); |
Jacek Lawrynowicz | b1a928c | 2016-03-03 15:53:20 +0100 | [diff] [blame] | 4228 | } |
| 4229 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias); |
| 4230 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias); |
| 4231 | |
| 4232 | /* |
Slawomir Pawlowski | 56b4cd4 | 2019-09-17 09:20:48 +0000 | [diff] [blame] | 4233 | * Intel Visual Compute Accelerator (VCA) is a family of PCIe add-in devices |
| 4234 | * exposing computational units via Non Transparent Bridges (NTB, PEX 87xx). |
| 4235 | * |
| 4236 | * Similarly to MIC x200, we need to add DMA aliases to allow buffer access |
| 4237 | * when IOMMU is enabled. These aliases allow computational unit access to |
| 4238 | * host memory. These aliases mark the whole VCA device as one IOMMU |
| 4239 | * group. |
| 4240 | * |
| 4241 | * All possible slot numbers (0x20) are used, since we are unable to tell |
| 4242 | * what slot is used on other side. This quirk is intended for both host |
| 4243 | * and computational unit sides. The VCA devices have up to five functions |
| 4244 | * (four for DMA channels and one additional). |
| 4245 | */ |
| 4246 | static void quirk_pex_vca_alias(struct pci_dev *pdev) |
| 4247 | { |
| 4248 | const unsigned int num_pci_slots = 0x20; |
| 4249 | unsigned int slot; |
| 4250 | |
James Sewart | 0929854 | 2019-12-10 16:07:30 -0600 | [diff] [blame] | 4251 | for (slot = 0; slot < num_pci_slots; slot++) |
| 4252 | pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x0), 5); |
Slawomir Pawlowski | 56b4cd4 | 2019-09-17 09:20:48 +0000 | [diff] [blame] | 4253 | } |
| 4254 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2954, quirk_pex_vca_alias); |
| 4255 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2955, quirk_pex_vca_alias); |
| 4256 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2956, quirk_pex_vca_alias); |
| 4257 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2958, quirk_pex_vca_alias); |
| 4258 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2959, quirk_pex_vca_alias); |
| 4259 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x295A, quirk_pex_vca_alias); |
| 4260 | |
| 4261 | /* |
Jayachandran C | 45a2329 | 2017-04-13 20:30:45 +0000 | [diff] [blame] | 4262 | * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are |
| 4263 | * associated not at the root bus, but at a bridge below. This quirk avoids |
| 4264 | * generating invalid DMA aliases. |
| 4265 | */ |
| 4266 | static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev) |
| 4267 | { |
| 4268 | pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT; |
| 4269 | } |
| 4270 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000, |
| 4271 | quirk_bridge_cavm_thrx2_pcie_root); |
| 4272 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084, |
| 4273 | quirk_bridge_cavm_thrx2_pcie_root); |
| 4274 | |
| 4275 | /* |
Krzysztof =?utf-8?Q?Ha=C5=82asa?= | 3657ceb | 2015-06-19 10:00:15 +0200 | [diff] [blame] | 4276 | * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero) |
| 4277 | * class code. Fix it. |
| 4278 | */ |
| 4279 | static void quirk_tw686x_class(struct pci_dev *pdev) |
| 4280 | { |
| 4281 | u32 class = pdev->class; |
| 4282 | |
| 4283 | /* Use "Multimedia controller" class */ |
| 4284 | pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 4285 | pci_info(pdev, "TW686x PCI class overridden (%#08x -> %#08x)\n", |
Krzysztof =?utf-8?Q?Ha=C5=82asa?= | 3657ceb | 2015-06-19 10:00:15 +0200 | [diff] [blame] | 4286 | class, pdev->class); |
| 4287 | } |
Bjorn Helgaas | 2b4aed1 | 2015-06-19 16:20:58 -0500 | [diff] [blame] | 4288 | DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8, |
Krzysztof =?utf-8?Q?Ha=C5=82asa?= | 3657ceb | 2015-06-19 10:00:15 +0200 | [diff] [blame] | 4289 | quirk_tw686x_class); |
Bjorn Helgaas | 2b4aed1 | 2015-06-19 16:20:58 -0500 | [diff] [blame] | 4290 | DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8, |
Krzysztof =?utf-8?Q?Ha=C5=82asa?= | 3657ceb | 2015-06-19 10:00:15 +0200 | [diff] [blame] | 4291 | quirk_tw686x_class); |
Bjorn Helgaas | 2b4aed1 | 2015-06-19 16:20:58 -0500 | [diff] [blame] | 4292 | DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8, |
Krzysztof =?utf-8?Q?Ha=C5=82asa?= | 3657ceb | 2015-06-19 10:00:15 +0200 | [diff] [blame] | 4293 | quirk_tw686x_class); |
Bjorn Helgaas | 2b4aed1 | 2015-06-19 16:20:58 -0500 | [diff] [blame] | 4294 | DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8, |
Krzysztof =?utf-8?Q?Ha=C5=82asa?= | 3657ceb | 2015-06-19 10:00:15 +0200 | [diff] [blame] | 4295 | quirk_tw686x_class); |
| 4296 | |
| 4297 | /* |
dingtianhong | a99b646 | 2017-08-15 11:23:23 +0800 | [diff] [blame] | 4298 | * Some devices have problems with Transaction Layer Packets with the Relaxed |
| 4299 | * Ordering Attribute set. Such devices should mark themselves and other |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 4300 | * device drivers should check before sending TLPs with RO set. |
dingtianhong | a99b646 | 2017-08-15 11:23:23 +0800 | [diff] [blame] | 4301 | */ |
| 4302 | static void quirk_relaxedordering_disable(struct pci_dev *dev) |
| 4303 | { |
| 4304 | dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 4305 | pci_info(dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n"); |
dingtianhong | a99b646 | 2017-08-15 11:23:23 +0800 | [diff] [blame] | 4306 | } |
| 4307 | |
| 4308 | /* |
dingtianhong | 87e09cd | 2017-08-15 11:23:24 +0800 | [diff] [blame] | 4309 | * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 4310 | * Complex have a Flow Control Credit issue which can cause performance |
dingtianhong | 87e09cd | 2017-08-15 11:23:24 +0800 | [diff] [blame] | 4311 | * problems with Upstream Transaction Layer Packets with Relaxed Ordering set. |
| 4312 | */ |
| 4313 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8, |
| 4314 | quirk_relaxedordering_disable); |
| 4315 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8, |
| 4316 | quirk_relaxedordering_disable); |
| 4317 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8, |
| 4318 | quirk_relaxedordering_disable); |
| 4319 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8, |
| 4320 | quirk_relaxedordering_disable); |
| 4321 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8, |
| 4322 | quirk_relaxedordering_disable); |
| 4323 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8, |
| 4324 | quirk_relaxedordering_disable); |
| 4325 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8, |
| 4326 | quirk_relaxedordering_disable); |
| 4327 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8, |
| 4328 | quirk_relaxedordering_disable); |
| 4329 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8, |
| 4330 | quirk_relaxedordering_disable); |
| 4331 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8, |
| 4332 | quirk_relaxedordering_disable); |
| 4333 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8, |
| 4334 | quirk_relaxedordering_disable); |
| 4335 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8, |
| 4336 | quirk_relaxedordering_disable); |
| 4337 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8, |
| 4338 | quirk_relaxedordering_disable); |
| 4339 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8, |
| 4340 | quirk_relaxedordering_disable); |
| 4341 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8, |
| 4342 | quirk_relaxedordering_disable); |
| 4343 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8, |
| 4344 | quirk_relaxedordering_disable); |
| 4345 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8, |
| 4346 | quirk_relaxedordering_disable); |
| 4347 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8, |
| 4348 | quirk_relaxedordering_disable); |
| 4349 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8, |
| 4350 | quirk_relaxedordering_disable); |
| 4351 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8, |
| 4352 | quirk_relaxedordering_disable); |
| 4353 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8, |
| 4354 | quirk_relaxedordering_disable); |
| 4355 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8, |
| 4356 | quirk_relaxedordering_disable); |
| 4357 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8, |
| 4358 | quirk_relaxedordering_disable); |
| 4359 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8, |
| 4360 | quirk_relaxedordering_disable); |
| 4361 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8, |
| 4362 | quirk_relaxedordering_disable); |
| 4363 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8, |
| 4364 | quirk_relaxedordering_disable); |
| 4365 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8, |
| 4366 | quirk_relaxedordering_disable); |
| 4367 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8, |
| 4368 | quirk_relaxedordering_disable); |
| 4369 | |
| 4370 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 4371 | * The AMD ARM A1100 (aka "SEATTLE") SoC has a bug in its PCIe Root Complex |
dingtianhong | 077fa19 | 2017-08-15 11:23:25 +0800 | [diff] [blame] | 4372 | * where Upstream Transaction Layer Packets with the Relaxed Ordering |
| 4373 | * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering |
| 4374 | * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules |
| 4375 | * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0 |
| 4376 | * November 10, 2010). As a result, on this platform we can't use Relaxed |
| 4377 | * Ordering for Upstream TLPs. |
| 4378 | */ |
| 4379 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8, |
| 4380 | quirk_relaxedordering_disable); |
| 4381 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8, |
| 4382 | quirk_relaxedordering_disable); |
| 4383 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8, |
| 4384 | quirk_relaxedordering_disable); |
| 4385 | |
| 4386 | /* |
Hariprasad Shenai | c56d445 | 2015-10-18 19:55:04 +0530 | [diff] [blame] | 4387 | * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same |
| 4388 | * values for the Attribute as were supplied in the header of the |
| 4389 | * corresponding Request, except as explicitly allowed when IDO is used." |
| 4390 | * |
| 4391 | * If a non-compliant device generates a completion with a different |
| 4392 | * attribute than the request, the receiver may accept it (which itself |
| 4393 | * seems non-compliant based on sec 2.3.2), or it may handle it as a |
| 4394 | * Malformed TLP or an Unexpected Completion, which will probably lead to a |
| 4395 | * device access timeout. |
| 4396 | * |
| 4397 | * If the non-compliant device generates completions with zero attributes |
| 4398 | * (instead of copying the attributes from the request), we can work around |
| 4399 | * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in |
| 4400 | * upstream devices so they always generate requests with zero attributes. |
| 4401 | * |
| 4402 | * This affects other devices under the same Root Port, but since these |
| 4403 | * attributes are performance hints, there should be no functional problem. |
| 4404 | * |
| 4405 | * Note that Configuration Space accesses are never supposed to have TLP |
| 4406 | * Attributes, so we're safe waiting till after any Configuration Space |
| 4407 | * accesses to do the Root Port fixup. |
| 4408 | */ |
| 4409 | static void quirk_disable_root_port_attributes(struct pci_dev *pdev) |
| 4410 | { |
Yicong Yang | 6ae72bf | 2020-05-09 18:19:28 +0800 | [diff] [blame] | 4411 | struct pci_dev *root_port = pcie_find_root_port(pdev); |
Hariprasad Shenai | c56d445 | 2015-10-18 19:55:04 +0530 | [diff] [blame] | 4412 | |
| 4413 | if (!root_port) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 4414 | pci_warn(pdev, "PCIe Completion erratum may cause device errors\n"); |
Hariprasad Shenai | c56d445 | 2015-10-18 19:55:04 +0530 | [diff] [blame] | 4415 | return; |
| 4416 | } |
| 4417 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 4418 | pci_info(root_port, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n", |
Hariprasad Shenai | c56d445 | 2015-10-18 19:55:04 +0530 | [diff] [blame] | 4419 | dev_name(&pdev->dev)); |
| 4420 | pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL, |
| 4421 | PCI_EXP_DEVCTL_RELAX_EN | |
| 4422 | PCI_EXP_DEVCTL_NOSNOOP_EN, 0); |
| 4423 | } |
| 4424 | |
| 4425 | /* |
| 4426 | * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the |
| 4427 | * Completion it generates. |
| 4428 | */ |
| 4429 | static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev) |
| 4430 | { |
| 4431 | /* |
| 4432 | * This mask/compare operation selects for Physical Function 4 on a |
| 4433 | * T5. We only need to fix up the Root Port once for any of the |
| 4434 | * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 4435 | * 0x54xx so we use that one. |
Hariprasad Shenai | c56d445 | 2015-10-18 19:55:04 +0530 | [diff] [blame] | 4436 | */ |
| 4437 | if ((pdev->device & 0xff00) == 0x5400) |
| 4438 | quirk_disable_root_port_attributes(pdev); |
| 4439 | } |
| 4440 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID, |
| 4441 | quirk_chelsio_T5_disable_root_port_attributes); |
| 4442 | |
| 4443 | /* |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame] | 4444 | * pci_acs_ctrl_enabled - compare desired ACS controls with those provided |
| 4445 | * by a device |
| 4446 | * @acs_ctrl_req: Bitmask of desired ACS controls |
| 4447 | * @acs_ctrl_ena: Bitmask of ACS controls enabled or provided implicitly by |
| 4448 | * the hardware design |
| 4449 | * |
| 4450 | * Return 1 if all ACS controls in the @acs_ctrl_req bitmask are included |
| 4451 | * in @acs_ctrl_ena, i.e., the device provides all the access controls the |
| 4452 | * caller desires. Return 0 otherwise. |
| 4453 | */ |
| 4454 | static int pci_acs_ctrl_enabled(u16 acs_ctrl_req, u16 acs_ctrl_ena) |
| 4455 | { |
| 4456 | if ((acs_ctrl_req & acs_ctrl_ena) == acs_ctrl_req) |
| 4457 | return 1; |
| 4458 | return 0; |
| 4459 | } |
| 4460 | |
| 4461 | /* |
Alex Williamson | 15b100d | 2013-06-27 16:40:00 -0600 | [diff] [blame] | 4462 | * AMD has indicated that the devices below do not support peer-to-peer |
| 4463 | * in any system where they are found in the southbridge with an AMD |
| 4464 | * IOMMU in the system. Multifunction devices that do not support |
| 4465 | * peer-to-peer between functions can claim to support a subset of ACS. |
| 4466 | * Such devices effectively enable request redirect (RR) and completion |
| 4467 | * redirect (CR) since all transactions are redirected to the upstream |
| 4468 | * root complex. |
| 4469 | * |
Bjorn Helgaas | 16bbbc8 | 2020-06-30 12:41:39 -0500 | [diff] [blame] | 4470 | * https://lore.kernel.org/r/201207111426.q6BEQTbh002928@mail.maya.org/ |
| 4471 | * https://lore.kernel.org/r/20120711165854.GM25282@amd.com/ |
| 4472 | * https://lore.kernel.org/r/20121005130857.GX4009@amd.com/ |
Alex Williamson | 15b100d | 2013-06-27 16:40:00 -0600 | [diff] [blame] | 4473 | * |
| 4474 | * 1002:4385 SBx00 SMBus Controller |
| 4475 | * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller |
| 4476 | * 1002:4383 SBx00 Azalia (Intel HDA) |
| 4477 | * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller |
| 4478 | * 1002:4384 SBx00 PCI to PCI Bridge |
| 4479 | * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller |
Marti Raudsepp | 3587e62 | 2014-10-02 08:50:31 -0600 | [diff] [blame] | 4480 | * |
| 4481 | * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15 |
| 4482 | * |
| 4483 | * 1022:780f [AMD] FCH PCI Bridge |
| 4484 | * 1022:7809 [AMD] FCH USB OHCI Controller |
Alex Williamson | 15b100d | 2013-06-27 16:40:00 -0600 | [diff] [blame] | 4485 | */ |
| 4486 | static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags) |
| 4487 | { |
| 4488 | #ifdef CONFIG_ACPI |
| 4489 | struct acpi_table_header *header = NULL; |
| 4490 | acpi_status status; |
| 4491 | |
| 4492 | /* Targeting multifunction devices on the SB (appears on root bus) */ |
| 4493 | if (!dev->multifunction || !pci_is_root_bus(dev->bus)) |
| 4494 | return -ENODEV; |
| 4495 | |
| 4496 | /* The IVRS table describes the AMD IOMMU */ |
| 4497 | status = acpi_get_table("IVRS", 0, &header); |
| 4498 | if (ACPI_FAILURE(status)) |
| 4499 | return -ENODEV; |
| 4500 | |
Hanjun Guo | 090688f | 2020-07-22 17:44:28 +0800 | [diff] [blame] | 4501 | acpi_put_table(header); |
| 4502 | |
Alex Williamson | 15b100d | 2013-06-27 16:40:00 -0600 | [diff] [blame] | 4503 | /* Filter out flags not applicable to multifunction */ |
| 4504 | acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT); |
| 4505 | |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame] | 4506 | return pci_acs_ctrl_enabled(acs_flags, PCI_ACS_RR | PCI_ACS_CR); |
Alex Williamson | 15b100d | 2013-06-27 16:40:00 -0600 | [diff] [blame] | 4507 | #else |
| 4508 | return -ENODEV; |
| 4509 | #endif |
| 4510 | } |
| 4511 | |
Vadim Lomovtsev | f2ddaf8 | 2017-10-17 05:47:39 -0700 | [diff] [blame] | 4512 | static bool pci_quirk_cavium_acs_match(struct pci_dev *dev) |
| 4513 | { |
George Cherian | f338bb9 | 2019-11-11 02:43:03 +0000 | [diff] [blame] | 4514 | if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) |
| 4515 | return false; |
| 4516 | |
| 4517 | switch (dev->device) { |
Vadim Lomovtsev | f2ddaf8 | 2017-10-17 05:47:39 -0700 | [diff] [blame] | 4518 | /* |
George Cherian | f338bb9 | 2019-11-11 02:43:03 +0000 | [diff] [blame] | 4519 | * Effectively selects all downstream ports for whole ThunderX1 |
| 4520 | * (which represents 8 SoCs). |
Vadim Lomovtsev | f2ddaf8 | 2017-10-17 05:47:39 -0700 | [diff] [blame] | 4521 | */ |
George Cherian | f338bb9 | 2019-11-11 02:43:03 +0000 | [diff] [blame] | 4522 | case 0xa000 ... 0xa7ff: /* ThunderX1 */ |
| 4523 | case 0xaf84: /* ThunderX2 */ |
| 4524 | case 0xb884: /* ThunderX3 */ |
| 4525 | return true; |
| 4526 | default: |
| 4527 | return false; |
| 4528 | } |
Vadim Lomovtsev | f2ddaf8 | 2017-10-17 05:47:39 -0700 | [diff] [blame] | 4529 | } |
| 4530 | |
Manish Jaggi | b404bcf | 2016-01-30 01:33:58 +0530 | [diff] [blame] | 4531 | static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags) |
| 4532 | { |
Bjorn Helgaas | c8de8ed | 2019-09-05 17:54:42 -0500 | [diff] [blame] | 4533 | if (!pci_quirk_cavium_acs_match(dev)) |
| 4534 | return -ENOTTY; |
| 4535 | |
Manish Jaggi | b404bcf | 2016-01-30 01:33:58 +0530 | [diff] [blame] | 4536 | /* |
Bjorn Helgaas | c8de8ed | 2019-09-05 17:54:42 -0500 | [diff] [blame] | 4537 | * Cavium Root Ports don't advertise an ACS capability. However, |
Vadim Lomovtsev | 7f34267 | 2017-10-17 05:47:38 -0700 | [diff] [blame] | 4538 | * the RTL internally implements similar protection as if ACS had |
Bjorn Helgaas | c8de8ed | 2019-09-05 17:54:42 -0500 | [diff] [blame] | 4539 | * Source Validation, Request Redirection, Completion Redirection, |
Vadim Lomovtsev | 7f34267 | 2017-10-17 05:47:38 -0700 | [diff] [blame] | 4540 | * and Upstream Forwarding features enabled. Assert that the |
| 4541 | * hardware implements and enables equivalent ACS functionality for |
| 4542 | * these flags. |
Manish Jaggi | b404bcf | 2016-01-30 01:33:58 +0530 | [diff] [blame] | 4543 | */ |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame] | 4544 | return pci_acs_ctrl_enabled(acs_flags, |
| 4545 | PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); |
Manish Jaggi | b404bcf | 2016-01-30 01:33:58 +0530 | [diff] [blame] | 4546 | } |
| 4547 | |
Feng Kan | a0418aa | 2017-08-10 16:06:33 -0500 | [diff] [blame] | 4548 | static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags) |
| 4549 | { |
| 4550 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 4551 | * X-Gene Root Ports matching this quirk do not allow peer-to-peer |
Feng Kan | a0418aa | 2017-08-10 16:06:33 -0500 | [diff] [blame] | 4552 | * transactions with others, allowing masking out these bits as if they |
| 4553 | * were unimplemented in the ACS capability. |
| 4554 | */ |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame] | 4555 | return pci_acs_ctrl_enabled(acs_flags, |
| 4556 | PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); |
Feng Kan | a0418aa | 2017-08-10 16:06:33 -0500 | [diff] [blame] | 4557 | } |
| 4558 | |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4559 | /* |
Raymond Pang | 299bd04 | 2020-03-27 17:11:48 +0800 | [diff] [blame] | 4560 | * Many Zhaoxin Root Ports and Switch Downstream Ports have no ACS capability. |
| 4561 | * But the implementation could block peer-to-peer transactions between them |
| 4562 | * and provide ACS-like functionality. |
| 4563 | */ |
| 4564 | static int pci_quirk_zhaoxin_pcie_ports_acs(struct pci_dev *dev, u16 acs_flags) |
| 4565 | { |
| 4566 | if (!pci_is_pcie(dev) || |
| 4567 | ((pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) && |
| 4568 | (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM))) |
| 4569 | return -ENOTTY; |
| 4570 | |
| 4571 | switch (dev->device) { |
| 4572 | case 0x0710 ... 0x071e: |
| 4573 | case 0x0721: |
| 4574 | case 0x0723 ... 0x0732: |
| 4575 | return pci_acs_ctrl_enabled(acs_flags, |
| 4576 | PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); |
| 4577 | } |
| 4578 | |
| 4579 | return false; |
| 4580 | } |
| 4581 | |
| 4582 | /* |
Bjorn Helgaas | c8de8ed | 2019-09-05 17:54:42 -0500 | [diff] [blame] | 4583 | * Many Intel PCH Root Ports do provide ACS-like features to disable peer |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4584 | * transactions and validate bus numbers in requests, but do not provide an |
| 4585 | * actual PCIe ACS capability. This is the list of device IDs known to fall |
| 4586 | * into that category as provided by Intel in Red Hat bugzilla 1037684. |
| 4587 | */ |
| 4588 | static const u16 pci_quirk_intel_pch_acs_ids[] = { |
| 4589 | /* Ibexpeak PCH */ |
| 4590 | 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49, |
| 4591 | 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51, |
| 4592 | /* Cougarpoint PCH */ |
| 4593 | 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17, |
| 4594 | 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f, |
| 4595 | /* Pantherpoint PCH */ |
| 4596 | 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17, |
| 4597 | 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f, |
| 4598 | /* Lynxpoint-H PCH */ |
| 4599 | 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17, |
| 4600 | 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f, |
| 4601 | /* Lynxpoint-LP PCH */ |
| 4602 | 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17, |
| 4603 | 0x9c18, 0x9c19, 0x9c1a, 0x9c1b, |
| 4604 | /* Wildcat PCH */ |
| 4605 | 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97, |
| 4606 | 0x9c98, 0x9c99, 0x9c9a, 0x9c9b, |
Alex Williamson | 1a30fd0 | 2014-03-31 12:21:38 -0600 | [diff] [blame] | 4607 | /* Patsburg (X79) PCH */ |
| 4608 | 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e, |
Alex Williamson | 78e8835 | 2015-01-22 11:15:43 -0700 | [diff] [blame] | 4609 | /* Wellsburg (X99) PCH */ |
| 4610 | 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17, |
| 4611 | 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e, |
Alex Williamson | dca230d | 2015-05-01 13:20:13 -0600 | [diff] [blame] | 4612 | /* Lynx Point (9 series) PCH */ |
| 4613 | 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e, |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4614 | }; |
| 4615 | |
| 4616 | static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev) |
| 4617 | { |
| 4618 | int i; |
| 4619 | |
| 4620 | /* Filter out a few obvious non-matches first */ |
| 4621 | if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) |
| 4622 | return false; |
| 4623 | |
| 4624 | for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++) |
| 4625 | if (pci_quirk_intel_pch_acs_ids[i] == dev->device) |
| 4626 | return true; |
| 4627 | |
| 4628 | return false; |
| 4629 | } |
| 4630 | |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4631 | static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags) |
| 4632 | { |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4633 | if (!pci_quirk_intel_pch_acs_match(dev)) |
| 4634 | return -ENOTTY; |
| 4635 | |
Bjorn Helgaas | c8de8ed | 2019-09-05 17:54:42 -0500 | [diff] [blame] | 4636 | if (dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK) |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame] | 4637 | return pci_acs_ctrl_enabled(acs_flags, |
| 4638 | PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); |
Bjorn Helgaas | c8de8ed | 2019-09-05 17:54:42 -0500 | [diff] [blame] | 4639 | |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame] | 4640 | return pci_acs_ctrl_enabled(acs_flags, 0); |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4641 | } |
| 4642 | |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 4643 | /* |
Bjorn Helgaas | c8de8ed | 2019-09-05 17:54:42 -0500 | [diff] [blame] | 4644 | * These QCOM Root Ports do provide ACS-like features to disable peer |
Sinan Kaya | 33be632 | 2017-02-16 17:01:45 -0500 | [diff] [blame] | 4645 | * transactions and validate bus numbers in requests, but do not provide an |
| 4646 | * actual PCIe ACS capability. Hardware supports source validation but it |
| 4647 | * will report the issue as Completer Abort instead of ACS Violation. |
Bjorn Helgaas | c8de8ed | 2019-09-05 17:54:42 -0500 | [diff] [blame] | 4648 | * Hardware doesn't support peer-to-peer and each Root Port is a Root |
| 4649 | * Complex with unique segment numbers. It is not possible for one Root |
| 4650 | * Port to pass traffic to another Root Port. All PCIe transactions are |
| 4651 | * terminated inside the Root Port. |
Sinan Kaya | 33be632 | 2017-02-16 17:01:45 -0500 | [diff] [blame] | 4652 | */ |
| 4653 | static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags) |
| 4654 | { |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame] | 4655 | return pci_acs_ctrl_enabled(acs_flags, |
| 4656 | PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); |
Sinan Kaya | 33be632 | 2017-02-16 17:01:45 -0500 | [diff] [blame] | 4657 | } |
| 4658 | |
Wasim Khan | d08c8b8 | 2021-07-29 14:17:47 +0200 | [diff] [blame] | 4659 | /* |
| 4660 | * Each of these NXP Root Ports is in a Root Complex with a unique segment |
| 4661 | * number and does provide isolation features to disable peer transactions |
| 4662 | * and validate bus numbers in requests, but does not provide an ACS |
| 4663 | * capability. |
| 4664 | */ |
| 4665 | static int pci_quirk_nxp_rp_acs(struct pci_dev *dev, u16 acs_flags) |
| 4666 | { |
| 4667 | return pci_acs_ctrl_enabled(acs_flags, |
| 4668 | PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); |
| 4669 | } |
| 4670 | |
Ali Saidi | 76e67e9 | 2019-09-12 16:00:40 +0300 | [diff] [blame] | 4671 | static int pci_quirk_al_acs(struct pci_dev *dev, u16 acs_flags) |
| 4672 | { |
| 4673 | if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) |
| 4674 | return -ENOTTY; |
| 4675 | |
| 4676 | /* |
| 4677 | * Amazon's Annapurna Labs root ports don't include an ACS capability, |
| 4678 | * but do include ACS-like functionality. The hardware doesn't support |
| 4679 | * peer-to-peer transactions via the root port and each has a unique |
| 4680 | * segment number. |
| 4681 | * |
| 4682 | * Additionally, the root ports cannot send traffic to each other. |
| 4683 | */ |
| 4684 | acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); |
| 4685 | |
| 4686 | return acs_flags ? 0 : 1; |
| 4687 | } |
| 4688 | |
Sinan Kaya | 33be632 | 2017-02-16 17:01:45 -0500 | [diff] [blame] | 4689 | /* |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 4690 | * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in |
| 4691 | * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2, |
| 4692 | * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and |
| 4693 | * control registers whereas the PCIe spec packs them into words (Rev 3.0, |
| 4694 | * 7.16 ACS Extended Capability). The bit definitions are correct, but the |
| 4695 | * control register is at offset 8 instead of 6 and we should probably use |
| 4696 | * dword accesses to them. This applies to the following PCI Device IDs, as |
| 4697 | * found in volume 1 of the datasheet[2]: |
| 4698 | * |
| 4699 | * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16} |
| 4700 | * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20} |
| 4701 | * |
| 4702 | * N.B. This doesn't fix what lspci shows. |
| 4703 | * |
Alex Williamson | 7184f5b | 2017-01-19 08:51:30 -0700 | [diff] [blame] | 4704 | * The 100 series chipset specification update includes this as errata #23[3]. |
| 4705 | * |
| 4706 | * The 200 series chipset (Union Point) has the same bug according to the |
| 4707 | * specification update (Intel 200 Series Chipset Family Platform Controller |
| 4708 | * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001, |
| 4709 | * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this |
| 4710 | * chipset include: |
| 4711 | * |
| 4712 | * 0xa290-0xa29f PCI Express Root port #{0-16} |
| 4713 | * 0xa2e7-0xa2ee PCI Express Root port #{17-24} |
| 4714 | * |
Alex Williamson | e8440f4 | 2018-04-25 14:27:37 -0600 | [diff] [blame] | 4715 | * Mobile chipsets are also affected, 7th & 8th Generation |
| 4716 | * Specification update confirms ACS errata 22, status no fix: (7th Generation |
| 4717 | * Intel Processor Family I/O for U/Y Platforms and 8th Generation Intel |
| 4718 | * Processor Family I/O for U Quad Core Platforms Specification Update, |
| 4719 | * August 2017, Revision 002, Document#: 334660-002)[6] |
| 4720 | * Device IDs from I/O datasheet: (7th Generation Intel Processor Family I/O |
| 4721 | * for U/Y Platforms and 8th Generation Intel ® Processor Family I/O for U |
| 4722 | * Quad Core Platforms, Vol 1 of 2, August 2017, Document#: 334658-003)[7] |
| 4723 | * |
| 4724 | * 0x9d10-0x9d1b PCI Express Root port #{1-12} |
| 4725 | * |
Alexander A. Klimov | 7ecd4a8 | 2020-06-27 12:30:50 +0200 | [diff] [blame] | 4726 | * [1] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html |
| 4727 | * [2] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html |
| 4728 | * [3] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html |
| 4729 | * [4] https://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html |
| 4730 | * [5] https://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html |
Alex Williamson | e8440f4 | 2018-04-25 14:27:37 -0600 | [diff] [blame] | 4731 | * [6] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-spec-update.html |
| 4732 | * [7] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-datasheet-vol-1.html |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 4733 | */ |
| 4734 | static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev) |
| 4735 | { |
Alex Williamson | 7184f5b | 2017-01-19 08:51:30 -0700 | [diff] [blame] | 4736 | if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) |
| 4737 | return false; |
| 4738 | |
| 4739 | switch (dev->device) { |
| 4740 | case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */ |
| 4741 | case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */ |
Alex Williamson | e8440f4 | 2018-04-25 14:27:37 -0600 | [diff] [blame] | 4742 | case 0x9d10 ... 0x9d1b: /* 7th & 8th Gen Mobile */ |
Alex Williamson | 7184f5b | 2017-01-19 08:51:30 -0700 | [diff] [blame] | 4743 | return true; |
| 4744 | } |
| 4745 | |
| 4746 | return false; |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 4747 | } |
| 4748 | |
| 4749 | #define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4) |
| 4750 | |
| 4751 | static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags) |
| 4752 | { |
| 4753 | int pos; |
| 4754 | u32 cap, ctrl; |
| 4755 | |
| 4756 | if (!pci_quirk_intel_spt_pch_acs_match(dev)) |
| 4757 | return -ENOTTY; |
| 4758 | |
Rajat Jain | 52fbf5b | 2020-07-07 15:46:02 -0700 | [diff] [blame] | 4759 | pos = dev->acs_cap; |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 4760 | if (!pos) |
| 4761 | return -ENOTTY; |
| 4762 | |
| 4763 | /* see pci_acs_flags_enabled() */ |
| 4764 | pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap); |
| 4765 | acs_flags &= (cap | PCI_ACS_EC); |
| 4766 | |
| 4767 | pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl); |
| 4768 | |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame] | 4769 | return pci_acs_ctrl_enabled(acs_flags, ctrl); |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 4770 | } |
| 4771 | |
Alex Williamson | 100ebb2 | 2014-09-26 17:07:59 -0600 | [diff] [blame] | 4772 | static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags) |
Alex Williamson | 89b51cb | 2014-09-17 08:59:36 -0600 | [diff] [blame] | 4773 | { |
| 4774 | /* |
| 4775 | * SV, TB, and UF are not relevant to multifunction endpoints. |
| 4776 | * |
Alex Williamson | 100ebb2 | 2014-09-26 17:07:59 -0600 | [diff] [blame] | 4777 | * Multifunction devices are only required to implement RR, CR, and DT |
| 4778 | * in their ACS capability if they support peer-to-peer transactions. |
| 4779 | * Devices matching this quirk have been verified by the vendor to not |
| 4780 | * perform peer-to-peer with other functions, allowing us to mask out |
| 4781 | * these bits as if they were unimplemented in the ACS capability. |
Alex Williamson | 89b51cb | 2014-09-17 08:59:36 -0600 | [diff] [blame] | 4782 | */ |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame] | 4783 | return pci_acs_ctrl_enabled(acs_flags, |
| 4784 | PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR | |
| 4785 | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT); |
Alex Williamson | 89b51cb | 2014-09-17 08:59:36 -0600 | [diff] [blame] | 4786 | } |
| 4787 | |
Ashok Raj | 3247bd1 | 2020-05-28 13:57:42 -0700 | [diff] [blame] | 4788 | static int pci_quirk_rciep_acs(struct pci_dev *dev, u16 acs_flags) |
| 4789 | { |
| 4790 | /* |
| 4791 | * Intel RCiEP's are required to allow p2p only on translated |
| 4792 | * addresses. Refer to Intel VT-d specification, r3.1, sec 3.16, |
| 4793 | * "Root-Complex Peer to Peer Considerations". |
| 4794 | */ |
| 4795 | if (pci_pcie_type(dev) != PCI_EXP_TYPE_RC_END) |
| 4796 | return -ENOTTY; |
| 4797 | |
| 4798 | return pci_acs_ctrl_enabled(acs_flags, |
| 4799 | PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); |
| 4800 | } |
| 4801 | |
Abhinav Ratna | 46b2c32 | 2019-08-20 10:09:45 +0530 | [diff] [blame] | 4802 | static int pci_quirk_brcm_acs(struct pci_dev *dev, u16 acs_flags) |
| 4803 | { |
| 4804 | /* |
| 4805 | * iProc PAXB Root Ports don't advertise an ACS capability, but |
| 4806 | * they do not allow peer-to-peer transactions between Root Ports. |
| 4807 | * Allow each Root Port to be in a separate IOMMU group by masking |
| 4808 | * SV/RR/CR/UF bits. |
| 4809 | */ |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame] | 4810 | return pci_acs_ctrl_enabled(acs_flags, |
| 4811 | PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); |
Abhinav Ratna | 46b2c32 | 2019-08-20 10:09:45 +0530 | [diff] [blame] | 4812 | } |
| 4813 | |
Alex Williamson | ad80575 | 2012-06-11 05:27:07 +0000 | [diff] [blame] | 4814 | static const struct pci_dev_acs_enabled { |
| 4815 | u16 vendor; |
| 4816 | u16 device; |
| 4817 | int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags); |
| 4818 | } pci_dev_acs_enabled[] = { |
Alex Williamson | 15b100d | 2013-06-27 16:40:00 -0600 | [diff] [blame] | 4819 | { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs }, |
| 4820 | { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs }, |
| 4821 | { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs }, |
| 4822 | { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs }, |
| 4823 | { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs }, |
| 4824 | { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs }, |
Marti Raudsepp | 3587e62 | 2014-10-02 08:50:31 -0600 | [diff] [blame] | 4825 | { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs }, |
| 4826 | { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs }, |
Alex Williamson | 100ebb2 | 2014-09-26 17:07:59 -0600 | [diff] [blame] | 4827 | { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs }, |
| 4828 | { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs }, |
Edward Cree | 9fad401 | 2016-07-28 18:13:56 +0100 | [diff] [blame] | 4829 | { PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs }, |
Alex Williamson | 100ebb2 | 2014-09-26 17:07:59 -0600 | [diff] [blame] | 4830 | { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs }, |
| 4831 | { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs }, |
| 4832 | { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs }, |
| 4833 | { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs }, |
| 4834 | { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs }, |
| 4835 | { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs }, |
| 4836 | { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs }, |
| 4837 | { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs }, |
| 4838 | { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs }, |
| 4839 | { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs }, |
| 4840 | { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs }, |
| 4841 | { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs }, |
| 4842 | { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs }, |
| 4843 | { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs }, |
| 4844 | { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs }, |
| 4845 | { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs }, |
| 4846 | { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs }, |
| 4847 | { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs }, |
| 4848 | { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs }, |
| 4849 | { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs }, |
Alex Williamson | d748804 | 2015-03-20 12:27:57 -0600 | [diff] [blame] | 4850 | /* 82580 */ |
| 4851 | { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs }, |
| 4852 | { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs }, |
| 4853 | { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs }, |
| 4854 | { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs }, |
| 4855 | { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs }, |
| 4856 | { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs }, |
| 4857 | { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs }, |
| 4858 | /* 82576 */ |
| 4859 | { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs }, |
| 4860 | { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs }, |
| 4861 | { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs }, |
| 4862 | { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs }, |
| 4863 | { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs }, |
| 4864 | { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs }, |
| 4865 | { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs }, |
| 4866 | { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs }, |
| 4867 | /* 82575 */ |
| 4868 | { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs }, |
| 4869 | { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs }, |
| 4870 | { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs }, |
| 4871 | /* I350 */ |
| 4872 | { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs }, |
| 4873 | { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs }, |
| 4874 | { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs }, |
| 4875 | { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs }, |
| 4876 | /* 82571 (Quads omitted due to non-ACS switch) */ |
| 4877 | { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs }, |
| 4878 | { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs }, |
| 4879 | { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs }, |
| 4880 | { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs }, |
Alex Williamson | 95e1658 | 2015-08-10 12:32:04 -0600 | [diff] [blame] | 4881 | /* I219 */ |
| 4882 | { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs }, |
| 4883 | { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs }, |
Ashok Raj | 3247bd1 | 2020-05-28 13:57:42 -0700 | [diff] [blame] | 4884 | { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_rciep_acs }, |
Sinan Kaya | 33be632 | 2017-02-16 17:01:45 -0500 | [diff] [blame] | 4885 | /* QCOM QDF2xxx root ports */ |
Bjorn Helgaas | 333c8c12 | 2018-05-07 15:52:55 -0500 | [diff] [blame] | 4886 | { PCI_VENDOR_ID_QCOM, 0x0400, pci_quirk_qcom_rp_acs }, |
| 4887 | { PCI_VENDOR_ID_QCOM, 0x0401, pci_quirk_qcom_rp_acs }, |
Shunyong Yang | 01926f6 | 2019-02-01 17:13:10 -0600 | [diff] [blame] | 4888 | /* HXT SD4800 root ports. The ACS design is same as QCOM QDF2xxx */ |
| 4889 | { PCI_VENDOR_ID_HXT, 0x0401, pci_quirk_qcom_rp_acs }, |
Alex Williamson | d748804 | 2015-03-20 12:27:57 -0600 | [diff] [blame] | 4890 | /* Intel PCH root ports */ |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4891 | { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs }, |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 4892 | { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs }, |
Vasundhara Volam | 6a3763d | 2015-01-13 01:22:23 -0500 | [diff] [blame] | 4893 | { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */ |
| 4894 | { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */ |
Manish Jaggi | b404bcf | 2016-01-30 01:33:58 +0530 | [diff] [blame] | 4895 | /* Cavium ThunderX */ |
| 4896 | { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs }, |
George Cherian | 32837d8 | 2021-08-10 17:54:25 +0530 | [diff] [blame] | 4897 | /* Cavium multi-function devices */ |
| 4898 | { PCI_VENDOR_ID_CAVIUM, 0xA026, pci_quirk_mf_endpoint_acs }, |
| 4899 | { PCI_VENDOR_ID_CAVIUM, 0xA059, pci_quirk_mf_endpoint_acs }, |
| 4900 | { PCI_VENDOR_ID_CAVIUM, 0xA060, pci_quirk_mf_endpoint_acs }, |
Feng Kan | a0418aa | 2017-08-10 16:06:33 -0500 | [diff] [blame] | 4901 | /* APM X-Gene */ |
| 4902 | { PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs }, |
Feng Kan | 4ef76ad | 2018-02-20 19:19:27 -0800 | [diff] [blame] | 4903 | /* Ampere Computing */ |
| 4904 | { PCI_VENDOR_ID_AMPERE, 0xE005, pci_quirk_xgene_acs }, |
| 4905 | { PCI_VENDOR_ID_AMPERE, 0xE006, pci_quirk_xgene_acs }, |
| 4906 | { PCI_VENDOR_ID_AMPERE, 0xE007, pci_quirk_xgene_acs }, |
| 4907 | { PCI_VENDOR_ID_AMPERE, 0xE008, pci_quirk_xgene_acs }, |
| 4908 | { PCI_VENDOR_ID_AMPERE, 0xE009, pci_quirk_xgene_acs }, |
| 4909 | { PCI_VENDOR_ID_AMPERE, 0xE00A, pci_quirk_xgene_acs }, |
| 4910 | { PCI_VENDOR_ID_AMPERE, 0xE00B, pci_quirk_xgene_acs }, |
| 4911 | { PCI_VENDOR_ID_AMPERE, 0xE00C, pci_quirk_xgene_acs }, |
Sriharsha Basavapatna | db2f77e | 2021-05-21 21:13:17 -0400 | [diff] [blame] | 4912 | /* Broadcom multi-function device */ |
| 4913 | { PCI_VENDOR_ID_BROADCOM, 0x16D7, pci_quirk_mf_endpoint_acs }, |
Abhinav Ratna | 46b2c32 | 2019-08-20 10:09:45 +0530 | [diff] [blame] | 4914 | { PCI_VENDOR_ID_BROADCOM, 0xD714, pci_quirk_brcm_acs }, |
Ali Saidi | 76e67e9 | 2019-09-12 16:00:40 +0300 | [diff] [blame] | 4915 | /* Amazon Annapurna Labs */ |
| 4916 | { PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031, pci_quirk_al_acs }, |
Raymond Pang | 0325837 | 2020-03-27 17:11:47 +0800 | [diff] [blame] | 4917 | /* Zhaoxin multi-function devices */ |
| 4918 | { PCI_VENDOR_ID_ZHAOXIN, 0x3038, pci_quirk_mf_endpoint_acs }, |
| 4919 | { PCI_VENDOR_ID_ZHAOXIN, 0x3104, pci_quirk_mf_endpoint_acs }, |
| 4920 | { PCI_VENDOR_ID_ZHAOXIN, 0x9083, pci_quirk_mf_endpoint_acs }, |
Wasim Khan | d08c8b8 | 2021-07-29 14:17:47 +0200 | [diff] [blame] | 4921 | /* NXP root ports, xx=16, 12, or 08 cores */ |
| 4922 | /* LX2xx0A : without security features + CAN-FD */ |
| 4923 | { PCI_VENDOR_ID_NXP, 0x8d81, pci_quirk_nxp_rp_acs }, |
| 4924 | { PCI_VENDOR_ID_NXP, 0x8da1, pci_quirk_nxp_rp_acs }, |
| 4925 | { PCI_VENDOR_ID_NXP, 0x8d83, pci_quirk_nxp_rp_acs }, |
| 4926 | /* LX2xx0C : security features + CAN-FD */ |
| 4927 | { PCI_VENDOR_ID_NXP, 0x8d80, pci_quirk_nxp_rp_acs }, |
| 4928 | { PCI_VENDOR_ID_NXP, 0x8da0, pci_quirk_nxp_rp_acs }, |
| 4929 | { PCI_VENDOR_ID_NXP, 0x8d82, pci_quirk_nxp_rp_acs }, |
| 4930 | /* LX2xx0E : security features + CAN */ |
| 4931 | { PCI_VENDOR_ID_NXP, 0x8d90, pci_quirk_nxp_rp_acs }, |
| 4932 | { PCI_VENDOR_ID_NXP, 0x8db0, pci_quirk_nxp_rp_acs }, |
| 4933 | { PCI_VENDOR_ID_NXP, 0x8d92, pci_quirk_nxp_rp_acs }, |
| 4934 | /* LX2xx0N : without security features + CAN */ |
| 4935 | { PCI_VENDOR_ID_NXP, 0x8d91, pci_quirk_nxp_rp_acs }, |
| 4936 | { PCI_VENDOR_ID_NXP, 0x8db1, pci_quirk_nxp_rp_acs }, |
| 4937 | { PCI_VENDOR_ID_NXP, 0x8d93, pci_quirk_nxp_rp_acs }, |
| 4938 | /* LX2xx2A : without security features + CAN-FD */ |
| 4939 | { PCI_VENDOR_ID_NXP, 0x8d89, pci_quirk_nxp_rp_acs }, |
| 4940 | { PCI_VENDOR_ID_NXP, 0x8da9, pci_quirk_nxp_rp_acs }, |
| 4941 | { PCI_VENDOR_ID_NXP, 0x8d8b, pci_quirk_nxp_rp_acs }, |
| 4942 | /* LX2xx2C : security features + CAN-FD */ |
| 4943 | { PCI_VENDOR_ID_NXP, 0x8d88, pci_quirk_nxp_rp_acs }, |
| 4944 | { PCI_VENDOR_ID_NXP, 0x8da8, pci_quirk_nxp_rp_acs }, |
| 4945 | { PCI_VENDOR_ID_NXP, 0x8d8a, pci_quirk_nxp_rp_acs }, |
| 4946 | /* LX2xx2E : security features + CAN */ |
| 4947 | { PCI_VENDOR_ID_NXP, 0x8d98, pci_quirk_nxp_rp_acs }, |
| 4948 | { PCI_VENDOR_ID_NXP, 0x8db8, pci_quirk_nxp_rp_acs }, |
| 4949 | { PCI_VENDOR_ID_NXP, 0x8d9a, pci_quirk_nxp_rp_acs }, |
| 4950 | /* LX2xx2N : without security features + CAN */ |
| 4951 | { PCI_VENDOR_ID_NXP, 0x8d99, pci_quirk_nxp_rp_acs }, |
| 4952 | { PCI_VENDOR_ID_NXP, 0x8db9, pci_quirk_nxp_rp_acs }, |
| 4953 | { PCI_VENDOR_ID_NXP, 0x8d9b, pci_quirk_nxp_rp_acs }, |
Raymond Pang | 299bd04 | 2020-03-27 17:11:48 +0800 | [diff] [blame] | 4954 | /* Zhaoxin Root/Downstream Ports */ |
| 4955 | { PCI_VENDOR_ID_ZHAOXIN, PCI_ANY_ID, pci_quirk_zhaoxin_pcie_ports_acs }, |
Alex Williamson | ad80575 | 2012-06-11 05:27:07 +0000 | [diff] [blame] | 4956 | { 0 } |
| 4957 | }; |
| 4958 | |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame] | 4959 | /* |
| 4960 | * pci_dev_specific_acs_enabled - check whether device provides ACS controls |
| 4961 | * @dev: PCI device |
| 4962 | * @acs_flags: Bitmask of desired ACS controls |
| 4963 | * |
| 4964 | * Returns: |
| 4965 | * -ENOTTY: No quirk applies to this device; we can't tell whether the |
| 4966 | * device provides the desired controls |
| 4967 | * 0: Device does not provide all the desired controls |
| 4968 | * >0: Device provides all the controls in @acs_flags |
| 4969 | */ |
Alex Williamson | ad80575 | 2012-06-11 05:27:07 +0000 | [diff] [blame] | 4970 | int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags) |
| 4971 | { |
| 4972 | const struct pci_dev_acs_enabled *i; |
| 4973 | int ret; |
| 4974 | |
| 4975 | /* |
| 4976 | * Allow devices that do not expose standard PCIe ACS capabilities |
| 4977 | * or control to indicate their support here. Multi-function express |
| 4978 | * devices which do not allow internal peer-to-peer between functions, |
| 4979 | * but do not implement PCIe ACS may wish to return true here. |
| 4980 | */ |
| 4981 | for (i = pci_dev_acs_enabled; i->acs_enabled; i++) { |
| 4982 | if ((i->vendor == dev->vendor || |
| 4983 | i->vendor == (u16)PCI_ANY_ID) && |
| 4984 | (i->device == dev->device || |
| 4985 | i->device == (u16)PCI_ANY_ID)) { |
| 4986 | ret = i->acs_enabled(dev, acs_flags); |
| 4987 | if (ret >= 0) |
| 4988 | return ret; |
| 4989 | } |
| 4990 | } |
| 4991 | |
| 4992 | return -ENOTTY; |
| 4993 | } |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 4994 | |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4995 | /* Config space offset of Root Complex Base Address register */ |
| 4996 | #define INTEL_LPC_RCBA_REG 0xf0 |
| 4997 | /* 31:14 RCBA address */ |
| 4998 | #define INTEL_LPC_RCBA_MASK 0xffffc000 |
| 4999 | /* RCBA Enable */ |
| 5000 | #define INTEL_LPC_RCBA_ENABLE (1 << 0) |
| 5001 | |
| 5002 | /* Backbone Scratch Pad Register */ |
| 5003 | #define INTEL_BSPR_REG 0x1104 |
| 5004 | /* Backbone Peer Non-Posted Disable */ |
| 5005 | #define INTEL_BSPR_REG_BPNPD (1 << 8) |
| 5006 | /* Backbone Peer Posted Disable */ |
| 5007 | #define INTEL_BSPR_REG_BPPD (1 << 9) |
| 5008 | |
| 5009 | /* Upstream Peer Decode Configuration Register */ |
Steffen Liebergeld | d8558ac | 2019-09-18 15:16:52 +0200 | [diff] [blame] | 5010 | #define INTEL_UPDCR_REG 0x1014 |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 5011 | /* 5:0 Peer Decode Enable bits */ |
| 5012 | #define INTEL_UPDCR_REG_MASK 0x3f |
| 5013 | |
| 5014 | static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev) |
| 5015 | { |
| 5016 | u32 rcba, bspr, updcr; |
| 5017 | void __iomem *rcba_mem; |
| 5018 | |
| 5019 | /* |
| 5020 | * Read the RCBA register from the LPC (D31:F0). PCH root ports |
| 5021 | * are D28:F* and therefore get probed before LPC, thus we can't |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 5022 | * use pci_get_slot()/pci_read_config_dword() here. |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 5023 | */ |
| 5024 | pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0), |
| 5025 | INTEL_LPC_RCBA_REG, &rcba); |
| 5026 | if (!(rcba & INTEL_LPC_RCBA_ENABLE)) |
| 5027 | return -EINVAL; |
| 5028 | |
Christoph Hellwig | 4bdc0d6 | 2020-01-06 09:43:50 +0100 | [diff] [blame] | 5029 | rcba_mem = ioremap(rcba & INTEL_LPC_RCBA_MASK, |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 5030 | PAGE_ALIGN(INTEL_UPDCR_REG)); |
| 5031 | if (!rcba_mem) |
| 5032 | return -ENOMEM; |
| 5033 | |
| 5034 | /* |
| 5035 | * The BSPR can disallow peer cycles, but it's set by soft strap and |
| 5036 | * therefore read-only. If both posted and non-posted peer cycles are |
| 5037 | * disallowed, we're ok. If either are allowed, then we need to use |
| 5038 | * the UPDCR to disable peer decodes for each port. This provides the |
| 5039 | * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF |
| 5040 | */ |
| 5041 | bspr = readl(rcba_mem + INTEL_BSPR_REG); |
| 5042 | bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD; |
| 5043 | if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) { |
| 5044 | updcr = readl(rcba_mem + INTEL_UPDCR_REG); |
| 5045 | if (updcr & INTEL_UPDCR_REG_MASK) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 5046 | pci_info(dev, "Disabling UPDCR peer decodes\n"); |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 5047 | updcr &= ~INTEL_UPDCR_REG_MASK; |
| 5048 | writel(updcr, rcba_mem + INTEL_UPDCR_REG); |
| 5049 | } |
| 5050 | } |
| 5051 | |
| 5052 | iounmap(rcba_mem); |
| 5053 | return 0; |
| 5054 | } |
| 5055 | |
| 5056 | /* Miscellaneous Port Configuration register */ |
| 5057 | #define INTEL_MPC_REG 0xd8 |
| 5058 | /* MPC: Invalid Receive Bus Number Check Enable */ |
| 5059 | #define INTEL_MPC_REG_IRBNCE (1 << 26) |
| 5060 | |
| 5061 | static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev) |
| 5062 | { |
| 5063 | u32 mpc; |
| 5064 | |
| 5065 | /* |
| 5066 | * When enabled, the IRBNCE bit of the MPC register enables the |
| 5067 | * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which |
| 5068 | * ensures that requester IDs fall within the bus number range |
| 5069 | * of the bridge. Enable if not already. |
| 5070 | */ |
| 5071 | pci_read_config_dword(dev, INTEL_MPC_REG, &mpc); |
| 5072 | if (!(mpc & INTEL_MPC_REG_IRBNCE)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 5073 | pci_info(dev, "Enabling MPC IRBNCE\n"); |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 5074 | mpc |= INTEL_MPC_REG_IRBNCE; |
| 5075 | pci_write_config_word(dev, INTEL_MPC_REG, mpc); |
| 5076 | } |
| 5077 | } |
| 5078 | |
Rajat Jain | 76fc8e8 | 2020-07-07 15:46:04 -0700 | [diff] [blame] | 5079 | /* |
| 5080 | * Currently this quirk does the equivalent of |
| 5081 | * PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF |
| 5082 | * |
| 5083 | * TODO: This quirk also needs to do equivalent of PCI_ACS_TB, |
| 5084 | * if dev->external_facing || dev->untrusted |
| 5085 | */ |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 5086 | static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev) |
| 5087 | { |
| 5088 | if (!pci_quirk_intel_pch_acs_match(dev)) |
| 5089 | return -ENOTTY; |
| 5090 | |
| 5091 | if (pci_quirk_enable_intel_lpc_acs(dev)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 5092 | pci_warn(dev, "Failed to enable Intel PCH ACS quirk\n"); |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 5093 | return 0; |
| 5094 | } |
| 5095 | |
| 5096 | pci_quirk_enable_intel_rp_mpc_acs(dev); |
| 5097 | |
| 5098 | dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK; |
| 5099 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 5100 | pci_info(dev, "Intel PCH root port ACS workaround enabled\n"); |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 5101 | |
| 5102 | return 0; |
| 5103 | } |
| 5104 | |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 5105 | static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev) |
| 5106 | { |
| 5107 | int pos; |
| 5108 | u32 cap, ctrl; |
| 5109 | |
| 5110 | if (!pci_quirk_intel_spt_pch_acs_match(dev)) |
| 5111 | return -ENOTTY; |
| 5112 | |
Rajat Jain | 52fbf5b | 2020-07-07 15:46:02 -0700 | [diff] [blame] | 5113 | pos = dev->acs_cap; |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 5114 | if (!pos) |
| 5115 | return -ENOTTY; |
| 5116 | |
| 5117 | pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap); |
| 5118 | pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl); |
| 5119 | |
| 5120 | ctrl |= (cap & PCI_ACS_SV); |
| 5121 | ctrl |= (cap & PCI_ACS_RR); |
| 5122 | ctrl |= (cap & PCI_ACS_CR); |
| 5123 | ctrl |= (cap & PCI_ACS_UF); |
| 5124 | |
Alex Williamson | 7cae784 | 2021-06-18 14:55:14 -0600 | [diff] [blame] | 5125 | if (pci_ats_disabled() || dev->external_facing || dev->untrusted) |
Rajat Jain | 76fc8e8 | 2020-07-07 15:46:04 -0700 | [diff] [blame] | 5126 | ctrl |= (cap & PCI_ACS_TB); |
| 5127 | |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 5128 | pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl); |
| 5129 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 5130 | pci_info(dev, "Intel SPT PCH root port ACS workaround enabled\n"); |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 5131 | |
| 5132 | return 0; |
| 5133 | } |
| 5134 | |
Logan Gunthorpe | 10dbc9f | 2018-08-09 17:09:17 -0500 | [diff] [blame] | 5135 | static int pci_quirk_disable_intel_spt_pch_acs_redir(struct pci_dev *dev) |
| 5136 | { |
| 5137 | int pos; |
| 5138 | u32 cap, ctrl; |
| 5139 | |
| 5140 | if (!pci_quirk_intel_spt_pch_acs_match(dev)) |
| 5141 | return -ENOTTY; |
| 5142 | |
Rajat Jain | 52fbf5b | 2020-07-07 15:46:02 -0700 | [diff] [blame] | 5143 | pos = dev->acs_cap; |
Logan Gunthorpe | 10dbc9f | 2018-08-09 17:09:17 -0500 | [diff] [blame] | 5144 | if (!pos) |
| 5145 | return -ENOTTY; |
| 5146 | |
| 5147 | pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap); |
| 5148 | pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl); |
| 5149 | |
| 5150 | ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC); |
| 5151 | |
| 5152 | pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl); |
| 5153 | |
| 5154 | pci_info(dev, "Intel SPT PCH root port workaround: disabled ACS redirect\n"); |
| 5155 | |
| 5156 | return 0; |
| 5157 | } |
| 5158 | |
Logan Gunthorpe | 73c47dde | 2018-08-09 16:51:43 -0500 | [diff] [blame] | 5159 | static const struct pci_dev_acs_ops { |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 5160 | u16 vendor; |
| 5161 | u16 device; |
| 5162 | int (*enable_acs)(struct pci_dev *dev); |
Logan Gunthorpe | 73c47dde | 2018-08-09 16:51:43 -0500 | [diff] [blame] | 5163 | int (*disable_acs_redir)(struct pci_dev *dev); |
| 5164 | } pci_dev_acs_ops[] = { |
| 5165 | { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, |
| 5166 | .enable_acs = pci_quirk_enable_intel_pch_acs, |
| 5167 | }, |
| 5168 | { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, |
| 5169 | .enable_acs = pci_quirk_enable_intel_spt_pch_acs, |
Logan Gunthorpe | 10dbc9f | 2018-08-09 17:09:17 -0500 | [diff] [blame] | 5170 | .disable_acs_redir = pci_quirk_disable_intel_spt_pch_acs_redir, |
Logan Gunthorpe | 73c47dde | 2018-08-09 16:51:43 -0500 | [diff] [blame] | 5171 | }, |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 5172 | }; |
| 5173 | |
Alex Williamson | c1d61c9 | 2016-03-31 16:34:32 -0600 | [diff] [blame] | 5174 | int pci_dev_specific_enable_acs(struct pci_dev *dev) |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 5175 | { |
Logan Gunthorpe | 73c47dde | 2018-08-09 16:51:43 -0500 | [diff] [blame] | 5176 | const struct pci_dev_acs_ops *p; |
Logan Gunthorpe | 3b26918 | 2018-08-09 16:45:47 -0500 | [diff] [blame] | 5177 | int i, ret; |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 5178 | |
Logan Gunthorpe | 73c47dde | 2018-08-09 16:51:43 -0500 | [diff] [blame] | 5179 | for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) { |
| 5180 | p = &pci_dev_acs_ops[i]; |
Logan Gunthorpe | 3b26918 | 2018-08-09 16:45:47 -0500 | [diff] [blame] | 5181 | if ((p->vendor == dev->vendor || |
| 5182 | p->vendor == (u16)PCI_ANY_ID) && |
| 5183 | (p->device == dev->device || |
Logan Gunthorpe | 73c47dde | 2018-08-09 16:51:43 -0500 | [diff] [blame] | 5184 | p->device == (u16)PCI_ANY_ID) && |
| 5185 | p->enable_acs) { |
Logan Gunthorpe | 3b26918 | 2018-08-09 16:45:47 -0500 | [diff] [blame] | 5186 | ret = p->enable_acs(dev); |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 5187 | if (ret >= 0) |
Alex Williamson | c1d61c9 | 2016-03-31 16:34:32 -0600 | [diff] [blame] | 5188 | return ret; |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 5189 | } |
| 5190 | } |
Alex Williamson | c1d61c9 | 2016-03-31 16:34:32 -0600 | [diff] [blame] | 5191 | |
| 5192 | return -ENOTTY; |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 5193 | } |
Tadeusz Struk | 3388a61 | 2015-08-07 11:34:42 -0700 | [diff] [blame] | 5194 | |
Logan Gunthorpe | 73c47dde | 2018-08-09 16:51:43 -0500 | [diff] [blame] | 5195 | int pci_dev_specific_disable_acs_redir(struct pci_dev *dev) |
| 5196 | { |
| 5197 | const struct pci_dev_acs_ops *p; |
| 5198 | int i, ret; |
| 5199 | |
| 5200 | for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) { |
| 5201 | p = &pci_dev_acs_ops[i]; |
| 5202 | if ((p->vendor == dev->vendor || |
| 5203 | p->vendor == (u16)PCI_ANY_ID) && |
| 5204 | (p->device == dev->device || |
| 5205 | p->device == (u16)PCI_ANY_ID) && |
| 5206 | p->disable_acs_redir) { |
| 5207 | ret = p->disable_acs_redir(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5208 | if (ret >= 0) |
| 5209 | return ret; |
| 5210 | } |
| 5211 | } |
| 5212 | |
| 5213 | return -ENOTTY; |
| 5214 | } |
| 5215 | |
| 5216 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 5217 | * The PCI capabilities list for Intel DH895xCC VFs (device ID 0x0443) with |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5218 | * QuickAssist Technology (QAT) is prematurely terminated in hardware. The |
| 5219 | * Next Capability pointer in the MSI Capability Structure should point to |
| 5220 | * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating |
| 5221 | * the list. |
| 5222 | */ |
| 5223 | static void quirk_intel_qat_vf_cap(struct pci_dev *pdev) |
| 5224 | { |
| 5225 | int pos, i = 0; |
| 5226 | u8 next_cap; |
| 5227 | u16 reg16, *cap; |
| 5228 | struct pci_cap_saved_state *state; |
| 5229 | |
| 5230 | /* Bail if the hardware bug is fixed */ |
| 5231 | if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP)) |
| 5232 | return; |
| 5233 | |
| 5234 | /* Bail if MSI Capability Structure is not found for some reason */ |
| 5235 | pos = pci_find_capability(pdev, PCI_CAP_ID_MSI); |
| 5236 | if (!pos) |
| 5237 | return; |
| 5238 | |
| 5239 | /* |
| 5240 | * Bail if Next Capability pointer in the MSI Capability Structure |
| 5241 | * is not the expected incorrect 0x00. |
| 5242 | */ |
| 5243 | pci_read_config_byte(pdev, pos + 1, &next_cap); |
| 5244 | if (next_cap) |
| 5245 | return; |
| 5246 | |
| 5247 | /* |
| 5248 | * PCIe Capability Structure is expected to be at 0x50 and should |
| 5249 | * terminate the list (Next Capability pointer is 0x00). Verify |
| 5250 | * Capability Id and Next Capability pointer is as expected. |
| 5251 | * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext() |
| 5252 | * to correctly set kernel data structures which have already been |
| 5253 | * set incorrectly due to the hardware bug. |
| 5254 | */ |
| 5255 | pos = 0x50; |
| 5256 | pci_read_config_word(pdev, pos, ®16); |
| 5257 | if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) { |
| 5258 | u32 status; |
| 5259 | #ifndef PCI_EXP_SAVE_REGS |
| 5260 | #define PCI_EXP_SAVE_REGS 7 |
| 5261 | #endif |
| 5262 | int size = PCI_EXP_SAVE_REGS * sizeof(u16); |
| 5263 | |
| 5264 | pdev->pcie_cap = pos; |
| 5265 | pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16); |
| 5266 | pdev->pcie_flags_reg = reg16; |
| 5267 | pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, ®16); |
| 5268 | pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD; |
| 5269 | |
| 5270 | pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE; |
| 5271 | if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) != |
| 5272 | PCIBIOS_SUCCESSFUL || (status == 0xffffffff)) |
| 5273 | pdev->cfg_size = PCI_CFG_SPACE_SIZE; |
| 5274 | |
| 5275 | if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP)) |
| 5276 | return; |
| 5277 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 5278 | /* Save PCIe cap */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5279 | state = kzalloc(sizeof(*state) + size, GFP_KERNEL); |
| 5280 | if (!state) |
| 5281 | return; |
| 5282 | |
| 5283 | state->cap.cap_nr = PCI_CAP_ID_EXP; |
| 5284 | state->cap.cap_extended = 0; |
| 5285 | state->cap.size = size; |
| 5286 | cap = (u16 *)&state->cap.data[0]; |
| 5287 | pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]); |
| 5288 | pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]); |
| 5289 | pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]); |
| 5290 | pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]); |
| 5291 | pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]); |
| 5292 | pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]); |
| 5293 | pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]); |
| 5294 | hlist_add_head(&state->next, &pdev->saved_cap_space); |
| 5295 | } |
| 5296 | } |
| 5297 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap); |
Jon Derrick | 443b40b | 2016-09-06 14:15:24 -0500 | [diff] [blame] | 5298 | |
Marcos Scriven | 0d14f06 | 2020-05-20 18:23:30 -0500 | [diff] [blame] | 5299 | /* |
| 5300 | * FLR may cause the following to devices to hang: |
| 5301 | * |
| 5302 | * AMD Starship/Matisse HD Audio Controller 0x1487 |
Kevin Buettner | 5727043 | 2020-05-24 00:35:29 -0700 | [diff] [blame] | 5303 | * AMD Starship USB 3.0 Host Controller 0x148c |
Marcos Scriven | 0d14f06 | 2020-05-20 18:23:30 -0500 | [diff] [blame] | 5304 | * AMD Matisse USB 3.0 Host Controller 0x149c |
| 5305 | * Intel 82579LM Gigabit Ethernet Controller 0x1502 |
| 5306 | * Intel 82579V Gigabit Ethernet Controller 0x1503 |
| 5307 | * |
| 5308 | */ |
| 5309 | static void quirk_no_flr(struct pci_dev *dev) |
Sasha Neftin | f65fd1a | 2017-04-03 16:02:50 -0500 | [diff] [blame] | 5310 | { |
| 5311 | dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET; |
| 5312 | } |
Marcos Scriven | 0d14f06 | 2020-05-20 18:23:30 -0500 | [diff] [blame] | 5313 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x1487, quirk_no_flr); |
Kevin Buettner | 5727043 | 2020-05-24 00:35:29 -0700 | [diff] [blame] | 5314 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x148c, quirk_no_flr); |
Marcos Scriven | 0d14f06 | 2020-05-20 18:23:30 -0500 | [diff] [blame] | 5315 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x149c, quirk_no_flr); |
| 5316 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_no_flr); |
| 5317 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_no_flr); |
Sinan Kaya | 62ce94a | 2017-07-12 00:04:14 -0400 | [diff] [blame] | 5318 | |
| 5319 | static void quirk_no_ext_tags(struct pci_dev *pdev) |
| 5320 | { |
| 5321 | struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus); |
| 5322 | |
| 5323 | if (!bridge) |
| 5324 | return; |
| 5325 | |
| 5326 | bridge->no_ext_tags = 1; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 5327 | pci_info(pdev, "disabling Extended Tags (this device can't handle them)\n"); |
Sinan Kaya | 62ce94a | 2017-07-12 00:04:14 -0400 | [diff] [blame] | 5328 | |
| 5329 | pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL); |
| 5330 | } |
Sinan Kaya | 1b30dfd | 2018-04-10 14:44:21 -0500 | [diff] [blame] | 5331 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0132, quirk_no_ext_tags); |
Sinan Kaya | 62ce94a | 2017-07-12 00:04:14 -0400 | [diff] [blame] | 5332 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags); |
Sinan Kaya | 1b30dfd | 2018-04-10 14:44:21 -0500 | [diff] [blame] | 5333 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0141, quirk_no_ext_tags); |
Sinan Kaya | 62ce94a | 2017-07-12 00:04:14 -0400 | [diff] [blame] | 5334 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags); |
| 5335 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags); |
Sinan Kaya | 1b30dfd | 2018-04-10 14:44:21 -0500 | [diff] [blame] | 5336 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0420, quirk_no_ext_tags); |
| 5337 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0422, quirk_no_ext_tags); |
Bjorn Helgaas | cf2d804 | 2017-09-07 13:24:41 -0500 | [diff] [blame] | 5338 | |
Joerg Roedel | 9b44b0b | 2017-07-11 15:48:00 -0500 | [diff] [blame] | 5339 | #ifdef CONFIG_PCI_ATS |
| 5340 | /* |
Alex Deucher | 5e89cd3 | 2020-01-14 17:09:28 -0600 | [diff] [blame] | 5341 | * Some devices require additional driver setup to enable ATS. Don't use |
| 5342 | * ATS for those devices as ATS will be enabled before the driver has had a |
| 5343 | * chance to load and configure the device. |
Joerg Roedel | 9b44b0b | 2017-07-11 15:48:00 -0500 | [diff] [blame] | 5344 | */ |
Alex Deucher | 5e89cd3 | 2020-01-14 17:09:28 -0600 | [diff] [blame] | 5345 | static void quirk_amd_harvest_no_ats(struct pci_dev *pdev) |
Joerg Roedel | 9b44b0b | 2017-07-11 15:48:00 -0500 | [diff] [blame] | 5346 | { |
Kai-Heng Feng | 45beb31 | 2020-07-28 18:45:53 +0800 | [diff] [blame] | 5347 | if ((pdev->device == 0x7312 && pdev->revision != 0x00) || |
Evan Quan | e8946a5 | 2021-06-02 10:12:55 +0800 | [diff] [blame] | 5348 | (pdev->device == 0x7340 && pdev->revision != 0xc5) || |
| 5349 | (pdev->device == 0x7341 && pdev->revision != 0x00)) |
Alex Deucher | 5e89cd3 | 2020-01-14 17:09:28 -0600 | [diff] [blame] | 5350 | return; |
| 5351 | |
Alex Deucher | a2da5d8 | 2020-12-10 10:08:47 -0600 | [diff] [blame] | 5352 | if (pdev->device == 0x15d8) { |
| 5353 | if (pdev->revision == 0xcf && |
| 5354 | pdev->subsystem_vendor == 0xea50 && |
| 5355 | (pdev->subsystem_device == 0xce19 || |
| 5356 | pdev->subsystem_device == 0xcc10 || |
| 5357 | pdev->subsystem_device == 0xcc08)) |
| 5358 | goto no_ats; |
| 5359 | else |
| 5360 | return; |
| 5361 | } |
| 5362 | |
| 5363 | no_ats: |
Alex Deucher | 5e89cd3 | 2020-01-14 17:09:28 -0600 | [diff] [blame] | 5364 | pci_info(pdev, "disabling ATS\n"); |
Joerg Roedel | 9b44b0b | 2017-07-11 15:48:00 -0500 | [diff] [blame] | 5365 | pdev->ats_cap = 0; |
| 5366 | } |
| 5367 | |
| 5368 | /* AMD Stoney platform GPU */ |
Alex Deucher | 5e89cd3 | 2020-01-14 17:09:28 -0600 | [diff] [blame] | 5369 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_amd_harvest_no_ats); |
| 5370 | /* AMD Iceland dGPU */ |
| 5371 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6900, quirk_amd_harvest_no_ats); |
Kai-Heng Feng | 45beb31 | 2020-07-28 18:45:53 +0800 | [diff] [blame] | 5372 | /* AMD Navi10 dGPU */ |
| 5373 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7312, quirk_amd_harvest_no_ats); |
Alex Deucher | 5e89cd3 | 2020-01-14 17:09:28 -0600 | [diff] [blame] | 5374 | /* AMD Navi14 dGPU */ |
| 5375 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7340, quirk_amd_harvest_no_ats); |
Evan Quan | e8946a5 | 2021-06-02 10:12:55 +0800 | [diff] [blame] | 5376 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7341, quirk_amd_harvest_no_ats); |
Alex Deucher | a2da5d8 | 2020-12-10 10:08:47 -0600 | [diff] [blame] | 5377 | /* AMD Raven platform iGPU */ |
| 5378 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x15d8, quirk_amd_harvest_no_ats); |
Joerg Roedel | 9b44b0b | 2017-07-11 15:48:00 -0500 | [diff] [blame] | 5379 | #endif /* CONFIG_PCI_ATS */ |
Hou Zhiqiang | 06dc4ee | 2017-10-12 17:44:47 +0800 | [diff] [blame] | 5380 | |
| 5381 | /* Freescale PCIe doesn't support MSI in RC mode */ |
| 5382 | static void quirk_fsl_no_msi(struct pci_dev *pdev) |
| 5383 | { |
| 5384 | if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT) |
| 5385 | pdev->no_msi = 1; |
| 5386 | } |
| 5387 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_no_msi); |
Lukas Wunner | 07f4f97 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 5388 | |
| 5389 | /* |
Abhishek Sahu | a17beb1 | 2019-06-06 14:52:24 +0530 | [diff] [blame] | 5390 | * Although not allowed by the spec, some multi-function devices have |
| 5391 | * dependencies of one function (consumer) on another (supplier). For the |
| 5392 | * consumer to work in D0, the supplier must also be in D0. Create a |
| 5393 | * device link from the consumer to the supplier to enforce this |
| 5394 | * dependency. Runtime PM is allowed by default on the consumer to prevent |
| 5395 | * it from permanently keeping the supplier awake. |
Lukas Wunner | 07f4f97 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 5396 | */ |
Abhishek Sahu | a17beb1 | 2019-06-06 14:52:24 +0530 | [diff] [blame] | 5397 | static void pci_create_device_link(struct pci_dev *pdev, unsigned int consumer, |
| 5398 | unsigned int supplier, unsigned int class, |
| 5399 | unsigned int class_shift) |
Lukas Wunner | 07f4f97 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 5400 | { |
Abhishek Sahu | a17beb1 | 2019-06-06 14:52:24 +0530 | [diff] [blame] | 5401 | struct pci_dev *supplier_pdev; |
Lukas Wunner | 07f4f97 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 5402 | |
Abhishek Sahu | a17beb1 | 2019-06-06 14:52:24 +0530 | [diff] [blame] | 5403 | if (PCI_FUNC(pdev->devfn) != consumer) |
Lukas Wunner | 07f4f97 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 5404 | return; |
| 5405 | |
Abhishek Sahu | a17beb1 | 2019-06-06 14:52:24 +0530 | [diff] [blame] | 5406 | supplier_pdev = pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus), |
| 5407 | pdev->bus->number, |
| 5408 | PCI_DEVFN(PCI_SLOT(pdev->devfn), supplier)); |
| 5409 | if (!supplier_pdev || (supplier_pdev->class >> class_shift) != class) { |
| 5410 | pci_dev_put(supplier_pdev); |
Lukas Wunner | 07f4f97 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 5411 | return; |
| 5412 | } |
| 5413 | |
Abhishek Sahu | a17beb1 | 2019-06-06 14:52:24 +0530 | [diff] [blame] | 5414 | if (device_link_add(&pdev->dev, &supplier_pdev->dev, |
| 5415 | DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME)) |
| 5416 | pci_info(pdev, "D0 power state depends on %s\n", |
| 5417 | pci_name(supplier_pdev)); |
| 5418 | else |
| 5419 | pci_err(pdev, "Cannot enforce power dependency on %s\n", |
| 5420 | pci_name(supplier_pdev)); |
Lukas Wunner | 07f4f97 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 5421 | |
Abhishek Sahu | a17beb1 | 2019-06-06 14:52:24 +0530 | [diff] [blame] | 5422 | pm_runtime_allow(&pdev->dev); |
| 5423 | pci_dev_put(supplier_pdev); |
| 5424 | } |
| 5425 | |
| 5426 | /* |
| 5427 | * Create device link for GPUs with integrated HDA controller for streaming |
| 5428 | * audio to attached displays. |
| 5429 | */ |
| 5430 | static void quirk_gpu_hda(struct pci_dev *hda) |
| 5431 | { |
| 5432 | pci_create_device_link(hda, 1, 0, PCI_BASE_CLASS_DISPLAY, 16); |
Lukas Wunner | 07f4f97 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 5433 | } |
| 5434 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID, |
| 5435 | PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda); |
| 5436 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMD, PCI_ANY_ID, |
| 5437 | PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda); |
| 5438 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, |
| 5439 | PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda); |
James Puthukattukaran | aa667c6 | 2018-07-09 11:31:25 -0400 | [diff] [blame] | 5440 | |
| 5441 | /* |
Evan Quan | 60b78ed | 2021-09-03 14:33:11 +0800 | [diff] [blame] | 5442 | * Create device link for GPUs with integrated USB xHCI Host |
Abhishek Sahu | 6d2e369 | 2019-06-06 14:52:25 +0530 | [diff] [blame] | 5443 | * controller to VGA. |
| 5444 | */ |
| 5445 | static void quirk_gpu_usb(struct pci_dev *usb) |
| 5446 | { |
| 5447 | pci_create_device_link(usb, 2, 0, PCI_BASE_CLASS_DISPLAY, 16); |
| 5448 | } |
| 5449 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, |
| 5450 | PCI_CLASS_SERIAL_USB, 8, quirk_gpu_usb); |
Evan Quan | 60b78ed | 2021-09-03 14:33:11 +0800 | [diff] [blame] | 5451 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID, |
| 5452 | PCI_CLASS_SERIAL_USB, 8, quirk_gpu_usb); |
Abhishek Sahu | 6d2e369 | 2019-06-06 14:52:25 +0530 | [diff] [blame] | 5453 | |
| 5454 | /* |
Evan Quan | 60b78ed | 2021-09-03 14:33:11 +0800 | [diff] [blame] | 5455 | * Create device link for GPUs with integrated Type-C UCSI controller |
Abhishek Sahu | 6d2e369 | 2019-06-06 14:52:25 +0530 | [diff] [blame] | 5456 | * to VGA. Currently there is no class code defined for UCSI device over PCI |
| 5457 | * so using UNKNOWN class for now and it will be updated when UCSI |
| 5458 | * over PCI gets a class code. |
| 5459 | */ |
| 5460 | #define PCI_CLASS_SERIAL_UNKNOWN 0x0c80 |
| 5461 | static void quirk_gpu_usb_typec_ucsi(struct pci_dev *ucsi) |
| 5462 | { |
| 5463 | pci_create_device_link(ucsi, 3, 0, PCI_BASE_CLASS_DISPLAY, 16); |
| 5464 | } |
| 5465 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, |
| 5466 | PCI_CLASS_SERIAL_UNKNOWN, 8, |
| 5467 | quirk_gpu_usb_typec_ucsi); |
Evan Quan | 60b78ed | 2021-09-03 14:33:11 +0800 | [diff] [blame] | 5468 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID, |
| 5469 | PCI_CLASS_SERIAL_UNKNOWN, 8, |
| 5470 | quirk_gpu_usb_typec_ucsi); |
Abhishek Sahu | 6d2e369 | 2019-06-06 14:52:25 +0530 | [diff] [blame] | 5471 | |
| 5472 | /* |
Lukas Wunner | b516ea5 | 2019-07-08 13:17:44 +0800 | [diff] [blame] | 5473 | * Enable the NVIDIA GPU integrated HDA controller if the BIOS left it |
| 5474 | * disabled. https://devtalk.nvidia.com/default/topic/1024022 |
| 5475 | */ |
| 5476 | static void quirk_nvidia_hda(struct pci_dev *gpu) |
| 5477 | { |
| 5478 | u8 hdr_type; |
| 5479 | u32 val; |
| 5480 | |
| 5481 | /* There was no integrated HDA controller before MCP89 */ |
| 5482 | if (gpu->device < PCI_DEVICE_ID_NVIDIA_GEFORCE_320M) |
| 5483 | return; |
| 5484 | |
| 5485 | /* Bit 25 at offset 0x488 enables the HDA controller */ |
| 5486 | pci_read_config_dword(gpu, 0x488, &val); |
| 5487 | if (val & BIT(25)) |
| 5488 | return; |
| 5489 | |
| 5490 | pci_info(gpu, "Enabling HDA controller\n"); |
| 5491 | pci_write_config_dword(gpu, 0x488, val | BIT(25)); |
| 5492 | |
| 5493 | /* The GPU becomes a multi-function device when the HDA is enabled */ |
| 5494 | pci_read_config_byte(gpu, PCI_HEADER_TYPE, &hdr_type); |
| 5495 | gpu->multifunction = !!(hdr_type & 0x80); |
| 5496 | } |
| 5497 | DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, |
| 5498 | PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda); |
| 5499 | DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, |
| 5500 | PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda); |
| 5501 | |
| 5502 | /* |
James Puthukattukaran | aa667c6 | 2018-07-09 11:31:25 -0400 | [diff] [blame] | 5503 | * Some IDT switches incorrectly flag an ACS Source Validation error on |
| 5504 | * completions for config read requests even though PCIe r4.0, sec |
| 5505 | * 6.12.1.1, says that completions are never affected by ACS Source |
| 5506 | * Validation. Here's the text of IDT 89H32H8G3-YC, erratum #36: |
| 5507 | * |
| 5508 | * Item #36 - Downstream port applies ACS Source Validation to Completions |
| 5509 | * Section 6.12.1.1 of the PCI Express Base Specification 3.1 states that |
| 5510 | * completions are never affected by ACS Source Validation. However, |
| 5511 | * completions received by a downstream port of the PCIe switch from a |
| 5512 | * device that has not yet captured a PCIe bus number are incorrectly |
| 5513 | * dropped by ACS Source Validation by the switch downstream port. |
| 5514 | * |
| 5515 | * The workaround suggested by IDT is to issue a config write to the |
| 5516 | * downstream device before issuing the first config read. This allows the |
| 5517 | * downstream device to capture its bus and device numbers (see PCIe r4.0, |
| 5518 | * sec 2.2.9), thus avoiding the ACS error on the completion. |
| 5519 | * |
| 5520 | * However, we don't know when the device is ready to accept the config |
| 5521 | * write, so we do config reads until we receive a non-Config Request Retry |
| 5522 | * Status, then do the config write. |
| 5523 | * |
| 5524 | * To avoid hitting the erratum when doing the config reads, we disable ACS |
| 5525 | * SV around this process. |
| 5526 | */ |
| 5527 | int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *l, int timeout) |
| 5528 | { |
| 5529 | int pos; |
| 5530 | u16 ctrl = 0; |
| 5531 | bool found; |
| 5532 | struct pci_dev *bridge = bus->self; |
| 5533 | |
Rajat Jain | 52fbf5b | 2020-07-07 15:46:02 -0700 | [diff] [blame] | 5534 | pos = bridge->acs_cap; |
James Puthukattukaran | aa667c6 | 2018-07-09 11:31:25 -0400 | [diff] [blame] | 5535 | |
| 5536 | /* Disable ACS SV before initial config reads */ |
| 5537 | if (pos) { |
| 5538 | pci_read_config_word(bridge, pos + PCI_ACS_CTRL, &ctrl); |
| 5539 | if (ctrl & PCI_ACS_SV) |
| 5540 | pci_write_config_word(bridge, pos + PCI_ACS_CTRL, |
| 5541 | ctrl & ~PCI_ACS_SV); |
| 5542 | } |
| 5543 | |
| 5544 | found = pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout); |
| 5545 | |
| 5546 | /* Write Vendor ID (read-only) so the endpoint latches its bus/dev */ |
| 5547 | if (found) |
| 5548 | pci_bus_write_config_word(bus, devfn, PCI_VENDOR_ID, 0); |
| 5549 | |
| 5550 | /* Re-enable ACS_SV if it was previously enabled */ |
| 5551 | if (ctrl & PCI_ACS_SV) |
| 5552 | pci_write_config_word(bridge, pos + PCI_ACS_CTRL, ctrl); |
| 5553 | |
| 5554 | return found; |
| 5555 | } |
Bjorn Helgaas | e7aaf90 | 2018-08-15 14:59:03 -0500 | [diff] [blame] | 5556 | |
| 5557 | /* |
Doug Meyer | ad281ec | 2018-05-23 13:18:06 -0700 | [diff] [blame] | 5558 | * Microsemi Switchtec NTB uses devfn proxy IDs to move TLPs between |
| 5559 | * NT endpoints via the internal switch fabric. These IDs replace the |
| 5560 | * originating requestor ID TLPs which access host memory on peer NTB |
| 5561 | * ports. Therefore, all proxy IDs must be aliased to the NTB device |
| 5562 | * to permit access when the IOMMU is turned on. |
| 5563 | */ |
| 5564 | static void quirk_switchtec_ntb_dma_alias(struct pci_dev *pdev) |
| 5565 | { |
| 5566 | void __iomem *mmio; |
| 5567 | struct ntb_info_regs __iomem *mmio_ntb; |
| 5568 | struct ntb_ctrl_regs __iomem *mmio_ctrl; |
Doug Meyer | ad281ec | 2018-05-23 13:18:06 -0700 | [diff] [blame] | 5569 | u64 partition_map; |
| 5570 | u8 partition; |
| 5571 | int pp; |
| 5572 | |
| 5573 | if (pci_enable_device(pdev)) { |
| 5574 | pci_err(pdev, "Cannot enable Switchtec device\n"); |
| 5575 | return; |
| 5576 | } |
| 5577 | |
| 5578 | mmio = pci_iomap(pdev, 0, 0); |
| 5579 | if (mmio == NULL) { |
| 5580 | pci_disable_device(pdev); |
| 5581 | pci_err(pdev, "Cannot iomap Switchtec device\n"); |
| 5582 | return; |
| 5583 | } |
| 5584 | |
| 5585 | pci_info(pdev, "Setting Switchtec proxy ID aliases\n"); |
| 5586 | |
| 5587 | mmio_ntb = mmio + SWITCHTEC_GAS_NTB_OFFSET; |
| 5588 | mmio_ctrl = (void __iomem *) mmio_ntb + SWITCHTEC_NTB_REG_CTRL_OFFSET; |
Doug Meyer | ad281ec | 2018-05-23 13:18:06 -0700 | [diff] [blame] | 5589 | |
| 5590 | partition = ioread8(&mmio_ntb->partition_id); |
| 5591 | |
| 5592 | partition_map = ioread32(&mmio_ntb->ep_map); |
| 5593 | partition_map |= ((u64) ioread32(&mmio_ntb->ep_map + 4)) << 32; |
| 5594 | partition_map &= ~(1ULL << partition); |
| 5595 | |
| 5596 | for (pp = 0; pp < (sizeof(partition_map) * 8); pp++) { |
| 5597 | struct ntb_ctrl_regs __iomem *mmio_peer_ctrl; |
| 5598 | u32 table_sz = 0; |
| 5599 | int te; |
| 5600 | |
| 5601 | if (!(partition_map & (1ULL << pp))) |
| 5602 | continue; |
| 5603 | |
| 5604 | pci_dbg(pdev, "Processing partition %d\n", pp); |
| 5605 | |
| 5606 | mmio_peer_ctrl = &mmio_ctrl[pp]; |
| 5607 | |
| 5608 | table_sz = ioread16(&mmio_peer_ctrl->req_id_table_size); |
| 5609 | if (!table_sz) { |
| 5610 | pci_warn(pdev, "Partition %d table_sz 0\n", pp); |
| 5611 | continue; |
| 5612 | } |
| 5613 | |
| 5614 | if (table_sz > 512) { |
| 5615 | pci_warn(pdev, |
| 5616 | "Invalid Switchtec partition %d table_sz %d\n", |
| 5617 | pp, table_sz); |
| 5618 | continue; |
| 5619 | } |
| 5620 | |
| 5621 | for (te = 0; te < table_sz; te++) { |
| 5622 | u32 rid_entry; |
| 5623 | u8 devfn; |
| 5624 | |
| 5625 | rid_entry = ioread32(&mmio_peer_ctrl->req_id_table[te]); |
| 5626 | devfn = (rid_entry >> 1) & 0xFF; |
| 5627 | pci_dbg(pdev, |
| 5628 | "Aliasing Partition %d Proxy ID %02x.%d\n", |
| 5629 | pp, PCI_SLOT(devfn), PCI_FUNC(devfn)); |
James Sewart | 0929854 | 2019-12-10 16:07:30 -0600 | [diff] [blame] | 5630 | pci_add_dma_alias(pdev, devfn, 1); |
Doug Meyer | ad281ec | 2018-05-23 13:18:06 -0700 | [diff] [blame] | 5631 | } |
| 5632 | } |
| 5633 | |
| 5634 | pci_iounmap(pdev, mmio); |
| 5635 | pci_disable_device(pdev); |
| 5636 | } |
Logan Gunthorpe | 01d5d7f | 2018-10-10 15:55:05 -0500 | [diff] [blame] | 5637 | #define SWITCHTEC_QUIRK(vid) \ |
Logan Gunthorpe | 742bbe1 | 2018-10-05 09:49:40 -0600 | [diff] [blame] | 5638 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_MICROSEMI, vid, \ |
| 5639 | PCI_CLASS_BRIDGE_OTHER, 8, quirk_switchtec_ntb_dma_alias) |
Logan Gunthorpe | 01d5d7f | 2018-10-10 15:55:05 -0500 | [diff] [blame] | 5640 | |
| 5641 | SWITCHTEC_QUIRK(0x8531); /* PFX 24xG3 */ |
| 5642 | SWITCHTEC_QUIRK(0x8532); /* PFX 32xG3 */ |
| 5643 | SWITCHTEC_QUIRK(0x8533); /* PFX 48xG3 */ |
| 5644 | SWITCHTEC_QUIRK(0x8534); /* PFX 64xG3 */ |
| 5645 | SWITCHTEC_QUIRK(0x8535); /* PFX 80xG3 */ |
| 5646 | SWITCHTEC_QUIRK(0x8536); /* PFX 96xG3 */ |
| 5647 | SWITCHTEC_QUIRK(0x8541); /* PSX 24xG3 */ |
| 5648 | SWITCHTEC_QUIRK(0x8542); /* PSX 32xG3 */ |
| 5649 | SWITCHTEC_QUIRK(0x8543); /* PSX 48xG3 */ |
| 5650 | SWITCHTEC_QUIRK(0x8544); /* PSX 64xG3 */ |
| 5651 | SWITCHTEC_QUIRK(0x8545); /* PSX 80xG3 */ |
| 5652 | SWITCHTEC_QUIRK(0x8546); /* PSX 96xG3 */ |
| 5653 | SWITCHTEC_QUIRK(0x8551); /* PAX 24XG3 */ |
| 5654 | SWITCHTEC_QUIRK(0x8552); /* PAX 32XG3 */ |
| 5655 | SWITCHTEC_QUIRK(0x8553); /* PAX 48XG3 */ |
| 5656 | SWITCHTEC_QUIRK(0x8554); /* PAX 64XG3 */ |
| 5657 | SWITCHTEC_QUIRK(0x8555); /* PAX 80XG3 */ |
| 5658 | SWITCHTEC_QUIRK(0x8556); /* PAX 96XG3 */ |
| 5659 | SWITCHTEC_QUIRK(0x8561); /* PFXL 24XG3 */ |
| 5660 | SWITCHTEC_QUIRK(0x8562); /* PFXL 32XG3 */ |
| 5661 | SWITCHTEC_QUIRK(0x8563); /* PFXL 48XG3 */ |
| 5662 | SWITCHTEC_QUIRK(0x8564); /* PFXL 64XG3 */ |
| 5663 | SWITCHTEC_QUIRK(0x8565); /* PFXL 80XG3 */ |
| 5664 | SWITCHTEC_QUIRK(0x8566); /* PFXL 96XG3 */ |
| 5665 | SWITCHTEC_QUIRK(0x8571); /* PFXI 24XG3 */ |
| 5666 | SWITCHTEC_QUIRK(0x8572); /* PFXI 32XG3 */ |
| 5667 | SWITCHTEC_QUIRK(0x8573); /* PFXI 48XG3 */ |
| 5668 | SWITCHTEC_QUIRK(0x8574); /* PFXI 64XG3 */ |
| 5669 | SWITCHTEC_QUIRK(0x8575); /* PFXI 80XG3 */ |
| 5670 | SWITCHTEC_QUIRK(0x8576); /* PFXI 96XG3 */ |
Kelvin Cao | 7a30ebb | 2020-01-14 20:56:48 -0700 | [diff] [blame] | 5671 | SWITCHTEC_QUIRK(0x4000); /* PFX 100XG4 */ |
| 5672 | SWITCHTEC_QUIRK(0x4084); /* PFX 84XG4 */ |
| 5673 | SWITCHTEC_QUIRK(0x4068); /* PFX 68XG4 */ |
| 5674 | SWITCHTEC_QUIRK(0x4052); /* PFX 52XG4 */ |
| 5675 | SWITCHTEC_QUIRK(0x4036); /* PFX 36XG4 */ |
| 5676 | SWITCHTEC_QUIRK(0x4028); /* PFX 28XG4 */ |
| 5677 | SWITCHTEC_QUIRK(0x4100); /* PSX 100XG4 */ |
| 5678 | SWITCHTEC_QUIRK(0x4184); /* PSX 84XG4 */ |
| 5679 | SWITCHTEC_QUIRK(0x4168); /* PSX 68XG4 */ |
| 5680 | SWITCHTEC_QUIRK(0x4152); /* PSX 52XG4 */ |
| 5681 | SWITCHTEC_QUIRK(0x4136); /* PSX 36XG4 */ |
| 5682 | SWITCHTEC_QUIRK(0x4128); /* PSX 28XG4 */ |
| 5683 | SWITCHTEC_QUIRK(0x4200); /* PAX 100XG4 */ |
| 5684 | SWITCHTEC_QUIRK(0x4284); /* PAX 84XG4 */ |
| 5685 | SWITCHTEC_QUIRK(0x4268); /* PAX 68XG4 */ |
| 5686 | SWITCHTEC_QUIRK(0x4252); /* PAX 52XG4 */ |
| 5687 | SWITCHTEC_QUIRK(0x4236); /* PAX 36XG4 */ |
| 5688 | SWITCHTEC_QUIRK(0x4228); /* PAX 28XG4 */ |
Kelvin Cao | bb17b15 | 2021-11-18 16:38:02 -0800 | [diff] [blame] | 5689 | SWITCHTEC_QUIRK(0x4352); /* PFXA 52XG4 */ |
| 5690 | SWITCHTEC_QUIRK(0x4336); /* PFXA 36XG4 */ |
| 5691 | SWITCHTEC_QUIRK(0x4328); /* PFXA 28XG4 */ |
| 5692 | SWITCHTEC_QUIRK(0x4452); /* PSXA 52XG4 */ |
| 5693 | SWITCHTEC_QUIRK(0x4436); /* PSXA 36XG4 */ |
| 5694 | SWITCHTEC_QUIRK(0x4428); /* PSXA 28XG4 */ |
| 5695 | SWITCHTEC_QUIRK(0x4552); /* PAXA 52XG4 */ |
| 5696 | SWITCHTEC_QUIRK(0x4536); /* PAXA 36XG4 */ |
| 5697 | SWITCHTEC_QUIRK(0x4528); /* PAXA 28XG4 */ |
Lyude Paul | e0547c8 | 2019-02-12 17:02:30 -0500 | [diff] [blame] | 5698 | |
| 5699 | /* |
James Sewart | 7b90dfc | 2019-12-10 16:25:40 -0600 | [diff] [blame] | 5700 | * The PLX NTB uses devfn proxy IDs to move TLPs between NT endpoints. |
| 5701 | * These IDs are used to forward responses to the originator on the other |
| 5702 | * side of the NTB. Alias all possible IDs to the NTB to permit access when |
| 5703 | * the IOMMU is turned on. |
| 5704 | */ |
| 5705 | static void quirk_plx_ntb_dma_alias(struct pci_dev *pdev) |
| 5706 | { |
| 5707 | pci_info(pdev, "Setting PLX NTB proxy ID aliases\n"); |
| 5708 | /* PLX NTB may use all 256 devfns */ |
| 5709 | pci_add_dma_alias(pdev, 0, 256); |
| 5710 | } |
| 5711 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, 0x87b0, quirk_plx_ntb_dma_alias); |
| 5712 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, 0x87b1, quirk_plx_ntb_dma_alias); |
Lyude Paul | e0547c8 | 2019-02-12 17:02:30 -0500 | [diff] [blame] | 5713 | |
| 5714 | /* |
| 5715 | * On Lenovo Thinkpad P50 SKUs with a Nvidia Quadro M1000M, the BIOS does |
| 5716 | * not always reset the secondary Nvidia GPU between reboots if the system |
| 5717 | * is configured to use Hybrid Graphics mode. This results in the GPU |
| 5718 | * being left in whatever state it was in during the *previous* boot, which |
| 5719 | * causes spurious interrupts from the GPU, which in turn causes us to |
| 5720 | * disable the wrong IRQ and end up breaking the touchpad. Unsurprisingly, |
| 5721 | * this also completely breaks nouveau. |
| 5722 | * |
| 5723 | * Luckily, it seems a simple reset of the Nvidia GPU brings it back to a |
| 5724 | * clean state and fixes all these issues. |
| 5725 | * |
| 5726 | * When the machine is configured in Dedicated display mode, the issue |
| 5727 | * doesn't occur. Fortunately the GPU advertises NoReset+ when in this |
| 5728 | * mode, so we can detect that and avoid resetting it. |
| 5729 | */ |
| 5730 | static void quirk_reset_lenovo_thinkpad_p50_nvgpu(struct pci_dev *pdev) |
| 5731 | { |
| 5732 | void __iomem *map; |
| 5733 | int ret; |
| 5734 | |
| 5735 | if (pdev->subsystem_vendor != PCI_VENDOR_ID_LENOVO || |
| 5736 | pdev->subsystem_device != 0x222e || |
Amey Narkhede | 4ec36df | 2021-08-17 23:34:55 +0530 | [diff] [blame] | 5737 | !pci_reset_supported(pdev)) |
Lyude Paul | e0547c8 | 2019-02-12 17:02:30 -0500 | [diff] [blame] | 5738 | return; |
| 5739 | |
| 5740 | if (pci_enable_device_mem(pdev)) |
| 5741 | return; |
| 5742 | |
| 5743 | /* |
| 5744 | * Based on nvkm_device_ctor() in |
| 5745 | * drivers/gpu/drm/nouveau/nvkm/engine/device/base.c |
| 5746 | */ |
| 5747 | map = pci_iomap(pdev, 0, 0x23000); |
| 5748 | if (!map) { |
| 5749 | pci_err(pdev, "Can't map MMIO space\n"); |
| 5750 | goto out_disable; |
| 5751 | } |
| 5752 | |
| 5753 | /* |
| 5754 | * Make sure the GPU looks like it's been POSTed before resetting |
| 5755 | * it. |
| 5756 | */ |
| 5757 | if (ioread32(map + 0x2240c) & 0x2) { |
| 5758 | pci_info(pdev, FW_BUG "GPU left initialized by EFI, resetting\n"); |
Lyude Paul | ad54567 | 2019-08-01 18:01:17 -0400 | [diff] [blame] | 5759 | ret = pci_reset_bus(pdev); |
Lyude Paul | e0547c8 | 2019-02-12 17:02:30 -0500 | [diff] [blame] | 5760 | if (ret < 0) |
| 5761 | pci_err(pdev, "Failed to reset GPU: %d\n", ret); |
| 5762 | } |
| 5763 | |
| 5764 | iounmap(map); |
| 5765 | out_disable: |
| 5766 | pci_disable_device(pdev); |
| 5767 | } |
| 5768 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, 0x13b1, |
| 5769 | PCI_CLASS_DISPLAY_VGA, 8, |
| 5770 | quirk_reset_lenovo_thinkpad_p50_nvgpu); |
Kai-Heng Feng | 2880325 | 2019-12-20 03:20:06 +0800 | [diff] [blame] | 5771 | |
| 5772 | /* |
| 5773 | * Device [1b21:2142] |
| 5774 | * When in D0, PME# doesn't get asserted when plugging USB 3.0 device. |
| 5775 | */ |
| 5776 | static void pci_fixup_no_d0_pme(struct pci_dev *dev) |
| 5777 | { |
| 5778 | pci_info(dev, "PME# does not work under D0, disabling it\n"); |
| 5779 | dev->pme_support &= ~(PCI_PM_CAP_PME_D0 >> PCI_PM_CAP_PME_SHIFT); |
| 5780 | } |
| 5781 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA, 0x2142, pci_fixup_no_d0_pme); |
Bjorn Helgaas | 0a8f410 | 2020-04-09 12:43:45 -0500 | [diff] [blame] | 5782 | |
Kai-Heng Feng | 68f5fc4 | 2020-05-08 14:53:41 +0800 | [diff] [blame] | 5783 | /* |
Andy Shevchenko | f83c379 | 2020-11-06 12:05:25 +0200 | [diff] [blame] | 5784 | * Device 12d8:0x400e [OHCI] and 12d8:0x400f [EHCI] |
| 5785 | * |
Kai-Heng Feng | 68f5fc4 | 2020-05-08 14:53:41 +0800 | [diff] [blame] | 5786 | * These devices advertise PME# support in all power states but don't |
| 5787 | * reliably assert it. |
Andy Shevchenko | f83c379 | 2020-11-06 12:05:25 +0200 | [diff] [blame] | 5788 | * |
| 5789 | * These devices also advertise MSI, but documentation (PI7C9X440SL.pdf) |
| 5790 | * says "The MSI Function is not implemented on this device" in chapters |
| 5791 | * 7.3.27, 7.3.29-7.3.31. |
Kai-Heng Feng | 68f5fc4 | 2020-05-08 14:53:41 +0800 | [diff] [blame] | 5792 | */ |
Andy Shevchenko | f83c379 | 2020-11-06 12:05:25 +0200 | [diff] [blame] | 5793 | static void pci_fixup_no_msi_no_pme(struct pci_dev *dev) |
Kai-Heng Feng | 68f5fc4 | 2020-05-08 14:53:41 +0800 | [diff] [blame] | 5794 | { |
Andy Shevchenko | f83c379 | 2020-11-06 12:05:25 +0200 | [diff] [blame] | 5795 | #ifdef CONFIG_PCI_MSI |
| 5796 | pci_info(dev, "MSI is not implemented on this device, disabling it\n"); |
| 5797 | dev->no_msi = 1; |
| 5798 | #endif |
Kai-Heng Feng | 68f5fc4 | 2020-05-08 14:53:41 +0800 | [diff] [blame] | 5799 | pci_info(dev, "PME# is unreliable, disabling it\n"); |
| 5800 | dev->pme_support = 0; |
| 5801 | } |
Andy Shevchenko | f83c379 | 2020-11-06 12:05:25 +0200 | [diff] [blame] | 5802 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_PERICOM, 0x400e, pci_fixup_no_msi_no_pme); |
| 5803 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_PERICOM, 0x400f, pci_fixup_no_msi_no_pme); |
Linus Torvalds | 3925c3b | 2020-06-06 11:01:58 -0700 | [diff] [blame] | 5804 | |
Bjorn Helgaas | 0a8f410 | 2020-04-09 12:43:45 -0500 | [diff] [blame] | 5805 | static void apex_pci_fixup_class(struct pci_dev *pdev) |
| 5806 | { |
| 5807 | pdev->class = (PCI_CLASS_SYSTEM_OTHER << 8) | pdev->class; |
| 5808 | } |
| 5809 | DECLARE_PCI_FIXUP_CLASS_HEADER(0x1ac1, 0x089a, |
| 5810 | PCI_CLASS_NOT_DEFINED, 8, apex_pci_fixup_class); |
Nathan Rossi | acd61ff | 2021-09-10 02:58:23 +0000 | [diff] [blame] | 5811 | |
| 5812 | /* |
| 5813 | * Pericom PI7C9X2G404/PI7C9X2G304/PI7C9X2G303 switch erratum E5 - |
| 5814 | * ACS P2P Request Redirect is not functional |
| 5815 | * |
| 5816 | * When ACS P2P Request Redirect is enabled and bandwidth is not balanced |
| 5817 | * between upstream and downstream ports, packets are queued in an internal |
| 5818 | * buffer until CPLD packet. The workaround is to use the switch in store and |
| 5819 | * forward mode. |
| 5820 | */ |
| 5821 | #define PI7C9X2Gxxx_MODE_REG 0x74 |
| 5822 | #define PI7C9X2Gxxx_STORE_FORWARD_MODE BIT(0) |
| 5823 | static void pci_fixup_pericom_acs_store_forward(struct pci_dev *pdev) |
| 5824 | { |
| 5825 | struct pci_dev *upstream; |
| 5826 | u16 val; |
| 5827 | |
| 5828 | /* Downstream ports only */ |
| 5829 | if (pci_pcie_type(pdev) != PCI_EXP_TYPE_DOWNSTREAM) |
| 5830 | return; |
| 5831 | |
| 5832 | /* Check for ACS P2P Request Redirect use */ |
| 5833 | if (!pdev->acs_cap) |
| 5834 | return; |
| 5835 | pci_read_config_word(pdev, pdev->acs_cap + PCI_ACS_CTRL, &val); |
| 5836 | if (!(val & PCI_ACS_RR)) |
| 5837 | return; |
| 5838 | |
| 5839 | upstream = pci_upstream_bridge(pdev); |
| 5840 | if (!upstream) |
| 5841 | return; |
| 5842 | |
| 5843 | pci_read_config_word(upstream, PI7C9X2Gxxx_MODE_REG, &val); |
| 5844 | if (!(val & PI7C9X2Gxxx_STORE_FORWARD_MODE)) { |
| 5845 | pci_info(upstream, "Setting PI7C9X2Gxxx store-forward mode to avoid ACS erratum\n"); |
| 5846 | pci_write_config_word(upstream, PI7C9X2Gxxx_MODE_REG, val | |
| 5847 | PI7C9X2Gxxx_STORE_FORWARD_MODE); |
| 5848 | } |
| 5849 | } |
| 5850 | /* |
| 5851 | * Apply fixup on enable and on resume, in order to apply the fix up whenever |
| 5852 | * ACS configuration changes or switch mode is reset |
| 5853 | */ |
| 5854 | DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_PERICOM, 0x2404, |
| 5855 | pci_fixup_pericom_acs_store_forward); |
| 5856 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_PERICOM, 0x2404, |
| 5857 | pci_fixup_pericom_acs_store_forward); |
| 5858 | DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_PERICOM, 0x2304, |
| 5859 | pci_fixup_pericom_acs_store_forward); |
| 5860 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_PERICOM, 0x2304, |
| 5861 | pci_fixup_pericom_acs_store_forward); |
| 5862 | DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_PERICOM, 0x2303, |
| 5863 | pci_fixup_pericom_acs_store_forward); |
| 5864 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_PERICOM, 0x2303, |
| 5865 | pci_fixup_pericom_acs_store_forward); |
Marc Zyngier | f21082f | 2021-11-04 18:01:30 +0000 | [diff] [blame] | 5866 | |
| 5867 | static void nvidia_ion_ahci_fixup(struct pci_dev *pdev) |
| 5868 | { |
| 5869 | pdev->dev_flags |= PCI_DEV_FLAGS_HAS_MSI_MASKING; |
| 5870 | } |
| 5871 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, 0x0ab8, nvidia_ion_ahci_fixup); |
Bjorn Helgaas | 500b55b | 2021-12-21 10:45:07 -0600 | [diff] [blame] | 5872 | |
| 5873 | static void rom_bar_overlap_defect(struct pci_dev *dev) |
| 5874 | { |
| 5875 | pci_info(dev, "working around ROM BAR overlap defect\n"); |
| 5876 | dev->rom_bar_overlap = 1; |
| 5877 | } |
| 5878 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1533, rom_bar_overlap_defect); |
| 5879 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1536, rom_bar_overlap_defect); |
| 5880 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1537, rom_bar_overlap_defect); |
| 5881 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1538, rom_bar_overlap_defect); |