blob: e7bf44515fd6ac54e62d0557135ae46c70b501be [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06003 * This file contains work-arounds for many known PCI hardware bugs.
4 * Devices present only on certain architectures (host bridges et cetera)
5 * should be handled in arch-specific code.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06007 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06009 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -060011 * Init/reset quirks for USB host controllers should be in the USB quirks
12 * file, where their drivers can use them.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 */
14
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/types.h>
16#include <linux/kernel.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040017#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/pci.h>
19#include <linux/init.h>
20#include <linux/delay.h>
Len Brown25be5e62005-05-27 04:21:50 -040021#include <linux/acpi.h>
Andreas Petlund75e07fc2008-11-20 20:42:25 -080022#include <linux/dmi.h>
Alexander Duyck649426e2009-03-05 13:57:28 -050023#include <linux/pci-aspm.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090024#include <linux/ioport.h>
Arjan van de Ven32098742012-01-30 20:52:07 -080025#include <linux/sched.h>
26#include <linux/ktime.h>
Douglas Lehr9fe373f2014-08-21 09:26:52 +100027#include <linux/mm.h>
Lukas Wunner630b3af2017-08-01 14:10:41 +020028#include <linux/platform_data/x86/apple.h>
Lukas Wunner07f4f972018-03-03 10:53:24 +010029#include <linux/pm_runtime.h>
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010030#include <asm/dma.h> /* isa_dma_bridge_buggy */
Greg KHbc56b9e2005-04-08 14:53:31 +090031#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Yuji Shimada32a9a6822009-03-16 17:13:39 +090033/*
Jacob Pan253d2e52010-07-16 10:19:22 -070034 * Decoding should be disabled for a PCI device during BAR sizing to avoid
35 * conflict. But doing so may cause problems on host bridge and perhaps other
36 * key system devices. For devices that need to have mmio decoding always-on,
37 * we need to set the dev->mmio_always_on bit.
38 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050039static void quirk_mmio_always_on(struct pci_dev *dev)
Jacob Pan253d2e52010-07-16 10:19:22 -070040{
Yinghai Lu52d21b52012-02-23 23:46:53 -080041 dev->mmio_always_on = 1;
Jacob Pan253d2e52010-07-16 10:19:22 -070042}
Yinghai Lu52d21b52012-02-23 23:46:53 -080043DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
44 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
Jacob Pan253d2e52010-07-16 10:19:22 -070045
Doug Thompsonbd8481e2006-05-08 17:06:09 -070046/* The Mellanox Tavor device gives false positive parity errors
47 * Mark this device with a broken_parity_status, to allow
48 * PCI scanning code to "skip" this now blacklisted device.
49 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050050static void quirk_mellanox_tavor(struct pci_dev *dev)
Doug Thompsonbd8481e2006-05-08 17:06:09 -070051{
52 dev->broken_parity_status = 1; /* This device gives false positives */
53}
Ryan Desfosses3c78bc62014-04-18 20:13:49 -040054DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
55DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
Doug Thompsonbd8481e2006-05-08 17:06:09 -070056
Bjorn Helgaasf7625982013-11-14 11:28:18 -070057/* Deal with broken BIOSes that neglect to enable passive release,
Linus Torvalds1da177e2005-04-16 15:20:36 -070058 which can cause problems in combination with the 82441FX/PPro MTRRs */
Alan Cox1597cac2006-12-04 15:14:45 -080059static void quirk_passive_release(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070060{
61 struct pci_dev *d = NULL;
62 unsigned char dlc;
63
64 /* We have to make sure a particular bit is set in the PIIX3
65 ISA bridge, so we have to go out and find it. */
66 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
67 pci_read_config_byte(d, 0x82, &dlc);
68 if (!(dlc & 1<<1)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -060069 pci_info(d, "PIIX3: Enabling Passive Release\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 dlc |= 1<<1;
71 pci_write_config_byte(d, 0x82, dlc);
72 }
73 }
74}
Andrew Morton652c5382007-11-21 15:07:13 -080075DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
76DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
78/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
79 but VIA don't answer queries. If you happen to have good contacts at VIA
Bjorn Helgaasf7625982013-11-14 11:28:18 -070080 ask them for me please -- Alan
81
82 This appears to be BIOS not version dependent. So presumably there is a
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 chipset level fix */
Bjorn Helgaasf7625982013-11-14 11:28:18 -070084
Bill Pemberton15856ad2012-11-21 15:35:00 -050085static void quirk_isa_dma_hangs(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
87 if (!isa_dma_bridge_buggy) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -040088 isa_dma_bridge_buggy = 1;
Frederick Lawler7506dc72018-01-18 12:55:24 -060089 pci_info(dev, "Activating ISA DMA hang workarounds\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 }
91}
92 /*
93 * Its not totally clear which chipsets are the problematic ones
94 * We know 82C586 and 82C596 variants are affected.
95 */
Andrew Morton652c5382007-11-21 15:07:13 -080096DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
97DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
98DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
Bjorn Helgaasf7625982013-11-14 11:28:18 -070099DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
Andrew Morton652c5382007-11-21 15:07:13 -0800100DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
101DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
102DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104/*
Len Brown4731fdc2010-09-24 21:02:27 -0400105 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
106 * for some HT machines to use C4 w/o hanging.
107 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500108static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
Len Brown4731fdc2010-09-24 21:02:27 -0400109{
110 u32 pmbase;
111 u16 pm1a;
112
113 pci_read_config_dword(dev, 0x40, &pmbase);
114 pmbase = pmbase & 0xff80;
115 pm1a = inw(pmbase);
116
117 if (pm1a & 0x10) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600118 pci_info(dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
Len Brown4731fdc2010-09-24 21:02:27 -0400119 outw(0x10, pmbase);
120 }
121}
122DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
123
124/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 * Chipsets where PCI->PCI transfers vanish or hang
126 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500127static void quirk_nopcipci(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400129 if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600130 pci_info(dev, "Disabling direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 pci_pci_problems |= PCIPCI_FAIL;
132 }
133}
Andrew Morton652c5382007-11-21 15:07:13 -0800134DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
135DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
Alan Cox236561e2006-09-30 23:27:03 -0700136
Bill Pemberton15856ad2012-11-21 15:35:00 -0500137static void quirk_nopciamd(struct pci_dev *dev)
Alan Cox236561e2006-09-30 23:27:03 -0700138{
139 u8 rev;
140 pci_read_config_byte(dev, 0x08, &rev);
141 if (rev == 0x13) {
142 /* Erratum 24 */
Frederick Lawler7506dc72018-01-18 12:55:24 -0600143 pci_info(dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
Alan Cox236561e2006-09-30 23:27:03 -0700144 pci_pci_problems |= PCIAGP_FAIL;
145 }
146}
Andrew Morton652c5382007-11-21 15:07:13 -0800147DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
149/*
150 * Triton requires workarounds to be used by the drivers
151 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500152static void quirk_triton(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400154 if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600155 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 pci_pci_problems |= PCIPCI_TRITON;
157 }
158}
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700159DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
160DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
161DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
162DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
164/*
165 * VIA Apollo KT133 needs PCI latency patch
166 * Made according to a windows driver based patch by George E. Breese
167 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400168 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
169 * the info on which Mr Breese based his work.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 *
171 * Updated based on further information from the site and also on
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700172 * information provided by VIA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 */
Alan Cox1597cac2006-12-04 15:14:45 -0800174static void quirk_vialatency(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175{
176 struct pci_dev *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 u8 busarb;
178 /* Ok we have a potential problem chipset here. Now see if we have
179 a buggy southbridge */
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700180
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400182 if (p != NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
184 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700185 if (p->revision < 0x40 || p->revision > 0x42)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 goto exit;
187 } else {
188 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400189 if (p == NULL) /* No problem parts */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 goto exit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700192 if (p->revision < 0x10 || p->revision > 0x12)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 goto exit;
194 }
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700195
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700197 * Ok we have the problem. Now set the PCI master grant to
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 * occur every master grant. The apparent bug is that under high
199 * PCI load (quite common in Linux of course) you can get data
200 * loss when the CPU is held off the bus for 3 bus master requests
201 * This happens to include the IDE controllers....
202 *
203 * VIA only apply this fix when an SB Live! is present but under
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300204 * both Linux and Windows this isn't enough, and we have seen
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 * corruption without SB Live! but with things like 3 UDMA IDE
206 * controllers. So we ignore that bit of the VIA recommendation..
207 */
208
209 pci_read_config_byte(dev, 0x76, &busarb);
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700210 /* Set bit 4 and bi 5 of byte 76 to 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 "Master priority rotation on every PCI master grant */
212 busarb &= ~(1<<5);
213 busarb |= (1<<4);
214 pci_write_config_byte(dev, 0x76, busarb);
Frederick Lawler7506dc72018-01-18 12:55:24 -0600215 pci_info(dev, "Applying VIA southbridge workaround\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216exit:
217 pci_dev_put(p);
218}
Andrew Morton652c5382007-11-21 15:07:13 -0800219DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
220DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
221DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Alan Cox1597cac2006-12-04 15:14:45 -0800222/* Must restore this on a resume from RAM */
Andrew Morton652c5382007-11-21 15:07:13 -0800223DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
224DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
225DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226
227/*
228 * VIA Apollo VP3 needs ETBF on BT848/878
229 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500230static void quirk_viaetbf(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400232 if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600233 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 pci_pci_problems |= PCIPCI_VIAETBF;
235 }
236}
Andrew Morton652c5382007-11-21 15:07:13 -0800237DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238
Bill Pemberton15856ad2012-11-21 15:35:00 -0500239static void quirk_vsfx(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400241 if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600242 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 pci_pci_problems |= PCIPCI_VSFX;
244 }
245}
Andrew Morton652c5382007-11-21 15:07:13 -0800246DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
248/*
249 * Ali Magik requires workarounds to be used by the drivers
250 * that DMA to AGP space. Latency must be set to 0xA and triton
251 * workaround applied too
252 * [Info kindly provided by ALi]
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700253 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500254static void quirk_alimagik(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400256 if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600257 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
259 }
260}
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700261DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
262DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
264/*
265 * Natoma has some interesting boundary conditions with Zoran stuff
266 * at least
267 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500268static void quirk_natoma(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400270 if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600271 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 pci_pci_problems |= PCIPCI_NATOMA;
273 }
274}
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700275DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
276DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
277DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
278DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
279DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
280DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
282/*
283 * This chip can cause PCI parity errors if config register 0xA0 is read
284 * while DMAs are occurring.
285 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500286static void quirk_citrine(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287{
288 dev->cfg_size = 0xA0;
289}
Andrew Morton652c5382007-11-21 15:07:13 -0800290DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
Jason S. McMullan9f33a2a2015-09-30 15:35:07 +0900292/*
293 * This chip can cause bus lockups if config addresses above 0x600
294 * are read or written.
295 */
296static void quirk_nfp6000(struct pci_dev *dev)
297{
298 dev->cfg_size = 0x600;
299}
Simon Hormanc2e771b2015-12-11 11:30:12 +0900300DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
Jason S. McMullan9f33a2a2015-09-30 15:35:07 +0900301DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
302DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
303
Douglas Lehr9fe373f2014-08-21 09:26:52 +1000304/* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
305static void quirk_extend_bar_to_page(struct pci_dev *dev)
306{
307 int i;
308
Bjorn Helgaas2f686f12017-05-19 14:40:50 -0500309 for (i = 0; i <= PCI_STD_RESOURCE_END; i++) {
Douglas Lehr9fe373f2014-08-21 09:26:52 +1000310 struct resource *r = &dev->resource[i];
311
312 if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
313 r->end = PAGE_SIZE - 1;
314 r->start = 0;
315 r->flags |= IORESOURCE_UNSET;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600316 pci_info(dev, "expanded BAR %d to page size: %pR\n",
Douglas Lehr9fe373f2014-08-21 09:26:52 +1000317 i, r);
318 }
319 }
320}
321DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323/*
324 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
325 * If it's needed, re-allocate the region.
326 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500327static void quirk_s3_64M(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328{
329 struct resource *r = &dev->resource[0];
330
331 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
Bjorn Helgaasbd064f02014-02-26 11:25:58 -0700332 r->flags |= IORESOURCE_UNSET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 r->start = 0;
334 r->end = 0x3ffffff;
335 }
336}
Andrew Morton652c5382007-11-21 15:07:13 -0800337DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
338DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
Myron Stowe06cf35f2015-02-03 16:01:24 -0700340static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
341 const char *name)
342{
343 u32 region;
344 struct pci_bus_region bus_region;
345 struct resource *res = dev->resource + pos;
346
347 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
348
349 if (!region)
350 return;
351
352 res->name = pci_name(dev);
353 res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
354 res->flags |=
355 (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
356 region &= ~(size - 1);
357
358 /* Convert from PCI bus to resource space */
359 bus_region.start = region;
360 bus_region.end = region + size - 1;
361 pcibios_bus_to_resource(dev->bus, res, &bus_region);
362
Frederick Lawler7506dc72018-01-18 12:55:24 -0600363 pci_info(dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
Myron Stowe06cf35f2015-02-03 16:01:24 -0700364 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
365}
366
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500367/*
368 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
369 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
370 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
371 * (which conflicts w/ BAR1's memory range).
Myron Stowe06cf35f2015-02-03 16:01:24 -0700372 *
373 * CS553x's ISA PCI BARs may also be read-only (ref:
374 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500375 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500376static void quirk_cs5536_vsa(struct pci_dev *dev)
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500377{
Myron Stowe06cf35f2015-02-03 16:01:24 -0700378 static char *name = "CS5536 ISA bridge";
379
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500380 if (pci_resource_len(dev, 0) != 8) {
Myron Stowe06cf35f2015-02-03 16:01:24 -0700381 quirk_io(dev, 0, 8, name); /* SMB */
382 quirk_io(dev, 1, 256, name); /* GPIO */
383 quirk_io(dev, 2, 64, name); /* MFGPT */
Frederick Lawler7506dc72018-01-18 12:55:24 -0600384 pci_info(dev, "%s bug detected (incorrect header); workaround applied\n",
Myron Stowe06cf35f2015-02-03 16:01:24 -0700385 name);
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500386 }
387}
388DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
389
Yinghai Lu65195c72013-04-12 12:44:15 +0000390static void quirk_io_region(struct pci_dev *dev, int port,
391 unsigned size, int nr, const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392{
Yinghai Lu65195c72013-04-12 12:44:15 +0000393 u16 region;
394 struct pci_bus_region bus_region;
395 struct resource *res = dev->resource + nr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
Yinghai Lu65195c72013-04-12 12:44:15 +0000397 pci_read_config_word(dev, port, &region);
398 region &= ~(size - 1);
David S. Miller085ae412005-08-08 13:19:08 -0700399
Yinghai Lu65195c72013-04-12 12:44:15 +0000400 if (!region)
401 return;
David S. Miller085ae412005-08-08 13:19:08 -0700402
Yinghai Lu65195c72013-04-12 12:44:15 +0000403 res->name = pci_name(dev);
404 res->flags = IORESOURCE_IO;
405
406 /* Convert from PCI bus to resource space */
407 bus_region.start = region;
408 bus_region.end = region + size - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800409 pcibios_bus_to_resource(dev->bus, res, &bus_region);
Yinghai Lu65195c72013-04-12 12:44:15 +0000410
411 if (!pci_claim_resource(dev, nr))
Frederick Lawler7506dc72018-01-18 12:55:24 -0600412 pci_info(dev, "quirk: %pR claimed by %s\n", res, name);
Yinghai Lu65195c72013-04-12 12:44:15 +0000413}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
415/*
416 * ATI Northbridge setups MCE the processor if you even
417 * read somewhere between 0x3b0->0x3bb or read 0x3d3
418 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500419static void quirk_ati_exploding_mce(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420{
Frederick Lawler7506dc72018-01-18 12:55:24 -0600421 pci_info(dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
423 request_region(0x3b0, 0x0C, "RadeonIGP");
424 request_region(0x3d3, 0x01, "RadeonIGP");
425}
Andrew Morton652c5382007-11-21 15:07:13 -0800426DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427
428/*
Huang Ruibe6646b2014-10-31 11:11:16 +0800429 * In the AMD NL platform, this device ([1022:7912]) has a class code of
430 * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
431 * claim it.
432 * But the dwc3 driver is a more specific driver for this device, and we'd
433 * prefer to use it instead of xhci. To prevent xhci from claiming the
434 * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
435 * defines as "USB device (not host controller)". The dwc3 driver can then
436 * claim it based on its Vendor and Device ID.
437 */
438static void quirk_amd_nl_class(struct pci_dev *pdev)
439{
Bjorn Helgaascd76d102015-06-19 15:28:31 -0500440 u32 class = pdev->class;
441
442 /* Use "USB Device (not host controller)" class */
Heikki Krogerus7b78f482016-03-15 14:06:00 +0200443 pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600444 pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
Bjorn Helgaascd76d102015-06-19 15:28:31 -0500445 class, pdev->class);
Huang Ruibe6646b2014-10-31 11:11:16 +0800446}
447DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
448 quirk_amd_nl_class);
449
450/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 * Let's make the southbridge information explicit instead
452 * of having to worry about people probing the ACPI areas,
453 * for example.. (Yes, it happens, and if you read the wrong
454 * ACPI register it will put the machine to sleep with no
455 * way of waking it up again. Bummer).
456 *
457 * ALI M7101: Two IO regions pointed to by words at
458 * 0xE0 (64 bytes of ACPI registers)
459 * 0xE2 (32 bytes of SMB registers)
460 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500461static void quirk_ali7101_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462{
Yinghai Lu65195c72013-04-12 12:44:15 +0000463 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
464 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465}
Andrew Morton652c5382007-11-21 15:07:13 -0800466DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
Linus Torvalds6693e742005-10-25 20:40:09 -0700468static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
469{
470 u32 devres;
471 u32 mask, size, base;
472
473 pci_read_config_dword(dev, port, &devres);
474 if ((devres & enable) != enable)
475 return;
476 mask = (devres >> 16) & 15;
477 base = devres & 0xffff;
478 size = 16;
479 for (;;) {
480 unsigned bit = size >> 1;
481 if ((bit & mask) == bit)
482 break;
483 size = bit;
484 }
485 /*
486 * For now we only print it out. Eventually we'll want to
487 * reserve it (at least if it's in the 0x1000+ range), but
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700488 * let's get enough confirmation reports first.
Linus Torvalds6693e742005-10-25 20:40:09 -0700489 */
490 base &= -size;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600491 pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700492}
493
494static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
495{
496 u32 devres;
497 u32 mask, size, base;
498
499 pci_read_config_dword(dev, port, &devres);
500 if ((devres & enable) != enable)
501 return;
502 base = devres & 0xffff0000;
503 mask = (devres & 0x3f) << 16;
504 size = 128 << 16;
505 for (;;) {
506 unsigned bit = size >> 1;
507 if ((bit & mask) == bit)
508 break;
509 size = bit;
510 }
511 /*
512 * For now we only print it out. Eventually we'll want to
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700513 * reserve it, but let's get enough confirmation reports first.
Linus Torvalds6693e742005-10-25 20:40:09 -0700514 */
515 base &= -size;
Frederick Lawler7506dc72018-01-18 12:55:24 -0600516 pci_info(dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700517}
518
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519/*
520 * PIIX4 ACPI: Two IO regions pointed to by longwords at
521 * 0x40 (64 bytes of ACPI registers)
Linus Torvalds08db2a72005-10-30 14:40:07 -0800522 * 0x90 (16 bytes of SMB registers)
Linus Torvalds6693e742005-10-25 20:40:09 -0700523 * and a few strange programmable PIIX4 device resources.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500525static void quirk_piix4_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526{
Yinghai Lu65195c72013-04-12 12:44:15 +0000527 u32 res_a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528
Yinghai Lu65195c72013-04-12 12:44:15 +0000529 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
530 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
Linus Torvalds6693e742005-10-25 20:40:09 -0700531
532 /* Device resource A has enables for some of the other ones */
533 pci_read_config_dword(dev, 0x5c, &res_a);
534
535 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
536 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
537
538 /* Device resource D is just bitfields for static resources */
539
540 /* Device 12 enabled? */
541 if (res_a & (1 << 29)) {
542 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
543 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
544 }
545 /* Device 13 enabled? */
546 if (res_a & (1 << 30)) {
547 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
548 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
549 }
550 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
551 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552}
Andrew Morton652c5382007-11-21 15:07:13 -0800553DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
554DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555
Jiri Slabycdb97552011-02-28 10:45:09 +0100556#define ICH_PMBASE 0x40
557#define ICH_ACPI_CNTL 0x44
558#define ICH4_ACPI_EN 0x10
559#define ICH6_ACPI_EN 0x80
560#define ICH4_GPIOBASE 0x58
561#define ICH4_GPIO_CNTL 0x5c
562#define ICH4_GPIO_EN 0x10
563#define ICH6_GPIOBASE 0x48
564#define ICH6_GPIO_CNTL 0x4c
565#define ICH6_GPIO_EN 0x10
566
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567/*
568 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
569 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
570 * 0x58 (64 bytes of GPIO I/O space)
571 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500572static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573{
Jiri Slabycdb97552011-02-28 10:45:09 +0100574 u8 enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575
Jiri Slaby87e3dc32011-02-28 10:45:10 +0100576 /*
577 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
578 * with low legacy (and fixed) ports. We don't know the decoding
579 * priority and can't tell whether the legacy device or the one created
580 * here is really at that address. This happens on boards with broken
581 * BIOSes.
582 */
583
Jiri Slabycdb97552011-02-28 10:45:09 +0100584 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000585 if (enable & ICH4_ACPI_EN)
586 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
587 "ICH4 ACPI/GPIO/TCO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588
Jiri Slabycdb97552011-02-28 10:45:09 +0100589 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000590 if (enable & ICH4_GPIO_EN)
591 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
592 "ICH4 GPIO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593}
Andrew Morton652c5382007-11-21 15:07:13 -0800594DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
595DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
596DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
597DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
598DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
599DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
600DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
601DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
602DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
603DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604
Bill Pemberton15856ad2012-11-21 15:35:00 -0500605static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000606{
Jiri Slabycdb97552011-02-28 10:45:09 +0100607 u8 enable;
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000608
Jiri Slabycdb97552011-02-28 10:45:09 +0100609 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000610 if (enable & ICH6_ACPI_EN)
611 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
612 "ICH6 ACPI/GPIO/TCO");
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000613
Jiri Slabycdb97552011-02-28 10:45:09 +0100614 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000615 if (enable & ICH6_GPIO_EN)
616 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
617 "ICH6 GPIO");
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000618}
Linus Torvalds894886e2008-12-06 10:10:10 -0800619
Bill Pemberton15856ad2012-11-21 15:35:00 -0500620static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
Linus Torvalds894886e2008-12-06 10:10:10 -0800621{
622 u32 val;
623 u32 size, base;
624
625 pci_read_config_dword(dev, reg, &val);
626
627 /* Enabled? */
628 if (!(val & 1))
629 return;
630 base = val & 0xfffc;
631 if (dynsize) {
632 /*
633 * This is not correct. It is 16, 32 or 64 bytes depending on
634 * register D31:F0:ADh bits 5:4.
635 *
636 * But this gets us at least _part_ of it.
637 */
638 size = 16;
639 } else {
640 size = 128;
641 }
642 base &= ~(size-1);
643
644 /* Just print it out for now. We should reserve it after more debugging */
Frederick Lawler7506dc72018-01-18 12:55:24 -0600645 pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
Linus Torvalds894886e2008-12-06 10:10:10 -0800646}
647
Bill Pemberton15856ad2012-11-21 15:35:00 -0500648static void quirk_ich6_lpc(struct pci_dev *dev)
Linus Torvalds894886e2008-12-06 10:10:10 -0800649{
650 /* Shared ACPI/GPIO decode with all ICH6+ */
651 ich6_lpc_acpi_gpio(dev);
652
653 /* ICH6-specific generic IO decode */
654 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
655 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
656}
657DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
658DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
659
Bill Pemberton15856ad2012-11-21 15:35:00 -0500660static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
Linus Torvalds894886e2008-12-06 10:10:10 -0800661{
662 u32 val;
663 u32 mask, base;
664
665 pci_read_config_dword(dev, reg, &val);
666
667 /* Enabled? */
668 if (!(val & 1))
669 return;
670
671 /*
672 * IO base in bits 15:2, mask in bits 23:18, both
673 * are dword-based
674 */
675 base = val & 0xfffc;
676 mask = (val >> 16) & 0xfc;
677 mask |= 3;
678
679 /* Just print it out for now. We should reserve it after more debugging */
Frederick Lawler7506dc72018-01-18 12:55:24 -0600680 pci_info(dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
Linus Torvalds894886e2008-12-06 10:10:10 -0800681}
682
683/* ICH7-10 has the same common LPC generic IO decode registers */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500684static void quirk_ich7_lpc(struct pci_dev *dev)
Linus Torvalds894886e2008-12-06 10:10:10 -0800685{
Jean Delvare5d9c0a72011-04-15 10:03:53 +0200686 /* We share the common ACPI/GPIO decode with ICH6 */
Linus Torvalds894886e2008-12-06 10:10:10 -0800687 ich6_lpc_acpi_gpio(dev);
688
689 /* And have 4 ICH7+ generic decodes */
690 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
691 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
692 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
693 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
694}
695DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
696DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
697DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
698DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
699DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
700DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
701DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
702DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
703DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
704DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
705DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
706DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
707DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000708
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709/*
710 * VIA ACPI: One IO region pointed to by longword at
711 * 0x48 or 0x20 (256 bytes of ACPI registers)
712 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500713static void quirk_vt82c586_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714{
Yinghai Lu65195c72013-04-12 12:44:15 +0000715 if (dev->revision & 0x10)
716 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
717 "vt82c586 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718}
Andrew Morton652c5382007-11-21 15:07:13 -0800719DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720
721/*
722 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
723 * 0x48 (256 bytes of ACPI registers)
724 * 0x70 (128 bytes of hardware monitoring register)
725 * 0x90 (16 bytes of SMB registers)
726 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500727static void quirk_vt82c686_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 quirk_vt82c586_acpi(dev);
730
Yinghai Lu65195c72013-04-12 12:44:15 +0000731 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
732 "vt82c686 HW-mon");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733
Yinghai Lu65195c72013-04-12 12:44:15 +0000734 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735}
Andrew Morton652c5382007-11-21 15:07:13 -0800736DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400738/*
739 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
740 * 0x88 (128 bytes of power management registers)
741 * 0xd0 (16 bytes of SMB registers)
742 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500743static void quirk_vt8235_acpi(struct pci_dev *dev)
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400744{
Yinghai Lu65195c72013-04-12 12:44:15 +0000745 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
746 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400747}
748DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
749
Gabe Black1f56f4a2009-10-06 09:19:45 -0500750/*
751 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
752 * Disable fast back-to-back on the secondary bus segment
753 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500754static void quirk_xio2000a(struct pci_dev *dev)
Gabe Black1f56f4a2009-10-06 09:19:45 -0500755{
756 struct pci_dev *pdev;
757 u16 command;
758
Frederick Lawler7506dc72018-01-18 12:55:24 -0600759 pci_warn(dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
Gabe Black1f56f4a2009-10-06 09:19:45 -0500760 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
761 pci_read_config_word(pdev, PCI_COMMAND, &command);
762 if (command & PCI_COMMAND_FAST_BACK)
763 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
764 }
765}
766DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
767 quirk_xio2000a);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700769#ifdef CONFIG_X86_IO_APIC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770
771#include <asm/io_apic.h>
772
773/*
774 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
775 * devices to the external APIC.
776 *
777 * TODO: When we have device-specific interrupt routers,
778 * this code will go away from quirks.
779 */
Alan Cox1597cac2006-12-04 15:14:45 -0800780static void quirk_via_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781{
782 u8 tmp;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700783
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 if (nr_ioapics < 1)
785 tmp = 0; /* nothing routed to external APIC */
786 else
787 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700788
Frederick Lawler7506dc72018-01-18 12:55:24 -0600789 pci_info(dev, "%sbling VIA external APIC routing\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 tmp == 0 ? "Disa" : "Ena");
791
792 /* Offset 0x58: External APIC IRQ output control */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400793 pci_write_config_byte(dev, 0x58, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794}
Andrew Morton652c5382007-11-21 15:07:13 -0800795DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200796DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797
798/*
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700799 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
Karsten Wiesea1740912005-09-03 15:56:33 -0700800 * This leads to doubled level interrupt rates.
801 * Set this bit to get rid of cycle wastage.
802 * Otherwise uncritical.
803 */
Alan Cox1597cac2006-12-04 15:14:45 -0800804static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
Karsten Wiesea1740912005-09-03 15:56:33 -0700805{
806 u8 misc_control2;
807#define BYPASS_APIC_DEASSERT 8
808
809 pci_read_config_byte(dev, 0x5B, &misc_control2);
810 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600811 pci_info(dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
Karsten Wiesea1740912005-09-03 15:56:33 -0700812 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
813 }
814}
815DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200816DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Karsten Wiesea1740912005-09-03 15:56:33 -0700817
818/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 * The AMD io apic can hang the box when an apic irq is masked.
820 * We check all revs >= B0 (yet not in the pre production!) as the bug
821 * is currently marked NoFix
822 *
823 * We have multiple reports of hangs with this chipset that went away with
Alan Cox236561e2006-09-30 23:27:03 -0700824 * noapic specified. For the moment we assume it's the erratum. We may be wrong
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825 * of course. However the advice is demonstrably good even if so..
826 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500827static void quirk_amd_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828{
Auke Kok44c10132007-06-08 15:46:36 -0700829 if (dev->revision >= 0x02) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600830 pci_warn(dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
831 pci_warn(dev, " : booting with the \"noapic\" option\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 }
833}
Andrew Morton652c5382007-11-21 15:07:13 -0800834DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835#endif /* CONFIG_X86_IO_APIC */
836
Herbert Xu0bec9052016-09-05 17:12:57 +0800837#if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
Ananth Jasty21b5b8e2016-08-23 16:27:14 -0700838
839static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
840{
841 /* Fix for improper SRIOV configuration on Cavium cn88xx RNM device */
842 if (dev->subsystem_device == 0xa118)
843 dev->sriov->link = dev->devfn;
844}
845DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
846#endif
847
Peter Orubad556ad42007-05-15 13:59:13 +0200848/*
849 * Some settings of MMRBC can lead to data corruption so block changes.
850 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
851 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500852static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
Peter Orubad556ad42007-05-15 13:59:13 +0200853{
Auke Kokaa288d42007-08-27 16:17:47 -0700854 if (dev->subordinate && dev->revision <= 0x12) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600855 pci_info(dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -0400856 dev->revision);
Peter Orubad556ad42007-05-15 13:59:13 +0200857 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
858 }
859}
860DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861
862/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 * FIXME: it is questionable that quirk_via_acpi
864 * is needed. It shows up as an ISA bridge, and does not
865 * support the PCI_INTERRUPT_LINE register at all. Therefore
866 * it seems like setting the pci_dev's 'irq' to the
867 * value of the ACPI SCI interrupt is only done for convenience.
868 * -jgarzik
869 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500870static void quirk_via_acpi(struct pci_dev *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871{
872 /*
873 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
874 */
875 u8 irq;
876 pci_read_config_byte(d, 0x42, &irq);
877 irq &= 0xf;
878 if (irq && (irq != 2))
879 d->irq = irq;
880}
Andrew Morton652c5382007-11-21 15:07:13 -0800881DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
882DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883
Daniel Drake09d60292006-09-25 16:52:19 -0700884
885/*
Alan Cox1597cac2006-12-04 15:14:45 -0800886 * VIA bridges which have VLink
Daniel Drake09d60292006-09-25 16:52:19 -0700887 */
Alan Cox1597cac2006-12-04 15:14:45 -0800888
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800889static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
890
891static void quirk_via_bridge(struct pci_dev *dev)
892{
893 /* See what bridge we have and find the device ranges */
894 switch (dev->device) {
895 case PCI_DEVICE_ID_VIA_82C686:
Jean Delvarecb7468e2007-01-31 23:48:12 -0800896 /* The VT82C686 is special, it attaches to PCI and can have
897 any device number. All its subdevices are functions of
898 that single device. */
899 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
900 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800901 break;
902 case PCI_DEVICE_ID_VIA_8237:
903 case PCI_DEVICE_ID_VIA_8237A:
904 via_vlink_dev_lo = 15;
905 break;
906 case PCI_DEVICE_ID_VIA_8235:
907 via_vlink_dev_lo = 16;
908 break;
909 case PCI_DEVICE_ID_VIA_8231:
910 case PCI_DEVICE_ID_VIA_8233_0:
911 case PCI_DEVICE_ID_VIA_8233A:
912 case PCI_DEVICE_ID_VIA_8233C_0:
913 via_vlink_dev_lo = 17;
914 break;
915 }
916}
917DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
918DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
919DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
920DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
921DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
922DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
923DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
924DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
Daniel Drake09d60292006-09-25 16:52:19 -0700925
Alan Cox1597cac2006-12-04 15:14:45 -0800926/**
927 * quirk_via_vlink - VIA VLink IRQ number update
928 * @dev: PCI device
929 *
930 * If the device we are dealing with is on a PIC IRQ we need to
931 * ensure that the IRQ line register which usually is not relevant
932 * for PCI cards, is actually written so that interrupts get sent
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800933 * to the right place.
934 * We only do this on systems where a VIA south bridge was detected,
935 * and only for VIA devices on the motherboard (see quirk_via_bridge
936 * above).
Alan Cox1597cac2006-12-04 15:14:45 -0800937 */
938
939static void quirk_via_vlink(struct pci_dev *dev)
Len Brown25be5e62005-05-27 04:21:50 -0400940{
941 u8 irq, new_irq;
942
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800943 /* Check if we have VLink at all */
944 if (via_vlink_dev_lo == -1)
Daniel Drake09d60292006-09-25 16:52:19 -0700945 return;
946
947 new_irq = dev->irq;
948
949 /* Don't quirk interrupts outside the legacy IRQ range */
950 if (!new_irq || new_irq > 15)
951 return;
952
Alan Cox1597cac2006-12-04 15:14:45 -0800953 /* Internal device ? */
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800954 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
955 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
Alan Cox1597cac2006-12-04 15:14:45 -0800956 return;
957
958 /* This is an internal VLink device on a PIC interrupt. The BIOS
959 ought to have set this but may not have, so we redo it */
960
Len Brown25be5e62005-05-27 04:21:50 -0400961 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
962 if (new_irq != irq) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600963 pci_info(dev, "VIA VLink IRQ fixup, from %d to %d\n",
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700964 irq, new_irq);
Len Brown25be5e62005-05-27 04:21:50 -0400965 udelay(15); /* unknown if delay really needed */
966 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
967 }
968}
Alan Cox1597cac2006-12-04 15:14:45 -0800969DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
Len Brown25be5e62005-05-27 04:21:50 -0400970
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 * VIA VT82C598 has its device ID settable and many BIOSes
973 * set it to the ID of VT82C597 for backward compatibility.
974 * We need to switch it off to be able to recognize the real
975 * type of the chip.
976 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500977static void quirk_vt82c598_id(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978{
979 pci_write_config_byte(dev, 0xfc, 0);
980 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
981}
Andrew Morton652c5382007-11-21 15:07:13 -0800982DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983
984/*
985 * CardBus controllers have a legacy base address that enables them
986 * to respond as i82365 pcmcia controllers. We don't want them to
987 * do this even if the Linux CardBus driver is not loaded, because
988 * the Linux i82365 driver does not (and should not) handle CardBus.
989 */
Alan Cox1597cac2006-12-04 15:14:45 -0800990static void quirk_cardbus_legacy(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
993}
Yinghai Luae9de562012-02-23 23:46:54 -0800994DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
995 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
996DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
997 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998
999/*
1000 * Following the PCI ordering rules is optional on the AMD762. I'm not
1001 * sure what the designers were smoking but let's not inhale...
1002 *
1003 * To be fair to AMD, it follows the spec by default, its BIOS people
1004 * who turn it off!
1005 */
Alan Cox1597cac2006-12-04 15:14:45 -08001006static void quirk_amd_ordering(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007{
1008 u32 pcic;
1009 pci_read_config_dword(dev, 0x4C, &pcic);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001010 if ((pcic & 6) != 6) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 pcic |= 6;
Frederick Lawler7506dc72018-01-18 12:55:24 -06001012 pci_warn(dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 pci_write_config_dword(dev, 0x4C, pcic);
1014 pci_read_config_dword(dev, 0x84, &pcic);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001015 pcic |= (1 << 23); /* Required in this mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 pci_write_config_dword(dev, 0x84, pcic);
1017 }
1018}
Andrew Morton652c5382007-11-21 15:07:13 -08001019DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001020DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021
1022/*
1023 * DreamWorks provided workaround for Dunord I-3000 problem
1024 *
1025 * This card decodes and responds to addresses not apparently
1026 * assigned to it. We force a larger allocation to ensure that
1027 * nothing gets put too close to it.
1028 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001029static void quirk_dunord(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001031 struct resource *r = &dev->resource[1];
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07001032
1033 r->flags |= IORESOURCE_UNSET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 r->start = 0;
1035 r->end = 0xffffff;
1036}
Andrew Morton652c5382007-11-21 15:07:13 -08001037DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038
1039/*
1040 * i82380FB mobile docking controller: its PCI-to-PCI bridge
1041 * is subtractive decoding (transparent), and does indicate this
1042 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
1043 * instead of 0x01.
1044 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001045static void quirk_transparent_bridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046{
1047 dev->transparent = 1;
1048}
Andrew Morton652c5382007-11-21 15:07:13 -08001049DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1050DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051
1052/*
1053 * Common misconfiguration of the MediaGX/Geode PCI master that will
1054 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
Justin P. Mattock631dd1a2010-10-18 11:03:14 +02001055 * datasheets found at http://www.national.com/analog for info on what
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 * these bits do. <christer@weinigel.se>
1057 */
Alan Cox1597cac2006-12-04 15:14:45 -08001058static void quirk_mediagx_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059{
1060 u8 reg;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001061
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 pci_read_config_byte(dev, 0x41, &reg);
1063 if (reg & 2) {
1064 reg &= ~2;
Frederick Lawler7506dc72018-01-18 12:55:24 -06001065 pci_info(dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001066 reg);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001067 pci_write_config_byte(dev, 0x41, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 }
1069}
Andrew Morton652c5382007-11-21 15:07:13 -08001070DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1071DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072
1073/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 * Ensure C0 rev restreaming is off. This is normally done by
1075 * the BIOS but in the odd case it is not the results are corruption
1076 * hence the presence of a Linux check
1077 */
Alan Cox1597cac2006-12-04 15:14:45 -08001078static void quirk_disable_pxb(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079{
1080 u16 config;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001081
Auke Kok44c10132007-06-08 15:46:36 -07001082 if (pdev->revision != 0x04) /* Only C0 requires this */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083 return;
1084 pci_read_config_word(pdev, 0x40, &config);
1085 if (config & (1<<6)) {
1086 config &= ~(1<<6);
1087 pci_write_config_word(pdev, 0x40, config);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001088 pci_info(pdev, "C0 revision 450NX. Disabling PCI restreaming\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 }
1090}
Andrew Morton652c5382007-11-21 15:07:13 -08001091DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001092DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093
Myron Stowe25e742b2012-07-09 15:36:14 -06001094static void quirk_amd_ide_mode(struct pci_dev *pdev)
Conke Huab174432006-12-19 13:11:37 -08001095{
Shane Huang5deab532009-10-13 11:14:00 +08001096 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
Crane Cai05a7d222008-02-02 13:56:56 +08001097 u8 tmp;
Conke Huab174432006-12-19 13:11:37 -08001098
Crane Cai05a7d222008-02-02 13:56:56 +08001099 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1100 if (tmp == 0x01) {
Conke Huab174432006-12-19 13:11:37 -08001101 pci_read_config_byte(pdev, 0x40, &tmp);
1102 pci_write_config_byte(pdev, 0x40, tmp|1);
1103 pci_write_config_byte(pdev, 0x9, 1);
1104 pci_write_config_byte(pdev, 0xa, 6);
1105 pci_write_config_byte(pdev, 0x40, tmp);
1106
Conke Huc9f89472007-01-09 05:32:51 -05001107 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
Frederick Lawler7506dc72018-01-18 12:55:24 -06001108 pci_info(pdev, "set SATA to AHCI mode\n");
Conke Huab174432006-12-19 13:11:37 -08001109 }
1110}
Crane Cai05a7d222008-02-02 13:56:56 +08001111DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001112DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Crane Cai05a7d222008-02-02 13:56:56 +08001113DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001114DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Shane Huang5deab532009-10-13 11:14:00 +08001115DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1116DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
Shane Huangfafe5c3d82013-06-03 18:24:10 +08001117DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1118DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
Conke Huab174432006-12-19 13:11:37 -08001119
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120/*
1121 * Serverworks CSB5 IDE does not fully support native mode
1122 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001123static void quirk_svwks_csb5ide(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124{
1125 u8 prog;
1126 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1127 if (prog & 5) {
1128 prog &= ~5;
1129 pdev->class &= ~5;
1130 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Alan Cox368c73d2006-10-04 00:41:26 +01001131 /* PCI layer will sort out resources */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 }
1133}
Andrew Morton652c5382007-11-21 15:07:13 -08001134DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135
1136/*
1137 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1138 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001139static void quirk_ide_samemode(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140{
1141 u8 prog;
1142
1143 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1144
1145 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001146 pci_info(pdev, "IDE mode mismatch; forcing legacy mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147 prog &= ~5;
1148 pdev->class &= ~5;
1149 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 }
1151}
Alan Cox368c73d2006-10-04 00:41:26 +01001152DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153
Alan Cox979b1792008-07-24 17:18:38 +01001154/*
1155 * Some ATA devices break if put into D3
1156 */
1157
Bill Pemberton15856ad2012-11-21 15:35:00 -05001158static void quirk_no_ata_d3(struct pci_dev *pdev)
Alan Cox979b1792008-07-24 17:18:38 +01001159{
Yinghai Lufaa738b2012-02-23 23:46:55 -08001160 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
Alan Cox979b1792008-07-24 17:18:38 +01001161}
Yinghai Lufaa738b2012-02-23 23:46:55 -08001162/* Quirk the legacy ATA devices only. The AHCI ones are ok */
1163DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1164 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1165DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1166 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox7a661c62009-06-24 16:02:27 +01001167/* ALi loses some register settings that we cannot then restore */
Yinghai Lufaa738b2012-02-23 23:46:55 -08001168DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1169 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox7a661c62009-06-24 16:02:27 +01001170/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1171 occur when mode detecting */
Yinghai Lufaa738b2012-02-23 23:46:55 -08001172DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1173 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox979b1792008-07-24 17:18:38 +01001174
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175/* This was originally an Alpha specific thing, but it really fits here.
1176 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1177 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001178static void quirk_eisa_bridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179{
1180 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1181}
Andrew Morton652c5382007-11-21 15:07:13 -08001182DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183
Johannes Goecke7daa0c42006-04-20 02:43:17 -07001184
1185/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1187 * is not activated. The myth is that Asus said that they do not want the
1188 * users to be irritated by just another PCI Device in the Win98 device
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001189 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 * package 2.7.0 for details)
1191 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001192 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1193 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001194 * becomes necessary to do this tweak in two steps -- the chosen trigger
1195 * is either the Host bridge (preferred) or on-board VGA controller.
Jean Delvare9208ee82007-03-24 16:56:44 +01001196 *
1197 * Note that we used to unhide the SMBus that way on Toshiba laptops
1198 * (Satellite A40 and Tecra M2) but then found that the thermal management
1199 * was done by SMM code, which could cause unsynchronized concurrent
1200 * accesses to the SMBus registers, with potentially bad effects. Thus you
1201 * should be very careful when adding new entries: if SMM is accessing the
1202 * Intel SMBus, this is a very good reason to leave it hidden.
Jean Delvarea99acc82008-03-28 14:16:04 -07001203 *
1204 * Likewise, many recent laptops use ACPI for thermal management. If the
1205 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1206 * natively, and keeping the SMBus hidden is the right thing to do. If you
1207 * are about to add an entry in the table below, please first disassemble
1208 * the DSDT and double-check that there is no code accessing the SMBus.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 */
Vivek Goyal9d24a812007-01-11 01:52:44 +01001210static int asus_hides_smbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211
Bill Pemberton15856ad2012-11-21 15:35:00 -05001212static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213{
1214 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1215 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001216 switch (dev->subsystem_device) {
Jean Delvarea00db372005-06-29 17:04:06 +02001217 case 0x8025: /* P4B-LX */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 case 0x8070: /* P4B */
1219 case 0x8088: /* P4B533 */
1220 case 0x1626: /* L3C notebook */
1221 asus_hides_smbus = 1;
1222 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001223 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001224 switch (dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 case 0x80b1: /* P4GE-V */
1226 case 0x80b2: /* P4PE */
1227 case 0x8093: /* P4B533-V */
1228 asus_hides_smbus = 1;
1229 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001230 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001231 switch (dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 case 0x8030: /* P4T533 */
1233 asus_hides_smbus = 1;
1234 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001235 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 switch (dev->subsystem_device) {
1237 case 0x8070: /* P4G8X Deluxe */
1238 asus_hides_smbus = 1;
1239 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001240 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
Jean Delvare321311a2006-07-31 08:53:15 +02001241 switch (dev->subsystem_device) {
1242 case 0x80c9: /* PU-DLS */
1243 asus_hides_smbus = 1;
1244 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001245 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 switch (dev->subsystem_device) {
1247 case 0x1751: /* M2N notebook */
1248 case 0x1821: /* M5N notebook */
Mats Erik Andersson4096ed02009-05-12 12:05:23 +02001249 case 0x1897: /* A6L notebook */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250 asus_hides_smbus = 1;
1251 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001252 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 switch (dev->subsystem_device) {
1254 case 0x184b: /* W1N notebook */
1255 case 0x186a: /* M6Ne notebook */
1256 asus_hides_smbus = 1;
1257 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001258 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Jean Delvare2e457852007-01-05 09:17:56 +01001259 switch (dev->subsystem_device) {
1260 case 0x80f2: /* P4P800-X */
1261 asus_hides_smbus = 1;
1262 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001263 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001264 switch (dev->subsystem_device) {
1265 case 0x1882: /* M6V notebook */
Jean Delvare2d1e1c72006-04-01 16:46:35 +02001266 case 0x1977: /* A6VA notebook */
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001267 asus_hides_smbus = 1;
1268 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1270 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001271 switch (dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 case 0x088C: /* HP Compaq nc8000 */
1273 case 0x0890: /* HP Compaq nc6000 */
1274 asus_hides_smbus = 1;
1275 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001276 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 switch (dev->subsystem_device) {
1278 case 0x12bc: /* HP D330L */
Jean Delvaree3b1bd52005-09-21 22:26:31 +02001279 case 0x12bd: /* HP D530 */
Michal Miroslaw74c57422009-05-12 13:49:25 -07001280 case 0x006a: /* HP Compaq nx9500 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281 asus_hides_smbus = 1;
1282 }
Jean Delvare677cc642007-11-21 18:29:06 +01001283 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1284 switch (dev->subsystem_device) {
1285 case 0x12bf: /* HP xw4100 */
1286 asus_hides_smbus = 1;
1287 }
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001288 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1289 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1290 switch (dev->subsystem_device) {
1291 case 0xC00C: /* Samsung P35 notebook */
1292 asus_hides_smbus = 1;
1293 }
Rumen Ivanov Zarevc87f8832005-09-06 13:39:32 -07001294 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1295 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001296 switch (dev->subsystem_device) {
Rumen Ivanov Zarevc87f8832005-09-06 13:39:32 -07001297 case 0x0058: /* Compaq Evo N620c */
1298 asus_hides_smbus = 1;
1299 }
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001300 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001301 switch (dev->subsystem_device) {
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001302 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1303 /* Motherboard doesn't have Host bridge
1304 * subvendor/subdevice IDs, therefore checking
1305 * its on-board VGA controller */
1306 asus_hides_smbus = 1;
1307 }
David O'Shea8293b0f2009-03-02 09:51:13 +01001308 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001309 switch (dev->subsystem_device) {
Jean Delvare10260d92008-06-04 13:53:31 +02001310 case 0x00b8: /* Compaq Evo D510 CMT */
1311 case 0x00b9: /* Compaq Evo D510 SFF */
Jean Delvare6b5096e2009-07-28 11:49:19 +02001312 case 0x00ba: /* Compaq Evo D510 USDT */
David O'Shea8293b0f2009-03-02 09:51:13 +01001313 /* Motherboard doesn't have Host bridge
1314 * subvendor/subdevice IDs and on-board VGA
1315 * controller is disabled if an AGP card is
1316 * inserted, therefore checking USB UHCI
1317 * Controller #1 */
Jean Delvare10260d92008-06-04 13:53:31 +02001318 asus_hides_smbus = 1;
1319 }
Krzysztof Helt27e46852008-06-08 13:47:02 +02001320 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1321 switch (dev->subsystem_device) {
1322 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1323 /* Motherboard doesn't have host bridge
1324 * subvendor/subdevice IDs, therefore checking
1325 * its on-board VGA controller */
1326 asus_hides_smbus = 1;
1327 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 }
1329}
Andrew Morton652c5382007-11-21 15:07:13 -08001330DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1331DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1332DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1333DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
Jean Delvare677cc642007-11-21 18:29:06 +01001334DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
Andrew Morton652c5382007-11-21 15:07:13 -08001335DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1336DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1337DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1338DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1339DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340
Andrew Morton652c5382007-11-21 15:07:13 -08001341DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
David O'Shea8293b0f2009-03-02 09:51:13 +01001342DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
Krzysztof Helt27e46852008-06-08 13:47:02 +02001343DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001344
Alan Cox1597cac2006-12-04 15:14:45 -08001345static void asus_hides_smbus_lpc(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346{
1347 u16 val;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001348
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 if (likely(!asus_hides_smbus))
1350 return;
1351
1352 pci_read_config_word(dev, 0xF2, &val);
1353 if (val & 0x8) {
1354 pci_write_config_word(dev, 0xF2, val & (~0x8));
1355 pci_read_config_word(dev, 0xF2, &val);
1356 if (val & 0x8)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001357 pci_info(dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001358 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359 else
Frederick Lawler7506dc72018-01-18 12:55:24 -06001360 pci_info(dev, "Enabled i801 SMBus device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361 }
1362}
Andrew Morton652c5382007-11-21 15:07:13 -08001363DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1364DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1365DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1366DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1367DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1368DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1369DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001370DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1371DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1372DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1373DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1374DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1375DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1376DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001378/* It appears we just have one such device. If not, we have a warning */
1379static void __iomem *asus_rcba_base;
1380static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001381{
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001382 u32 rcba;
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001383
1384 if (likely(!asus_hides_smbus))
1385 return;
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001386 WARN_ON(asus_rcba_base);
1387
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001388 pci_read_config_dword(dev, 0xF0, &rcba);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001389 /* use bits 31:14, 16 kB aligned */
1390 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1391 if (asus_rcba_base == NULL)
1392 return;
1393}
1394
1395static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1396{
1397 u32 val;
1398
1399 if (likely(!asus_hides_smbus || !asus_rcba_base))
1400 return;
1401 /* read the Function Disable register, dword mode only */
1402 val = readl(asus_rcba_base + 0x3418);
1403 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1404}
1405
1406static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1407{
1408 if (likely(!asus_hides_smbus || !asus_rcba_base))
1409 return;
1410 iounmap(asus_rcba_base);
1411 asus_rcba_base = NULL;
Frederick Lawler7506dc72018-01-18 12:55:24 -06001412 pci_info(dev, "Enabled ICH6/i801 SMBus device\n");
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001413}
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001414
1415static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1416{
1417 asus_hides_smbus_lpc_ich6_suspend(dev);
1418 asus_hides_smbus_lpc_ich6_resume_early(dev);
1419 asus_hides_smbus_lpc_ich6_resume(dev);
1420}
Andrew Morton652c5382007-11-21 15:07:13 -08001421DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001422DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1423DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1424DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
Carl-Daniel Hailfingerce007ea2006-05-15 09:44:33 -07001425
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426/*
1427 * SiS 96x south bridge: BIOS typically hides SMBus device...
1428 */
Alan Cox1597cac2006-12-04 15:14:45 -08001429static void quirk_sis_96x_smbus(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430{
1431 u8 val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432 pci_read_config_byte(dev, 0x77, &val);
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001433 if (val & 0x10) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001434 pci_info(dev, "Enabling SiS 96x SMBus\n");
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001435 pci_write_config_byte(dev, 0x77, val & ~0x10);
1436 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437}
Andrew Morton652c5382007-11-21 15:07:13 -08001438DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1439DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1440DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1441DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001442DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1443DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1444DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1445DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447/*
1448 * ... This is further complicated by the fact that some SiS96x south
1449 * bridges pretend to be 85C503/5513 instead. In that case see if we
1450 * spotted a compatible north bridge to make sure.
1451 * (pci_find_device doesn't work yet)
1452 *
1453 * We can also enable the sis96x bit in the discovery register..
1454 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455#define SIS_DETECT_REGISTER 0x40
1456
Alan Cox1597cac2006-12-04 15:14:45 -08001457static void quirk_sis_503(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458{
1459 u8 reg;
1460 u16 devid;
1461
1462 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1463 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1464 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1465 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1466 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1467 return;
1468 }
1469
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 /*
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001471 * Ok, it now shows up as a 96x.. run the 96x quirk by
1472 * hand in case it has already been processed.
1473 * (depends on link order, which is apparently not guaranteed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 */
1475 dev->device = devid;
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001476 quirk_sis_96x_smbus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477}
Andrew Morton652c5382007-11-21 15:07:13 -08001478DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001479DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001482/*
1483 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1484 * and MC97 modem controller are disabled when a second PCI soundcard is
1485 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1486 * -- bjd
1487 */
Alan Cox1597cac2006-12-04 15:14:45 -08001488static void asus_hides_ac97_lpc(struct pci_dev *dev)
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001489{
1490 u8 val;
1491 int asus_hides_ac97 = 0;
1492
1493 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1494 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1495 asus_hides_ac97 = 1;
1496 }
1497
1498 if (!asus_hides_ac97)
1499 return;
1500
1501 pci_read_config_byte(dev, 0x50, &val);
1502 if (val & 0xc0) {
1503 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1504 pci_read_config_byte(dev, 0x50, &val);
1505 if (val & 0xc0)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001506 pci_info(dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001507 val);
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001508 else
Frederick Lawler7506dc72018-01-18 12:55:24 -06001509 pci_info(dev, "Enabled onboard AC97/MC97 devices\n");
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001510 }
1511}
Andrew Morton652c5382007-11-21 15:07:13 -08001512DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001513DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Alan Cox1597cac2006-12-04 15:14:45 -08001514
Tejun Heo77967052006-08-19 03:54:39 +09001515#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
Alan Cox15e0c692006-07-12 15:05:41 +01001516
1517/*
1518 * If we are using libata we can drive this chip properly but must
1519 * do this early on to make the additional device appear during
1520 * the PCI scanning.
1521 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001522static void quirk_jmicron_ata(struct pci_dev *pdev)
Alan Cox15e0c692006-07-12 15:05:41 +01001523{
Tejun Heoe34bb372007-02-26 20:24:03 +09001524 u32 conf1, conf5, class;
Alan Cox15e0c692006-07-12 15:05:41 +01001525 u8 hdr;
1526
1527 /* Only poke fn 0 */
1528 if (PCI_FUNC(pdev->devfn))
1529 return;
1530
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001531 pci_read_config_dword(pdev, 0x40, &conf1);
1532 pci_read_config_dword(pdev, 0x80, &conf5);
Alan Cox15e0c692006-07-12 15:05:41 +01001533
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001534 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1535 conf5 &= ~(1 << 24); /* Clear bit 24 */
Alan Cox15e0c692006-07-12 15:05:41 +01001536
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001537 switch (pdev->device) {
Tejun Heo4daedcf2010-06-03 11:57:04 +02001538 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1539 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001540 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001541 /* The controller should be in single function ahci mode */
1542 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1543 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001544
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001545 case PCI_DEVICE_ID_JMICRON_JMB365:
1546 case PCI_DEVICE_ID_JMICRON_JMB366:
1547 /* Redirect IDE second PATA port to the right spot */
1548 conf5 |= (1 << 24);
1549 /* Fall through */
1550 case PCI_DEVICE_ID_JMICRON_JMB361:
1551 case PCI_DEVICE_ID_JMICRON_JMB363:
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001552 case PCI_DEVICE_ID_JMICRON_JMB369:
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001553 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1554 /* Set the class codes correctly and then direct IDE 0 */
Tejun Heo3a9e3a52007-10-23 15:27:31 +09001555 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001556 break;
1557
1558 case PCI_DEVICE_ID_JMICRON_JMB368:
1559 /* The controller should be in single function IDE mode */
1560 conf1 |= 0x00C00000; /* Set 22, 23 */
1561 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001562 }
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001563
1564 pci_write_config_dword(pdev, 0x40, conf1);
1565 pci_write_config_dword(pdev, 0x80, conf5);
1566
1567 /* Update pdev accordingly */
1568 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1569 pdev->hdr_type = hdr & 0x7f;
1570 pdev->multifunction = !!(hdr & 0x80);
Tejun Heoe34bb372007-02-26 20:24:03 +09001571
1572 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1573 pdev->class = class >> 8;
Alan Cox15e0c692006-07-12 15:05:41 +01001574}
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001575DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1576DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
Tejun Heo4daedcf2010-06-03 11:57:04 +02001577DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001578DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001579DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001580DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1581DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1582DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001583DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001584DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1585DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
Tejun Heo4daedcf2010-06-03 11:57:04 +02001586DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001587DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001588DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001589DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1590DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1591DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001592DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
Alan Cox15e0c692006-07-12 15:05:41 +01001593
1594#endif
1595
Zhang Rui91f15fb2015-08-24 15:27:11 -05001596static void quirk_jmicron_async_suspend(struct pci_dev *dev)
1597{
1598 if (dev->multifunction) {
1599 device_disable_async_suspend(&dev->dev);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001600 pci_info(dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
Zhang Rui91f15fb2015-08-24 15:27:11 -05001601 }
1602}
1603DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
1604DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
1605DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
1606DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
1607
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608#ifdef CONFIG_X86_IO_APIC
Bill Pemberton15856ad2012-11-21 15:35:00 -05001609static void quirk_alder_ioapic(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610{
1611 int i;
1612
1613 if ((pdev->class >> 8) != 0xff00)
1614 return;
1615
1616 /* the first BAR is the location of the IO APIC...we must
1617 * not touch this (and it's already covered by the fixmap), so
1618 * forcibly insert it into the resource tree */
1619 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1620 insert_resource(&iomem_resource, &pdev->resource[0]);
1621
1622 /* The next five BARs all seem to be rubbish, so just clean
1623 * them out */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001624 for (i = 1; i < 6; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626}
Andrew Morton652c5382007-11-21 15:07:13 -08001627DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628#endif
1629
Bill Pemberton15856ad2012-11-21 15:35:00 -05001630static void quirk_pcie_mch(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631{
Eric W. Biederman0ba379e2009-09-06 21:48:35 -07001632 pdev->no_msi = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633}
Andrew Morton652c5382007-11-21 15:07:13 -08001634DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1635DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1636DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637
Dongdong Liudeb86992017-12-28 17:53:32 +08001638DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, PCI_CLASS_BRIDGE_PCI, 8, quirk_pcie_mch);
Kristen Accardi4602b882005-08-16 15:15:58 -07001639
1640/*
1641 * It's possible for the MSI to get corrupted if shpc and acpi
1642 * are used together on certain PXH-based systems.
1643 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001644static void quirk_pcie_pxh(struct pci_dev *dev)
Kristen Accardi4602b882005-08-16 15:15:58 -07001645{
Kristen Accardi4602b882005-08-16 15:15:58 -07001646 dev->no_msi = 1;
Frederick Lawler7506dc72018-01-18 12:55:24 -06001647 pci_warn(dev, "PXH quirk detected; SHPC device MSI disabled\n");
Kristen Accardi4602b882005-08-16 15:15:58 -07001648}
1649DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1650DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1651DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1652DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1653DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1654
Kristen Carlson Accardiffadcc22006-07-12 08:59:00 -07001655/*
1656 * Some Intel PCI Express chipsets have trouble with downstream
1657 * device power management.
1658 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001659static void quirk_intel_pcie_pm(struct pci_dev *dev)
Kristen Carlson Accardiffadcc22006-07-12 08:59:00 -07001660{
1661 pci_pm_d3_delay = 120;
1662 dev->no_d1d2 = 1;
1663}
1664
1665DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1666DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1667DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1668DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1669DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1670DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1671DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1672DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1673DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1674DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1675DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1676DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1677DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1678DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1679DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1680DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1681DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1682DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1683DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1684DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1685DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
Kristen Accardi4602b882005-08-16 15:15:58 -07001686
Bjorn Helgaas59386282017-05-09 10:10:18 -05001687static void quirk_radeon_pm(struct pci_dev *dev)
1688{
1689 if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1690 dev->subsystem_device == 0x00e2) {
1691 if (dev->d3_delay < 20) {
1692 dev->d3_delay = 20;
Frederick Lawler7506dc72018-01-18 12:55:24 -06001693 pci_info(dev, "extending delay after power-on from D3 to %d msec\n",
Bjorn Helgaas59386282017-05-09 10:10:18 -05001694 dev->d3_delay);
1695 }
1696 }
1697}
1698DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm);
1699
Stefan Assmann426b3b82008-06-11 16:35:16 +02001700#ifdef CONFIG_X86_IO_APIC
Stefan Assmannc4e649b2017-04-19 09:22:45 +02001701static int dmi_disable_ioapicreroute(const struct dmi_system_id *d)
1702{
1703 noioapicreroute = 1;
1704 pr_info("%s detected: disable boot interrupt reroute\n", d->ident);
1705
1706 return 0;
1707}
1708
Christoph Hellwig6faadbb2017-09-14 11:59:30 +02001709static const struct dmi_system_id boot_interrupt_dmi_table[] = {
Stefan Assmannc4e649b2017-04-19 09:22:45 +02001710 /*
1711 * Systems to exclude from boot interrupt reroute quirks
1712 */
1713 {
1714 .callback = dmi_disable_ioapicreroute,
1715 .ident = "ASUSTek Computer INC. M2N-LR",
1716 .matches = {
1717 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."),
1718 DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"),
1719 },
1720 },
1721 {}
1722};
1723
Stefan Assmann426b3b82008-06-11 16:35:16 +02001724/*
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001725 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1726 * remap the original interrupt in the linux kernel to the boot interrupt, so
1727 * that a PCI device's interrupt handler is installed on the boot interrupt
1728 * line instead.
1729 */
1730static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1731{
Stefan Assmannc4e649b2017-04-19 09:22:45 +02001732 dmi_check_system(boot_interrupt_dmi_table);
Stefan Assmann41b9eb22008-07-15 13:48:55 +02001733 if (noioapicquirk || noioapicreroute)
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001734 return;
1735
1736 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
Frederick Lawler7506dc72018-01-18 12:55:24 -06001737 pci_info(dev, "rerouting interrupts for [%04x:%04x]\n",
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001738 dev->vendor, dev->device);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001739}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001740DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1741DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1742DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1743DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1744DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1745DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1746DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1747DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1748DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1749DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1750DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1751DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1752DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1753DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1754DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1755DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001756
1757/*
Stefan Assmann426b3b82008-06-11 16:35:16 +02001758 * On some chipsets we can disable the generation of legacy INTx boot
1759 * interrupts.
1760 */
1761
1762/*
1763 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1764 * 300641-004US, section 5.7.3.
1765 */
1766#define INTEL_6300_IOAPIC_ABAR 0x40
1767#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1768
1769static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1770{
1771 u16 pci_config_word;
1772
1773 if (noioapicquirk)
1774 return;
1775
1776 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1777 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1778 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1779
Frederick Lawler7506dc72018-01-18 12:55:24 -06001780 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001781 dev->vendor, dev->device);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001782}
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001783DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1784DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001785
1786/*
1787 * disable boot interrupts on HT-1000
1788 */
1789#define BC_HT1000_FEATURE_REG 0x64
1790#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1791#define BC_HT1000_MAP_IDX 0xC00
1792#define BC_HT1000_MAP_DATA 0xC01
1793
1794static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1795{
1796 u32 pci_config_dword;
1797 u8 irq;
1798
1799 if (noioapicquirk)
1800 return;
1801
1802 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1803 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1804 BC_HT1000_PIC_REGS_ENABLE);
1805
1806 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1807 outb(irq, BC_HT1000_MAP_IDX);
1808 outb(0x00, BC_HT1000_MAP_DATA);
1809 }
1810
1811 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1812
Frederick Lawler7506dc72018-01-18 12:55:24 -06001813 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001814 dev->vendor, dev->device);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001815}
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001816DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1817DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001818
1819/*
1820 * disable boot interrupts on AMD and ATI chipsets
1821 */
1822/*
1823 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1824 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1825 * (due to an erratum).
1826 */
1827#define AMD_813X_MISC 0x40
1828#define AMD_813X_NOIOAMODE (1<<0)
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001829#define AMD_813X_REV_B1 0x12
Stefan Assmannbbe19442009-02-26 10:46:48 -08001830#define AMD_813X_REV_B2 0x13
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001831
1832static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1833{
1834 u32 pci_config_dword;
1835
1836 if (noioapicquirk)
1837 return;
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001838 if ((dev->revision == AMD_813X_REV_B1) ||
1839 (dev->revision == AMD_813X_REV_B2))
Stefan Assmannbbe19442009-02-26 10:46:48 -08001840 return;
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001841
1842 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1843 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1844 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1845
Frederick Lawler7506dc72018-01-18 12:55:24 -06001846 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001847 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001848}
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001849DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1850DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1851DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1852DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001853
1854#define AMD_8111_PCI_IRQ_ROUTING 0x56
1855
1856static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1857{
1858 u16 pci_config_word;
1859
1860 if (noioapicquirk)
1861 return;
1862
1863 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1864 if (!pci_config_word) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001865 pci_info(dev, "boot interrupts on device [%04x:%04x] already disabled\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001866 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001867 return;
1868 }
1869 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
Frederick Lawler7506dc72018-01-18 12:55:24 -06001870 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001871 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001872}
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001873DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1874DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001875#endif /* CONFIG_X86_IO_APIC */
1876
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001877/*
1878 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1879 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1880 * Re-allocate the region if needed...
1881 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001882static void quirk_tc86c001_ide(struct pci_dev *dev)
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001883{
1884 struct resource *r = &dev->resource[0];
1885
1886 if (r->start & 0x8) {
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07001887 r->flags |= IORESOURCE_UNSET;
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001888 r->start = 0;
1889 r->end = 0xf;
1890 }
1891}
1892DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1893 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1894 quirk_tc86c001_ide);
1895
Ian Abbott21c5fd92012-10-30 17:25:53 +00001896/*
1897 * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
1898 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
1899 * being read correctly if bit 7 of the base address is set.
1900 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
1901 * Re-allocate the regions to a 256-byte boundary if necessary.
1902 */
Linus Torvalds193c0d62012-12-13 12:14:47 -08001903static void quirk_plx_pci9050(struct pci_dev *dev)
Ian Abbott21c5fd92012-10-30 17:25:53 +00001904{
1905 unsigned int bar;
1906
1907 /* Fixed in revision 2 (PCI 9052). */
1908 if (dev->revision >= 2)
1909 return;
1910 for (bar = 0; bar <= 1; bar++)
1911 if (pci_resource_len(dev, bar) == 0x80 &&
1912 (pci_resource_start(dev, bar) & 0x80)) {
1913 struct resource *r = &dev->resource[bar];
Frederick Lawler7506dc72018-01-18 12:55:24 -06001914 pci_info(dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
Ian Abbott21c5fd92012-10-30 17:25:53 +00001915 bar);
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07001916 r->flags |= IORESOURCE_UNSET;
Ian Abbott21c5fd92012-10-30 17:25:53 +00001917 r->start = 0;
1918 r->end = 0xff;
1919 }
1920}
1921DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1922 quirk_plx_pci9050);
Ian Abbott2794bb22012-10-29 14:40:18 +00001923/*
1924 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
1925 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
1926 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
1927 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
1928 *
1929 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
1930 * driver.
1931 */
1932DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
1933DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
Ian Abbott21c5fd92012-10-30 17:25:53 +00001934
Bill Pemberton15856ad2012-11-21 15:35:00 -05001935static void quirk_netmos(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936{
1937 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1938 unsigned int num_serial = dev->subsystem_device & 0xf;
1939
1940 /*
1941 * These Netmos parts are multiport serial devices with optional
1942 * parallel ports. Even when parallel ports are present, they
1943 * are identified as class SERIAL, which means the serial driver
1944 * will claim them. To prevent this, mark them as class OTHER.
1945 * These combo devices should be claimed by parport_serial.
1946 *
1947 * The subdevice ID is of the form 0x00PS, where <P> is the number
1948 * of parallel ports and <S> is the number of serial ports.
1949 */
1950 switch (dev->device) {
Jiri Slaby4c9c1682008-12-08 16:19:14 +01001951 case PCI_DEVICE_ID_NETMOS_9835:
1952 /* Well, this rule doesn't hold for the following 9835 device */
1953 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1954 dev->subsystem_device == 0x0299)
1955 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956 case PCI_DEVICE_ID_NETMOS_9735:
1957 case PCI_DEVICE_ID_NETMOS_9745:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958 case PCI_DEVICE_ID_NETMOS_9845:
1959 case PCI_DEVICE_ID_NETMOS_9855:
Yinghai Lu08803ef2012-02-23 23:46:56 -08001960 if (num_parallel) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001961 pci_info(dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962 dev->device, num_parallel, num_serial);
1963 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1964 (dev->class & 0xff);
1965 }
1966 }
1967}
Yinghai Lu08803ef2012-02-23 23:46:56 -08001968DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
1969 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970
Bill Pemberton15856ad2012-11-21 15:35:00 -05001971static void quirk_e100_interrupt(struct pci_dev *dev)
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001972{
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001973 u16 command, pmcsr;
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001974 u8 __iomem *csr;
1975 u8 cmd_hi;
1976
1977 switch (dev->device) {
1978 /* PCI IDs taken from drivers/net/e100.c */
1979 case 0x1029:
1980 case 0x1030 ... 0x1034:
1981 case 0x1038 ... 0x103E:
1982 case 0x1050 ... 0x1057:
1983 case 0x1059:
1984 case 0x1064 ... 0x106B:
1985 case 0x1091 ... 0x1095:
1986 case 0x1209:
1987 case 0x1229:
1988 case 0x2449:
1989 case 0x2459:
1990 case 0x245D:
1991 case 0x27DC:
1992 break;
1993 default:
1994 return;
1995 }
1996
1997 /*
1998 * Some firmware hands off the e100 with interrupts enabled,
1999 * which can cause a flood of interrupts if packets are
2000 * received before the driver attaches to the device. So
2001 * disable all e100 interrupts here. The driver will
2002 * re-enable them when it's ready.
2003 */
2004 pci_read_config_word(dev, PCI_COMMAND, &command);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04002005
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10002006 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
Bjorn Helgaas16a74742006-04-05 08:47:00 -04002007 return;
2008
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03002009 /*
2010 * Check that the device is in the D0 power state. If it's not,
2011 * there is no point to look any further.
2012 */
Yijing Wang728cdb72013-06-18 16:22:14 +08002013 if (dev->pm_cap) {
2014 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03002015 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
2016 return;
2017 }
2018
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10002019 /* Convert from PCI bus to resource space. */
2020 csr = ioremap(pci_resource_start(dev, 0), 8);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04002021 if (!csr) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002022 pci_warn(dev, "Can't map e100 registers\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04002023 return;
2024 }
2025
2026 cmd_hi = readb(csr + 3);
2027 if (cmd_hi == 0) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002028 pci_warn(dev, "Firmware left e100 interrupts enabled; disabling\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04002029 writeb(1, csr + 3);
2030 }
2031
2032 iounmap(csr);
2033}
Yinghai Lu4c5b28e2012-02-23 23:46:57 -08002034DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2035 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03002036
Alexander Duyck649426e2009-03-05 13:57:28 -05002037/*
2038 * The 82575 and 82598 may experience data corruption issues when transitioning
Bjorn Helgaas96291d52017-09-01 16:35:50 -05002039 * out of L0S. To prevent this we need to disable L0S on the PCIe link.
Alexander Duyck649426e2009-03-05 13:57:28 -05002040 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002041static void quirk_disable_aspm_l0s(struct pci_dev *dev)
Alexander Duyck649426e2009-03-05 13:57:28 -05002042{
Frederick Lawler7506dc72018-01-18 12:55:24 -06002043 pci_info(dev, "Disabling L0s\n");
Alexander Duyck649426e2009-03-05 13:57:28 -05002044 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
2045}
2046DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
2047DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
2048DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
2049DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
2050DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
2051DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
2052DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
2053DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
2054DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
2055DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
2056DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
2057DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
2058DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
2059DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
2060
Bill Pemberton15856ad2012-11-21 15:35:00 -05002061static void fixup_rev1_53c810(struct pci_dev *dev)
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03002062{
Bjorn Helgaase6323e32015-06-19 15:36:45 -05002063 u32 class = dev->class;
2064
2065 /*
2066 * rev 1 ncr53c810 chips don't set the class at all which means
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03002067 * they don't get their resources remapped. Fix that here.
2068 */
Bjorn Helgaase6323e32015-06-19 15:36:45 -05002069 if (class)
2070 return;
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03002071
Bjorn Helgaase6323e32015-06-19 15:36:45 -05002072 dev->class = PCI_CLASS_STORAGE_SCSI << 8;
Frederick Lawler7506dc72018-01-18 12:55:24 -06002073 pci_info(dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
Bjorn Helgaase6323e32015-06-19 15:36:45 -05002074 class, dev->class);
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03002075}
2076DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
2077
Daniel Yeisley9d265122005-12-05 07:06:43 -05002078/* Enable 1k I/O space granularity on the Intel P64H2 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002079static void quirk_p64h2_1k_io(struct pci_dev *dev)
Daniel Yeisley9d265122005-12-05 07:06:43 -05002080{
2081 u16 en1k;
Daniel Yeisley9d265122005-12-05 07:06:43 -05002082
2083 pci_read_config_word(dev, 0x40, &en1k);
2084
2085 if (en1k & 0x200) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002086 pci_info(dev, "Enable I/O Space to 1KB granularity\n");
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -06002087 dev->io_window_1k = 1;
Daniel Yeisley9d265122005-12-05 07:06:43 -05002088 }
2089}
2090DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2091
Brice Goglincf34a8e2006-06-13 14:35:42 -04002092/* Under some circumstances, AER is not linked with extended capabilities.
2093 * Force it to be linked by setting the corresponding control bit in the
2094 * config space.
2095 */
Alan Cox1597cac2006-12-04 15:14:45 -08002096static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
Brice Goglincf34a8e2006-06-13 14:35:42 -04002097{
2098 uint8_t b;
2099 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2100 if (!(b & 0x20)) {
2101 pci_write_config_byte(dev, 0xf41, b | 0x20);
Frederick Lawler7506dc72018-01-18 12:55:24 -06002102 pci_info(dev, "Linking AER extended capability\n");
Brice Goglincf34a8e2006-06-13 14:35:42 -04002103 }
2104 }
2105}
2106DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2107 quirk_nvidia_ck804_pcie_aer_ext_cap);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02002108DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
Alan Cox1597cac2006-12-04 15:14:45 -08002109 quirk_nvidia_ck804_pcie_aer_ext_cap);
Brice Goglincf34a8e2006-06-13 14:35:42 -04002110
Bill Pemberton15856ad2012-11-21 15:35:00 -05002111static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
Tim Yamin53a9bf42007-11-01 23:14:54 +00002112{
2113 /*
2114 * Disable PCI Bus Parking and PCI Master read caching on CX700
2115 * which causes unspecified timing errors with a VT6212L on the PCI
Tim Yaminca846392010-03-19 14:22:58 -07002116 * bus leading to USB2.0 packet loss.
2117 *
2118 * This quirk is only enabled if a second (on the external PCI bus)
2119 * VT6212L is found -- the CX700 core itself also contains a USB
2120 * host controller with the same PCI ID as the VT6212L.
Tim Yamin53a9bf42007-11-01 23:14:54 +00002121 */
2122
Tim Yaminca846392010-03-19 14:22:58 -07002123 /* Count VT6212L instances */
2124 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2125 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
Tim Yamin53a9bf42007-11-01 23:14:54 +00002126 uint8_t b;
Tim Yaminca846392010-03-19 14:22:58 -07002127
2128 /* p should contain the first (internal) VT6212L -- see if we have
2129 an external one by searching again */
2130 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2131 if (!p)
2132 return;
2133 pci_dev_put(p);
2134
Tim Yamin53a9bf42007-11-01 23:14:54 +00002135 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2136 if (b & 0x40) {
2137 /* Turn off PCI Bus Parking */
2138 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2139
Frederick Lawler7506dc72018-01-18 12:55:24 -06002140 pci_info(dev, "Disabling VIA CX700 PCI parking\n");
Tim Yaminbc043272008-03-30 20:58:59 +01002141 }
2142 }
2143
2144 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2145 if (b != 0) {
Tim Yamin53a9bf42007-11-01 23:14:54 +00002146 /* Turn off PCI Master read caching */
2147 pci_write_config_byte(dev, 0x72, 0x0);
Tim Yaminbc043272008-03-30 20:58:59 +01002148
2149 /* Set PCI Master Bus time-out to "1x16 PCLK" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00002150 pci_write_config_byte(dev, 0x75, 0x1);
Tim Yaminbc043272008-03-30 20:58:59 +01002151
2152 /* Disable "Read FIFO Timer" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00002153 pci_write_config_byte(dev, 0x77, 0x0);
2154
Frederick Lawler7506dc72018-01-18 12:55:24 -06002155 pci_info(dev, "Disabling VIA CX700 PCI caching\n");
Tim Yamin53a9bf42007-11-01 23:14:54 +00002156 }
2157 }
2158}
Tim Yaminca846392010-03-19 14:22:58 -07002159DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
Tim Yamin53a9bf42007-11-01 23:14:54 +00002160
Myron Stowe25e742b2012-07-09 15:36:14 -06002161static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
Matt Carlson0b471502012-02-27 09:44:48 +00002162{
2163 u32 rev;
2164
2165 pci_read_config_dword(dev, 0xf4, &rev);
2166
2167 /* Only CAP the MRRS if the device is a 5719 A0 */
2168 if (rev == 0x05719000) {
2169 int readrq = pcie_get_readrq(dev);
2170 if (readrq > 2048)
2171 pcie_set_readrq(dev, 2048);
2172 }
2173}
2174
2175DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2176 PCI_DEVICE_ID_TIGON3_5719,
2177 quirk_brcm_5719_limit_mrrs);
2178
Jon Masonce709f82017-01-27 16:44:09 -05002179#ifdef CONFIG_PCIE_IPROC_PLATFORM
2180static void quirk_paxc_bridge(struct pci_dev *pdev)
2181{
2182 /* The PCI config space is shared with the PAXC root port and the first
2183 * Ethernet device. So, we need to workaround this by telling the PCI
2184 * code that the bridge is not an Ethernet device.
2185 */
2186 if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2187 pdev->class = PCI_CLASS_BRIDGE_PCI << 8;
2188
2189 /* MPSS is not being set properly (as it is currently 0). This is
2190 * because that area of the PCI config space is hard coded to zero, and
2191 * is not modifiable by firmware. Set this to 2 (e.g., 512 byte MPS)
2192 * so that the MPS can be set to the real max value.
2193 */
2194 pdev->pcie_mpss = 2;
2195}
2196DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16cd, quirk_paxc_bridge);
2197DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16f0, quirk_paxc_bridge);
2198#endif
2199
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002200/* Originally in EDAC sources for i82875P:
2201 * Intel tells BIOS developers to hide device 6 which
2202 * configures the overflow device access containing
2203 * the DRBs - this is where we expose device 6.
2204 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2205 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002206static void quirk_unhide_mch_dev6(struct pci_dev *dev)
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002207{
2208 u8 reg;
2209
2210 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002211 pci_info(dev, "Enabling MCH 'Overflow' Device\n");
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002212 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2213 }
2214}
2215
2216DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2217 quirk_unhide_mch_dev6);
2218DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2219 quirk_unhide_mch_dev6);
2220
Brice Goglin3f79e102006-08-31 01:54:56 -04002221#ifdef CONFIG_PCI_MSI
Tejun Heoebdf7d32007-05-31 00:40:48 -07002222/* Some chipsets do not support MSI. We cannot easily rely on setting
2223 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002224 * some other buses controlled by the chipset even if Linux is not
2225 * aware of it. Instead of setting the flag on all buses in the
Tejun Heoebdf7d32007-05-31 00:40:48 -07002226 * machine, simply disable MSI globally.
Brice Goglin3f79e102006-08-31 01:54:56 -04002227 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002228static void quirk_disable_all_msi(struct pci_dev *dev)
Brice Goglin3f79e102006-08-31 01:54:56 -04002229{
Michael Ellerman88187df2007-01-25 19:34:07 +11002230 pci_no_msi();
Frederick Lawler7506dc72018-01-18 12:55:24 -06002231 pci_warn(dev, "MSI quirk detected; MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002232}
Tejun Heoebdf7d32007-05-31 00:40:48 -07002233DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2234DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2235DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
Tejun Heo66d715c2008-07-04 09:59:32 -07002236DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
Jay Cliburn184b8122007-05-26 17:01:04 -05002237DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
Thomas Renninger162dedd2009-04-03 06:34:00 -07002238DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
Tejun Heo549e1562010-05-23 10:22:55 +02002239DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
Ondrej Zary10b4ad12015-09-24 17:02:07 -05002240DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
Brice Goglin3f79e102006-08-31 01:54:56 -04002241
2242/* Disable MSI on chipsets that are known to not support it */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002243static void quirk_disable_msi(struct pci_dev *dev)
Brice Goglin3f79e102006-08-31 01:54:56 -04002244{
2245 if (dev->subordinate) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002246 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002247 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2248 }
2249}
2250DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
Matthew Wilcox134b3452010-03-24 07:11:01 -06002251DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
Alex Deucher9313ff42010-05-18 10:42:53 -04002252DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
Brice Goglin6397c752006-08-31 01:55:32 -04002253
Clemens Ladischaff61362010-05-26 12:21:10 +02002254/*
2255 * The APC bridge device in AMD 780 family northbridges has some random
2256 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2257 * we use the possible vendor/device IDs of the host bridge for the
2258 * declared quirk, and search for the APC bridge by slot number.
2259 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002260static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
Clemens Ladischaff61362010-05-26 12:21:10 +02002261{
2262 struct pci_dev *apc_bridge;
2263
2264 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2265 if (apc_bridge) {
2266 if (apc_bridge->device == 0x9602)
2267 quirk_disable_msi(apc_bridge);
2268 pci_dev_put(apc_bridge);
2269 }
2270}
2271DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2272DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2273
Brice Goglin6397c752006-08-31 01:55:32 -04002274/* Go through the list of Hypertransport capabilities and
2275 * return 1 if a HT MSI capability is found and enabled */
Myron Stowe25e742b2012-07-09 15:36:14 -06002276static int msi_ht_cap_enabled(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002277{
Wei Yangfff905f2015-06-30 09:16:41 +08002278 int pos, ttl = PCI_FIND_CAP_TTL;
Michael Ellerman7a380502006-11-22 18:26:21 +11002279
2280 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2281 while (pos && ttl--) {
2282 u8 flags;
2283
2284 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002285 &flags) == 0) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002286 pci_info(dev, "Found %s HT MSI Mapping\n",
Michael Ellerman7a380502006-11-22 18:26:21 +11002287 flags & HT_MSI_FLAGS_ENABLE ?
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002288 "enabled" : "disabled");
Michael Ellerman7a380502006-11-22 18:26:21 +11002289 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
Brice Goglin6397c752006-08-31 01:55:32 -04002290 }
Michael Ellerman7a380502006-11-22 18:26:21 +11002291
2292 pos = pci_find_next_ht_capability(dev, pos,
2293 HT_CAPTYPE_MSI_MAPPING);
Brice Goglin6397c752006-08-31 01:55:32 -04002294 }
2295 return 0;
2296}
2297
2298/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
Myron Stowe25e742b2012-07-09 15:36:14 -06002299static void quirk_msi_ht_cap(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002300{
2301 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002302 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002303 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2304 }
2305}
2306DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2307 quirk_msi_ht_cap);
Sebastien Dugue6bae1d92007-12-13 16:09:25 -08002308
Brice Goglin6397c752006-08-31 01:55:32 -04002309/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2310 * MSI are supported if the MSI capability set in any of these mappings.
2311 */
Myron Stowe25e742b2012-07-09 15:36:14 -06002312static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002313{
2314 struct pci_dev *pdev;
2315
2316 if (!dev->subordinate)
2317 return;
2318
2319 /* check HT MSI cap on this chipset and the root one.
2320 * a single one having MSI is enough to be sure that MSI are supported.
2321 */
Alan Cox11f242f2006-10-10 14:39:00 -07002322 pdev = pci_get_slot(dev->bus, 0);
Jesper Juhl9ac0ce82006-12-04 15:14:48 -08002323 if (!pdev)
2324 return;
David Rientjes0c875c282006-12-03 11:55:34 -08002325 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002326 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002327 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2328 }
Alan Cox11f242f2006-10-10 14:39:00 -07002329 pci_dev_put(pdev);
Brice Goglin6397c752006-08-31 01:55:32 -04002330}
2331DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2332 quirk_nvidia_ck804_msi_ht_cap);
David Millerba698ad2007-10-25 01:16:30 -07002333
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002334/* Force enable MSI mapping capability on HT bridges */
Myron Stowe25e742b2012-07-09 15:36:14 -06002335static void ht_enable_msi_mapping(struct pci_dev *dev)
Peer Chen9dc625e2008-02-04 23:50:13 -08002336{
Wei Yangfff905f2015-06-30 09:16:41 +08002337 int pos, ttl = PCI_FIND_CAP_TTL;
Peer Chen9dc625e2008-02-04 23:50:13 -08002338
2339 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2340 while (pos && ttl--) {
2341 u8 flags;
2342
2343 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2344 &flags) == 0) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002345 pci_info(dev, "Enabling HT MSI Mapping\n");
Peer Chen9dc625e2008-02-04 23:50:13 -08002346
2347 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2348 flags | HT_MSI_FLAGS_ENABLE);
2349 }
2350 pos = pci_find_next_ht_capability(dev, pos,
2351 HT_CAPTYPE_MSI_MAPPING);
2352 }
2353}
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002354DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2355 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2356 ht_enable_msi_mapping);
Peer Chen9dc625e2008-02-04 23:50:13 -08002357
Yinghai Lue0ae4f52009-02-17 20:40:09 -08002358DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2359 ht_enable_msi_mapping);
2360
Ben Hutchingse4146bb2010-05-16 02:28:49 +01002361/* The P5N32-SLI motherboards from Asus have a problem with msi
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002362 * for the MCP55 NIC. It is not yet determined whether the msi problem
2363 * also affects other devices. As for now, turn off msi for this device.
2364 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002365static void nvenet_msi_disable(struct pci_dev *dev)
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002366{
Jean Delvare9251bac2011-05-15 18:13:46 +02002367 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2368
2369 if (board_name &&
2370 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2371 strstr(board_name, "P5N32-E SLI"))) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002372 pci_info(dev, "Disabling MSI for MCP55 NIC on P5N32-SLI\n");
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002373 dev->no_msi = 1;
2374 }
2375}
2376DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2377 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2378 nvenet_msi_disable);
2379
Neil Horman66db60e2010-09-21 13:54:39 -04002380/*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002381 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2382 * config register. This register controls the routing of legacy
2383 * interrupts from devices that route through the MCP55. If this register
2384 * is misprogrammed, interrupts are only sent to the BSP, unlike
2385 * conventional systems where the IRQ is broadcast to all online CPUs. Not
2386 * having this register set properly prevents kdump from booting up
2387 * properly, so let's make sure that we have it set correctly.
2388 * Note that this is an undocumented register.
Neil Horman66db60e2010-09-21 13:54:39 -04002389 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002390static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
Neil Horman66db60e2010-09-21 13:54:39 -04002391{
2392 u32 cfg;
2393
Neil Horman49c2fa082010-12-08 09:47:48 -05002394 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2395 return;
2396
Neil Horman66db60e2010-09-21 13:54:39 -04002397 pci_read_config_dword(dev, 0x74, &cfg);
2398
2399 if (cfg & ((1 << 2) | (1 << 15))) {
2400 printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
2401 cfg &= ~((1 << 2) | (1 << 15));
2402 pci_write_config_dword(dev, 0x74, cfg);
2403 }
2404}
2405
2406DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2407 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2408 nvbridge_check_legacy_irq_routing);
2409
2410DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2411 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2412 nvbridge_check_legacy_irq_routing);
2413
Myron Stowe25e742b2012-07-09 15:36:14 -06002414static int ht_check_msi_mapping(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002415{
Wei Yangfff905f2015-06-30 09:16:41 +08002416 int pos, ttl = PCI_FIND_CAP_TTL;
Yinghai Lude745302009-03-20 19:29:41 -07002417 int found = 0;
2418
2419 /* check if there is HT MSI cap or enabled on this device */
2420 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2421 while (pos && ttl--) {
2422 u8 flags;
2423
2424 if (found < 1)
2425 found = 1;
2426 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2427 &flags) == 0) {
2428 if (flags & HT_MSI_FLAGS_ENABLE) {
2429 if (found < 2) {
2430 found = 2;
2431 break;
2432 }
2433 }
2434 }
2435 pos = pci_find_next_ht_capability(dev, pos,
2436 HT_CAPTYPE_MSI_MAPPING);
2437 }
2438
2439 return found;
2440}
2441
Myron Stowe25e742b2012-07-09 15:36:14 -06002442static int host_bridge_with_leaf(struct pci_dev *host_bridge)
Yinghai Lude745302009-03-20 19:29:41 -07002443{
2444 struct pci_dev *dev;
2445 int pos;
2446 int i, dev_no;
2447 int found = 0;
2448
2449 dev_no = host_bridge->devfn >> 3;
2450 for (i = dev_no + 1; i < 0x20; i++) {
2451 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2452 if (!dev)
2453 continue;
2454
2455 /* found next host bridge ?*/
2456 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2457 if (pos != 0) {
2458 pci_dev_put(dev);
2459 break;
2460 }
2461
2462 if (ht_check_msi_mapping(dev)) {
2463 found = 1;
2464 pci_dev_put(dev);
2465 break;
2466 }
2467 pci_dev_put(dev);
2468 }
2469
2470 return found;
2471}
2472
Yinghai Lueeafda72009-03-29 12:30:05 -07002473#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2474#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2475
Myron Stowe25e742b2012-07-09 15:36:14 -06002476static int is_end_of_ht_chain(struct pci_dev *dev)
Yinghai Lueeafda72009-03-29 12:30:05 -07002477{
2478 int pos, ctrl_off;
2479 int end = 0;
2480 u16 flags, ctrl;
2481
2482 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2483
2484 if (!pos)
2485 goto out;
2486
2487 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2488
2489 ctrl_off = ((flags >> 10) & 1) ?
2490 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2491 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2492
2493 if (ctrl & (1 << 6))
2494 end = 1;
2495
2496out:
2497 return end;
2498}
2499
Myron Stowe25e742b2012-07-09 15:36:14 -06002500static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002501{
2502 struct pci_dev *host_bridge;
2503 int pos;
2504 int i, dev_no;
2505 int found = 0;
2506
2507 dev_no = dev->devfn >> 3;
2508 for (i = dev_no; i >= 0; i--) {
2509 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2510 if (!host_bridge)
2511 continue;
2512
2513 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2514 if (pos != 0) {
2515 found = 1;
2516 break;
2517 }
2518 pci_dev_put(host_bridge);
2519 }
2520
2521 if (!found)
2522 return;
2523
Yinghai Lueeafda72009-03-29 12:30:05 -07002524 /* don't enable end_device/host_bridge with leaf directly here */
2525 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2526 host_bridge_with_leaf(host_bridge))
Yinghai Lude745302009-03-20 19:29:41 -07002527 goto out;
2528
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002529 /* root did that ! */
2530 if (msi_ht_cap_enabled(host_bridge))
2531 goto out;
2532
2533 ht_enable_msi_mapping(dev);
2534
2535out:
2536 pci_dev_put(host_bridge);
2537}
2538
Myron Stowe25e742b2012-07-09 15:36:14 -06002539static void ht_disable_msi_mapping(struct pci_dev *dev)
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002540{
Wei Yangfff905f2015-06-30 09:16:41 +08002541 int pos, ttl = PCI_FIND_CAP_TTL;
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002542
2543 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2544 while (pos && ttl--) {
2545 u8 flags;
2546
2547 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2548 &flags) == 0) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002549 pci_info(dev, "Disabling HT MSI Mapping\n");
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002550
2551 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2552 flags & ~HT_MSI_FLAGS_ENABLE);
2553 }
2554 pos = pci_find_next_ht_capability(dev, pos,
2555 HT_CAPTYPE_MSI_MAPPING);
2556 }
2557}
2558
Myron Stowe25e742b2012-07-09 15:36:14 -06002559static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
Peer Chen9dc625e2008-02-04 23:50:13 -08002560{
2561 struct pci_dev *host_bridge;
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002562 int pos;
2563 int found;
2564
Rafael J. Wysocki3d2a5312010-07-23 22:19:55 +02002565 if (!pci_msi_enabled())
2566 return;
2567
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002568 /* check if there is HT MSI cap or enabled on this device */
2569 found = ht_check_msi_mapping(dev);
2570
2571 /* no HT MSI CAP */
2572 if (found == 0)
2573 return;
Peer Chen9dc625e2008-02-04 23:50:13 -08002574
2575 /*
2576 * HT MSI mapping should be disabled on devices that are below
2577 * a non-Hypertransport host bridge. Locate the host bridge...
2578 */
Sinan Kaya39c94652017-12-19 00:37:53 -05002579 host_bridge = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus), 0,
2580 PCI_DEVFN(0, 0));
Peer Chen9dc625e2008-02-04 23:50:13 -08002581 if (host_bridge == NULL) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002582 pci_warn(dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
Peer Chen9dc625e2008-02-04 23:50:13 -08002583 return;
2584 }
2585
2586 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2587 if (pos != 0) {
2588 /* Host bridge is to HT */
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002589 if (found == 1) {
2590 /* it is not enabled, try to enable it */
Yinghai Lude745302009-03-20 19:29:41 -07002591 if (all)
2592 ht_enable_msi_mapping(dev);
2593 else
2594 nv_ht_enable_msi_mapping(dev);
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002595 }
Myron Stowedff3aef2012-07-09 15:36:08 -06002596 goto out;
Peer Chen9dc625e2008-02-04 23:50:13 -08002597 }
2598
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002599 /* HT MSI is not enabled */
2600 if (found == 1)
Myron Stowedff3aef2012-07-09 15:36:08 -06002601 goto out;
Peer Chen9dc625e2008-02-04 23:50:13 -08002602
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002603 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2604 ht_disable_msi_mapping(dev);
Myron Stowedff3aef2012-07-09 15:36:08 -06002605
2606out:
2607 pci_dev_put(host_bridge);
Peer Chen9dc625e2008-02-04 23:50:13 -08002608}
Yinghai Lude745302009-03-20 19:29:41 -07002609
Myron Stowe25e742b2012-07-09 15:36:14 -06002610static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002611{
2612 return __nv_msi_ht_cap_quirk(dev, 1);
2613}
2614
Myron Stowe25e742b2012-07-09 15:36:14 -06002615static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002616{
2617 return __nv_msi_ht_cap_quirk(dev, 0);
2618}
2619
2620DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
Tejun Heo6dab62e2009-07-21 16:08:43 -07002621DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
Yinghai Lude745302009-03-20 19:29:41 -07002622
2623DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Tejun Heo6dab62e2009-07-21 16:08:43 -07002624DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Peer Chen9dc625e2008-02-04 23:50:13 -08002625
Bill Pemberton15856ad2012-11-21 15:35:00 -05002626static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
David Millerba698ad2007-10-25 01:16:30 -07002627{
2628 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2629}
Bill Pemberton15856ad2012-11-21 15:35:00 -05002630static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
Shane Huang4600c9d72008-01-25 15:46:24 +09002631{
2632 struct pci_dev *p;
2633
2634 /* SB700 MSI issue will be fixed at HW level from revision A21,
2635 * we need check PCI REVISION ID of SMBus controller to get SB700
2636 * revision.
2637 */
2638 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2639 NULL);
2640 if (!p)
2641 return;
2642
2643 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2644 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2645 pci_dev_put(p);
2646}
Xiong Huang70588812013-03-07 08:55:16 +00002647static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
2648{
2649 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
2650 if (dev->revision < 0x18) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002651 pci_info(dev, "set MSI_INTX_DISABLE_BUG flag\n");
Xiong Huang70588812013-03-07 08:55:16 +00002652 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2653 }
2654}
David Millerba698ad2007-10-25 01:16:30 -07002655DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2656 PCI_DEVICE_ID_TIGON3_5780,
2657 quirk_msi_intx_disable_bug);
2658DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2659 PCI_DEVICE_ID_TIGON3_5780S,
2660 quirk_msi_intx_disable_bug);
2661DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2662 PCI_DEVICE_ID_TIGON3_5714,
2663 quirk_msi_intx_disable_bug);
2664DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2665 PCI_DEVICE_ID_TIGON3_5714S,
2666 quirk_msi_intx_disable_bug);
2667DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2668 PCI_DEVICE_ID_TIGON3_5715,
2669 quirk_msi_intx_disable_bug);
2670DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2671 PCI_DEVICE_ID_TIGON3_5715S,
2672 quirk_msi_intx_disable_bug);
2673
David Millerbc38b412007-10-25 01:16:52 -07002674DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
Shane Huang4600c9d72008-01-25 15:46:24 +09002675 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002676DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
Shane Huang4600c9d72008-01-25 15:46:24 +09002677 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002678DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
Shane Huang4600c9d72008-01-25 15:46:24 +09002679 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002680DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
Shane Huang4600c9d72008-01-25 15:46:24 +09002681 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002682DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
Shane Huang4600c9d72008-01-25 15:46:24 +09002683 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002684
2685DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2686 quirk_msi_intx_disable_bug);
2687DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2688 quirk_msi_intx_disable_bug);
2689DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2690 quirk_msi_intx_disable_bug);
2691
Huang, Xiong7cb6a292012-04-30 15:38:49 +00002692DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
2693 quirk_msi_intx_disable_bug);
2694DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
2695 quirk_msi_intx_disable_bug);
2696DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
2697 quirk_msi_intx_disable_bug);
2698DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
2699 quirk_msi_intx_disable_bug);
2700DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
2701 quirk_msi_intx_disable_bug);
2702DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
2703 quirk_msi_intx_disable_bug);
Xiong Huang70588812013-03-07 08:55:16 +00002704DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
2705 quirk_msi_intx_disable_qca_bug);
2706DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
2707 quirk_msi_intx_disable_qca_bug);
2708DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
2709 quirk_msi_intx_disable_qca_bug);
2710DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
2711 quirk_msi_intx_disable_qca_bug);
2712DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
2713 quirk_msi_intx_disable_qca_bug);
Brice Goglin3f79e102006-08-31 01:54:56 -04002714#endif /* CONFIG_PCI_MSI */
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002715
Felix Radensky33223402010-03-28 16:02:02 +03002716/* Allow manual resource allocation for PCI hotplug bridges
2717 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2718 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002719 * kernel fails to allocate resources when hotplug device is
Felix Radensky33223402010-03-28 16:02:02 +03002720 * inserted and PCI bus is rescanned.
2721 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002722static void quirk_hotplug_bridge(struct pci_dev *dev)
Felix Radensky33223402010-03-28 16:02:02 +03002723{
2724 dev->is_hotplug_bridge = 1;
2725}
2726
2727DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2728
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002729/*
2730 * This is a quirk for the Ricoh MMC controller found as a part of
2731 * some mulifunction chips.
2732
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002733 * This is very similar and based on the ricoh_mmc driver written by
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002734 * Philip Langdale. Thank you for these magic sequences.
2735 *
2736 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2737 * and one or both of cardbus or firewire.
2738 *
2739 * It happens that they implement SD and MMC
2740 * support as separate controllers (and PCI functions). The linux SDHCI
2741 * driver supports MMC cards but the chip detects MMC cards in hardware
2742 * and directs them to the MMC controller - so the SDHCI driver never sees
2743 * them.
2744 *
2745 * To get around this, we must disable the useless MMC controller.
2746 * At that point, the SDHCI controller will start seeing them
2747 * It seems to be the case that the relevant PCI registers to deactivate the
2748 * MMC controller live on PCI function 0, which might be the cardbus controller
2749 * or the firewire controller, depending on the particular chip in question
2750 *
2751 * This has to be done early, because as soon as we disable the MMC controller
2752 * other pci functions shift up one level, e.g. function #2 becomes function
2753 * #1, and this will confuse the pci core.
2754 */
2755
2756#ifdef CONFIG_MMC_RICOH_MMC
2757static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2758{
2759 /* disable via cardbus interface */
2760 u8 write_enable;
2761 u8 write_target;
2762 u8 disable;
2763
2764 /* disable must be done via function #0 */
2765 if (PCI_FUNC(dev->devfn))
2766 return;
2767
2768 pci_read_config_byte(dev, 0xB7, &disable);
2769 if (disable & 0x02)
2770 return;
2771
2772 pci_read_config_byte(dev, 0x8E, &write_enable);
2773 pci_write_config_byte(dev, 0x8E, 0xAA);
2774 pci_read_config_byte(dev, 0x8D, &write_target);
2775 pci_write_config_byte(dev, 0x8D, 0xB7);
2776 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2777 pci_write_config_byte(dev, 0x8E, write_enable);
2778 pci_write_config_byte(dev, 0x8D, write_target);
2779
Frederick Lawler7506dc72018-01-18 12:55:24 -06002780 pci_notice(dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2781 pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002782}
2783DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2784DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2785
2786static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2787{
2788 /* disable via firewire interface */
2789 u8 write_enable;
2790 u8 disable;
2791
2792 /* disable must be done via function #0 */
2793 if (PCI_FUNC(dev->devfn))
2794 return;
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002795 /*
Andy Lutomirski812089e2012-12-01 12:37:20 -08002796 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002797 * certain types of SD/MMC cards. Lowering the SD base
2798 * clock frequency from 200Mhz to 50Mhz fixes this issue.
2799 *
2800 * 0x150 - SD2.0 mode enable for changing base clock
2801 * frequency to 50Mhz
2802 * 0xe1 - Base clock frequency
2803 * 0x32 - 50Mhz new clock frequency
2804 * 0xf9 - Key register for 0x150
2805 * 0xfc - key register for 0xe1
2806 */
Andy Lutomirski812089e2012-12-01 12:37:20 -08002807 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
2808 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002809 pci_write_config_byte(dev, 0xf9, 0xfc);
2810 pci_write_config_byte(dev, 0x150, 0x10);
2811 pci_write_config_byte(dev, 0xf9, 0x00);
2812 pci_write_config_byte(dev, 0xfc, 0x01);
2813 pci_write_config_byte(dev, 0xe1, 0x32);
2814 pci_write_config_byte(dev, 0xfc, 0x00);
2815
Frederick Lawler7506dc72018-01-18 12:55:24 -06002816 pci_notice(dev, "MMC controller base frequency changed to 50Mhz.\n");
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002817 }
Josh Boyer3e309cd2011-10-05 11:44:50 -04002818
2819 pci_read_config_byte(dev, 0xCB, &disable);
2820
2821 if (disable & 0x02)
2822 return;
2823
2824 pci_read_config_byte(dev, 0xCA, &write_enable);
2825 pci_write_config_byte(dev, 0xCA, 0x57);
2826 pci_write_config_byte(dev, 0xCB, disable | 0x02);
2827 pci_write_config_byte(dev, 0xCA, write_enable);
2828
Frederick Lawler7506dc72018-01-18 12:55:24 -06002829 pci_notice(dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2830 pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
Josh Boyer3e309cd2011-10-05 11:44:50 -04002831
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002832}
2833DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2834DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
Andy Lutomirski812089e2012-12-01 12:37:20 -08002835DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2836DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
Manoj Iyerbe98ca62011-05-26 11:19:05 -05002837DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2838DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002839#endif /*CONFIG_MMC_RICOH_MMC*/
2840
Suresh Siddhad3f13812011-08-23 17:05:25 -07002841#ifdef CONFIG_DMAR_TABLE
Suresh Siddha254e4202010-12-06 12:26:30 -08002842#define VTUNCERRMSK_REG 0x1ac
2843#define VTD_MSK_SPEC_ERRORS (1 << 31)
2844/*
2845 * This is a quirk for masking vt-d spec defined errors to platform error
2846 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
2847 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
2848 * on the RAS config settings of the platform) when a vt-d fault happens.
2849 * The resulting SMI caused the system to hang.
2850 *
2851 * VT-d spec related errors are already handled by the VT-d OS code, so no
2852 * need to report the same error through other channels.
2853 */
2854static void vtd_mask_spec_errors(struct pci_dev *dev)
2855{
2856 u32 word;
2857
2858 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
2859 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
2860}
2861DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
2862DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
2863#endif
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002864
Bill Pemberton15856ad2012-11-21 15:35:00 -05002865static void fixup_ti816x_class(struct pci_dev *dev)
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302866{
Bjorn Helgaasd1541dc2015-06-19 15:58:24 -05002867 u32 class = dev->class;
2868
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302869 /* TI 816x devices do not have class code set when in PCIe boot mode */
Bjorn Helgaasd1541dc2015-06-19 15:58:24 -05002870 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
Frederick Lawler7506dc72018-01-18 12:55:24 -06002871 pci_info(dev, "PCI class overridden (%#08x -> %#08x)\n",
Bjorn Helgaasd1541dc2015-06-19 15:58:24 -05002872 class, dev->class);
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302873}
Yinghai Lu40c96232012-02-23 23:46:58 -08002874DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05002875 PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302876
Ben Hutchingsa94d0722011-10-05 22:35:03 +01002877/* Some PCIe devices do not work reliably with the claimed maximum
2878 * payload size supported.
2879 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002880static void fixup_mpss_256(struct pci_dev *dev)
Ben Hutchingsa94d0722011-10-05 22:35:03 +01002881{
2882 dev->pcie_mpss = 1; /* 256 bytes */
2883}
2884DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2885 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
2886DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2887 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
2888DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2889 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
2890
Jon Masond387a8d2011-10-14 14:56:13 -05002891/* Intel 5000 and 5100 Memory controllers have an errata with read completion
2892 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
2893 * Since there is no way of knowing what the PCIE MPS on each fabric will be
2894 * until all of the devices are discovered and buses walked, read completion
2895 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
2896 * it is possible to hotplug a device with MPS of 256B.
2897 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002898static void quirk_intel_mc_errata(struct pci_dev *dev)
Jon Masond387a8d2011-10-14 14:56:13 -05002899{
2900 int err;
2901 u16 rcc;
2902
Keith Busch27d868b2015-08-24 08:48:16 -05002903 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2904 pcie_bus_config == PCIE_BUS_DEFAULT)
Jon Masond387a8d2011-10-14 14:56:13 -05002905 return;
2906
2907 /* Intel errata specifies bits to change but does not say what they are.
2908 * Keeping them magical until such time as the registers and values can
2909 * be explained.
2910 */
2911 err = pci_read_config_word(dev, 0x48, &rcc);
2912 if (err) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002913 pci_err(dev, "Error attempting to read the read completion coalescing register\n");
Jon Masond387a8d2011-10-14 14:56:13 -05002914 return;
2915 }
2916
2917 if (!(rcc & (1 << 10)))
2918 return;
2919
2920 rcc &= ~(1 << 10);
2921
2922 err = pci_write_config_word(dev, 0x48, rcc);
2923 if (err) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002924 pci_err(dev, "Error attempting to write the read completion coalescing register\n");
Jon Masond387a8d2011-10-14 14:56:13 -05002925 return;
2926 }
2927
Ryan Desfosses227f0642014-04-18 20:13:50 -04002928 pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
Jon Masond387a8d2011-10-14 14:56:13 -05002929}
2930/* Intel 5000 series memory controllers and ports 2-7 */
2931DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
2932DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
2933DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
2934DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
2935DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
2936DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
2937DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
2938DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
2939DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
2940DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
2941DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
2942DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
2943DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
2944DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
2945/* Intel 5100 series memory controllers and ports 2-7 */
2946DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
2947DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
2948DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
2949DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
2950DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
2951DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
2952DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
2953DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
2954DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
2955DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
2956DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
2957
Arjan van de Ven32098742012-01-30 20:52:07 -08002958
Jon Mason12b03182013-05-06 08:03:33 +00002959/*
2960 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
2961 * work around this, query the size it should be configured to by the device and
2962 * modify the resource end to correspond to this new size.
2963 */
2964static void quirk_intel_ntb(struct pci_dev *dev)
2965{
2966 int rc;
2967 u8 val;
2968
2969 rc = pci_read_config_byte(dev, 0x00D0, &val);
2970 if (rc)
2971 return;
2972
2973 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
2974
2975 rc = pci_read_config_byte(dev, 0x00D1, &val);
2976 if (rc)
2977 return;
2978
2979 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
2980}
2981DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
2982DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
2983
Myron Stowe2729d5b2012-07-09 15:36:02 -06002984static ktime_t fixup_debug_start(struct pci_dev *dev,
2985 void (*fn)(struct pci_dev *dev))
Arjan van de Ven32098742012-01-30 20:52:07 -08002986{
Bjorn Helgaas6846b3b2018-03-14 07:52:30 -05002987 if (initcall_debug)
Bjorn Helgaasd89bd912018-03-14 07:42:56 -05002988 pci_info(dev, "calling %pF @ %i\n", fn, task_pid_nr(current));
Myron Stowe2729d5b2012-07-09 15:36:02 -06002989
Bjorn Helgaas6846b3b2018-03-14 07:52:30 -05002990 return ktime_get();
Myron Stowe2729d5b2012-07-09 15:36:02 -06002991}
2992
2993static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
2994 void (*fn)(struct pci_dev *dev))
2995{
2996 ktime_t delta, rettime;
Arjan van de Ven32098742012-01-30 20:52:07 -08002997 unsigned long long duration;
2998
Bjorn Helgaas6846b3b2018-03-14 07:52:30 -05002999 rettime = ktime_get();
3000 delta = ktime_sub(rettime, calltime);
3001 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
3002 if (initcall_debug || duration > 10000)
Bjorn Helgaasd89bd912018-03-14 07:42:56 -05003003 pci_info(dev, "%pF took %lld usecs\n", fn, duration);
Arjan van de Ven32098742012-01-30 20:52:07 -08003004}
3005
Thomas Jaroschf67fd552011-12-07 22:08:11 +01003006/*
3007 * Some BIOS implementations leave the Intel GPU interrupts enabled,
3008 * even though no one is handling them (f.e. i915 driver is never loaded).
3009 * Additionally the interrupt destination is not set up properly
3010 * and the interrupt ends up -somewhere-.
3011 *
3012 * These spurious interrupts are "sticky" and the kernel disables
3013 * the (shared) interrupt line after 100.000+ generated interrupts.
3014 *
3015 * Fix it by disabling the still enabled interrupts.
3016 * This resolves crashes often seen on monitor unplug.
3017 */
3018#define I915_DEIER_REG 0x4400c
Bill Pemberton15856ad2012-11-21 15:35:00 -05003019static void disable_igfx_irq(struct pci_dev *dev)
Thomas Jaroschf67fd552011-12-07 22:08:11 +01003020{
3021 void __iomem *regs = pci_iomap(dev, 0, 0);
3022 if (regs == NULL) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003023 pci_warn(dev, "igfx quirk: Can't iomap PCI device\n");
Thomas Jaroschf67fd552011-12-07 22:08:11 +01003024 return;
3025 }
3026
3027 /* Check if any interrupt line is still enabled */
3028 if (readl(regs + I915_DEIER_REG) != 0) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003029 pci_warn(dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
Thomas Jaroschf67fd552011-12-07 22:08:11 +01003030
3031 writel(0, regs + I915_DEIER_REG);
3032 }
3033
3034 pci_iounmap(dev, regs);
3035}
3036DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
3037DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
Thomas Jarosch7c821262014-04-07 15:10:32 +02003038DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
Thomas Jaroschf67fd552011-12-07 22:08:11 +01003039
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003040/*
Todd E Brandtb8cac702013-09-10 16:10:43 -07003041 * PCI devices which are on Intel chips can skip the 10ms delay
3042 * before entering D3 mode.
3043 */
3044static void quirk_remove_d3_delay(struct pci_dev *dev)
3045{
3046 dev->d3_delay = 0;
3047}
Andy Shevchenkocd3e2eb2017-02-14 12:59:37 +02003048/* C600 Series devices do not need 10ms d3_delay */
Todd E Brandtb8cac702013-09-10 16:10:43 -07003049DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
Andy Shevchenkocd3e2eb2017-02-14 12:59:37 +02003050DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
Todd E Brandtb8cac702013-09-10 16:10:43 -07003051DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
Andy Shevchenkocd3e2eb2017-02-14 12:59:37 +02003052/* Lynxpoint-H PCH devices do not need 10ms d3_delay */
3053DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
3054DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
3055DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
3056DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
3057DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
3058DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
3059DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
Todd E Brandtb8cac702013-09-10 16:10:43 -07003060DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
3061DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
3062DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
Todd E Brandtb8cac702013-09-10 16:10:43 -07003063DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
Srinidhi Kasagar4a118752015-06-19 11:52:46 +05303064/* Intel Cherrytrail devices do not need 10ms d3_delay */
3065DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
Andy Shevchenkocd3e2eb2017-02-14 12:59:37 +02003066DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
3067DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
Srinidhi Kasagar4a118752015-06-19 11:52:46 +05303068DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
Andy Shevchenkocd3e2eb2017-02-14 12:59:37 +02003069DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
3070DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
Srinidhi Kasagar4a118752015-06-19 11:52:46 +05303071DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
3072DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
3073DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
Noa Osherovichd76d2fe2016-11-15 09:59:59 +02003074
Todd E Brandtb8cac702013-09-10 16:10:43 -07003075/*
Noa Osherovichd76d2fe2016-11-15 09:59:59 +02003076 * Some devices may pass our check in pci_intx_mask_supported() if
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003077 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3078 * support this feature.
3079 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05003080static void quirk_broken_intx_masking(struct pci_dev *dev)
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003081{
3082 dev->broken_intx_masking = 1;
3083}
Noa Osherovichb88214c2016-11-15 09:59:58 +02003084DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
3085 quirk_broken_intx_masking);
3086DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3087 quirk_broken_intx_masking);
Bjorn Helgaas7c1efb62017-12-15 14:51:44 -06003088DECLARE_PCI_FIXUP_FINAL(0x1b7c, 0x0004, /* Ceton InfiniTV4 */
3089 quirk_broken_intx_masking);
Noa Osherovichd76d2fe2016-11-15 09:59:59 +02003090
Alex Williamson3cb30b72014-05-01 14:36:31 -06003091/*
3092 * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3093 * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3094 *
3095 * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3096 */
Noa Osherovichb88214c2016-11-15 09:59:58 +02003097DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
3098 quirk_broken_intx_masking);
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003099
Alex Williamson8bcf4522016-03-24 13:03:49 -06003100/*
3101 * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
3102 * DisINTx can be set but the interrupt status bit is non-functional.
3103 */
Noa Osherovichb88214c2016-11-15 09:59:58 +02003104DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572,
3105 quirk_broken_intx_masking);
3106DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574,
3107 quirk_broken_intx_masking);
3108DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580,
3109 quirk_broken_intx_masking);
3110DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581,
3111 quirk_broken_intx_masking);
3112DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583,
3113 quirk_broken_intx_masking);
3114DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584,
3115 quirk_broken_intx_masking);
3116DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585,
3117 quirk_broken_intx_masking);
3118DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586,
3119 quirk_broken_intx_masking);
3120DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587,
3121 quirk_broken_intx_masking);
3122DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588,
3123 quirk_broken_intx_masking);
3124DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589,
3125 quirk_broken_intx_masking);
Alex Williamsond40b7fd2017-06-07 13:00:48 -06003126DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a,
3127 quirk_broken_intx_masking);
3128DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b,
3129 quirk_broken_intx_masking);
Noa Osherovichb88214c2016-11-15 09:59:58 +02003130DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0,
3131 quirk_broken_intx_masking);
3132DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1,
3133 quirk_broken_intx_masking);
3134DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2,
3135 quirk_broken_intx_masking);
Alex Williamson8bcf4522016-03-24 13:03:49 -06003136
Noa Osherovichd76d2fe2016-11-15 09:59:59 +02003137static u16 mellanox_broken_intx_devs[] = {
3138 PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
3139 PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
3140 PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
3141 PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
3142 PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
3143 PCI_DEVICE_ID_MELLANOX_HERMON_EN,
3144 PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
3145 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
3146 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
3147 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
3148 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
3149 PCI_DEVICE_ID_MELLANOX_CONNECTX2,
3150 PCI_DEVICE_ID_MELLANOX_CONNECTX3,
3151 PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
Noa Osherovichd76d2fe2016-11-15 09:59:59 +02003152};
3153
Noa Osherovich1600f622016-11-15 10:00:00 +02003154#define CONNECTX_4_CURR_MAX_MINOR 99
3155#define CONNECTX_4_INTX_SUPPORT_MINOR 14
3156
3157/*
3158 * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
3159 * If so, don't mark it as broken.
3160 * FW minor > 99 means older FW version format and no INTx masking support.
3161 * FW minor < 14 means new FW version format and no INTx masking support.
3162 */
Noa Osherovichd76d2fe2016-11-15 09:59:59 +02003163static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
3164{
Noa Osherovich1600f622016-11-15 10:00:00 +02003165 __be32 __iomem *fw_ver;
3166 u16 fw_major;
3167 u16 fw_minor;
3168 u16 fw_subminor;
3169 u32 fw_maj_min;
3170 u32 fw_sub_min;
Noa Osherovichd76d2fe2016-11-15 09:59:59 +02003171 int i;
3172
3173 for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
3174 if (pdev->device == mellanox_broken_intx_devs[i]) {
3175 pdev->broken_intx_masking = 1;
3176 return;
3177 }
3178 }
Noa Osherovich1600f622016-11-15 10:00:00 +02003179
3180 /* Getting here means Connect-IB cards and up. Connect-IB has no INTx
3181 * support so shouldn't be checked further
3182 */
3183 if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
3184 return;
3185
3186 if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
3187 pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
3188 return;
3189
3190 /* For ConnectX-4 and ConnectX-4LX, need to check FW support */
3191 if (pci_enable_device_mem(pdev)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003192 pci_warn(pdev, "Can't enable device memory\n");
Noa Osherovich1600f622016-11-15 10:00:00 +02003193 return;
3194 }
3195
3196 fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
3197 if (!fw_ver) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003198 pci_warn(pdev, "Can't map ConnectX-4 initialization segment\n");
Noa Osherovich1600f622016-11-15 10:00:00 +02003199 goto out;
3200 }
3201
3202 /* Reading from resource space should be 32b aligned */
3203 fw_maj_min = ioread32be(fw_ver);
3204 fw_sub_min = ioread32be(fw_ver + 1);
3205 fw_major = fw_maj_min & 0xffff;
3206 fw_minor = fw_maj_min >> 16;
3207 fw_subminor = fw_sub_min & 0xffff;
3208 if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
3209 fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003210 pci_warn(pdev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
Noa Osherovich1600f622016-11-15 10:00:00 +02003211 fw_major, fw_minor, fw_subminor, pdev->device ==
3212 PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
3213 pdev->broken_intx_masking = 1;
3214 }
3215
3216 iounmap(fw_ver);
3217
3218out:
3219 pci_disable_device(pdev);
Noa Osherovichd76d2fe2016-11-15 09:59:59 +02003220}
3221DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3222 mellanox_check_broken_intx_masking);
Jesse Barnesac1aa472009-10-26 13:20:44 -07003223
Alex Williamsonc3e59ee2015-01-15 18:17:12 -06003224static void quirk_no_bus_reset(struct pci_dev *dev)
3225{
3226 dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3227}
3228
3229/*
Chris Blake9ac01082016-05-30 07:26:37 -05003230 * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
3231 * The device will throw a Link Down error on AER-capable systems and
3232 * regardless of AER, config space of the device is never accessible again
3233 * and typically causes the system to hang or reset when access is attempted.
Alex Williamsonc3e59ee2015-01-15 18:17:12 -06003234 * http://www.spinics.net/lists/linux-pci/msg34797.html
3235 */
3236DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
Chris Blake9ac01082016-05-30 07:26:37 -05003237DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
3238DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
Maik Broemme8e2e0312016-08-09 16:41:31 +02003239DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
Alex Williamsonc3e59ee2015-01-15 18:17:12 -06003240
David Daney82215512017-09-08 10:10:32 +02003241/*
3242 * Root port on some Cavium CN8xxx chips do not successfully complete a bus
3243 * reset when used with certain child devices. After the reset, config
3244 * accesses to the child may fail.
3245 */
3246DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset);
3247
Alex Williamsond84f3172014-11-21 11:24:14 -07003248static void quirk_no_pm_reset(struct pci_dev *dev)
3249{
3250 /*
3251 * We can't do a bus reset on root bus devices, but an ineffective
3252 * PM reset may be better than nothing.
3253 */
3254 if (!pci_is_root_bus(dev->bus))
3255 dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
3256}
3257
3258/*
3259 * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
3260 * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
3261 * to have no effect on the device: it retains the framebuffer contents and
3262 * monitor sync. Advertising this support makes other layers, like VFIO,
3263 * assume pci_reset_function() is viable for this device. Mark it as
3264 * unavailable to skip it when testing reset methods.
3265 */
3266DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
3267 PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
3268
Lukas Wunner19bf4d42016-03-20 13:57:20 +01003269/*
3270 * Thunderbolt controllers with broken MSI hotplug signaling:
3271 * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
3272 * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
3273 */
3274static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
3275{
3276 if (pdev->is_hotplug_bridge &&
3277 (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
3278 pdev->revision <= 1))
3279 pdev->no_msi = 1;
3280}
3281DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
3282 quirk_thunderbolt_hotplug_msi);
3283DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
3284 quirk_thunderbolt_hotplug_msi);
3285DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
3286 quirk_thunderbolt_hotplug_msi);
3287DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3288 quirk_thunderbolt_hotplug_msi);
3289DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
3290 quirk_thunderbolt_hotplug_msi);
3291
Andreas Noever1df51722014-06-03 22:04:10 +02003292#ifdef CONFIG_ACPI
3293/*
3294 * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3295 *
3296 * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3297 * shutdown before suspend. Otherwise the native host interface (NHI) will not
3298 * be present after resume if a device was plugged in before suspend.
3299 *
3300 * The thunderbolt controller consists of a pcie switch with downstream
3301 * bridges leading to the NHI and to the tunnel pci bridges.
3302 *
3303 * This quirk cuts power to the whole chip. Therefore we have to apply it
3304 * during suspend_noirq of the upstream bridge.
3305 *
3306 * Power is automagically restored before resume. No action is needed.
3307 */
3308static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3309{
3310 acpi_handle bridge, SXIO, SXFP, SXLV;
3311
Lukas Wunner630b3af2017-08-01 14:10:41 +02003312 if (!x86_apple_machine)
Andreas Noever1df51722014-06-03 22:04:10 +02003313 return;
3314 if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3315 return;
3316 bridge = ACPI_HANDLE(&dev->dev);
3317 if (!bridge)
3318 return;
3319 /*
3320 * SXIO and SXLV are present only on machines requiring this quirk.
3321 * TB bridges in external devices might have the same device id as those
3322 * on the host, but they will not have the associated ACPI methods. This
3323 * implicitly checks that we are at the right bridge.
3324 */
3325 if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3326 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3327 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3328 return;
Frederick Lawler7506dc72018-01-18 12:55:24 -06003329 pci_info(dev, "quirk: cutting power to thunderbolt controller...\n");
Andreas Noever1df51722014-06-03 22:04:10 +02003330
3331 /* magic sequence */
3332 acpi_execute_simple_method(SXIO, NULL, 1);
3333 acpi_execute_simple_method(SXFP, NULL, 0);
3334 msleep(300);
3335 acpi_execute_simple_method(SXLV, NULL, 0);
3336 acpi_execute_simple_method(SXIO, NULL, 0);
3337 acpi_execute_simple_method(SXLV, NULL, 0);
3338}
Lukas Wunner1d111402016-03-20 13:57:20 +01003339DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
3340 PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
Andreas Noever1df51722014-06-03 22:04:10 +02003341 quirk_apple_poweroff_thunderbolt);
3342
3343/*
3344 * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
3345 *
3346 * During suspend the thunderbolt controller is reset and all pci
3347 * tunnels are lost. The NHI driver will try to reestablish all tunnels
3348 * during resume. We have to manually wait for the NHI since there is
3349 * no parent child relationship between the NHI and the tunneled
3350 * bridges.
3351 */
3352static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
3353{
3354 struct pci_dev *sibling = NULL;
3355 struct pci_dev *nhi = NULL;
3356
Lukas Wunner630b3af2017-08-01 14:10:41 +02003357 if (!x86_apple_machine)
Andreas Noever1df51722014-06-03 22:04:10 +02003358 return;
3359 if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
3360 return;
3361 /*
3362 * Find the NHI and confirm that we are a bridge on the tb host
3363 * controller and not on a tb endpoint.
3364 */
3365 sibling = pci_get_slot(dev->bus, 0x0);
3366 if (sibling == dev)
3367 goto out; /* we are the downstream bridge to the NHI */
3368 if (!sibling || !sibling->subordinate)
3369 goto out;
3370 nhi = pci_get_slot(sibling->subordinate, 0x0);
3371 if (!nhi)
3372 goto out;
3373 if (nhi->vendor != PCI_VENDOR_ID_INTEL
Lukas Wunner19bf4d42016-03-20 13:57:20 +01003374 || (nhi->device != PCI_DEVICE_ID_INTEL_LIGHT_RIDGE &&
3375 nhi->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C &&
Xavier Gnata82a6a812016-07-26 18:40:38 +02003376 nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_NHI &&
Lukas Wunner1d111402016-03-20 13:57:20 +01003377 nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_NHI)
Andreas Noever25eb7e52016-07-26 18:40:37 +02003378 || nhi->class != PCI_CLASS_SYSTEM_OTHER << 8)
Andreas Noever1df51722014-06-03 22:04:10 +02003379 goto out;
Frederick Lawler7506dc72018-01-18 12:55:24 -06003380 pci_info(dev, "quirk: waiting for thunderbolt to reestablish PCI tunnels...\n");
Andreas Noever1df51722014-06-03 22:04:10 +02003381 device_pm_wait_for_dev(&dev->dev, &nhi->dev);
3382out:
3383 pci_dev_put(nhi);
3384 pci_dev_put(sibling);
3385}
Lukas Wunner1d111402016-03-20 13:57:20 +01003386DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
Lukas Wunner19bf4d42016-03-20 13:57:20 +01003387 PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
Andreas Noever1df51722014-06-03 22:04:10 +02003388 quirk_apple_wait_for_thunderbolt);
Lukas Wunner19bf4d42016-03-20 13:57:20 +01003389DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
Lukas Wunner1d111402016-03-20 13:57:20 +01003390 PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
Andreas Noever1df51722014-06-03 22:04:10 +02003391 quirk_apple_wait_for_thunderbolt);
Lukas Wunner1d111402016-03-20 13:57:20 +01003392DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
Xavier Gnata82a6a812016-07-26 18:40:38 +02003393 PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_BRIDGE,
3394 quirk_apple_wait_for_thunderbolt);
3395DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
Lukas Wunner1d111402016-03-20 13:57:20 +01003396 PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_BRIDGE,
Andreas Noever1df51722014-06-03 22:04:10 +02003397 quirk_apple_wait_for_thunderbolt);
3398#endif
3399
Yu Zhao7eb93b12009-04-03 15:18:11 +08003400static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
Jesse Barnesbfb0f332008-10-27 17:50:21 -07003401 struct pci_fixup *end)
3402{
Myron Stowe2729d5b2012-07-09 15:36:02 -06003403 ktime_t calltime;
3404
Yinghai Luf4ca5c62012-02-23 23:46:49 -08003405 for (; f < end; f++)
3406 if ((f->class == (u32) (dev->class >> f->class_shift) ||
3407 f->class == (u32) PCI_ANY_ID) &&
3408 (f->vendor == dev->vendor ||
3409 f->vendor == (u16) PCI_ANY_ID) &&
3410 (f->device == dev->device ||
3411 f->device == (u16) PCI_ANY_ID)) {
Myron Stowe2729d5b2012-07-09 15:36:02 -06003412 calltime = fixup_debug_start(dev, f->hook);
3413 f->hook(dev);
3414 fixup_debug_report(dev, calltime, f->hook);
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003415 }
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003416}
3417
3418extern struct pci_fixup __start_pci_fixups_early[];
3419extern struct pci_fixup __end_pci_fixups_early[];
3420extern struct pci_fixup __start_pci_fixups_header[];
3421extern struct pci_fixup __end_pci_fixups_header[];
3422extern struct pci_fixup __start_pci_fixups_final[];
3423extern struct pci_fixup __end_pci_fixups_final[];
3424extern struct pci_fixup __start_pci_fixups_enable[];
3425extern struct pci_fixup __end_pci_fixups_enable[];
3426extern struct pci_fixup __start_pci_fixups_resume[];
3427extern struct pci_fixup __end_pci_fixups_resume[];
3428extern struct pci_fixup __start_pci_fixups_resume_early[];
3429extern struct pci_fixup __end_pci_fixups_resume_early[];
3430extern struct pci_fixup __start_pci_fixups_suspend[];
3431extern struct pci_fixup __end_pci_fixups_suspend[];
Andreas Noever7d2a01b2014-06-03 22:04:09 +02003432extern struct pci_fixup __start_pci_fixups_suspend_late[];
3433extern struct pci_fixup __end_pci_fixups_suspend_late[];
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003434
Myron Stowe95df8b82012-07-13 14:29:00 -06003435static bool pci_apply_fixup_final_quirks;
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003436
3437void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
3438{
3439 struct pci_fixup *start, *end;
3440
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003441 switch (pass) {
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003442 case pci_fixup_early:
3443 start = __start_pci_fixups_early;
3444 end = __end_pci_fixups_early;
3445 break;
3446
3447 case pci_fixup_header:
3448 start = __start_pci_fixups_header;
3449 end = __end_pci_fixups_header;
3450 break;
3451
3452 case pci_fixup_final:
Myron Stowe95df8b82012-07-13 14:29:00 -06003453 if (!pci_apply_fixup_final_quirks)
3454 return;
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003455 start = __start_pci_fixups_final;
3456 end = __end_pci_fixups_final;
3457 break;
3458
3459 case pci_fixup_enable:
3460 start = __start_pci_fixups_enable;
3461 end = __end_pci_fixups_enable;
3462 break;
3463
3464 case pci_fixup_resume:
3465 start = __start_pci_fixups_resume;
3466 end = __end_pci_fixups_resume;
3467 break;
3468
3469 case pci_fixup_resume_early:
3470 start = __start_pci_fixups_resume_early;
3471 end = __end_pci_fixups_resume_early;
3472 break;
3473
3474 case pci_fixup_suspend:
3475 start = __start_pci_fixups_suspend;
3476 end = __end_pci_fixups_suspend;
3477 break;
3478
Andreas Noever7d2a01b2014-06-03 22:04:09 +02003479 case pci_fixup_suspend_late:
3480 start = __start_pci_fixups_suspend_late;
3481 end = __end_pci_fixups_suspend_late;
3482 break;
3483
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003484 default:
3485 /* stupid compiler warning, you would think with an enum... */
3486 return;
3487 }
3488 pci_do_fixups(dev, start, end);
3489}
3490EXPORT_SYMBOL(pci_fixup_device);
David Woodhouse8d86fb22009-10-12 12:48:43 +01003491
Myron Stowe735bff12012-07-09 15:36:46 -06003492
David Woodhouse00010262009-10-12 12:50:34 +01003493static int __init pci_apply_final_quirks(void)
David Woodhouse8d86fb22009-10-12 12:48:43 +01003494{
3495 struct pci_dev *dev = NULL;
Jesse Barnesac1aa472009-10-26 13:20:44 -07003496 u8 cls = 0;
3497 u8 tmp;
3498
3499 if (pci_cache_line_size)
3500 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
3501 pci_cache_line_size << 2);
David Woodhouse8d86fb22009-10-12 12:48:43 +01003502
Myron Stowe95df8b82012-07-13 14:29:00 -06003503 pci_apply_fixup_final_quirks = true;
Kulikov Vasiliy4e344b12010-07-03 20:04:39 +04003504 for_each_pci_dev(dev) {
David Woodhouse8d86fb22009-10-12 12:48:43 +01003505 pci_fixup_device(pci_fixup_final, dev);
Jesse Barnesac1aa472009-10-26 13:20:44 -07003506 /*
3507 * If arch hasn't set it explicitly yet, use the CLS
3508 * value shared by all PCI devices. If there's a
3509 * mismatch, fall back to the default value.
3510 */
3511 if (!pci_cache_line_size) {
3512 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
3513 if (!cls)
3514 cls = tmp;
3515 if (!tmp || cls == tmp)
3516 continue;
3517
Ryan Desfosses227f0642014-04-18 20:13:50 -04003518 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
3519 cls << 2, tmp << 2,
Jesse Barnesac1aa472009-10-26 13:20:44 -07003520 pci_dfl_cache_line_size << 2);
3521 pci_cache_line_size = pci_dfl_cache_line_size;
3522 }
3523 }
Myron Stowe735bff12012-07-09 15:36:46 -06003524
Jesse Barnesac1aa472009-10-26 13:20:44 -07003525 if (!pci_cache_line_size) {
3526 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
3527 cls << 2, pci_dfl_cache_line_size << 2);
Csaba Henk2820f332009-12-15 17:55:25 +05303528 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
David Woodhouse8d86fb22009-10-12 12:48:43 +01003529 }
3530
3531 return 0;
3532}
3533
David Woodhousecf6f3bf2009-10-12 12:51:22 +01003534fs_initcall_sync(pci_apply_final_quirks);
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003535
3536/*
Masahiro Yamada4091fb92017-02-27 14:29:56 -08003537 * Following are device-specific reset methods which can be used to
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003538 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3539 * not available.
3540 */
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003541static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3542{
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003543 /*
3544 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3545 *
3546 * The 82599 supports FLR on VFs, but FLR support is reported only
3547 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
Christoph Hellwigc8d80962017-04-14 21:11:26 +02003548 * Thus we must call pcie_flr() directly without first checking if it is
3549 * supported.
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003550 */
Christoph Hellwigc8d80962017-04-14 21:11:26 +02003551 if (!probe)
3552 pcie_flr(dev);
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003553 return 0;
3554}
3555
Ville Syrjäläaba72dd2015-11-04 23:19:49 +02003556#define SOUTH_CHICKEN2 0xc2004
3557#define PCH_PP_STATUS 0xc7200
3558#define PCH_PP_CONTROL 0xc7204
Xudong Haodf558de2012-04-27 09:16:46 -06003559#define MSG_CTL 0x45010
3560#define NSDE_PWR_STATE 0xd0100
3561#define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3562
3563static int reset_ivb_igd(struct pci_dev *dev, int probe)
3564{
3565 void __iomem *mmio_base;
3566 unsigned long timeout;
3567 u32 val;
3568
3569 if (probe)
3570 return 0;
3571
3572 mmio_base = pci_iomap(dev, 0, 0);
3573 if (!mmio_base)
3574 return -ENOMEM;
3575
3576 iowrite32(0x00000002, mmio_base + MSG_CTL);
3577
3578 /*
3579 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3580 * driver loaded sets the right bits. However, this's a reset and
3581 * the bits have been set by i915 previously, so we clobber
3582 * SOUTH_CHICKEN2 register directly here.
3583 */
3584 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3585
3586 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3587 iowrite32(val, mmio_base + PCH_PP_CONTROL);
3588
3589 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3590 do {
3591 val = ioread32(mmio_base + PCH_PP_STATUS);
3592 if ((val & 0xb0000000) == 0)
3593 goto reset_complete;
3594 msleep(10);
3595 } while (time_before(jiffies, timeout));
Frederick Lawler7506dc72018-01-18 12:55:24 -06003596 pci_warn(dev, "timeout during reset\n");
Xudong Haodf558de2012-04-27 09:16:46 -06003597
3598reset_complete:
3599 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3600
3601 pci_iounmap(dev, mmio_base);
3602 return 0;
3603}
3604
Casey Leedom2c6217e2013-08-06 15:48:37 +05303605/*
3606 * Device-specific reset method for Chelsio T4-based adapters.
3607 */
3608static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
3609{
3610 u16 old_command;
3611 u16 msix_flags;
3612
3613 /*
3614 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3615 * that we have no device-specific reset method.
3616 */
3617 if ((dev->device & 0xf000) != 0x4000)
3618 return -ENOTTY;
3619
3620 /*
3621 * If this is the "probe" phase, return 0 indicating that we can
3622 * reset this device.
3623 */
3624 if (probe)
3625 return 0;
3626
3627 /*
3628 * T4 can wedge if there are DMAs in flight within the chip and Bus
3629 * Master has been disabled. We need to have it on till the Function
3630 * Level Reset completes. (BUS_MASTER is disabled in
3631 * pci_reset_function()).
3632 */
3633 pci_read_config_word(dev, PCI_COMMAND, &old_command);
3634 pci_write_config_word(dev, PCI_COMMAND,
3635 old_command | PCI_COMMAND_MASTER);
3636
3637 /*
3638 * Perform the actual device function reset, saving and restoring
3639 * configuration information around the reset.
3640 */
3641 pci_save_state(dev);
3642
3643 /*
3644 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3645 * are disabled when an MSI-X interrupt message needs to be delivered.
3646 * So we briefly re-enable MSI-X interrupts for the duration of the
3647 * FLR. The pci_restore_state() below will restore the original
3648 * MSI-X state.
3649 */
3650 pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3651 if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3652 pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3653 msix_flags |
3654 PCI_MSIX_FLAGS_ENABLE |
3655 PCI_MSIX_FLAGS_MASKALL);
3656
Christoph Hellwig48f52d12017-04-14 21:11:27 +02003657 pcie_flr(dev);
Casey Leedom2c6217e2013-08-06 15:48:37 +05303658
3659 /*
3660 * Restore the configuration information (BAR values, etc.) including
3661 * the original PCI Configuration Space Command word, and return
3662 * success.
3663 */
3664 pci_restore_state(dev);
3665 pci_write_config_word(dev, PCI_COMMAND, old_command);
3666 return 0;
3667}
3668
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003669#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
Xudong Haodf558de2012-04-27 09:16:46 -06003670#define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3671#define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003672
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003673static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003674 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
3675 reset_intel_82599_sfp_virtfn },
Xudong Haodf558de2012-04-27 09:16:46 -06003676 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
3677 reset_ivb_igd },
3678 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
3679 reset_ivb_igd },
Casey Leedom2c6217e2013-08-06 15:48:37 +05303680 { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
3681 reset_chelsio_generic_dev },
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003682 { 0 }
3683};
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003684
Xudong Haodf558de2012-04-27 09:16:46 -06003685/*
3686 * These device-specific reset methods are here rather than in a driver
3687 * because when a host assigns a device to a guest VM, the host may need
3688 * to reset the device but probably doesn't have a driver for it.
3689 */
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003690int pci_dev_specific_reset(struct pci_dev *dev, int probe)
3691{
Linus Torvaldsdf9d1e82009-12-31 16:44:43 -08003692 const struct pci_dev_reset_methods *i;
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003693
3694 for (i = pci_dev_reset_methods; i->reset; i++) {
3695 if ((i->vendor == dev->vendor ||
3696 i->vendor == (u16)PCI_ANY_ID) &&
3697 (i->device == dev->device ||
3698 i->device == (u16)PCI_ANY_ID))
3699 return i->reset(dev, probe);
3700 }
3701
3702 return -ENOTTY;
3703}
Alex Williamson12ea6ca2012-06-11 05:26:55 +00003704
Alex Williamsonec637fb2014-05-22 17:07:49 -06003705static void quirk_dma_func0_alias(struct pci_dev *dev)
3706{
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06003707 if (PCI_FUNC(dev->devfn) != 0)
3708 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
Alex Williamsonec637fb2014-05-22 17:07:49 -06003709}
3710
3711/*
3712 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
3713 *
3714 * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
3715 */
3716DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
3717DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
3718
Alex Williamsoncc346a42014-05-28 14:54:00 -06003719static void quirk_dma_func1_alias(struct pci_dev *dev)
3720{
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06003721 if (PCI_FUNC(dev->devfn) != 1)
3722 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1));
Alex Williamsoncc346a42014-05-28 14:54:00 -06003723}
3724
3725/*
3726 * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
3727 * SKUs function 1 is present and is a legacy IDE controller, in other
3728 * SKUs this function is not present, making this a ghost requester.
3729 * https://bugzilla.kernel.org/show_bug.cgi?id=42679
3730 */
Sakari Ailus247de692015-05-22 00:03:38 +03003731DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
3732 quirk_dma_func1_alias);
Alex Williamsoncc346a42014-05-28 14:54:00 -06003733DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
3734 quirk_dma_func1_alias);
Alex Williamsonaa008202018-01-16 10:05:26 -07003735DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128,
3736 quirk_dma_func1_alias);
Alex Williamsoncc346a42014-05-28 14:54:00 -06003737/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
3738DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
3739 quirk_dma_func1_alias);
3740/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
3741DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
3742 quirk_dma_func1_alias);
3743/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
3744DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
3745 quirk_dma_func1_alias);
Aaron Sierra00456b32016-05-18 09:04:19 -05003746/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
3747DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
3748 quirk_dma_func1_alias);
Alex Williamsoncc346a42014-05-28 14:54:00 -06003749/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
3750DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
3751 quirk_dma_func1_alias);
Thomas Vincent-Cross832e4e1f2018-02-27 20:20:36 +11003752/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */
3753DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220,
3754 quirk_dma_func1_alias);
Alex Williamsoncc346a42014-05-28 14:54:00 -06003755/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
3756DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
3757 quirk_dma_func1_alias);
Jérôme Carreteroc2e0fb92014-06-03 15:41:56 -04003758DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
3759 quirk_dma_func1_alias);
Hans de Goede1903be82018-03-02 11:36:33 +01003760DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645,
3761 quirk_dma_func1_alias);
Alex Williamsoncc346a42014-05-28 14:54:00 -06003762/* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
3763DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
3764 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
3765 quirk_dma_func1_alias);
Tim Sander8b9b9632016-01-19 14:32:29 -06003766/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
3767DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
3768 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
3769 quirk_dma_func1_alias);
Alex Williamsoncc346a42014-05-28 14:54:00 -06003770
Alex Williamsonebdb51e2014-05-22 17:08:07 -06003771/*
Alex Williamsond3d2ab42015-01-13 11:26:50 -07003772 * Some devices DMA with the wrong devfn, not just the wrong function.
3773 * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
3774 * the alias is "fixed" and independent of the device devfn.
3775 *
3776 * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
3777 * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
3778 * single device on the secondary bus. In reality, the single exposed
3779 * device at 0e.0 is the Address Translation Unit (ATU) of the controller
3780 * that provides a bridge to the internal bus of the I/O processor. The
3781 * controller supports private devices, which can be hidden from PCI config
3782 * space. In the case of the Adaptec 3405, a private device at 01.0
3783 * appears to be the DMA engine, which therefore needs to become a DMA
3784 * alias for the device.
3785 */
3786static const struct pci_device_id fixed_dma_alias_tbl[] = {
3787 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
3788 PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
3789 .driver_data = PCI_DEVFN(1, 0) },
Alex Williamsondb83f872016-07-18 08:32:45 -06003790 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
3791 PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */
3792 .driver_data = PCI_DEVFN(1, 0) },
Alex Williamsond3d2ab42015-01-13 11:26:50 -07003793 { 0 }
3794};
3795
3796static void quirk_fixed_dma_alias(struct pci_dev *dev)
3797{
3798 const struct pci_device_id *id;
3799
3800 id = pci_match_id(fixed_dma_alias_tbl, dev);
Bjorn Helgaas48c83082016-02-24 13:43:54 -06003801 if (id)
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06003802 pci_add_dma_alias(dev, id->driver_data);
Alex Williamsond3d2ab42015-01-13 11:26:50 -07003803}
3804
3805DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
3806
3807/*
Alex Williamsonebdb51e2014-05-22 17:08:07 -06003808 * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
3809 * using the wrong DMA alias for the device. Some of these devices can be
3810 * used as either forward or reverse bridges, so we need to test whether the
3811 * device is operating in the correct mode. We could probably apply this
3812 * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
3813 * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
3814 * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
3815 */
3816static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
3817{
3818 if (!pci_is_root_bus(pdev->bus) &&
3819 pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3820 !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
3821 pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
3822 pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
3823}
3824/* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
3825DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
3826 quirk_use_pcie_bridge_dma_alias);
3827/* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
3828DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
Alex Williamson98ca50d2014-06-09 12:43:25 -06003829/* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
3830DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
Jarod Wilsonfce5d572017-04-12 12:33:04 -05003831/* ITE 8893 has the same problem as the 8892 */
3832DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias);
Alex Williamson8ab4abb2014-07-05 15:26:52 -06003833/* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
3834DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
Alex Williamsonebdb51e2014-05-22 17:08:07 -06003835
Alex Williamson15b100d2013-06-27 16:40:00 -06003836/*
Jacek Lawrynowiczb1a928c2016-03-03 15:53:20 +01003837 * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
3838 * be added as aliases to the DMA device in order to allow buffer access
3839 * when IOMMU is enabled. Following devfns have to match RIT-LUT table
3840 * programmed in the EEPROM.
3841 */
3842static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
3843{
3844 pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0));
3845 pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0));
3846 pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3));
3847}
3848DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
3849DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
3850
3851/*
Jayachandran C45a23292017-04-13 20:30:45 +00003852 * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are
3853 * associated not at the root bus, but at a bridge below. This quirk avoids
3854 * generating invalid DMA aliases.
3855 */
3856static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev)
3857{
3858 pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT;
3859}
3860DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000,
3861 quirk_bridge_cavm_thrx2_pcie_root);
3862DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084,
3863 quirk_bridge_cavm_thrx2_pcie_root);
3864
3865/*
Krzysztof =?utf-8?Q?Ha=C5=82asa?=3657ceb2015-06-19 10:00:15 +02003866 * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
3867 * class code. Fix it.
3868 */
3869static void quirk_tw686x_class(struct pci_dev *pdev)
3870{
3871 u32 class = pdev->class;
3872
3873 /* Use "Multimedia controller" class */
3874 pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
Frederick Lawler7506dc72018-01-18 12:55:24 -06003875 pci_info(pdev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
Krzysztof =?utf-8?Q?Ha=C5=82asa?=3657ceb2015-06-19 10:00:15 +02003876 class, pdev->class);
3877}
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05003878DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
Krzysztof =?utf-8?Q?Ha=C5=82asa?=3657ceb2015-06-19 10:00:15 +02003879 quirk_tw686x_class);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05003880DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
Krzysztof =?utf-8?Q?Ha=C5=82asa?=3657ceb2015-06-19 10:00:15 +02003881 quirk_tw686x_class);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05003882DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
Krzysztof =?utf-8?Q?Ha=C5=82asa?=3657ceb2015-06-19 10:00:15 +02003883 quirk_tw686x_class);
Bjorn Helgaas2b4aed12015-06-19 16:20:58 -05003884DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
Krzysztof =?utf-8?Q?Ha=C5=82asa?=3657ceb2015-06-19 10:00:15 +02003885 quirk_tw686x_class);
3886
3887/*
dingtianhonga99b6462017-08-15 11:23:23 +08003888 * Some devices have problems with Transaction Layer Packets with the Relaxed
3889 * Ordering Attribute set. Such devices should mark themselves and other
3890 * Device Drivers should check before sending TLPs with RO set.
3891 */
3892static void quirk_relaxedordering_disable(struct pci_dev *dev)
3893{
3894 dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING;
Frederick Lawler7506dc72018-01-18 12:55:24 -06003895 pci_info(dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
dingtianhonga99b6462017-08-15 11:23:23 +08003896}
3897
3898/*
dingtianhong87e09cd2017-08-15 11:23:24 +08003899 * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root
3900 * Complex has a Flow Control Credit issue which can cause performance
3901 * problems with Upstream Transaction Layer Packets with Relaxed Ordering set.
3902 */
3903DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8,
3904 quirk_relaxedordering_disable);
3905DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8,
3906 quirk_relaxedordering_disable);
3907DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8,
3908 quirk_relaxedordering_disable);
3909DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8,
3910 quirk_relaxedordering_disable);
3911DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8,
3912 quirk_relaxedordering_disable);
3913DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8,
3914 quirk_relaxedordering_disable);
3915DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8,
3916 quirk_relaxedordering_disable);
3917DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8,
3918 quirk_relaxedordering_disable);
3919DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8,
3920 quirk_relaxedordering_disable);
3921DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8,
3922 quirk_relaxedordering_disable);
3923DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8,
3924 quirk_relaxedordering_disable);
3925DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8,
3926 quirk_relaxedordering_disable);
3927DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8,
3928 quirk_relaxedordering_disable);
3929DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8,
3930 quirk_relaxedordering_disable);
3931DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8,
3932 quirk_relaxedordering_disable);
3933DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8,
3934 quirk_relaxedordering_disable);
3935DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8,
3936 quirk_relaxedordering_disable);
3937DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8,
3938 quirk_relaxedordering_disable);
3939DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8,
3940 quirk_relaxedordering_disable);
3941DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8,
3942 quirk_relaxedordering_disable);
3943DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8,
3944 quirk_relaxedordering_disable);
3945DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8,
3946 quirk_relaxedordering_disable);
3947DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8,
3948 quirk_relaxedordering_disable);
3949DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8,
3950 quirk_relaxedordering_disable);
3951DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8,
3952 quirk_relaxedordering_disable);
3953DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8,
3954 quirk_relaxedordering_disable);
3955DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8,
3956 quirk_relaxedordering_disable);
3957DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8,
3958 quirk_relaxedordering_disable);
3959
3960/*
dingtianhong077fa192017-08-15 11:23:25 +08003961 * The AMD ARM A1100 (AKA "SEATTLE") SoC has a bug in its PCIe Root Complex
3962 * where Upstream Transaction Layer Packets with the Relaxed Ordering
3963 * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering
3964 * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules
3965 * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0
3966 * November 10, 2010). As a result, on this platform we can't use Relaxed
3967 * Ordering for Upstream TLPs.
3968 */
3969DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8,
3970 quirk_relaxedordering_disable);
3971DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8,
3972 quirk_relaxedordering_disable);
3973DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8,
3974 quirk_relaxedordering_disable);
3975
3976/*
Hariprasad Shenaic56d4452015-10-18 19:55:04 +05303977 * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
3978 * values for the Attribute as were supplied in the header of the
3979 * corresponding Request, except as explicitly allowed when IDO is used."
3980 *
3981 * If a non-compliant device generates a completion with a different
3982 * attribute than the request, the receiver may accept it (which itself
3983 * seems non-compliant based on sec 2.3.2), or it may handle it as a
3984 * Malformed TLP or an Unexpected Completion, which will probably lead to a
3985 * device access timeout.
3986 *
3987 * If the non-compliant device generates completions with zero attributes
3988 * (instead of copying the attributes from the request), we can work around
3989 * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
3990 * upstream devices so they always generate requests with zero attributes.
3991 *
3992 * This affects other devices under the same Root Port, but since these
3993 * attributes are performance hints, there should be no functional problem.
3994 *
3995 * Note that Configuration Space accesses are never supposed to have TLP
3996 * Attributes, so we're safe waiting till after any Configuration Space
3997 * accesses to do the Root Port fixup.
3998 */
3999static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
4000{
4001 struct pci_dev *root_port = pci_find_pcie_root_port(pdev);
4002
4003 if (!root_port) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004004 pci_warn(pdev, "PCIe Completion erratum may cause device errors\n");
Hariprasad Shenaic56d4452015-10-18 19:55:04 +05304005 return;
4006 }
4007
Frederick Lawler7506dc72018-01-18 12:55:24 -06004008 pci_info(root_port, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
Hariprasad Shenaic56d4452015-10-18 19:55:04 +05304009 dev_name(&pdev->dev));
4010 pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
4011 PCI_EXP_DEVCTL_RELAX_EN |
4012 PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
4013}
4014
4015/*
4016 * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
4017 * Completion it generates.
4018 */
4019static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
4020{
4021 /*
4022 * This mask/compare operation selects for Physical Function 4 on a
4023 * T5. We only need to fix up the Root Port once for any of the
4024 * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
4025 * 0x54xx so we use that one,
4026 */
4027 if ((pdev->device & 0xff00) == 0x5400)
4028 quirk_disable_root_port_attributes(pdev);
4029}
4030DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
4031 quirk_chelsio_T5_disable_root_port_attributes);
4032
4033/*
Alex Williamson15b100d2013-06-27 16:40:00 -06004034 * AMD has indicated that the devices below do not support peer-to-peer
4035 * in any system where they are found in the southbridge with an AMD
4036 * IOMMU in the system. Multifunction devices that do not support
4037 * peer-to-peer between functions can claim to support a subset of ACS.
4038 * Such devices effectively enable request redirect (RR) and completion
4039 * redirect (CR) since all transactions are redirected to the upstream
4040 * root complex.
4041 *
4042 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
4043 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
4044 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
4045 *
4046 * 1002:4385 SBx00 SMBus Controller
4047 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
4048 * 1002:4383 SBx00 Azalia (Intel HDA)
4049 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
4050 * 1002:4384 SBx00 PCI to PCI Bridge
4051 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
Marti Raudsepp3587e622014-10-02 08:50:31 -06004052 *
4053 * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
4054 *
4055 * 1022:780f [AMD] FCH PCI Bridge
4056 * 1022:7809 [AMD] FCH USB OHCI Controller
Alex Williamson15b100d2013-06-27 16:40:00 -06004057 */
4058static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
4059{
4060#ifdef CONFIG_ACPI
4061 struct acpi_table_header *header = NULL;
4062 acpi_status status;
4063
4064 /* Targeting multifunction devices on the SB (appears on root bus) */
4065 if (!dev->multifunction || !pci_is_root_bus(dev->bus))
4066 return -ENODEV;
4067
4068 /* The IVRS table describes the AMD IOMMU */
4069 status = acpi_get_table("IVRS", 0, &header);
4070 if (ACPI_FAILURE(status))
4071 return -ENODEV;
4072
4073 /* Filter out flags not applicable to multifunction */
4074 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
4075
4076 return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
4077#else
4078 return -ENODEV;
4079#endif
4080}
4081
Vadim Lomovtsevf2ddaf82017-10-17 05:47:39 -07004082static bool pci_quirk_cavium_acs_match(struct pci_dev *dev)
4083{
4084 /*
4085 * Effectively selects all downstream ports for whole ThunderX 1
4086 * family by 0xf800 mask (which represents 8 SoCs), while the lower
4087 * bits of device ID are used to indicate which subdevice is used
4088 * within the SoC.
4089 */
4090 return (pci_is_pcie(dev) &&
4091 (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) &&
4092 ((dev->device & 0xf800) == 0xa000));
4093}
4094
Manish Jaggib404bcf2016-01-30 01:33:58 +05304095static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
4096{
4097 /*
Vadim Lomovtsev7f342672017-10-17 05:47:38 -07004098 * Cavium root ports don't advertise an ACS capability. However,
4099 * the RTL internally implements similar protection as if ACS had
4100 * Request Redirection, Completion Redirection, Source Validation,
4101 * and Upstream Forwarding features enabled. Assert that the
4102 * hardware implements and enables equivalent ACS functionality for
4103 * these flags.
Manish Jaggib404bcf2016-01-30 01:33:58 +05304104 */
Vadim Lomovtsev7f342672017-10-17 05:47:38 -07004105 acs_flags &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_SV | PCI_ACS_UF);
Manish Jaggib404bcf2016-01-30 01:33:58 +05304106
Vadim Lomovtsevf2ddaf82017-10-17 05:47:39 -07004107 if (!pci_quirk_cavium_acs_match(dev))
Manish Jaggib77d5372017-03-30 18:47:14 -05004108 return -ENOTTY;
4109
Manish Jaggib404bcf2016-01-30 01:33:58 +05304110 return acs_flags ? 0 : 1;
4111}
4112
Feng Kana0418aa2017-08-10 16:06:33 -05004113static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags)
4114{
4115 /*
4116 * X-Gene root matching this quirk do not allow peer-to-peer
4117 * transactions with others, allowing masking out these bits as if they
4118 * were unimplemented in the ACS capability.
4119 */
4120 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4121
4122 return acs_flags ? 0 : 1;
4123}
4124
Alex Williamsond99321b2014-02-03 14:27:46 -07004125/*
4126 * Many Intel PCH root ports do provide ACS-like features to disable peer
4127 * transactions and validate bus numbers in requests, but do not provide an
4128 * actual PCIe ACS capability. This is the list of device IDs known to fall
4129 * into that category as provided by Intel in Red Hat bugzilla 1037684.
4130 */
4131static const u16 pci_quirk_intel_pch_acs_ids[] = {
4132 /* Ibexpeak PCH */
4133 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
4134 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
4135 /* Cougarpoint PCH */
4136 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
4137 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
4138 /* Pantherpoint PCH */
4139 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
4140 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
4141 /* Lynxpoint-H PCH */
4142 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
4143 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
4144 /* Lynxpoint-LP PCH */
4145 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
4146 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
4147 /* Wildcat PCH */
4148 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
4149 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
Alex Williamson1a30fd02014-03-31 12:21:38 -06004150 /* Patsburg (X79) PCH */
4151 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
Alex Williamson78e88352015-01-22 11:15:43 -07004152 /* Wellsburg (X99) PCH */
4153 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
4154 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
Alex Williamsondca230d2015-05-01 13:20:13 -06004155 /* Lynx Point (9 series) PCH */
4156 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
Alex Williamsond99321b2014-02-03 14:27:46 -07004157};
4158
4159static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
4160{
4161 int i;
4162
4163 /* Filter out a few obvious non-matches first */
4164 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4165 return false;
4166
4167 for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
4168 if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
4169 return true;
4170
4171 return false;
4172}
4173
4174#define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
4175
4176static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
4177{
4178 u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
4179 INTEL_PCH_ACS_FLAGS : 0;
4180
4181 if (!pci_quirk_intel_pch_acs_match(dev))
4182 return -ENOTTY;
4183
4184 return acs_flags & ~flags ? 0 : 1;
4185}
4186
Alex Williamson1bf2bf22016-03-31 16:34:37 -06004187/*
Sinan Kaya33be6322017-02-16 17:01:45 -05004188 * These QCOM root ports do provide ACS-like features to disable peer
4189 * transactions and validate bus numbers in requests, but do not provide an
4190 * actual PCIe ACS capability. Hardware supports source validation but it
4191 * will report the issue as Completer Abort instead of ACS Violation.
4192 * Hardware doesn't support peer-to-peer and each root port is a root
4193 * complex with unique segment numbers. It is not possible for one root
4194 * port to pass traffic to another root port. All PCIe transactions are
4195 * terminated inside the root port.
4196 */
4197static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags)
4198{
4199 u16 flags = (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV);
4200 int ret = acs_flags & ~flags ? 0 : 1;
4201
Frederick Lawler7506dc72018-01-18 12:55:24 -06004202 pci_info(dev, "Using QCOM ACS Quirk (%d)\n", ret);
Sinan Kaya33be6322017-02-16 17:01:45 -05004203
4204 return ret;
4205}
4206
4207/*
Alex Williamson1bf2bf22016-03-31 16:34:37 -06004208 * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
4209 * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
4210 * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
4211 * control registers whereas the PCIe spec packs them into words (Rev 3.0,
4212 * 7.16 ACS Extended Capability). The bit definitions are correct, but the
4213 * control register is at offset 8 instead of 6 and we should probably use
4214 * dword accesses to them. This applies to the following PCI Device IDs, as
4215 * found in volume 1 of the datasheet[2]:
4216 *
4217 * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
4218 * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
4219 *
4220 * N.B. This doesn't fix what lspci shows.
4221 *
Alex Williamson7184f5b2017-01-19 08:51:30 -07004222 * The 100 series chipset specification update includes this as errata #23[3].
4223 *
4224 * The 200 series chipset (Union Point) has the same bug according to the
4225 * specification update (Intel 200 Series Chipset Family Platform Controller
4226 * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
4227 * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this
4228 * chipset include:
4229 *
4230 * 0xa290-0xa29f PCI Express Root port #{0-16}
4231 * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
4232 *
Alex Williamson1bf2bf22016-03-31 16:34:37 -06004233 * [1] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
4234 * [2] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
Alex Williamson7184f5b2017-01-19 08:51:30 -07004235 * [3] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
4236 * [4] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
4237 * [5] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
Alex Williamson1bf2bf22016-03-31 16:34:37 -06004238 */
4239static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev)
4240{
Alex Williamson7184f5b2017-01-19 08:51:30 -07004241 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4242 return false;
4243
4244 switch (dev->device) {
4245 case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
4246 case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
4247 return true;
4248 }
4249
4250 return false;
Alex Williamson1bf2bf22016-03-31 16:34:37 -06004251}
4252
4253#define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
4254
4255static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags)
4256{
4257 int pos;
4258 u32 cap, ctrl;
4259
4260 if (!pci_quirk_intel_spt_pch_acs_match(dev))
4261 return -ENOTTY;
4262
4263 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
4264 if (!pos)
4265 return -ENOTTY;
4266
4267 /* see pci_acs_flags_enabled() */
4268 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4269 acs_flags &= (cap | PCI_ACS_EC);
4270
4271 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4272
4273 return acs_flags & ~ctrl ? 0 : 1;
4274}
4275
Alex Williamson100ebb22014-09-26 17:07:59 -06004276static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
Alex Williamson89b51cb2014-09-17 08:59:36 -06004277{
4278 /*
4279 * SV, TB, and UF are not relevant to multifunction endpoints.
4280 *
Alex Williamson100ebb22014-09-26 17:07:59 -06004281 * Multifunction devices are only required to implement RR, CR, and DT
4282 * in their ACS capability if they support peer-to-peer transactions.
4283 * Devices matching this quirk have been verified by the vendor to not
4284 * perform peer-to-peer with other functions, allowing us to mask out
4285 * these bits as if they were unimplemented in the ACS capability.
Alex Williamson89b51cb2014-09-17 08:59:36 -06004286 */
4287 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
4288 PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
4289
4290 return acs_flags ? 0 : 1;
4291}
4292
Alex Williamsonad805752012-06-11 05:27:07 +00004293static const struct pci_dev_acs_enabled {
4294 u16 vendor;
4295 u16 device;
4296 int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
4297} pci_dev_acs_enabled[] = {
Alex Williamson15b100d2013-06-27 16:40:00 -06004298 { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
4299 { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
4300 { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
4301 { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
4302 { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
4303 { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
Marti Raudsepp3587e622014-10-02 08:50:31 -06004304 { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
4305 { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
Alex Williamson100ebb22014-09-26 17:07:59 -06004306 { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
4307 { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
Edward Cree9fad4012016-07-28 18:13:56 +01004308 { PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs },
Alex Williamson100ebb22014-09-26 17:07:59 -06004309 { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
4310 { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
4311 { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
4312 { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
4313 { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
4314 { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
4315 { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
4316 { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
4317 { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
4318 { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
4319 { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
4320 { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
4321 { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
4322 { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
4323 { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
4324 { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
4325 { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
4326 { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
4327 { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
4328 { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
Alex Williamsond7488042015-03-20 12:27:57 -06004329 /* 82580 */
4330 { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
4331 { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
4332 { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
4333 { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
4334 { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
4335 { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
4336 { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
4337 /* 82576 */
4338 { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
4339 { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
4340 { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
4341 { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
4342 { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
4343 { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
4344 { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
4345 { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
4346 /* 82575 */
4347 { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
4348 { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
4349 { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
4350 /* I350 */
4351 { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
4352 { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
4353 { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
4354 { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
4355 /* 82571 (Quads omitted due to non-ACS switch) */
4356 { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
4357 { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
4358 { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
4359 { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
Alex Williamson95e16582015-08-10 12:32:04 -06004360 /* I219 */
4361 { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
4362 { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
Sinan Kaya33be6322017-02-16 17:01:45 -05004363 /* QCOM QDF2xxx root ports */
Bjorn Helgaas333c8c122018-05-07 15:52:55 -05004364 { PCI_VENDOR_ID_QCOM, 0x0400, pci_quirk_qcom_rp_acs },
4365 { PCI_VENDOR_ID_QCOM, 0x0401, pci_quirk_qcom_rp_acs },
Alex Williamsond7488042015-03-20 12:27:57 -06004366 /* Intel PCH root ports */
Alex Williamsond99321b2014-02-03 14:27:46 -07004367 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
Alex Williamson1bf2bf22016-03-31 16:34:37 -06004368 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs },
Vasundhara Volam6a3763d2015-01-13 01:22:23 -05004369 { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
4370 { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
Manish Jaggib404bcf2016-01-30 01:33:58 +05304371 /* Cavium ThunderX */
4372 { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
Feng Kana0418aa2017-08-10 16:06:33 -05004373 /* APM X-Gene */
4374 { PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs },
Feng Kan4ef76ad2018-02-20 19:19:27 -08004375 /* Ampere Computing */
4376 { PCI_VENDOR_ID_AMPERE, 0xE005, pci_quirk_xgene_acs },
4377 { PCI_VENDOR_ID_AMPERE, 0xE006, pci_quirk_xgene_acs },
4378 { PCI_VENDOR_ID_AMPERE, 0xE007, pci_quirk_xgene_acs },
4379 { PCI_VENDOR_ID_AMPERE, 0xE008, pci_quirk_xgene_acs },
4380 { PCI_VENDOR_ID_AMPERE, 0xE009, pci_quirk_xgene_acs },
4381 { PCI_VENDOR_ID_AMPERE, 0xE00A, pci_quirk_xgene_acs },
4382 { PCI_VENDOR_ID_AMPERE, 0xE00B, pci_quirk_xgene_acs },
4383 { PCI_VENDOR_ID_AMPERE, 0xE00C, pci_quirk_xgene_acs },
Alex Williamsonad805752012-06-11 05:27:07 +00004384 { 0 }
4385};
4386
4387int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
4388{
4389 const struct pci_dev_acs_enabled *i;
4390 int ret;
4391
4392 /*
4393 * Allow devices that do not expose standard PCIe ACS capabilities
4394 * or control to indicate their support here. Multi-function express
4395 * devices which do not allow internal peer-to-peer between functions,
4396 * but do not implement PCIe ACS may wish to return true here.
4397 */
4398 for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
4399 if ((i->vendor == dev->vendor ||
4400 i->vendor == (u16)PCI_ANY_ID) &&
4401 (i->device == dev->device ||
4402 i->device == (u16)PCI_ANY_ID)) {
4403 ret = i->acs_enabled(dev, acs_flags);
4404 if (ret >= 0)
4405 return ret;
4406 }
4407 }
4408
4409 return -ENOTTY;
4410}
Alex Williamson2c744242014-02-03 14:27:33 -07004411
Alex Williamsond99321b2014-02-03 14:27:46 -07004412/* Config space offset of Root Complex Base Address register */
4413#define INTEL_LPC_RCBA_REG 0xf0
4414/* 31:14 RCBA address */
4415#define INTEL_LPC_RCBA_MASK 0xffffc000
4416/* RCBA Enable */
4417#define INTEL_LPC_RCBA_ENABLE (1 << 0)
4418
4419/* Backbone Scratch Pad Register */
4420#define INTEL_BSPR_REG 0x1104
4421/* Backbone Peer Non-Posted Disable */
4422#define INTEL_BSPR_REG_BPNPD (1 << 8)
4423/* Backbone Peer Posted Disable */
4424#define INTEL_BSPR_REG_BPPD (1 << 9)
4425
4426/* Upstream Peer Decode Configuration Register */
4427#define INTEL_UPDCR_REG 0x1114
4428/* 5:0 Peer Decode Enable bits */
4429#define INTEL_UPDCR_REG_MASK 0x3f
4430
4431static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
4432{
4433 u32 rcba, bspr, updcr;
4434 void __iomem *rcba_mem;
4435
4436 /*
4437 * Read the RCBA register from the LPC (D31:F0). PCH root ports
4438 * are D28:F* and therefore get probed before LPC, thus we can't
4439 * use pci_get_slot/pci_read_config_dword here.
4440 */
4441 pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
4442 INTEL_LPC_RCBA_REG, &rcba);
4443 if (!(rcba & INTEL_LPC_RCBA_ENABLE))
4444 return -EINVAL;
4445
4446 rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
4447 PAGE_ALIGN(INTEL_UPDCR_REG));
4448 if (!rcba_mem)
4449 return -ENOMEM;
4450
4451 /*
4452 * The BSPR can disallow peer cycles, but it's set by soft strap and
4453 * therefore read-only. If both posted and non-posted peer cycles are
4454 * disallowed, we're ok. If either are allowed, then we need to use
4455 * the UPDCR to disable peer decodes for each port. This provides the
4456 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
4457 */
4458 bspr = readl(rcba_mem + INTEL_BSPR_REG);
4459 bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
4460 if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
4461 updcr = readl(rcba_mem + INTEL_UPDCR_REG);
4462 if (updcr & INTEL_UPDCR_REG_MASK) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004463 pci_info(dev, "Disabling UPDCR peer decodes\n");
Alex Williamsond99321b2014-02-03 14:27:46 -07004464 updcr &= ~INTEL_UPDCR_REG_MASK;
4465 writel(updcr, rcba_mem + INTEL_UPDCR_REG);
4466 }
4467 }
4468
4469 iounmap(rcba_mem);
4470 return 0;
4471}
4472
4473/* Miscellaneous Port Configuration register */
4474#define INTEL_MPC_REG 0xd8
4475/* MPC: Invalid Receive Bus Number Check Enable */
4476#define INTEL_MPC_REG_IRBNCE (1 << 26)
4477
4478static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
4479{
4480 u32 mpc;
4481
4482 /*
4483 * When enabled, the IRBNCE bit of the MPC register enables the
4484 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
4485 * ensures that requester IDs fall within the bus number range
4486 * of the bridge. Enable if not already.
4487 */
4488 pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
4489 if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004490 pci_info(dev, "Enabling MPC IRBNCE\n");
Alex Williamsond99321b2014-02-03 14:27:46 -07004491 mpc |= INTEL_MPC_REG_IRBNCE;
4492 pci_write_config_word(dev, INTEL_MPC_REG, mpc);
4493 }
4494}
4495
4496static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
4497{
4498 if (!pci_quirk_intel_pch_acs_match(dev))
4499 return -ENOTTY;
4500
4501 if (pci_quirk_enable_intel_lpc_acs(dev)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004502 pci_warn(dev, "Failed to enable Intel PCH ACS quirk\n");
Alex Williamsond99321b2014-02-03 14:27:46 -07004503 return 0;
4504 }
4505
4506 pci_quirk_enable_intel_rp_mpc_acs(dev);
4507
4508 dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
4509
Frederick Lawler7506dc72018-01-18 12:55:24 -06004510 pci_info(dev, "Intel PCH root port ACS workaround enabled\n");
Alex Williamsond99321b2014-02-03 14:27:46 -07004511
4512 return 0;
4513}
4514
Alex Williamson1bf2bf22016-03-31 16:34:37 -06004515static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev)
4516{
4517 int pos;
4518 u32 cap, ctrl;
4519
4520 if (!pci_quirk_intel_spt_pch_acs_match(dev))
4521 return -ENOTTY;
4522
4523 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
4524 if (!pos)
4525 return -ENOTTY;
4526
4527 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4528 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4529
4530 ctrl |= (cap & PCI_ACS_SV);
4531 ctrl |= (cap & PCI_ACS_RR);
4532 ctrl |= (cap & PCI_ACS_CR);
4533 ctrl |= (cap & PCI_ACS_UF);
4534
4535 pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
4536
Frederick Lawler7506dc72018-01-18 12:55:24 -06004537 pci_info(dev, "Intel SPT PCH root port ACS workaround enabled\n");
Alex Williamson1bf2bf22016-03-31 16:34:37 -06004538
4539 return 0;
4540}
4541
Alex Williamson2c744242014-02-03 14:27:33 -07004542static const struct pci_dev_enable_acs {
4543 u16 vendor;
4544 u16 device;
4545 int (*enable_acs)(struct pci_dev *dev);
4546} pci_dev_enable_acs[] = {
Alex Williamsond99321b2014-02-03 14:27:46 -07004547 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
Alex Williamson1bf2bf22016-03-31 16:34:37 -06004548 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_spt_pch_acs },
Alex Williamson2c744242014-02-03 14:27:33 -07004549 { 0 }
4550};
4551
Alex Williamsonc1d61c92016-03-31 16:34:32 -06004552int pci_dev_specific_enable_acs(struct pci_dev *dev)
Alex Williamson2c744242014-02-03 14:27:33 -07004553{
4554 const struct pci_dev_enable_acs *i;
4555 int ret;
4556
4557 for (i = pci_dev_enable_acs; i->enable_acs; i++) {
4558 if ((i->vendor == dev->vendor ||
4559 i->vendor == (u16)PCI_ANY_ID) &&
4560 (i->device == dev->device ||
4561 i->device == (u16)PCI_ANY_ID)) {
4562 ret = i->enable_acs(dev);
4563 if (ret >= 0)
Alex Williamsonc1d61c92016-03-31 16:34:32 -06004564 return ret;
Alex Williamson2c744242014-02-03 14:27:33 -07004565 }
4566 }
Alex Williamsonc1d61c92016-03-31 16:34:32 -06004567
4568 return -ENOTTY;
Alex Williamson2c744242014-02-03 14:27:33 -07004569}
Tadeusz Struk3388a612015-08-07 11:34:42 -07004570
4571/*
4572 * The PCI capabilities list for Intel DH895xCC VFs (device id 0x0443) with
4573 * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
4574 * Next Capability pointer in the MSI Capability Structure should point to
4575 * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
4576 * the list.
4577 */
4578static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
4579{
4580 int pos, i = 0;
4581 u8 next_cap;
4582 u16 reg16, *cap;
4583 struct pci_cap_saved_state *state;
4584
4585 /* Bail if the hardware bug is fixed */
4586 if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
4587 return;
4588
4589 /* Bail if MSI Capability Structure is not found for some reason */
4590 pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
4591 if (!pos)
4592 return;
4593
4594 /*
4595 * Bail if Next Capability pointer in the MSI Capability Structure
4596 * is not the expected incorrect 0x00.
4597 */
4598 pci_read_config_byte(pdev, pos + 1, &next_cap);
4599 if (next_cap)
4600 return;
4601
4602 /*
4603 * PCIe Capability Structure is expected to be at 0x50 and should
4604 * terminate the list (Next Capability pointer is 0x00). Verify
4605 * Capability Id and Next Capability pointer is as expected.
4606 * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
4607 * to correctly set kernel data structures which have already been
4608 * set incorrectly due to the hardware bug.
4609 */
4610 pos = 0x50;
4611 pci_read_config_word(pdev, pos, &reg16);
4612 if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
4613 u32 status;
4614#ifndef PCI_EXP_SAVE_REGS
4615#define PCI_EXP_SAVE_REGS 7
4616#endif
4617 int size = PCI_EXP_SAVE_REGS * sizeof(u16);
4618
4619 pdev->pcie_cap = pos;
4620 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
4621 pdev->pcie_flags_reg = reg16;
4622 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
4623 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
4624
4625 pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
4626 if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
4627 PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
4628 pdev->cfg_size = PCI_CFG_SPACE_SIZE;
4629
4630 if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
4631 return;
4632
4633 /*
4634 * Save PCIE cap
4635 */
4636 state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
4637 if (!state)
4638 return;
4639
4640 state->cap.cap_nr = PCI_CAP_ID_EXP;
4641 state->cap.cap_extended = 0;
4642 state->cap.size = size;
4643 cap = (u16 *)&state->cap.data[0];
4644 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
4645 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
4646 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
4647 pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
4648 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
4649 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
4650 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
4651 hlist_add_head(&state->next, &pdev->saved_cap_space);
4652 }
4653}
4654DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);
Jon Derrick443b40b2016-09-06 14:15:24 -05004655
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004656/* FLR may cause some 82579 devices to hang. */
4657static void quirk_intel_no_flr(struct pci_dev *dev)
4658{
4659 dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET;
4660}
4661DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_intel_no_flr);
4662DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_intel_no_flr);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04004663
4664static void quirk_no_ext_tags(struct pci_dev *pdev)
4665{
4666 struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus);
4667
4668 if (!bridge)
4669 return;
4670
4671 bridge->no_ext_tags = 1;
Frederick Lawler7506dc72018-01-18 12:55:24 -06004672 pci_info(pdev, "disabling Extended Tags (this device can't handle them)\n");
Sinan Kaya62ce94a2017-07-12 00:04:14 -04004673
4674 pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL);
4675}
Sinan Kaya1b30dfd2018-04-10 14:44:21 -05004676DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0132, quirk_no_ext_tags);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04004677DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags);
Sinan Kaya1b30dfd2018-04-10 14:44:21 -05004678DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0141, quirk_no_ext_tags);
Sinan Kaya62ce94a2017-07-12 00:04:14 -04004679DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags);
4680DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags);
Sinan Kaya1b30dfd2018-04-10 14:44:21 -05004681DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0420, quirk_no_ext_tags);
4682DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0422, quirk_no_ext_tags);
Bjorn Helgaascf2d8042017-09-07 13:24:41 -05004683
Joerg Roedel9b44b0b2017-07-11 15:48:00 -05004684#ifdef CONFIG_PCI_ATS
4685/*
4686 * Some devices have a broken ATS implementation causing IOMMU stalls.
4687 * Don't use ATS for those devices.
4688 */
4689static void quirk_no_ats(struct pci_dev *pdev)
4690{
Frederick Lawler7506dc72018-01-18 12:55:24 -06004691 pci_info(pdev, "disabling ATS (broken on this device)\n");
Joerg Roedel9b44b0b2017-07-11 15:48:00 -05004692 pdev->ats_cap = 0;
4693}
4694
4695/* AMD Stoney platform GPU */
4696DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_no_ats);
4697#endif /* CONFIG_PCI_ATS */
Hou Zhiqiang06dc4ee2017-10-12 17:44:47 +08004698
4699/* Freescale PCIe doesn't support MSI in RC mode */
4700static void quirk_fsl_no_msi(struct pci_dev *pdev)
4701{
4702 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT)
4703 pdev->no_msi = 1;
4704}
4705DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_no_msi);
Lukas Wunner07f4f972018-03-03 10:53:24 +01004706
4707/*
4708 * GPUs with integrated HDA controller for streaming audio to attached displays
4709 * need a device link from the HDA controller (consumer) to the GPU (supplier)
4710 * so that the GPU is powered up whenever the HDA controller is accessed.
4711 * The GPU and HDA controller are functions 0 and 1 of the same PCI device.
4712 * The device link stays in place until shutdown (or removal of the PCI device
4713 * if it's hotplugged). Runtime PM is allowed by default on the HDA controller
4714 * to prevent it from permanently keeping the GPU awake.
4715 */
4716static void quirk_gpu_hda(struct pci_dev *hda)
4717{
4718 struct pci_dev *gpu;
4719
4720 if (PCI_FUNC(hda->devfn) != 1)
4721 return;
4722
4723 gpu = pci_get_domain_bus_and_slot(pci_domain_nr(hda->bus),
4724 hda->bus->number,
4725 PCI_DEVFN(PCI_SLOT(hda->devfn), 0));
4726 if (!gpu || (gpu->class >> 16) != PCI_BASE_CLASS_DISPLAY) {
4727 pci_dev_put(gpu);
4728 return;
4729 }
4730
4731 if (!device_link_add(&hda->dev, &gpu->dev,
4732 DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME))
4733 pci_err(hda, "cannot link HDA to GPU %s\n", pci_name(gpu));
4734
4735 pm_runtime_allow(&hda->dev);
4736 pci_dev_put(gpu);
4737}
4738DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
4739 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
4740DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMD, PCI_ANY_ID,
4741 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
4742DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
4743 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);