blob: 1b9fc4ed39a34ce8059c5b9295e15ca2e76a8dc0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
David Brownell75862692005-09-23 17:14:37 -070010 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/types.h>
15#include <linux/kernel.h>
Paul Gortmaker363c75d2011-05-27 09:37:25 -040016#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/pci.h>
18#include <linux/init.h>
19#include <linux/delay.h>
Len Brown25be5e62005-05-27 04:21:50 -040020#include <linux/acpi.h>
bjorn.helgaas@hp.com9f23ed32007-12-17 14:09:38 -070021#include <linux/kallsyms.h>
Andreas Petlund75e07fc2008-11-20 20:42:25 -080022#include <linux/dmi.h>
Alexander Duyck649426e2009-03-05 13:57:28 -050023#include <linux/pci-aspm.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090024#include <linux/ioport.h>
Arjan van de Ven32098742012-01-30 20:52:07 -080025#include <linux/sched.h>
26#include <linux/ktime.h>
Douglas Lehr9fe373f2014-08-21 09:26:52 +100027#include <linux/mm.h>
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010028#include <asm/dma.h> /* isa_dma_bridge_buggy */
Greg KHbc56b9e2005-04-08 14:53:31 +090029#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Yuji Shimada32a9a6822009-03-16 17:13:39 +090031/*
Jacob Pan253d2e52010-07-16 10:19:22 -070032 * Decoding should be disabled for a PCI device during BAR sizing to avoid
33 * conflict. But doing so may cause problems on host bridge and perhaps other
34 * key system devices. For devices that need to have mmio decoding always-on,
35 * we need to set the dev->mmio_always_on bit.
36 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050037static void quirk_mmio_always_on(struct pci_dev *dev)
Jacob Pan253d2e52010-07-16 10:19:22 -070038{
Yinghai Lu52d21b52012-02-23 23:46:53 -080039 dev->mmio_always_on = 1;
Jacob Pan253d2e52010-07-16 10:19:22 -070040}
Yinghai Lu52d21b52012-02-23 23:46:53 -080041DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
42 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
Jacob Pan253d2e52010-07-16 10:19:22 -070043
Doug Thompsonbd8481e2006-05-08 17:06:09 -070044/* The Mellanox Tavor device gives false positive parity errors
45 * Mark this device with a broken_parity_status, to allow
46 * PCI scanning code to "skip" this now blacklisted device.
47 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050048static void quirk_mellanox_tavor(struct pci_dev *dev)
Doug Thompsonbd8481e2006-05-08 17:06:09 -070049{
50 dev->broken_parity_status = 1; /* This device gives false positives */
51}
Ryan Desfosses3c78bc62014-04-18 20:13:49 -040052DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
53DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
Doug Thompsonbd8481e2006-05-08 17:06:09 -070054
Bjorn Helgaasf7625982013-11-14 11:28:18 -070055/* Deal with broken BIOSes that neglect to enable passive release,
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 which can cause problems in combination with the 82441FX/PPro MTRRs */
Alan Cox1597cac2006-12-04 15:14:45 -080057static void quirk_passive_release(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070058{
59 struct pci_dev *d = NULL;
60 unsigned char dlc;
61
62 /* We have to make sure a particular bit is set in the PIIX3
63 ISA bridge, so we have to go out and find it. */
64 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
65 pci_read_config_byte(d, 0x82, &dlc);
66 if (!(dlc & 1<<1)) {
Adam Jackson999da9f2008-12-01 14:30:29 -080067 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 dlc |= 1<<1;
69 pci_write_config_byte(d, 0x82, dlc);
70 }
71 }
72}
Andrew Morton652c5382007-11-21 15:07:13 -080073DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
74DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
77 but VIA don't answer queries. If you happen to have good contacts at VIA
Bjorn Helgaasf7625982013-11-14 11:28:18 -070078 ask them for me please -- Alan
79
80 This appears to be BIOS not version dependent. So presumably there is a
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 chipset level fix */
Bjorn Helgaasf7625982013-11-14 11:28:18 -070082
Bill Pemberton15856ad2012-11-21 15:35:00 -050083static void quirk_isa_dma_hangs(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084{
85 if (!isa_dma_bridge_buggy) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -040086 isa_dma_bridge_buggy = 1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -070087 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 }
89}
90 /*
91 * Its not totally clear which chipsets are the problematic ones
92 * We know 82C586 and 82C596 variants are affected.
93 */
Andrew Morton652c5382007-11-21 15:07:13 -080094DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
95DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
96DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
Bjorn Helgaasf7625982013-11-14 11:28:18 -070097DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
Andrew Morton652c5382007-11-21 15:07:13 -080098DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
99DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
100DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102/*
Len Brown4731fdc2010-09-24 21:02:27 -0400103 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
104 * for some HT machines to use C4 w/o hanging.
105 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500106static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
Len Brown4731fdc2010-09-24 21:02:27 -0400107{
108 u32 pmbase;
109 u16 pm1a;
110
111 pci_read_config_dword(dev, 0x40, &pmbase);
112 pmbase = pmbase & 0xff80;
113 pm1a = inw(pmbase);
114
115 if (pm1a & 0x10) {
116 dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
117 outw(0x10, pmbase);
118 }
119}
120DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
121
122/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 * Chipsets where PCI->PCI transfers vanish or hang
124 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500125static void quirk_nopcipci(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400127 if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700128 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 pci_pci_problems |= PCIPCI_FAIL;
130 }
131}
Andrew Morton652c5382007-11-21 15:07:13 -0800132DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
133DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
Alan Cox236561e2006-09-30 23:27:03 -0700134
Bill Pemberton15856ad2012-11-21 15:35:00 -0500135static void quirk_nopciamd(struct pci_dev *dev)
Alan Cox236561e2006-09-30 23:27:03 -0700136{
137 u8 rev;
138 pci_read_config_byte(dev, 0x08, &rev);
139 if (rev == 0x13) {
140 /* Erratum 24 */
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700141 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
Alan Cox236561e2006-09-30 23:27:03 -0700142 pci_pci_problems |= PCIAGP_FAIL;
143 }
144}
Andrew Morton652c5382007-11-21 15:07:13 -0800145DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
147/*
148 * Triton requires workarounds to be used by the drivers
149 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500150static void quirk_triton(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400152 if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700153 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 pci_pci_problems |= PCIPCI_TRITON;
155 }
156}
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700157DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
158DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
159DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
160DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161
162/*
163 * VIA Apollo KT133 needs PCI latency patch
164 * Made according to a windows driver based patch by George E. Breese
165 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
Justin P. Mattock631dd1a2010-10-18 11:03:14 +0200166 * and http://www.georgebreese.com/net/software/#PCI
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400167 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
168 * the info on which Mr Breese based his work.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 *
170 * Updated based on further information from the site and also on
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700171 * information provided by VIA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 */
Alan Cox1597cac2006-12-04 15:14:45 -0800173static void quirk_vialatency(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174{
175 struct pci_dev *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 u8 busarb;
177 /* Ok we have a potential problem chipset here. Now see if we have
178 a buggy southbridge */
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700179
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400181 if (p != NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
183 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700184 if (p->revision < 0x40 || p->revision > 0x42)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 goto exit;
186 } else {
187 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400188 if (p == NULL) /* No problem parts */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 goto exit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 /* Check for buggy part revisions */
Auke Kok2b1afa82007-10-29 14:55:02 -0700191 if (p->revision < 0x10 || p->revision > 0x12)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 goto exit;
193 }
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700194
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700196 * Ok we have the problem. Now set the PCI master grant to
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 * occur every master grant. The apparent bug is that under high
198 * PCI load (quite common in Linux of course) you can get data
199 * loss when the CPU is held off the bus for 3 bus master requests
200 * This happens to include the IDE controllers....
201 *
202 * VIA only apply this fix when an SB Live! is present but under
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300203 * both Linux and Windows this isn't enough, and we have seen
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 * corruption without SB Live! but with things like 3 UDMA IDE
205 * controllers. So we ignore that bit of the VIA recommendation..
206 */
207
208 pci_read_config_byte(dev, 0x76, &busarb);
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700209 /* Set bit 4 and bi 5 of byte 76 to 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 "Master priority rotation on every PCI master grant */
211 busarb &= ~(1<<5);
212 busarb |= (1<<4);
213 pci_write_config_byte(dev, 0x76, busarb);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700214 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215exit:
216 pci_dev_put(p);
217}
Andrew Morton652c5382007-11-21 15:07:13 -0800218DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
219DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
220DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Alan Cox1597cac2006-12-04 15:14:45 -0800221/* Must restore this on a resume from RAM */
Andrew Morton652c5382007-11-21 15:07:13 -0800222DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
223DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
224DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
226/*
227 * VIA Apollo VP3 needs ETBF on BT848/878
228 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500229static void quirk_viaetbf(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400231 if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700232 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 pci_pci_problems |= PCIPCI_VIAETBF;
234 }
235}
Andrew Morton652c5382007-11-21 15:07:13 -0800236DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
Bill Pemberton15856ad2012-11-21 15:35:00 -0500238static void quirk_vsfx(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400240 if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700241 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 pci_pci_problems |= PCIPCI_VSFX;
243 }
244}
Andrew Morton652c5382007-11-21 15:07:13 -0800245DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
247/*
248 * Ali Magik requires workarounds to be used by the drivers
249 * that DMA to AGP space. Latency must be set to 0xA and triton
250 * workaround applied too
251 * [Info kindly provided by ALi]
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700252 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500253static void quirk_alimagik(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400255 if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700256 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
258 }
259}
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700260DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
261DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
263/*
264 * Natoma has some interesting boundary conditions with Zoran stuff
265 * at least
266 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500267static void quirk_natoma(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400269 if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700270 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 pci_pci_problems |= PCIPCI_NATOMA;
272 }
273}
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700274DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
275DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
276DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
277DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
278DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
279DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
281/*
282 * This chip can cause PCI parity errors if config register 0xA0 is read
283 * while DMAs are occurring.
284 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500285static void quirk_citrine(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286{
287 dev->cfg_size = 0xA0;
288}
Andrew Morton652c5382007-11-21 15:07:13 -0800289DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Douglas Lehr9fe373f2014-08-21 09:26:52 +1000291/* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
292static void quirk_extend_bar_to_page(struct pci_dev *dev)
293{
294 int i;
295
296 for (i = 0; i < PCI_STD_RESOURCE_END; i++) {
297 struct resource *r = &dev->resource[i];
298
299 if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
300 r->end = PAGE_SIZE - 1;
301 r->start = 0;
302 r->flags |= IORESOURCE_UNSET;
303 dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
304 i, r);
305 }
306 }
307}
308DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
309
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310/*
311 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
312 * If it's needed, re-allocate the region.
313 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500314static void quirk_s3_64M(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315{
316 struct resource *r = &dev->resource[0];
317
318 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
Bjorn Helgaasbd064f02014-02-26 11:25:58 -0700319 r->flags |= IORESOURCE_UNSET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 r->start = 0;
321 r->end = 0x3ffffff;
322 }
323}
Andrew Morton652c5382007-11-21 15:07:13 -0800324DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
325DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
Myron Stowe06cf35f2015-02-03 16:01:24 -0700327static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
328 const char *name)
329{
330 u32 region;
331 struct pci_bus_region bus_region;
332 struct resource *res = dev->resource + pos;
333
334 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
335
336 if (!region)
337 return;
338
339 res->name = pci_name(dev);
340 res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
341 res->flags |=
342 (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
343 region &= ~(size - 1);
344
345 /* Convert from PCI bus to resource space */
346 bus_region.start = region;
347 bus_region.end = region + size - 1;
348 pcibios_bus_to_resource(dev->bus, res, &bus_region);
349
350 dev_info(&dev->dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
351 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
352}
353
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500354/*
355 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
356 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
357 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
358 * (which conflicts w/ BAR1's memory range).
Myron Stowe06cf35f2015-02-03 16:01:24 -0700359 *
360 * CS553x's ISA PCI BARs may also be read-only (ref:
361 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500362 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500363static void quirk_cs5536_vsa(struct pci_dev *dev)
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500364{
Myron Stowe06cf35f2015-02-03 16:01:24 -0700365 static char *name = "CS5536 ISA bridge";
366
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500367 if (pci_resource_len(dev, 0) != 8) {
Myron Stowe06cf35f2015-02-03 16:01:24 -0700368 quirk_io(dev, 0, 8, name); /* SMB */
369 quirk_io(dev, 1, 256, name); /* GPIO */
370 quirk_io(dev, 2, 64, name); /* MFGPT */
371 dev_info(&dev->dev, "%s bug detected (incorrect header); workaround applied\n",
372 name);
Andres Salomon73d2eaa2010-02-05 01:42:43 -0500373 }
374}
375DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
376
Yinghai Lu65195c72013-04-12 12:44:15 +0000377static void quirk_io_region(struct pci_dev *dev, int port,
378 unsigned size, int nr, const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379{
Yinghai Lu65195c72013-04-12 12:44:15 +0000380 u16 region;
381 struct pci_bus_region bus_region;
382 struct resource *res = dev->resource + nr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
Yinghai Lu65195c72013-04-12 12:44:15 +0000384 pci_read_config_word(dev, port, &region);
385 region &= ~(size - 1);
David S. Miller085ae412005-08-08 13:19:08 -0700386
Yinghai Lu65195c72013-04-12 12:44:15 +0000387 if (!region)
388 return;
David S. Miller085ae412005-08-08 13:19:08 -0700389
Yinghai Lu65195c72013-04-12 12:44:15 +0000390 res->name = pci_name(dev);
391 res->flags = IORESOURCE_IO;
392
393 /* Convert from PCI bus to resource space */
394 bus_region.start = region;
395 bus_region.end = region + size - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800396 pcibios_bus_to_resource(dev->bus, res, &bus_region);
Yinghai Lu65195c72013-04-12 12:44:15 +0000397
398 if (!pci_claim_resource(dev, nr))
399 dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
400}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
402/*
403 * ATI Northbridge setups MCE the processor if you even
404 * read somewhere between 0x3b0->0x3bb or read 0x3d3
405 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500406static void quirk_ati_exploding_mce(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407{
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700408 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
410 request_region(0x3b0, 0x0C, "RadeonIGP");
411 request_region(0x3d3, 0x01, "RadeonIGP");
412}
Andrew Morton652c5382007-11-21 15:07:13 -0800413DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
415/*
Huang Ruibe6646b2014-10-31 11:11:16 +0800416 * In the AMD NL platform, this device ([1022:7912]) has a class code of
417 * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
418 * claim it.
419 * But the dwc3 driver is a more specific driver for this device, and we'd
420 * prefer to use it instead of xhci. To prevent xhci from claiming the
421 * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
422 * defines as "USB device (not host controller)". The dwc3 driver can then
423 * claim it based on its Vendor and Device ID.
424 */
425static void quirk_amd_nl_class(struct pci_dev *pdev)
426{
427 /*
428 * Use 'USB Device' (0x0c03fe) instead of PCI header provided
429 */
430 pdev->class = 0x0c03fe;
431}
432DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
433 quirk_amd_nl_class);
434
435/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 * Let's make the southbridge information explicit instead
437 * of having to worry about people probing the ACPI areas,
438 * for example.. (Yes, it happens, and if you read the wrong
439 * ACPI register it will put the machine to sleep with no
440 * way of waking it up again. Bummer).
441 *
442 * ALI M7101: Two IO regions pointed to by words at
443 * 0xE0 (64 bytes of ACPI registers)
444 * 0xE2 (32 bytes of SMB registers)
445 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500446static void quirk_ali7101_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447{
Yinghai Lu65195c72013-04-12 12:44:15 +0000448 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
449 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450}
Andrew Morton652c5382007-11-21 15:07:13 -0800451DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Linus Torvalds6693e742005-10-25 20:40:09 -0700453static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
454{
455 u32 devres;
456 u32 mask, size, base;
457
458 pci_read_config_dword(dev, port, &devres);
459 if ((devres & enable) != enable)
460 return;
461 mask = (devres >> 16) & 15;
462 base = devres & 0xffff;
463 size = 16;
464 for (;;) {
465 unsigned bit = size >> 1;
466 if ((bit & mask) == bit)
467 break;
468 size = bit;
469 }
470 /*
471 * For now we only print it out. Eventually we'll want to
472 * reserve it (at least if it's in the 0x1000+ range), but
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700473 * let's get enough confirmation reports first.
Linus Torvalds6693e742005-10-25 20:40:09 -0700474 */
475 base &= -size;
Ryan Desfosses227f0642014-04-18 20:13:50 -0400476 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base,
477 base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700478}
479
480static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
481{
482 u32 devres;
483 u32 mask, size, base;
484
485 pci_read_config_dword(dev, port, &devres);
486 if ((devres & enable) != enable)
487 return;
488 base = devres & 0xffff0000;
489 mask = (devres & 0x3f) << 16;
490 size = 128 << 16;
491 for (;;) {
492 unsigned bit = size >> 1;
493 if ((bit & mask) == bit)
494 break;
495 size = bit;
496 }
497 /*
498 * For now we only print it out. Eventually we'll want to
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700499 * reserve it, but let's get enough confirmation reports first.
Linus Torvalds6693e742005-10-25 20:40:09 -0700500 */
501 base &= -size;
Ryan Desfosses227f0642014-04-18 20:13:50 -0400502 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base,
503 base + size - 1);
Linus Torvalds6693e742005-10-25 20:40:09 -0700504}
505
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506/*
507 * PIIX4 ACPI: Two IO regions pointed to by longwords at
508 * 0x40 (64 bytes of ACPI registers)
Linus Torvalds08db2a72005-10-30 14:40:07 -0800509 * 0x90 (16 bytes of SMB registers)
Linus Torvalds6693e742005-10-25 20:40:09 -0700510 * and a few strange programmable PIIX4 device resources.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500512static void quirk_piix4_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513{
Yinghai Lu65195c72013-04-12 12:44:15 +0000514 u32 res_a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515
Yinghai Lu65195c72013-04-12 12:44:15 +0000516 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
517 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
Linus Torvalds6693e742005-10-25 20:40:09 -0700518
519 /* Device resource A has enables for some of the other ones */
520 pci_read_config_dword(dev, 0x5c, &res_a);
521
522 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
523 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
524
525 /* Device resource D is just bitfields for static resources */
526
527 /* Device 12 enabled? */
528 if (res_a & (1 << 29)) {
529 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
530 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
531 }
532 /* Device 13 enabled? */
533 if (res_a & (1 << 30)) {
534 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
535 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
536 }
537 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
538 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539}
Andrew Morton652c5382007-11-21 15:07:13 -0800540DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
541DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542
Jiri Slabycdb97552011-02-28 10:45:09 +0100543#define ICH_PMBASE 0x40
544#define ICH_ACPI_CNTL 0x44
545#define ICH4_ACPI_EN 0x10
546#define ICH6_ACPI_EN 0x80
547#define ICH4_GPIOBASE 0x58
548#define ICH4_GPIO_CNTL 0x5c
549#define ICH4_GPIO_EN 0x10
550#define ICH6_GPIOBASE 0x48
551#define ICH6_GPIO_CNTL 0x4c
552#define ICH6_GPIO_EN 0x10
553
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554/*
555 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
556 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
557 * 0x58 (64 bytes of GPIO I/O space)
558 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500559static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560{
Jiri Slabycdb97552011-02-28 10:45:09 +0100561 u8 enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562
Jiri Slaby87e3dc32011-02-28 10:45:10 +0100563 /*
564 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
565 * with low legacy (and fixed) ports. We don't know the decoding
566 * priority and can't tell whether the legacy device or the one created
567 * here is really at that address. This happens on boards with broken
568 * BIOSes.
569 */
570
Jiri Slabycdb97552011-02-28 10:45:09 +0100571 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000572 if (enable & ICH4_ACPI_EN)
573 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
574 "ICH4 ACPI/GPIO/TCO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575
Jiri Slabycdb97552011-02-28 10:45:09 +0100576 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000577 if (enable & ICH4_GPIO_EN)
578 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
579 "ICH4 GPIO");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580}
Andrew Morton652c5382007-11-21 15:07:13 -0800581DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
582DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
583DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
584DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
585DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
586DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
587DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
588DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
589DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
590DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
Bill Pemberton15856ad2012-11-21 15:35:00 -0500592static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000593{
Jiri Slabycdb97552011-02-28 10:45:09 +0100594 u8 enable;
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000595
Jiri Slabycdb97552011-02-28 10:45:09 +0100596 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000597 if (enable & ICH6_ACPI_EN)
598 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
599 "ICH6 ACPI/GPIO/TCO");
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000600
Jiri Slabycdb97552011-02-28 10:45:09 +0100601 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
Yinghai Lu65195c72013-04-12 12:44:15 +0000602 if (enable & ICH6_GPIO_EN)
603 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
604 "ICH6 GPIO");
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000605}
Linus Torvalds894886e2008-12-06 10:10:10 -0800606
Bill Pemberton15856ad2012-11-21 15:35:00 -0500607static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
Linus Torvalds894886e2008-12-06 10:10:10 -0800608{
609 u32 val;
610 u32 size, base;
611
612 pci_read_config_dword(dev, reg, &val);
613
614 /* Enabled? */
615 if (!(val & 1))
616 return;
617 base = val & 0xfffc;
618 if (dynsize) {
619 /*
620 * This is not correct. It is 16, 32 or 64 bytes depending on
621 * register D31:F0:ADh bits 5:4.
622 *
623 * But this gets us at least _part_ of it.
624 */
625 size = 16;
626 } else {
627 size = 128;
628 }
629 base &= ~(size-1);
630
631 /* Just print it out for now. We should reserve it after more debugging */
632 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
633}
634
Bill Pemberton15856ad2012-11-21 15:35:00 -0500635static void quirk_ich6_lpc(struct pci_dev *dev)
Linus Torvalds894886e2008-12-06 10:10:10 -0800636{
637 /* Shared ACPI/GPIO decode with all ICH6+ */
638 ich6_lpc_acpi_gpio(dev);
639
640 /* ICH6-specific generic IO decode */
641 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
642 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
643}
644DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
645DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
646
Bill Pemberton15856ad2012-11-21 15:35:00 -0500647static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
Linus Torvalds894886e2008-12-06 10:10:10 -0800648{
649 u32 val;
650 u32 mask, base;
651
652 pci_read_config_dword(dev, reg, &val);
653
654 /* Enabled? */
655 if (!(val & 1))
656 return;
657
658 /*
659 * IO base in bits 15:2, mask in bits 23:18, both
660 * are dword-based
661 */
662 base = val & 0xfffc;
663 mask = (val >> 16) & 0xfc;
664 mask |= 3;
665
666 /* Just print it out for now. We should reserve it after more debugging */
667 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
668}
669
670/* ICH7-10 has the same common LPC generic IO decode registers */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500671static void quirk_ich7_lpc(struct pci_dev *dev)
Linus Torvalds894886e2008-12-06 10:10:10 -0800672{
Jean Delvare5d9c0a72011-04-15 10:03:53 +0200673 /* We share the common ACPI/GPIO decode with ICH6 */
Linus Torvalds894886e2008-12-06 10:10:10 -0800674 ich6_lpc_acpi_gpio(dev);
675
676 /* And have 4 ICH7+ generic decodes */
677 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
678 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
679 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
680 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
681}
682DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
683DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
684DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
685DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
686DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
687DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
688DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
689DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
690DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
691DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
692DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
693DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
694DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
R.Marek@sh.cvut.cz2cea7522005-09-27 21:54:51 +0000695
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696/*
697 * VIA ACPI: One IO region pointed to by longword at
698 * 0x48 or 0x20 (256 bytes of ACPI registers)
699 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500700static void quirk_vt82c586_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701{
Yinghai Lu65195c72013-04-12 12:44:15 +0000702 if (dev->revision & 0x10)
703 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
704 "vt82c586 ACPI");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705}
Andrew Morton652c5382007-11-21 15:07:13 -0800706DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707
708/*
709 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
710 * 0x48 (256 bytes of ACPI registers)
711 * 0x70 (128 bytes of hardware monitoring register)
712 * 0x90 (16 bytes of SMB registers)
713 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500714static void quirk_vt82c686_acpi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 quirk_vt82c586_acpi(dev);
717
Yinghai Lu65195c72013-04-12 12:44:15 +0000718 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
719 "vt82c686 HW-mon");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720
Yinghai Lu65195c72013-04-12 12:44:15 +0000721 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722}
Andrew Morton652c5382007-11-21 15:07:13 -0800723DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400725/*
726 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
727 * 0x88 (128 bytes of power management registers)
728 * 0xd0 (16 bytes of SMB registers)
729 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500730static void quirk_vt8235_acpi(struct pci_dev *dev)
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400731{
Yinghai Lu65195c72013-04-12 12:44:15 +0000732 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
733 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
Ivan Kokshaysky6d85f292005-08-08 12:55:54 +0400734}
735DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
736
Gabe Black1f56f4a2009-10-06 09:19:45 -0500737/*
738 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
739 * Disable fast back-to-back on the secondary bus segment
740 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500741static void quirk_xio2000a(struct pci_dev *dev)
Gabe Black1f56f4a2009-10-06 09:19:45 -0500742{
743 struct pci_dev *pdev;
744 u16 command;
745
Ryan Desfosses227f0642014-04-18 20:13:50 -0400746 dev_warn(&dev->dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
Gabe Black1f56f4a2009-10-06 09:19:45 -0500747 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
748 pci_read_config_word(pdev, PCI_COMMAND, &command);
749 if (command & PCI_COMMAND_FAST_BACK)
750 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
751 }
752}
753DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
754 quirk_xio2000a);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700756#ifdef CONFIG_X86_IO_APIC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757
758#include <asm/io_apic.h>
759
760/*
761 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
762 * devices to the external APIC.
763 *
764 * TODO: When we have device-specific interrupt routers,
765 * this code will go away from quirks.
766 */
Alan Cox1597cac2006-12-04 15:14:45 -0800767static void quirk_via_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768{
769 u8 tmp;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700770
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 if (nr_ioapics < 1)
772 tmp = 0; /* nothing routed to external APIC */
773 else
774 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700775
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700776 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 tmp == 0 ? "Disa" : "Ena");
778
779 /* Offset 0x58: External APIC IRQ output control */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400780 pci_write_config_byte(dev, 0x58, tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781}
Andrew Morton652c5382007-11-21 15:07:13 -0800782DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200783DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784
785/*
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700786 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
Karsten Wiesea1740912005-09-03 15:56:33 -0700787 * This leads to doubled level interrupt rates.
788 * Set this bit to get rid of cycle wastage.
789 * Otherwise uncritical.
790 */
Alan Cox1597cac2006-12-04 15:14:45 -0800791static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
Karsten Wiesea1740912005-09-03 15:56:33 -0700792{
793 u8 misc_control2;
794#define BYPASS_APIC_DEASSERT 8
795
796 pci_read_config_byte(dev, 0x5B, &misc_control2);
797 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700798 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
Karsten Wiesea1740912005-09-03 15:56:33 -0700799 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
800 }
801}
802DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200803DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
Karsten Wiesea1740912005-09-03 15:56:33 -0700804
805/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 * The AMD io apic can hang the box when an apic irq is masked.
807 * We check all revs >= B0 (yet not in the pre production!) as the bug
808 * is currently marked NoFix
809 *
810 * We have multiple reports of hangs with this chipset that went away with
Alan Cox236561e2006-09-30 23:27:03 -0700811 * noapic specified. For the moment we assume it's the erratum. We may be wrong
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 * of course. However the advice is demonstrably good even if so..
813 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500814static void quirk_amd_ioapic(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815{
Auke Kok44c10132007-06-08 15:46:36 -0700816 if (dev->revision >= 0x02) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700817 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
818 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 }
820}
Andrew Morton652c5382007-11-21 15:07:13 -0800821DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822#endif /* CONFIG_X86_IO_APIC */
823
Peter Orubad556ad42007-05-15 13:59:13 +0200824/*
825 * Some settings of MMRBC can lead to data corruption so block changes.
826 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
827 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500828static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
Peter Orubad556ad42007-05-15 13:59:13 +0200829{
Auke Kokaa288d42007-08-27 16:17:47 -0700830 if (dev->subordinate && dev->revision <= 0x12) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400831 dev_info(&dev->dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
832 dev->revision);
Peter Orubad556ad42007-05-15 13:59:13 +0200833 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
834 }
835}
836DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
838/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 * FIXME: it is questionable that quirk_via_acpi
840 * is needed. It shows up as an ISA bridge, and does not
841 * support the PCI_INTERRUPT_LINE register at all. Therefore
842 * it seems like setting the pci_dev's 'irq' to the
843 * value of the ACPI SCI interrupt is only done for convenience.
844 * -jgarzik
845 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500846static void quirk_via_acpi(struct pci_dev *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847{
848 /*
849 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
850 */
851 u8 irq;
852 pci_read_config_byte(d, 0x42, &irq);
853 irq &= 0xf;
854 if (irq && (irq != 2))
855 d->irq = irq;
856}
Andrew Morton652c5382007-11-21 15:07:13 -0800857DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
858DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859
Daniel Drake09d60292006-09-25 16:52:19 -0700860
861/*
Alan Cox1597cac2006-12-04 15:14:45 -0800862 * VIA bridges which have VLink
Daniel Drake09d60292006-09-25 16:52:19 -0700863 */
Alan Cox1597cac2006-12-04 15:14:45 -0800864
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800865static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
866
867static void quirk_via_bridge(struct pci_dev *dev)
868{
869 /* See what bridge we have and find the device ranges */
870 switch (dev->device) {
871 case PCI_DEVICE_ID_VIA_82C686:
Jean Delvarecb7468e2007-01-31 23:48:12 -0800872 /* The VT82C686 is special, it attaches to PCI and can have
873 any device number. All its subdevices are functions of
874 that single device. */
875 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
876 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800877 break;
878 case PCI_DEVICE_ID_VIA_8237:
879 case PCI_DEVICE_ID_VIA_8237A:
880 via_vlink_dev_lo = 15;
881 break;
882 case PCI_DEVICE_ID_VIA_8235:
883 via_vlink_dev_lo = 16;
884 break;
885 case PCI_DEVICE_ID_VIA_8231:
886 case PCI_DEVICE_ID_VIA_8233_0:
887 case PCI_DEVICE_ID_VIA_8233A:
888 case PCI_DEVICE_ID_VIA_8233C_0:
889 via_vlink_dev_lo = 17;
890 break;
891 }
892}
893DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
894DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
895DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
896DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
897DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
898DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
899DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
900DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
Daniel Drake09d60292006-09-25 16:52:19 -0700901
Alan Cox1597cac2006-12-04 15:14:45 -0800902/**
903 * quirk_via_vlink - VIA VLink IRQ number update
904 * @dev: PCI device
905 *
906 * If the device we are dealing with is on a PIC IRQ we need to
907 * ensure that the IRQ line register which usually is not relevant
908 * for PCI cards, is actually written so that interrupts get sent
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800909 * to the right place.
910 * We only do this on systems where a VIA south bridge was detected,
911 * and only for VIA devices on the motherboard (see quirk_via_bridge
912 * above).
Alan Cox1597cac2006-12-04 15:14:45 -0800913 */
914
915static void quirk_via_vlink(struct pci_dev *dev)
Len Brown25be5e62005-05-27 04:21:50 -0400916{
917 u8 irq, new_irq;
918
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800919 /* Check if we have VLink at all */
920 if (via_vlink_dev_lo == -1)
Daniel Drake09d60292006-09-25 16:52:19 -0700921 return;
922
923 new_irq = dev->irq;
924
925 /* Don't quirk interrupts outside the legacy IRQ range */
926 if (!new_irq || new_irq > 15)
927 return;
928
Alan Cox1597cac2006-12-04 15:14:45 -0800929 /* Internal device ? */
Jean Delvarec06bb5d2007-01-30 14:36:09 -0800930 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
931 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
Alan Cox1597cac2006-12-04 15:14:45 -0800932 return;
933
934 /* This is an internal VLink device on a PIC interrupt. The BIOS
935 ought to have set this but may not have, so we redo it */
936
Len Brown25be5e62005-05-27 04:21:50 -0400937 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
938 if (new_irq != irq) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700939 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
940 irq, new_irq);
Len Brown25be5e62005-05-27 04:21:50 -0400941 udelay(15); /* unknown if delay really needed */
942 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
943 }
944}
Alan Cox1597cac2006-12-04 15:14:45 -0800945DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
Len Brown25be5e62005-05-27 04:21:50 -0400946
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 * VIA VT82C598 has its device ID settable and many BIOSes
949 * set it to the ID of VT82C597 for backward compatibility.
950 * We need to switch it off to be able to recognize the real
951 * type of the chip.
952 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500953static void quirk_vt82c598_id(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954{
955 pci_write_config_byte(dev, 0xfc, 0);
956 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
957}
Andrew Morton652c5382007-11-21 15:07:13 -0800958DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959
960/*
961 * CardBus controllers have a legacy base address that enables them
962 * to respond as i82365 pcmcia controllers. We don't want them to
963 * do this even if the Linux CardBus driver is not loaded, because
964 * the Linux i82365 driver does not (and should not) handle CardBus.
965 */
Alan Cox1597cac2006-12-04 15:14:45 -0800966static void quirk_cardbus_legacy(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
969}
Yinghai Luae9de562012-02-23 23:46:54 -0800970DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
971 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
972DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
973 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974
975/*
976 * Following the PCI ordering rules is optional on the AMD762. I'm not
977 * sure what the designers were smoking but let's not inhale...
978 *
979 * To be fair to AMD, it follows the spec by default, its BIOS people
980 * who turn it off!
981 */
Alan Cox1597cac2006-12-04 15:14:45 -0800982static void quirk_amd_ordering(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983{
984 u32 pcic;
985 pci_read_config_dword(dev, 0x4C, &pcic);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400986 if ((pcic & 6) != 6) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 pcic |= 6;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -0700988 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 pci_write_config_dword(dev, 0x4C, pcic);
990 pci_read_config_dword(dev, 0x84, &pcic);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400991 pcic |= (1 << 23); /* Required in this mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 pci_write_config_dword(dev, 0x84, pcic);
993 }
994}
Andrew Morton652c5382007-11-21 15:07:13 -0800995DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +0200996DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997
998/*
999 * DreamWorks provided workaround for Dunord I-3000 problem
1000 *
1001 * This card decodes and responds to addresses not apparently
1002 * assigned to it. We force a larger allocation to ensure that
1003 * nothing gets put too close to it.
1004 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001005static void quirk_dunord(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006{
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001007 struct resource *r = &dev->resource[1];
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07001008
1009 r->flags |= IORESOURCE_UNSET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 r->start = 0;
1011 r->end = 0xffffff;
1012}
Andrew Morton652c5382007-11-21 15:07:13 -08001013DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014
1015/*
1016 * i82380FB mobile docking controller: its PCI-to-PCI bridge
1017 * is subtractive decoding (transparent), and does indicate this
1018 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
1019 * instead of 0x01.
1020 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001021static void quirk_transparent_bridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022{
1023 dev->transparent = 1;
1024}
Andrew Morton652c5382007-11-21 15:07:13 -08001025DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1026DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027
1028/*
1029 * Common misconfiguration of the MediaGX/Geode PCI master that will
1030 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
Justin P. Mattock631dd1a2010-10-18 11:03:14 +02001031 * datasheets found at http://www.national.com/analog for info on what
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 * these bits do. <christer@weinigel.se>
1033 */
Alan Cox1597cac2006-12-04 15:14:45 -08001034static void quirk_mediagx_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035{
1036 u8 reg;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001037
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 pci_read_config_byte(dev, 0x41, &reg);
1039 if (reg & 2) {
1040 reg &= ~2;
Ryan Desfosses227f0642014-04-18 20:13:50 -04001041 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
1042 reg);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001043 pci_write_config_byte(dev, 0x41, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 }
1045}
Andrew Morton652c5382007-11-21 15:07:13 -08001046DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1047DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048
1049/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 * Ensure C0 rev restreaming is off. This is normally done by
1051 * the BIOS but in the odd case it is not the results are corruption
1052 * hence the presence of a Linux check
1053 */
Alan Cox1597cac2006-12-04 15:14:45 -08001054static void quirk_disable_pxb(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055{
1056 u16 config;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001057
Auke Kok44c10132007-06-08 15:46:36 -07001058 if (pdev->revision != 0x04) /* Only C0 requires this */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 return;
1060 pci_read_config_word(pdev, 0x40, &config);
1061 if (config & (1<<6)) {
1062 config &= ~(1<<6);
1063 pci_write_config_word(pdev, 0x40, config);
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001064 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 }
1066}
Andrew Morton652c5382007-11-21 15:07:13 -08001067DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001068DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069
Myron Stowe25e742b2012-07-09 15:36:14 -06001070static void quirk_amd_ide_mode(struct pci_dev *pdev)
Conke Huab174432006-12-19 13:11:37 -08001071{
Shane Huang5deab532009-10-13 11:14:00 +08001072 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
Crane Cai05a7d222008-02-02 13:56:56 +08001073 u8 tmp;
Conke Huab174432006-12-19 13:11:37 -08001074
Crane Cai05a7d222008-02-02 13:56:56 +08001075 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1076 if (tmp == 0x01) {
Conke Huab174432006-12-19 13:11:37 -08001077 pci_read_config_byte(pdev, 0x40, &tmp);
1078 pci_write_config_byte(pdev, 0x40, tmp|1);
1079 pci_write_config_byte(pdev, 0x9, 1);
1080 pci_write_config_byte(pdev, 0xa, 6);
1081 pci_write_config_byte(pdev, 0x40, tmp);
1082
Conke Huc9f89472007-01-09 05:32:51 -05001083 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
Crane Cai05a7d222008-02-02 13:56:56 +08001084 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
Conke Huab174432006-12-19 13:11:37 -08001085 }
1086}
Crane Cai05a7d222008-02-02 13:56:56 +08001087DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001088DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
Crane Cai05a7d222008-02-02 13:56:56 +08001089DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001090DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
Shane Huang5deab532009-10-13 11:14:00 +08001091DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1092DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
Shane Huangfafe5c3d82013-06-03 18:24:10 +08001093DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1094DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
Conke Huab174432006-12-19 13:11:37 -08001095
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096/*
1097 * Serverworks CSB5 IDE does not fully support native mode
1098 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001099static void quirk_svwks_csb5ide(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100{
1101 u8 prog;
1102 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1103 if (prog & 5) {
1104 prog &= ~5;
1105 pdev->class &= ~5;
1106 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Alan Cox368c73d2006-10-04 00:41:26 +01001107 /* PCI layer will sort out resources */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 }
1109}
Andrew Morton652c5382007-11-21 15:07:13 -08001110DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111
1112/*
1113 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1114 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001115static void quirk_ide_samemode(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116{
1117 u8 prog;
1118
1119 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1120
1121 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001122 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 prog &= ~5;
1124 pdev->class &= ~5;
1125 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126 }
1127}
Alan Cox368c73d2006-10-04 00:41:26 +01001128DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129
Alan Cox979b1792008-07-24 17:18:38 +01001130/*
1131 * Some ATA devices break if put into D3
1132 */
1133
Bill Pemberton15856ad2012-11-21 15:35:00 -05001134static void quirk_no_ata_d3(struct pci_dev *pdev)
Alan Cox979b1792008-07-24 17:18:38 +01001135{
Yinghai Lufaa738b2012-02-23 23:46:55 -08001136 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
Alan Cox979b1792008-07-24 17:18:38 +01001137}
Yinghai Lufaa738b2012-02-23 23:46:55 -08001138/* Quirk the legacy ATA devices only. The AHCI ones are ok */
1139DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1140 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1141DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1142 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox7a661c62009-06-24 16:02:27 +01001143/* ALi loses some register settings that we cannot then restore */
Yinghai Lufaa738b2012-02-23 23:46:55 -08001144DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1145 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox7a661c62009-06-24 16:02:27 +01001146/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1147 occur when mode detecting */
Yinghai Lufaa738b2012-02-23 23:46:55 -08001148DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1149 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
Alan Cox979b1792008-07-24 17:18:38 +01001150
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151/* This was originally an Alpha specific thing, but it really fits here.
1152 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1153 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001154static void quirk_eisa_bridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155{
1156 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1157}
Andrew Morton652c5382007-11-21 15:07:13 -08001158DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159
Johannes Goecke7daa0c42006-04-20 02:43:17 -07001160
1161/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1163 * is not activated. The myth is that Asus said that they do not want the
1164 * users to be irritated by just another PCI Device in the Win98 device
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001165 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 * package 2.7.0 for details)
1167 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001168 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1169 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001170 * becomes necessary to do this tweak in two steps -- the chosen trigger
1171 * is either the Host bridge (preferred) or on-board VGA controller.
Jean Delvare9208ee82007-03-24 16:56:44 +01001172 *
1173 * Note that we used to unhide the SMBus that way on Toshiba laptops
1174 * (Satellite A40 and Tecra M2) but then found that the thermal management
1175 * was done by SMM code, which could cause unsynchronized concurrent
1176 * accesses to the SMBus registers, with potentially bad effects. Thus you
1177 * should be very careful when adding new entries: if SMM is accessing the
1178 * Intel SMBus, this is a very good reason to leave it hidden.
Jean Delvarea99acc82008-03-28 14:16:04 -07001179 *
1180 * Likewise, many recent laptops use ACPI for thermal management. If the
1181 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1182 * natively, and keeping the SMBus hidden is the right thing to do. If you
1183 * are about to add an entry in the table below, please first disassemble
1184 * the DSDT and double-check that there is no code accessing the SMBus.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 */
Vivek Goyal9d24a812007-01-11 01:52:44 +01001186static int asus_hides_smbus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187
Bill Pemberton15856ad2012-11-21 15:35:00 -05001188static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189{
1190 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1191 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001192 switch (dev->subsystem_device) {
Jean Delvarea00db372005-06-29 17:04:06 +02001193 case 0x8025: /* P4B-LX */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 case 0x8070: /* P4B */
1195 case 0x8088: /* P4B533 */
1196 case 0x1626: /* L3C notebook */
1197 asus_hides_smbus = 1;
1198 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001199 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001200 switch (dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 case 0x80b1: /* P4GE-V */
1202 case 0x80b2: /* P4PE */
1203 case 0x8093: /* P4B533-V */
1204 asus_hides_smbus = 1;
1205 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001206 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001207 switch (dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 case 0x8030: /* P4T533 */
1209 asus_hides_smbus = 1;
1210 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001211 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212 switch (dev->subsystem_device) {
1213 case 0x8070: /* P4G8X Deluxe */
1214 asus_hides_smbus = 1;
1215 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001216 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
Jean Delvare321311a2006-07-31 08:53:15 +02001217 switch (dev->subsystem_device) {
1218 case 0x80c9: /* PU-DLS */
1219 asus_hides_smbus = 1;
1220 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001221 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222 switch (dev->subsystem_device) {
1223 case 0x1751: /* M2N notebook */
1224 case 0x1821: /* M5N notebook */
Mats Erik Andersson4096ed02009-05-12 12:05:23 +02001225 case 0x1897: /* A6L notebook */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226 asus_hides_smbus = 1;
1227 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001228 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 switch (dev->subsystem_device) {
1230 case 0x184b: /* W1N notebook */
1231 case 0x186a: /* M6Ne notebook */
1232 asus_hides_smbus = 1;
1233 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001234 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Jean Delvare2e457852007-01-05 09:17:56 +01001235 switch (dev->subsystem_device) {
1236 case 0x80f2: /* P4P800-X */
1237 asus_hides_smbus = 1;
1238 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001239 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001240 switch (dev->subsystem_device) {
1241 case 0x1882: /* M6V notebook */
Jean Delvare2d1e1c72006-04-01 16:46:35 +02001242 case 0x1977: /* A6VA notebook */
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001243 asus_hides_smbus = 1;
1244 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1246 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001247 switch (dev->subsystem_device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 case 0x088C: /* HP Compaq nc8000 */
1249 case 0x0890: /* HP Compaq nc6000 */
1250 asus_hides_smbus = 1;
1251 }
Jean Delvare2f2d39d2007-01-05 11:23:15 +01001252 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 switch (dev->subsystem_device) {
1254 case 0x12bc: /* HP D330L */
Jean Delvaree3b1bd52005-09-21 22:26:31 +02001255 case 0x12bd: /* HP D530 */
Michal Miroslaw74c57422009-05-12 13:49:25 -07001256 case 0x006a: /* HP Compaq nx9500 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 asus_hides_smbus = 1;
1258 }
Jean Delvare677cc642007-11-21 18:29:06 +01001259 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1260 switch (dev->subsystem_device) {
1261 case 0x12bf: /* HP xw4100 */
1262 asus_hides_smbus = 1;
1263 }
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001264 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1265 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1266 switch (dev->subsystem_device) {
1267 case 0xC00C: /* Samsung P35 notebook */
1268 asus_hides_smbus = 1;
1269 }
Rumen Ivanov Zarevc87f8832005-09-06 13:39:32 -07001270 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1271 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001272 switch (dev->subsystem_device) {
Rumen Ivanov Zarevc87f8832005-09-06 13:39:32 -07001273 case 0x0058: /* Compaq Evo N620c */
1274 asus_hides_smbus = 1;
1275 }
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001276 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001277 switch (dev->subsystem_device) {
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001278 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1279 /* Motherboard doesn't have Host bridge
1280 * subvendor/subdevice IDs, therefore checking
1281 * its on-board VGA controller */
1282 asus_hides_smbus = 1;
1283 }
David O'Shea8293b0f2009-03-02 09:51:13 +01001284 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001285 switch (dev->subsystem_device) {
Jean Delvare10260d92008-06-04 13:53:31 +02001286 case 0x00b8: /* Compaq Evo D510 CMT */
1287 case 0x00b9: /* Compaq Evo D510 SFF */
Jean Delvare6b5096e2009-07-28 11:49:19 +02001288 case 0x00ba: /* Compaq Evo D510 USDT */
David O'Shea8293b0f2009-03-02 09:51:13 +01001289 /* Motherboard doesn't have Host bridge
1290 * subvendor/subdevice IDs and on-board VGA
1291 * controller is disabled if an AGP card is
1292 * inserted, therefore checking USB UHCI
1293 * Controller #1 */
Jean Delvare10260d92008-06-04 13:53:31 +02001294 asus_hides_smbus = 1;
1295 }
Krzysztof Helt27e46852008-06-08 13:47:02 +02001296 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1297 switch (dev->subsystem_device) {
1298 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1299 /* Motherboard doesn't have host bridge
1300 * subvendor/subdevice IDs, therefore checking
1301 * its on-board VGA controller */
1302 asus_hides_smbus = 1;
1303 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 }
1305}
Andrew Morton652c5382007-11-21 15:07:13 -08001306DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1307DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1308DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1309DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
Jean Delvare677cc642007-11-21 18:29:06 +01001310DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
Andrew Morton652c5382007-11-21 15:07:13 -08001311DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1312DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1313DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1314DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1315DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316
Andrew Morton652c5382007-11-21 15:07:13 -08001317DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
David O'Shea8293b0f2009-03-02 09:51:13 +01001318DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
Krzysztof Helt27e46852008-06-08 13:47:02 +02001319DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
gw.kernel@tnode.comd7698ed2007-08-23 21:22:04 +02001320
Alan Cox1597cac2006-12-04 15:14:45 -08001321static void asus_hides_smbus_lpc(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322{
1323 u16 val;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001324
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325 if (likely(!asus_hides_smbus))
1326 return;
1327
1328 pci_read_config_word(dev, 0xF2, &val);
1329 if (val & 0x8) {
1330 pci_write_config_word(dev, 0xF2, val & (~0x8));
1331 pci_read_config_word(dev, 0xF2, &val);
1332 if (val & 0x8)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001333 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1334 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001336 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 }
1338}
Andrew Morton652c5382007-11-21 15:07:13 -08001339DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1340DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1341DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1342DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1343DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1344DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1345DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001346DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1347DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1348DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1349DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1350DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1351DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1352DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001354/* It appears we just have one such device. If not, we have a warning */
1355static void __iomem *asus_rcba_base;
1356static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001357{
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001358 u32 rcba;
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001359
1360 if (likely(!asus_hides_smbus))
1361 return;
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001362 WARN_ON(asus_rcba_base);
1363
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001364 pci_read_config_dword(dev, 0xF0, &rcba);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001365 /* use bits 31:14, 16 kB aligned */
1366 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1367 if (asus_rcba_base == NULL)
1368 return;
1369}
1370
1371static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1372{
1373 u32 val;
1374
1375 if (likely(!asus_hides_smbus || !asus_rcba_base))
1376 return;
1377 /* read the Function Disable register, dword mode only */
1378 val = readl(asus_rcba_base + 0x3418);
1379 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1380}
1381
1382static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1383{
1384 if (likely(!asus_hides_smbus || !asus_rcba_base))
1385 return;
1386 iounmap(asus_rcba_base);
1387 asus_rcba_base = NULL;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001388 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
R.Marek@sh.cvut.czacc06632005-09-29 08:35:41 +00001389}
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001390
1391static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1392{
1393 asus_hides_smbus_lpc_ich6_suspend(dev);
1394 asus_hides_smbus_lpc_ich6_resume_early(dev);
1395 asus_hides_smbus_lpc_ich6_resume(dev);
1396}
Andrew Morton652c5382007-11-21 15:07:13 -08001397DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001398DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1399DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1400DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
Carl-Daniel Hailfingerce007ea2006-05-15 09:44:33 -07001401
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402/*
1403 * SiS 96x south bridge: BIOS typically hides SMBus device...
1404 */
Alan Cox1597cac2006-12-04 15:14:45 -08001405static void quirk_sis_96x_smbus(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406{
1407 u8 val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408 pci_read_config_byte(dev, 0x77, &val);
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001409 if (val & 0x10) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001410 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001411 pci_write_config_byte(dev, 0x77, val & ~0x10);
1412 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413}
Andrew Morton652c5382007-11-21 15:07:13 -08001414DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1415DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1416DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1417DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001418DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1419DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1420DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1421DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423/*
1424 * ... This is further complicated by the fact that some SiS96x south
1425 * bridges pretend to be 85C503/5513 instead. In that case see if we
1426 * spotted a compatible north bridge to make sure.
1427 * (pci_find_device doesn't work yet)
1428 *
1429 * We can also enable the sis96x bit in the discovery register..
1430 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431#define SIS_DETECT_REGISTER 0x40
1432
Alan Cox1597cac2006-12-04 15:14:45 -08001433static void quirk_sis_503(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434{
1435 u8 reg;
1436 u16 devid;
1437
1438 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1439 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1440 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1441 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1442 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1443 return;
1444 }
1445
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 /*
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001447 * Ok, it now shows up as a 96x.. run the 96x quirk by
1448 * hand in case it has already been processed.
1449 * (depends on link order, which is apparently not guaranteed)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450 */
1451 dev->device = devid;
Mark M. Hoffman2f5c33b2007-01-08 22:11:29 -05001452 quirk_sis_96x_smbus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453}
Andrew Morton652c5382007-11-21 15:07:13 -08001454DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001455DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001458/*
1459 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1460 * and MC97 modem controller are disabled when a second PCI soundcard is
1461 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1462 * -- bjd
1463 */
Alan Cox1597cac2006-12-04 15:14:45 -08001464static void asus_hides_ac97_lpc(struct pci_dev *dev)
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001465{
1466 u8 val;
1467 int asus_hides_ac97 = 0;
1468
1469 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1470 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1471 asus_hides_ac97 = 1;
1472 }
1473
1474 if (!asus_hides_ac97)
1475 return;
1476
1477 pci_read_config_byte(dev, 0x50, &val);
1478 if (val & 0xc0) {
1479 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1480 pci_read_config_byte(dev, 0x50, &val);
1481 if (val & 0xc0)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001482 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1483 val);
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001484 else
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001485 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
Bauke Jan Doumae5548e92006-02-28 21:44:36 +01001486 }
1487}
Andrew Morton652c5382007-11-21 15:07:13 -08001488DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001489DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
Alan Cox1597cac2006-12-04 15:14:45 -08001490
Tejun Heo77967052006-08-19 03:54:39 +09001491#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
Alan Cox15e0c692006-07-12 15:05:41 +01001492
1493/*
1494 * If we are using libata we can drive this chip properly but must
1495 * do this early on to make the additional device appear during
1496 * the PCI scanning.
1497 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001498static void quirk_jmicron_ata(struct pci_dev *pdev)
Alan Cox15e0c692006-07-12 15:05:41 +01001499{
Tejun Heoe34bb372007-02-26 20:24:03 +09001500 u32 conf1, conf5, class;
Alan Cox15e0c692006-07-12 15:05:41 +01001501 u8 hdr;
1502
1503 /* Only poke fn 0 */
1504 if (PCI_FUNC(pdev->devfn))
1505 return;
1506
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001507 pci_read_config_dword(pdev, 0x40, &conf1);
1508 pci_read_config_dword(pdev, 0x80, &conf5);
Alan Cox15e0c692006-07-12 15:05:41 +01001509
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001510 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1511 conf5 &= ~(1 << 24); /* Clear bit 24 */
Alan Cox15e0c692006-07-12 15:05:41 +01001512
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001513 switch (pdev->device) {
Tejun Heo4daedcf2010-06-03 11:57:04 +02001514 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1515 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001516 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001517 /* The controller should be in single function ahci mode */
1518 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1519 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001520
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001521 case PCI_DEVICE_ID_JMICRON_JMB365:
1522 case PCI_DEVICE_ID_JMICRON_JMB366:
1523 /* Redirect IDE second PATA port to the right spot */
1524 conf5 |= (1 << 24);
1525 /* Fall through */
1526 case PCI_DEVICE_ID_JMICRON_JMB361:
1527 case PCI_DEVICE_ID_JMICRON_JMB363:
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001528 case PCI_DEVICE_ID_JMICRON_JMB369:
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001529 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1530 /* Set the class codes correctly and then direct IDE 0 */
Tejun Heo3a9e3a52007-10-23 15:27:31 +09001531 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001532 break;
1533
1534 case PCI_DEVICE_ID_JMICRON_JMB368:
1535 /* The controller should be in single function IDE mode */
1536 conf1 |= 0x00C00000; /* Set 22, 23 */
1537 break;
Alan Cox15e0c692006-07-12 15:05:41 +01001538 }
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001539
1540 pci_write_config_dword(pdev, 0x40, conf1);
1541 pci_write_config_dword(pdev, 0x80, conf5);
1542
1543 /* Update pdev accordingly */
1544 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1545 pdev->hdr_type = hdr & 0x7f;
1546 pdev->multifunction = !!(hdr & 0x80);
Tejun Heoe34bb372007-02-26 20:24:03 +09001547
1548 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1549 pdev->class = class >> 8;
Alan Cox15e0c692006-07-12 15:05:41 +01001550}
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001551DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1552DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
Tejun Heo4daedcf2010-06-03 11:57:04 +02001553DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001554DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001555DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
Tejun Heo5ee2ae72007-02-26 20:16:13 +09001556DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1557DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1558DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001559DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001560DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1561DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
Tejun Heo4daedcf2010-06-03 11:57:04 +02001562DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001563DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001564DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02001565DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1566DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1567DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
Tejun Heo5b6ae5b2010-07-30 11:42:42 +02001568DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
Alan Cox15e0c692006-07-12 15:05:41 +01001569
1570#endif
1571
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572#ifdef CONFIG_X86_IO_APIC
Bill Pemberton15856ad2012-11-21 15:35:00 -05001573static void quirk_alder_ioapic(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574{
1575 int i;
1576
1577 if ((pdev->class >> 8) != 0xff00)
1578 return;
1579
1580 /* the first BAR is the location of the IO APIC...we must
1581 * not touch this (and it's already covered by the fixmap), so
1582 * forcibly insert it into the resource tree */
1583 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1584 insert_resource(&iomem_resource, &pdev->resource[0]);
1585
1586 /* The next five BARs all seem to be rubbish, so just clean
1587 * them out */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001588 for (i = 1; i < 6; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590}
Andrew Morton652c5382007-11-21 15:07:13 -08001591DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592#endif
1593
Bill Pemberton15856ad2012-11-21 15:35:00 -05001594static void quirk_pcie_mch(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595{
Eric W. Biederman0ba379e2009-09-06 21:48:35 -07001596 pdev->no_msi = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597}
Andrew Morton652c5382007-11-21 15:07:13 -08001598DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1599DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1600DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601
Kristen Accardi4602b882005-08-16 15:15:58 -07001602
1603/*
1604 * It's possible for the MSI to get corrupted if shpc and acpi
1605 * are used together on certain PXH-based systems.
1606 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001607static void quirk_pcie_pxh(struct pci_dev *dev)
Kristen Accardi4602b882005-08-16 15:15:58 -07001608{
Kristen Accardi4602b882005-08-16 15:15:58 -07001609 dev->no_msi = 1;
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001610 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
Kristen Accardi4602b882005-08-16 15:15:58 -07001611}
1612DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1613DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1614DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1615DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1616DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1617
Kristen Carlson Accardiffadcc22006-07-12 08:59:00 -07001618/*
1619 * Some Intel PCI Express chipsets have trouble with downstream
1620 * device power management.
1621 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001622static void quirk_intel_pcie_pm(struct pci_dev *dev)
Kristen Carlson Accardiffadcc22006-07-12 08:59:00 -07001623{
1624 pci_pm_d3_delay = 120;
1625 dev->no_d1d2 = 1;
1626}
1627
1628DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1629DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1630DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1631DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1632DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1633DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1634DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1635DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1636DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1637DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1638DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1639DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1640DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1641DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1642DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1643DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1644DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1645DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1646DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1647DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1648DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
Kristen Accardi4602b882005-08-16 15:15:58 -07001649
Stefan Assmann426b3b82008-06-11 16:35:16 +02001650#ifdef CONFIG_X86_IO_APIC
1651/*
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001652 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1653 * remap the original interrupt in the linux kernel to the boot interrupt, so
1654 * that a PCI device's interrupt handler is installed on the boot interrupt
1655 * line instead.
1656 */
1657static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1658{
Stefan Assmann41b9eb22008-07-15 13:48:55 +02001659 if (noioapicquirk || noioapicreroute)
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001660 return;
1661
1662 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001663 dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1664 dev->vendor, dev->device);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001665}
Olaf Dabrunz88d1dce2008-07-08 15:59:48 +02001666DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1667DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1668DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1669DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1670DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1671DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1672DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1673DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1674DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1675DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1676DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1677DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1678DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1679DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1680DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1681DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
Stefan Assmanne1d3a902008-06-11 16:35:17 +02001682
1683/*
Stefan Assmann426b3b82008-06-11 16:35:16 +02001684 * On some chipsets we can disable the generation of legacy INTx boot
1685 * interrupts.
1686 */
1687
1688/*
1689 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1690 * 300641-004US, section 5.7.3.
1691 */
1692#define INTEL_6300_IOAPIC_ABAR 0x40
1693#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1694
1695static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1696{
1697 u16 pci_config_word;
1698
1699 if (noioapicquirk)
1700 return;
1701
1702 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1703 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1704 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1705
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001706 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1707 dev->vendor, dev->device);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001708}
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001709DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1710DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001711
1712/*
1713 * disable boot interrupts on HT-1000
1714 */
1715#define BC_HT1000_FEATURE_REG 0x64
1716#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1717#define BC_HT1000_MAP_IDX 0xC00
1718#define BC_HT1000_MAP_DATA 0xC01
1719
1720static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1721{
1722 u32 pci_config_dword;
1723 u8 irq;
1724
1725 if (noioapicquirk)
1726 return;
1727
1728 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1729 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1730 BC_HT1000_PIC_REGS_ENABLE);
1731
1732 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1733 outb(irq, BC_HT1000_MAP_IDX);
1734 outb(0x00, BC_HT1000_MAP_DATA);
1735 }
1736
1737 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1738
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001739 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1740 dev->vendor, dev->device);
Olaf Dabrunz77251182008-07-08 15:59:47 +02001741}
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001742DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1743DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001744
1745/*
1746 * disable boot interrupts on AMD and ATI chipsets
1747 */
1748/*
1749 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1750 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1751 * (due to an erratum).
1752 */
1753#define AMD_813X_MISC 0x40
1754#define AMD_813X_NOIOAMODE (1<<0)
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001755#define AMD_813X_REV_B1 0x12
Stefan Assmannbbe19442009-02-26 10:46:48 -08001756#define AMD_813X_REV_B2 0x13
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001757
1758static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1759{
1760 u32 pci_config_dword;
1761
1762 if (noioapicquirk)
1763 return;
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001764 if ((dev->revision == AMD_813X_REV_B1) ||
1765 (dev->revision == AMD_813X_REV_B2))
Stefan Assmannbbe19442009-02-26 10:46:48 -08001766 return;
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001767
1768 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1769 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1770 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1771
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001772 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1773 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001774}
Stefan Assmann4fd8bdc2009-10-27 08:57:42 +01001775DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1776DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1777DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1778DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001779
1780#define AMD_8111_PCI_IRQ_ROUTING 0x56
1781
1782static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1783{
1784 u16 pci_config_word;
1785
1786 if (noioapicquirk)
1787 return;
1788
1789 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1790 if (!pci_config_word) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001791 dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] already disabled\n",
1792 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001793 return;
1794 }
1795 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
Bjorn Helgaasfdcdaf62009-09-14 14:36:41 -06001796 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1797 dev->vendor, dev->device);
Olaf Dabrunz542622d2008-07-08 15:59:48 +02001798}
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001799DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1800DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
Stefan Assmann426b3b82008-06-11 16:35:16 +02001801#endif /* CONFIG_X86_IO_APIC */
1802
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001803/*
1804 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1805 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1806 * Re-allocate the region if needed...
1807 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001808static void quirk_tc86c001_ide(struct pci_dev *dev)
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001809{
1810 struct resource *r = &dev->resource[0];
1811
1812 if (r->start & 0x8) {
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07001813 r->flags |= IORESOURCE_UNSET;
Sergei Shtylyov33dced22007-02-07 18:18:45 +01001814 r->start = 0;
1815 r->end = 0xf;
1816 }
1817}
1818DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1819 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1820 quirk_tc86c001_ide);
1821
Ian Abbott21c5fd92012-10-30 17:25:53 +00001822/*
1823 * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
1824 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
1825 * being read correctly if bit 7 of the base address is set.
1826 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
1827 * Re-allocate the regions to a 256-byte boundary if necessary.
1828 */
Linus Torvalds193c0d62012-12-13 12:14:47 -08001829static void quirk_plx_pci9050(struct pci_dev *dev)
Ian Abbott21c5fd92012-10-30 17:25:53 +00001830{
1831 unsigned int bar;
1832
1833 /* Fixed in revision 2 (PCI 9052). */
1834 if (dev->revision >= 2)
1835 return;
1836 for (bar = 0; bar <= 1; bar++)
1837 if (pci_resource_len(dev, bar) == 0x80 &&
1838 (pci_resource_start(dev, bar) & 0x80)) {
1839 struct resource *r = &dev->resource[bar];
Ryan Desfosses227f0642014-04-18 20:13:50 -04001840 dev_info(&dev->dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
Ian Abbott21c5fd92012-10-30 17:25:53 +00001841 bar);
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07001842 r->flags |= IORESOURCE_UNSET;
Ian Abbott21c5fd92012-10-30 17:25:53 +00001843 r->start = 0;
1844 r->end = 0xff;
1845 }
1846}
1847DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1848 quirk_plx_pci9050);
Ian Abbott2794bb22012-10-29 14:40:18 +00001849/*
1850 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
1851 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
1852 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
1853 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
1854 *
1855 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
1856 * driver.
1857 */
1858DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
1859DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
Ian Abbott21c5fd92012-10-30 17:25:53 +00001860
Bill Pemberton15856ad2012-11-21 15:35:00 -05001861static void quirk_netmos(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862{
1863 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1864 unsigned int num_serial = dev->subsystem_device & 0xf;
1865
1866 /*
1867 * These Netmos parts are multiport serial devices with optional
1868 * parallel ports. Even when parallel ports are present, they
1869 * are identified as class SERIAL, which means the serial driver
1870 * will claim them. To prevent this, mark them as class OTHER.
1871 * These combo devices should be claimed by parport_serial.
1872 *
1873 * The subdevice ID is of the form 0x00PS, where <P> is the number
1874 * of parallel ports and <S> is the number of serial ports.
1875 */
1876 switch (dev->device) {
Jiri Slaby4c9c1682008-12-08 16:19:14 +01001877 case PCI_DEVICE_ID_NETMOS_9835:
1878 /* Well, this rule doesn't hold for the following 9835 device */
1879 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1880 dev->subsystem_device == 0x0299)
1881 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882 case PCI_DEVICE_ID_NETMOS_9735:
1883 case PCI_DEVICE_ID_NETMOS_9745:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 case PCI_DEVICE_ID_NETMOS_9845:
1885 case PCI_DEVICE_ID_NETMOS_9855:
Yinghai Lu08803ef2012-02-23 23:46:56 -08001886 if (num_parallel) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001887 dev_info(&dev->dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888 dev->device, num_parallel, num_serial);
1889 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1890 (dev->class & 0xff);
1891 }
1892 }
1893}
Yinghai Lu08803ef2012-02-23 23:46:56 -08001894DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
1895 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896
Bill Pemberton15856ad2012-11-21 15:35:00 -05001897static void quirk_e100_interrupt(struct pci_dev *dev)
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001898{
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001899 u16 command, pmcsr;
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001900 u8 __iomem *csr;
1901 u8 cmd_hi;
1902
1903 switch (dev->device) {
1904 /* PCI IDs taken from drivers/net/e100.c */
1905 case 0x1029:
1906 case 0x1030 ... 0x1034:
1907 case 0x1038 ... 0x103E:
1908 case 0x1050 ... 0x1057:
1909 case 0x1059:
1910 case 0x1064 ... 0x106B:
1911 case 0x1091 ... 0x1095:
1912 case 0x1209:
1913 case 0x1229:
1914 case 0x2449:
1915 case 0x2459:
1916 case 0x245D:
1917 case 0x27DC:
1918 break;
1919 default:
1920 return;
1921 }
1922
1923 /*
1924 * Some firmware hands off the e100 with interrupts enabled,
1925 * which can cause a flood of interrupts if packets are
1926 * received before the driver attaches to the device. So
1927 * disable all e100 interrupts here. The driver will
1928 * re-enable them when it's ready.
1929 */
1930 pci_read_config_word(dev, PCI_COMMAND, &command);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001931
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001932 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001933 return;
1934
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001935 /*
1936 * Check that the device is in the D0 power state. If it's not,
1937 * there is no point to look any further.
1938 */
Yijing Wang728cdb72013-06-18 16:22:14 +08001939 if (dev->pm_cap) {
1940 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Ivan Kokshayskye64aecc2007-12-18 00:39:27 +03001941 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1942 return;
1943 }
1944
Benjamin Herrenschmidt1bef7dc2007-09-29 09:06:21 +10001945 /* Convert from PCI bus to resource space. */
1946 csr = ioremap(pci_resource_start(dev, 0), 8);
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001947 if (!csr) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001948 dev_warn(&dev->dev, "Can't map e100 registers\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001949 return;
1950 }
1951
1952 cmd_hi = readb(csr + 3);
1953 if (cmd_hi == 0) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001954 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; disabling\n");
Bjorn Helgaas16a74742006-04-05 08:47:00 -04001955 writeb(1, csr + 3);
1956 }
1957
1958 iounmap(csr);
1959}
Yinghai Lu4c5b28e2012-02-23 23:46:57 -08001960DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
1961 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001962
Alexander Duyck649426e2009-03-05 13:57:28 -05001963/*
1964 * The 82575 and 82598 may experience data corruption issues when transitioning
1965 * out of L0S. To prevent this we need to disable L0S on the pci-e link
1966 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001967static void quirk_disable_aspm_l0s(struct pci_dev *dev)
Alexander Duyck649426e2009-03-05 13:57:28 -05001968{
1969 dev_info(&dev->dev, "Disabling L0s\n");
1970 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
1971}
1972DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
1973DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
1974DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
1975DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
1976DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
1977DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
1978DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
1979DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
1980DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
1981DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
1982DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
1983DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
1984DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
1985DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
1986
Bill Pemberton15856ad2012-11-21 15:35:00 -05001987static void fixup_rev1_53c810(struct pci_dev *dev)
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001988{
1989 /* rev 1 ncr53c810 chips don't set the class at all which means
1990 * they don't get their resources remapped. Fix that here.
1991 */
1992
1993 if (dev->class == PCI_CLASS_NOT_DEFINED) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07001994 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
Ivan Kokshayskya5312e22005-11-01 01:43:56 +03001995 dev->class = PCI_CLASS_STORAGE_SCSI;
1996 }
1997}
1998DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1999
Daniel Yeisley9d265122005-12-05 07:06:43 -05002000/* Enable 1k I/O space granularity on the Intel P64H2 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002001static void quirk_p64h2_1k_io(struct pci_dev *dev)
Daniel Yeisley9d265122005-12-05 07:06:43 -05002002{
2003 u16 en1k;
Daniel Yeisley9d265122005-12-05 07:06:43 -05002004
2005 pci_read_config_word(dev, 0x40, &en1k);
2006
2007 if (en1k & 0x200) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002008 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -06002009 dev->io_window_1k = 1;
Daniel Yeisley9d265122005-12-05 07:06:43 -05002010 }
2011}
2012DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2013
Brice Goglincf34a8e2006-06-13 14:35:42 -04002014/* Under some circumstances, AER is not linked with extended capabilities.
2015 * Force it to be linked by setting the corresponding control bit in the
2016 * config space.
2017 */
Alan Cox1597cac2006-12-04 15:14:45 -08002018static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
Brice Goglincf34a8e2006-06-13 14:35:42 -04002019{
2020 uint8_t b;
2021 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2022 if (!(b & 0x20)) {
2023 pci_write_config_byte(dev, 0xf41, b | 0x20);
Ryan Desfosses227f0642014-04-18 20:13:50 -04002024 dev_info(&dev->dev, "Linking AER extended capability\n");
Brice Goglincf34a8e2006-06-13 14:35:42 -04002025 }
2026 }
2027}
2028DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2029 quirk_nvidia_ck804_pcie_aer_ext_cap);
Rafael J. Wysockie1a2a512008-05-15 21:51:31 +02002030DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
Alan Cox1597cac2006-12-04 15:14:45 -08002031 quirk_nvidia_ck804_pcie_aer_ext_cap);
Brice Goglincf34a8e2006-06-13 14:35:42 -04002032
Bill Pemberton15856ad2012-11-21 15:35:00 -05002033static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
Tim Yamin53a9bf42007-11-01 23:14:54 +00002034{
2035 /*
2036 * Disable PCI Bus Parking and PCI Master read caching on CX700
2037 * which causes unspecified timing errors with a VT6212L on the PCI
Tim Yaminca846392010-03-19 14:22:58 -07002038 * bus leading to USB2.0 packet loss.
2039 *
2040 * This quirk is only enabled if a second (on the external PCI bus)
2041 * VT6212L is found -- the CX700 core itself also contains a USB
2042 * host controller with the same PCI ID as the VT6212L.
Tim Yamin53a9bf42007-11-01 23:14:54 +00002043 */
2044
Tim Yaminca846392010-03-19 14:22:58 -07002045 /* Count VT6212L instances */
2046 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2047 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
Tim Yamin53a9bf42007-11-01 23:14:54 +00002048 uint8_t b;
Tim Yaminca846392010-03-19 14:22:58 -07002049
2050 /* p should contain the first (internal) VT6212L -- see if we have
2051 an external one by searching again */
2052 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2053 if (!p)
2054 return;
2055 pci_dev_put(p);
2056
Tim Yamin53a9bf42007-11-01 23:14:54 +00002057 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2058 if (b & 0x40) {
2059 /* Turn off PCI Bus Parking */
2060 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2061
Ryan Desfosses227f0642014-04-18 20:13:50 -04002062 dev_info(&dev->dev, "Disabling VIA CX700 PCI parking\n");
Tim Yaminbc043272008-03-30 20:58:59 +01002063 }
2064 }
2065
2066 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2067 if (b != 0) {
Tim Yamin53a9bf42007-11-01 23:14:54 +00002068 /* Turn off PCI Master read caching */
2069 pci_write_config_byte(dev, 0x72, 0x0);
Tim Yaminbc043272008-03-30 20:58:59 +01002070
2071 /* Set PCI Master Bus time-out to "1x16 PCLK" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00002072 pci_write_config_byte(dev, 0x75, 0x1);
Tim Yaminbc043272008-03-30 20:58:59 +01002073
2074 /* Disable "Read FIFO Timer" */
Tim Yamin53a9bf42007-11-01 23:14:54 +00002075 pci_write_config_byte(dev, 0x77, 0x0);
2076
Ryan Desfosses227f0642014-04-18 20:13:50 -04002077 dev_info(&dev->dev, "Disabling VIA CX700 PCI caching\n");
Tim Yamin53a9bf42007-11-01 23:14:54 +00002078 }
2079 }
2080}
Tim Yaminca846392010-03-19 14:22:58 -07002081DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
Tim Yamin53a9bf42007-11-01 23:14:54 +00002082
Benjamin Li99cb233d2008-07-02 10:59:04 -07002083/*
2084 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2085 * VPD end tag will hang the device. This problem was initially
2086 * observed when a vpd entry was created in sysfs
2087 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2088 * will dump 32k of data. Reading a full 32k will cause an access
2089 * beyond the VPD end tag causing the device to hang. Once the device
2090 * is hung, the bnx2 driver will not be able to reset the device.
2091 * We believe that it is legal to read beyond the end tag and
2092 * therefore the solution is to limit the read/write length.
2093 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002094static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
Benjamin Li99cb233d2008-07-02 10:59:04 -07002095{
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002096 /*
Dean Hildebrand35405f22008-08-07 17:31:45 -07002097 * Only disable the VPD capability for 5706, 5706S, 5708,
2098 * 5708S and 5709 rev. A
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002099 */
Benjamin Li99cb233d2008-07-02 10:59:04 -07002100 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
Dean Hildebrand35405f22008-08-07 17:31:45 -07002101 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07002102 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
Eric Dumazet9d82d8e2008-07-31 20:27:31 +02002103 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
Benjamin Li99cb233d2008-07-02 10:59:04 -07002104 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2105 (dev->revision & 0xf0) == 0x0)) {
2106 if (dev->vpd)
2107 dev->vpd->len = 0x80;
2108 }
2109}
2110
Yu Zhaobffadff2008-10-28 14:44:11 +08002111DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2112 PCI_DEVICE_ID_NX2_5706,
2113 quirk_brcm_570x_limit_vpd);
2114DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2115 PCI_DEVICE_ID_NX2_5706S,
2116 quirk_brcm_570x_limit_vpd);
2117DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2118 PCI_DEVICE_ID_NX2_5708,
2119 quirk_brcm_570x_limit_vpd);
2120DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2121 PCI_DEVICE_ID_NX2_5708S,
2122 quirk_brcm_570x_limit_vpd);
2123DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2124 PCI_DEVICE_ID_NX2_5709,
2125 quirk_brcm_570x_limit_vpd);
2126DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2127 PCI_DEVICE_ID_NX2_5709S,
2128 quirk_brcm_570x_limit_vpd);
Benjamin Li99cb233d2008-07-02 10:59:04 -07002129
Myron Stowe25e742b2012-07-09 15:36:14 -06002130static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
Matt Carlson0b471502012-02-27 09:44:48 +00002131{
2132 u32 rev;
2133
2134 pci_read_config_dword(dev, 0xf4, &rev);
2135
2136 /* Only CAP the MRRS if the device is a 5719 A0 */
2137 if (rev == 0x05719000) {
2138 int readrq = pcie_get_readrq(dev);
2139 if (readrq > 2048)
2140 pcie_set_readrq(dev, 2048);
2141 }
2142}
2143
2144DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2145 PCI_DEVICE_ID_TIGON3_5719,
2146 quirk_brcm_5719_limit_mrrs);
2147
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002148/* Originally in EDAC sources for i82875P:
2149 * Intel tells BIOS developers to hide device 6 which
2150 * configures the overflow device access containing
2151 * the DRBs - this is where we expose device 6.
2152 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2153 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002154static void quirk_unhide_mch_dev6(struct pci_dev *dev)
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002155{
2156 u8 reg;
2157
2158 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2159 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2160 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2161 }
2162}
2163
2164DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2165 quirk_unhide_mch_dev6);
2166DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2167 quirk_unhide_mch_dev6);
2168
Chris Metcalf12962262012-04-07 17:10:17 -04002169#ifdef CONFIG_TILEPRO
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002170/*
Chris Metcalf12962262012-04-07 17:10:17 -04002171 * The Tilera TILEmpower tilepro platform needs to set the link speed
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002172 * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
2173 * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
2174 * capability register of the PEX8624 PCIe switch. The switch
2175 * supports link speed auto negotiation, but falsely sets
2176 * the link speed to 5GT/s.
2177 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002178static void quirk_tile_plx_gen1(struct pci_dev *dev)
Chris Metcalff02cbbe2010-11-02 12:05:10 -04002179{
2180 if (tile_plx_gen1) {
2181 pci_write_config_dword(dev, 0x98, 0x1);
2182 mdelay(50);
2183 }
2184}
2185DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
Chris Metcalf12962262012-04-07 17:10:17 -04002186#endif /* CONFIG_TILEPRO */
Michal Miroslaw26c56dc2009-05-12 13:49:26 -07002187
Brice Goglin3f79e102006-08-31 01:54:56 -04002188#ifdef CONFIG_PCI_MSI
Tejun Heoebdf7d32007-05-31 00:40:48 -07002189/* Some chipsets do not support MSI. We cannot easily rely on setting
2190 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002191 * some other buses controlled by the chipset even if Linux is not
2192 * aware of it. Instead of setting the flag on all buses in the
Tejun Heoebdf7d32007-05-31 00:40:48 -07002193 * machine, simply disable MSI globally.
Brice Goglin3f79e102006-08-31 01:54:56 -04002194 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002195static void quirk_disable_all_msi(struct pci_dev *dev)
Brice Goglin3f79e102006-08-31 01:54:56 -04002196{
Michael Ellerman88187df2007-01-25 19:34:07 +11002197 pci_no_msi();
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002198 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002199}
Tejun Heoebdf7d32007-05-31 00:40:48 -07002200DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2201DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2202DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
Tejun Heo66d715c2008-07-04 09:59:32 -07002203DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
Jay Cliburn184b8122007-05-26 17:01:04 -05002204DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
Thomas Renninger162dedd2009-04-03 06:34:00 -07002205DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
Tejun Heo549e1562010-05-23 10:22:55 +02002206DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
Brice Goglin3f79e102006-08-31 01:54:56 -04002207
2208/* Disable MSI on chipsets that are known to not support it */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002209static void quirk_disable_msi(struct pci_dev *dev)
Brice Goglin3f79e102006-08-31 01:54:56 -04002210{
2211 if (dev->subordinate) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002212 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
Brice Goglin3f79e102006-08-31 01:54:56 -04002213 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2214 }
2215}
2216DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
Matthew Wilcox134b3452010-03-24 07:11:01 -06002217DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
Alex Deucher9313ff42010-05-18 10:42:53 -04002218DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
Brice Goglin6397c752006-08-31 01:55:32 -04002219
Clemens Ladischaff61362010-05-26 12:21:10 +02002220/*
2221 * The APC bridge device in AMD 780 family northbridges has some random
2222 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2223 * we use the possible vendor/device IDs of the host bridge for the
2224 * declared quirk, and search for the APC bridge by slot number.
2225 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002226static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
Clemens Ladischaff61362010-05-26 12:21:10 +02002227{
2228 struct pci_dev *apc_bridge;
2229
2230 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2231 if (apc_bridge) {
2232 if (apc_bridge->device == 0x9602)
2233 quirk_disable_msi(apc_bridge);
2234 pci_dev_put(apc_bridge);
2235 }
2236}
2237DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2238DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2239
Brice Goglin6397c752006-08-31 01:55:32 -04002240/* Go through the list of Hypertransport capabilities and
2241 * return 1 if a HT MSI capability is found and enabled */
Myron Stowe25e742b2012-07-09 15:36:14 -06002242static int msi_ht_cap_enabled(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002243{
Michael Ellerman7a380502006-11-22 18:26:21 +11002244 int pos, ttl = 48;
2245
2246 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2247 while (pos && ttl--) {
2248 u8 flags;
2249
2250 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002251 &flags) == 0) {
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002252 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
Michael Ellerman7a380502006-11-22 18:26:21 +11002253 flags & HT_MSI_FLAGS_ENABLE ?
bjorn.helgaas@hp.comf0fda802007-12-17 14:09:39 -07002254 "enabled" : "disabled");
Michael Ellerman7a380502006-11-22 18:26:21 +11002255 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
Brice Goglin6397c752006-08-31 01:55:32 -04002256 }
Michael Ellerman7a380502006-11-22 18:26:21 +11002257
2258 pos = pci_find_next_ht_capability(dev, pos,
2259 HT_CAPTYPE_MSI_MAPPING);
Brice Goglin6397c752006-08-31 01:55:32 -04002260 }
2261 return 0;
2262}
2263
2264/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
Myron Stowe25e742b2012-07-09 15:36:14 -06002265static void quirk_msi_ht_cap(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002266{
2267 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002268 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002269 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2270 }
2271}
2272DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2273 quirk_msi_ht_cap);
Sebastien Dugue6bae1d92007-12-13 16:09:25 -08002274
Brice Goglin6397c752006-08-31 01:55:32 -04002275/* The nVidia CK804 chipset may have 2 HT MSI mappings.
2276 * MSI are supported if the MSI capability set in any of these mappings.
2277 */
Myron Stowe25e742b2012-07-09 15:36:14 -06002278static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
Brice Goglin6397c752006-08-31 01:55:32 -04002279{
2280 struct pci_dev *pdev;
2281
2282 if (!dev->subordinate)
2283 return;
2284
2285 /* check HT MSI cap on this chipset and the root one.
2286 * a single one having MSI is enough to be sure that MSI are supported.
2287 */
Alan Cox11f242f2006-10-10 14:39:00 -07002288 pdev = pci_get_slot(dev->bus, 0);
Jesper Juhl9ac0ce82006-12-04 15:14:48 -08002289 if (!pdev)
2290 return;
David Rientjes0c875c282006-12-03 11:55:34 -08002291 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002292 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
Brice Goglin6397c752006-08-31 01:55:32 -04002293 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2294 }
Alan Cox11f242f2006-10-10 14:39:00 -07002295 pci_dev_put(pdev);
Brice Goglin6397c752006-08-31 01:55:32 -04002296}
2297DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2298 quirk_nvidia_ck804_msi_ht_cap);
David Millerba698ad2007-10-25 01:16:30 -07002299
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002300/* Force enable MSI mapping capability on HT bridges */
Myron Stowe25e742b2012-07-09 15:36:14 -06002301static void ht_enable_msi_mapping(struct pci_dev *dev)
Peer Chen9dc625e2008-02-04 23:50:13 -08002302{
2303 int pos, ttl = 48;
2304
2305 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2306 while (pos && ttl--) {
2307 u8 flags;
2308
2309 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2310 &flags) == 0) {
2311 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2312
2313 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2314 flags | HT_MSI_FLAGS_ENABLE);
2315 }
2316 pos = pci_find_next_ht_capability(dev, pos,
2317 HT_CAPTYPE_MSI_MAPPING);
2318 }
2319}
Bjorn Helgaas415b6d02008-02-29 16:04:39 -07002320DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2321 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2322 ht_enable_msi_mapping);
Peer Chen9dc625e2008-02-04 23:50:13 -08002323
Yinghai Lue0ae4f52009-02-17 20:40:09 -08002324DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2325 ht_enable_msi_mapping);
2326
Ben Hutchingse4146bb2010-05-16 02:28:49 +01002327/* The P5N32-SLI motherboards from Asus have a problem with msi
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002328 * for the MCP55 NIC. It is not yet determined whether the msi problem
2329 * also affects other devices. As for now, turn off msi for this device.
2330 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002331static void nvenet_msi_disable(struct pci_dev *dev)
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002332{
Jean Delvare9251bac2011-05-15 18:13:46 +02002333 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2334
2335 if (board_name &&
2336 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2337 strstr(board_name, "P5N32-E SLI"))) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002338 dev_info(&dev->dev, "Disabling msi for MCP55 NIC on P5N32-SLI\n");
Andreas Petlund75e07fc2008-11-20 20:42:25 -08002339 dev->no_msi = 1;
2340 }
2341}
2342DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2343 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2344 nvenet_msi_disable);
2345
Neil Horman66db60e2010-09-21 13:54:39 -04002346/*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002347 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2348 * config register. This register controls the routing of legacy
2349 * interrupts from devices that route through the MCP55. If this register
2350 * is misprogrammed, interrupts are only sent to the BSP, unlike
2351 * conventional systems where the IRQ is broadcast to all online CPUs. Not
2352 * having this register set properly prevents kdump from booting up
2353 * properly, so let's make sure that we have it set correctly.
2354 * Note that this is an undocumented register.
Neil Horman66db60e2010-09-21 13:54:39 -04002355 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002356static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
Neil Horman66db60e2010-09-21 13:54:39 -04002357{
2358 u32 cfg;
2359
Neil Horman49c2fa082010-12-08 09:47:48 -05002360 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2361 return;
2362
Neil Horman66db60e2010-09-21 13:54:39 -04002363 pci_read_config_dword(dev, 0x74, &cfg);
2364
2365 if (cfg & ((1 << 2) | (1 << 15))) {
2366 printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
2367 cfg &= ~((1 << 2) | (1 << 15));
2368 pci_write_config_dword(dev, 0x74, cfg);
2369 }
2370}
2371
2372DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2373 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2374 nvbridge_check_legacy_irq_routing);
2375
2376DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2377 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2378 nvbridge_check_legacy_irq_routing);
2379
Myron Stowe25e742b2012-07-09 15:36:14 -06002380static int ht_check_msi_mapping(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002381{
2382 int pos, ttl = 48;
2383 int found = 0;
2384
2385 /* check if there is HT MSI cap or enabled on this device */
2386 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2387 while (pos && ttl--) {
2388 u8 flags;
2389
2390 if (found < 1)
2391 found = 1;
2392 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2393 &flags) == 0) {
2394 if (flags & HT_MSI_FLAGS_ENABLE) {
2395 if (found < 2) {
2396 found = 2;
2397 break;
2398 }
2399 }
2400 }
2401 pos = pci_find_next_ht_capability(dev, pos,
2402 HT_CAPTYPE_MSI_MAPPING);
2403 }
2404
2405 return found;
2406}
2407
Myron Stowe25e742b2012-07-09 15:36:14 -06002408static int host_bridge_with_leaf(struct pci_dev *host_bridge)
Yinghai Lude745302009-03-20 19:29:41 -07002409{
2410 struct pci_dev *dev;
2411 int pos;
2412 int i, dev_no;
2413 int found = 0;
2414
2415 dev_no = host_bridge->devfn >> 3;
2416 for (i = dev_no + 1; i < 0x20; i++) {
2417 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2418 if (!dev)
2419 continue;
2420
2421 /* found next host bridge ?*/
2422 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2423 if (pos != 0) {
2424 pci_dev_put(dev);
2425 break;
2426 }
2427
2428 if (ht_check_msi_mapping(dev)) {
2429 found = 1;
2430 pci_dev_put(dev);
2431 break;
2432 }
2433 pci_dev_put(dev);
2434 }
2435
2436 return found;
2437}
2438
Yinghai Lueeafda72009-03-29 12:30:05 -07002439#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2440#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2441
Myron Stowe25e742b2012-07-09 15:36:14 -06002442static int is_end_of_ht_chain(struct pci_dev *dev)
Yinghai Lueeafda72009-03-29 12:30:05 -07002443{
2444 int pos, ctrl_off;
2445 int end = 0;
2446 u16 flags, ctrl;
2447
2448 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2449
2450 if (!pos)
2451 goto out;
2452
2453 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2454
2455 ctrl_off = ((flags >> 10) & 1) ?
2456 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2457 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2458
2459 if (ctrl & (1 << 6))
2460 end = 1;
2461
2462out:
2463 return end;
2464}
2465
Myron Stowe25e742b2012-07-09 15:36:14 -06002466static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002467{
2468 struct pci_dev *host_bridge;
2469 int pos;
2470 int i, dev_no;
2471 int found = 0;
2472
2473 dev_no = dev->devfn >> 3;
2474 for (i = dev_no; i >= 0; i--) {
2475 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2476 if (!host_bridge)
2477 continue;
2478
2479 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2480 if (pos != 0) {
2481 found = 1;
2482 break;
2483 }
2484 pci_dev_put(host_bridge);
2485 }
2486
2487 if (!found)
2488 return;
2489
Yinghai Lueeafda72009-03-29 12:30:05 -07002490 /* don't enable end_device/host_bridge with leaf directly here */
2491 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2492 host_bridge_with_leaf(host_bridge))
Yinghai Lude745302009-03-20 19:29:41 -07002493 goto out;
2494
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002495 /* root did that ! */
2496 if (msi_ht_cap_enabled(host_bridge))
2497 goto out;
2498
2499 ht_enable_msi_mapping(dev);
2500
2501out:
2502 pci_dev_put(host_bridge);
2503}
2504
Myron Stowe25e742b2012-07-09 15:36:14 -06002505static void ht_disable_msi_mapping(struct pci_dev *dev)
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002506{
2507 int pos, ttl = 48;
2508
2509 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2510 while (pos && ttl--) {
2511 u8 flags;
2512
2513 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2514 &flags) == 0) {
Prakash Punnoor6a958d52009-03-06 10:10:35 +01002515 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002516
2517 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2518 flags & ~HT_MSI_FLAGS_ENABLE);
2519 }
2520 pos = pci_find_next_ht_capability(dev, pos,
2521 HT_CAPTYPE_MSI_MAPPING);
2522 }
2523}
2524
Myron Stowe25e742b2012-07-09 15:36:14 -06002525static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
Peer Chen9dc625e2008-02-04 23:50:13 -08002526{
2527 struct pci_dev *host_bridge;
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002528 int pos;
2529 int found;
2530
Rafael J. Wysocki3d2a5312010-07-23 22:19:55 +02002531 if (!pci_msi_enabled())
2532 return;
2533
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002534 /* check if there is HT MSI cap or enabled on this device */
2535 found = ht_check_msi_mapping(dev);
2536
2537 /* no HT MSI CAP */
2538 if (found == 0)
2539 return;
Peer Chen9dc625e2008-02-04 23:50:13 -08002540
2541 /*
2542 * HT MSI mapping should be disabled on devices that are below
2543 * a non-Hypertransport host bridge. Locate the host bridge...
2544 */
2545 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2546 if (host_bridge == NULL) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002547 dev_warn(&dev->dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
Peer Chen9dc625e2008-02-04 23:50:13 -08002548 return;
2549 }
2550
2551 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2552 if (pos != 0) {
2553 /* Host bridge is to HT */
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002554 if (found == 1) {
2555 /* it is not enabled, try to enable it */
Yinghai Lude745302009-03-20 19:29:41 -07002556 if (all)
2557 ht_enable_msi_mapping(dev);
2558 else
2559 nv_ht_enable_msi_mapping(dev);
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002560 }
Myron Stowedff3aef2012-07-09 15:36:08 -06002561 goto out;
Peer Chen9dc625e2008-02-04 23:50:13 -08002562 }
2563
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002564 /* HT MSI is not enabled */
2565 if (found == 1)
Myron Stowedff3aef2012-07-09 15:36:08 -06002566 goto out;
Peer Chen9dc625e2008-02-04 23:50:13 -08002567
Yinghai Lu1dec6b02009-02-23 11:51:59 -08002568 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2569 ht_disable_msi_mapping(dev);
Myron Stowedff3aef2012-07-09 15:36:08 -06002570
2571out:
2572 pci_dev_put(host_bridge);
Peer Chen9dc625e2008-02-04 23:50:13 -08002573}
Yinghai Lude745302009-03-20 19:29:41 -07002574
Myron Stowe25e742b2012-07-09 15:36:14 -06002575static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002576{
2577 return __nv_msi_ht_cap_quirk(dev, 1);
2578}
2579
Myron Stowe25e742b2012-07-09 15:36:14 -06002580static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
Yinghai Lude745302009-03-20 19:29:41 -07002581{
2582 return __nv_msi_ht_cap_quirk(dev, 0);
2583}
2584
2585DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
Tejun Heo6dab62e2009-07-21 16:08:43 -07002586DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
Yinghai Lude745302009-03-20 19:29:41 -07002587
2588DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Tejun Heo6dab62e2009-07-21 16:08:43 -07002589DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
Peer Chen9dc625e2008-02-04 23:50:13 -08002590
Bill Pemberton15856ad2012-11-21 15:35:00 -05002591static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
David Millerba698ad2007-10-25 01:16:30 -07002592{
2593 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2594}
Bill Pemberton15856ad2012-11-21 15:35:00 -05002595static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
Shane Huang4600c9d72008-01-25 15:46:24 +09002596{
2597 struct pci_dev *p;
2598
2599 /* SB700 MSI issue will be fixed at HW level from revision A21,
2600 * we need check PCI REVISION ID of SMBus controller to get SB700
2601 * revision.
2602 */
2603 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2604 NULL);
2605 if (!p)
2606 return;
2607
2608 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2609 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2610 pci_dev_put(p);
2611}
Xiong Huang70588812013-03-07 08:55:16 +00002612static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
2613{
2614 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
2615 if (dev->revision < 0x18) {
2616 dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
2617 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2618 }
2619}
David Millerba698ad2007-10-25 01:16:30 -07002620DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2621 PCI_DEVICE_ID_TIGON3_5780,
2622 quirk_msi_intx_disable_bug);
2623DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2624 PCI_DEVICE_ID_TIGON3_5780S,
2625 quirk_msi_intx_disable_bug);
2626DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2627 PCI_DEVICE_ID_TIGON3_5714,
2628 quirk_msi_intx_disable_bug);
2629DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2630 PCI_DEVICE_ID_TIGON3_5714S,
2631 quirk_msi_intx_disable_bug);
2632DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2633 PCI_DEVICE_ID_TIGON3_5715,
2634 quirk_msi_intx_disable_bug);
2635DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2636 PCI_DEVICE_ID_TIGON3_5715S,
2637 quirk_msi_intx_disable_bug);
2638
David Millerbc38b412007-10-25 01:16:52 -07002639DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
Shane Huang4600c9d72008-01-25 15:46:24 +09002640 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002641DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
Shane Huang4600c9d72008-01-25 15:46:24 +09002642 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002643DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
Shane Huang4600c9d72008-01-25 15:46:24 +09002644 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002645DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
Shane Huang4600c9d72008-01-25 15:46:24 +09002646 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002647DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
Shane Huang4600c9d72008-01-25 15:46:24 +09002648 quirk_msi_intx_disable_ati_bug);
David Millerbc38b412007-10-25 01:16:52 -07002649
2650DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2651 quirk_msi_intx_disable_bug);
2652DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2653 quirk_msi_intx_disable_bug);
2654DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2655 quirk_msi_intx_disable_bug);
2656
Huang, Xiong7cb6a292012-04-30 15:38:49 +00002657DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
2658 quirk_msi_intx_disable_bug);
2659DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
2660 quirk_msi_intx_disable_bug);
2661DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
2662 quirk_msi_intx_disable_bug);
2663DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
2664 quirk_msi_intx_disable_bug);
2665DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
2666 quirk_msi_intx_disable_bug);
2667DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
2668 quirk_msi_intx_disable_bug);
Xiong Huang70588812013-03-07 08:55:16 +00002669DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
2670 quirk_msi_intx_disable_qca_bug);
2671DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
2672 quirk_msi_intx_disable_qca_bug);
2673DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
2674 quirk_msi_intx_disable_qca_bug);
2675DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
2676 quirk_msi_intx_disable_qca_bug);
2677DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
2678 quirk_msi_intx_disable_qca_bug);
Brice Goglin3f79e102006-08-31 01:54:56 -04002679#endif /* CONFIG_PCI_MSI */
Thomas Petazzoni3d137312008-08-19 10:28:24 +02002680
Felix Radensky33223402010-03-28 16:02:02 +03002681/* Allow manual resource allocation for PCI hotplug bridges
2682 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2683 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002684 * kernel fails to allocate resources when hotplug device is
Felix Radensky33223402010-03-28 16:02:02 +03002685 * inserted and PCI bus is rescanned.
2686 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002687static void quirk_hotplug_bridge(struct pci_dev *dev)
Felix Radensky33223402010-03-28 16:02:02 +03002688{
2689 dev->is_hotplug_bridge = 1;
2690}
2691
2692DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2693
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002694/*
2695 * This is a quirk for the Ricoh MMC controller found as a part of
2696 * some mulifunction chips.
2697
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002698 * This is very similar and based on the ricoh_mmc driver written by
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002699 * Philip Langdale. Thank you for these magic sequences.
2700 *
2701 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2702 * and one or both of cardbus or firewire.
2703 *
2704 * It happens that they implement SD and MMC
2705 * support as separate controllers (and PCI functions). The linux SDHCI
2706 * driver supports MMC cards but the chip detects MMC cards in hardware
2707 * and directs them to the MMC controller - so the SDHCI driver never sees
2708 * them.
2709 *
2710 * To get around this, we must disable the useless MMC controller.
2711 * At that point, the SDHCI controller will start seeing them
2712 * It seems to be the case that the relevant PCI registers to deactivate the
2713 * MMC controller live on PCI function 0, which might be the cardbus controller
2714 * or the firewire controller, depending on the particular chip in question
2715 *
2716 * This has to be done early, because as soon as we disable the MMC controller
2717 * other pci functions shift up one level, e.g. function #2 becomes function
2718 * #1, and this will confuse the pci core.
2719 */
2720
2721#ifdef CONFIG_MMC_RICOH_MMC
2722static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2723{
2724 /* disable via cardbus interface */
2725 u8 write_enable;
2726 u8 write_target;
2727 u8 disable;
2728
2729 /* disable must be done via function #0 */
2730 if (PCI_FUNC(dev->devfn))
2731 return;
2732
2733 pci_read_config_byte(dev, 0xB7, &disable);
2734 if (disable & 0x02)
2735 return;
2736
2737 pci_read_config_byte(dev, 0x8E, &write_enable);
2738 pci_write_config_byte(dev, 0x8E, 0xAA);
2739 pci_read_config_byte(dev, 0x8D, &write_target);
2740 pci_write_config_byte(dev, 0x8D, 0xB7);
2741 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2742 pci_write_config_byte(dev, 0x8E, write_enable);
2743 pci_write_config_byte(dev, 0x8D, write_target);
2744
2745 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2746 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2747}
2748DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2749DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2750
2751static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2752{
2753 /* disable via firewire interface */
2754 u8 write_enable;
2755 u8 disable;
2756
2757 /* disable must be done via function #0 */
2758 if (PCI_FUNC(dev->devfn))
2759 return;
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002760 /*
Andy Lutomirski812089e2012-12-01 12:37:20 -08002761 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002762 * certain types of SD/MMC cards. Lowering the SD base
2763 * clock frequency from 200Mhz to 50Mhz fixes this issue.
2764 *
2765 * 0x150 - SD2.0 mode enable for changing base clock
2766 * frequency to 50Mhz
2767 * 0xe1 - Base clock frequency
2768 * 0x32 - 50Mhz new clock frequency
2769 * 0xf9 - Key register for 0x150
2770 * 0xfc - key register for 0xe1
2771 */
Andy Lutomirski812089e2012-12-01 12:37:20 -08002772 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
2773 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
Manoj Iyer15bed0f2011-07-11 16:28:35 -05002774 pci_write_config_byte(dev, 0xf9, 0xfc);
2775 pci_write_config_byte(dev, 0x150, 0x10);
2776 pci_write_config_byte(dev, 0xf9, 0x00);
2777 pci_write_config_byte(dev, 0xfc, 0x01);
2778 pci_write_config_byte(dev, 0xe1, 0x32);
2779 pci_write_config_byte(dev, 0xfc, 0x00);
2780
2781 dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
2782 }
Josh Boyer3e309cd2011-10-05 11:44:50 -04002783
2784 pci_read_config_byte(dev, 0xCB, &disable);
2785
2786 if (disable & 0x02)
2787 return;
2788
2789 pci_read_config_byte(dev, 0xCA, &write_enable);
2790 pci_write_config_byte(dev, 0xCA, 0x57);
2791 pci_write_config_byte(dev, 0xCB, disable | 0x02);
2792 pci_write_config_byte(dev, 0xCA, write_enable);
2793
2794 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2795 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2796
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002797}
2798DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2799DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
Andy Lutomirski812089e2012-12-01 12:37:20 -08002800DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2801DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
Manoj Iyerbe98ca62011-05-26 11:19:05 -05002802DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2803DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002804#endif /*CONFIG_MMC_RICOH_MMC*/
2805
Suresh Siddhad3f13812011-08-23 17:05:25 -07002806#ifdef CONFIG_DMAR_TABLE
Suresh Siddha254e4202010-12-06 12:26:30 -08002807#define VTUNCERRMSK_REG 0x1ac
2808#define VTD_MSK_SPEC_ERRORS (1 << 31)
2809/*
2810 * This is a quirk for masking vt-d spec defined errors to platform error
2811 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
2812 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
2813 * on the RAS config settings of the platform) when a vt-d fault happens.
2814 * The resulting SMI caused the system to hang.
2815 *
2816 * VT-d spec related errors are already handled by the VT-d OS code, so no
2817 * need to report the same error through other channels.
2818 */
2819static void vtd_mask_spec_errors(struct pci_dev *dev)
2820{
2821 u32 word;
2822
2823 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
2824 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
2825}
2826DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
2827DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
2828#endif
Maxim Levitsky03cd8f72010-03-05 13:43:20 -08002829
Bill Pemberton15856ad2012-11-21 15:35:00 -05002830static void fixup_ti816x_class(struct pci_dev *dev)
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302831{
2832 /* TI 816x devices do not have class code set when in PCIe boot mode */
Yinghai Lu40c96232012-02-23 23:46:58 -08002833 dev_info(&dev->dev, "Setting PCI class for 816x PCIe device\n");
2834 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO;
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302835}
Yinghai Lu40c96232012-02-23 23:46:58 -08002836DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
2837 PCI_CLASS_NOT_DEFINED, 0, fixup_ti816x_class);
Hemant Pedanekar63c44082011-04-05 12:32:50 +05302838
Ben Hutchingsa94d0722011-10-05 22:35:03 +01002839/* Some PCIe devices do not work reliably with the claimed maximum
2840 * payload size supported.
2841 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002842static void fixup_mpss_256(struct pci_dev *dev)
Ben Hutchingsa94d0722011-10-05 22:35:03 +01002843{
2844 dev->pcie_mpss = 1; /* 256 bytes */
2845}
2846DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2847 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
2848DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2849 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
2850DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2851 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
2852
Jon Masond387a8d2011-10-14 14:56:13 -05002853/* Intel 5000 and 5100 Memory controllers have an errata with read completion
2854 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
2855 * Since there is no way of knowing what the PCIE MPS on each fabric will be
2856 * until all of the devices are discovered and buses walked, read completion
2857 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
2858 * it is possible to hotplug a device with MPS of 256B.
2859 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05002860static void quirk_intel_mc_errata(struct pci_dev *dev)
Jon Masond387a8d2011-10-14 14:56:13 -05002861{
2862 int err;
2863 u16 rcc;
2864
2865 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
2866 return;
2867
2868 /* Intel errata specifies bits to change but does not say what they are.
2869 * Keeping them magical until such time as the registers and values can
2870 * be explained.
2871 */
2872 err = pci_read_config_word(dev, 0x48, &rcc);
2873 if (err) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002874 dev_err(&dev->dev, "Error attempting to read the read completion coalescing register\n");
Jon Masond387a8d2011-10-14 14:56:13 -05002875 return;
2876 }
2877
2878 if (!(rcc & (1 << 10)))
2879 return;
2880
2881 rcc &= ~(1 << 10);
2882
2883 err = pci_write_config_word(dev, 0x48, rcc);
2884 if (err) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002885 dev_err(&dev->dev, "Error attempting to write the read completion coalescing register\n");
Jon Masond387a8d2011-10-14 14:56:13 -05002886 return;
2887 }
2888
Ryan Desfosses227f0642014-04-18 20:13:50 -04002889 pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
Jon Masond387a8d2011-10-14 14:56:13 -05002890}
2891/* Intel 5000 series memory controllers and ports 2-7 */
2892DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
2893DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
2894DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
2895DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
2896DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
2897DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
2898DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
2899DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
2900DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
2901DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
2902DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
2903DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
2904DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
2905DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
2906/* Intel 5100 series memory controllers and ports 2-7 */
2907DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
2908DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
2909DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
2910DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
2911DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
2912DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
2913DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
2914DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
2915DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
2916DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
2917DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
2918
Arjan van de Ven32098742012-01-30 20:52:07 -08002919
Jon Mason12b03182013-05-06 08:03:33 +00002920/*
2921 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
2922 * work around this, query the size it should be configured to by the device and
2923 * modify the resource end to correspond to this new size.
2924 */
2925static void quirk_intel_ntb(struct pci_dev *dev)
2926{
2927 int rc;
2928 u8 val;
2929
2930 rc = pci_read_config_byte(dev, 0x00D0, &val);
2931 if (rc)
2932 return;
2933
2934 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
2935
2936 rc = pci_read_config_byte(dev, 0x00D1, &val);
2937 if (rc)
2938 return;
2939
2940 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
2941}
2942DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
2943DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
2944
Myron Stowe2729d5b2012-07-09 15:36:02 -06002945static ktime_t fixup_debug_start(struct pci_dev *dev,
2946 void (*fn)(struct pci_dev *dev))
Arjan van de Ven32098742012-01-30 20:52:07 -08002947{
Myron Stowe2729d5b2012-07-09 15:36:02 -06002948 ktime_t calltime = ktime_set(0, 0);
2949
2950 dev_dbg(&dev->dev, "calling %pF\n", fn);
2951 if (initcall_debug) {
2952 pr_debug("calling %pF @ %i for %s\n",
2953 fn, task_pid_nr(current), dev_name(&dev->dev));
2954 calltime = ktime_get();
2955 }
2956
2957 return calltime;
2958}
2959
2960static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
2961 void (*fn)(struct pci_dev *dev))
2962{
2963 ktime_t delta, rettime;
Arjan van de Ven32098742012-01-30 20:52:07 -08002964 unsigned long long duration;
2965
Myron Stowe2729d5b2012-07-09 15:36:02 -06002966 if (initcall_debug) {
2967 rettime = ktime_get();
2968 delta = ktime_sub(rettime, calltime);
2969 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
2970 pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
2971 fn, duration, dev_name(&dev->dev));
2972 }
Arjan van de Ven32098742012-01-30 20:52:07 -08002973}
2974
Thomas Jaroschf67fd552011-12-07 22:08:11 +01002975/*
2976 * Some BIOS implementations leave the Intel GPU interrupts enabled,
2977 * even though no one is handling them (f.e. i915 driver is never loaded).
2978 * Additionally the interrupt destination is not set up properly
2979 * and the interrupt ends up -somewhere-.
2980 *
2981 * These spurious interrupts are "sticky" and the kernel disables
2982 * the (shared) interrupt line after 100.000+ generated interrupts.
2983 *
2984 * Fix it by disabling the still enabled interrupts.
2985 * This resolves crashes often seen on monitor unplug.
2986 */
2987#define I915_DEIER_REG 0x4400c
Bill Pemberton15856ad2012-11-21 15:35:00 -05002988static void disable_igfx_irq(struct pci_dev *dev)
Thomas Jaroschf67fd552011-12-07 22:08:11 +01002989{
2990 void __iomem *regs = pci_iomap(dev, 0, 0);
2991 if (regs == NULL) {
2992 dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
2993 return;
2994 }
2995
2996 /* Check if any interrupt line is still enabled */
2997 if (readl(regs + I915_DEIER_REG) != 0) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002998 dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
Thomas Jaroschf67fd552011-12-07 22:08:11 +01002999
3000 writel(0, regs + I915_DEIER_REG);
3001 }
3002
3003 pci_iounmap(dev, regs);
3004}
3005DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
3006DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
Thomas Jarosch7c821262014-04-07 15:10:32 +02003007DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
Thomas Jaroschf67fd552011-12-07 22:08:11 +01003008
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003009/*
Todd E Brandtb8cac702013-09-10 16:10:43 -07003010 * PCI devices which are on Intel chips can skip the 10ms delay
3011 * before entering D3 mode.
3012 */
3013static void quirk_remove_d3_delay(struct pci_dev *dev)
3014{
3015 dev->d3_delay = 0;
3016}
3017DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
3018DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
3019DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
3020DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
3021DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
3022DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
3023DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
3024DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
3025DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
3026DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
3027DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
3028DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
3029DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
3030DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
Srinidhi Kasagar4a118752015-06-19 11:52:46 +05303031/* Intel Cherrytrail devices do not need 10ms d3_delay */
3032DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
3033DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
3034DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
3035DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
3036DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
3037DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
3038DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
3039DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
3040DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
Todd E Brandtb8cac702013-09-10 16:10:43 -07003041/*
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003042 * Some devices may pass our check in pci_intx_mask_supported if
3043 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3044 * support this feature.
3045 */
Bill Pemberton15856ad2012-11-21 15:35:00 -05003046static void quirk_broken_intx_masking(struct pci_dev *dev)
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003047{
3048 dev->broken_intx_masking = 1;
3049}
Jan Kiszkade509f92012-06-07 10:30:59 +02003050DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, 0x0030,
3051 quirk_broken_intx_masking);
Alex Williamson0bdb3b22012-06-07 11:01:59 -06003052DECLARE_PCI_FIXUP_HEADER(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3053 quirk_broken_intx_masking);
Alex Williamson3cb30b72014-05-01 14:36:31 -06003054/*
3055 * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3056 * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3057 *
3058 * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3059 */
3060DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_REALTEK, 0x8169,
3061 quirk_broken_intx_masking);
Gavin Shan11e42532014-09-05 15:35:30 -06003062DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3063 quirk_broken_intx_masking);
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06003064
Alex Williamsonc3e59ee2015-01-15 18:17:12 -06003065static void quirk_no_bus_reset(struct pci_dev *dev)
3066{
3067 dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3068}
3069
3070/*
3071 * Atheros AR93xx chips do not behave after a bus reset. The device will
3072 * throw a Link Down error on AER-capable systems and regardless of AER,
3073 * config space of the device is never accessible again and typically
3074 * causes the system to hang or reset when access is attempted.
3075 * http://www.spinics.net/lists/linux-pci/msg34797.html
3076 */
3077DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
3078
Alex Williamsond84f3172014-11-21 11:24:14 -07003079static void quirk_no_pm_reset(struct pci_dev *dev)
3080{
3081 /*
3082 * We can't do a bus reset on root bus devices, but an ineffective
3083 * PM reset may be better than nothing.
3084 */
3085 if (!pci_is_root_bus(dev->bus))
3086 dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
3087}
3088
3089/*
3090 * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
3091 * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
3092 * to have no effect on the device: it retains the framebuffer contents and
3093 * monitor sync. Advertising this support makes other layers, like VFIO,
3094 * assume pci_reset_function() is viable for this device. Mark it as
3095 * unavailable to skip it when testing reset methods.
3096 */
3097DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
3098 PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
3099
Andreas Noever1df51722014-06-03 22:04:10 +02003100#ifdef CONFIG_ACPI
3101/*
3102 * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3103 *
3104 * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3105 * shutdown before suspend. Otherwise the native host interface (NHI) will not
3106 * be present after resume if a device was plugged in before suspend.
3107 *
3108 * The thunderbolt controller consists of a pcie switch with downstream
3109 * bridges leading to the NHI and to the tunnel pci bridges.
3110 *
3111 * This quirk cuts power to the whole chip. Therefore we have to apply it
3112 * during suspend_noirq of the upstream bridge.
3113 *
3114 * Power is automagically restored before resume. No action is needed.
3115 */
3116static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3117{
3118 acpi_handle bridge, SXIO, SXFP, SXLV;
3119
3120 if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
3121 return;
3122 if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3123 return;
3124 bridge = ACPI_HANDLE(&dev->dev);
3125 if (!bridge)
3126 return;
3127 /*
3128 * SXIO and SXLV are present only on machines requiring this quirk.
3129 * TB bridges in external devices might have the same device id as those
3130 * on the host, but they will not have the associated ACPI methods. This
3131 * implicitly checks that we are at the right bridge.
3132 */
3133 if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3134 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3135 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3136 return;
3137 dev_info(&dev->dev, "quirk: cutting power to thunderbolt controller...\n");
3138
3139 /* magic sequence */
3140 acpi_execute_simple_method(SXIO, NULL, 1);
3141 acpi_execute_simple_method(SXFP, NULL, 0);
3142 msleep(300);
3143 acpi_execute_simple_method(SXLV, NULL, 0);
3144 acpi_execute_simple_method(SXIO, NULL, 0);
3145 acpi_execute_simple_method(SXLV, NULL, 0);
3146}
3147DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL, 0x1547,
3148 quirk_apple_poweroff_thunderbolt);
3149
3150/*
3151 * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
3152 *
3153 * During suspend the thunderbolt controller is reset and all pci
3154 * tunnels are lost. The NHI driver will try to reestablish all tunnels
3155 * during resume. We have to manually wait for the NHI since there is
3156 * no parent child relationship between the NHI and the tunneled
3157 * bridges.
3158 */
3159static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
3160{
3161 struct pci_dev *sibling = NULL;
3162 struct pci_dev *nhi = NULL;
3163
3164 if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
3165 return;
3166 if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
3167 return;
3168 /*
3169 * Find the NHI and confirm that we are a bridge on the tb host
3170 * controller and not on a tb endpoint.
3171 */
3172 sibling = pci_get_slot(dev->bus, 0x0);
3173 if (sibling == dev)
3174 goto out; /* we are the downstream bridge to the NHI */
3175 if (!sibling || !sibling->subordinate)
3176 goto out;
3177 nhi = pci_get_slot(sibling->subordinate, 0x0);
3178 if (!nhi)
3179 goto out;
3180 if (nhi->vendor != PCI_VENDOR_ID_INTEL
3181 || (nhi->device != 0x1547 && nhi->device != 0x156c)
3182 || nhi->subsystem_vendor != 0x2222
3183 || nhi->subsystem_device != 0x1111)
3184 goto out;
Darrick J. Wongc89ac442015-03-31 19:38:38 -07003185 dev_info(&dev->dev, "quirk: waiting for thunderbolt to reestablish PCI tunnels...\n");
Andreas Noever1df51722014-06-03 22:04:10 +02003186 device_pm_wait_for_dev(&dev->dev, &nhi->dev);
3187out:
3188 pci_dev_put(nhi);
3189 pci_dev_put(sibling);
3190}
3191DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x1547,
3192 quirk_apple_wait_for_thunderbolt);
3193DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x156d,
3194 quirk_apple_wait_for_thunderbolt);
3195#endif
3196
Jesse Barnesbfb0f332008-10-27 17:50:21 -07003197static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
3198 struct pci_fixup *end)
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003199{
Myron Stowe2729d5b2012-07-09 15:36:02 -06003200 ktime_t calltime;
3201
Yinghai Luf4ca5c62012-02-23 23:46:49 -08003202 for (; f < end; f++)
3203 if ((f->class == (u32) (dev->class >> f->class_shift) ||
3204 f->class == (u32) PCI_ANY_ID) &&
3205 (f->vendor == dev->vendor ||
3206 f->vendor == (u16) PCI_ANY_ID) &&
3207 (f->device == dev->device ||
3208 f->device == (u16) PCI_ANY_ID)) {
Myron Stowe2729d5b2012-07-09 15:36:02 -06003209 calltime = fixup_debug_start(dev, f->hook);
3210 f->hook(dev);
3211 fixup_debug_report(dev, calltime, f->hook);
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003212 }
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003213}
3214
3215extern struct pci_fixup __start_pci_fixups_early[];
3216extern struct pci_fixup __end_pci_fixups_early[];
3217extern struct pci_fixup __start_pci_fixups_header[];
3218extern struct pci_fixup __end_pci_fixups_header[];
3219extern struct pci_fixup __start_pci_fixups_final[];
3220extern struct pci_fixup __end_pci_fixups_final[];
3221extern struct pci_fixup __start_pci_fixups_enable[];
3222extern struct pci_fixup __end_pci_fixups_enable[];
3223extern struct pci_fixup __start_pci_fixups_resume[];
3224extern struct pci_fixup __end_pci_fixups_resume[];
3225extern struct pci_fixup __start_pci_fixups_resume_early[];
3226extern struct pci_fixup __end_pci_fixups_resume_early[];
3227extern struct pci_fixup __start_pci_fixups_suspend[];
3228extern struct pci_fixup __end_pci_fixups_suspend[];
Andreas Noever7d2a01b2014-06-03 22:04:09 +02003229extern struct pci_fixup __start_pci_fixups_suspend_late[];
3230extern struct pci_fixup __end_pci_fixups_suspend_late[];
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003231
Myron Stowe95df8b82012-07-13 14:29:00 -06003232static bool pci_apply_fixup_final_quirks;
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003233
3234void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
3235{
3236 struct pci_fixup *start, *end;
3237
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003238 switch (pass) {
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003239 case pci_fixup_early:
3240 start = __start_pci_fixups_early;
3241 end = __end_pci_fixups_early;
3242 break;
3243
3244 case pci_fixup_header:
3245 start = __start_pci_fixups_header;
3246 end = __end_pci_fixups_header;
3247 break;
3248
3249 case pci_fixup_final:
Myron Stowe95df8b82012-07-13 14:29:00 -06003250 if (!pci_apply_fixup_final_quirks)
3251 return;
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003252 start = __start_pci_fixups_final;
3253 end = __end_pci_fixups_final;
3254 break;
3255
3256 case pci_fixup_enable:
3257 start = __start_pci_fixups_enable;
3258 end = __end_pci_fixups_enable;
3259 break;
3260
3261 case pci_fixup_resume:
3262 start = __start_pci_fixups_resume;
3263 end = __end_pci_fixups_resume;
3264 break;
3265
3266 case pci_fixup_resume_early:
3267 start = __start_pci_fixups_resume_early;
3268 end = __end_pci_fixups_resume_early;
3269 break;
3270
3271 case pci_fixup_suspend:
3272 start = __start_pci_fixups_suspend;
3273 end = __end_pci_fixups_suspend;
3274 break;
3275
Andreas Noever7d2a01b2014-06-03 22:04:09 +02003276 case pci_fixup_suspend_late:
3277 start = __start_pci_fixups_suspend_late;
3278 end = __end_pci_fixups_suspend_late;
3279 break;
3280
Thomas Petazzoni3d137312008-08-19 10:28:24 +02003281 default:
3282 /* stupid compiler warning, you would think with an enum... */
3283 return;
3284 }
3285 pci_do_fixups(dev, start, end);
3286}
Rafael J. Wysocki93177a72010-01-02 22:57:24 +01003287EXPORT_SYMBOL(pci_fixup_device);
David Woodhouse8d86fb22009-10-12 12:48:43 +01003288
Myron Stowe735bff12012-07-09 15:36:46 -06003289
David Woodhouse00010262009-10-12 12:50:34 +01003290static int __init pci_apply_final_quirks(void)
David Woodhouse8d86fb22009-10-12 12:48:43 +01003291{
3292 struct pci_dev *dev = NULL;
Jesse Barnesac1aa472009-10-26 13:20:44 -07003293 u8 cls = 0;
3294 u8 tmp;
3295
3296 if (pci_cache_line_size)
3297 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
3298 pci_cache_line_size << 2);
David Woodhouse8d86fb22009-10-12 12:48:43 +01003299
Myron Stowe95df8b82012-07-13 14:29:00 -06003300 pci_apply_fixup_final_quirks = true;
Kulikov Vasiliy4e344b12010-07-03 20:04:39 +04003301 for_each_pci_dev(dev) {
David Woodhouse8d86fb22009-10-12 12:48:43 +01003302 pci_fixup_device(pci_fixup_final, dev);
Jesse Barnesac1aa472009-10-26 13:20:44 -07003303 /*
3304 * If arch hasn't set it explicitly yet, use the CLS
3305 * value shared by all PCI devices. If there's a
3306 * mismatch, fall back to the default value.
3307 */
3308 if (!pci_cache_line_size) {
3309 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
3310 if (!cls)
3311 cls = tmp;
3312 if (!tmp || cls == tmp)
3313 continue;
3314
Ryan Desfosses227f0642014-04-18 20:13:50 -04003315 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
3316 cls << 2, tmp << 2,
Jesse Barnesac1aa472009-10-26 13:20:44 -07003317 pci_dfl_cache_line_size << 2);
3318 pci_cache_line_size = pci_dfl_cache_line_size;
3319 }
3320 }
Myron Stowe735bff12012-07-09 15:36:46 -06003321
Jesse Barnesac1aa472009-10-26 13:20:44 -07003322 if (!pci_cache_line_size) {
3323 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
3324 cls << 2, pci_dfl_cache_line_size << 2);
Csaba Henk2820f332009-12-15 17:55:25 +05303325 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
David Woodhouse8d86fb22009-10-12 12:48:43 +01003326 }
3327
3328 return 0;
3329}
3330
David Woodhousecf6f3bf2009-10-12 12:51:22 +01003331fs_initcall_sync(pci_apply_final_quirks);
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003332
3333/*
3334 * Followings are device-specific reset methods which can be used to
3335 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3336 * not available.
3337 */
Dexuan Cuiaeb30012009-12-07 13:03:22 +08003338static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
3339{
3340 int pos;
3341
3342 /* only implement PCI_CLASS_SERIAL_USB at present */
3343 if (dev->class == PCI_CLASS_SERIAL_USB) {
3344 pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
3345 if (!pos)
3346 return -ENOTTY;
3347
3348 if (probe)
3349 return 0;
3350
3351 pci_write_config_byte(dev, pos + 0x4, 1);
3352 msleep(100);
3353
3354 return 0;
3355 } else {
3356 return -ENOTTY;
3357 }
3358}
3359
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003360static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3361{
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003362 /*
3363 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3364 *
3365 * The 82599 supports FLR on VFs, but FLR support is reported only
3366 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
3367 * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
3368 */
3369
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003370 if (probe)
3371 return 0;
3372
Casey Leedom4d708ab2013-08-06 15:48:39 +05303373 if (!pci_wait_for_pending_transaction(dev))
3374 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003375
Bjorn Helgaas76b57c62012-08-22 09:41:27 -06003376 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
3377
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003378 msleep(100);
3379
3380 return 0;
3381}
3382
Xudong Haodf558de2012-04-27 09:16:46 -06003383#include "../gpu/drm/i915/i915_reg.h"
3384#define MSG_CTL 0x45010
3385#define NSDE_PWR_STATE 0xd0100
3386#define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3387
3388static int reset_ivb_igd(struct pci_dev *dev, int probe)
3389{
3390 void __iomem *mmio_base;
3391 unsigned long timeout;
3392 u32 val;
3393
3394 if (probe)
3395 return 0;
3396
3397 mmio_base = pci_iomap(dev, 0, 0);
3398 if (!mmio_base)
3399 return -ENOMEM;
3400
3401 iowrite32(0x00000002, mmio_base + MSG_CTL);
3402
3403 /*
3404 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3405 * driver loaded sets the right bits. However, this's a reset and
3406 * the bits have been set by i915 previously, so we clobber
3407 * SOUTH_CHICKEN2 register directly here.
3408 */
3409 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3410
3411 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3412 iowrite32(val, mmio_base + PCH_PP_CONTROL);
3413
3414 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3415 do {
3416 val = ioread32(mmio_base + PCH_PP_STATUS);
3417 if ((val & 0xb0000000) == 0)
3418 goto reset_complete;
3419 msleep(10);
3420 } while (time_before(jiffies, timeout));
3421 dev_warn(&dev->dev, "timeout during reset\n");
3422
3423reset_complete:
3424 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3425
3426 pci_iounmap(dev, mmio_base);
3427 return 0;
3428}
3429
Casey Leedom2c6217e2013-08-06 15:48:37 +05303430/*
3431 * Device-specific reset method for Chelsio T4-based adapters.
3432 */
3433static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
3434{
3435 u16 old_command;
3436 u16 msix_flags;
3437
3438 /*
3439 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3440 * that we have no device-specific reset method.
3441 */
3442 if ((dev->device & 0xf000) != 0x4000)
3443 return -ENOTTY;
3444
3445 /*
3446 * If this is the "probe" phase, return 0 indicating that we can
3447 * reset this device.
3448 */
3449 if (probe)
3450 return 0;
3451
3452 /*
3453 * T4 can wedge if there are DMAs in flight within the chip and Bus
3454 * Master has been disabled. We need to have it on till the Function
3455 * Level Reset completes. (BUS_MASTER is disabled in
3456 * pci_reset_function()).
3457 */
3458 pci_read_config_word(dev, PCI_COMMAND, &old_command);
3459 pci_write_config_word(dev, PCI_COMMAND,
3460 old_command | PCI_COMMAND_MASTER);
3461
3462 /*
3463 * Perform the actual device function reset, saving and restoring
3464 * configuration information around the reset.
3465 */
3466 pci_save_state(dev);
3467
3468 /*
3469 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3470 * are disabled when an MSI-X interrupt message needs to be delivered.
3471 * So we briefly re-enable MSI-X interrupts for the duration of the
3472 * FLR. The pci_restore_state() below will restore the original
3473 * MSI-X state.
3474 */
3475 pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3476 if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3477 pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3478 msix_flags |
3479 PCI_MSIX_FLAGS_ENABLE |
3480 PCI_MSIX_FLAGS_MASKALL);
3481
3482 /*
3483 * Start of pcie_flr() code sequence. This reset code is a copy of
3484 * the guts of pcie_flr() because that's not an exported function.
3485 */
3486
3487 if (!pci_wait_for_pending_transaction(dev))
3488 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
3489
3490 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
3491 msleep(100);
3492
3493 /*
3494 * End of pcie_flr() code sequence.
3495 */
3496
3497 /*
3498 * Restore the configuration information (BAR values, etc.) including
3499 * the original PCI Configuration Space Command word, and return
3500 * success.
3501 */
3502 pci_restore_state(dev);
3503 pci_write_config_word(dev, PCI_COMMAND, old_command);
3504 return 0;
3505}
3506
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003507#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
Xudong Haodf558de2012-04-27 09:16:46 -06003508#define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3509#define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003510
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003511static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
Dexuan Cuic763e7b2009-12-07 13:03:23 +08003512 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
3513 reset_intel_82599_sfp_virtfn },
Xudong Haodf558de2012-04-27 09:16:46 -06003514 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
3515 reset_ivb_igd },
3516 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
3517 reset_ivb_igd },
Dexuan Cuiaeb30012009-12-07 13:03:22 +08003518 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
3519 reset_intel_generic_dev },
Casey Leedom2c6217e2013-08-06 15:48:37 +05303520 { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
3521 reset_chelsio_generic_dev },
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003522 { 0 }
3523};
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003524
Xudong Haodf558de2012-04-27 09:16:46 -06003525/*
3526 * These device-specific reset methods are here rather than in a driver
3527 * because when a host assigns a device to a guest VM, the host may need
3528 * to reset the device but probably doesn't have a driver for it.
3529 */
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003530int pci_dev_specific_reset(struct pci_dev *dev, int probe)
3531{
Linus Torvaldsdf9d1e82009-12-31 16:44:43 -08003532 const struct pci_dev_reset_methods *i;
Rafael J. Wysocki5b889bf2009-12-31 19:06:35 +01003533
3534 for (i = pci_dev_reset_methods; i->reset; i++) {
3535 if ((i->vendor == dev->vendor ||
3536 i->vendor == (u16)PCI_ANY_ID) &&
3537 (i->device == dev->device ||
3538 i->device == (u16)PCI_ANY_ID))
3539 return i->reset(dev, probe);
3540 }
3541
3542 return -ENOTTY;
3543}
Alex Williamson12ea6ca2012-06-11 05:26:55 +00003544
Alex Williamsonec637fb2014-05-22 17:07:49 -06003545static void quirk_dma_func0_alias(struct pci_dev *dev)
3546{
3547 if (PCI_FUNC(dev->devfn) != 0) {
3548 dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 0);
3549 dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
3550 }
3551}
3552
3553/*
3554 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
3555 *
3556 * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
3557 */
3558DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
3559DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
3560
Alex Williamsoncc346a42014-05-28 14:54:00 -06003561static void quirk_dma_func1_alias(struct pci_dev *dev)
3562{
3563 if (PCI_FUNC(dev->devfn) != 1) {
3564 dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 1);
3565 dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
3566 }
3567}
3568
3569/*
3570 * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
3571 * SKUs function 1 is present and is a legacy IDE controller, in other
3572 * SKUs this function is not present, making this a ghost requester.
3573 * https://bugzilla.kernel.org/show_bug.cgi?id=42679
3574 */
Sakari Ailus247de692015-05-22 00:03:38 +03003575DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
3576 quirk_dma_func1_alias);
Alex Williamsoncc346a42014-05-28 14:54:00 -06003577DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
3578 quirk_dma_func1_alias);
3579/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
3580DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
3581 quirk_dma_func1_alias);
3582/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
3583DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
3584 quirk_dma_func1_alias);
3585/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
3586DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
3587 quirk_dma_func1_alias);
3588/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
3589DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
3590 quirk_dma_func1_alias);
3591/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
3592DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
3593 quirk_dma_func1_alias);
Jérôme Carreteroc2e0fb92014-06-03 15:41:56 -04003594DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
3595 quirk_dma_func1_alias);
Alex Williamsoncc346a42014-05-28 14:54:00 -06003596/* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
3597DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
3598 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
3599 quirk_dma_func1_alias);
3600
Alex Williamsonebdb51e2014-05-22 17:08:07 -06003601/*
Alex Williamsond3d2ab42015-01-13 11:26:50 -07003602 * Some devices DMA with the wrong devfn, not just the wrong function.
3603 * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
3604 * the alias is "fixed" and independent of the device devfn.
3605 *
3606 * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
3607 * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
3608 * single device on the secondary bus. In reality, the single exposed
3609 * device at 0e.0 is the Address Translation Unit (ATU) of the controller
3610 * that provides a bridge to the internal bus of the I/O processor. The
3611 * controller supports private devices, which can be hidden from PCI config
3612 * space. In the case of the Adaptec 3405, a private device at 01.0
3613 * appears to be the DMA engine, which therefore needs to become a DMA
3614 * alias for the device.
3615 */
3616static const struct pci_device_id fixed_dma_alias_tbl[] = {
3617 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
3618 PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
3619 .driver_data = PCI_DEVFN(1, 0) },
3620 { 0 }
3621};
3622
3623static void quirk_fixed_dma_alias(struct pci_dev *dev)
3624{
3625 const struct pci_device_id *id;
3626
3627 id = pci_match_id(fixed_dma_alias_tbl, dev);
3628 if (id) {
3629 dev->dma_alias_devfn = id->driver_data;
3630 dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
3631 dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
3632 PCI_SLOT(dev->dma_alias_devfn),
3633 PCI_FUNC(dev->dma_alias_devfn));
3634 }
3635}
3636
3637DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
3638
3639/*
Alex Williamsonebdb51e2014-05-22 17:08:07 -06003640 * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
3641 * using the wrong DMA alias for the device. Some of these devices can be
3642 * used as either forward or reverse bridges, so we need to test whether the
3643 * device is operating in the correct mode. We could probably apply this
3644 * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
3645 * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
3646 * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
3647 */
3648static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
3649{
3650 if (!pci_is_root_bus(pdev->bus) &&
3651 pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3652 !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
3653 pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
3654 pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
3655}
3656/* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
3657DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
3658 quirk_use_pcie_bridge_dma_alias);
3659/* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
3660DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
Alex Williamson98ca50d2014-06-09 12:43:25 -06003661/* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
3662DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
Alex Williamson8ab4abb2014-07-05 15:26:52 -06003663/* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
3664DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
Alex Williamsonebdb51e2014-05-22 17:08:07 -06003665
Alex Williamson15b100d2013-06-27 16:40:00 -06003666/*
Krzysztof =?utf-8?Q?Ha=C5=82asa?=3657ceb2015-06-19 10:00:15 +02003667 * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
3668 * class code. Fix it.
3669 */
3670static void quirk_tw686x_class(struct pci_dev *pdev)
3671{
3672 u32 class = pdev->class;
3673
3674 /* Use "Multimedia controller" class */
3675 pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
3676 dev_info(&pdev->dev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
3677 class, pdev->class);
3678}
3679DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 0,
3680 quirk_tw686x_class);
3681DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 0,
3682 quirk_tw686x_class);
3683DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 0,
3684 quirk_tw686x_class);
3685DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 0,
3686 quirk_tw686x_class);
3687
3688/*
Alex Williamson15b100d2013-06-27 16:40:00 -06003689 * AMD has indicated that the devices below do not support peer-to-peer
3690 * in any system where they are found in the southbridge with an AMD
3691 * IOMMU in the system. Multifunction devices that do not support
3692 * peer-to-peer between functions can claim to support a subset of ACS.
3693 * Such devices effectively enable request redirect (RR) and completion
3694 * redirect (CR) since all transactions are redirected to the upstream
3695 * root complex.
3696 *
3697 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
3698 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
3699 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
3700 *
3701 * 1002:4385 SBx00 SMBus Controller
3702 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
3703 * 1002:4383 SBx00 Azalia (Intel HDA)
3704 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
3705 * 1002:4384 SBx00 PCI to PCI Bridge
3706 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
Marti Raudsepp3587e622014-10-02 08:50:31 -06003707 *
3708 * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
3709 *
3710 * 1022:780f [AMD] FCH PCI Bridge
3711 * 1022:7809 [AMD] FCH USB OHCI Controller
Alex Williamson15b100d2013-06-27 16:40:00 -06003712 */
3713static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
3714{
3715#ifdef CONFIG_ACPI
3716 struct acpi_table_header *header = NULL;
3717 acpi_status status;
3718
3719 /* Targeting multifunction devices on the SB (appears on root bus) */
3720 if (!dev->multifunction || !pci_is_root_bus(dev->bus))
3721 return -ENODEV;
3722
3723 /* The IVRS table describes the AMD IOMMU */
3724 status = acpi_get_table("IVRS", 0, &header);
3725 if (ACPI_FAILURE(status))
3726 return -ENODEV;
3727
3728 /* Filter out flags not applicable to multifunction */
3729 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
3730
3731 return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
3732#else
3733 return -ENODEV;
3734#endif
3735}
3736
Alex Williamsond99321b2014-02-03 14:27:46 -07003737/*
3738 * Many Intel PCH root ports do provide ACS-like features to disable peer
3739 * transactions and validate bus numbers in requests, but do not provide an
3740 * actual PCIe ACS capability. This is the list of device IDs known to fall
3741 * into that category as provided by Intel in Red Hat bugzilla 1037684.
3742 */
3743static const u16 pci_quirk_intel_pch_acs_ids[] = {
3744 /* Ibexpeak PCH */
3745 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
3746 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
3747 /* Cougarpoint PCH */
3748 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
3749 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
3750 /* Pantherpoint PCH */
3751 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
3752 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
3753 /* Lynxpoint-H PCH */
3754 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
3755 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
3756 /* Lynxpoint-LP PCH */
3757 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
3758 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
3759 /* Wildcat PCH */
3760 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
3761 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
Alex Williamson1a30fd02014-03-31 12:21:38 -06003762 /* Patsburg (X79) PCH */
3763 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
Alex Williamson78e88352015-01-22 11:15:43 -07003764 /* Wellsburg (X99) PCH */
3765 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
3766 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
Alex Williamsondca230d2015-05-01 13:20:13 -06003767 /* Lynx Point (9 series) PCH */
3768 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
Alex Williamsond99321b2014-02-03 14:27:46 -07003769};
3770
3771static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
3772{
3773 int i;
3774
3775 /* Filter out a few obvious non-matches first */
3776 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
3777 return false;
3778
3779 for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
3780 if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
3781 return true;
3782
3783 return false;
3784}
3785
3786#define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
3787
3788static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
3789{
3790 u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
3791 INTEL_PCH_ACS_FLAGS : 0;
3792
3793 if (!pci_quirk_intel_pch_acs_match(dev))
3794 return -ENOTTY;
3795
3796 return acs_flags & ~flags ? 0 : 1;
3797}
3798
Alex Williamson100ebb22014-09-26 17:07:59 -06003799static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
Alex Williamson89b51cb2014-09-17 08:59:36 -06003800{
3801 /*
3802 * SV, TB, and UF are not relevant to multifunction endpoints.
3803 *
Alex Williamson100ebb22014-09-26 17:07:59 -06003804 * Multifunction devices are only required to implement RR, CR, and DT
3805 * in their ACS capability if they support peer-to-peer transactions.
3806 * Devices matching this quirk have been verified by the vendor to not
3807 * perform peer-to-peer with other functions, allowing us to mask out
3808 * these bits as if they were unimplemented in the ACS capability.
Alex Williamson89b51cb2014-09-17 08:59:36 -06003809 */
3810 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
3811 PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
3812
3813 return acs_flags ? 0 : 1;
3814}
3815
Alex Williamsonad805752012-06-11 05:27:07 +00003816static const struct pci_dev_acs_enabled {
3817 u16 vendor;
3818 u16 device;
3819 int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
3820} pci_dev_acs_enabled[] = {
Alex Williamson15b100d2013-06-27 16:40:00 -06003821 { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
3822 { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
3823 { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
3824 { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
3825 { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
3826 { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
Marti Raudsepp3587e622014-10-02 08:50:31 -06003827 { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
3828 { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
Alex Williamson100ebb22014-09-26 17:07:59 -06003829 { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
3830 { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
3831 { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
3832 { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
3833 { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
3834 { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
3835 { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
3836 { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
3837 { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
3838 { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
3839 { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
3840 { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
3841 { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
3842 { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
3843 { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
3844 { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
3845 { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
3846 { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
3847 { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
3848 { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
3849 { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
3850 { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
Alex Williamsond7488042015-03-20 12:27:57 -06003851 /* 82580 */
3852 { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
3853 { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
3854 { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
3855 { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
3856 { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
3857 { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
3858 { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
3859 /* 82576 */
3860 { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
3861 { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
3862 { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
3863 { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
3864 { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
3865 { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
3866 { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
3867 { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
3868 /* 82575 */
3869 { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
3870 { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
3871 { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
3872 /* I350 */
3873 { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
3874 { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
3875 { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
3876 { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
3877 /* 82571 (Quads omitted due to non-ACS switch) */
3878 { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
3879 { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
3880 { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
3881 { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
3882 /* Intel PCH root ports */
Alex Williamsond99321b2014-02-03 14:27:46 -07003883 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
Vasundhara Volam6a3763d2015-01-13 01:22:23 -05003884 { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
3885 { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
Alex Williamsonad805752012-06-11 05:27:07 +00003886 { 0 }
3887};
3888
3889int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
3890{
3891 const struct pci_dev_acs_enabled *i;
3892 int ret;
3893
3894 /*
3895 * Allow devices that do not expose standard PCIe ACS capabilities
3896 * or control to indicate their support here. Multi-function express
3897 * devices which do not allow internal peer-to-peer between functions,
3898 * but do not implement PCIe ACS may wish to return true here.
3899 */
3900 for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
3901 if ((i->vendor == dev->vendor ||
3902 i->vendor == (u16)PCI_ANY_ID) &&
3903 (i->device == dev->device ||
3904 i->device == (u16)PCI_ANY_ID)) {
3905 ret = i->acs_enabled(dev, acs_flags);
3906 if (ret >= 0)
3907 return ret;
3908 }
3909 }
3910
3911 return -ENOTTY;
3912}
Alex Williamson2c744242014-02-03 14:27:33 -07003913
Alex Williamsond99321b2014-02-03 14:27:46 -07003914/* Config space offset of Root Complex Base Address register */
3915#define INTEL_LPC_RCBA_REG 0xf0
3916/* 31:14 RCBA address */
3917#define INTEL_LPC_RCBA_MASK 0xffffc000
3918/* RCBA Enable */
3919#define INTEL_LPC_RCBA_ENABLE (1 << 0)
3920
3921/* Backbone Scratch Pad Register */
3922#define INTEL_BSPR_REG 0x1104
3923/* Backbone Peer Non-Posted Disable */
3924#define INTEL_BSPR_REG_BPNPD (1 << 8)
3925/* Backbone Peer Posted Disable */
3926#define INTEL_BSPR_REG_BPPD (1 << 9)
3927
3928/* Upstream Peer Decode Configuration Register */
3929#define INTEL_UPDCR_REG 0x1114
3930/* 5:0 Peer Decode Enable bits */
3931#define INTEL_UPDCR_REG_MASK 0x3f
3932
3933static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
3934{
3935 u32 rcba, bspr, updcr;
3936 void __iomem *rcba_mem;
3937
3938 /*
3939 * Read the RCBA register from the LPC (D31:F0). PCH root ports
3940 * are D28:F* and therefore get probed before LPC, thus we can't
3941 * use pci_get_slot/pci_read_config_dword here.
3942 */
3943 pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
3944 INTEL_LPC_RCBA_REG, &rcba);
3945 if (!(rcba & INTEL_LPC_RCBA_ENABLE))
3946 return -EINVAL;
3947
3948 rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
3949 PAGE_ALIGN(INTEL_UPDCR_REG));
3950 if (!rcba_mem)
3951 return -ENOMEM;
3952
3953 /*
3954 * The BSPR can disallow peer cycles, but it's set by soft strap and
3955 * therefore read-only. If both posted and non-posted peer cycles are
3956 * disallowed, we're ok. If either are allowed, then we need to use
3957 * the UPDCR to disable peer decodes for each port. This provides the
3958 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
3959 */
3960 bspr = readl(rcba_mem + INTEL_BSPR_REG);
3961 bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
3962 if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
3963 updcr = readl(rcba_mem + INTEL_UPDCR_REG);
3964 if (updcr & INTEL_UPDCR_REG_MASK) {
3965 dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
3966 updcr &= ~INTEL_UPDCR_REG_MASK;
3967 writel(updcr, rcba_mem + INTEL_UPDCR_REG);
3968 }
3969 }
3970
3971 iounmap(rcba_mem);
3972 return 0;
3973}
3974
3975/* Miscellaneous Port Configuration register */
3976#define INTEL_MPC_REG 0xd8
3977/* MPC: Invalid Receive Bus Number Check Enable */
3978#define INTEL_MPC_REG_IRBNCE (1 << 26)
3979
3980static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
3981{
3982 u32 mpc;
3983
3984 /*
3985 * When enabled, the IRBNCE bit of the MPC register enables the
3986 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
3987 * ensures that requester IDs fall within the bus number range
3988 * of the bridge. Enable if not already.
3989 */
3990 pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
3991 if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
3992 dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
3993 mpc |= INTEL_MPC_REG_IRBNCE;
3994 pci_write_config_word(dev, INTEL_MPC_REG, mpc);
3995 }
3996}
3997
3998static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
3999{
4000 if (!pci_quirk_intel_pch_acs_match(dev))
4001 return -ENOTTY;
4002
4003 if (pci_quirk_enable_intel_lpc_acs(dev)) {
4004 dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
4005 return 0;
4006 }
4007
4008 pci_quirk_enable_intel_rp_mpc_acs(dev);
4009
4010 dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
4011
4012 dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
4013
4014 return 0;
4015}
4016
Alex Williamson2c744242014-02-03 14:27:33 -07004017static const struct pci_dev_enable_acs {
4018 u16 vendor;
4019 u16 device;
4020 int (*enable_acs)(struct pci_dev *dev);
4021} pci_dev_enable_acs[] = {
Alex Williamsond99321b2014-02-03 14:27:46 -07004022 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
Alex Williamson2c744242014-02-03 14:27:33 -07004023 { 0 }
4024};
4025
4026void pci_dev_specific_enable_acs(struct pci_dev *dev)
4027{
4028 const struct pci_dev_enable_acs *i;
4029 int ret;
4030
4031 for (i = pci_dev_enable_acs; i->enable_acs; i++) {
4032 if ((i->vendor == dev->vendor ||
4033 i->vendor == (u16)PCI_ANY_ID) &&
4034 (i->device == dev->device ||
4035 i->device == (u16)PCI_ANY_ID)) {
4036 ret = i->enable_acs(dev);
4037 if (ret >= 0)
4038 return;
4039 }
4040 }
4041}