Greg Kroah-Hartman | b244131 | 2017-11-01 15:07:57 +0100 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | /* |
Bjorn Helgaas | df62ab5 | 2018-03-09 16:36:33 -0600 | [diff] [blame] | 3 | * This file contains work-arounds for many known PCI hardware bugs. |
| 4 | * Devices present only on certain architectures (host bridges et cetera) |
| 5 | * should be handled in arch-specific code. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | * |
Bjorn Helgaas | df62ab5 | 2018-03-09 16:36:33 -0600 | [diff] [blame] | 7 | * Note: any quirks for hotpluggable devices must _NOT_ be declared __init. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * |
Bjorn Helgaas | df62ab5 | 2018-03-09 16:36:33 -0600 | [diff] [blame] | 9 | * Copyright (c) 1999 Martin Mares <mj@ucw.cz> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 10 | * |
Bjorn Helgaas | df62ab5 | 2018-03-09 16:36:33 -0600 | [diff] [blame] | 11 | * Init/reset quirks for USB host controllers should be in the USB quirks |
| 12 | * file, where their drivers can use them. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | */ |
| 14 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <linux/types.h> |
| 16 | #include <linux/kernel.h> |
Paul Gortmaker | 363c75d | 2011-05-27 09:37:25 -0400 | [diff] [blame] | 17 | #include <linux/export.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <linux/pci.h> |
| 19 | #include <linux/init.h> |
| 20 | #include <linux/delay.h> |
Len Brown | 25be5e6 | 2005-05-27 04:21:50 -0400 | [diff] [blame] | 21 | #include <linux/acpi.h> |
Andreas Petlund | 75e07fc | 2008-11-20 20:42:25 -0800 | [diff] [blame] | 22 | #include <linux/dmi.h> |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 23 | #include <linux/ioport.h> |
Arjan van de Ven | 3209874 | 2012-01-30 20:52:07 -0800 | [diff] [blame] | 24 | #include <linux/sched.h> |
| 25 | #include <linux/ktime.h> |
Douglas Lehr | 9fe373f | 2014-08-21 09:26:52 +1000 | [diff] [blame] | 26 | #include <linux/mm.h> |
Alex Williamson | ffb0863 | 2018-08-09 15:18:33 -0500 | [diff] [blame] | 27 | #include <linux/nvme.h> |
Lukas Wunner | 630b3af | 2017-08-01 14:10:41 +0200 | [diff] [blame] | 28 | #include <linux/platform_data/x86/apple.h> |
Lukas Wunner | 07f4f97 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 29 | #include <linux/pm_runtime.h> |
Doug Meyer | ad281ec | 2018-05-23 13:18:06 -0700 | [diff] [blame] | 30 | #include <linux/switchtec.h> |
Rafael J. Wysocki | 93177a7 | 2010-01-02 22:57:24 +0100 | [diff] [blame] | 31 | #include <asm/dma.h> /* isa_dma_bridge_buggy */ |
Greg KH | bc56b9e | 2005-04-08 14:53:31 +0900 | [diff] [blame] | 32 | #include "pci.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | |
Bjorn Helgaas | 7804735 | 2018-05-02 12:50:55 -0500 | [diff] [blame] | 34 | static ktime_t fixup_debug_start(struct pci_dev *dev, |
| 35 | void (*fn)(struct pci_dev *dev)) |
| 36 | { |
| 37 | if (initcall_debug) |
Sakari Ailus | d75f773 | 2019-03-25 21:32:28 +0200 | [diff] [blame] | 38 | pci_info(dev, "calling %pS @ %i\n", fn, task_pid_nr(current)); |
Bjorn Helgaas | 7804735 | 2018-05-02 12:50:55 -0500 | [diff] [blame] | 39 | |
| 40 | return ktime_get(); |
| 41 | } |
| 42 | |
| 43 | static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime, |
| 44 | void (*fn)(struct pci_dev *dev)) |
| 45 | { |
| 46 | ktime_t delta, rettime; |
| 47 | unsigned long long duration; |
| 48 | |
| 49 | rettime = ktime_get(); |
| 50 | delta = ktime_sub(rettime, calltime); |
| 51 | duration = (unsigned long long) ktime_to_ns(delta) >> 10; |
| 52 | if (initcall_debug || duration > 10000) |
Sakari Ailus | d75f773 | 2019-03-25 21:32:28 +0200 | [diff] [blame] | 53 | pci_info(dev, "%pS took %lld usecs\n", fn, duration); |
Bjorn Helgaas | 7804735 | 2018-05-02 12:50:55 -0500 | [diff] [blame] | 54 | } |
| 55 | |
| 56 | static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, |
| 57 | struct pci_fixup *end) |
| 58 | { |
| 59 | ktime_t calltime; |
| 60 | |
| 61 | for (; f < end; f++) |
| 62 | if ((f->class == (u32) (dev->class >> f->class_shift) || |
| 63 | f->class == (u32) PCI_ANY_ID) && |
| 64 | (f->vendor == dev->vendor || |
| 65 | f->vendor == (u16) PCI_ANY_ID) && |
| 66 | (f->device == dev->device || |
| 67 | f->device == (u16) PCI_ANY_ID)) { |
Ard Biesheuvel | c9d8b55 | 2018-08-21 21:56:18 -0700 | [diff] [blame] | 68 | void (*hook)(struct pci_dev *dev); |
| 69 | #ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS |
| 70 | hook = offset_to_ptr(&f->hook_offset); |
| 71 | #else |
| 72 | hook = f->hook; |
| 73 | #endif |
| 74 | calltime = fixup_debug_start(dev, hook); |
| 75 | hook(dev); |
| 76 | fixup_debug_report(dev, calltime, hook); |
Bjorn Helgaas | 7804735 | 2018-05-02 12:50:55 -0500 | [diff] [blame] | 77 | } |
| 78 | } |
| 79 | |
| 80 | extern struct pci_fixup __start_pci_fixups_early[]; |
| 81 | extern struct pci_fixup __end_pci_fixups_early[]; |
| 82 | extern struct pci_fixup __start_pci_fixups_header[]; |
| 83 | extern struct pci_fixup __end_pci_fixups_header[]; |
| 84 | extern struct pci_fixup __start_pci_fixups_final[]; |
| 85 | extern struct pci_fixup __end_pci_fixups_final[]; |
| 86 | extern struct pci_fixup __start_pci_fixups_enable[]; |
| 87 | extern struct pci_fixup __end_pci_fixups_enable[]; |
| 88 | extern struct pci_fixup __start_pci_fixups_resume[]; |
| 89 | extern struct pci_fixup __end_pci_fixups_resume[]; |
| 90 | extern struct pci_fixup __start_pci_fixups_resume_early[]; |
| 91 | extern struct pci_fixup __end_pci_fixups_resume_early[]; |
| 92 | extern struct pci_fixup __start_pci_fixups_suspend[]; |
| 93 | extern struct pci_fixup __end_pci_fixups_suspend[]; |
| 94 | extern struct pci_fixup __start_pci_fixups_suspend_late[]; |
| 95 | extern struct pci_fixup __end_pci_fixups_suspend_late[]; |
| 96 | |
| 97 | static bool pci_apply_fixup_final_quirks; |
| 98 | |
| 99 | void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev) |
| 100 | { |
| 101 | struct pci_fixup *start, *end; |
| 102 | |
| 103 | switch (pass) { |
| 104 | case pci_fixup_early: |
| 105 | start = __start_pci_fixups_early; |
| 106 | end = __end_pci_fixups_early; |
| 107 | break; |
| 108 | |
| 109 | case pci_fixup_header: |
| 110 | start = __start_pci_fixups_header; |
| 111 | end = __end_pci_fixups_header; |
| 112 | break; |
| 113 | |
| 114 | case pci_fixup_final: |
| 115 | if (!pci_apply_fixup_final_quirks) |
| 116 | return; |
| 117 | start = __start_pci_fixups_final; |
| 118 | end = __end_pci_fixups_final; |
| 119 | break; |
| 120 | |
| 121 | case pci_fixup_enable: |
| 122 | start = __start_pci_fixups_enable; |
| 123 | end = __end_pci_fixups_enable; |
| 124 | break; |
| 125 | |
| 126 | case pci_fixup_resume: |
| 127 | start = __start_pci_fixups_resume; |
| 128 | end = __end_pci_fixups_resume; |
| 129 | break; |
| 130 | |
| 131 | case pci_fixup_resume_early: |
| 132 | start = __start_pci_fixups_resume_early; |
| 133 | end = __end_pci_fixups_resume_early; |
| 134 | break; |
| 135 | |
| 136 | case pci_fixup_suspend: |
| 137 | start = __start_pci_fixups_suspend; |
| 138 | end = __end_pci_fixups_suspend; |
| 139 | break; |
| 140 | |
| 141 | case pci_fixup_suspend_late: |
| 142 | start = __start_pci_fixups_suspend_late; |
| 143 | end = __end_pci_fixups_suspend_late; |
| 144 | break; |
| 145 | |
| 146 | default: |
| 147 | /* stupid compiler warning, you would think with an enum... */ |
| 148 | return; |
| 149 | } |
| 150 | pci_do_fixups(dev, start, end); |
| 151 | } |
| 152 | EXPORT_SYMBOL(pci_fixup_device); |
| 153 | |
| 154 | static int __init pci_apply_final_quirks(void) |
| 155 | { |
| 156 | struct pci_dev *dev = NULL; |
| 157 | u8 cls = 0; |
| 158 | u8 tmp; |
| 159 | |
| 160 | if (pci_cache_line_size) |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 161 | pr_info("PCI: CLS %u bytes\n", pci_cache_line_size << 2); |
Bjorn Helgaas | 7804735 | 2018-05-02 12:50:55 -0500 | [diff] [blame] | 162 | |
| 163 | pci_apply_fixup_final_quirks = true; |
| 164 | for_each_pci_dev(dev) { |
| 165 | pci_fixup_device(pci_fixup_final, dev); |
| 166 | /* |
| 167 | * If arch hasn't set it explicitly yet, use the CLS |
| 168 | * value shared by all PCI devices. If there's a |
| 169 | * mismatch, fall back to the default value. |
| 170 | */ |
| 171 | if (!pci_cache_line_size) { |
| 172 | pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp); |
| 173 | if (!cls) |
| 174 | cls = tmp; |
| 175 | if (!tmp || cls == tmp) |
| 176 | continue; |
| 177 | |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 178 | pci_info(dev, "CLS mismatch (%u != %u), using %u bytes\n", |
| 179 | cls << 2, tmp << 2, |
| 180 | pci_dfl_cache_line_size << 2); |
Bjorn Helgaas | 7804735 | 2018-05-02 12:50:55 -0500 | [diff] [blame] | 181 | pci_cache_line_size = pci_dfl_cache_line_size; |
| 182 | } |
| 183 | } |
| 184 | |
| 185 | if (!pci_cache_line_size) { |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 186 | pr_info("PCI: CLS %u bytes, default %u\n", cls << 2, |
| 187 | pci_dfl_cache_line_size << 2); |
Bjorn Helgaas | 7804735 | 2018-05-02 12:50:55 -0500 | [diff] [blame] | 188 | pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size; |
| 189 | } |
| 190 | |
| 191 | return 0; |
| 192 | } |
| 193 | fs_initcall_sync(pci_apply_final_quirks); |
| 194 | |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 195 | /* |
Jacob Pan | 253d2e5 | 2010-07-16 10:19:22 -0700 | [diff] [blame] | 196 | * Decoding should be disabled for a PCI device during BAR sizing to avoid |
| 197 | * conflict. But doing so may cause problems on host bridge and perhaps other |
| 198 | * key system devices. For devices that need to have mmio decoding always-on, |
| 199 | * we need to set the dev->mmio_always_on bit. |
| 200 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 201 | static void quirk_mmio_always_on(struct pci_dev *dev) |
Jacob Pan | 253d2e5 | 2010-07-16 10:19:22 -0700 | [diff] [blame] | 202 | { |
Yinghai Lu | 52d21b5 | 2012-02-23 23:46:53 -0800 | [diff] [blame] | 203 | dev->mmio_always_on = 1; |
Jacob Pan | 253d2e5 | 2010-07-16 10:19:22 -0700 | [diff] [blame] | 204 | } |
Yinghai Lu | 52d21b5 | 2012-02-23 23:46:53 -0800 | [diff] [blame] | 205 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID, |
| 206 | PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on); |
Jacob Pan | 253d2e5 | 2010-07-16 10:19:22 -0700 | [diff] [blame] | 207 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 208 | /* |
| 209 | * The Mellanox Tavor device gives false positive parity errors. Mark this |
| 210 | * device with a broken_parity_status to allow PCI scanning code to "skip" |
| 211 | * this now blacklisted device. |
Doug Thompson | bd8481e | 2006-05-08 17:06:09 -0700 | [diff] [blame] | 212 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 213 | static void quirk_mellanox_tavor(struct pci_dev *dev) |
Doug Thompson | bd8481e | 2006-05-08 17:06:09 -0700 | [diff] [blame] | 214 | { |
| 215 | dev->broken_parity_status = 1; /* This device gives false positives */ |
| 216 | } |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 217 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor); |
| 218 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor); |
Doug Thompson | bd8481e | 2006-05-08 17:06:09 -0700 | [diff] [blame] | 219 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 220 | /* |
| 221 | * Deal with broken BIOSes that neglect to enable passive release, |
| 222 | * which can cause problems in combination with the 82441FX/PPro MTRRs |
| 223 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 224 | static void quirk_passive_release(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 225 | { |
| 226 | struct pci_dev *d = NULL; |
| 227 | unsigned char dlc; |
| 228 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 229 | /* |
| 230 | * We have to make sure a particular bit is set in the PIIX3 |
| 231 | * ISA bridge, so we have to go out and find it. |
| 232 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) { |
| 234 | pci_read_config_byte(d, 0x82, &dlc); |
| 235 | if (!(dlc & 1<<1)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 236 | pci_info(d, "PIIX3: Enabling Passive Release\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 237 | dlc |= 1<<1; |
| 238 | pci_write_config_byte(d, 0x82, dlc); |
| 239 | } |
| 240 | } |
| 241 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 242 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release); |
| 243 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 244 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 245 | /* |
| 246 | * The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a |
| 247 | * workaround but VIA don't answer queries. If you happen to have good |
| 248 | * contacts at VIA ask them for me please -- Alan |
| 249 | * |
| 250 | * This appears to be BIOS not version dependent. So presumably there is a |
| 251 | * chipset level fix. |
| 252 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 253 | static void quirk_isa_dma_hangs(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 254 | { |
| 255 | if (!isa_dma_bridge_buggy) { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 256 | isa_dma_bridge_buggy = 1; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 257 | pci_info(dev, "Activating ISA DMA hang workarounds\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 258 | } |
| 259 | } |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 260 | /* |
| 261 | * It's not totally clear which chipsets are the problematic ones. We know |
| 262 | * 82C586 and 82C596 variants are affected. |
| 263 | */ |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 264 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs); |
| 265 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs); |
| 266 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs); |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 267 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs); |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 268 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs); |
| 269 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs); |
| 270 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 271 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 272 | /* |
Len Brown | 4731fdc | 2010-09-24 21:02:27 -0400 | [diff] [blame] | 273 | * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear |
| 274 | * for some HT machines to use C4 w/o hanging. |
| 275 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 276 | static void quirk_tigerpoint_bm_sts(struct pci_dev *dev) |
Len Brown | 4731fdc | 2010-09-24 21:02:27 -0400 | [diff] [blame] | 277 | { |
| 278 | u32 pmbase; |
| 279 | u16 pm1a; |
| 280 | |
| 281 | pci_read_config_dword(dev, 0x40, &pmbase); |
| 282 | pmbase = pmbase & 0xff80; |
| 283 | pm1a = inw(pmbase); |
| 284 | |
| 285 | if (pm1a & 0x10) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 286 | pci_info(dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n"); |
Len Brown | 4731fdc | 2010-09-24 21:02:27 -0400 | [diff] [blame] | 287 | outw(0x10, pmbase); |
| 288 | } |
| 289 | } |
| 290 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts); |
| 291 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 292 | /* Chipsets where PCI->PCI transfers vanish or hang */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 293 | static void quirk_nopcipci(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 295 | if ((pci_pci_problems & PCIPCI_FAIL) == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 296 | pci_info(dev, "Disabling direct PCI/PCI transfers\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 297 | pci_pci_problems |= PCIPCI_FAIL; |
| 298 | } |
| 299 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 300 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci); |
| 301 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci); |
Alan Cox | 236561e | 2006-09-30 23:27:03 -0700 | [diff] [blame] | 302 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 303 | static void quirk_nopciamd(struct pci_dev *dev) |
Alan Cox | 236561e | 2006-09-30 23:27:03 -0700 | [diff] [blame] | 304 | { |
| 305 | u8 rev; |
| 306 | pci_read_config_byte(dev, 0x08, &rev); |
| 307 | if (rev == 0x13) { |
| 308 | /* Erratum 24 */ |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 309 | pci_info(dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n"); |
Alan Cox | 236561e | 2006-09-30 23:27:03 -0700 | [diff] [blame] | 310 | pci_pci_problems |= PCIAGP_FAIL; |
| 311 | } |
| 312 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 313 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 314 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 315 | /* Triton requires workarounds to be used by the drivers */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 316 | static void quirk_triton(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 317 | { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 318 | if ((pci_pci_problems&PCIPCI_TRITON) == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 319 | pci_info(dev, "Limiting direct PCI/PCI transfers\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 320 | pci_pci_problems |= PCIPCI_TRITON; |
| 321 | } |
| 322 | } |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 323 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton); |
| 324 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton); |
| 325 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton); |
| 326 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 327 | |
| 328 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 329 | * VIA Apollo KT133 needs PCI latency patch |
| 330 | * Made according to a Windows driver-based patch by George E. Breese; |
| 331 | * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm |
| 332 | * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for the info on |
| 333 | * which Mr Breese based his work. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 334 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 335 | * Updated based on further information from the site and also on |
| 336 | * information provided by VIA |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 337 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 338 | static void quirk_vialatency(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 339 | { |
| 340 | struct pci_dev *p; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 341 | u8 busarb; |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 342 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 343 | /* |
| 344 | * Ok, we have a potential problem chipset here. Now see if we have |
| 345 | * a buggy southbridge. |
| 346 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 347 | p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL); |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 348 | if (p != NULL) { |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 349 | |
| 350 | /* |
| 351 | * 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; |
| 352 | * thanks Dan Hollis. |
| 353 | * Check for buggy part revisions |
| 354 | */ |
Auke Kok | 2b1afa8 | 2007-10-29 14:55:02 -0700 | [diff] [blame] | 355 | if (p->revision < 0x40 || p->revision > 0x42) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 356 | goto exit; |
| 357 | } else { |
| 358 | p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL); |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 359 | if (p == NULL) /* No problem parts */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 360 | goto exit; |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 361 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 362 | /* Check for buggy part revisions */ |
Auke Kok | 2b1afa8 | 2007-10-29 14:55:02 -0700 | [diff] [blame] | 363 | if (p->revision < 0x10 || p->revision > 0x12) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 364 | goto exit; |
| 365 | } |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 366 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 367 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 368 | * Ok we have the problem. Now set the PCI master grant to occur |
| 369 | * every master grant. The apparent bug is that under high PCI load |
| 370 | * (quite common in Linux of course) you can get data loss when the |
| 371 | * CPU is held off the bus for 3 bus master requests. This happens |
| 372 | * to include the IDE controllers.... |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 373 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 374 | * VIA only apply this fix when an SB Live! is present but under |
| 375 | * both Linux and Windows this isn't enough, and we have seen |
| 376 | * corruption without SB Live! but with things like 3 UDMA IDE |
| 377 | * controllers. So we ignore that bit of the VIA recommendation.. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 378 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 379 | pci_read_config_byte(dev, 0x76, &busarb); |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 380 | |
| 381 | /* |
| 382 | * Set bit 4 and bit 5 of byte 76 to 0x01 |
| 383 | * "Master priority rotation on every PCI master grant" |
| 384 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | busarb &= ~(1<<5); |
| 386 | busarb |= (1<<4); |
| 387 | pci_write_config_byte(dev, 0x76, busarb); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 388 | pci_info(dev, "Applying VIA southbridge workaround\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 389 | exit: |
| 390 | pci_dev_put(p); |
| 391 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 392 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency); |
| 393 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency); |
| 394 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency); |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 395 | /* Must restore this on a resume from RAM */ |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 396 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency); |
| 397 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency); |
| 398 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 399 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 400 | /* VIA Apollo VP3 needs ETBF on BT848/878 */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 401 | static void quirk_viaetbf(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 402 | { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 403 | if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 404 | pci_info(dev, "Limiting direct PCI/PCI transfers\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 405 | pci_pci_problems |= PCIPCI_VIAETBF; |
| 406 | } |
| 407 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 408 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 409 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 410 | static void quirk_vsfx(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 411 | { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 412 | if ((pci_pci_problems&PCIPCI_VSFX) == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 413 | pci_info(dev, "Limiting direct PCI/PCI transfers\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 414 | pci_pci_problems |= PCIPCI_VSFX; |
| 415 | } |
| 416 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 417 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 418 | |
| 419 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 420 | * ALi Magik requires workarounds to be used by the drivers that DMA to AGP |
| 421 | * space. Latency must be set to 0xA and Triton workaround applied too. |
| 422 | * [Info kindly provided by ALi] |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 423 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 424 | static void quirk_alimagik(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 425 | { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 426 | if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 427 | pci_info(dev, "Limiting direct PCI/PCI transfers\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 428 | pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON; |
| 429 | } |
| 430 | } |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 431 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik); |
| 432 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 433 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 434 | /* Natoma has some interesting boundary conditions with Zoran stuff at least */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 435 | static void quirk_natoma(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 436 | { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 437 | if ((pci_pci_problems&PCIPCI_NATOMA) == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 438 | pci_info(dev, "Limiting direct PCI/PCI transfers\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 439 | pci_pci_problems |= PCIPCI_NATOMA; |
| 440 | } |
| 441 | } |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 442 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma); |
| 443 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma); |
| 444 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma); |
| 445 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma); |
| 446 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma); |
| 447 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 448 | |
| 449 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 450 | * This chip can cause PCI parity errors if config register 0xA0 is read |
| 451 | * while DMAs are occurring. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 452 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 453 | static void quirk_citrine(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 454 | { |
| 455 | dev->cfg_size = 0xA0; |
| 456 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 457 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 458 | |
Jason S. McMullan | 9f33a2a | 2015-09-30 15:35:07 +0900 | [diff] [blame] | 459 | /* |
| 460 | * This chip can cause bus lockups if config addresses above 0x600 |
| 461 | * are read or written. |
| 462 | */ |
| 463 | static void quirk_nfp6000(struct pci_dev *dev) |
| 464 | { |
| 465 | dev->cfg_size = 0x600; |
| 466 | } |
Simon Horman | c2e771b | 2015-12-11 11:30:12 +0900 | [diff] [blame] | 467 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000); |
Jason S. McMullan | 9f33a2a | 2015-09-30 15:35:07 +0900 | [diff] [blame] | 468 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000); |
Jakub Kicinski | 2538fb8 | 2018-08-14 16:48:50 -0700 | [diff] [blame] | 469 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP5000, quirk_nfp6000); |
Jason S. McMullan | 9f33a2a | 2015-09-30 15:35:07 +0900 | [diff] [blame] | 470 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000); |
| 471 | |
Douglas Lehr | 9fe373f | 2014-08-21 09:26:52 +1000 | [diff] [blame] | 472 | /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */ |
| 473 | static void quirk_extend_bar_to_page(struct pci_dev *dev) |
| 474 | { |
| 475 | int i; |
| 476 | |
Bjorn Helgaas | 2f686f1 | 2017-05-19 14:40:50 -0500 | [diff] [blame] | 477 | for (i = 0; i <= PCI_STD_RESOURCE_END; i++) { |
Douglas Lehr | 9fe373f | 2014-08-21 09:26:52 +1000 | [diff] [blame] | 478 | struct resource *r = &dev->resource[i]; |
| 479 | |
| 480 | if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) { |
| 481 | r->end = PAGE_SIZE - 1; |
| 482 | r->start = 0; |
| 483 | r->flags |= IORESOURCE_UNSET; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 484 | pci_info(dev, "expanded BAR %d to page size: %pR\n", |
Douglas Lehr | 9fe373f | 2014-08-21 09:26:52 +1000 | [diff] [blame] | 485 | i, r); |
| 486 | } |
| 487 | } |
| 488 | } |
| 489 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page); |
| 490 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 491 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 492 | * S3 868 and 968 chips report region size equal to 32M, but they decode 64M. |
| 493 | * If it's needed, re-allocate the region. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 494 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 495 | static void quirk_s3_64M(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 496 | { |
| 497 | struct resource *r = &dev->resource[0]; |
| 498 | |
| 499 | if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) { |
Bjorn Helgaas | bd064f0 | 2014-02-26 11:25:58 -0700 | [diff] [blame] | 500 | r->flags |= IORESOURCE_UNSET; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 501 | r->start = 0; |
| 502 | r->end = 0x3ffffff; |
| 503 | } |
| 504 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 505 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M); |
| 506 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 507 | |
Myron Stowe | 06cf35f | 2015-02-03 16:01:24 -0700 | [diff] [blame] | 508 | static void quirk_io(struct pci_dev *dev, int pos, unsigned size, |
| 509 | const char *name) |
| 510 | { |
| 511 | u32 region; |
| 512 | struct pci_bus_region bus_region; |
| 513 | struct resource *res = dev->resource + pos; |
| 514 | |
| 515 | pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), ®ion); |
| 516 | |
| 517 | if (!region) |
| 518 | return; |
| 519 | |
| 520 | res->name = pci_name(dev); |
| 521 | res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK; |
| 522 | res->flags |= |
| 523 | (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN); |
| 524 | region &= ~(size - 1); |
| 525 | |
| 526 | /* Convert from PCI bus to resource space */ |
| 527 | bus_region.start = region; |
| 528 | bus_region.end = region + size - 1; |
| 529 | pcibios_bus_to_resource(dev->bus, res, &bus_region); |
| 530 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 531 | pci_info(dev, FW_BUG "%s quirk: reg 0x%x: %pR\n", |
Myron Stowe | 06cf35f | 2015-02-03 16:01:24 -0700 | [diff] [blame] | 532 | name, PCI_BASE_ADDRESS_0 + (pos << 2), res); |
| 533 | } |
| 534 | |
Andres Salomon | 73d2eaa | 2010-02-05 01:42:43 -0500 | [diff] [blame] | 535 | /* |
| 536 | * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS |
| 537 | * ver. 1.33 20070103) don't set the correct ISA PCI region header info. |
| 538 | * BAR0 should be 8 bytes; instead, it may be set to something like 8k |
| 539 | * (which conflicts w/ BAR1's memory range). |
Myron Stowe | 06cf35f | 2015-02-03 16:01:24 -0700 | [diff] [blame] | 540 | * |
| 541 | * CS553x's ISA PCI BARs may also be read-only (ref: |
| 542 | * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward). |
Andres Salomon | 73d2eaa | 2010-02-05 01:42:43 -0500 | [diff] [blame] | 543 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 544 | static void quirk_cs5536_vsa(struct pci_dev *dev) |
Andres Salomon | 73d2eaa | 2010-02-05 01:42:43 -0500 | [diff] [blame] | 545 | { |
Myron Stowe | 06cf35f | 2015-02-03 16:01:24 -0700 | [diff] [blame] | 546 | static char *name = "CS5536 ISA bridge"; |
| 547 | |
Andres Salomon | 73d2eaa | 2010-02-05 01:42:43 -0500 | [diff] [blame] | 548 | if (pci_resource_len(dev, 0) != 8) { |
Myron Stowe | 06cf35f | 2015-02-03 16:01:24 -0700 | [diff] [blame] | 549 | quirk_io(dev, 0, 8, name); /* SMB */ |
| 550 | quirk_io(dev, 1, 256, name); /* GPIO */ |
| 551 | quirk_io(dev, 2, 64, name); /* MFGPT */ |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 552 | pci_info(dev, "%s bug detected (incorrect header); workaround applied\n", |
Myron Stowe | 06cf35f | 2015-02-03 16:01:24 -0700 | [diff] [blame] | 553 | name); |
Andres Salomon | 73d2eaa | 2010-02-05 01:42:43 -0500 | [diff] [blame] | 554 | } |
| 555 | } |
| 556 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa); |
| 557 | |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 558 | static void quirk_io_region(struct pci_dev *dev, int port, |
| 559 | unsigned size, int nr, const char *name) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 560 | { |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 561 | u16 region; |
| 562 | struct pci_bus_region bus_region; |
| 563 | struct resource *res = dev->resource + nr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 564 | |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 565 | pci_read_config_word(dev, port, ®ion); |
| 566 | region &= ~(size - 1); |
David S. Miller | 085ae41 | 2005-08-08 13:19:08 -0700 | [diff] [blame] | 567 | |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 568 | if (!region) |
| 569 | return; |
David S. Miller | 085ae41 | 2005-08-08 13:19:08 -0700 | [diff] [blame] | 570 | |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 571 | res->name = pci_name(dev); |
| 572 | res->flags = IORESOURCE_IO; |
| 573 | |
| 574 | /* Convert from PCI bus to resource space */ |
| 575 | bus_region.start = region; |
| 576 | bus_region.end = region + size - 1; |
Yinghai Lu | fc27985 | 2013-12-09 22:54:40 -0800 | [diff] [blame] | 577 | pcibios_bus_to_resource(dev->bus, res, &bus_region); |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 578 | |
| 579 | if (!pci_claim_resource(dev, nr)) |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 580 | pci_info(dev, "quirk: %pR claimed by %s\n", res, name); |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 581 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 582 | |
| 583 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 584 | * ATI Northbridge setups MCE the processor if you even read somewhere |
| 585 | * between 0x3b0->0x3bb or read 0x3d3 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 586 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 587 | static void quirk_ati_exploding_mce(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 588 | { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 589 | pci_info(dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 590 | /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */ |
| 591 | request_region(0x3b0, 0x0C, "RadeonIGP"); |
| 592 | request_region(0x3d3, 0x01, "RadeonIGP"); |
| 593 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 594 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 595 | |
| 596 | /* |
Huang Rui | be6646b | 2014-10-31 11:11:16 +0800 | [diff] [blame] | 597 | * In the AMD NL platform, this device ([1022:7912]) has a class code of |
| 598 | * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will |
| 599 | * claim it. |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 600 | * |
Huang Rui | be6646b | 2014-10-31 11:11:16 +0800 | [diff] [blame] | 601 | * But the dwc3 driver is a more specific driver for this device, and we'd |
| 602 | * prefer to use it instead of xhci. To prevent xhci from claiming the |
| 603 | * device, change the class code to 0x0c03fe, which the PCI r3.0 spec |
| 604 | * defines as "USB device (not host controller)". The dwc3 driver can then |
| 605 | * claim it based on its Vendor and Device ID. |
| 606 | */ |
| 607 | static void quirk_amd_nl_class(struct pci_dev *pdev) |
| 608 | { |
Bjorn Helgaas | cd76d10 | 2015-06-19 15:28:31 -0500 | [diff] [blame] | 609 | u32 class = pdev->class; |
| 610 | |
| 611 | /* Use "USB Device (not host controller)" class */ |
Heikki Krogerus | 7b78f48 | 2016-03-15 14:06:00 +0200 | [diff] [blame] | 612 | pdev->class = PCI_CLASS_SERIAL_USB_DEVICE; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 613 | pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n", |
Bjorn Helgaas | cd76d10 | 2015-06-19 15:28:31 -0500 | [diff] [blame] | 614 | class, pdev->class); |
Huang Rui | be6646b | 2014-10-31 11:11:16 +0800 | [diff] [blame] | 615 | } |
| 616 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB, |
| 617 | quirk_amd_nl_class); |
| 618 | |
| 619 | /* |
Thinh Nguyen | 03e6742 | 2018-12-10 14:08:01 -0800 | [diff] [blame] | 620 | * Synopsys USB 3.x host HAPS platform has a class code of |
| 621 | * PCI_CLASS_SERIAL_USB_XHCI, and xhci driver can claim it. However, these |
| 622 | * devices should use dwc3-haps driver. Change these devices' class code to |
| 623 | * PCI_CLASS_SERIAL_USB_DEVICE to prevent the xhci-pci driver from claiming |
| 624 | * them. |
| 625 | */ |
| 626 | static void quirk_synopsys_haps(struct pci_dev *pdev) |
| 627 | { |
| 628 | u32 class = pdev->class; |
| 629 | |
| 630 | switch (pdev->device) { |
| 631 | case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3: |
| 632 | case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3_AXI: |
| 633 | case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB31: |
| 634 | pdev->class = PCI_CLASS_SERIAL_USB_DEVICE; |
| 635 | pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n", |
| 636 | class, pdev->class); |
| 637 | break; |
| 638 | } |
| 639 | } |
Thinh Nguyen | f57a98e | 2019-02-06 17:17:27 -0600 | [diff] [blame] | 640 | DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_SYNOPSYS, PCI_ANY_ID, |
| 641 | PCI_CLASS_SERIAL_USB_XHCI, 0, |
| 642 | quirk_synopsys_haps); |
Thinh Nguyen | 03e6742 | 2018-12-10 14:08:01 -0800 | [diff] [blame] | 643 | |
| 644 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 645 | * Let's make the southbridge information explicit instead of having to |
| 646 | * worry about people probing the ACPI areas, for example.. (Yes, it |
| 647 | * happens, and if you read the wrong ACPI register it will put the machine |
| 648 | * to sleep with no way of waking it up again. Bummer). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 649 | * |
| 650 | * ALI M7101: Two IO regions pointed to by words at |
| 651 | * 0xE0 (64 bytes of ACPI registers) |
| 652 | * 0xE2 (32 bytes of SMB registers) |
| 653 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 654 | static void quirk_ali7101_acpi(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 655 | { |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 656 | quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI"); |
| 657 | quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 658 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 659 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 660 | |
Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 661 | static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable) |
| 662 | { |
| 663 | u32 devres; |
| 664 | u32 mask, size, base; |
| 665 | |
| 666 | pci_read_config_dword(dev, port, &devres); |
| 667 | if ((devres & enable) != enable) |
| 668 | return; |
| 669 | mask = (devres >> 16) & 15; |
| 670 | base = devres & 0xffff; |
| 671 | size = 16; |
| 672 | for (;;) { |
| 673 | unsigned bit = size >> 1; |
| 674 | if ((bit & mask) == bit) |
| 675 | break; |
| 676 | size = bit; |
| 677 | } |
| 678 | /* |
| 679 | * For now we only print it out. Eventually we'll want to |
| 680 | * reserve it (at least if it's in the 0x1000+ range), but |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 681 | * let's get enough confirmation reports first. |
Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 682 | */ |
| 683 | base &= -size; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 684 | pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1); |
Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 685 | } |
| 686 | |
| 687 | static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable) |
| 688 | { |
| 689 | u32 devres; |
| 690 | u32 mask, size, base; |
| 691 | |
| 692 | pci_read_config_dword(dev, port, &devres); |
| 693 | if ((devres & enable) != enable) |
| 694 | return; |
| 695 | base = devres & 0xffff0000; |
| 696 | mask = (devres & 0x3f) << 16; |
| 697 | size = 128 << 16; |
| 698 | for (;;) { |
| 699 | unsigned bit = size >> 1; |
| 700 | if ((bit & mask) == bit) |
| 701 | break; |
| 702 | size = bit; |
| 703 | } |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 704 | |
Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 705 | /* |
| 706 | * For now we only print it out. Eventually we'll want to |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 707 | * reserve it, but let's get enough confirmation reports first. |
Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 708 | */ |
| 709 | base &= -size; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 710 | pci_info(dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1); |
Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 711 | } |
| 712 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 713 | /* |
| 714 | * PIIX4 ACPI: Two IO regions pointed to by longwords at |
| 715 | * 0x40 (64 bytes of ACPI registers) |
Linus Torvalds | 08db2a7 | 2005-10-30 14:40:07 -0800 | [diff] [blame] | 716 | * 0x90 (16 bytes of SMB registers) |
Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 717 | * and a few strange programmable PIIX4 device resources. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 718 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 719 | static void quirk_piix4_acpi(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 720 | { |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 721 | u32 res_a; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 722 | |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 723 | quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI"); |
| 724 | quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB"); |
Linus Torvalds | 6693e74 | 2005-10-25 20:40:09 -0700 | [diff] [blame] | 725 | |
| 726 | /* Device resource A has enables for some of the other ones */ |
| 727 | pci_read_config_dword(dev, 0x5c, &res_a); |
| 728 | |
| 729 | piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21); |
| 730 | piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21); |
| 731 | |
| 732 | /* Device resource D is just bitfields for static resources */ |
| 733 | |
| 734 | /* Device 12 enabled? */ |
| 735 | if (res_a & (1 << 29)) { |
| 736 | piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20); |
| 737 | piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7); |
| 738 | } |
| 739 | /* Device 13 enabled? */ |
| 740 | if (res_a & (1 << 30)) { |
| 741 | piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20); |
| 742 | piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7); |
| 743 | } |
| 744 | piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20); |
| 745 | piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 746 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 747 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi); |
| 748 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 749 | |
Jiri Slaby | cdb9755 | 2011-02-28 10:45:09 +0100 | [diff] [blame] | 750 | #define ICH_PMBASE 0x40 |
| 751 | #define ICH_ACPI_CNTL 0x44 |
| 752 | #define ICH4_ACPI_EN 0x10 |
| 753 | #define ICH6_ACPI_EN 0x80 |
| 754 | #define ICH4_GPIOBASE 0x58 |
| 755 | #define ICH4_GPIO_CNTL 0x5c |
| 756 | #define ICH4_GPIO_EN 0x10 |
| 757 | #define ICH6_GPIOBASE 0x48 |
| 758 | #define ICH6_GPIO_CNTL 0x4c |
| 759 | #define ICH6_GPIO_EN 0x10 |
| 760 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 761 | /* |
| 762 | * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at |
| 763 | * 0x40 (128 bytes of ACPI, GPIO & TCO registers) |
| 764 | * 0x58 (64 bytes of GPIO I/O space) |
| 765 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 766 | static void quirk_ich4_lpc_acpi(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 767 | { |
Jiri Slaby | cdb9755 | 2011-02-28 10:45:09 +0100 | [diff] [blame] | 768 | u8 enable; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 769 | |
Jiri Slaby | 87e3dc3 | 2011-02-28 10:45:10 +0100 | [diff] [blame] | 770 | /* |
| 771 | * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict |
| 772 | * with low legacy (and fixed) ports. We don't know the decoding |
| 773 | * priority and can't tell whether the legacy device or the one created |
| 774 | * here is really at that address. This happens on boards with broken |
| 775 | * BIOSes. |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 776 | */ |
Jiri Slaby | cdb9755 | 2011-02-28 10:45:09 +0100 | [diff] [blame] | 777 | pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable); |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 778 | if (enable & ICH4_ACPI_EN) |
| 779 | quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES, |
| 780 | "ICH4 ACPI/GPIO/TCO"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 781 | |
Jiri Slaby | cdb9755 | 2011-02-28 10:45:09 +0100 | [diff] [blame] | 782 | pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable); |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 783 | if (enable & ICH4_GPIO_EN) |
| 784 | quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1, |
| 785 | "ICH4 GPIO"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 786 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 787 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi); |
| 788 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi); |
| 789 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi); |
| 790 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi); |
| 791 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi); |
| 792 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi); |
| 793 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi); |
| 794 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi); |
| 795 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi); |
| 796 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 797 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 798 | static void ich6_lpc_acpi_gpio(struct pci_dev *dev) |
R.Marek@sh.cvut.cz | 2cea752 | 2005-09-27 21:54:51 +0000 | [diff] [blame] | 799 | { |
Jiri Slaby | cdb9755 | 2011-02-28 10:45:09 +0100 | [diff] [blame] | 800 | u8 enable; |
R.Marek@sh.cvut.cz | 2cea752 | 2005-09-27 21:54:51 +0000 | [diff] [blame] | 801 | |
Jiri Slaby | cdb9755 | 2011-02-28 10:45:09 +0100 | [diff] [blame] | 802 | pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable); |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 803 | if (enable & ICH6_ACPI_EN) |
| 804 | quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES, |
| 805 | "ICH6 ACPI/GPIO/TCO"); |
R.Marek@sh.cvut.cz | 2cea752 | 2005-09-27 21:54:51 +0000 | [diff] [blame] | 806 | |
Jiri Slaby | cdb9755 | 2011-02-28 10:45:09 +0100 | [diff] [blame] | 807 | pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable); |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 808 | if (enable & ICH6_GPIO_EN) |
| 809 | quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1, |
| 810 | "ICH6 GPIO"); |
R.Marek@sh.cvut.cz | 2cea752 | 2005-09-27 21:54:51 +0000 | [diff] [blame] | 811 | } |
Linus Torvalds | 894886e | 2008-12-06 10:10:10 -0800 | [diff] [blame] | 812 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 813 | static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, |
| 814 | const char *name, int dynsize) |
Linus Torvalds | 894886e | 2008-12-06 10:10:10 -0800 | [diff] [blame] | 815 | { |
| 816 | u32 val; |
| 817 | u32 size, base; |
| 818 | |
| 819 | pci_read_config_dword(dev, reg, &val); |
| 820 | |
| 821 | /* Enabled? */ |
| 822 | if (!(val & 1)) |
| 823 | return; |
| 824 | base = val & 0xfffc; |
| 825 | if (dynsize) { |
| 826 | /* |
| 827 | * This is not correct. It is 16, 32 or 64 bytes depending on |
| 828 | * register D31:F0:ADh bits 5:4. |
| 829 | * |
| 830 | * But this gets us at least _part_ of it. |
| 831 | */ |
| 832 | size = 16; |
| 833 | } else { |
| 834 | size = 128; |
| 835 | } |
| 836 | base &= ~(size-1); |
| 837 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 838 | /* |
| 839 | * Just print it out for now. We should reserve it after more |
| 840 | * debugging. |
| 841 | */ |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 842 | pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base+size-1); |
Linus Torvalds | 894886e | 2008-12-06 10:10:10 -0800 | [diff] [blame] | 843 | } |
| 844 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 845 | static void quirk_ich6_lpc(struct pci_dev *dev) |
Linus Torvalds | 894886e | 2008-12-06 10:10:10 -0800 | [diff] [blame] | 846 | { |
| 847 | /* Shared ACPI/GPIO decode with all ICH6+ */ |
| 848 | ich6_lpc_acpi_gpio(dev); |
| 849 | |
| 850 | /* ICH6-specific generic IO decode */ |
| 851 | ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0); |
| 852 | ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1); |
| 853 | } |
| 854 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc); |
| 855 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc); |
| 856 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 857 | static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, |
| 858 | const char *name) |
Linus Torvalds | 894886e | 2008-12-06 10:10:10 -0800 | [diff] [blame] | 859 | { |
| 860 | u32 val; |
| 861 | u32 mask, base; |
| 862 | |
| 863 | pci_read_config_dword(dev, reg, &val); |
| 864 | |
| 865 | /* Enabled? */ |
| 866 | if (!(val & 1)) |
| 867 | return; |
| 868 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 869 | /* IO base in bits 15:2, mask in bits 23:18, both are dword-based */ |
Linus Torvalds | 894886e | 2008-12-06 10:10:10 -0800 | [diff] [blame] | 870 | base = val & 0xfffc; |
| 871 | mask = (val >> 16) & 0xfc; |
| 872 | mask |= 3; |
| 873 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 874 | /* |
| 875 | * Just print it out for now. We should reserve it after more |
| 876 | * debugging. |
| 877 | */ |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 878 | pci_info(dev, "%s PIO at %04x (mask %04x)\n", name, base, mask); |
Linus Torvalds | 894886e | 2008-12-06 10:10:10 -0800 | [diff] [blame] | 879 | } |
| 880 | |
| 881 | /* ICH7-10 has the same common LPC generic IO decode registers */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 882 | static void quirk_ich7_lpc(struct pci_dev *dev) |
Linus Torvalds | 894886e | 2008-12-06 10:10:10 -0800 | [diff] [blame] | 883 | { |
Jean Delvare | 5d9c0a7 | 2011-04-15 10:03:53 +0200 | [diff] [blame] | 884 | /* We share the common ACPI/GPIO decode with ICH6 */ |
Linus Torvalds | 894886e | 2008-12-06 10:10:10 -0800 | [diff] [blame] | 885 | ich6_lpc_acpi_gpio(dev); |
| 886 | |
| 887 | /* And have 4 ICH7+ generic decodes */ |
| 888 | ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1"); |
| 889 | ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2"); |
| 890 | ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3"); |
| 891 | ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4"); |
| 892 | } |
| 893 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc); |
| 894 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc); |
| 895 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc); |
| 896 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc); |
| 897 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc); |
| 898 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc); |
| 899 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc); |
| 900 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc); |
| 901 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc); |
| 902 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc); |
| 903 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc); |
| 904 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc); |
| 905 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc); |
R.Marek@sh.cvut.cz | 2cea752 | 2005-09-27 21:54:51 +0000 | [diff] [blame] | 906 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 907 | /* |
| 908 | * VIA ACPI: One IO region pointed to by longword at |
| 909 | * 0x48 or 0x20 (256 bytes of ACPI registers) |
| 910 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 911 | static void quirk_vt82c586_acpi(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 912 | { |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 913 | if (dev->revision & 0x10) |
| 914 | quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES, |
| 915 | "vt82c586 ACPI"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 916 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 917 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 918 | |
| 919 | /* |
| 920 | * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at |
| 921 | * 0x48 (256 bytes of ACPI registers) |
| 922 | * 0x70 (128 bytes of hardware monitoring register) |
| 923 | * 0x90 (16 bytes of SMB registers) |
| 924 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 925 | static void quirk_vt82c686_acpi(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 926 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 927 | quirk_vt82c586_acpi(dev); |
| 928 | |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 929 | quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1, |
| 930 | "vt82c686 HW-mon"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 931 | |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 932 | quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 933 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 934 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 935 | |
Ivan Kokshaysky | 6d85f29 | 2005-08-08 12:55:54 +0400 | [diff] [blame] | 936 | /* |
| 937 | * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at |
| 938 | * 0x88 (128 bytes of power management registers) |
| 939 | * 0xd0 (16 bytes of SMB registers) |
| 940 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 941 | static void quirk_vt8235_acpi(struct pci_dev *dev) |
Ivan Kokshaysky | 6d85f29 | 2005-08-08 12:55:54 +0400 | [diff] [blame] | 942 | { |
Yinghai Lu | 65195c7 | 2013-04-12 12:44:15 +0000 | [diff] [blame] | 943 | quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM"); |
| 944 | quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB"); |
Ivan Kokshaysky | 6d85f29 | 2005-08-08 12:55:54 +0400 | [diff] [blame] | 945 | } |
| 946 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi); |
| 947 | |
Gabe Black | 1f56f4a | 2009-10-06 09:19:45 -0500 | [diff] [blame] | 948 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 949 | * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast |
| 950 | * back-to-back: Disable fast back-to-back on the secondary bus segment |
Gabe Black | 1f56f4a | 2009-10-06 09:19:45 -0500 | [diff] [blame] | 951 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 952 | static void quirk_xio2000a(struct pci_dev *dev) |
Gabe Black | 1f56f4a | 2009-10-06 09:19:45 -0500 | [diff] [blame] | 953 | { |
| 954 | struct pci_dev *pdev; |
| 955 | u16 command; |
| 956 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 957 | pci_warn(dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n"); |
Gabe Black | 1f56f4a | 2009-10-06 09:19:45 -0500 | [diff] [blame] | 958 | list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) { |
| 959 | pci_read_config_word(pdev, PCI_COMMAND, &command); |
| 960 | if (command & PCI_COMMAND_FAST_BACK) |
| 961 | pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK); |
| 962 | } |
| 963 | } |
| 964 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A, |
| 965 | quirk_xio2000a); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 966 | |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 967 | #ifdef CONFIG_X86_IO_APIC |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 968 | |
| 969 | #include <asm/io_apic.h> |
| 970 | |
| 971 | /* |
| 972 | * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip |
| 973 | * devices to the external APIC. |
| 974 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 975 | * TODO: When we have device-specific interrupt routers, this code will go |
| 976 | * away from quirks. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 977 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 978 | static void quirk_via_ioapic(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 979 | { |
| 980 | u8 tmp; |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 981 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 982 | if (nr_ioapics < 1) |
| 983 | tmp = 0; /* nothing routed to external APIC */ |
| 984 | else |
| 985 | tmp = 0x1f; /* all known bits (4-0) routed to external APIC */ |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 986 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 987 | pci_info(dev, "%sbling VIA external APIC routing\n", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 988 | tmp == 0 ? "Disa" : "Ena"); |
| 989 | |
| 990 | /* Offset 0x58: External APIC IRQ output control */ |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 991 | pci_write_config_byte(dev, 0x58, tmp); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 992 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 993 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 994 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 995 | |
| 996 | /* |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 997 | * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit. |
Karsten Wiese | a174091 | 2005-09-03 15:56:33 -0700 | [diff] [blame] | 998 | * This leads to doubled level interrupt rates. |
| 999 | * Set this bit to get rid of cycle wastage. |
| 1000 | * Otherwise uncritical. |
| 1001 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1002 | static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev) |
Karsten Wiese | a174091 | 2005-09-03 15:56:33 -0700 | [diff] [blame] | 1003 | { |
| 1004 | u8 misc_control2; |
| 1005 | #define BYPASS_APIC_DEASSERT 8 |
| 1006 | |
| 1007 | pci_read_config_byte(dev, 0x5B, &misc_control2); |
| 1008 | if (!(misc_control2 & BYPASS_APIC_DEASSERT)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1009 | pci_info(dev, "Bypassing VIA 8237 APIC De-Assert Message\n"); |
Karsten Wiese | a174091 | 2005-09-03 15:56:33 -0700 | [diff] [blame] | 1010 | pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT); |
| 1011 | } |
| 1012 | } |
| 1013 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1014 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert); |
Karsten Wiese | a174091 | 2005-09-03 15:56:33 -0700 | [diff] [blame] | 1015 | |
| 1016 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1017 | * The AMD IO-APIC can hang the box when an APIC IRQ is masked. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1018 | * We check all revs >= B0 (yet not in the pre production!) as the bug |
| 1019 | * is currently marked NoFix |
| 1020 | * |
| 1021 | * We have multiple reports of hangs with this chipset that went away with |
Alan Cox | 236561e | 2006-09-30 23:27:03 -0700 | [diff] [blame] | 1022 | * noapic specified. For the moment we assume it's the erratum. We may be wrong |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1023 | * of course. However the advice is demonstrably good even if so. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1024 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1025 | static void quirk_amd_ioapic(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1026 | { |
Auke Kok | 44c1013 | 2007-06-08 15:46:36 -0700 | [diff] [blame] | 1027 | if (dev->revision >= 0x02) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1028 | pci_warn(dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n"); |
| 1029 | pci_warn(dev, " : booting with the \"noapic\" option\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1030 | } |
| 1031 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1032 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1033 | #endif /* CONFIG_X86_IO_APIC */ |
| 1034 | |
Herbert Xu | 0bec905 | 2016-09-05 17:12:57 +0800 | [diff] [blame] | 1035 | #if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS) |
Ananth Jasty | 21b5b8e | 2016-08-23 16:27:14 -0700 | [diff] [blame] | 1036 | |
| 1037 | static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev) |
| 1038 | { |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1039 | /* Fix for improper SR-IOV configuration on Cavium cn88xx RNM device */ |
Ananth Jasty | 21b5b8e | 2016-08-23 16:27:14 -0700 | [diff] [blame] | 1040 | if (dev->subsystem_device == 0xa118) |
| 1041 | dev->sriov->link = dev->devfn; |
| 1042 | } |
| 1043 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link); |
| 1044 | #endif |
| 1045 | |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 1046 | /* |
| 1047 | * Some settings of MMRBC can lead to data corruption so block changes. |
| 1048 | * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide |
| 1049 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1050 | static void quirk_amd_8131_mmrbc(struct pci_dev *dev) |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 1051 | { |
Auke Kok | aa288d4 | 2007-08-27 16:17:47 -0700 | [diff] [blame] | 1052 | if (dev->subordinate && dev->revision <= 0x12) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1053 | pci_info(dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 1054 | dev->revision); |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 1055 | dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC; |
| 1056 | } |
| 1057 | } |
| 1058 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1059 | |
| 1060 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1061 | * FIXME: it is questionable that quirk_via_acpi() is needed. It shows up |
| 1062 | * as an ISA bridge, and does not support the PCI_INTERRUPT_LINE register |
| 1063 | * at all. Therefore it seems like setting the pci_dev's IRQ to the value |
| 1064 | * of the ACPI SCI interrupt is only done for convenience. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1065 | * -jgarzik |
| 1066 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1067 | static void quirk_via_acpi(struct pci_dev *d) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1068 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1069 | u8 irq; |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1070 | |
| 1071 | /* VIA ACPI device: SCI IRQ line in PCI config byte 0x42 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1072 | pci_read_config_byte(d, 0x42, &irq); |
| 1073 | irq &= 0xf; |
| 1074 | if (irq && (irq != 2)) |
| 1075 | d->irq = irq; |
| 1076 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1077 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi); |
| 1078 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1079 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1080 | /* VIA bridges which have VLink */ |
Jean Delvare | c06bb5d | 2007-01-30 14:36:09 -0800 | [diff] [blame] | 1081 | static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18; |
| 1082 | |
| 1083 | static void quirk_via_bridge(struct pci_dev *dev) |
| 1084 | { |
| 1085 | /* See what bridge we have and find the device ranges */ |
| 1086 | switch (dev->device) { |
| 1087 | case PCI_DEVICE_ID_VIA_82C686: |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1088 | /* |
| 1089 | * The VT82C686 is special; it attaches to PCI and can have |
| 1090 | * any device number. All its subdevices are functions of |
| 1091 | * that single device. |
| 1092 | */ |
Jean Delvare | cb7468e | 2007-01-31 23:48:12 -0800 | [diff] [blame] | 1093 | via_vlink_dev_lo = PCI_SLOT(dev->devfn); |
| 1094 | via_vlink_dev_hi = PCI_SLOT(dev->devfn); |
Jean Delvare | c06bb5d | 2007-01-30 14:36:09 -0800 | [diff] [blame] | 1095 | break; |
| 1096 | case PCI_DEVICE_ID_VIA_8237: |
| 1097 | case PCI_DEVICE_ID_VIA_8237A: |
| 1098 | via_vlink_dev_lo = 15; |
| 1099 | break; |
| 1100 | case PCI_DEVICE_ID_VIA_8235: |
| 1101 | via_vlink_dev_lo = 16; |
| 1102 | break; |
| 1103 | case PCI_DEVICE_ID_VIA_8231: |
| 1104 | case PCI_DEVICE_ID_VIA_8233_0: |
| 1105 | case PCI_DEVICE_ID_VIA_8233A: |
| 1106 | case PCI_DEVICE_ID_VIA_8233C_0: |
| 1107 | via_vlink_dev_lo = 17; |
| 1108 | break; |
| 1109 | } |
| 1110 | } |
| 1111 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge); |
| 1112 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge); |
| 1113 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge); |
| 1114 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge); |
| 1115 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge); |
| 1116 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge); |
| 1117 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge); |
| 1118 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge); |
Daniel Drake | 09d6029 | 2006-09-25 16:52:19 -0700 | [diff] [blame] | 1119 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1120 | /* |
| 1121 | * quirk_via_vlink - VIA VLink IRQ number update |
| 1122 | * @dev: PCI device |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1123 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1124 | * If the device we are dealing with is on a PIC IRQ we need to ensure that |
| 1125 | * the IRQ line register which usually is not relevant for PCI cards, is |
| 1126 | * actually written so that interrupts get sent to the right place. |
| 1127 | * |
| 1128 | * We only do this on systems where a VIA south bridge was detected, and |
| 1129 | * only for VIA devices on the motherboard (see quirk_via_bridge above). |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1130 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1131 | static void quirk_via_vlink(struct pci_dev *dev) |
Len Brown | 25be5e6 | 2005-05-27 04:21:50 -0400 | [diff] [blame] | 1132 | { |
| 1133 | u8 irq, new_irq; |
| 1134 | |
Jean Delvare | c06bb5d | 2007-01-30 14:36:09 -0800 | [diff] [blame] | 1135 | /* Check if we have VLink at all */ |
| 1136 | if (via_vlink_dev_lo == -1) |
Daniel Drake | 09d6029 | 2006-09-25 16:52:19 -0700 | [diff] [blame] | 1137 | return; |
| 1138 | |
| 1139 | new_irq = dev->irq; |
| 1140 | |
| 1141 | /* Don't quirk interrupts outside the legacy IRQ range */ |
| 1142 | if (!new_irq || new_irq > 15) |
| 1143 | return; |
| 1144 | |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1145 | /* Internal device ? */ |
Jean Delvare | c06bb5d | 2007-01-30 14:36:09 -0800 | [diff] [blame] | 1146 | if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi || |
| 1147 | PCI_SLOT(dev->devfn) < via_vlink_dev_lo) |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1148 | return; |
| 1149 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1150 | /* |
| 1151 | * This is an internal VLink device on a PIC interrupt. The BIOS |
| 1152 | * ought to have set this but may not have, so we redo it. |
| 1153 | */ |
Len Brown | 25be5e6 | 2005-05-27 04:21:50 -0400 | [diff] [blame] | 1154 | pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq); |
| 1155 | if (new_irq != irq) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1156 | pci_info(dev, "VIA VLink IRQ fixup, from %d to %d\n", |
bjorn.helgaas@hp.com | f0fda80 | 2007-12-17 14:09:39 -0700 | [diff] [blame] | 1157 | irq, new_irq); |
Len Brown | 25be5e6 | 2005-05-27 04:21:50 -0400 | [diff] [blame] | 1158 | udelay(15); /* unknown if delay really needed */ |
| 1159 | pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq); |
| 1160 | } |
| 1161 | } |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1162 | DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink); |
Len Brown | 25be5e6 | 2005-05-27 04:21:50 -0400 | [diff] [blame] | 1163 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1164 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1165 | * VIA VT82C598 has its device ID settable and many BIOSes set it to the ID |
| 1166 | * of VT82C597 for backward compatibility. We need to switch it off to be |
| 1167 | * able to recognize the real type of the chip. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1168 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1169 | static void quirk_vt82c598_id(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1170 | { |
| 1171 | pci_write_config_byte(dev, 0xfc, 0); |
| 1172 | pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device); |
| 1173 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1174 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1175 | |
| 1176 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1177 | * CardBus controllers have a legacy base address that enables them to |
| 1178 | * respond as i82365 pcmcia controllers. We don't want them to do this |
| 1179 | * even if the Linux CardBus driver is not loaded, because the Linux i82365 |
| 1180 | * driver does not (and should not) handle CardBus. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1181 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1182 | static void quirk_cardbus_legacy(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1183 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1184 | pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0); |
| 1185 | } |
Yinghai Lu | ae9de56 | 2012-02-23 23:46:54 -0800 | [diff] [blame] | 1186 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID, |
| 1187 | PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy); |
| 1188 | DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, |
| 1189 | PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1190 | |
| 1191 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1192 | * Following the PCI ordering rules is optional on the AMD762. I'm not sure |
| 1193 | * what the designers were smoking but let's not inhale... |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1194 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1195 | * To be fair to AMD, it follows the spec by default, it's BIOS people who |
| 1196 | * turn it off! |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1197 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1198 | static void quirk_amd_ordering(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1199 | { |
| 1200 | u32 pcic; |
| 1201 | pci_read_config_dword(dev, 0x4C, &pcic); |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1202 | if ((pcic & 6) != 6) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1203 | pcic |= 6; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1204 | pci_warn(dev, "BIOS failed to enable PCI standards compliance; fixing this error\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1205 | pci_write_config_dword(dev, 0x4C, pcic); |
| 1206 | pci_read_config_dword(dev, 0x84, &pcic); |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1207 | pcic |= (1 << 23); /* Required in this mode */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1208 | pci_write_config_dword(dev, 0x84, pcic); |
| 1209 | } |
| 1210 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1211 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1212 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1213 | |
| 1214 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1215 | * DreamWorks-provided workaround for Dunord I-3000 problem |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1216 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1217 | * This card decodes and responds to addresses not apparently assigned to |
| 1218 | * it. We force a larger allocation to ensure that nothing gets put too |
| 1219 | * close to it. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1220 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1221 | static void quirk_dunord(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1222 | { |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1223 | struct resource *r = &dev->resource[1]; |
Bjorn Helgaas | bd064f0 | 2014-02-26 11:25:58 -0700 | [diff] [blame] | 1224 | |
| 1225 | r->flags |= IORESOURCE_UNSET; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1226 | r->start = 0; |
| 1227 | r->end = 0xffffff; |
| 1228 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1229 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1230 | |
| 1231 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1232 | * i82380FB mobile docking controller: its PCI-to-PCI bridge is subtractive |
| 1233 | * decoding (transparent), and does indicate this in the ProgIf. |
| 1234 | * Unfortunately, the ProgIf value is wrong - 0x80 instead of 0x01. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1235 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1236 | static void quirk_transparent_bridge(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1237 | { |
| 1238 | dev->transparent = 1; |
| 1239 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1240 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge); |
| 1241 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1242 | |
| 1243 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1244 | * Common misconfiguration of the MediaGX/Geode PCI master that will reduce |
| 1245 | * PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1 datasheets |
| 1246 | * found at http://www.national.com/analog for info on what these bits do. |
| 1247 | * <christer@weinigel.se> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1248 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1249 | static void quirk_mediagx_master(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1250 | { |
| 1251 | u8 reg; |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1252 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1253 | pci_read_config_byte(dev, 0x41, ®); |
| 1254 | if (reg & 2) { |
| 1255 | reg &= ~2; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1256 | pci_info(dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 1257 | reg); |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1258 | pci_write_config_byte(dev, 0x41, reg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1259 | } |
| 1260 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1261 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master); |
| 1262 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1263 | |
| 1264 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1265 | * Ensure C0 rev restreaming is off. This is normally done by the BIOS but |
| 1266 | * in the odd case it is not the results are corruption hence the presence |
| 1267 | * of a Linux check. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1268 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1269 | static void quirk_disable_pxb(struct pci_dev *pdev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1270 | { |
| 1271 | u16 config; |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 1272 | |
Auke Kok | 44c1013 | 2007-06-08 15:46:36 -0700 | [diff] [blame] | 1273 | if (pdev->revision != 0x04) /* Only C0 requires this */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1274 | return; |
| 1275 | pci_read_config_word(pdev, 0x40, &config); |
| 1276 | if (config & (1<<6)) { |
| 1277 | config &= ~(1<<6); |
| 1278 | pci_write_config_word(pdev, 0x40, config); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1279 | pci_info(pdev, "C0 revision 450NX. Disabling PCI restreaming\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1280 | } |
| 1281 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1282 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1283 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1284 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 1285 | static void quirk_amd_ide_mode(struct pci_dev *pdev) |
Conke Hu | ab17443 | 2006-12-19 13:11:37 -0800 | [diff] [blame] | 1286 | { |
Shane Huang | 5deab53 | 2009-10-13 11:14:00 +0800 | [diff] [blame] | 1287 | /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */ |
Crane Cai | 05a7d22 | 2008-02-02 13:56:56 +0800 | [diff] [blame] | 1288 | u8 tmp; |
Conke Hu | ab17443 | 2006-12-19 13:11:37 -0800 | [diff] [blame] | 1289 | |
Crane Cai | 05a7d22 | 2008-02-02 13:56:56 +0800 | [diff] [blame] | 1290 | pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp); |
| 1291 | if (tmp == 0x01) { |
Conke Hu | ab17443 | 2006-12-19 13:11:37 -0800 | [diff] [blame] | 1292 | pci_read_config_byte(pdev, 0x40, &tmp); |
| 1293 | pci_write_config_byte(pdev, 0x40, tmp|1); |
| 1294 | pci_write_config_byte(pdev, 0x9, 1); |
| 1295 | pci_write_config_byte(pdev, 0xa, 6); |
| 1296 | pci_write_config_byte(pdev, 0x40, tmp); |
| 1297 | |
Conke Hu | c9f8947 | 2007-01-09 05:32:51 -0500 | [diff] [blame] | 1298 | pdev->class = PCI_CLASS_STORAGE_SATA_AHCI; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1299 | pci_info(pdev, "set SATA to AHCI mode\n"); |
Conke Hu | ab17443 | 2006-12-19 13:11:37 -0800 | [diff] [blame] | 1300 | } |
| 1301 | } |
Crane Cai | 05a7d22 | 2008-02-02 13:56:56 +0800 | [diff] [blame] | 1302 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1303 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode); |
Crane Cai | 05a7d22 | 2008-02-02 13:56:56 +0800 | [diff] [blame] | 1304 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1305 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode); |
Shane Huang | 5deab53 | 2009-10-13 11:14:00 +0800 | [diff] [blame] | 1306 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode); |
| 1307 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode); |
Shane Huang | fafe5c3d8 | 2013-06-03 18:24:10 +0800 | [diff] [blame] | 1308 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode); |
| 1309 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode); |
Conke Hu | ab17443 | 2006-12-19 13:11:37 -0800 | [diff] [blame] | 1310 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1311 | /* Serverworks CSB5 IDE does not fully support native mode */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1312 | static void quirk_svwks_csb5ide(struct pci_dev *pdev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1313 | { |
| 1314 | u8 prog; |
| 1315 | pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog); |
| 1316 | if (prog & 5) { |
| 1317 | prog &= ~5; |
| 1318 | pdev->class &= ~5; |
| 1319 | pci_write_config_byte(pdev, PCI_CLASS_PROG, prog); |
Alan Cox | 368c73d | 2006-10-04 00:41:26 +0100 | [diff] [blame] | 1320 | /* PCI layer will sort out resources */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1321 | } |
| 1322 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1323 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1324 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1325 | /* Intel 82801CAM ICH3-M datasheet says IDE modes must be the same */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1326 | static void quirk_ide_samemode(struct pci_dev *pdev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1327 | { |
| 1328 | u8 prog; |
| 1329 | |
| 1330 | pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog); |
| 1331 | |
| 1332 | if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1333 | pci_info(pdev, "IDE mode mismatch; forcing legacy mode\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1334 | prog &= ~5; |
| 1335 | pdev->class &= ~5; |
| 1336 | pci_write_config_byte(pdev, PCI_CLASS_PROG, prog); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1337 | } |
| 1338 | } |
Alan Cox | 368c73d | 2006-10-04 00:41:26 +0100 | [diff] [blame] | 1339 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1340 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1341 | /* Some ATA devices break if put into D3 */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1342 | static void quirk_no_ata_d3(struct pci_dev *pdev) |
Alan Cox | 979b179 | 2008-07-24 17:18:38 +0100 | [diff] [blame] | 1343 | { |
Yinghai Lu | faa738b | 2012-02-23 23:46:55 -0800 | [diff] [blame] | 1344 | pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3; |
Alan Cox | 979b179 | 2008-07-24 17:18:38 +0100 | [diff] [blame] | 1345 | } |
Yinghai Lu | faa738b | 2012-02-23 23:46:55 -0800 | [diff] [blame] | 1346 | /* Quirk the legacy ATA devices only. The AHCI ones are ok */ |
| 1347 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, |
| 1348 | PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3); |
| 1349 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, |
| 1350 | PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3); |
Alan Cox | 7a661c6 | 2009-06-24 16:02:27 +0100 | [diff] [blame] | 1351 | /* ALi loses some register settings that we cannot then restore */ |
Yinghai Lu | faa738b | 2012-02-23 23:46:55 -0800 | [diff] [blame] | 1352 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, |
| 1353 | PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3); |
Alan Cox | 7a661c6 | 2009-06-24 16:02:27 +0100 | [diff] [blame] | 1354 | /* VIA comes back fine but we need to keep it alive or ACPI GTM failures |
| 1355 | occur when mode detecting */ |
Yinghai Lu | faa738b | 2012-02-23 23:46:55 -0800 | [diff] [blame] | 1356 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID, |
| 1357 | PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3); |
Alan Cox | 979b179 | 2008-07-24 17:18:38 +0100 | [diff] [blame] | 1358 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1359 | /* |
| 1360 | * This was originally an Alpha-specific thing, but it really fits here. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1361 | * The i82375 PCI/EISA bridge appears as non-classified. Fix that. |
| 1362 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1363 | static void quirk_eisa_bridge(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1364 | { |
| 1365 | dev->class = PCI_CLASS_BRIDGE_EISA << 8; |
| 1366 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1367 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1368 | |
Johannes Goecke | 7daa0c4 | 2006-04-20 02:43:17 -0700 | [diff] [blame] | 1369 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1370 | * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge |
| 1371 | * is not activated. The myth is that Asus said that they do not want the |
| 1372 | * users to be irritated by just another PCI Device in the Win98 device |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 1373 | * manager. (see the file prog/hotplug/README.p4b in the lm_sensors |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1374 | * package 2.7.0 for details) |
| 1375 | * |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 1376 | * The SMBus PCI Device can be activated by setting a bit in the ICH LPC |
| 1377 | * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it |
gw.kernel@tnode.com | d7698ed | 2007-08-23 21:22:04 +0200 | [diff] [blame] | 1378 | * becomes necessary to do this tweak in two steps -- the chosen trigger |
| 1379 | * is either the Host bridge (preferred) or on-board VGA controller. |
Jean Delvare | 9208ee8 | 2007-03-24 16:56:44 +0100 | [diff] [blame] | 1380 | * |
| 1381 | * Note that we used to unhide the SMBus that way on Toshiba laptops |
| 1382 | * (Satellite A40 and Tecra M2) but then found that the thermal management |
| 1383 | * was done by SMM code, which could cause unsynchronized concurrent |
| 1384 | * accesses to the SMBus registers, with potentially bad effects. Thus you |
| 1385 | * should be very careful when adding new entries: if SMM is accessing the |
| 1386 | * Intel SMBus, this is a very good reason to leave it hidden. |
Jean Delvare | a99acc8 | 2008-03-28 14:16:04 -0700 | [diff] [blame] | 1387 | * |
| 1388 | * Likewise, many recent laptops use ACPI for thermal management. If the |
| 1389 | * ACPI DSDT code accesses the SMBus, then Linux should not access it |
| 1390 | * natively, and keeping the SMBus hidden is the right thing to do. If you |
| 1391 | * are about to add an entry in the table below, please first disassemble |
| 1392 | * the DSDT and double-check that there is no code accessing the SMBus. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1393 | */ |
Vivek Goyal | 9d24a81 | 2007-01-11 01:52:44 +0100 | [diff] [blame] | 1394 | static int asus_hides_smbus; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1395 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1396 | static void asus_hides_smbus_hostbridge(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1397 | { |
| 1398 | if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) { |
| 1399 | if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB) |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1400 | switch (dev->subsystem_device) { |
Jean Delvare | a00db37 | 2005-06-29 17:04:06 +0200 | [diff] [blame] | 1401 | case 0x8025: /* P4B-LX */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1402 | case 0x8070: /* P4B */ |
| 1403 | case 0x8088: /* P4B533 */ |
| 1404 | case 0x1626: /* L3C notebook */ |
| 1405 | asus_hides_smbus = 1; |
| 1406 | } |
Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1407 | else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1408 | switch (dev->subsystem_device) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1409 | case 0x80b1: /* P4GE-V */ |
| 1410 | case 0x80b2: /* P4PE */ |
| 1411 | case 0x8093: /* P4B533-V */ |
| 1412 | asus_hides_smbus = 1; |
| 1413 | } |
Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1414 | else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB) |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1415 | switch (dev->subsystem_device) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1416 | case 0x8030: /* P4T533 */ |
| 1417 | asus_hides_smbus = 1; |
| 1418 | } |
Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1419 | else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1420 | switch (dev->subsystem_device) { |
| 1421 | case 0x8070: /* P4G8X Deluxe */ |
| 1422 | asus_hides_smbus = 1; |
| 1423 | } |
Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1424 | else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH) |
Jean Delvare | 321311a | 2006-07-31 08:53:15 +0200 | [diff] [blame] | 1425 | switch (dev->subsystem_device) { |
| 1426 | case 0x80c9: /* PU-DLS */ |
| 1427 | asus_hides_smbus = 1; |
| 1428 | } |
Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1429 | else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1430 | switch (dev->subsystem_device) { |
| 1431 | case 0x1751: /* M2N notebook */ |
| 1432 | case 0x1821: /* M5N notebook */ |
Mats Erik Andersson | 4096ed0 | 2009-05-12 12:05:23 +0200 | [diff] [blame] | 1433 | case 0x1897: /* A6L notebook */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1434 | asus_hides_smbus = 1; |
| 1435 | } |
Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1436 | else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1437 | switch (dev->subsystem_device) { |
| 1438 | case 0x184b: /* W1N notebook */ |
| 1439 | case 0x186a: /* M6Ne notebook */ |
| 1440 | asus_hides_smbus = 1; |
| 1441 | } |
Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1442 | else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB) |
Jean Delvare | 2e45785 | 2007-01-05 09:17:56 +0100 | [diff] [blame] | 1443 | switch (dev->subsystem_device) { |
| 1444 | case 0x80f2: /* P4P800-X */ |
| 1445 | asus_hides_smbus = 1; |
| 1446 | } |
Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1447 | else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB) |
R.Marek@sh.cvut.cz | acc0663 | 2005-09-29 08:35:41 +0000 | [diff] [blame] | 1448 | switch (dev->subsystem_device) { |
| 1449 | case 0x1882: /* M6V notebook */ |
Jean Delvare | 2d1e1c7 | 2006-04-01 16:46:35 +0200 | [diff] [blame] | 1450 | case 0x1977: /* A6VA notebook */ |
R.Marek@sh.cvut.cz | acc0663 | 2005-09-29 08:35:41 +0000 | [diff] [blame] | 1451 | asus_hides_smbus = 1; |
| 1452 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1453 | } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) { |
| 1454 | if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB) |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1455 | switch (dev->subsystem_device) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1456 | case 0x088C: /* HP Compaq nc8000 */ |
| 1457 | case 0x0890: /* HP Compaq nc6000 */ |
| 1458 | asus_hides_smbus = 1; |
| 1459 | } |
Jean Delvare | 2f2d39d | 2007-01-05 11:23:15 +0100 | [diff] [blame] | 1460 | else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1461 | switch (dev->subsystem_device) { |
| 1462 | case 0x12bc: /* HP D330L */ |
Jean Delvare | e3b1bd5 | 2005-09-21 22:26:31 +0200 | [diff] [blame] | 1463 | case 0x12bd: /* HP D530 */ |
Michal Miroslaw | 74c5742 | 2009-05-12 13:49:25 -0700 | [diff] [blame] | 1464 | case 0x006a: /* HP Compaq nx9500 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1465 | asus_hides_smbus = 1; |
| 1466 | } |
Jean Delvare | 677cc64 | 2007-11-21 18:29:06 +0100 | [diff] [blame] | 1467 | else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB) |
| 1468 | switch (dev->subsystem_device) { |
| 1469 | case 0x12bf: /* HP xw4100 */ |
| 1470 | asus_hides_smbus = 1; |
| 1471 | } |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1472 | } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) { |
| 1473 | if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB) |
| 1474 | switch (dev->subsystem_device) { |
| 1475 | case 0xC00C: /* Samsung P35 notebook */ |
| 1476 | asus_hides_smbus = 1; |
| 1477 | } |
Rumen Ivanov Zarev | c87f883 | 2005-09-06 13:39:32 -0700 | [diff] [blame] | 1478 | } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) { |
| 1479 | if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB) |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1480 | switch (dev->subsystem_device) { |
Rumen Ivanov Zarev | c87f883 | 2005-09-06 13:39:32 -0700 | [diff] [blame] | 1481 | case 0x0058: /* Compaq Evo N620c */ |
| 1482 | asus_hides_smbus = 1; |
| 1483 | } |
gw.kernel@tnode.com | d7698ed | 2007-08-23 21:22:04 +0200 | [diff] [blame] | 1484 | else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3) |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1485 | switch (dev->subsystem_device) { |
gw.kernel@tnode.com | d7698ed | 2007-08-23 21:22:04 +0200 | [diff] [blame] | 1486 | case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */ |
| 1487 | /* Motherboard doesn't have Host bridge |
| 1488 | * subvendor/subdevice IDs, therefore checking |
| 1489 | * its on-board VGA controller */ |
| 1490 | asus_hides_smbus = 1; |
| 1491 | } |
David O'Shea | 8293b0f | 2009-03-02 09:51:13 +0100 | [diff] [blame] | 1492 | else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2) |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1493 | switch (dev->subsystem_device) { |
Jean Delvare | 10260d9 | 2008-06-04 13:53:31 +0200 | [diff] [blame] | 1494 | case 0x00b8: /* Compaq Evo D510 CMT */ |
| 1495 | case 0x00b9: /* Compaq Evo D510 SFF */ |
Jean Delvare | 6b5096e | 2009-07-28 11:49:19 +0200 | [diff] [blame] | 1496 | case 0x00ba: /* Compaq Evo D510 USDT */ |
David O'Shea | 8293b0f | 2009-03-02 09:51:13 +0100 | [diff] [blame] | 1497 | /* Motherboard doesn't have Host bridge |
| 1498 | * subvendor/subdevice IDs and on-board VGA |
| 1499 | * controller is disabled if an AGP card is |
| 1500 | * inserted, therefore checking USB UHCI |
| 1501 | * Controller #1 */ |
Jean Delvare | 10260d9 | 2008-06-04 13:53:31 +0200 | [diff] [blame] | 1502 | asus_hides_smbus = 1; |
| 1503 | } |
Krzysztof Helt | 27e4685 | 2008-06-08 13:47:02 +0200 | [diff] [blame] | 1504 | else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC) |
| 1505 | switch (dev->subsystem_device) { |
| 1506 | case 0x001A: /* Compaq Deskpro EN SSF P667 815E */ |
| 1507 | /* Motherboard doesn't have host bridge |
| 1508 | * subvendor/subdevice IDs, therefore checking |
| 1509 | * its on-board VGA controller */ |
| 1510 | asus_hides_smbus = 1; |
| 1511 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1512 | } |
| 1513 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1514 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge); |
| 1515 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge); |
| 1516 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge); |
| 1517 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge); |
Jean Delvare | 677cc64 | 2007-11-21 18:29:06 +0100 | [diff] [blame] | 1518 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge); |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1519 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge); |
| 1520 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge); |
| 1521 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge); |
| 1522 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge); |
| 1523 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1524 | |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1525 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge); |
David O'Shea | 8293b0f | 2009-03-02 09:51:13 +0100 | [diff] [blame] | 1526 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge); |
Krzysztof Helt | 27e4685 | 2008-06-08 13:47:02 +0200 | [diff] [blame] | 1527 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge); |
gw.kernel@tnode.com | d7698ed | 2007-08-23 21:22:04 +0200 | [diff] [blame] | 1528 | |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1529 | static void asus_hides_smbus_lpc(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1530 | { |
| 1531 | u16 val; |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 1532 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1533 | if (likely(!asus_hides_smbus)) |
| 1534 | return; |
| 1535 | |
| 1536 | pci_read_config_word(dev, 0xF2, &val); |
| 1537 | if (val & 0x8) { |
| 1538 | pci_write_config_word(dev, 0xF2, val & (~0x8)); |
| 1539 | pci_read_config_word(dev, 0xF2, &val); |
| 1540 | if (val & 0x8) |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1541 | pci_info(dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 1542 | val); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1543 | else |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1544 | pci_info(dev, "Enabled i801 SMBus device\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1545 | } |
| 1546 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1547 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc); |
| 1548 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc); |
| 1549 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc); |
| 1550 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc); |
| 1551 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc); |
| 1552 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc); |
| 1553 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1554 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc); |
| 1555 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc); |
| 1556 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc); |
| 1557 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc); |
| 1558 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc); |
| 1559 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc); |
| 1560 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1561 | |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1562 | /* It appears we just have one such device. If not, we have a warning */ |
| 1563 | static void __iomem *asus_rcba_base; |
| 1564 | static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev) |
R.Marek@sh.cvut.cz | acc0663 | 2005-09-29 08:35:41 +0000 | [diff] [blame] | 1565 | { |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1566 | u32 rcba; |
R.Marek@sh.cvut.cz | acc0663 | 2005-09-29 08:35:41 +0000 | [diff] [blame] | 1567 | |
| 1568 | if (likely(!asus_hides_smbus)) |
| 1569 | return; |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1570 | WARN_ON(asus_rcba_base); |
| 1571 | |
R.Marek@sh.cvut.cz | acc0663 | 2005-09-29 08:35:41 +0000 | [diff] [blame] | 1572 | pci_read_config_dword(dev, 0xF0, &rcba); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1573 | /* use bits 31:14, 16 kB aligned */ |
| 1574 | asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000); |
| 1575 | if (asus_rcba_base == NULL) |
| 1576 | return; |
| 1577 | } |
| 1578 | |
| 1579 | static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev) |
| 1580 | { |
| 1581 | u32 val; |
| 1582 | |
| 1583 | if (likely(!asus_hides_smbus || !asus_rcba_base)) |
| 1584 | return; |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1585 | |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1586 | /* read the Function Disable register, dword mode only */ |
| 1587 | val = readl(asus_rcba_base + 0x3418); |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1588 | |
| 1589 | /* enable the SMBus device */ |
| 1590 | writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1591 | } |
| 1592 | |
| 1593 | static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev) |
| 1594 | { |
| 1595 | if (likely(!asus_hides_smbus || !asus_rcba_base)) |
| 1596 | return; |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1597 | |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1598 | iounmap(asus_rcba_base); |
| 1599 | asus_rcba_base = NULL; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1600 | pci_info(dev, "Enabled ICH6/i801 SMBus device\n"); |
R.Marek@sh.cvut.cz | acc0663 | 2005-09-29 08:35:41 +0000 | [diff] [blame] | 1601 | } |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1602 | |
| 1603 | static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev) |
| 1604 | { |
| 1605 | asus_hides_smbus_lpc_ich6_suspend(dev); |
| 1606 | asus_hides_smbus_lpc_ich6_resume_early(dev); |
| 1607 | asus_hides_smbus_lpc_ich6_resume(dev); |
| 1608 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1609 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1610 | DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend); |
| 1611 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume); |
| 1612 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early); |
Carl-Daniel Hailfinger | ce007ea | 2006-05-15 09:44:33 -0700 | [diff] [blame] | 1613 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1614 | /* SiS 96x south bridge: BIOS typically hides SMBus device... */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1615 | static void quirk_sis_96x_smbus(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1616 | { |
| 1617 | u8 val = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1618 | pci_read_config_byte(dev, 0x77, &val); |
Mark M. Hoffman | 2f5c33b | 2007-01-08 22:11:29 -0500 | [diff] [blame] | 1619 | if (val & 0x10) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1620 | pci_info(dev, "Enabling SiS 96x SMBus\n"); |
Mark M. Hoffman | 2f5c33b | 2007-01-08 22:11:29 -0500 | [diff] [blame] | 1621 | pci_write_config_byte(dev, 0x77, val & ~0x10); |
| 1622 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1623 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1624 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus); |
| 1625 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus); |
| 1626 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus); |
| 1627 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1628 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus); |
| 1629 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus); |
| 1630 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus); |
| 1631 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1632 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1633 | /* |
| 1634 | * ... This is further complicated by the fact that some SiS96x south |
| 1635 | * bridges pretend to be 85C503/5513 instead. In that case see if we |
| 1636 | * spotted a compatible north bridge to make sure. |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1637 | * (pci_find_device() doesn't work yet) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1638 | * |
| 1639 | * We can also enable the sis96x bit in the discovery register.. |
| 1640 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1641 | #define SIS_DETECT_REGISTER 0x40 |
| 1642 | |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1643 | static void quirk_sis_503(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1644 | { |
| 1645 | u8 reg; |
| 1646 | u16 devid; |
| 1647 | |
| 1648 | pci_read_config_byte(dev, SIS_DETECT_REGISTER, ®); |
| 1649 | pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6)); |
| 1650 | pci_read_config_word(dev, PCI_DEVICE_ID, &devid); |
| 1651 | if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) { |
| 1652 | pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg); |
| 1653 | return; |
| 1654 | } |
| 1655 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1656 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1657 | * Ok, it now shows up as a 96x. Run the 96x quirk by hand in case |
| 1658 | * it has already been processed. (Depends on link order, which is |
| 1659 | * apparently not guaranteed) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1660 | */ |
| 1661 | dev->device = devid; |
Mark M. Hoffman | 2f5c33b | 2007-01-08 22:11:29 -0500 | [diff] [blame] | 1662 | quirk_sis_96x_smbus(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1663 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1664 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1665 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1666 | |
Bauke Jan Douma | e5548e9 | 2006-02-28 21:44:36 +0100 | [diff] [blame] | 1667 | /* |
| 1668 | * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller |
| 1669 | * and MC97 modem controller are disabled when a second PCI soundcard is |
| 1670 | * present. This patch, tweaking the VT8237 ISA bridge, enables them. |
| 1671 | * -- bjd |
| 1672 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1673 | static void asus_hides_ac97_lpc(struct pci_dev *dev) |
Bauke Jan Douma | e5548e9 | 2006-02-28 21:44:36 +0100 | [diff] [blame] | 1674 | { |
| 1675 | u8 val; |
| 1676 | int asus_hides_ac97 = 0; |
| 1677 | |
| 1678 | if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) { |
| 1679 | if (dev->device == PCI_DEVICE_ID_VIA_8237) |
| 1680 | asus_hides_ac97 = 1; |
| 1681 | } |
| 1682 | |
| 1683 | if (!asus_hides_ac97) |
| 1684 | return; |
| 1685 | |
| 1686 | pci_read_config_byte(dev, 0x50, &val); |
| 1687 | if (val & 0xc0) { |
| 1688 | pci_write_config_byte(dev, 0x50, val & (~0xc0)); |
| 1689 | pci_read_config_byte(dev, 0x50, &val); |
| 1690 | if (val & 0xc0) |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1691 | pci_info(dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 1692 | val); |
Bauke Jan Douma | e5548e9 | 2006-02-28 21:44:36 +0100 | [diff] [blame] | 1693 | else |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1694 | pci_info(dev, "Enabled onboard AC97/MC97 devices\n"); |
Bauke Jan Douma | e5548e9 | 2006-02-28 21:44:36 +0100 | [diff] [blame] | 1695 | } |
| 1696 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1697 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1698 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc); |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 1699 | |
Tejun Heo | 7796705 | 2006-08-19 03:54:39 +0900 | [diff] [blame] | 1700 | #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE) |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1701 | |
| 1702 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1703 | * If we are using libata we can drive this chip properly but must do this |
| 1704 | * early on to make the additional device appear during the PCI scanning. |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1705 | */ |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1706 | static void quirk_jmicron_ata(struct pci_dev *pdev) |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1707 | { |
Tejun Heo | e34bb37 | 2007-02-26 20:24:03 +0900 | [diff] [blame] | 1708 | u32 conf1, conf5, class; |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1709 | u8 hdr; |
| 1710 | |
| 1711 | /* Only poke fn 0 */ |
| 1712 | if (PCI_FUNC(pdev->devfn)) |
| 1713 | return; |
| 1714 | |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1715 | pci_read_config_dword(pdev, 0x40, &conf1); |
| 1716 | pci_read_config_dword(pdev, 0x80, &conf5); |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1717 | |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1718 | conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */ |
| 1719 | conf5 &= ~(1 << 24); /* Clear bit 24 */ |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1720 | |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1721 | switch (pdev->device) { |
Tejun Heo | 4daedcf | 2010-06-03 11:57:04 +0200 | [diff] [blame] | 1722 | case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */ |
| 1723 | case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */ |
Tejun Heo | 5b6ae5b | 2010-07-30 11:42:42 +0200 | [diff] [blame] | 1724 | case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */ |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1725 | /* The controller should be in single function ahci mode */ |
| 1726 | conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */ |
| 1727 | break; |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1728 | |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1729 | case PCI_DEVICE_ID_JMICRON_JMB365: |
| 1730 | case PCI_DEVICE_ID_JMICRON_JMB366: |
| 1731 | /* Redirect IDE second PATA port to the right spot */ |
| 1732 | conf5 |= (1 << 24); |
| 1733 | /* Fall through */ |
| 1734 | case PCI_DEVICE_ID_JMICRON_JMB361: |
| 1735 | case PCI_DEVICE_ID_JMICRON_JMB363: |
Tejun Heo | 5b6ae5b | 2010-07-30 11:42:42 +0200 | [diff] [blame] | 1736 | case PCI_DEVICE_ID_JMICRON_JMB369: |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1737 | /* Enable dual function mode, AHCI on fn 0, IDE fn1 */ |
| 1738 | /* Set the class codes correctly and then direct IDE 0 */ |
Tejun Heo | 3a9e3a5 | 2007-10-23 15:27:31 +0900 | [diff] [blame] | 1739 | conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */ |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1740 | break; |
| 1741 | |
| 1742 | case PCI_DEVICE_ID_JMICRON_JMB368: |
| 1743 | /* The controller should be in single function IDE mode */ |
| 1744 | conf1 |= 0x00C00000; /* Set 22, 23 */ |
| 1745 | break; |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1746 | } |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1747 | |
| 1748 | pci_write_config_dword(pdev, 0x40, conf1); |
| 1749 | pci_write_config_dword(pdev, 0x80, conf5); |
| 1750 | |
| 1751 | /* Update pdev accordingly */ |
| 1752 | pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr); |
| 1753 | pdev->hdr_type = hdr & 0x7f; |
| 1754 | pdev->multifunction = !!(hdr & 0x80); |
Tejun Heo | e34bb37 | 2007-02-26 20:24:03 +0900 | [diff] [blame] | 1755 | |
| 1756 | pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class); |
| 1757 | pdev->class = class >> 8; |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1758 | } |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1759 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata); |
| 1760 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata); |
Tejun Heo | 4daedcf | 2010-06-03 11:57:04 +0200 | [diff] [blame] | 1761 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata); |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1762 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata); |
Tejun Heo | 5b6ae5b | 2010-07-30 11:42:42 +0200 | [diff] [blame] | 1763 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata); |
Tejun Heo | 5ee2ae7 | 2007-02-26 20:16:13 +0900 | [diff] [blame] | 1764 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata); |
| 1765 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata); |
| 1766 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata); |
Tejun Heo | 5b6ae5b | 2010-07-30 11:42:42 +0200 | [diff] [blame] | 1767 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1768 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata); |
| 1769 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata); |
Tejun Heo | 4daedcf | 2010-06-03 11:57:04 +0200 | [diff] [blame] | 1770 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1771 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata); |
Tejun Heo | 5b6ae5b | 2010-07-30 11:42:42 +0200 | [diff] [blame] | 1772 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 1773 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata); |
| 1774 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata); |
| 1775 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata); |
Tejun Heo | 5b6ae5b | 2010-07-30 11:42:42 +0200 | [diff] [blame] | 1776 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata); |
Alan Cox | 15e0c69 | 2006-07-12 15:05:41 +0100 | [diff] [blame] | 1777 | |
| 1778 | #endif |
| 1779 | |
Zhang Rui | 91f15fb | 2015-08-24 15:27:11 -0500 | [diff] [blame] | 1780 | static void quirk_jmicron_async_suspend(struct pci_dev *dev) |
| 1781 | { |
| 1782 | if (dev->multifunction) { |
| 1783 | device_disable_async_suspend(&dev->dev); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1784 | pci_info(dev, "async suspend disabled to avoid multi-function power-on ordering issue\n"); |
Zhang Rui | 91f15fb | 2015-08-24 15:27:11 -0500 | [diff] [blame] | 1785 | } |
| 1786 | } |
| 1787 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend); |
| 1788 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend); |
| 1789 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend); |
| 1790 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend); |
| 1791 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1792 | #ifdef CONFIG_X86_IO_APIC |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1793 | static void quirk_alder_ioapic(struct pci_dev *pdev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1794 | { |
| 1795 | int i; |
| 1796 | |
| 1797 | if ((pdev->class >> 8) != 0xff00) |
| 1798 | return; |
| 1799 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1800 | /* |
| 1801 | * The first BAR is the location of the IO-APIC... we must |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1802 | * not touch this (and it's already covered by the fixmap), so |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1803 | * forcibly insert it into the resource tree. |
| 1804 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1805 | if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0)) |
| 1806 | insert_resource(&iomem_resource, &pdev->resource[0]); |
| 1807 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1808 | /* |
| 1809 | * The next five BARs all seem to be rubbish, so just clean |
| 1810 | * them out. |
| 1811 | */ |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1812 | for (i = 1; i < 6; i++) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1813 | memset(&pdev->resource[i], 0, sizeof(pdev->resource[i])); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1814 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1815 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1816 | #endif |
| 1817 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1818 | static void quirk_pcie_mch(struct pci_dev *pdev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1819 | { |
Eric W. Biederman | 0ba379e | 2009-09-06 21:48:35 -0700 | [diff] [blame] | 1820 | pdev->no_msi = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1821 | } |
Andrew Morton | 652c538 | 2007-11-21 15:07:13 -0800 | [diff] [blame] | 1822 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch); |
| 1823 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch); |
| 1824 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1825 | |
Dongdong Liu | deb8699 | 2017-12-28 17:53:32 +0800 | [diff] [blame] | 1826 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, PCI_CLASS_BRIDGE_PCI, 8, quirk_pcie_mch); |
Kristen Accardi | 4602b88 | 2005-08-16 15:15:58 -0700 | [diff] [blame] | 1827 | |
| 1828 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1829 | * It's possible for the MSI to get corrupted if SHPC and ACPI are used |
| 1830 | * together on certain PXH-based systems. |
Kristen Accardi | 4602b88 | 2005-08-16 15:15:58 -0700 | [diff] [blame] | 1831 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 1832 | static void quirk_pcie_pxh(struct pci_dev *dev) |
Kristen Accardi | 4602b88 | 2005-08-16 15:15:58 -0700 | [diff] [blame] | 1833 | { |
Kristen Accardi | 4602b88 | 2005-08-16 15:15:58 -0700 | [diff] [blame] | 1834 | dev->no_msi = 1; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1835 | pci_warn(dev, "PXH quirk detected; SHPC device MSI disabled\n"); |
Kristen Accardi | 4602b88 | 2005-08-16 15:15:58 -0700 | [diff] [blame] | 1836 | } |
| 1837 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh); |
| 1838 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh); |
| 1839 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh); |
| 1840 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh); |
| 1841 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh); |
| 1842 | |
Kristen Carlson Accardi | ffadcc2 | 2006-07-12 08:59:00 -0700 | [diff] [blame] | 1843 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1844 | * Some Intel PCI Express chipsets have trouble with downstream device |
| 1845 | * power management. |
Kristen Carlson Accardi | ffadcc2 | 2006-07-12 08:59:00 -0700 | [diff] [blame] | 1846 | */ |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1847 | static void quirk_intel_pcie_pm(struct pci_dev *dev) |
Kristen Carlson Accardi | ffadcc2 | 2006-07-12 08:59:00 -0700 | [diff] [blame] | 1848 | { |
| 1849 | pci_pm_d3_delay = 120; |
| 1850 | dev->no_d1d2 = 1; |
| 1851 | } |
Kristen Carlson Accardi | ffadcc2 | 2006-07-12 08:59:00 -0700 | [diff] [blame] | 1852 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm); |
| 1853 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm); |
| 1854 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm); |
| 1855 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm); |
| 1856 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm); |
| 1857 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm); |
| 1858 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm); |
| 1859 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm); |
| 1860 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm); |
| 1861 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm); |
| 1862 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm); |
| 1863 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm); |
| 1864 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm); |
| 1865 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm); |
| 1866 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm); |
| 1867 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm); |
| 1868 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm); |
| 1869 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm); |
| 1870 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm); |
| 1871 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm); |
| 1872 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm); |
Kristen Accardi | 4602b88 | 2005-08-16 15:15:58 -0700 | [diff] [blame] | 1873 | |
Bjorn Helgaas | 5938628 | 2017-05-09 10:10:18 -0500 | [diff] [blame] | 1874 | static void quirk_radeon_pm(struct pci_dev *dev) |
| 1875 | { |
| 1876 | if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE && |
| 1877 | dev->subsystem_device == 0x00e2) { |
| 1878 | if (dev->d3_delay < 20) { |
| 1879 | dev->d3_delay = 20; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1880 | pci_info(dev, "extending delay after power-on from D3 to %d msec\n", |
Bjorn Helgaas | 5938628 | 2017-05-09 10:10:18 -0500 | [diff] [blame] | 1881 | dev->d3_delay); |
| 1882 | } |
| 1883 | } |
| 1884 | } |
| 1885 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm); |
| 1886 | |
Stefan Assmann | 426b3b8 | 2008-06-11 16:35:16 +0200 | [diff] [blame] | 1887 | #ifdef CONFIG_X86_IO_APIC |
Stefan Assmann | c4e649b | 2017-04-19 09:22:45 +0200 | [diff] [blame] | 1888 | static int dmi_disable_ioapicreroute(const struct dmi_system_id *d) |
| 1889 | { |
| 1890 | noioapicreroute = 1; |
| 1891 | pr_info("%s detected: disable boot interrupt reroute\n", d->ident); |
| 1892 | |
| 1893 | return 0; |
| 1894 | } |
| 1895 | |
Christoph Hellwig | 6faadbb | 2017-09-14 11:59:30 +0200 | [diff] [blame] | 1896 | static const struct dmi_system_id boot_interrupt_dmi_table[] = { |
Stefan Assmann | c4e649b | 2017-04-19 09:22:45 +0200 | [diff] [blame] | 1897 | /* |
| 1898 | * Systems to exclude from boot interrupt reroute quirks |
| 1899 | */ |
| 1900 | { |
| 1901 | .callback = dmi_disable_ioapicreroute, |
| 1902 | .ident = "ASUSTek Computer INC. M2N-LR", |
| 1903 | .matches = { |
| 1904 | DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."), |
| 1905 | DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"), |
| 1906 | }, |
| 1907 | }, |
| 1908 | {} |
| 1909 | }; |
| 1910 | |
Stefan Assmann | 426b3b8 | 2008-06-11 16:35:16 +0200 | [diff] [blame] | 1911 | /* |
Stefan Assmann | e1d3a90 | 2008-06-11 16:35:17 +0200 | [diff] [blame] | 1912 | * Boot interrupts on some chipsets cannot be turned off. For these chipsets, |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1913 | * remap the original interrupt in the Linux kernel to the boot interrupt, so |
Stefan Assmann | e1d3a90 | 2008-06-11 16:35:17 +0200 | [diff] [blame] | 1914 | * that a PCI device's interrupt handler is installed on the boot interrupt |
| 1915 | * line instead. |
| 1916 | */ |
| 1917 | static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev) |
| 1918 | { |
Stefan Assmann | c4e649b | 2017-04-19 09:22:45 +0200 | [diff] [blame] | 1919 | dmi_check_system(boot_interrupt_dmi_table); |
Stefan Assmann | 41b9eb2 | 2008-07-15 13:48:55 +0200 | [diff] [blame] | 1920 | if (noioapicquirk || noioapicreroute) |
Stefan Assmann | e1d3a90 | 2008-06-11 16:35:17 +0200 | [diff] [blame] | 1921 | return; |
| 1922 | |
| 1923 | dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1924 | pci_info(dev, "rerouting interrupts for [%04x:%04x]\n", |
Bjorn Helgaas | fdcdaf6 | 2009-09-14 14:36:41 -0600 | [diff] [blame] | 1925 | dev->vendor, dev->device); |
Stefan Assmann | e1d3a90 | 2008-06-11 16:35:17 +0200 | [diff] [blame] | 1926 | } |
Olaf Dabrunz | 88d1dce | 2008-07-08 15:59:48 +0200 | [diff] [blame] | 1927 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel); |
| 1928 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel); |
| 1929 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel); |
| 1930 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel); |
| 1931 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel); |
| 1932 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel); |
| 1933 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel); |
| 1934 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel); |
| 1935 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel); |
| 1936 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel); |
| 1937 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel); |
| 1938 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel); |
| 1939 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel); |
| 1940 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel); |
| 1941 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel); |
| 1942 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel); |
Stefan Assmann | e1d3a90 | 2008-06-11 16:35:17 +0200 | [diff] [blame] | 1943 | |
| 1944 | /* |
Stefan Assmann | 426b3b8 | 2008-06-11 16:35:16 +0200 | [diff] [blame] | 1945 | * On some chipsets we can disable the generation of legacy INTx boot |
| 1946 | * interrupts. |
| 1947 | */ |
| 1948 | |
| 1949 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1950 | * IO-APIC1 on 6300ESB generates boot interrupts, see Intel order no |
Stefan Assmann | 426b3b8 | 2008-06-11 16:35:16 +0200 | [diff] [blame] | 1951 | * 300641-004US, section 5.7.3. |
| 1952 | */ |
| 1953 | #define INTEL_6300_IOAPIC_ABAR 0x40 |
| 1954 | #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14) |
| 1955 | |
| 1956 | static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev) |
| 1957 | { |
| 1958 | u16 pci_config_word; |
| 1959 | |
| 1960 | if (noioapicquirk) |
| 1961 | return; |
| 1962 | |
| 1963 | pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word); |
| 1964 | pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ; |
| 1965 | pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word); |
| 1966 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1967 | pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n", |
Bjorn Helgaas | fdcdaf6 | 2009-09-14 14:36:41 -0600 | [diff] [blame] | 1968 | dev->vendor, dev->device); |
Stefan Assmann | 426b3b8 | 2008-06-11 16:35:16 +0200 | [diff] [blame] | 1969 | } |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 1970 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt); |
| 1971 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt); |
Olaf Dabrunz | 7725118 | 2008-07-08 15:59:47 +0200 | [diff] [blame] | 1972 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 1973 | /* Disable boot interrupts on HT-1000 */ |
Olaf Dabrunz | 7725118 | 2008-07-08 15:59:47 +0200 | [diff] [blame] | 1974 | #define BC_HT1000_FEATURE_REG 0x64 |
| 1975 | #define BC_HT1000_PIC_REGS_ENABLE (1<<0) |
| 1976 | #define BC_HT1000_MAP_IDX 0xC00 |
| 1977 | #define BC_HT1000_MAP_DATA 0xC01 |
| 1978 | |
| 1979 | static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev) |
| 1980 | { |
| 1981 | u32 pci_config_dword; |
| 1982 | u8 irq; |
| 1983 | |
| 1984 | if (noioapicquirk) |
| 1985 | return; |
| 1986 | |
| 1987 | pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword); |
| 1988 | pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword | |
| 1989 | BC_HT1000_PIC_REGS_ENABLE); |
| 1990 | |
| 1991 | for (irq = 0x10; irq < 0x10 + 32; irq++) { |
| 1992 | outb(irq, BC_HT1000_MAP_IDX); |
| 1993 | outb(0x00, BC_HT1000_MAP_DATA); |
| 1994 | } |
| 1995 | |
| 1996 | pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword); |
| 1997 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1998 | pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n", |
Bjorn Helgaas | fdcdaf6 | 2009-09-14 14:36:41 -0600 | [diff] [blame] | 1999 | dev->vendor, dev->device); |
Olaf Dabrunz | 7725118 | 2008-07-08 15:59:47 +0200 | [diff] [blame] | 2000 | } |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 2001 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt); |
| 2002 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt); |
Olaf Dabrunz | 542622d | 2008-07-08 15:59:48 +0200 | [diff] [blame] | 2003 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2004 | /* Disable boot interrupts on AMD and ATI chipsets */ |
| 2005 | |
Olaf Dabrunz | 542622d | 2008-07-08 15:59:48 +0200 | [diff] [blame] | 2006 | /* |
| 2007 | * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131 |
| 2008 | * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode |
| 2009 | * (due to an erratum). |
| 2010 | */ |
| 2011 | #define AMD_813X_MISC 0x40 |
| 2012 | #define AMD_813X_NOIOAMODE (1<<0) |
Stefan Assmann | 4fd8bdc | 2009-10-27 08:57:42 +0100 | [diff] [blame] | 2013 | #define AMD_813X_REV_B1 0x12 |
Stefan Assmann | bbe1944 | 2009-02-26 10:46:48 -0800 | [diff] [blame] | 2014 | #define AMD_813X_REV_B2 0x13 |
Olaf Dabrunz | 542622d | 2008-07-08 15:59:48 +0200 | [diff] [blame] | 2015 | |
| 2016 | static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev) |
| 2017 | { |
| 2018 | u32 pci_config_dword; |
| 2019 | |
| 2020 | if (noioapicquirk) |
| 2021 | return; |
Stefan Assmann | 4fd8bdc | 2009-10-27 08:57:42 +0100 | [diff] [blame] | 2022 | if ((dev->revision == AMD_813X_REV_B1) || |
| 2023 | (dev->revision == AMD_813X_REV_B2)) |
Stefan Assmann | bbe1944 | 2009-02-26 10:46:48 -0800 | [diff] [blame] | 2024 | return; |
Olaf Dabrunz | 542622d | 2008-07-08 15:59:48 +0200 | [diff] [blame] | 2025 | |
| 2026 | pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword); |
| 2027 | pci_config_dword &= ~AMD_813X_NOIOAMODE; |
| 2028 | pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword); |
| 2029 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2030 | pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n", |
Bjorn Helgaas | fdcdaf6 | 2009-09-14 14:36:41 -0600 | [diff] [blame] | 2031 | dev->vendor, dev->device); |
Olaf Dabrunz | 542622d | 2008-07-08 15:59:48 +0200 | [diff] [blame] | 2032 | } |
Stefan Assmann | 4fd8bdc | 2009-10-27 08:57:42 +0100 | [diff] [blame] | 2033 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt); |
| 2034 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt); |
| 2035 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt); |
| 2036 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt); |
Olaf Dabrunz | 542622d | 2008-07-08 15:59:48 +0200 | [diff] [blame] | 2037 | |
| 2038 | #define AMD_8111_PCI_IRQ_ROUTING 0x56 |
| 2039 | |
| 2040 | static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev) |
| 2041 | { |
| 2042 | u16 pci_config_word; |
| 2043 | |
| 2044 | if (noioapicquirk) |
| 2045 | return; |
| 2046 | |
| 2047 | pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word); |
| 2048 | if (!pci_config_word) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2049 | pci_info(dev, "boot interrupts on device [%04x:%04x] already disabled\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 2050 | dev->vendor, dev->device); |
Olaf Dabrunz | 542622d | 2008-07-08 15:59:48 +0200 | [diff] [blame] | 2051 | return; |
| 2052 | } |
| 2053 | pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2054 | pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n", |
Bjorn Helgaas | fdcdaf6 | 2009-09-14 14:36:41 -0600 | [diff] [blame] | 2055 | dev->vendor, dev->device); |
Olaf Dabrunz | 542622d | 2008-07-08 15:59:48 +0200 | [diff] [blame] | 2056 | } |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 2057 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt); |
| 2058 | DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt); |
Stefan Assmann | 426b3b8 | 2008-06-11 16:35:16 +0200 | [diff] [blame] | 2059 | #endif /* CONFIG_X86_IO_APIC */ |
| 2060 | |
Sergei Shtylyov | 33dced2 | 2007-02-07 18:18:45 +0100 | [diff] [blame] | 2061 | /* |
| 2062 | * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size |
| 2063 | * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes. |
| 2064 | * Re-allocate the region if needed... |
| 2065 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2066 | static void quirk_tc86c001_ide(struct pci_dev *dev) |
Sergei Shtylyov | 33dced2 | 2007-02-07 18:18:45 +0100 | [diff] [blame] | 2067 | { |
| 2068 | struct resource *r = &dev->resource[0]; |
| 2069 | |
| 2070 | if (r->start & 0x8) { |
Bjorn Helgaas | bd064f0 | 2014-02-26 11:25:58 -0700 | [diff] [blame] | 2071 | r->flags |= IORESOURCE_UNSET; |
Sergei Shtylyov | 33dced2 | 2007-02-07 18:18:45 +0100 | [diff] [blame] | 2072 | r->start = 0; |
| 2073 | r->end = 0xf; |
| 2074 | } |
| 2075 | } |
| 2076 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2, |
| 2077 | PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE, |
| 2078 | quirk_tc86c001_ide); |
| 2079 | |
Ian Abbott | 21c5fd9 | 2012-10-30 17:25:53 +0000 | [diff] [blame] | 2080 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2081 | * PLX PCI 9050 PCI Target bridge controller has an erratum that prevents the |
Ian Abbott | 21c5fd9 | 2012-10-30 17:25:53 +0000 | [diff] [blame] | 2082 | * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o) |
| 2083 | * being read correctly if bit 7 of the base address is set. |
| 2084 | * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128). |
| 2085 | * Re-allocate the regions to a 256-byte boundary if necessary. |
| 2086 | */ |
Linus Torvalds | 193c0d6 | 2012-12-13 12:14:47 -0800 | [diff] [blame] | 2087 | static void quirk_plx_pci9050(struct pci_dev *dev) |
Ian Abbott | 21c5fd9 | 2012-10-30 17:25:53 +0000 | [diff] [blame] | 2088 | { |
| 2089 | unsigned int bar; |
| 2090 | |
| 2091 | /* Fixed in revision 2 (PCI 9052). */ |
| 2092 | if (dev->revision >= 2) |
| 2093 | return; |
| 2094 | for (bar = 0; bar <= 1; bar++) |
| 2095 | if (pci_resource_len(dev, bar) == 0x80 && |
| 2096 | (pci_resource_start(dev, bar) & 0x80)) { |
| 2097 | struct resource *r = &dev->resource[bar]; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2098 | pci_info(dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n", |
Ian Abbott | 21c5fd9 | 2012-10-30 17:25:53 +0000 | [diff] [blame] | 2099 | bar); |
Bjorn Helgaas | bd064f0 | 2014-02-26 11:25:58 -0700 | [diff] [blame] | 2100 | r->flags |= IORESOURCE_UNSET; |
Ian Abbott | 21c5fd9 | 2012-10-30 17:25:53 +0000 | [diff] [blame] | 2101 | r->start = 0; |
| 2102 | r->end = 0xff; |
| 2103 | } |
| 2104 | } |
| 2105 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050, |
| 2106 | quirk_plx_pci9050); |
Ian Abbott | 2794bb2 | 2012-10-29 14:40:18 +0000 | [diff] [blame] | 2107 | /* |
| 2108 | * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others) |
| 2109 | * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b, |
| 2110 | * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c, |
| 2111 | * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b. |
| 2112 | * |
| 2113 | * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq" |
| 2114 | * driver. |
| 2115 | */ |
| 2116 | DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050); |
| 2117 | DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050); |
Ian Abbott | 21c5fd9 | 2012-10-30 17:25:53 +0000 | [diff] [blame] | 2118 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2119 | static void quirk_netmos(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2120 | { |
| 2121 | unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4; |
| 2122 | unsigned int num_serial = dev->subsystem_device & 0xf; |
| 2123 | |
| 2124 | /* |
| 2125 | * These Netmos parts are multiport serial devices with optional |
| 2126 | * parallel ports. Even when parallel ports are present, they |
| 2127 | * are identified as class SERIAL, which means the serial driver |
| 2128 | * will claim them. To prevent this, mark them as class OTHER. |
| 2129 | * These combo devices should be claimed by parport_serial. |
| 2130 | * |
| 2131 | * The subdevice ID is of the form 0x00PS, where <P> is the number |
| 2132 | * of parallel ports and <S> is the number of serial ports. |
| 2133 | */ |
| 2134 | switch (dev->device) { |
Jiri Slaby | 4c9c168 | 2008-12-08 16:19:14 +0100 | [diff] [blame] | 2135 | case PCI_DEVICE_ID_NETMOS_9835: |
| 2136 | /* Well, this rule doesn't hold for the following 9835 device */ |
| 2137 | if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM && |
| 2138 | dev->subsystem_device == 0x0299) |
| 2139 | return; |
Mathieu Malaterre | 1d09d57 | 2019-01-14 21:41:36 +0100 | [diff] [blame] | 2140 | /* else, fall through */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2141 | case PCI_DEVICE_ID_NETMOS_9735: |
| 2142 | case PCI_DEVICE_ID_NETMOS_9745: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2143 | case PCI_DEVICE_ID_NETMOS_9845: |
| 2144 | case PCI_DEVICE_ID_NETMOS_9855: |
Yinghai Lu | 08803ef | 2012-02-23 23:46:56 -0800 | [diff] [blame] | 2145 | if (num_parallel) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2146 | pci_info(dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2147 | dev->device, num_parallel, num_serial); |
| 2148 | dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) | |
| 2149 | (dev->class & 0xff); |
| 2150 | } |
| 2151 | } |
| 2152 | } |
Yinghai Lu | 08803ef | 2012-02-23 23:46:56 -0800 | [diff] [blame] | 2153 | DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, |
| 2154 | PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2155 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2156 | static void quirk_e100_interrupt(struct pci_dev *dev) |
Bjorn Helgaas | 16a7474 | 2006-04-05 08:47:00 -0400 | [diff] [blame] | 2157 | { |
Ivan Kokshaysky | e64aecc | 2007-12-18 00:39:27 +0300 | [diff] [blame] | 2158 | u16 command, pmcsr; |
Bjorn Helgaas | 16a7474 | 2006-04-05 08:47:00 -0400 | [diff] [blame] | 2159 | u8 __iomem *csr; |
| 2160 | u8 cmd_hi; |
| 2161 | |
| 2162 | switch (dev->device) { |
| 2163 | /* PCI IDs taken from drivers/net/e100.c */ |
| 2164 | case 0x1029: |
| 2165 | case 0x1030 ... 0x1034: |
| 2166 | case 0x1038 ... 0x103E: |
| 2167 | case 0x1050 ... 0x1057: |
| 2168 | case 0x1059: |
| 2169 | case 0x1064 ... 0x106B: |
| 2170 | case 0x1091 ... 0x1095: |
| 2171 | case 0x1209: |
| 2172 | case 0x1229: |
| 2173 | case 0x2449: |
| 2174 | case 0x2459: |
| 2175 | case 0x245D: |
| 2176 | case 0x27DC: |
| 2177 | break; |
| 2178 | default: |
| 2179 | return; |
| 2180 | } |
| 2181 | |
| 2182 | /* |
| 2183 | * Some firmware hands off the e100 with interrupts enabled, |
| 2184 | * which can cause a flood of interrupts if packets are |
| 2185 | * received before the driver attaches to the device. So |
| 2186 | * disable all e100 interrupts here. The driver will |
| 2187 | * re-enable them when it's ready. |
| 2188 | */ |
| 2189 | pci_read_config_word(dev, PCI_COMMAND, &command); |
Bjorn Helgaas | 16a7474 | 2006-04-05 08:47:00 -0400 | [diff] [blame] | 2190 | |
Benjamin Herrenschmidt | 1bef7dc | 2007-09-29 09:06:21 +1000 | [diff] [blame] | 2191 | if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0)) |
Bjorn Helgaas | 16a7474 | 2006-04-05 08:47:00 -0400 | [diff] [blame] | 2192 | return; |
| 2193 | |
Ivan Kokshaysky | e64aecc | 2007-12-18 00:39:27 +0300 | [diff] [blame] | 2194 | /* |
| 2195 | * Check that the device is in the D0 power state. If it's not, |
| 2196 | * there is no point to look any further. |
| 2197 | */ |
Yijing Wang | 728cdb7 | 2013-06-18 16:22:14 +0800 | [diff] [blame] | 2198 | if (dev->pm_cap) { |
| 2199 | pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); |
Ivan Kokshaysky | e64aecc | 2007-12-18 00:39:27 +0300 | [diff] [blame] | 2200 | if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0) |
| 2201 | return; |
| 2202 | } |
| 2203 | |
Benjamin Herrenschmidt | 1bef7dc | 2007-09-29 09:06:21 +1000 | [diff] [blame] | 2204 | /* Convert from PCI bus to resource space. */ |
| 2205 | csr = ioremap(pci_resource_start(dev, 0), 8); |
Bjorn Helgaas | 16a7474 | 2006-04-05 08:47:00 -0400 | [diff] [blame] | 2206 | if (!csr) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2207 | pci_warn(dev, "Can't map e100 registers\n"); |
Bjorn Helgaas | 16a7474 | 2006-04-05 08:47:00 -0400 | [diff] [blame] | 2208 | return; |
| 2209 | } |
| 2210 | |
| 2211 | cmd_hi = readb(csr + 3); |
| 2212 | if (cmd_hi == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2213 | pci_warn(dev, "Firmware left e100 interrupts enabled; disabling\n"); |
Bjorn Helgaas | 16a7474 | 2006-04-05 08:47:00 -0400 | [diff] [blame] | 2214 | writeb(1, csr + 3); |
| 2215 | } |
| 2216 | |
| 2217 | iounmap(csr); |
| 2218 | } |
Yinghai Lu | 4c5b28e | 2012-02-23 23:46:57 -0800 | [diff] [blame] | 2219 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, |
| 2220 | PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt); |
Ivan Kokshaysky | a5312e2 | 2005-11-01 01:43:56 +0300 | [diff] [blame] | 2221 | |
Alexander Duyck | 649426e | 2009-03-05 13:57:28 -0500 | [diff] [blame] | 2222 | /* |
| 2223 | * The 82575 and 82598 may experience data corruption issues when transitioning |
Bjorn Helgaas | 96291d5 | 2017-09-01 16:35:50 -0500 | [diff] [blame] | 2224 | * out of L0S. To prevent this we need to disable L0S on the PCIe link. |
Alexander Duyck | 649426e | 2009-03-05 13:57:28 -0500 | [diff] [blame] | 2225 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2226 | static void quirk_disable_aspm_l0s(struct pci_dev *dev) |
Alexander Duyck | 649426e | 2009-03-05 13:57:28 -0500 | [diff] [blame] | 2227 | { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2228 | pci_info(dev, "Disabling L0s\n"); |
Alexander Duyck | 649426e | 2009-03-05 13:57:28 -0500 | [diff] [blame] | 2229 | pci_disable_link_state(dev, PCIE_LINK_STATE_L0S); |
| 2230 | } |
| 2231 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s); |
| 2232 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s); |
| 2233 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s); |
| 2234 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s); |
| 2235 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s); |
| 2236 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s); |
| 2237 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s); |
| 2238 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s); |
| 2239 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s); |
| 2240 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s); |
| 2241 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s); |
| 2242 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s); |
| 2243 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s); |
| 2244 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s); |
| 2245 | |
Stefan Mätje | 4ec7379 | 2019-03-29 18:07:35 +0100 | [diff] [blame] | 2246 | /* |
| 2247 | * Some Pericom PCIe-to-PCI bridges in reverse mode need the PCIe Retrain |
| 2248 | * Link bit cleared after starting the link retrain process to allow this |
| 2249 | * process to finish. |
| 2250 | * |
| 2251 | * Affected devices: PI7C9X110, PI7C9X111SL, PI7C9X130. See also the |
| 2252 | * Pericom Errata Sheet PI7C9X111SLB_errata_rev1.2_102711.pdf. |
| 2253 | */ |
| 2254 | static void quirk_enable_clear_retrain_link(struct pci_dev *dev) |
| 2255 | { |
| 2256 | dev->clear_retrain_link = 1; |
| 2257 | pci_info(dev, "Enable PCIe Retrain Link quirk\n"); |
| 2258 | } |
| 2259 | DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe110, quirk_enable_clear_retrain_link); |
| 2260 | DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe111, quirk_enable_clear_retrain_link); |
| 2261 | DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe130, quirk_enable_clear_retrain_link); |
| 2262 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2263 | static void fixup_rev1_53c810(struct pci_dev *dev) |
Ivan Kokshaysky | a5312e2 | 2005-11-01 01:43:56 +0300 | [diff] [blame] | 2264 | { |
Bjorn Helgaas | e6323e3 | 2015-06-19 15:36:45 -0500 | [diff] [blame] | 2265 | u32 class = dev->class; |
| 2266 | |
| 2267 | /* |
| 2268 | * rev 1 ncr53c810 chips don't set the class at all which means |
Ivan Kokshaysky | a5312e2 | 2005-11-01 01:43:56 +0300 | [diff] [blame] | 2269 | * they don't get their resources remapped. Fix that here. |
| 2270 | */ |
Bjorn Helgaas | e6323e3 | 2015-06-19 15:36:45 -0500 | [diff] [blame] | 2271 | if (class) |
| 2272 | return; |
Ivan Kokshaysky | a5312e2 | 2005-11-01 01:43:56 +0300 | [diff] [blame] | 2273 | |
Bjorn Helgaas | e6323e3 | 2015-06-19 15:36:45 -0500 | [diff] [blame] | 2274 | dev->class = PCI_CLASS_STORAGE_SCSI << 8; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2275 | pci_info(dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n", |
Bjorn Helgaas | e6323e3 | 2015-06-19 15:36:45 -0500 | [diff] [blame] | 2276 | class, dev->class); |
Ivan Kokshaysky | a5312e2 | 2005-11-01 01:43:56 +0300 | [diff] [blame] | 2277 | } |
| 2278 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810); |
| 2279 | |
Daniel Yeisley | 9d26512 | 2005-12-05 07:06:43 -0500 | [diff] [blame] | 2280 | /* Enable 1k I/O space granularity on the Intel P64H2 */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2281 | static void quirk_p64h2_1k_io(struct pci_dev *dev) |
Daniel Yeisley | 9d26512 | 2005-12-05 07:06:43 -0500 | [diff] [blame] | 2282 | { |
| 2283 | u16 en1k; |
Daniel Yeisley | 9d26512 | 2005-12-05 07:06:43 -0500 | [diff] [blame] | 2284 | |
| 2285 | pci_read_config_word(dev, 0x40, &en1k); |
| 2286 | |
| 2287 | if (en1k & 0x200) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2288 | pci_info(dev, "Enable I/O Space to 1KB granularity\n"); |
Bjorn Helgaas | 2b28ae1 | 2012-07-09 13:38:57 -0600 | [diff] [blame] | 2289 | dev->io_window_1k = 1; |
Daniel Yeisley | 9d26512 | 2005-12-05 07:06:43 -0500 | [diff] [blame] | 2290 | } |
| 2291 | } |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2292 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io); |
Daniel Yeisley | 9d26512 | 2005-12-05 07:06:43 -0500 | [diff] [blame] | 2293 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2294 | /* |
| 2295 | * Under some circumstances, AER is not linked with extended capabilities. |
Brice Goglin | cf34a8e | 2006-06-13 14:35:42 -0400 | [diff] [blame] | 2296 | * Force it to be linked by setting the corresponding control bit in the |
| 2297 | * config space. |
| 2298 | */ |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 2299 | static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev) |
Brice Goglin | cf34a8e | 2006-06-13 14:35:42 -0400 | [diff] [blame] | 2300 | { |
| 2301 | uint8_t b; |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2302 | |
Brice Goglin | cf34a8e | 2006-06-13 14:35:42 -0400 | [diff] [blame] | 2303 | if (pci_read_config_byte(dev, 0xf41, &b) == 0) { |
| 2304 | if (!(b & 0x20)) { |
| 2305 | pci_write_config_byte(dev, 0xf41, b | 0x20); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2306 | pci_info(dev, "Linking AER extended capability\n"); |
Brice Goglin | cf34a8e | 2006-06-13 14:35:42 -0400 | [diff] [blame] | 2307 | } |
| 2308 | } |
| 2309 | } |
| 2310 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE, |
| 2311 | quirk_nvidia_ck804_pcie_aer_ext_cap); |
Rafael J. Wysocki | e1a2a51 | 2008-05-15 21:51:31 +0200 | [diff] [blame] | 2312 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE, |
Alan Cox | 1597cac | 2006-12-04 15:14:45 -0800 | [diff] [blame] | 2313 | quirk_nvidia_ck804_pcie_aer_ext_cap); |
Brice Goglin | cf34a8e | 2006-06-13 14:35:42 -0400 | [diff] [blame] | 2314 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2315 | static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev) |
Tim Yamin | 53a9bf4 | 2007-11-01 23:14:54 +0000 | [diff] [blame] | 2316 | { |
| 2317 | /* |
| 2318 | * Disable PCI Bus Parking and PCI Master read caching on CX700 |
| 2319 | * which causes unspecified timing errors with a VT6212L on the PCI |
Tim Yamin | ca84639 | 2010-03-19 14:22:58 -0700 | [diff] [blame] | 2320 | * bus leading to USB2.0 packet loss. |
| 2321 | * |
| 2322 | * This quirk is only enabled if a second (on the external PCI bus) |
| 2323 | * VT6212L is found -- the CX700 core itself also contains a USB |
| 2324 | * host controller with the same PCI ID as the VT6212L. |
Tim Yamin | 53a9bf4 | 2007-11-01 23:14:54 +0000 | [diff] [blame] | 2325 | */ |
| 2326 | |
Tim Yamin | ca84639 | 2010-03-19 14:22:58 -0700 | [diff] [blame] | 2327 | /* Count VT6212L instances */ |
| 2328 | struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA, |
| 2329 | PCI_DEVICE_ID_VIA_8235_USB_2, NULL); |
Tim Yamin | 53a9bf4 | 2007-11-01 23:14:54 +0000 | [diff] [blame] | 2330 | uint8_t b; |
Tim Yamin | ca84639 | 2010-03-19 14:22:58 -0700 | [diff] [blame] | 2331 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2332 | /* |
| 2333 | * p should contain the first (internal) VT6212L -- see if we have |
| 2334 | * an external one by searching again. |
| 2335 | */ |
Tim Yamin | ca84639 | 2010-03-19 14:22:58 -0700 | [diff] [blame] | 2336 | p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p); |
| 2337 | if (!p) |
| 2338 | return; |
| 2339 | pci_dev_put(p); |
| 2340 | |
Tim Yamin | 53a9bf4 | 2007-11-01 23:14:54 +0000 | [diff] [blame] | 2341 | if (pci_read_config_byte(dev, 0x76, &b) == 0) { |
| 2342 | if (b & 0x40) { |
| 2343 | /* Turn off PCI Bus Parking */ |
| 2344 | pci_write_config_byte(dev, 0x76, b ^ 0x40); |
| 2345 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2346 | pci_info(dev, "Disabling VIA CX700 PCI parking\n"); |
Tim Yamin | bc04327 | 2008-03-30 20:58:59 +0100 | [diff] [blame] | 2347 | } |
| 2348 | } |
| 2349 | |
| 2350 | if (pci_read_config_byte(dev, 0x72, &b) == 0) { |
| 2351 | if (b != 0) { |
Tim Yamin | 53a9bf4 | 2007-11-01 23:14:54 +0000 | [diff] [blame] | 2352 | /* Turn off PCI Master read caching */ |
| 2353 | pci_write_config_byte(dev, 0x72, 0x0); |
Tim Yamin | bc04327 | 2008-03-30 20:58:59 +0100 | [diff] [blame] | 2354 | |
| 2355 | /* Set PCI Master Bus time-out to "1x16 PCLK" */ |
Tim Yamin | 53a9bf4 | 2007-11-01 23:14:54 +0000 | [diff] [blame] | 2356 | pci_write_config_byte(dev, 0x75, 0x1); |
Tim Yamin | bc04327 | 2008-03-30 20:58:59 +0100 | [diff] [blame] | 2357 | |
| 2358 | /* Disable "Read FIFO Timer" */ |
Tim Yamin | 53a9bf4 | 2007-11-01 23:14:54 +0000 | [diff] [blame] | 2359 | pci_write_config_byte(dev, 0x77, 0x0); |
| 2360 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2361 | pci_info(dev, "Disabling VIA CX700 PCI caching\n"); |
Tim Yamin | 53a9bf4 | 2007-11-01 23:14:54 +0000 | [diff] [blame] | 2362 | } |
| 2363 | } |
| 2364 | } |
Tim Yamin | ca84639 | 2010-03-19 14:22:58 -0700 | [diff] [blame] | 2365 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching); |
Tim Yamin | 53a9bf4 | 2007-11-01 23:14:54 +0000 | [diff] [blame] | 2366 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2367 | static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev) |
Matt Carlson | 0b47150 | 2012-02-27 09:44:48 +0000 | [diff] [blame] | 2368 | { |
| 2369 | u32 rev; |
| 2370 | |
| 2371 | pci_read_config_dword(dev, 0xf4, &rev); |
| 2372 | |
| 2373 | /* Only CAP the MRRS if the device is a 5719 A0 */ |
| 2374 | if (rev == 0x05719000) { |
| 2375 | int readrq = pcie_get_readrq(dev); |
| 2376 | if (readrq > 2048) |
| 2377 | pcie_set_readrq(dev, 2048); |
| 2378 | } |
| 2379 | } |
Matt Carlson | 0b47150 | 2012-02-27 09:44:48 +0000 | [diff] [blame] | 2380 | DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM, |
| 2381 | PCI_DEVICE_ID_TIGON3_5719, |
| 2382 | quirk_brcm_5719_limit_mrrs); |
| 2383 | |
Jon Mason | ce709f8 | 2017-01-27 16:44:09 -0500 | [diff] [blame] | 2384 | #ifdef CONFIG_PCIE_IPROC_PLATFORM |
| 2385 | static void quirk_paxc_bridge(struct pci_dev *pdev) |
| 2386 | { |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2387 | /* |
| 2388 | * The PCI config space is shared with the PAXC root port and the first |
Jon Mason | ce709f8 | 2017-01-27 16:44:09 -0500 | [diff] [blame] | 2389 | * Ethernet device. So, we need to workaround this by telling the PCI |
| 2390 | * code that the bridge is not an Ethernet device. |
| 2391 | */ |
| 2392 | if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) |
| 2393 | pdev->class = PCI_CLASS_BRIDGE_PCI << 8; |
| 2394 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2395 | /* |
| 2396 | * MPSS is not being set properly (as it is currently 0). This is |
Jon Mason | ce709f8 | 2017-01-27 16:44:09 -0500 | [diff] [blame] | 2397 | * because that area of the PCI config space is hard coded to zero, and |
| 2398 | * is not modifiable by firmware. Set this to 2 (e.g., 512 byte MPS) |
| 2399 | * so that the MPS can be set to the real max value. |
| 2400 | */ |
| 2401 | pdev->pcie_mpss = 2; |
| 2402 | } |
| 2403 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16cd, quirk_paxc_bridge); |
| 2404 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16f0, quirk_paxc_bridge); |
Ray Jui | b95e2cd | 2018-06-11 17:21:03 -0700 | [diff] [blame] | 2405 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0xd750, quirk_paxc_bridge); |
| 2406 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0xd802, quirk_paxc_bridge); |
| 2407 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0xd804, quirk_paxc_bridge); |
Jon Mason | ce709f8 | 2017-01-27 16:44:09 -0500 | [diff] [blame] | 2408 | #endif |
| 2409 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2410 | /* |
| 2411 | * Originally in EDAC sources for i82875P: Intel tells BIOS developers to |
| 2412 | * hide device 6 which configures the overflow device access containing the |
| 2413 | * DRBs - this is where we expose device 6. |
Michal Miroslaw | 26c56dc | 2009-05-12 13:49:26 -0700 | [diff] [blame] | 2414 | * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm |
| 2415 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2416 | static void quirk_unhide_mch_dev6(struct pci_dev *dev) |
Michal Miroslaw | 26c56dc | 2009-05-12 13:49:26 -0700 | [diff] [blame] | 2417 | { |
| 2418 | u8 reg; |
| 2419 | |
| 2420 | if (pci_read_config_byte(dev, 0xF4, ®) == 0 && !(reg & 0x02)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2421 | pci_info(dev, "Enabling MCH 'Overflow' Device\n"); |
Michal Miroslaw | 26c56dc | 2009-05-12 13:49:26 -0700 | [diff] [blame] | 2422 | pci_write_config_byte(dev, 0xF4, reg | 0x02); |
| 2423 | } |
| 2424 | } |
Michal Miroslaw | 26c56dc | 2009-05-12 13:49:26 -0700 | [diff] [blame] | 2425 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, |
| 2426 | quirk_unhide_mch_dev6); |
| 2427 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, |
| 2428 | quirk_unhide_mch_dev6); |
| 2429 | |
Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 2430 | #ifdef CONFIG_PCI_MSI |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2431 | /* |
| 2432 | * Some chipsets do not support MSI. We cannot easily rely on setting |
| 2433 | * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually some |
| 2434 | * other buses controlled by the chipset even if Linux is not aware of it. |
| 2435 | * Instead of setting the flag on all buses in the machine, simply disable |
| 2436 | * MSI globally. |
Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 2437 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2438 | static void quirk_disable_all_msi(struct pci_dev *dev) |
Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 2439 | { |
Michael Ellerman | 88187df | 2007-01-25 19:34:07 +1100 | [diff] [blame] | 2440 | pci_no_msi(); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2441 | pci_warn(dev, "MSI quirk detected; MSI disabled\n"); |
Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 2442 | } |
Tejun Heo | ebdf7d3 | 2007-05-31 00:40:48 -0700 | [diff] [blame] | 2443 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi); |
| 2444 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi); |
| 2445 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi); |
Tejun Heo | 66d715c | 2008-07-04 09:59:32 -0700 | [diff] [blame] | 2446 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi); |
Jay Cliburn | 184b812 | 2007-05-26 17:01:04 -0500 | [diff] [blame] | 2447 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi); |
Thomas Renninger | 162dedd | 2009-04-03 06:34:00 -0700 | [diff] [blame] | 2448 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi); |
Tejun Heo | 549e156 | 2010-05-23 10:22:55 +0200 | [diff] [blame] | 2449 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi); |
Ondrej Zary | 10b4ad1 | 2015-09-24 17:02:07 -0500 | [diff] [blame] | 2450 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi); |
Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 2451 | |
| 2452 | /* Disable MSI on chipsets that are known to not support it */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2453 | static void quirk_disable_msi(struct pci_dev *dev) |
Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 2454 | { |
| 2455 | if (dev->subordinate) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2456 | pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n"); |
Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 2457 | dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI; |
| 2458 | } |
| 2459 | } |
| 2460 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi); |
Matthew Wilcox | 134b345 | 2010-03-24 07:11:01 -0600 | [diff] [blame] | 2461 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi); |
Alex Deucher | 9313ff4 | 2010-05-18 10:42:53 -0400 | [diff] [blame] | 2462 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi); |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2463 | |
Clemens Ladisch | aff6136 | 2010-05-26 12:21:10 +0200 | [diff] [blame] | 2464 | /* |
| 2465 | * The APC bridge device in AMD 780 family northbridges has some random |
| 2466 | * OEM subsystem ID in its vendor ID register (erratum 18), so instead |
| 2467 | * we use the possible vendor/device IDs of the host bridge for the |
| 2468 | * declared quirk, and search for the APC bridge by slot number. |
| 2469 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2470 | static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge) |
Clemens Ladisch | aff6136 | 2010-05-26 12:21:10 +0200 | [diff] [blame] | 2471 | { |
| 2472 | struct pci_dev *apc_bridge; |
| 2473 | |
| 2474 | apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0)); |
| 2475 | if (apc_bridge) { |
| 2476 | if (apc_bridge->device == 0x9602) |
| 2477 | quirk_disable_msi(apc_bridge); |
| 2478 | pci_dev_put(apc_bridge); |
| 2479 | } |
| 2480 | } |
| 2481 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi); |
| 2482 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi); |
| 2483 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2484 | /* |
| 2485 | * Go through the list of HyperTransport capabilities and return 1 if a HT |
| 2486 | * MSI capability is found and enabled. |
| 2487 | */ |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2488 | static int msi_ht_cap_enabled(struct pci_dev *dev) |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2489 | { |
Wei Yang | fff905f | 2015-06-30 09:16:41 +0800 | [diff] [blame] | 2490 | int pos, ttl = PCI_FIND_CAP_TTL; |
Michael Ellerman | 7a38050 | 2006-11-22 18:26:21 +1100 | [diff] [blame] | 2491 | |
| 2492 | pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING); |
| 2493 | while (pos && ttl--) { |
| 2494 | u8 flags; |
| 2495 | |
| 2496 | if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS, |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 2497 | &flags) == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2498 | pci_info(dev, "Found %s HT MSI Mapping\n", |
Michael Ellerman | 7a38050 | 2006-11-22 18:26:21 +1100 | [diff] [blame] | 2499 | flags & HT_MSI_FLAGS_ENABLE ? |
bjorn.helgaas@hp.com | f0fda80 | 2007-12-17 14:09:39 -0700 | [diff] [blame] | 2500 | "enabled" : "disabled"); |
Michael Ellerman | 7a38050 | 2006-11-22 18:26:21 +1100 | [diff] [blame] | 2501 | return (flags & HT_MSI_FLAGS_ENABLE) != 0; |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2502 | } |
Michael Ellerman | 7a38050 | 2006-11-22 18:26:21 +1100 | [diff] [blame] | 2503 | |
| 2504 | pos = pci_find_next_ht_capability(dev, pos, |
| 2505 | HT_CAPTYPE_MSI_MAPPING); |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2506 | } |
| 2507 | return 0; |
| 2508 | } |
| 2509 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2510 | /* Check the HyperTransport MSI mapping to know whether MSI is enabled or not */ |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2511 | static void quirk_msi_ht_cap(struct pci_dev *dev) |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2512 | { |
| 2513 | if (dev->subordinate && !msi_ht_cap_enabled(dev)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2514 | pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n"); |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2515 | dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI; |
| 2516 | } |
| 2517 | } |
| 2518 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE, |
| 2519 | quirk_msi_ht_cap); |
Sebastien Dugue | 6bae1d9 | 2007-12-13 16:09:25 -0800 | [diff] [blame] | 2520 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2521 | /* |
| 2522 | * The nVidia CK804 chipset may have 2 HT MSI mappings. MSI is supported |
| 2523 | * if the MSI capability is set in any of these mappings. |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2524 | */ |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2525 | static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev) |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2526 | { |
| 2527 | struct pci_dev *pdev; |
| 2528 | |
| 2529 | if (!dev->subordinate) |
| 2530 | return; |
| 2531 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2532 | /* |
| 2533 | * Check HT MSI cap on this chipset and the root one. A single one |
| 2534 | * having MSI is enough to be sure that MSI is supported. |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2535 | */ |
Alan Cox | 11f242f | 2006-10-10 14:39:00 -0700 | [diff] [blame] | 2536 | pdev = pci_get_slot(dev->bus, 0); |
Jesper Juhl | 9ac0ce8 | 2006-12-04 15:14:48 -0800 | [diff] [blame] | 2537 | if (!pdev) |
| 2538 | return; |
David Rientjes | 0c875c28 | 2006-12-03 11:55:34 -0800 | [diff] [blame] | 2539 | if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2540 | pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n"); |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2541 | dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI; |
| 2542 | } |
Alan Cox | 11f242f | 2006-10-10 14:39:00 -0700 | [diff] [blame] | 2543 | pci_dev_put(pdev); |
Brice Goglin | 6397c75 | 2006-08-31 01:55:32 -0400 | [diff] [blame] | 2544 | } |
| 2545 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE, |
| 2546 | quirk_nvidia_ck804_msi_ht_cap); |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 2547 | |
Bjorn Helgaas | 415b6d0 | 2008-02-29 16:04:39 -0700 | [diff] [blame] | 2548 | /* Force enable MSI mapping capability on HT bridges */ |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2549 | static void ht_enable_msi_mapping(struct pci_dev *dev) |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2550 | { |
Wei Yang | fff905f | 2015-06-30 09:16:41 +0800 | [diff] [blame] | 2551 | int pos, ttl = PCI_FIND_CAP_TTL; |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2552 | |
| 2553 | pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING); |
| 2554 | while (pos && ttl--) { |
| 2555 | u8 flags; |
| 2556 | |
| 2557 | if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS, |
| 2558 | &flags) == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2559 | pci_info(dev, "Enabling HT MSI Mapping\n"); |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2560 | |
| 2561 | pci_write_config_byte(dev, pos + HT_MSI_FLAGS, |
| 2562 | flags | HT_MSI_FLAGS_ENABLE); |
| 2563 | } |
| 2564 | pos = pci_find_next_ht_capability(dev, pos, |
| 2565 | HT_CAPTYPE_MSI_MAPPING); |
| 2566 | } |
| 2567 | } |
Bjorn Helgaas | 415b6d0 | 2008-02-29 16:04:39 -0700 | [diff] [blame] | 2568 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS, |
| 2569 | PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB, |
| 2570 | ht_enable_msi_mapping); |
Yinghai Lu | e0ae4f5 | 2009-02-17 20:40:09 -0800 | [diff] [blame] | 2571 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, |
| 2572 | ht_enable_msi_mapping); |
| 2573 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2574 | /* |
| 2575 | * The P5N32-SLI motherboards from Asus have a problem with MSI |
| 2576 | * for the MCP55 NIC. It is not yet determined whether the MSI problem |
| 2577 | * also affects other devices. As for now, turn off MSI for this device. |
Andreas Petlund | 75e07fc | 2008-11-20 20:42:25 -0800 | [diff] [blame] | 2578 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2579 | static void nvenet_msi_disable(struct pci_dev *dev) |
Andreas Petlund | 75e07fc | 2008-11-20 20:42:25 -0800 | [diff] [blame] | 2580 | { |
Jean Delvare | 9251bac | 2011-05-15 18:13:46 +0200 | [diff] [blame] | 2581 | const char *board_name = dmi_get_system_info(DMI_BOARD_NAME); |
| 2582 | |
| 2583 | if (board_name && |
| 2584 | (strstr(board_name, "P5N32-SLI PREMIUM") || |
| 2585 | strstr(board_name, "P5N32-E SLI"))) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2586 | pci_info(dev, "Disabling MSI for MCP55 NIC on P5N32-SLI\n"); |
Andreas Petlund | 75e07fc | 2008-11-20 20:42:25 -0800 | [diff] [blame] | 2587 | dev->no_msi = 1; |
| 2588 | } |
| 2589 | } |
| 2590 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, |
| 2591 | PCI_DEVICE_ID_NVIDIA_NVENET_15, |
| 2592 | nvenet_msi_disable); |
| 2593 | |
Neil Horman | 66db60e | 2010-09-21 13:54:39 -0400 | [diff] [blame] | 2594 | /* |
Vidya Sagar | 8c7e96d | 2019-08-13 17:06:16 +0530 | [diff] [blame] | 2595 | * PCIe spec r4.0 sec 7.7.1.2 and sec 7.7.2.2 say that if MSI/MSI-X is enabled, |
| 2596 | * then the device can't use INTx interrupts. Tegra's PCIe root ports don't |
| 2597 | * generate MSI interrupts for PME and AER events instead only INTx interrupts |
| 2598 | * are generated. Though Tegra's PCIe root ports can generate MSI interrupts |
| 2599 | * for other events, since PCIe specificiation doesn't support using a mix of |
| 2600 | * INTx and MSI/MSI-X, it is required to disable MSI interrupts to avoid port |
| 2601 | * service drivers registering their respective ISRs for MSIs. |
| 2602 | */ |
| 2603 | static void pci_quirk_nvidia_tegra_disable_rp_msi(struct pci_dev *dev) |
| 2604 | { |
| 2605 | dev->no_msi = 1; |
| 2606 | } |
| 2607 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad0, |
| 2608 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2609 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2610 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad1, |
| 2611 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2612 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2613 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad2, |
| 2614 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2615 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2616 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf0, |
| 2617 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2618 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2619 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf1, |
| 2620 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2621 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2622 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1c, |
| 2623 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2624 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2625 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1d, |
| 2626 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2627 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2628 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e12, |
| 2629 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2630 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2631 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e13, |
| 2632 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2633 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2634 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0fae, |
| 2635 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2636 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2637 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0faf, |
| 2638 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2639 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2640 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e5, |
| 2641 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2642 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2643 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e6, |
| 2644 | PCI_CLASS_BRIDGE_PCI, 8, |
| 2645 | pci_quirk_nvidia_tegra_disable_rp_msi); |
| 2646 | |
| 2647 | /* |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 2648 | * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing |
| 2649 | * config register. This register controls the routing of legacy |
| 2650 | * interrupts from devices that route through the MCP55. If this register |
| 2651 | * is misprogrammed, interrupts are only sent to the BSP, unlike |
| 2652 | * conventional systems where the IRQ is broadcast to all online CPUs. Not |
| 2653 | * having this register set properly prevents kdump from booting up |
| 2654 | * properly, so let's make sure that we have it set correctly. |
| 2655 | * Note that this is an undocumented register. |
Neil Horman | 66db60e | 2010-09-21 13:54:39 -0400 | [diff] [blame] | 2656 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2657 | static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev) |
Neil Horman | 66db60e | 2010-09-21 13:54:39 -0400 | [diff] [blame] | 2658 | { |
| 2659 | u32 cfg; |
| 2660 | |
Neil Horman | 49c2fa08 | 2010-12-08 09:47:48 -0500 | [diff] [blame] | 2661 | if (!pci_find_capability(dev, PCI_CAP_ID_HT)) |
| 2662 | return; |
| 2663 | |
Neil Horman | 66db60e | 2010-09-21 13:54:39 -0400 | [diff] [blame] | 2664 | pci_read_config_dword(dev, 0x74, &cfg); |
| 2665 | |
| 2666 | if (cfg & ((1 << 2) | (1 << 15))) { |
Mohan Kumar | 25da8db | 2019-04-20 07:03:46 +0300 | [diff] [blame] | 2667 | pr_info("Rewriting IRQ routing register on MCP55\n"); |
Neil Horman | 66db60e | 2010-09-21 13:54:39 -0400 | [diff] [blame] | 2668 | cfg &= ~((1 << 2) | (1 << 15)); |
| 2669 | pci_write_config_dword(dev, 0x74, cfg); |
| 2670 | } |
| 2671 | } |
Neil Horman | 66db60e | 2010-09-21 13:54:39 -0400 | [diff] [blame] | 2672 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, |
| 2673 | PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0, |
| 2674 | nvbridge_check_legacy_irq_routing); |
Neil Horman | 66db60e | 2010-09-21 13:54:39 -0400 | [diff] [blame] | 2675 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA, |
| 2676 | PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4, |
| 2677 | nvbridge_check_legacy_irq_routing); |
| 2678 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2679 | static int ht_check_msi_mapping(struct pci_dev *dev) |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2680 | { |
Wei Yang | fff905f | 2015-06-30 09:16:41 +0800 | [diff] [blame] | 2681 | int pos, ttl = PCI_FIND_CAP_TTL; |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2682 | int found = 0; |
| 2683 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2684 | /* Check if there is HT MSI cap or enabled on this device */ |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2685 | pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING); |
| 2686 | while (pos && ttl--) { |
| 2687 | u8 flags; |
| 2688 | |
| 2689 | if (found < 1) |
| 2690 | found = 1; |
| 2691 | if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS, |
| 2692 | &flags) == 0) { |
| 2693 | if (flags & HT_MSI_FLAGS_ENABLE) { |
| 2694 | if (found < 2) { |
| 2695 | found = 2; |
| 2696 | break; |
| 2697 | } |
| 2698 | } |
| 2699 | } |
| 2700 | pos = pci_find_next_ht_capability(dev, pos, |
| 2701 | HT_CAPTYPE_MSI_MAPPING); |
| 2702 | } |
| 2703 | |
| 2704 | return found; |
| 2705 | } |
| 2706 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2707 | static int host_bridge_with_leaf(struct pci_dev *host_bridge) |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2708 | { |
| 2709 | struct pci_dev *dev; |
| 2710 | int pos; |
| 2711 | int i, dev_no; |
| 2712 | int found = 0; |
| 2713 | |
| 2714 | dev_no = host_bridge->devfn >> 3; |
| 2715 | for (i = dev_no + 1; i < 0x20; i++) { |
| 2716 | dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0)); |
| 2717 | if (!dev) |
| 2718 | continue; |
| 2719 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2720 | /* found next host bridge? */ |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2721 | pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE); |
| 2722 | if (pos != 0) { |
| 2723 | pci_dev_put(dev); |
| 2724 | break; |
| 2725 | } |
| 2726 | |
| 2727 | if (ht_check_msi_mapping(dev)) { |
| 2728 | found = 1; |
| 2729 | pci_dev_put(dev); |
| 2730 | break; |
| 2731 | } |
| 2732 | pci_dev_put(dev); |
| 2733 | } |
| 2734 | |
| 2735 | return found; |
| 2736 | } |
| 2737 | |
Yinghai Lu | eeafda7 | 2009-03-29 12:30:05 -0700 | [diff] [blame] | 2738 | #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */ |
| 2739 | #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */ |
| 2740 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2741 | static int is_end_of_ht_chain(struct pci_dev *dev) |
Yinghai Lu | eeafda7 | 2009-03-29 12:30:05 -0700 | [diff] [blame] | 2742 | { |
| 2743 | int pos, ctrl_off; |
| 2744 | int end = 0; |
| 2745 | u16 flags, ctrl; |
| 2746 | |
| 2747 | pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE); |
| 2748 | |
| 2749 | if (!pos) |
| 2750 | goto out; |
| 2751 | |
| 2752 | pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags); |
| 2753 | |
| 2754 | ctrl_off = ((flags >> 10) & 1) ? |
| 2755 | PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1; |
| 2756 | pci_read_config_word(dev, pos + ctrl_off, &ctrl); |
| 2757 | |
| 2758 | if (ctrl & (1 << 6)) |
| 2759 | end = 1; |
| 2760 | |
| 2761 | out: |
| 2762 | return end; |
| 2763 | } |
| 2764 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2765 | static void nv_ht_enable_msi_mapping(struct pci_dev *dev) |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2766 | { |
| 2767 | struct pci_dev *host_bridge; |
| 2768 | int pos; |
| 2769 | int i, dev_no; |
| 2770 | int found = 0; |
| 2771 | |
| 2772 | dev_no = dev->devfn >> 3; |
| 2773 | for (i = dev_no; i >= 0; i--) { |
| 2774 | host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0)); |
| 2775 | if (!host_bridge) |
| 2776 | continue; |
| 2777 | |
| 2778 | pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE); |
| 2779 | if (pos != 0) { |
| 2780 | found = 1; |
| 2781 | break; |
| 2782 | } |
| 2783 | pci_dev_put(host_bridge); |
| 2784 | } |
| 2785 | |
| 2786 | if (!found) |
| 2787 | return; |
| 2788 | |
Yinghai Lu | eeafda7 | 2009-03-29 12:30:05 -0700 | [diff] [blame] | 2789 | /* don't enable end_device/host_bridge with leaf directly here */ |
| 2790 | if (host_bridge == dev && is_end_of_ht_chain(host_bridge) && |
| 2791 | host_bridge_with_leaf(host_bridge)) |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2792 | goto out; |
| 2793 | |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2794 | /* root did that ! */ |
| 2795 | if (msi_ht_cap_enabled(host_bridge)) |
| 2796 | goto out; |
| 2797 | |
| 2798 | ht_enable_msi_mapping(dev); |
| 2799 | |
| 2800 | out: |
| 2801 | pci_dev_put(host_bridge); |
| 2802 | } |
| 2803 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2804 | static void ht_disable_msi_mapping(struct pci_dev *dev) |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2805 | { |
Wei Yang | fff905f | 2015-06-30 09:16:41 +0800 | [diff] [blame] | 2806 | int pos, ttl = PCI_FIND_CAP_TTL; |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2807 | |
| 2808 | pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING); |
| 2809 | while (pos && ttl--) { |
| 2810 | u8 flags; |
| 2811 | |
| 2812 | if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS, |
| 2813 | &flags) == 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2814 | pci_info(dev, "Disabling HT MSI Mapping\n"); |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2815 | |
| 2816 | pci_write_config_byte(dev, pos + HT_MSI_FLAGS, |
| 2817 | flags & ~HT_MSI_FLAGS_ENABLE); |
| 2818 | } |
| 2819 | pos = pci_find_next_ht_capability(dev, pos, |
| 2820 | HT_CAPTYPE_MSI_MAPPING); |
| 2821 | } |
| 2822 | } |
| 2823 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2824 | static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all) |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2825 | { |
| 2826 | struct pci_dev *host_bridge; |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2827 | int pos; |
| 2828 | int found; |
| 2829 | |
Rafael J. Wysocki | 3d2a531 | 2010-07-23 22:19:55 +0200 | [diff] [blame] | 2830 | if (!pci_msi_enabled()) |
| 2831 | return; |
| 2832 | |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2833 | /* check if there is HT MSI cap or enabled on this device */ |
| 2834 | found = ht_check_msi_mapping(dev); |
| 2835 | |
| 2836 | /* no HT MSI CAP */ |
| 2837 | if (found == 0) |
| 2838 | return; |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2839 | |
| 2840 | /* |
| 2841 | * HT MSI mapping should be disabled on devices that are below |
| 2842 | * a non-Hypertransport host bridge. Locate the host bridge... |
| 2843 | */ |
Sinan Kaya | 39c9465 | 2017-12-19 00:37:53 -0500 | [diff] [blame] | 2844 | host_bridge = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus), 0, |
| 2845 | PCI_DEVFN(0, 0)); |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2846 | if (host_bridge == NULL) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2847 | pci_warn(dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n"); |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2848 | return; |
| 2849 | } |
| 2850 | |
| 2851 | pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE); |
| 2852 | if (pos != 0) { |
| 2853 | /* Host bridge is to HT */ |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2854 | if (found == 1) { |
| 2855 | /* it is not enabled, try to enable it */ |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2856 | if (all) |
| 2857 | ht_enable_msi_mapping(dev); |
| 2858 | else |
| 2859 | nv_ht_enable_msi_mapping(dev); |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2860 | } |
Myron Stowe | dff3aef | 2012-07-09 15:36:08 -0600 | [diff] [blame] | 2861 | goto out; |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2862 | } |
| 2863 | |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2864 | /* HT MSI is not enabled */ |
| 2865 | if (found == 1) |
Myron Stowe | dff3aef | 2012-07-09 15:36:08 -0600 | [diff] [blame] | 2866 | goto out; |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2867 | |
Yinghai Lu | 1dec6b0 | 2009-02-23 11:51:59 -0800 | [diff] [blame] | 2868 | /* Host bridge is not to HT, disable HT MSI mapping on this device */ |
| 2869 | ht_disable_msi_mapping(dev); |
Myron Stowe | dff3aef | 2012-07-09 15:36:08 -0600 | [diff] [blame] | 2870 | |
| 2871 | out: |
| 2872 | pci_dev_put(host_bridge); |
Peer Chen | 9dc625e | 2008-02-04 23:50:13 -0800 | [diff] [blame] | 2873 | } |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2874 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2875 | static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev) |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2876 | { |
| 2877 | return __nv_msi_ht_cap_quirk(dev, 1); |
| 2878 | } |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2879 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all); |
| 2880 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all); |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2881 | |
Myron Stowe | 25e742b | 2012-07-09 15:36:14 -0600 | [diff] [blame] | 2882 | static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev) |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2883 | { |
| 2884 | return __nv_msi_ht_cap_quirk(dev, 0); |
| 2885 | } |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2886 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf); |
Tejun Heo | 6dab62e | 2009-07-21 16:08:43 -0700 | [diff] [blame] | 2887 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf); |
Yinghai Lu | de74530 | 2009-03-20 19:29:41 -0700 | [diff] [blame] | 2888 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2889 | static void quirk_msi_intx_disable_bug(struct pci_dev *dev) |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 2890 | { |
| 2891 | dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG; |
| 2892 | } |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2893 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 2894 | static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev) |
Shane Huang | 4600c9d7 | 2008-01-25 15:46:24 +0900 | [diff] [blame] | 2895 | { |
| 2896 | struct pci_dev *p; |
| 2897 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2898 | /* |
| 2899 | * SB700 MSI issue will be fixed at HW level from revision A21; |
Shane Huang | 4600c9d7 | 2008-01-25 15:46:24 +0900 | [diff] [blame] | 2900 | * we need check PCI REVISION ID of SMBus controller to get SB700 |
| 2901 | * revision. |
| 2902 | */ |
| 2903 | p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS, |
| 2904 | NULL); |
| 2905 | if (!p) |
| 2906 | return; |
| 2907 | |
| 2908 | if ((p->revision < 0x3B) && (p->revision >= 0x30)) |
| 2909 | dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG; |
| 2910 | pci_dev_put(p); |
| 2911 | } |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 2912 | |
Xiong Huang | 7058881 | 2013-03-07 08:55:16 +0000 | [diff] [blame] | 2913 | static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev) |
| 2914 | { |
| 2915 | /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */ |
| 2916 | if (dev->revision < 0x18) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2917 | pci_info(dev, "set MSI_INTX_DISABLE_BUG flag\n"); |
Xiong Huang | 7058881 | 2013-03-07 08:55:16 +0000 | [diff] [blame] | 2918 | dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG; |
| 2919 | } |
| 2920 | } |
David Miller | ba698ad | 2007-10-25 01:16:30 -0700 | [diff] [blame] | 2921 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM, |
| 2922 | PCI_DEVICE_ID_TIGON3_5780, |
| 2923 | quirk_msi_intx_disable_bug); |
| 2924 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM, |
| 2925 | PCI_DEVICE_ID_TIGON3_5780S, |
| 2926 | quirk_msi_intx_disable_bug); |
| 2927 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM, |
| 2928 | PCI_DEVICE_ID_TIGON3_5714, |
| 2929 | quirk_msi_intx_disable_bug); |
| 2930 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM, |
| 2931 | PCI_DEVICE_ID_TIGON3_5714S, |
| 2932 | quirk_msi_intx_disable_bug); |
| 2933 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM, |
| 2934 | PCI_DEVICE_ID_TIGON3_5715, |
| 2935 | quirk_msi_intx_disable_bug); |
| 2936 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM, |
| 2937 | PCI_DEVICE_ID_TIGON3_5715S, |
| 2938 | quirk_msi_intx_disable_bug); |
| 2939 | |
David Miller | bc38b41 | 2007-10-25 01:16:52 -0700 | [diff] [blame] | 2940 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390, |
Shane Huang | 4600c9d7 | 2008-01-25 15:46:24 +0900 | [diff] [blame] | 2941 | quirk_msi_intx_disable_ati_bug); |
David Miller | bc38b41 | 2007-10-25 01:16:52 -0700 | [diff] [blame] | 2942 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391, |
Shane Huang | 4600c9d7 | 2008-01-25 15:46:24 +0900 | [diff] [blame] | 2943 | quirk_msi_intx_disable_ati_bug); |
David Miller | bc38b41 | 2007-10-25 01:16:52 -0700 | [diff] [blame] | 2944 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392, |
Shane Huang | 4600c9d7 | 2008-01-25 15:46:24 +0900 | [diff] [blame] | 2945 | quirk_msi_intx_disable_ati_bug); |
David Miller | bc38b41 | 2007-10-25 01:16:52 -0700 | [diff] [blame] | 2946 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393, |
Shane Huang | 4600c9d7 | 2008-01-25 15:46:24 +0900 | [diff] [blame] | 2947 | quirk_msi_intx_disable_ati_bug); |
David Miller | bc38b41 | 2007-10-25 01:16:52 -0700 | [diff] [blame] | 2948 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394, |
Shane Huang | 4600c9d7 | 2008-01-25 15:46:24 +0900 | [diff] [blame] | 2949 | quirk_msi_intx_disable_ati_bug); |
David Miller | bc38b41 | 2007-10-25 01:16:52 -0700 | [diff] [blame] | 2950 | |
| 2951 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373, |
| 2952 | quirk_msi_intx_disable_bug); |
| 2953 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374, |
| 2954 | quirk_msi_intx_disable_bug); |
| 2955 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375, |
| 2956 | quirk_msi_intx_disable_bug); |
| 2957 | |
Huang, Xiong | 7cb6a29 | 2012-04-30 15:38:49 +0000 | [diff] [blame] | 2958 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062, |
| 2959 | quirk_msi_intx_disable_bug); |
| 2960 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063, |
| 2961 | quirk_msi_intx_disable_bug); |
| 2962 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060, |
| 2963 | quirk_msi_intx_disable_bug); |
| 2964 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062, |
| 2965 | quirk_msi_intx_disable_bug); |
| 2966 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073, |
| 2967 | quirk_msi_intx_disable_bug); |
| 2968 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083, |
| 2969 | quirk_msi_intx_disable_bug); |
Xiong Huang | 7058881 | 2013-03-07 08:55:16 +0000 | [diff] [blame] | 2970 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090, |
| 2971 | quirk_msi_intx_disable_qca_bug); |
| 2972 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091, |
| 2973 | quirk_msi_intx_disable_qca_bug); |
| 2974 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0, |
| 2975 | quirk_msi_intx_disable_qca_bug); |
| 2976 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1, |
| 2977 | quirk_msi_intx_disable_qca_bug); |
| 2978 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091, |
| 2979 | quirk_msi_intx_disable_qca_bug); |
Jonathan Chocron | 738cb37 | 2019-09-12 16:00:42 +0300 | [diff] [blame] | 2980 | |
| 2981 | /* |
| 2982 | * Amazon's Annapurna Labs 1c36:0031 Root Ports don't support MSI-X, so it |
| 2983 | * should be disabled on platforms where the device (mistakenly) advertises it. |
| 2984 | * |
| 2985 | * Notice that this quirk also disables MSI (which may work, but hasn't been |
| 2986 | * tested), since currently there is no standard way to disable only MSI-X. |
| 2987 | * |
| 2988 | * The 0031 device id is reused for other non Root Port device types, |
| 2989 | * therefore the quirk is registered for the PCI_CLASS_BRIDGE_PCI class. |
| 2990 | */ |
| 2991 | static void quirk_al_msi_disable(struct pci_dev *dev) |
| 2992 | { |
| 2993 | dev->no_msi = 1; |
| 2994 | pci_warn(dev, "Disabling MSI/MSI-X\n"); |
| 2995 | } |
| 2996 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031, |
| 2997 | PCI_CLASS_BRIDGE_PCI, 8, quirk_al_msi_disable); |
Brice Goglin | 3f79e10 | 2006-08-31 01:54:56 -0400 | [diff] [blame] | 2998 | #endif /* CONFIG_PCI_MSI */ |
Thomas Petazzoni | 3d13731 | 2008-08-19 10:28:24 +0200 | [diff] [blame] | 2999 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3000 | /* |
| 3001 | * Allow manual resource allocation for PCI hotplug bridges via |
| 3002 | * pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For some PCI-PCI |
| 3003 | * hotplug bridges, like PLX 6254 (former HINT HB6), kernel fails to |
| 3004 | * allocate resources when hotplug device is inserted and PCI bus is |
| 3005 | * rescanned. |
Felix Radensky | 3322340 | 2010-03-28 16:02:02 +0300 | [diff] [blame] | 3006 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 3007 | static void quirk_hotplug_bridge(struct pci_dev *dev) |
Felix Radensky | 3322340 | 2010-03-28 16:02:02 +0300 | [diff] [blame] | 3008 | { |
| 3009 | dev->is_hotplug_bridge = 1; |
| 3010 | } |
Felix Radensky | 3322340 | 2010-03-28 16:02:02 +0300 | [diff] [blame] | 3011 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge); |
| 3012 | |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3013 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3014 | * This is a quirk for the Ricoh MMC controller found as a part of some |
| 3015 | * multifunction chips. |
| 3016 | * |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 3017 | * This is very similar and based on the ricoh_mmc driver written by |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3018 | * Philip Langdale. Thank you for these magic sequences. |
| 3019 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3020 | * These chips implement the four main memory card controllers (SD, MMC, |
| 3021 | * MS, xD) and one or both of CardBus or FireWire. |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3022 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3023 | * It happens that they implement SD and MMC support as separate |
| 3024 | * controllers (and PCI functions). The Linux SDHCI driver supports MMC |
| 3025 | * cards but the chip detects MMC cards in hardware and directs them to the |
| 3026 | * MMC controller - so the SDHCI driver never sees them. |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3027 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3028 | * To get around this, we must disable the useless MMC controller. At that |
| 3029 | * point, the SDHCI controller will start seeing them. It seems to be the |
| 3030 | * case that the relevant PCI registers to deactivate the MMC controller |
| 3031 | * live on PCI function 0, which might be the CardBus controller or the |
| 3032 | * FireWire controller, depending on the particular chip in question |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3033 | * |
| 3034 | * This has to be done early, because as soon as we disable the MMC controller |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3035 | * other PCI functions shift up one level, e.g. function #2 becomes function |
| 3036 | * #1, and this will confuse the PCI core. |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3037 | */ |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3038 | #ifdef CONFIG_MMC_RICOH_MMC |
| 3039 | static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev) |
| 3040 | { |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3041 | u8 write_enable; |
| 3042 | u8 write_target; |
| 3043 | u8 disable; |
| 3044 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3045 | /* |
| 3046 | * Disable via CardBus interface |
| 3047 | * |
| 3048 | * This must be done via function #0 |
| 3049 | */ |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3050 | if (PCI_FUNC(dev->devfn)) |
| 3051 | return; |
| 3052 | |
| 3053 | pci_read_config_byte(dev, 0xB7, &disable); |
| 3054 | if (disable & 0x02) |
| 3055 | return; |
| 3056 | |
| 3057 | pci_read_config_byte(dev, 0x8E, &write_enable); |
| 3058 | pci_write_config_byte(dev, 0x8E, 0xAA); |
| 3059 | pci_read_config_byte(dev, 0x8D, &write_target); |
| 3060 | pci_write_config_byte(dev, 0x8D, 0xB7); |
| 3061 | pci_write_config_byte(dev, 0xB7, disable | 0x02); |
| 3062 | pci_write_config_byte(dev, 0x8E, write_enable); |
| 3063 | pci_write_config_byte(dev, 0x8D, write_target); |
| 3064 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3065 | pci_notice(dev, "proprietary Ricoh MMC controller disabled (via CardBus function)\n"); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3066 | pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n"); |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3067 | } |
| 3068 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476); |
| 3069 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476); |
| 3070 | |
| 3071 | static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev) |
| 3072 | { |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3073 | u8 write_enable; |
| 3074 | u8 disable; |
| 3075 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3076 | /* |
| 3077 | * Disable via FireWire interface |
| 3078 | * |
| 3079 | * This must be done via function #0 |
| 3080 | */ |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3081 | if (PCI_FUNC(dev->devfn)) |
| 3082 | return; |
Manoj Iyer | 15bed0f | 2011-07-11 16:28:35 -0500 | [diff] [blame] | 3083 | /* |
Andy Lutomirski | 812089e | 2012-12-01 12:37:20 -0800 | [diff] [blame] | 3084 | * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3085 | * certain types of SD/MMC cards. Lowering the SD base clock |
| 3086 | * frequency from 200Mhz to 50Mhz fixes this issue. |
Manoj Iyer | 15bed0f | 2011-07-11 16:28:35 -0500 | [diff] [blame] | 3087 | * |
| 3088 | * 0x150 - SD2.0 mode enable for changing base clock |
| 3089 | * frequency to 50Mhz |
| 3090 | * 0xe1 - Base clock frequency |
| 3091 | * 0x32 - 50Mhz new clock frequency |
| 3092 | * 0xf9 - Key register for 0x150 |
| 3093 | * 0xfc - key register for 0xe1 |
| 3094 | */ |
Andy Lutomirski | 812089e | 2012-12-01 12:37:20 -0800 | [diff] [blame] | 3095 | if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 || |
| 3096 | dev->device == PCI_DEVICE_ID_RICOH_R5CE823) { |
Manoj Iyer | 15bed0f | 2011-07-11 16:28:35 -0500 | [diff] [blame] | 3097 | pci_write_config_byte(dev, 0xf9, 0xfc); |
| 3098 | pci_write_config_byte(dev, 0x150, 0x10); |
| 3099 | pci_write_config_byte(dev, 0xf9, 0x00); |
| 3100 | pci_write_config_byte(dev, 0xfc, 0x01); |
| 3101 | pci_write_config_byte(dev, 0xe1, 0x32); |
| 3102 | pci_write_config_byte(dev, 0xfc, 0x00); |
| 3103 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3104 | pci_notice(dev, "MMC controller base frequency changed to 50Mhz.\n"); |
Manoj Iyer | 15bed0f | 2011-07-11 16:28:35 -0500 | [diff] [blame] | 3105 | } |
Josh Boyer | 3e309cd | 2011-10-05 11:44:50 -0400 | [diff] [blame] | 3106 | |
| 3107 | pci_read_config_byte(dev, 0xCB, &disable); |
| 3108 | |
| 3109 | if (disable & 0x02) |
| 3110 | return; |
| 3111 | |
| 3112 | pci_read_config_byte(dev, 0xCA, &write_enable); |
| 3113 | pci_write_config_byte(dev, 0xCA, 0x57); |
| 3114 | pci_write_config_byte(dev, 0xCB, disable | 0x02); |
| 3115 | pci_write_config_byte(dev, 0xCA, write_enable); |
| 3116 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3117 | pci_notice(dev, "proprietary Ricoh MMC controller disabled (via FireWire function)\n"); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3118 | pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n"); |
Josh Boyer | 3e309cd | 2011-10-05 11:44:50 -0400 | [diff] [blame] | 3119 | |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3120 | } |
| 3121 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832); |
| 3122 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832); |
Andy Lutomirski | 812089e | 2012-12-01 12:37:20 -0800 | [diff] [blame] | 3123 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832); |
| 3124 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832); |
Manoj Iyer | be98ca6 | 2011-05-26 11:19:05 -0500 | [diff] [blame] | 3125 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832); |
| 3126 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832); |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3127 | #endif /*CONFIG_MMC_RICOH_MMC*/ |
| 3128 | |
Suresh Siddha | d3f1381 | 2011-08-23 17:05:25 -0700 | [diff] [blame] | 3129 | #ifdef CONFIG_DMAR_TABLE |
Suresh Siddha | 254e420 | 2010-12-06 12:26:30 -0800 | [diff] [blame] | 3130 | #define VTUNCERRMSK_REG 0x1ac |
| 3131 | #define VTD_MSK_SPEC_ERRORS (1 << 31) |
| 3132 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3133 | * This is a quirk for masking VT-d spec-defined errors to platform error |
| 3134 | * handling logic. Without this, platforms using Intel 7500, 5500 chipsets |
Suresh Siddha | 254e420 | 2010-12-06 12:26:30 -0800 | [diff] [blame] | 3135 | * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3136 | * on the RAS config settings of the platform) when a VT-d fault happens. |
Suresh Siddha | 254e420 | 2010-12-06 12:26:30 -0800 | [diff] [blame] | 3137 | * The resulting SMI caused the system to hang. |
| 3138 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3139 | * VT-d spec-related errors are already handled by the VT-d OS code, so no |
Suresh Siddha | 254e420 | 2010-12-06 12:26:30 -0800 | [diff] [blame] | 3140 | * need to report the same error through other channels. |
| 3141 | */ |
| 3142 | static void vtd_mask_spec_errors(struct pci_dev *dev) |
| 3143 | { |
| 3144 | u32 word; |
| 3145 | |
| 3146 | pci_read_config_dword(dev, VTUNCERRMSK_REG, &word); |
| 3147 | pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS); |
| 3148 | } |
| 3149 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors); |
| 3150 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors); |
| 3151 | #endif |
Maxim Levitsky | 03cd8f7 | 2010-03-05 13:43:20 -0800 | [diff] [blame] | 3152 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 3153 | static void fixup_ti816x_class(struct pci_dev *dev) |
Hemant Pedanekar | 63c4408 | 2011-04-05 12:32:50 +0530 | [diff] [blame] | 3154 | { |
Bjorn Helgaas | d1541dc | 2015-06-19 15:58:24 -0500 | [diff] [blame] | 3155 | u32 class = dev->class; |
| 3156 | |
Hemant Pedanekar | 63c4408 | 2011-04-05 12:32:50 +0530 | [diff] [blame] | 3157 | /* TI 816x devices do not have class code set when in PCIe boot mode */ |
Bjorn Helgaas | d1541dc | 2015-06-19 15:58:24 -0500 | [diff] [blame] | 3158 | dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3159 | pci_info(dev, "PCI class overridden (%#08x -> %#08x)\n", |
Bjorn Helgaas | d1541dc | 2015-06-19 15:58:24 -0500 | [diff] [blame] | 3160 | class, dev->class); |
Hemant Pedanekar | 63c4408 | 2011-04-05 12:32:50 +0530 | [diff] [blame] | 3161 | } |
Yinghai Lu | 40c9623 | 2012-02-23 23:46:58 -0800 | [diff] [blame] | 3162 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800, |
Bjorn Helgaas | 2b4aed1 | 2015-06-19 16:20:58 -0500 | [diff] [blame] | 3163 | PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class); |
Hemant Pedanekar | 63c4408 | 2011-04-05 12:32:50 +0530 | [diff] [blame] | 3164 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3165 | /* |
| 3166 | * Some PCIe devices do not work reliably with the claimed maximum |
Ben Hutchings | a94d072 | 2011-10-05 22:35:03 +0100 | [diff] [blame] | 3167 | * payload size supported. |
| 3168 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 3169 | static void fixup_mpss_256(struct pci_dev *dev) |
Ben Hutchings | a94d072 | 2011-10-05 22:35:03 +0100 | [diff] [blame] | 3170 | { |
| 3171 | dev->pcie_mpss = 1; /* 256 bytes */ |
| 3172 | } |
| 3173 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE, |
| 3174 | PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256); |
| 3175 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE, |
| 3176 | PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256); |
| 3177 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE, |
| 3178 | PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256); |
| 3179 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3180 | /* |
| 3181 | * Intel 5000 and 5100 Memory controllers have an erratum with read completion |
Jon Mason | d387a8d | 2011-10-14 14:56:13 -0500 | [diff] [blame] | 3182 | * coalescing (which is enabled by default on some BIOSes) and MPS of 256B. |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3183 | * Since there is no way of knowing what the PCIe MPS on each fabric will be |
Jon Mason | d387a8d | 2011-10-14 14:56:13 -0500 | [diff] [blame] | 3184 | * until all of the devices are discovered and buses walked, read completion |
| 3185 | * coalescing must be disabled. Unfortunately, it cannot be re-enabled because |
| 3186 | * it is possible to hotplug a device with MPS of 256B. |
| 3187 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 3188 | static void quirk_intel_mc_errata(struct pci_dev *dev) |
Jon Mason | d387a8d | 2011-10-14 14:56:13 -0500 | [diff] [blame] | 3189 | { |
| 3190 | int err; |
| 3191 | u16 rcc; |
| 3192 | |
Keith Busch | 27d868b | 2015-08-24 08:48:16 -0500 | [diff] [blame] | 3193 | if (pcie_bus_config == PCIE_BUS_TUNE_OFF || |
| 3194 | pcie_bus_config == PCIE_BUS_DEFAULT) |
Jon Mason | d387a8d | 2011-10-14 14:56:13 -0500 | [diff] [blame] | 3195 | return; |
| 3196 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3197 | /* |
| 3198 | * Intel erratum specifies bits to change but does not say what |
| 3199 | * they are. Keeping them magical until such time as the registers |
| 3200 | * and values can be explained. |
Jon Mason | d387a8d | 2011-10-14 14:56:13 -0500 | [diff] [blame] | 3201 | */ |
| 3202 | err = pci_read_config_word(dev, 0x48, &rcc); |
| 3203 | if (err) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3204 | pci_err(dev, "Error attempting to read the read completion coalescing register\n"); |
Jon Mason | d387a8d | 2011-10-14 14:56:13 -0500 | [diff] [blame] | 3205 | return; |
| 3206 | } |
| 3207 | |
| 3208 | if (!(rcc & (1 << 10))) |
| 3209 | return; |
| 3210 | |
| 3211 | rcc &= ~(1 << 10); |
| 3212 | |
| 3213 | err = pci_write_config_word(dev, 0x48, rcc); |
| 3214 | if (err) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3215 | pci_err(dev, "Error attempting to write the read completion coalescing register\n"); |
Jon Mason | d387a8d | 2011-10-14 14:56:13 -0500 | [diff] [blame] | 3216 | return; |
| 3217 | } |
| 3218 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3219 | pr_info_once("Read completion coalescing disabled due to hardware erratum relating to 256B MPS\n"); |
Jon Mason | d387a8d | 2011-10-14 14:56:13 -0500 | [diff] [blame] | 3220 | } |
| 3221 | /* Intel 5000 series memory controllers and ports 2-7 */ |
| 3222 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata); |
| 3223 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata); |
| 3224 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata); |
| 3225 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata); |
| 3226 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata); |
| 3227 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata); |
| 3228 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata); |
| 3229 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata); |
| 3230 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata); |
| 3231 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata); |
| 3232 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata); |
| 3233 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata); |
| 3234 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata); |
| 3235 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata); |
| 3236 | /* Intel 5100 series memory controllers and ports 2-7 */ |
| 3237 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata); |
| 3238 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata); |
| 3239 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata); |
| 3240 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata); |
| 3241 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata); |
| 3242 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata); |
| 3243 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata); |
| 3244 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata); |
| 3245 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata); |
| 3246 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata); |
| 3247 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata); |
| 3248 | |
Jon Mason | 12b0318 | 2013-05-06 08:03:33 +0000 | [diff] [blame] | 3249 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3250 | * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. |
| 3251 | * To work around this, query the size it should be configured to by the |
| 3252 | * device and modify the resource end to correspond to this new size. |
Jon Mason | 12b0318 | 2013-05-06 08:03:33 +0000 | [diff] [blame] | 3253 | */ |
| 3254 | static void quirk_intel_ntb(struct pci_dev *dev) |
| 3255 | { |
| 3256 | int rc; |
| 3257 | u8 val; |
| 3258 | |
| 3259 | rc = pci_read_config_byte(dev, 0x00D0, &val); |
| 3260 | if (rc) |
| 3261 | return; |
| 3262 | |
| 3263 | dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1; |
| 3264 | |
| 3265 | rc = pci_read_config_byte(dev, 0x00D1, &val); |
| 3266 | if (rc) |
| 3267 | return; |
| 3268 | |
| 3269 | dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1; |
| 3270 | } |
| 3271 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb); |
| 3272 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb); |
| 3273 | |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3274 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3275 | * Some BIOS implementations leave the Intel GPU interrupts enabled, even |
| 3276 | * though no one is handling them (e.g., if the i915 driver is never |
| 3277 | * loaded). Additionally the interrupt destination is not set up properly |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3278 | * and the interrupt ends up -somewhere-. |
| 3279 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3280 | * These spurious interrupts are "sticky" and the kernel disables the |
| 3281 | * (shared) interrupt line after 100,000+ generated interrupts. |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3282 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3283 | * Fix it by disabling the still enabled interrupts. This resolves crashes |
| 3284 | * often seen on monitor unplug. |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3285 | */ |
| 3286 | #define I915_DEIER_REG 0x4400c |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 3287 | static void disable_igfx_irq(struct pci_dev *dev) |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3288 | { |
| 3289 | void __iomem *regs = pci_iomap(dev, 0, 0); |
| 3290 | if (regs == NULL) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3291 | pci_warn(dev, "igfx quirk: Can't iomap PCI device\n"); |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3292 | return; |
| 3293 | } |
| 3294 | |
| 3295 | /* Check if any interrupt line is still enabled */ |
| 3296 | if (readl(regs + I915_DEIER_REG) != 0) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3297 | pci_warn(dev, "BIOS left Intel GPU interrupts enabled; disabling\n"); |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3298 | |
| 3299 | writel(0, regs + I915_DEIER_REG); |
| 3300 | } |
| 3301 | |
| 3302 | pci_iounmap(dev, regs); |
| 3303 | } |
Bin Meng | d0c9606 | 2018-09-26 08:14:01 -0700 | [diff] [blame] | 3304 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0042, disable_igfx_irq); |
| 3305 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0046, disable_igfx_irq); |
| 3306 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x004a, disable_igfx_irq); |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3307 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq); |
Bin Meng | d0c9606 | 2018-09-26 08:14:01 -0700 | [diff] [blame] | 3308 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0106, disable_igfx_irq); |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3309 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq); |
Thomas Jarosch | 7c82126 | 2014-04-07 15:10:32 +0200 | [diff] [blame] | 3310 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq); |
Thomas Jarosch | f67fd55 | 2011-12-07 22:08:11 +0100 | [diff] [blame] | 3311 | |
Bjorn Helgaas | fbebb9f | 2012-06-16 14:40:22 -0600 | [diff] [blame] | 3312 | /* |
Todd E Brandt | b8cac70 | 2013-09-10 16:10:43 -0700 | [diff] [blame] | 3313 | * PCI devices which are on Intel chips can skip the 10ms delay |
| 3314 | * before entering D3 mode. |
| 3315 | */ |
| 3316 | static void quirk_remove_d3_delay(struct pci_dev *dev) |
| 3317 | { |
| 3318 | dev->d3_delay = 0; |
| 3319 | } |
Andy Shevchenko | cd3e2eb | 2017-02-14 12:59:37 +0200 | [diff] [blame] | 3320 | /* C600 Series devices do not need 10ms d3_delay */ |
Todd E Brandt | b8cac70 | 2013-09-10 16:10:43 -0700 | [diff] [blame] | 3321 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay); |
Andy Shevchenko | cd3e2eb | 2017-02-14 12:59:37 +0200 | [diff] [blame] | 3322 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay); |
Todd E Brandt | b8cac70 | 2013-09-10 16:10:43 -0700 | [diff] [blame] | 3323 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay); |
Andy Shevchenko | cd3e2eb | 2017-02-14 12:59:37 +0200 | [diff] [blame] | 3324 | /* Lynxpoint-H PCH devices do not need 10ms d3_delay */ |
| 3325 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay); |
| 3326 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay); |
| 3327 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay); |
| 3328 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay); |
| 3329 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay); |
| 3330 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay); |
| 3331 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay); |
Todd E Brandt | b8cac70 | 2013-09-10 16:10:43 -0700 | [diff] [blame] | 3332 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay); |
| 3333 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay); |
| 3334 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay); |
Todd E Brandt | b8cac70 | 2013-09-10 16:10:43 -0700 | [diff] [blame] | 3335 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay); |
Srinidhi Kasagar | 4a11875 | 2015-06-19 11:52:46 +0530 | [diff] [blame] | 3336 | /* Intel Cherrytrail devices do not need 10ms d3_delay */ |
| 3337 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay); |
Andy Shevchenko | cd3e2eb | 2017-02-14 12:59:37 +0200 | [diff] [blame] | 3338 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay); |
| 3339 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay); |
Srinidhi Kasagar | 4a11875 | 2015-06-19 11:52:46 +0530 | [diff] [blame] | 3340 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay); |
Andy Shevchenko | cd3e2eb | 2017-02-14 12:59:37 +0200 | [diff] [blame] | 3341 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay); |
| 3342 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay); |
Srinidhi Kasagar | 4a11875 | 2015-06-19 11:52:46 +0530 | [diff] [blame] | 3343 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay); |
| 3344 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay); |
| 3345 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay); |
Noa Osherovich | d76d2fe | 2016-11-15 09:59:59 +0200 | [diff] [blame] | 3346 | |
Todd E Brandt | b8cac70 | 2013-09-10 16:10:43 -0700 | [diff] [blame] | 3347 | /* |
Noa Osherovich | d76d2fe | 2016-11-15 09:59:59 +0200 | [diff] [blame] | 3348 | * Some devices may pass our check in pci_intx_mask_supported() if |
Bjorn Helgaas | fbebb9f | 2012-06-16 14:40:22 -0600 | [diff] [blame] | 3349 | * PCI_COMMAND_INTX_DISABLE works though they actually do not properly |
| 3350 | * support this feature. |
| 3351 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 3352 | static void quirk_broken_intx_masking(struct pci_dev *dev) |
Bjorn Helgaas | fbebb9f | 2012-06-16 14:40:22 -0600 | [diff] [blame] | 3353 | { |
| 3354 | dev->broken_intx_masking = 1; |
| 3355 | } |
Noa Osherovich | b88214c | 2016-11-15 09:59:58 +0200 | [diff] [blame] | 3356 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030, |
| 3357 | quirk_broken_intx_masking); |
| 3358 | DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */ |
| 3359 | quirk_broken_intx_masking); |
Bjorn Helgaas | 7c1efb6 | 2017-12-15 14:51:44 -0600 | [diff] [blame] | 3360 | DECLARE_PCI_FIXUP_FINAL(0x1b7c, 0x0004, /* Ceton InfiniTV4 */ |
| 3361 | quirk_broken_intx_masking); |
Noa Osherovich | d76d2fe | 2016-11-15 09:59:59 +0200 | [diff] [blame] | 3362 | |
Alex Williamson | 3cb30b7 | 2014-05-01 14:36:31 -0600 | [diff] [blame] | 3363 | /* |
| 3364 | * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10) |
| 3365 | * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC |
| 3366 | * |
| 3367 | * RTL8110SC - Fails under PCI device assignment using DisINTx masking. |
| 3368 | */ |
Noa Osherovich | b88214c | 2016-11-15 09:59:58 +0200 | [diff] [blame] | 3369 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169, |
| 3370 | quirk_broken_intx_masking); |
Bjorn Helgaas | fbebb9f | 2012-06-16 14:40:22 -0600 | [diff] [blame] | 3371 | |
Alex Williamson | 8bcf452 | 2016-03-24 13:03:49 -0600 | [diff] [blame] | 3372 | /* |
| 3373 | * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking, |
| 3374 | * DisINTx can be set but the interrupt status bit is non-functional. |
| 3375 | */ |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3376 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572, quirk_broken_intx_masking); |
| 3377 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574, quirk_broken_intx_masking); |
| 3378 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580, quirk_broken_intx_masking); |
| 3379 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581, quirk_broken_intx_masking); |
| 3380 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583, quirk_broken_intx_masking); |
| 3381 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584, quirk_broken_intx_masking); |
| 3382 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585, quirk_broken_intx_masking); |
| 3383 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586, quirk_broken_intx_masking); |
| 3384 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587, quirk_broken_intx_masking); |
| 3385 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588, quirk_broken_intx_masking); |
| 3386 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589, quirk_broken_intx_masking); |
| 3387 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a, quirk_broken_intx_masking); |
| 3388 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b, quirk_broken_intx_masking); |
| 3389 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0, quirk_broken_intx_masking); |
| 3390 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1, quirk_broken_intx_masking); |
| 3391 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2, quirk_broken_intx_masking); |
Alex Williamson | 8bcf452 | 2016-03-24 13:03:49 -0600 | [diff] [blame] | 3392 | |
Noa Osherovich | d76d2fe | 2016-11-15 09:59:59 +0200 | [diff] [blame] | 3393 | static u16 mellanox_broken_intx_devs[] = { |
| 3394 | PCI_DEVICE_ID_MELLANOX_HERMON_SDR, |
| 3395 | PCI_DEVICE_ID_MELLANOX_HERMON_DDR, |
| 3396 | PCI_DEVICE_ID_MELLANOX_HERMON_QDR, |
| 3397 | PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2, |
| 3398 | PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2, |
| 3399 | PCI_DEVICE_ID_MELLANOX_HERMON_EN, |
| 3400 | PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2, |
| 3401 | PCI_DEVICE_ID_MELLANOX_CONNECTX_EN, |
| 3402 | PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2, |
| 3403 | PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2, |
| 3404 | PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2, |
| 3405 | PCI_DEVICE_ID_MELLANOX_CONNECTX2, |
| 3406 | PCI_DEVICE_ID_MELLANOX_CONNECTX3, |
| 3407 | PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO, |
Noa Osherovich | d76d2fe | 2016-11-15 09:59:59 +0200 | [diff] [blame] | 3408 | }; |
| 3409 | |
Noa Osherovich | 1600f62 | 2016-11-15 10:00:00 +0200 | [diff] [blame] | 3410 | #define CONNECTX_4_CURR_MAX_MINOR 99 |
| 3411 | #define CONNECTX_4_INTX_SUPPORT_MINOR 14 |
| 3412 | |
| 3413 | /* |
| 3414 | * Check ConnectX-4/LX FW version to see if it supports legacy interrupts. |
| 3415 | * If so, don't mark it as broken. |
| 3416 | * FW minor > 99 means older FW version format and no INTx masking support. |
| 3417 | * FW minor < 14 means new FW version format and no INTx masking support. |
| 3418 | */ |
Noa Osherovich | d76d2fe | 2016-11-15 09:59:59 +0200 | [diff] [blame] | 3419 | static void mellanox_check_broken_intx_masking(struct pci_dev *pdev) |
| 3420 | { |
Noa Osherovich | 1600f62 | 2016-11-15 10:00:00 +0200 | [diff] [blame] | 3421 | __be32 __iomem *fw_ver; |
| 3422 | u16 fw_major; |
| 3423 | u16 fw_minor; |
| 3424 | u16 fw_subminor; |
| 3425 | u32 fw_maj_min; |
| 3426 | u32 fw_sub_min; |
Noa Osherovich | d76d2fe | 2016-11-15 09:59:59 +0200 | [diff] [blame] | 3427 | int i; |
| 3428 | |
| 3429 | for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) { |
| 3430 | if (pdev->device == mellanox_broken_intx_devs[i]) { |
| 3431 | pdev->broken_intx_masking = 1; |
| 3432 | return; |
| 3433 | } |
| 3434 | } |
Noa Osherovich | 1600f62 | 2016-11-15 10:00:00 +0200 | [diff] [blame] | 3435 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3436 | /* |
| 3437 | * Getting here means Connect-IB cards and up. Connect-IB has no INTx |
Noa Osherovich | 1600f62 | 2016-11-15 10:00:00 +0200 | [diff] [blame] | 3438 | * support so shouldn't be checked further |
| 3439 | */ |
| 3440 | if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB) |
| 3441 | return; |
| 3442 | |
| 3443 | if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 && |
| 3444 | pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX) |
| 3445 | return; |
| 3446 | |
| 3447 | /* For ConnectX-4 and ConnectX-4LX, need to check FW support */ |
| 3448 | if (pci_enable_device_mem(pdev)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3449 | pci_warn(pdev, "Can't enable device memory\n"); |
Noa Osherovich | 1600f62 | 2016-11-15 10:00:00 +0200 | [diff] [blame] | 3450 | return; |
| 3451 | } |
| 3452 | |
| 3453 | fw_ver = ioremap(pci_resource_start(pdev, 0), 4); |
| 3454 | if (!fw_ver) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3455 | pci_warn(pdev, "Can't map ConnectX-4 initialization segment\n"); |
Noa Osherovich | 1600f62 | 2016-11-15 10:00:00 +0200 | [diff] [blame] | 3456 | goto out; |
| 3457 | } |
| 3458 | |
| 3459 | /* Reading from resource space should be 32b aligned */ |
| 3460 | fw_maj_min = ioread32be(fw_ver); |
| 3461 | fw_sub_min = ioread32be(fw_ver + 1); |
| 3462 | fw_major = fw_maj_min & 0xffff; |
| 3463 | fw_minor = fw_maj_min >> 16; |
| 3464 | fw_subminor = fw_sub_min & 0xffff; |
| 3465 | if (fw_minor > CONNECTX_4_CURR_MAX_MINOR || |
| 3466 | fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3467 | pci_warn(pdev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n", |
Noa Osherovich | 1600f62 | 2016-11-15 10:00:00 +0200 | [diff] [blame] | 3468 | fw_major, fw_minor, fw_subminor, pdev->device == |
| 3469 | PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14); |
| 3470 | pdev->broken_intx_masking = 1; |
| 3471 | } |
| 3472 | |
| 3473 | iounmap(fw_ver); |
| 3474 | |
| 3475 | out: |
| 3476 | pci_disable_device(pdev); |
Noa Osherovich | d76d2fe | 2016-11-15 09:59:59 +0200 | [diff] [blame] | 3477 | } |
| 3478 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID, |
| 3479 | mellanox_check_broken_intx_masking); |
Jesse Barnes | ac1aa47 | 2009-10-26 13:20:44 -0700 | [diff] [blame] | 3480 | |
Alex Williamson | c3e59ee | 2015-01-15 18:17:12 -0600 | [diff] [blame] | 3481 | static void quirk_no_bus_reset(struct pci_dev *dev) |
| 3482 | { |
| 3483 | dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET; |
| 3484 | } |
| 3485 | |
| 3486 | /* |
Chris Blake | 9ac0108 | 2016-05-30 07:26:37 -0500 | [diff] [blame] | 3487 | * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset. |
| 3488 | * The device will throw a Link Down error on AER-capable systems and |
| 3489 | * regardless of AER, config space of the device is never accessible again |
| 3490 | * and typically causes the system to hang or reset when access is attempted. |
Alex Williamson | c3e59ee | 2015-01-15 18:17:12 -0600 | [diff] [blame] | 3491 | * http://www.spinics.net/lists/linux-pci/msg34797.html |
| 3492 | */ |
| 3493 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset); |
Chris Blake | 9ac0108 | 2016-05-30 07:26:37 -0500 | [diff] [blame] | 3494 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset); |
| 3495 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset); |
Maik Broemme | 8e2e031 | 2016-08-09 16:41:31 +0200 | [diff] [blame] | 3496 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset); |
James Prestwood | 6afb7e2 | 2019-01-07 13:32:48 -0800 | [diff] [blame] | 3497 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0034, quirk_no_bus_reset); |
Alex Williamson | c3e59ee | 2015-01-15 18:17:12 -0600 | [diff] [blame] | 3498 | |
David Daney | 8221551 | 2017-09-08 10:10:32 +0200 | [diff] [blame] | 3499 | /* |
| 3500 | * Root port on some Cavium CN8xxx chips do not successfully complete a bus |
| 3501 | * reset when used with certain child devices. After the reset, config |
| 3502 | * accesses to the child may fail. |
| 3503 | */ |
| 3504 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset); |
| 3505 | |
Alex Williamson | d84f317 | 2014-11-21 11:24:14 -0700 | [diff] [blame] | 3506 | static void quirk_no_pm_reset(struct pci_dev *dev) |
| 3507 | { |
| 3508 | /* |
| 3509 | * We can't do a bus reset on root bus devices, but an ineffective |
| 3510 | * PM reset may be better than nothing. |
| 3511 | */ |
| 3512 | if (!pci_is_root_bus(dev->bus)) |
| 3513 | dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET; |
| 3514 | } |
| 3515 | |
| 3516 | /* |
| 3517 | * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition |
| 3518 | * causes a reset (i.e., they advertise NoSoftRst-). This transition seems |
| 3519 | * to have no effect on the device: it retains the framebuffer contents and |
| 3520 | * monitor sync. Advertising this support makes other layers, like VFIO, |
| 3521 | * assume pci_reset_function() is viable for this device. Mark it as |
| 3522 | * unavailable to skip it when testing reset methods. |
| 3523 | */ |
| 3524 | DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID, |
| 3525 | PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset); |
| 3526 | |
Lukas Wunner | 19bf4d4 | 2016-03-20 13:57:20 +0100 | [diff] [blame] | 3527 | /* |
| 3528 | * Thunderbolt controllers with broken MSI hotplug signaling: |
| 3529 | * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part |
| 3530 | * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge). |
| 3531 | */ |
| 3532 | static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev) |
| 3533 | { |
| 3534 | if (pdev->is_hotplug_bridge && |
| 3535 | (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C || |
| 3536 | pdev->revision <= 1)) |
| 3537 | pdev->no_msi = 1; |
| 3538 | } |
| 3539 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE, |
| 3540 | quirk_thunderbolt_hotplug_msi); |
| 3541 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE, |
| 3542 | quirk_thunderbolt_hotplug_msi); |
| 3543 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK, |
| 3544 | quirk_thunderbolt_hotplug_msi); |
| 3545 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C, |
| 3546 | quirk_thunderbolt_hotplug_msi); |
| 3547 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE, |
| 3548 | quirk_thunderbolt_hotplug_msi); |
| 3549 | |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3550 | #ifdef CONFIG_ACPI |
| 3551 | /* |
| 3552 | * Apple: Shutdown Cactus Ridge Thunderbolt controller. |
| 3553 | * |
| 3554 | * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be |
| 3555 | * shutdown before suspend. Otherwise the native host interface (NHI) will not |
| 3556 | * be present after resume if a device was plugged in before suspend. |
| 3557 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3558 | * The Thunderbolt controller consists of a PCIe switch with downstream |
| 3559 | * bridges leading to the NHI and to the tunnel PCI bridges. |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3560 | * |
| 3561 | * This quirk cuts power to the whole chip. Therefore we have to apply it |
| 3562 | * during suspend_noirq of the upstream bridge. |
| 3563 | * |
| 3564 | * Power is automagically restored before resume. No action is needed. |
| 3565 | */ |
| 3566 | static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev) |
| 3567 | { |
| 3568 | acpi_handle bridge, SXIO, SXFP, SXLV; |
| 3569 | |
Lukas Wunner | 630b3af | 2017-08-01 14:10:41 +0200 | [diff] [blame] | 3570 | if (!x86_apple_machine) |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3571 | return; |
| 3572 | if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM) |
| 3573 | return; |
| 3574 | bridge = ACPI_HANDLE(&dev->dev); |
| 3575 | if (!bridge) |
| 3576 | return; |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3577 | |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3578 | /* |
| 3579 | * SXIO and SXLV are present only on machines requiring this quirk. |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3580 | * Thunderbolt bridges in external devices might have the same |
| 3581 | * device ID as those on the host, but they will not have the |
| 3582 | * associated ACPI methods. This implicitly checks that we are at |
| 3583 | * the right bridge. |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3584 | */ |
| 3585 | if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO)) |
| 3586 | || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP)) |
| 3587 | || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV))) |
| 3588 | return; |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3589 | pci_info(dev, "quirk: cutting power to Thunderbolt controller...\n"); |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3590 | |
| 3591 | /* magic sequence */ |
| 3592 | acpi_execute_simple_method(SXIO, NULL, 1); |
| 3593 | acpi_execute_simple_method(SXFP, NULL, 0); |
| 3594 | msleep(300); |
| 3595 | acpi_execute_simple_method(SXLV, NULL, 0); |
| 3596 | acpi_execute_simple_method(SXIO, NULL, 0); |
| 3597 | acpi_execute_simple_method(SXLV, NULL, 0); |
| 3598 | } |
Lukas Wunner | 1d11140 | 2016-03-20 13:57:20 +0100 | [diff] [blame] | 3599 | DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL, |
| 3600 | PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C, |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3601 | quirk_apple_poweroff_thunderbolt); |
| 3602 | |
| 3603 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3604 | * Apple: Wait for the Thunderbolt controller to reestablish PCI tunnels |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3605 | * |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3606 | * During suspend the Thunderbolt controller is reset and all PCI |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3607 | * tunnels are lost. The NHI driver will try to reestablish all tunnels |
| 3608 | * during resume. We have to manually wait for the NHI since there is |
| 3609 | * no parent child relationship between the NHI and the tunneled |
| 3610 | * bridges. |
| 3611 | */ |
| 3612 | static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev) |
| 3613 | { |
| 3614 | struct pci_dev *sibling = NULL; |
| 3615 | struct pci_dev *nhi = NULL; |
| 3616 | |
Lukas Wunner | 630b3af | 2017-08-01 14:10:41 +0200 | [diff] [blame] | 3617 | if (!x86_apple_machine) |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3618 | return; |
| 3619 | if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM) |
| 3620 | return; |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3621 | |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3622 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3623 | * Find the NHI and confirm that we are a bridge on the Thunderbolt |
| 3624 | * host controller and not on a Thunderbolt endpoint. |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3625 | */ |
| 3626 | sibling = pci_get_slot(dev->bus, 0x0); |
| 3627 | if (sibling == dev) |
| 3628 | goto out; /* we are the downstream bridge to the NHI */ |
| 3629 | if (!sibling || !sibling->subordinate) |
| 3630 | goto out; |
| 3631 | nhi = pci_get_slot(sibling->subordinate, 0x0); |
| 3632 | if (!nhi) |
| 3633 | goto out; |
| 3634 | if (nhi->vendor != PCI_VENDOR_ID_INTEL |
Lukas Wunner | 19bf4d4 | 2016-03-20 13:57:20 +0100 | [diff] [blame] | 3635 | || (nhi->device != PCI_DEVICE_ID_INTEL_LIGHT_RIDGE && |
| 3636 | nhi->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C && |
Xavier Gnata | 82a6a81 | 2016-07-26 18:40:38 +0200 | [diff] [blame] | 3637 | nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_NHI && |
Lukas Wunner | 1d11140 | 2016-03-20 13:57:20 +0100 | [diff] [blame] | 3638 | nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_NHI) |
Andreas Noever | 25eb7e5 | 2016-07-26 18:40:37 +0200 | [diff] [blame] | 3639 | || nhi->class != PCI_CLASS_SYSTEM_OTHER << 8) |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3640 | goto out; |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3641 | pci_info(dev, "quirk: waiting for Thunderbolt to reestablish PCI tunnels...\n"); |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3642 | device_pm_wait_for_dev(&dev->dev, &nhi->dev); |
| 3643 | out: |
| 3644 | pci_dev_put(nhi); |
| 3645 | pci_dev_put(sibling); |
| 3646 | } |
Lukas Wunner | 1d11140 | 2016-03-20 13:57:20 +0100 | [diff] [blame] | 3647 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, |
Lukas Wunner | 19bf4d4 | 2016-03-20 13:57:20 +0100 | [diff] [blame] | 3648 | PCI_DEVICE_ID_INTEL_LIGHT_RIDGE, |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3649 | quirk_apple_wait_for_thunderbolt); |
Lukas Wunner | 19bf4d4 | 2016-03-20 13:57:20 +0100 | [diff] [blame] | 3650 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, |
Lukas Wunner | 1d11140 | 2016-03-20 13:57:20 +0100 | [diff] [blame] | 3651 | PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C, |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3652 | quirk_apple_wait_for_thunderbolt); |
Lukas Wunner | 1d11140 | 2016-03-20 13:57:20 +0100 | [diff] [blame] | 3653 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, |
Xavier Gnata | 82a6a81 | 2016-07-26 18:40:38 +0200 | [diff] [blame] | 3654 | PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_BRIDGE, |
| 3655 | quirk_apple_wait_for_thunderbolt); |
| 3656 | DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, |
Lukas Wunner | 1d11140 | 2016-03-20 13:57:20 +0100 | [diff] [blame] | 3657 | PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_BRIDGE, |
Andreas Noever | 1df5172 | 2014-06-03 22:04:10 +0200 | [diff] [blame] | 3658 | quirk_apple_wait_for_thunderbolt); |
| 3659 | #endif |
| 3660 | |
Dexuan Cui | b9c3b26 | 2009-12-07 13:03:21 +0800 | [diff] [blame] | 3661 | /* |
Masahiro Yamada | 4091fb9 | 2017-02-27 14:29:56 -0800 | [diff] [blame] | 3662 | * Following are device-specific reset methods which can be used to |
Dexuan Cui | b9c3b26 | 2009-12-07 13:03:21 +0800 | [diff] [blame] | 3663 | * reset a single function if other methods (e.g. FLR, PM D0->D3) are |
| 3664 | * not available. |
| 3665 | */ |
Dexuan Cui | c763e7b | 2009-12-07 13:03:23 +0800 | [diff] [blame] | 3666 | static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe) |
| 3667 | { |
Bjorn Helgaas | 76b57c6 | 2012-08-22 09:41:27 -0600 | [diff] [blame] | 3668 | /* |
| 3669 | * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf |
| 3670 | * |
| 3671 | * The 82599 supports FLR on VFs, but FLR support is reported only |
| 3672 | * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5). |
Christoph Hellwig | c8d8096 | 2017-04-14 21:11:26 +0200 | [diff] [blame] | 3673 | * Thus we must call pcie_flr() directly without first checking if it is |
| 3674 | * supported. |
Bjorn Helgaas | 76b57c6 | 2012-08-22 09:41:27 -0600 | [diff] [blame] | 3675 | */ |
Christoph Hellwig | c8d8096 | 2017-04-14 21:11:26 +0200 | [diff] [blame] | 3676 | if (!probe) |
| 3677 | pcie_flr(dev); |
Dexuan Cui | c763e7b | 2009-12-07 13:03:23 +0800 | [diff] [blame] | 3678 | return 0; |
| 3679 | } |
| 3680 | |
Ville Syrjälä | aba72dd | 2015-11-04 23:19:49 +0200 | [diff] [blame] | 3681 | #define SOUTH_CHICKEN2 0xc2004 |
| 3682 | #define PCH_PP_STATUS 0xc7200 |
| 3683 | #define PCH_PP_CONTROL 0xc7204 |
Xudong Hao | df558de | 2012-04-27 09:16:46 -0600 | [diff] [blame] | 3684 | #define MSG_CTL 0x45010 |
| 3685 | #define NSDE_PWR_STATE 0xd0100 |
| 3686 | #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */ |
| 3687 | |
| 3688 | static int reset_ivb_igd(struct pci_dev *dev, int probe) |
| 3689 | { |
| 3690 | void __iomem *mmio_base; |
| 3691 | unsigned long timeout; |
| 3692 | u32 val; |
| 3693 | |
| 3694 | if (probe) |
| 3695 | return 0; |
| 3696 | |
| 3697 | mmio_base = pci_iomap(dev, 0, 0); |
| 3698 | if (!mmio_base) |
| 3699 | return -ENOMEM; |
| 3700 | |
| 3701 | iowrite32(0x00000002, mmio_base + MSG_CTL); |
| 3702 | |
| 3703 | /* |
| 3704 | * Clobbering SOUTH_CHICKEN2 register is fine only if the next |
| 3705 | * driver loaded sets the right bits. However, this's a reset and |
| 3706 | * the bits have been set by i915 previously, so we clobber |
| 3707 | * SOUTH_CHICKEN2 register directly here. |
| 3708 | */ |
| 3709 | iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2); |
| 3710 | |
| 3711 | val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe; |
| 3712 | iowrite32(val, mmio_base + PCH_PP_CONTROL); |
| 3713 | |
| 3714 | timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT); |
| 3715 | do { |
| 3716 | val = ioread32(mmio_base + PCH_PP_STATUS); |
| 3717 | if ((val & 0xb0000000) == 0) |
| 3718 | goto reset_complete; |
| 3719 | msleep(10); |
| 3720 | } while (time_before(jiffies, timeout)); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3721 | pci_warn(dev, "timeout during reset\n"); |
Xudong Hao | df558de | 2012-04-27 09:16:46 -0600 | [diff] [blame] | 3722 | |
| 3723 | reset_complete: |
| 3724 | iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE); |
| 3725 | |
| 3726 | pci_iounmap(dev, mmio_base); |
| 3727 | return 0; |
| 3728 | } |
| 3729 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 3730 | /* Device-specific reset method for Chelsio T4-based adapters */ |
Casey Leedom | 2c6217e | 2013-08-06 15:48:37 +0530 | [diff] [blame] | 3731 | static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe) |
| 3732 | { |
| 3733 | u16 old_command; |
| 3734 | u16 msix_flags; |
| 3735 | |
| 3736 | /* |
| 3737 | * If this isn't a Chelsio T4-based device, return -ENOTTY indicating |
| 3738 | * that we have no device-specific reset method. |
| 3739 | */ |
| 3740 | if ((dev->device & 0xf000) != 0x4000) |
| 3741 | return -ENOTTY; |
| 3742 | |
| 3743 | /* |
| 3744 | * If this is the "probe" phase, return 0 indicating that we can |
| 3745 | * reset this device. |
| 3746 | */ |
| 3747 | if (probe) |
| 3748 | return 0; |
| 3749 | |
| 3750 | /* |
| 3751 | * T4 can wedge if there are DMAs in flight within the chip and Bus |
| 3752 | * Master has been disabled. We need to have it on till the Function |
| 3753 | * Level Reset completes. (BUS_MASTER is disabled in |
| 3754 | * pci_reset_function()). |
| 3755 | */ |
| 3756 | pci_read_config_word(dev, PCI_COMMAND, &old_command); |
| 3757 | pci_write_config_word(dev, PCI_COMMAND, |
| 3758 | old_command | PCI_COMMAND_MASTER); |
| 3759 | |
| 3760 | /* |
| 3761 | * Perform the actual device function reset, saving and restoring |
| 3762 | * configuration information around the reset. |
| 3763 | */ |
| 3764 | pci_save_state(dev); |
| 3765 | |
| 3766 | /* |
| 3767 | * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts |
| 3768 | * are disabled when an MSI-X interrupt message needs to be delivered. |
| 3769 | * So we briefly re-enable MSI-X interrupts for the duration of the |
| 3770 | * FLR. The pci_restore_state() below will restore the original |
| 3771 | * MSI-X state. |
| 3772 | */ |
| 3773 | pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags); |
| 3774 | if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0) |
| 3775 | pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, |
| 3776 | msix_flags | |
| 3777 | PCI_MSIX_FLAGS_ENABLE | |
| 3778 | PCI_MSIX_FLAGS_MASKALL); |
| 3779 | |
Christoph Hellwig | 48f52d1 | 2017-04-14 21:11:27 +0200 | [diff] [blame] | 3780 | pcie_flr(dev); |
Casey Leedom | 2c6217e | 2013-08-06 15:48:37 +0530 | [diff] [blame] | 3781 | |
| 3782 | /* |
| 3783 | * Restore the configuration information (BAR values, etc.) including |
| 3784 | * the original PCI Configuration Space Command word, and return |
| 3785 | * success. |
| 3786 | */ |
| 3787 | pci_restore_state(dev); |
| 3788 | pci_write_config_word(dev, PCI_COMMAND, old_command); |
| 3789 | return 0; |
| 3790 | } |
| 3791 | |
Dexuan Cui | c763e7b | 2009-12-07 13:03:23 +0800 | [diff] [blame] | 3792 | #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed |
Xudong Hao | df558de | 2012-04-27 09:16:46 -0600 | [diff] [blame] | 3793 | #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156 |
| 3794 | #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166 |
Dexuan Cui | c763e7b | 2009-12-07 13:03:23 +0800 | [diff] [blame] | 3795 | |
Alex Williamson | ffb0863 | 2018-08-09 15:18:33 -0500 | [diff] [blame] | 3796 | /* |
| 3797 | * The Samsung SM961/PM961 controller can sometimes enter a fatal state after |
| 3798 | * FLR where config space reads from the device return -1. We seem to be |
| 3799 | * able to avoid this condition if we disable the NVMe controller prior to |
| 3800 | * FLR. This quirk is generic for any NVMe class device requiring similar |
| 3801 | * assistance to quiesce the device prior to FLR. |
| 3802 | * |
| 3803 | * NVMe specification: https://nvmexpress.org/resources/specifications/ |
| 3804 | * Revision 1.0e: |
| 3805 | * Chapter 2: Required and optional PCI config registers |
| 3806 | * Chapter 3: NVMe control registers |
| 3807 | * Chapter 7.3: Reset behavior |
| 3808 | */ |
| 3809 | static int nvme_disable_and_flr(struct pci_dev *dev, int probe) |
| 3810 | { |
| 3811 | void __iomem *bar; |
| 3812 | u16 cmd; |
| 3813 | u32 cfg; |
| 3814 | |
| 3815 | if (dev->class != PCI_CLASS_STORAGE_EXPRESS || |
| 3816 | !pcie_has_flr(dev) || !pci_resource_start(dev, 0)) |
| 3817 | return -ENOTTY; |
| 3818 | |
| 3819 | if (probe) |
| 3820 | return 0; |
| 3821 | |
| 3822 | bar = pci_iomap(dev, 0, NVME_REG_CC + sizeof(cfg)); |
| 3823 | if (!bar) |
| 3824 | return -ENOTTY; |
| 3825 | |
| 3826 | pci_read_config_word(dev, PCI_COMMAND, &cmd); |
| 3827 | pci_write_config_word(dev, PCI_COMMAND, cmd | PCI_COMMAND_MEMORY); |
| 3828 | |
| 3829 | cfg = readl(bar + NVME_REG_CC); |
| 3830 | |
| 3831 | /* Disable controller if enabled */ |
| 3832 | if (cfg & NVME_CC_ENABLE) { |
| 3833 | u32 cap = readl(bar + NVME_REG_CAP); |
| 3834 | unsigned long timeout; |
| 3835 | |
| 3836 | /* |
| 3837 | * Per nvme_disable_ctrl() skip shutdown notification as it |
| 3838 | * could complete commands to the admin queue. We only intend |
| 3839 | * to quiesce the device before reset. |
| 3840 | */ |
| 3841 | cfg &= ~(NVME_CC_SHN_MASK | NVME_CC_ENABLE); |
| 3842 | |
| 3843 | writel(cfg, bar + NVME_REG_CC); |
| 3844 | |
| 3845 | /* |
| 3846 | * Some controllers require an additional delay here, see |
| 3847 | * NVME_QUIRK_DELAY_BEFORE_CHK_RDY. None of those are yet |
| 3848 | * supported by this quirk. |
| 3849 | */ |
| 3850 | |
| 3851 | /* Cap register provides max timeout in 500ms increments */ |
| 3852 | timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies; |
| 3853 | |
| 3854 | for (;;) { |
| 3855 | u32 status = readl(bar + NVME_REG_CSTS); |
| 3856 | |
| 3857 | /* Ready status becomes zero on disable complete */ |
| 3858 | if (!(status & NVME_CSTS_RDY)) |
| 3859 | break; |
| 3860 | |
| 3861 | msleep(100); |
| 3862 | |
| 3863 | if (time_after(jiffies, timeout)) { |
| 3864 | pci_warn(dev, "Timeout waiting for NVMe ready status to clear after disable\n"); |
| 3865 | break; |
| 3866 | } |
| 3867 | } |
| 3868 | } |
| 3869 | |
| 3870 | pci_iounmap(dev, bar); |
| 3871 | |
| 3872 | pcie_flr(dev); |
| 3873 | |
| 3874 | return 0; |
| 3875 | } |
| 3876 | |
Alex Williamson | 51ba094 | 2018-08-09 14:04:31 -0600 | [diff] [blame] | 3877 | /* |
| 3878 | * Intel DC P3700 NVMe controller will timeout waiting for ready status |
| 3879 | * to change after NVMe enable if the driver starts interacting with the |
| 3880 | * device too soon after FLR. A 250ms delay after FLR has heuristically |
| 3881 | * proven to produce reliably working results for device assignment cases. |
| 3882 | */ |
| 3883 | static int delay_250ms_after_flr(struct pci_dev *dev, int probe) |
| 3884 | { |
| 3885 | if (!pcie_has_flr(dev)) |
| 3886 | return -ENOTTY; |
| 3887 | |
| 3888 | if (probe) |
| 3889 | return 0; |
| 3890 | |
| 3891 | pcie_flr(dev); |
| 3892 | |
| 3893 | msleep(250); |
| 3894 | |
| 3895 | return 0; |
| 3896 | } |
| 3897 | |
Rafael J. Wysocki | 5b889bf | 2009-12-31 19:06:35 +0100 | [diff] [blame] | 3898 | static const struct pci_dev_reset_methods pci_dev_reset_methods[] = { |
Dexuan Cui | c763e7b | 2009-12-07 13:03:23 +0800 | [diff] [blame] | 3899 | { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF, |
| 3900 | reset_intel_82599_sfp_virtfn }, |
Xudong Hao | df558de | 2012-04-27 09:16:46 -0600 | [diff] [blame] | 3901 | { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA, |
| 3902 | reset_ivb_igd }, |
| 3903 | { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA, |
| 3904 | reset_ivb_igd }, |
Alex Williamson | ffb0863 | 2018-08-09 15:18:33 -0500 | [diff] [blame] | 3905 | { PCI_VENDOR_ID_SAMSUNG, 0xa804, nvme_disable_and_flr }, |
Alex Williamson | 51ba094 | 2018-08-09 14:04:31 -0600 | [diff] [blame] | 3906 | { PCI_VENDOR_ID_INTEL, 0x0953, delay_250ms_after_flr }, |
Casey Leedom | 2c6217e | 2013-08-06 15:48:37 +0530 | [diff] [blame] | 3907 | { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID, |
| 3908 | reset_chelsio_generic_dev }, |
Dexuan Cui | b9c3b26 | 2009-12-07 13:03:21 +0800 | [diff] [blame] | 3909 | { 0 } |
| 3910 | }; |
Rafael J. Wysocki | 5b889bf | 2009-12-31 19:06:35 +0100 | [diff] [blame] | 3911 | |
Xudong Hao | df558de | 2012-04-27 09:16:46 -0600 | [diff] [blame] | 3912 | /* |
| 3913 | * These device-specific reset methods are here rather than in a driver |
| 3914 | * because when a host assigns a device to a guest VM, the host may need |
| 3915 | * to reset the device but probably doesn't have a driver for it. |
| 3916 | */ |
Rafael J. Wysocki | 5b889bf | 2009-12-31 19:06:35 +0100 | [diff] [blame] | 3917 | int pci_dev_specific_reset(struct pci_dev *dev, int probe) |
| 3918 | { |
Linus Torvalds | df9d1e8 | 2009-12-31 16:44:43 -0800 | [diff] [blame] | 3919 | const struct pci_dev_reset_methods *i; |
Rafael J. Wysocki | 5b889bf | 2009-12-31 19:06:35 +0100 | [diff] [blame] | 3920 | |
| 3921 | for (i = pci_dev_reset_methods; i->reset; i++) { |
| 3922 | if ((i->vendor == dev->vendor || |
| 3923 | i->vendor == (u16)PCI_ANY_ID) && |
| 3924 | (i->device == dev->device || |
| 3925 | i->device == (u16)PCI_ANY_ID)) |
| 3926 | return i->reset(dev, probe); |
| 3927 | } |
| 3928 | |
| 3929 | return -ENOTTY; |
| 3930 | } |
Alex Williamson | 12ea6ca | 2012-06-11 05:26:55 +0000 | [diff] [blame] | 3931 | |
Alex Williamson | ec637fb | 2014-05-22 17:07:49 -0600 | [diff] [blame] | 3932 | static void quirk_dma_func0_alias(struct pci_dev *dev) |
| 3933 | { |
Bjorn Helgaas | f0af959 | 2016-02-24 13:43:45 -0600 | [diff] [blame] | 3934 | if (PCI_FUNC(dev->devfn) != 0) |
| 3935 | pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0)); |
Alex Williamson | ec637fb | 2014-05-22 17:07:49 -0600 | [diff] [blame] | 3936 | } |
| 3937 | |
| 3938 | /* |
| 3939 | * https://bugzilla.redhat.com/show_bug.cgi?id=605888 |
| 3940 | * |
| 3941 | * Some Ricoh devices use function 0 as the PCIe requester ID for DMA. |
| 3942 | */ |
| 3943 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias); |
| 3944 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias); |
| 3945 | |
Alex Williamson | cc346a4 | 2014-05-28 14:54:00 -0600 | [diff] [blame] | 3946 | static void quirk_dma_func1_alias(struct pci_dev *dev) |
| 3947 | { |
Bjorn Helgaas | f0af959 | 2016-02-24 13:43:45 -0600 | [diff] [blame] | 3948 | if (PCI_FUNC(dev->devfn) != 1) |
| 3949 | pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1)); |
Alex Williamson | cc346a4 | 2014-05-28 14:54:00 -0600 | [diff] [blame] | 3950 | } |
| 3951 | |
| 3952 | /* |
| 3953 | * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some |
| 3954 | * SKUs function 1 is present and is a legacy IDE controller, in other |
| 3955 | * SKUs this function is not present, making this a ghost requester. |
| 3956 | * https://bugzilla.kernel.org/show_bug.cgi?id=42679 |
| 3957 | */ |
Sakari Ailus | 247de69 | 2015-05-22 00:03:38 +0300 | [diff] [blame] | 3958 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120, |
| 3959 | quirk_dma_func1_alias); |
Alex Williamson | cc346a4 | 2014-05-28 14:54:00 -0600 | [diff] [blame] | 3960 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123, |
| 3961 | quirk_dma_func1_alias); |
Alex Williamson | aa00820 | 2018-01-16 10:05:26 -0700 | [diff] [blame] | 3962 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128, |
| 3963 | quirk_dma_func1_alias); |
Alex Williamson | cc346a4 | 2014-05-28 14:54:00 -0600 | [diff] [blame] | 3964 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */ |
| 3965 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130, |
| 3966 | quirk_dma_func1_alias); |
Andre Przywara | 9cde402 | 2019-04-05 16:20:47 +0100 | [diff] [blame] | 3967 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9170, |
| 3968 | quirk_dma_func1_alias); |
Alex Williamson | cc346a4 | 2014-05-28 14:54:00 -0600 | [diff] [blame] | 3969 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */ |
| 3970 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172, |
| 3971 | quirk_dma_func1_alias); |
| 3972 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */ |
| 3973 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a, |
| 3974 | quirk_dma_func1_alias); |
Aaron Sierra | 00456b3 | 2016-05-18 09:04:19 -0500 | [diff] [blame] | 3975 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */ |
| 3976 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182, |
| 3977 | quirk_dma_func1_alias); |
Bjorn Helgaas | 7695e73 | 2018-08-13 14:30:41 -0500 | [diff] [blame] | 3978 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c134 */ |
| 3979 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9183, |
| 3980 | quirk_dma_func1_alias); |
Alex Williamson | cc346a4 | 2014-05-28 14:54:00 -0600 | [diff] [blame] | 3981 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */ |
| 3982 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0, |
| 3983 | quirk_dma_func1_alias); |
Thomas Vincent-Cross | 832e4e1f | 2018-02-27 20:20:36 +1100 | [diff] [blame] | 3984 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */ |
| 3985 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220, |
| 3986 | quirk_dma_func1_alias); |
Alex Williamson | cc346a4 | 2014-05-28 14:54:00 -0600 | [diff] [blame] | 3987 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */ |
| 3988 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230, |
| 3989 | quirk_dma_func1_alias); |
Jérôme Carretero | c2e0fb9 | 2014-06-03 15:41:56 -0400 | [diff] [blame] | 3990 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642, |
| 3991 | quirk_dma_func1_alias); |
Hans de Goede | 1903be8 | 2018-03-02 11:36:33 +0100 | [diff] [blame] | 3992 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645, |
| 3993 | quirk_dma_func1_alias); |
Alex Williamson | cc346a4 | 2014-05-28 14:54:00 -0600 | [diff] [blame] | 3994 | /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */ |
| 3995 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON, |
| 3996 | PCI_DEVICE_ID_JMICRON_JMB388_ESD, |
| 3997 | quirk_dma_func1_alias); |
Tim Sander | 8b9b963 | 2016-01-19 14:32:29 -0600 | [diff] [blame] | 3998 | /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */ |
| 3999 | DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */ |
| 4000 | 0x0122, /* Plextor M6E (Marvell 88SS9183)*/ |
| 4001 | quirk_dma_func1_alias); |
Alex Williamson | cc346a4 | 2014-05-28 14:54:00 -0600 | [diff] [blame] | 4002 | |
Alex Williamson | ebdb51e | 2014-05-22 17:08:07 -0600 | [diff] [blame] | 4003 | /* |
Alex Williamson | d3d2ab4 | 2015-01-13 11:26:50 -0700 | [diff] [blame] | 4004 | * Some devices DMA with the wrong devfn, not just the wrong function. |
| 4005 | * quirk_fixed_dma_alias() uses this table to create fixed aliases, where |
| 4006 | * the alias is "fixed" and independent of the device devfn. |
| 4007 | * |
| 4008 | * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O |
| 4009 | * processor. To software, this appears as a PCIe-to-PCI/X bridge with a |
| 4010 | * single device on the secondary bus. In reality, the single exposed |
| 4011 | * device at 0e.0 is the Address Translation Unit (ATU) of the controller |
| 4012 | * that provides a bridge to the internal bus of the I/O processor. The |
| 4013 | * controller supports private devices, which can be hidden from PCI config |
| 4014 | * space. In the case of the Adaptec 3405, a private device at 01.0 |
| 4015 | * appears to be the DMA engine, which therefore needs to become a DMA |
| 4016 | * alias for the device. |
| 4017 | */ |
| 4018 | static const struct pci_device_id fixed_dma_alias_tbl[] = { |
| 4019 | { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285, |
| 4020 | PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */ |
| 4021 | .driver_data = PCI_DEVFN(1, 0) }, |
Alex Williamson | db83f87 | 2016-07-18 08:32:45 -0600 | [diff] [blame] | 4022 | { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285, |
| 4023 | PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */ |
| 4024 | .driver_data = PCI_DEVFN(1, 0) }, |
Alex Williamson | d3d2ab4 | 2015-01-13 11:26:50 -0700 | [diff] [blame] | 4025 | { 0 } |
| 4026 | }; |
| 4027 | |
| 4028 | static void quirk_fixed_dma_alias(struct pci_dev *dev) |
| 4029 | { |
| 4030 | const struct pci_device_id *id; |
| 4031 | |
| 4032 | id = pci_match_id(fixed_dma_alias_tbl, dev); |
Bjorn Helgaas | 48c8308 | 2016-02-24 13:43:54 -0600 | [diff] [blame] | 4033 | if (id) |
Bjorn Helgaas | f0af959 | 2016-02-24 13:43:45 -0600 | [diff] [blame] | 4034 | pci_add_dma_alias(dev, id->driver_data); |
Alex Williamson | d3d2ab4 | 2015-01-13 11:26:50 -0700 | [diff] [blame] | 4035 | } |
| 4036 | |
| 4037 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias); |
| 4038 | |
| 4039 | /* |
Alex Williamson | ebdb51e | 2014-05-22 17:08:07 -0600 | [diff] [blame] | 4040 | * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in |
| 4041 | * using the wrong DMA alias for the device. Some of these devices can be |
| 4042 | * used as either forward or reverse bridges, so we need to test whether the |
| 4043 | * device is operating in the correct mode. We could probably apply this |
| 4044 | * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test |
| 4045 | * is for a non-root, non-PCIe bridge where the upstream device is PCIe and |
| 4046 | * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge. |
| 4047 | */ |
| 4048 | static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev) |
| 4049 | { |
| 4050 | if (!pci_is_root_bus(pdev->bus) && |
| 4051 | pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE && |
| 4052 | !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) && |
| 4053 | pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE) |
| 4054 | pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS; |
| 4055 | } |
| 4056 | /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */ |
| 4057 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080, |
| 4058 | quirk_use_pcie_bridge_dma_alias); |
| 4059 | /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */ |
| 4060 | DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias); |
Alex Williamson | 98ca50d | 2014-06-09 12:43:25 -0600 | [diff] [blame] | 4061 | /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */ |
| 4062 | DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias); |
Jarod Wilson | fce5d57 | 2017-04-12 12:33:04 -0500 | [diff] [blame] | 4063 | /* ITE 8893 has the same problem as the 8892 */ |
| 4064 | DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias); |
Alex Williamson | 8ab4abb | 2014-07-05 15:26:52 -0600 | [diff] [blame] | 4065 | /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */ |
| 4066 | DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias); |
Alex Williamson | ebdb51e | 2014-05-22 17:08:07 -0600 | [diff] [blame] | 4067 | |
Alex Williamson | 15b100d | 2013-06-27 16:40:00 -0600 | [diff] [blame] | 4068 | /* |
Jacek Lawrynowicz | b1a928c | 2016-03-03 15:53:20 +0100 | [diff] [blame] | 4069 | * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to |
| 4070 | * be added as aliases to the DMA device in order to allow buffer access |
| 4071 | * when IOMMU is enabled. Following devfns have to match RIT-LUT table |
| 4072 | * programmed in the EEPROM. |
| 4073 | */ |
| 4074 | static void quirk_mic_x200_dma_alias(struct pci_dev *pdev) |
| 4075 | { |
| 4076 | pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0)); |
| 4077 | pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0)); |
| 4078 | pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3)); |
| 4079 | } |
| 4080 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias); |
| 4081 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias); |
| 4082 | |
| 4083 | /* |
Slawomir Pawlowski | 56b4cd4 | 2019-09-17 09:20:48 +0000 | [diff] [blame] | 4084 | * Intel Visual Compute Accelerator (VCA) is a family of PCIe add-in devices |
| 4085 | * exposing computational units via Non Transparent Bridges (NTB, PEX 87xx). |
| 4086 | * |
| 4087 | * Similarly to MIC x200, we need to add DMA aliases to allow buffer access |
| 4088 | * when IOMMU is enabled. These aliases allow computational unit access to |
| 4089 | * host memory. These aliases mark the whole VCA device as one IOMMU |
| 4090 | * group. |
| 4091 | * |
| 4092 | * All possible slot numbers (0x20) are used, since we are unable to tell |
| 4093 | * what slot is used on other side. This quirk is intended for both host |
| 4094 | * and computational unit sides. The VCA devices have up to five functions |
| 4095 | * (four for DMA channels and one additional). |
| 4096 | */ |
| 4097 | static void quirk_pex_vca_alias(struct pci_dev *pdev) |
| 4098 | { |
| 4099 | const unsigned int num_pci_slots = 0x20; |
| 4100 | unsigned int slot; |
| 4101 | |
| 4102 | for (slot = 0; slot < num_pci_slots; slot++) { |
| 4103 | pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x0)); |
| 4104 | pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x1)); |
| 4105 | pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x2)); |
| 4106 | pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x3)); |
| 4107 | pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x4)); |
| 4108 | } |
| 4109 | } |
| 4110 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2954, quirk_pex_vca_alias); |
| 4111 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2955, quirk_pex_vca_alias); |
| 4112 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2956, quirk_pex_vca_alias); |
| 4113 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2958, quirk_pex_vca_alias); |
| 4114 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2959, quirk_pex_vca_alias); |
| 4115 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x295A, quirk_pex_vca_alias); |
| 4116 | |
| 4117 | /* |
Jayachandran C | 45a2329 | 2017-04-13 20:30:45 +0000 | [diff] [blame] | 4118 | * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are |
| 4119 | * associated not at the root bus, but at a bridge below. This quirk avoids |
| 4120 | * generating invalid DMA aliases. |
| 4121 | */ |
| 4122 | static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev) |
| 4123 | { |
| 4124 | pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT; |
| 4125 | } |
| 4126 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000, |
| 4127 | quirk_bridge_cavm_thrx2_pcie_root); |
| 4128 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084, |
| 4129 | quirk_bridge_cavm_thrx2_pcie_root); |
| 4130 | |
| 4131 | /* |
Krzysztof =?utf-8?Q?Ha=C5=82asa?= | 3657ceb | 2015-06-19 10:00:15 +0200 | [diff] [blame] | 4132 | * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero) |
| 4133 | * class code. Fix it. |
| 4134 | */ |
| 4135 | static void quirk_tw686x_class(struct pci_dev *pdev) |
| 4136 | { |
| 4137 | u32 class = pdev->class; |
| 4138 | |
| 4139 | /* Use "Multimedia controller" class */ |
| 4140 | pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 4141 | pci_info(pdev, "TW686x PCI class overridden (%#08x -> %#08x)\n", |
Krzysztof =?utf-8?Q?Ha=C5=82asa?= | 3657ceb | 2015-06-19 10:00:15 +0200 | [diff] [blame] | 4142 | class, pdev->class); |
| 4143 | } |
Bjorn Helgaas | 2b4aed1 | 2015-06-19 16:20:58 -0500 | [diff] [blame] | 4144 | DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8, |
Krzysztof =?utf-8?Q?Ha=C5=82asa?= | 3657ceb | 2015-06-19 10:00:15 +0200 | [diff] [blame] | 4145 | quirk_tw686x_class); |
Bjorn Helgaas | 2b4aed1 | 2015-06-19 16:20:58 -0500 | [diff] [blame] | 4146 | DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8, |
Krzysztof =?utf-8?Q?Ha=C5=82asa?= | 3657ceb | 2015-06-19 10:00:15 +0200 | [diff] [blame] | 4147 | quirk_tw686x_class); |
Bjorn Helgaas | 2b4aed1 | 2015-06-19 16:20:58 -0500 | [diff] [blame] | 4148 | DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8, |
Krzysztof =?utf-8?Q?Ha=C5=82asa?= | 3657ceb | 2015-06-19 10:00:15 +0200 | [diff] [blame] | 4149 | quirk_tw686x_class); |
Bjorn Helgaas | 2b4aed1 | 2015-06-19 16:20:58 -0500 | [diff] [blame] | 4150 | DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8, |
Krzysztof =?utf-8?Q?Ha=C5=82asa?= | 3657ceb | 2015-06-19 10:00:15 +0200 | [diff] [blame] | 4151 | quirk_tw686x_class); |
| 4152 | |
| 4153 | /* |
dingtianhong | a99b646 | 2017-08-15 11:23:23 +0800 | [diff] [blame] | 4154 | * Some devices have problems with Transaction Layer Packets with the Relaxed |
| 4155 | * Ordering Attribute set. Such devices should mark themselves and other |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 4156 | * device drivers should check before sending TLPs with RO set. |
dingtianhong | a99b646 | 2017-08-15 11:23:23 +0800 | [diff] [blame] | 4157 | */ |
| 4158 | static void quirk_relaxedordering_disable(struct pci_dev *dev) |
| 4159 | { |
| 4160 | dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 4161 | pci_info(dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n"); |
dingtianhong | a99b646 | 2017-08-15 11:23:23 +0800 | [diff] [blame] | 4162 | } |
| 4163 | |
| 4164 | /* |
dingtianhong | 87e09cd | 2017-08-15 11:23:24 +0800 | [diff] [blame] | 4165 | * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 4166 | * Complex have a Flow Control Credit issue which can cause performance |
dingtianhong | 87e09cd | 2017-08-15 11:23:24 +0800 | [diff] [blame] | 4167 | * problems with Upstream Transaction Layer Packets with Relaxed Ordering set. |
| 4168 | */ |
| 4169 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8, |
| 4170 | quirk_relaxedordering_disable); |
| 4171 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8, |
| 4172 | quirk_relaxedordering_disable); |
| 4173 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8, |
| 4174 | quirk_relaxedordering_disable); |
| 4175 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8, |
| 4176 | quirk_relaxedordering_disable); |
| 4177 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8, |
| 4178 | quirk_relaxedordering_disable); |
| 4179 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8, |
| 4180 | quirk_relaxedordering_disable); |
| 4181 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8, |
| 4182 | quirk_relaxedordering_disable); |
| 4183 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8, |
| 4184 | quirk_relaxedordering_disable); |
| 4185 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8, |
| 4186 | quirk_relaxedordering_disable); |
| 4187 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8, |
| 4188 | quirk_relaxedordering_disable); |
| 4189 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8, |
| 4190 | quirk_relaxedordering_disable); |
| 4191 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8, |
| 4192 | quirk_relaxedordering_disable); |
| 4193 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8, |
| 4194 | quirk_relaxedordering_disable); |
| 4195 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8, |
| 4196 | quirk_relaxedordering_disable); |
| 4197 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8, |
| 4198 | quirk_relaxedordering_disable); |
| 4199 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8, |
| 4200 | quirk_relaxedordering_disable); |
| 4201 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8, |
| 4202 | quirk_relaxedordering_disable); |
| 4203 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8, |
| 4204 | quirk_relaxedordering_disable); |
| 4205 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8, |
| 4206 | quirk_relaxedordering_disable); |
| 4207 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8, |
| 4208 | quirk_relaxedordering_disable); |
| 4209 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8, |
| 4210 | quirk_relaxedordering_disable); |
| 4211 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8, |
| 4212 | quirk_relaxedordering_disable); |
| 4213 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8, |
| 4214 | quirk_relaxedordering_disable); |
| 4215 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8, |
| 4216 | quirk_relaxedordering_disable); |
| 4217 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8, |
| 4218 | quirk_relaxedordering_disable); |
| 4219 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8, |
| 4220 | quirk_relaxedordering_disable); |
| 4221 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8, |
| 4222 | quirk_relaxedordering_disable); |
| 4223 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8, |
| 4224 | quirk_relaxedordering_disable); |
| 4225 | |
| 4226 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 4227 | * The AMD ARM A1100 (aka "SEATTLE") SoC has a bug in its PCIe Root Complex |
dingtianhong | 077fa19 | 2017-08-15 11:23:25 +0800 | [diff] [blame] | 4228 | * where Upstream Transaction Layer Packets with the Relaxed Ordering |
| 4229 | * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering |
| 4230 | * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules |
| 4231 | * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0 |
| 4232 | * November 10, 2010). As a result, on this platform we can't use Relaxed |
| 4233 | * Ordering for Upstream TLPs. |
| 4234 | */ |
| 4235 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8, |
| 4236 | quirk_relaxedordering_disable); |
| 4237 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8, |
| 4238 | quirk_relaxedordering_disable); |
| 4239 | DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8, |
| 4240 | quirk_relaxedordering_disable); |
| 4241 | |
| 4242 | /* |
Hariprasad Shenai | c56d445 | 2015-10-18 19:55:04 +0530 | [diff] [blame] | 4243 | * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same |
| 4244 | * values for the Attribute as were supplied in the header of the |
| 4245 | * corresponding Request, except as explicitly allowed when IDO is used." |
| 4246 | * |
| 4247 | * If a non-compliant device generates a completion with a different |
| 4248 | * attribute than the request, the receiver may accept it (which itself |
| 4249 | * seems non-compliant based on sec 2.3.2), or it may handle it as a |
| 4250 | * Malformed TLP or an Unexpected Completion, which will probably lead to a |
| 4251 | * device access timeout. |
| 4252 | * |
| 4253 | * If the non-compliant device generates completions with zero attributes |
| 4254 | * (instead of copying the attributes from the request), we can work around |
| 4255 | * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in |
| 4256 | * upstream devices so they always generate requests with zero attributes. |
| 4257 | * |
| 4258 | * This affects other devices under the same Root Port, but since these |
| 4259 | * attributes are performance hints, there should be no functional problem. |
| 4260 | * |
| 4261 | * Note that Configuration Space accesses are never supposed to have TLP |
| 4262 | * Attributes, so we're safe waiting till after any Configuration Space |
| 4263 | * accesses to do the Root Port fixup. |
| 4264 | */ |
| 4265 | static void quirk_disable_root_port_attributes(struct pci_dev *pdev) |
| 4266 | { |
| 4267 | struct pci_dev *root_port = pci_find_pcie_root_port(pdev); |
| 4268 | |
| 4269 | if (!root_port) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 4270 | pci_warn(pdev, "PCIe Completion erratum may cause device errors\n"); |
Hariprasad Shenai | c56d445 | 2015-10-18 19:55:04 +0530 | [diff] [blame] | 4271 | return; |
| 4272 | } |
| 4273 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 4274 | pci_info(root_port, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n", |
Hariprasad Shenai | c56d445 | 2015-10-18 19:55:04 +0530 | [diff] [blame] | 4275 | dev_name(&pdev->dev)); |
| 4276 | pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL, |
| 4277 | PCI_EXP_DEVCTL_RELAX_EN | |
| 4278 | PCI_EXP_DEVCTL_NOSNOOP_EN, 0); |
| 4279 | } |
| 4280 | |
| 4281 | /* |
| 4282 | * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the |
| 4283 | * Completion it generates. |
| 4284 | */ |
| 4285 | static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev) |
| 4286 | { |
| 4287 | /* |
| 4288 | * This mask/compare operation selects for Physical Function 4 on a |
| 4289 | * T5. We only need to fix up the Root Port once for any of the |
| 4290 | * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 4291 | * 0x54xx so we use that one. |
Hariprasad Shenai | c56d445 | 2015-10-18 19:55:04 +0530 | [diff] [blame] | 4292 | */ |
| 4293 | if ((pdev->device & 0xff00) == 0x5400) |
| 4294 | quirk_disable_root_port_attributes(pdev); |
| 4295 | } |
| 4296 | DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID, |
| 4297 | quirk_chelsio_T5_disable_root_port_attributes); |
| 4298 | |
| 4299 | /* |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame^] | 4300 | * pci_acs_ctrl_enabled - compare desired ACS controls with those provided |
| 4301 | * by a device |
| 4302 | * @acs_ctrl_req: Bitmask of desired ACS controls |
| 4303 | * @acs_ctrl_ena: Bitmask of ACS controls enabled or provided implicitly by |
| 4304 | * the hardware design |
| 4305 | * |
| 4306 | * Return 1 if all ACS controls in the @acs_ctrl_req bitmask are included |
| 4307 | * in @acs_ctrl_ena, i.e., the device provides all the access controls the |
| 4308 | * caller desires. Return 0 otherwise. |
| 4309 | */ |
| 4310 | static int pci_acs_ctrl_enabled(u16 acs_ctrl_req, u16 acs_ctrl_ena) |
| 4311 | { |
| 4312 | if ((acs_ctrl_req & acs_ctrl_ena) == acs_ctrl_req) |
| 4313 | return 1; |
| 4314 | return 0; |
| 4315 | } |
| 4316 | |
| 4317 | /* |
Alex Williamson | 15b100d | 2013-06-27 16:40:00 -0600 | [diff] [blame] | 4318 | * AMD has indicated that the devices below do not support peer-to-peer |
| 4319 | * in any system where they are found in the southbridge with an AMD |
| 4320 | * IOMMU in the system. Multifunction devices that do not support |
| 4321 | * peer-to-peer between functions can claim to support a subset of ACS. |
| 4322 | * Such devices effectively enable request redirect (RR) and completion |
| 4323 | * redirect (CR) since all transactions are redirected to the upstream |
| 4324 | * root complex. |
| 4325 | * |
| 4326 | * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086 |
| 4327 | * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102 |
| 4328 | * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402 |
| 4329 | * |
| 4330 | * 1002:4385 SBx00 SMBus Controller |
| 4331 | * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller |
| 4332 | * 1002:4383 SBx00 Azalia (Intel HDA) |
| 4333 | * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller |
| 4334 | * 1002:4384 SBx00 PCI to PCI Bridge |
| 4335 | * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller |
Marti Raudsepp | 3587e62 | 2014-10-02 08:50:31 -0600 | [diff] [blame] | 4336 | * |
| 4337 | * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15 |
| 4338 | * |
| 4339 | * 1022:780f [AMD] FCH PCI Bridge |
| 4340 | * 1022:7809 [AMD] FCH USB OHCI Controller |
Alex Williamson | 15b100d | 2013-06-27 16:40:00 -0600 | [diff] [blame] | 4341 | */ |
| 4342 | static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags) |
| 4343 | { |
| 4344 | #ifdef CONFIG_ACPI |
| 4345 | struct acpi_table_header *header = NULL; |
| 4346 | acpi_status status; |
| 4347 | |
| 4348 | /* Targeting multifunction devices on the SB (appears on root bus) */ |
| 4349 | if (!dev->multifunction || !pci_is_root_bus(dev->bus)) |
| 4350 | return -ENODEV; |
| 4351 | |
| 4352 | /* The IVRS table describes the AMD IOMMU */ |
| 4353 | status = acpi_get_table("IVRS", 0, &header); |
| 4354 | if (ACPI_FAILURE(status)) |
| 4355 | return -ENODEV; |
| 4356 | |
| 4357 | /* Filter out flags not applicable to multifunction */ |
| 4358 | acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT); |
| 4359 | |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame^] | 4360 | return pci_acs_ctrl_enabled(acs_flags, PCI_ACS_RR | PCI_ACS_CR); |
Alex Williamson | 15b100d | 2013-06-27 16:40:00 -0600 | [diff] [blame] | 4361 | #else |
| 4362 | return -ENODEV; |
| 4363 | #endif |
| 4364 | } |
| 4365 | |
Vadim Lomovtsev | f2ddaf8 | 2017-10-17 05:47:39 -0700 | [diff] [blame] | 4366 | static bool pci_quirk_cavium_acs_match(struct pci_dev *dev) |
| 4367 | { |
George Cherian | f338bb9 | 2019-11-11 02:43:03 +0000 | [diff] [blame] | 4368 | if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) |
| 4369 | return false; |
| 4370 | |
| 4371 | switch (dev->device) { |
Vadim Lomovtsev | f2ddaf8 | 2017-10-17 05:47:39 -0700 | [diff] [blame] | 4372 | /* |
George Cherian | f338bb9 | 2019-11-11 02:43:03 +0000 | [diff] [blame] | 4373 | * Effectively selects all downstream ports for whole ThunderX1 |
| 4374 | * (which represents 8 SoCs). |
Vadim Lomovtsev | f2ddaf8 | 2017-10-17 05:47:39 -0700 | [diff] [blame] | 4375 | */ |
George Cherian | f338bb9 | 2019-11-11 02:43:03 +0000 | [diff] [blame] | 4376 | case 0xa000 ... 0xa7ff: /* ThunderX1 */ |
| 4377 | case 0xaf84: /* ThunderX2 */ |
| 4378 | case 0xb884: /* ThunderX3 */ |
| 4379 | return true; |
| 4380 | default: |
| 4381 | return false; |
| 4382 | } |
Vadim Lomovtsev | f2ddaf8 | 2017-10-17 05:47:39 -0700 | [diff] [blame] | 4383 | } |
| 4384 | |
Manish Jaggi | b404bcf | 2016-01-30 01:33:58 +0530 | [diff] [blame] | 4385 | static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags) |
| 4386 | { |
Bjorn Helgaas | c8de8ed | 2019-09-05 17:54:42 -0500 | [diff] [blame] | 4387 | if (!pci_quirk_cavium_acs_match(dev)) |
| 4388 | return -ENOTTY; |
| 4389 | |
Manish Jaggi | b404bcf | 2016-01-30 01:33:58 +0530 | [diff] [blame] | 4390 | /* |
Bjorn Helgaas | c8de8ed | 2019-09-05 17:54:42 -0500 | [diff] [blame] | 4391 | * Cavium Root Ports don't advertise an ACS capability. However, |
Vadim Lomovtsev | 7f34267 | 2017-10-17 05:47:38 -0700 | [diff] [blame] | 4392 | * the RTL internally implements similar protection as if ACS had |
Bjorn Helgaas | c8de8ed | 2019-09-05 17:54:42 -0500 | [diff] [blame] | 4393 | * Source Validation, Request Redirection, Completion Redirection, |
Vadim Lomovtsev | 7f34267 | 2017-10-17 05:47:38 -0700 | [diff] [blame] | 4394 | * and Upstream Forwarding features enabled. Assert that the |
| 4395 | * hardware implements and enables equivalent ACS functionality for |
| 4396 | * these flags. |
Manish Jaggi | b404bcf | 2016-01-30 01:33:58 +0530 | [diff] [blame] | 4397 | */ |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame^] | 4398 | return pci_acs_ctrl_enabled(acs_flags, |
| 4399 | PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); |
Manish Jaggi | b404bcf | 2016-01-30 01:33:58 +0530 | [diff] [blame] | 4400 | } |
| 4401 | |
Feng Kan | a0418aa | 2017-08-10 16:06:33 -0500 | [diff] [blame] | 4402 | static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags) |
| 4403 | { |
| 4404 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 4405 | * X-Gene Root Ports matching this quirk do not allow peer-to-peer |
Feng Kan | a0418aa | 2017-08-10 16:06:33 -0500 | [diff] [blame] | 4406 | * transactions with others, allowing masking out these bits as if they |
| 4407 | * were unimplemented in the ACS capability. |
| 4408 | */ |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame^] | 4409 | return pci_acs_ctrl_enabled(acs_flags, |
| 4410 | PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); |
Feng Kan | a0418aa | 2017-08-10 16:06:33 -0500 | [diff] [blame] | 4411 | } |
| 4412 | |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4413 | /* |
Bjorn Helgaas | c8de8ed | 2019-09-05 17:54:42 -0500 | [diff] [blame] | 4414 | * Many Intel PCH Root Ports do provide ACS-like features to disable peer |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4415 | * transactions and validate bus numbers in requests, but do not provide an |
| 4416 | * actual PCIe ACS capability. This is the list of device IDs known to fall |
| 4417 | * into that category as provided by Intel in Red Hat bugzilla 1037684. |
| 4418 | */ |
| 4419 | static const u16 pci_quirk_intel_pch_acs_ids[] = { |
| 4420 | /* Ibexpeak PCH */ |
| 4421 | 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49, |
| 4422 | 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51, |
| 4423 | /* Cougarpoint PCH */ |
| 4424 | 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17, |
| 4425 | 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f, |
| 4426 | /* Pantherpoint PCH */ |
| 4427 | 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17, |
| 4428 | 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f, |
| 4429 | /* Lynxpoint-H PCH */ |
| 4430 | 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17, |
| 4431 | 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f, |
| 4432 | /* Lynxpoint-LP PCH */ |
| 4433 | 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17, |
| 4434 | 0x9c18, 0x9c19, 0x9c1a, 0x9c1b, |
| 4435 | /* Wildcat PCH */ |
| 4436 | 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97, |
| 4437 | 0x9c98, 0x9c99, 0x9c9a, 0x9c9b, |
Alex Williamson | 1a30fd0 | 2014-03-31 12:21:38 -0600 | [diff] [blame] | 4438 | /* Patsburg (X79) PCH */ |
| 4439 | 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e, |
Alex Williamson | 78e8835 | 2015-01-22 11:15:43 -0700 | [diff] [blame] | 4440 | /* Wellsburg (X99) PCH */ |
| 4441 | 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17, |
| 4442 | 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e, |
Alex Williamson | dca230d | 2015-05-01 13:20:13 -0600 | [diff] [blame] | 4443 | /* Lynx Point (9 series) PCH */ |
| 4444 | 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e, |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4445 | }; |
| 4446 | |
| 4447 | static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev) |
| 4448 | { |
| 4449 | int i; |
| 4450 | |
| 4451 | /* Filter out a few obvious non-matches first */ |
| 4452 | if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) |
| 4453 | return false; |
| 4454 | |
| 4455 | for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++) |
| 4456 | if (pci_quirk_intel_pch_acs_ids[i] == dev->device) |
| 4457 | return true; |
| 4458 | |
| 4459 | return false; |
| 4460 | } |
| 4461 | |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4462 | static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags) |
| 4463 | { |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4464 | if (!pci_quirk_intel_pch_acs_match(dev)) |
| 4465 | return -ENOTTY; |
| 4466 | |
Bjorn Helgaas | c8de8ed | 2019-09-05 17:54:42 -0500 | [diff] [blame] | 4467 | if (dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK) |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame^] | 4468 | return pci_acs_ctrl_enabled(acs_flags, |
| 4469 | PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); |
Bjorn Helgaas | c8de8ed | 2019-09-05 17:54:42 -0500 | [diff] [blame] | 4470 | |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame^] | 4471 | return pci_acs_ctrl_enabled(acs_flags, 0); |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4472 | } |
| 4473 | |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 4474 | /* |
Bjorn Helgaas | c8de8ed | 2019-09-05 17:54:42 -0500 | [diff] [blame] | 4475 | * These QCOM Root Ports do provide ACS-like features to disable peer |
Sinan Kaya | 33be632 | 2017-02-16 17:01:45 -0500 | [diff] [blame] | 4476 | * transactions and validate bus numbers in requests, but do not provide an |
| 4477 | * actual PCIe ACS capability. Hardware supports source validation but it |
| 4478 | * will report the issue as Completer Abort instead of ACS Violation. |
Bjorn Helgaas | c8de8ed | 2019-09-05 17:54:42 -0500 | [diff] [blame] | 4479 | * Hardware doesn't support peer-to-peer and each Root Port is a Root |
| 4480 | * Complex with unique segment numbers. It is not possible for one Root |
| 4481 | * Port to pass traffic to another Root Port. All PCIe transactions are |
| 4482 | * terminated inside the Root Port. |
Sinan Kaya | 33be632 | 2017-02-16 17:01:45 -0500 | [diff] [blame] | 4483 | */ |
| 4484 | static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags) |
| 4485 | { |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame^] | 4486 | return pci_acs_ctrl_enabled(acs_flags, |
| 4487 | PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); |
Sinan Kaya | 33be632 | 2017-02-16 17:01:45 -0500 | [diff] [blame] | 4488 | } |
| 4489 | |
Ali Saidi | 76e67e9 | 2019-09-12 16:00:40 +0300 | [diff] [blame] | 4490 | static int pci_quirk_al_acs(struct pci_dev *dev, u16 acs_flags) |
| 4491 | { |
| 4492 | if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) |
| 4493 | return -ENOTTY; |
| 4494 | |
| 4495 | /* |
| 4496 | * Amazon's Annapurna Labs root ports don't include an ACS capability, |
| 4497 | * but do include ACS-like functionality. The hardware doesn't support |
| 4498 | * peer-to-peer transactions via the root port and each has a unique |
| 4499 | * segment number. |
| 4500 | * |
| 4501 | * Additionally, the root ports cannot send traffic to each other. |
| 4502 | */ |
| 4503 | acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); |
| 4504 | |
| 4505 | return acs_flags ? 0 : 1; |
| 4506 | } |
| 4507 | |
Sinan Kaya | 33be632 | 2017-02-16 17:01:45 -0500 | [diff] [blame] | 4508 | /* |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 4509 | * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in |
| 4510 | * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2, |
| 4511 | * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and |
| 4512 | * control registers whereas the PCIe spec packs them into words (Rev 3.0, |
| 4513 | * 7.16 ACS Extended Capability). The bit definitions are correct, but the |
| 4514 | * control register is at offset 8 instead of 6 and we should probably use |
| 4515 | * dword accesses to them. This applies to the following PCI Device IDs, as |
| 4516 | * found in volume 1 of the datasheet[2]: |
| 4517 | * |
| 4518 | * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16} |
| 4519 | * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20} |
| 4520 | * |
| 4521 | * N.B. This doesn't fix what lspci shows. |
| 4522 | * |
Alex Williamson | 7184f5b | 2017-01-19 08:51:30 -0700 | [diff] [blame] | 4523 | * The 100 series chipset specification update includes this as errata #23[3]. |
| 4524 | * |
| 4525 | * The 200 series chipset (Union Point) has the same bug according to the |
| 4526 | * specification update (Intel 200 Series Chipset Family Platform Controller |
| 4527 | * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001, |
| 4528 | * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this |
| 4529 | * chipset include: |
| 4530 | * |
| 4531 | * 0xa290-0xa29f PCI Express Root port #{0-16} |
| 4532 | * 0xa2e7-0xa2ee PCI Express Root port #{17-24} |
| 4533 | * |
Alex Williamson | e8440f4 | 2018-04-25 14:27:37 -0600 | [diff] [blame] | 4534 | * Mobile chipsets are also affected, 7th & 8th Generation |
| 4535 | * Specification update confirms ACS errata 22, status no fix: (7th Generation |
| 4536 | * Intel Processor Family I/O for U/Y Platforms and 8th Generation Intel |
| 4537 | * Processor Family I/O for U Quad Core Platforms Specification Update, |
| 4538 | * August 2017, Revision 002, Document#: 334660-002)[6] |
| 4539 | * Device IDs from I/O datasheet: (7th Generation Intel Processor Family I/O |
| 4540 | * for U/Y Platforms and 8th Generation Intel ® Processor Family I/O for U |
| 4541 | * Quad Core Platforms, Vol 1 of 2, August 2017, Document#: 334658-003)[7] |
| 4542 | * |
| 4543 | * 0x9d10-0x9d1b PCI Express Root port #{1-12} |
| 4544 | * |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 4545 | * [1] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html |
| 4546 | * [2] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html |
Alex Williamson | 7184f5b | 2017-01-19 08:51:30 -0700 | [diff] [blame] | 4547 | * [3] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html |
| 4548 | * [4] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html |
| 4549 | * [5] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html |
Alex Williamson | e8440f4 | 2018-04-25 14:27:37 -0600 | [diff] [blame] | 4550 | * [6] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-spec-update.html |
| 4551 | * [7] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-datasheet-vol-1.html |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 4552 | */ |
| 4553 | static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev) |
| 4554 | { |
Alex Williamson | 7184f5b | 2017-01-19 08:51:30 -0700 | [diff] [blame] | 4555 | if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) |
| 4556 | return false; |
| 4557 | |
| 4558 | switch (dev->device) { |
| 4559 | case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */ |
| 4560 | case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */ |
Alex Williamson | e8440f4 | 2018-04-25 14:27:37 -0600 | [diff] [blame] | 4561 | case 0x9d10 ... 0x9d1b: /* 7th & 8th Gen Mobile */ |
Alex Williamson | 7184f5b | 2017-01-19 08:51:30 -0700 | [diff] [blame] | 4562 | return true; |
| 4563 | } |
| 4564 | |
| 4565 | return false; |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 4566 | } |
| 4567 | |
| 4568 | #define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4) |
| 4569 | |
| 4570 | static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags) |
| 4571 | { |
| 4572 | int pos; |
| 4573 | u32 cap, ctrl; |
| 4574 | |
| 4575 | if (!pci_quirk_intel_spt_pch_acs_match(dev)) |
| 4576 | return -ENOTTY; |
| 4577 | |
| 4578 | pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS); |
| 4579 | if (!pos) |
| 4580 | return -ENOTTY; |
| 4581 | |
| 4582 | /* see pci_acs_flags_enabled() */ |
| 4583 | pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap); |
| 4584 | acs_flags &= (cap | PCI_ACS_EC); |
| 4585 | |
| 4586 | pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl); |
| 4587 | |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame^] | 4588 | return pci_acs_ctrl_enabled(acs_flags, ctrl); |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 4589 | } |
| 4590 | |
Alex Williamson | 100ebb2 | 2014-09-26 17:07:59 -0600 | [diff] [blame] | 4591 | static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags) |
Alex Williamson | 89b51cb | 2014-09-17 08:59:36 -0600 | [diff] [blame] | 4592 | { |
| 4593 | /* |
| 4594 | * SV, TB, and UF are not relevant to multifunction endpoints. |
| 4595 | * |
Alex Williamson | 100ebb2 | 2014-09-26 17:07:59 -0600 | [diff] [blame] | 4596 | * Multifunction devices are only required to implement RR, CR, and DT |
| 4597 | * in their ACS capability if they support peer-to-peer transactions. |
| 4598 | * Devices matching this quirk have been verified by the vendor to not |
| 4599 | * perform peer-to-peer with other functions, allowing us to mask out |
| 4600 | * these bits as if they were unimplemented in the ACS capability. |
Alex Williamson | 89b51cb | 2014-09-17 08:59:36 -0600 | [diff] [blame] | 4601 | */ |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame^] | 4602 | return pci_acs_ctrl_enabled(acs_flags, |
| 4603 | PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR | |
| 4604 | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT); |
Alex Williamson | 89b51cb | 2014-09-17 08:59:36 -0600 | [diff] [blame] | 4605 | } |
| 4606 | |
Abhinav Ratna | 46b2c32 | 2019-08-20 10:09:45 +0530 | [diff] [blame] | 4607 | static int pci_quirk_brcm_acs(struct pci_dev *dev, u16 acs_flags) |
| 4608 | { |
| 4609 | /* |
| 4610 | * iProc PAXB Root Ports don't advertise an ACS capability, but |
| 4611 | * they do not allow peer-to-peer transactions between Root Ports. |
| 4612 | * Allow each Root Port to be in a separate IOMMU group by masking |
| 4613 | * SV/RR/CR/UF bits. |
| 4614 | */ |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame^] | 4615 | return pci_acs_ctrl_enabled(acs_flags, |
| 4616 | PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF); |
Abhinav Ratna | 46b2c32 | 2019-08-20 10:09:45 +0530 | [diff] [blame] | 4617 | } |
| 4618 | |
Alex Williamson | ad80575 | 2012-06-11 05:27:07 +0000 | [diff] [blame] | 4619 | static const struct pci_dev_acs_enabled { |
| 4620 | u16 vendor; |
| 4621 | u16 device; |
| 4622 | int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags); |
| 4623 | } pci_dev_acs_enabled[] = { |
Alex Williamson | 15b100d | 2013-06-27 16:40:00 -0600 | [diff] [blame] | 4624 | { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs }, |
| 4625 | { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs }, |
| 4626 | { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs }, |
| 4627 | { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs }, |
| 4628 | { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs }, |
| 4629 | { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs }, |
Marti Raudsepp | 3587e62 | 2014-10-02 08:50:31 -0600 | [diff] [blame] | 4630 | { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs }, |
| 4631 | { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs }, |
Alex Williamson | 100ebb2 | 2014-09-26 17:07:59 -0600 | [diff] [blame] | 4632 | { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs }, |
| 4633 | { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs }, |
Edward Cree | 9fad401 | 2016-07-28 18:13:56 +0100 | [diff] [blame] | 4634 | { PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs }, |
Alex Williamson | 100ebb2 | 2014-09-26 17:07:59 -0600 | [diff] [blame] | 4635 | { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs }, |
| 4636 | { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs }, |
| 4637 | { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs }, |
| 4638 | { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs }, |
| 4639 | { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs }, |
| 4640 | { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs }, |
| 4641 | { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs }, |
| 4642 | { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs }, |
| 4643 | { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs }, |
| 4644 | { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs }, |
| 4645 | { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs }, |
| 4646 | { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs }, |
| 4647 | { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs }, |
| 4648 | { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs }, |
| 4649 | { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs }, |
| 4650 | { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs }, |
| 4651 | { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs }, |
| 4652 | { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs }, |
| 4653 | { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs }, |
| 4654 | { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs }, |
Alex Williamson | d748804 | 2015-03-20 12:27:57 -0600 | [diff] [blame] | 4655 | /* 82580 */ |
| 4656 | { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs }, |
| 4657 | { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs }, |
| 4658 | { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs }, |
| 4659 | { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs }, |
| 4660 | { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs }, |
| 4661 | { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs }, |
| 4662 | { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs }, |
| 4663 | /* 82576 */ |
| 4664 | { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs }, |
| 4665 | { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs }, |
| 4666 | { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs }, |
| 4667 | { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs }, |
| 4668 | { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs }, |
| 4669 | { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs }, |
| 4670 | { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs }, |
| 4671 | { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs }, |
| 4672 | /* 82575 */ |
| 4673 | { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs }, |
| 4674 | { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs }, |
| 4675 | { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs }, |
| 4676 | /* I350 */ |
| 4677 | { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs }, |
| 4678 | { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs }, |
| 4679 | { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs }, |
| 4680 | { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs }, |
| 4681 | /* 82571 (Quads omitted due to non-ACS switch) */ |
| 4682 | { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs }, |
| 4683 | { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs }, |
| 4684 | { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs }, |
| 4685 | { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs }, |
Alex Williamson | 95e1658 | 2015-08-10 12:32:04 -0600 | [diff] [blame] | 4686 | /* I219 */ |
| 4687 | { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs }, |
| 4688 | { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs }, |
Sinan Kaya | 33be632 | 2017-02-16 17:01:45 -0500 | [diff] [blame] | 4689 | /* QCOM QDF2xxx root ports */ |
Bjorn Helgaas | 333c8c12 | 2018-05-07 15:52:55 -0500 | [diff] [blame] | 4690 | { PCI_VENDOR_ID_QCOM, 0x0400, pci_quirk_qcom_rp_acs }, |
| 4691 | { PCI_VENDOR_ID_QCOM, 0x0401, pci_quirk_qcom_rp_acs }, |
Shunyong Yang | 01926f6 | 2019-02-01 17:13:10 -0600 | [diff] [blame] | 4692 | /* HXT SD4800 root ports. The ACS design is same as QCOM QDF2xxx */ |
| 4693 | { PCI_VENDOR_ID_HXT, 0x0401, pci_quirk_qcom_rp_acs }, |
Alex Williamson | d748804 | 2015-03-20 12:27:57 -0600 | [diff] [blame] | 4694 | /* Intel PCH root ports */ |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4695 | { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs }, |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 4696 | { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs }, |
Vasundhara Volam | 6a3763d | 2015-01-13 01:22:23 -0500 | [diff] [blame] | 4697 | { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */ |
| 4698 | { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */ |
Manish Jaggi | b404bcf | 2016-01-30 01:33:58 +0530 | [diff] [blame] | 4699 | /* Cavium ThunderX */ |
| 4700 | { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs }, |
Feng Kan | a0418aa | 2017-08-10 16:06:33 -0500 | [diff] [blame] | 4701 | /* APM X-Gene */ |
| 4702 | { PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs }, |
Feng Kan | 4ef76ad | 2018-02-20 19:19:27 -0800 | [diff] [blame] | 4703 | /* Ampere Computing */ |
| 4704 | { PCI_VENDOR_ID_AMPERE, 0xE005, pci_quirk_xgene_acs }, |
| 4705 | { PCI_VENDOR_ID_AMPERE, 0xE006, pci_quirk_xgene_acs }, |
| 4706 | { PCI_VENDOR_ID_AMPERE, 0xE007, pci_quirk_xgene_acs }, |
| 4707 | { PCI_VENDOR_ID_AMPERE, 0xE008, pci_quirk_xgene_acs }, |
| 4708 | { PCI_VENDOR_ID_AMPERE, 0xE009, pci_quirk_xgene_acs }, |
| 4709 | { PCI_VENDOR_ID_AMPERE, 0xE00A, pci_quirk_xgene_acs }, |
| 4710 | { PCI_VENDOR_ID_AMPERE, 0xE00B, pci_quirk_xgene_acs }, |
| 4711 | { PCI_VENDOR_ID_AMPERE, 0xE00C, pci_quirk_xgene_acs }, |
Abhinav Ratna | 46b2c32 | 2019-08-20 10:09:45 +0530 | [diff] [blame] | 4712 | { PCI_VENDOR_ID_BROADCOM, 0xD714, pci_quirk_brcm_acs }, |
Ali Saidi | 76e67e9 | 2019-09-12 16:00:40 +0300 | [diff] [blame] | 4713 | /* Amazon Annapurna Labs */ |
| 4714 | { PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031, pci_quirk_al_acs }, |
Alex Williamson | ad80575 | 2012-06-11 05:27:07 +0000 | [diff] [blame] | 4715 | { 0 } |
| 4716 | }; |
| 4717 | |
Bjorn Helgaas | 7cf2cba | 2019-09-06 18:36:06 -0500 | [diff] [blame^] | 4718 | /* |
| 4719 | * pci_dev_specific_acs_enabled - check whether device provides ACS controls |
| 4720 | * @dev: PCI device |
| 4721 | * @acs_flags: Bitmask of desired ACS controls |
| 4722 | * |
| 4723 | * Returns: |
| 4724 | * -ENOTTY: No quirk applies to this device; we can't tell whether the |
| 4725 | * device provides the desired controls |
| 4726 | * 0: Device does not provide all the desired controls |
| 4727 | * >0: Device provides all the controls in @acs_flags |
| 4728 | */ |
Alex Williamson | ad80575 | 2012-06-11 05:27:07 +0000 | [diff] [blame] | 4729 | int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags) |
| 4730 | { |
| 4731 | const struct pci_dev_acs_enabled *i; |
| 4732 | int ret; |
| 4733 | |
| 4734 | /* |
| 4735 | * Allow devices that do not expose standard PCIe ACS capabilities |
| 4736 | * or control to indicate their support here. Multi-function express |
| 4737 | * devices which do not allow internal peer-to-peer between functions, |
| 4738 | * but do not implement PCIe ACS may wish to return true here. |
| 4739 | */ |
| 4740 | for (i = pci_dev_acs_enabled; i->acs_enabled; i++) { |
| 4741 | if ((i->vendor == dev->vendor || |
| 4742 | i->vendor == (u16)PCI_ANY_ID) && |
| 4743 | (i->device == dev->device || |
| 4744 | i->device == (u16)PCI_ANY_ID)) { |
| 4745 | ret = i->acs_enabled(dev, acs_flags); |
| 4746 | if (ret >= 0) |
| 4747 | return ret; |
| 4748 | } |
| 4749 | } |
| 4750 | |
| 4751 | return -ENOTTY; |
| 4752 | } |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 4753 | |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4754 | /* Config space offset of Root Complex Base Address register */ |
| 4755 | #define INTEL_LPC_RCBA_REG 0xf0 |
| 4756 | /* 31:14 RCBA address */ |
| 4757 | #define INTEL_LPC_RCBA_MASK 0xffffc000 |
| 4758 | /* RCBA Enable */ |
| 4759 | #define INTEL_LPC_RCBA_ENABLE (1 << 0) |
| 4760 | |
| 4761 | /* Backbone Scratch Pad Register */ |
| 4762 | #define INTEL_BSPR_REG 0x1104 |
| 4763 | /* Backbone Peer Non-Posted Disable */ |
| 4764 | #define INTEL_BSPR_REG_BPNPD (1 << 8) |
| 4765 | /* Backbone Peer Posted Disable */ |
| 4766 | #define INTEL_BSPR_REG_BPPD (1 << 9) |
| 4767 | |
| 4768 | /* Upstream Peer Decode Configuration Register */ |
Steffen Liebergeld | d8558ac | 2019-09-18 15:16:52 +0200 | [diff] [blame] | 4769 | #define INTEL_UPDCR_REG 0x1014 |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4770 | /* 5:0 Peer Decode Enable bits */ |
| 4771 | #define INTEL_UPDCR_REG_MASK 0x3f |
| 4772 | |
| 4773 | static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev) |
| 4774 | { |
| 4775 | u32 rcba, bspr, updcr; |
| 4776 | void __iomem *rcba_mem; |
| 4777 | |
| 4778 | /* |
| 4779 | * Read the RCBA register from the LPC (D31:F0). PCH root ports |
| 4780 | * are D28:F* and therefore get probed before LPC, thus we can't |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 4781 | * use pci_get_slot()/pci_read_config_dword() here. |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4782 | */ |
| 4783 | pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0), |
| 4784 | INTEL_LPC_RCBA_REG, &rcba); |
| 4785 | if (!(rcba & INTEL_LPC_RCBA_ENABLE)) |
| 4786 | return -EINVAL; |
| 4787 | |
| 4788 | rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK, |
| 4789 | PAGE_ALIGN(INTEL_UPDCR_REG)); |
| 4790 | if (!rcba_mem) |
| 4791 | return -ENOMEM; |
| 4792 | |
| 4793 | /* |
| 4794 | * The BSPR can disallow peer cycles, but it's set by soft strap and |
| 4795 | * therefore read-only. If both posted and non-posted peer cycles are |
| 4796 | * disallowed, we're ok. If either are allowed, then we need to use |
| 4797 | * the UPDCR to disable peer decodes for each port. This provides the |
| 4798 | * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF |
| 4799 | */ |
| 4800 | bspr = readl(rcba_mem + INTEL_BSPR_REG); |
| 4801 | bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD; |
| 4802 | if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) { |
| 4803 | updcr = readl(rcba_mem + INTEL_UPDCR_REG); |
| 4804 | if (updcr & INTEL_UPDCR_REG_MASK) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 4805 | pci_info(dev, "Disabling UPDCR peer decodes\n"); |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4806 | updcr &= ~INTEL_UPDCR_REG_MASK; |
| 4807 | writel(updcr, rcba_mem + INTEL_UPDCR_REG); |
| 4808 | } |
| 4809 | } |
| 4810 | |
| 4811 | iounmap(rcba_mem); |
| 4812 | return 0; |
| 4813 | } |
| 4814 | |
| 4815 | /* Miscellaneous Port Configuration register */ |
| 4816 | #define INTEL_MPC_REG 0xd8 |
| 4817 | /* MPC: Invalid Receive Bus Number Check Enable */ |
| 4818 | #define INTEL_MPC_REG_IRBNCE (1 << 26) |
| 4819 | |
| 4820 | static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev) |
| 4821 | { |
| 4822 | u32 mpc; |
| 4823 | |
| 4824 | /* |
| 4825 | * When enabled, the IRBNCE bit of the MPC register enables the |
| 4826 | * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which |
| 4827 | * ensures that requester IDs fall within the bus number range |
| 4828 | * of the bridge. Enable if not already. |
| 4829 | */ |
| 4830 | pci_read_config_dword(dev, INTEL_MPC_REG, &mpc); |
| 4831 | if (!(mpc & INTEL_MPC_REG_IRBNCE)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 4832 | pci_info(dev, "Enabling MPC IRBNCE\n"); |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4833 | mpc |= INTEL_MPC_REG_IRBNCE; |
| 4834 | pci_write_config_word(dev, INTEL_MPC_REG, mpc); |
| 4835 | } |
| 4836 | } |
| 4837 | |
| 4838 | static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev) |
| 4839 | { |
| 4840 | if (!pci_quirk_intel_pch_acs_match(dev)) |
| 4841 | return -ENOTTY; |
| 4842 | |
| 4843 | if (pci_quirk_enable_intel_lpc_acs(dev)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 4844 | pci_warn(dev, "Failed to enable Intel PCH ACS quirk\n"); |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4845 | return 0; |
| 4846 | } |
| 4847 | |
| 4848 | pci_quirk_enable_intel_rp_mpc_acs(dev); |
| 4849 | |
| 4850 | dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK; |
| 4851 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 4852 | pci_info(dev, "Intel PCH root port ACS workaround enabled\n"); |
Alex Williamson | d99321b | 2014-02-03 14:27:46 -0700 | [diff] [blame] | 4853 | |
| 4854 | return 0; |
| 4855 | } |
| 4856 | |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 4857 | static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev) |
| 4858 | { |
| 4859 | int pos; |
| 4860 | u32 cap, ctrl; |
| 4861 | |
| 4862 | if (!pci_quirk_intel_spt_pch_acs_match(dev)) |
| 4863 | return -ENOTTY; |
| 4864 | |
| 4865 | pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS); |
| 4866 | if (!pos) |
| 4867 | return -ENOTTY; |
| 4868 | |
| 4869 | pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap); |
| 4870 | pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl); |
| 4871 | |
| 4872 | ctrl |= (cap & PCI_ACS_SV); |
| 4873 | ctrl |= (cap & PCI_ACS_RR); |
| 4874 | ctrl |= (cap & PCI_ACS_CR); |
| 4875 | ctrl |= (cap & PCI_ACS_UF); |
| 4876 | |
| 4877 | pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl); |
| 4878 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 4879 | pci_info(dev, "Intel SPT PCH root port ACS workaround enabled\n"); |
Alex Williamson | 1bf2bf2 | 2016-03-31 16:34:37 -0600 | [diff] [blame] | 4880 | |
| 4881 | return 0; |
| 4882 | } |
| 4883 | |
Logan Gunthorpe | 10dbc9f | 2018-08-09 17:09:17 -0500 | [diff] [blame] | 4884 | static int pci_quirk_disable_intel_spt_pch_acs_redir(struct pci_dev *dev) |
| 4885 | { |
| 4886 | int pos; |
| 4887 | u32 cap, ctrl; |
| 4888 | |
| 4889 | if (!pci_quirk_intel_spt_pch_acs_match(dev)) |
| 4890 | return -ENOTTY; |
| 4891 | |
| 4892 | pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS); |
| 4893 | if (!pos) |
| 4894 | return -ENOTTY; |
| 4895 | |
| 4896 | pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap); |
| 4897 | pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl); |
| 4898 | |
| 4899 | ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC); |
| 4900 | |
| 4901 | pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl); |
| 4902 | |
| 4903 | pci_info(dev, "Intel SPT PCH root port workaround: disabled ACS redirect\n"); |
| 4904 | |
| 4905 | return 0; |
| 4906 | } |
| 4907 | |
Logan Gunthorpe | 73c47dde | 2018-08-09 16:51:43 -0500 | [diff] [blame] | 4908 | static const struct pci_dev_acs_ops { |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 4909 | u16 vendor; |
| 4910 | u16 device; |
| 4911 | int (*enable_acs)(struct pci_dev *dev); |
Logan Gunthorpe | 73c47dde | 2018-08-09 16:51:43 -0500 | [diff] [blame] | 4912 | int (*disable_acs_redir)(struct pci_dev *dev); |
| 4913 | } pci_dev_acs_ops[] = { |
| 4914 | { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, |
| 4915 | .enable_acs = pci_quirk_enable_intel_pch_acs, |
| 4916 | }, |
| 4917 | { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, |
| 4918 | .enable_acs = pci_quirk_enable_intel_spt_pch_acs, |
Logan Gunthorpe | 10dbc9f | 2018-08-09 17:09:17 -0500 | [diff] [blame] | 4919 | .disable_acs_redir = pci_quirk_disable_intel_spt_pch_acs_redir, |
Logan Gunthorpe | 73c47dde | 2018-08-09 16:51:43 -0500 | [diff] [blame] | 4920 | }, |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 4921 | }; |
| 4922 | |
Alex Williamson | c1d61c9 | 2016-03-31 16:34:32 -0600 | [diff] [blame] | 4923 | int pci_dev_specific_enable_acs(struct pci_dev *dev) |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 4924 | { |
Logan Gunthorpe | 73c47dde | 2018-08-09 16:51:43 -0500 | [diff] [blame] | 4925 | const struct pci_dev_acs_ops *p; |
Logan Gunthorpe | 3b26918 | 2018-08-09 16:45:47 -0500 | [diff] [blame] | 4926 | int i, ret; |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 4927 | |
Logan Gunthorpe | 73c47dde | 2018-08-09 16:51:43 -0500 | [diff] [blame] | 4928 | for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) { |
| 4929 | p = &pci_dev_acs_ops[i]; |
Logan Gunthorpe | 3b26918 | 2018-08-09 16:45:47 -0500 | [diff] [blame] | 4930 | if ((p->vendor == dev->vendor || |
| 4931 | p->vendor == (u16)PCI_ANY_ID) && |
| 4932 | (p->device == dev->device || |
Logan Gunthorpe | 73c47dde | 2018-08-09 16:51:43 -0500 | [diff] [blame] | 4933 | p->device == (u16)PCI_ANY_ID) && |
| 4934 | p->enable_acs) { |
Logan Gunthorpe | 3b26918 | 2018-08-09 16:45:47 -0500 | [diff] [blame] | 4935 | ret = p->enable_acs(dev); |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 4936 | if (ret >= 0) |
Alex Williamson | c1d61c9 | 2016-03-31 16:34:32 -0600 | [diff] [blame] | 4937 | return ret; |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 4938 | } |
| 4939 | } |
Alex Williamson | c1d61c9 | 2016-03-31 16:34:32 -0600 | [diff] [blame] | 4940 | |
| 4941 | return -ENOTTY; |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 4942 | } |
Tadeusz Struk | 3388a61 | 2015-08-07 11:34:42 -0700 | [diff] [blame] | 4943 | |
Logan Gunthorpe | 73c47dde | 2018-08-09 16:51:43 -0500 | [diff] [blame] | 4944 | int pci_dev_specific_disable_acs_redir(struct pci_dev *dev) |
| 4945 | { |
| 4946 | const struct pci_dev_acs_ops *p; |
| 4947 | int i, ret; |
| 4948 | |
| 4949 | for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) { |
| 4950 | p = &pci_dev_acs_ops[i]; |
| 4951 | if ((p->vendor == dev->vendor || |
| 4952 | p->vendor == (u16)PCI_ANY_ID) && |
| 4953 | (p->device == dev->device || |
| 4954 | p->device == (u16)PCI_ANY_ID) && |
| 4955 | p->disable_acs_redir) { |
| 4956 | ret = p->disable_acs_redir(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4957 | if (ret >= 0) |
| 4958 | return ret; |
| 4959 | } |
| 4960 | } |
| 4961 | |
| 4962 | return -ENOTTY; |
| 4963 | } |
| 4964 | |
| 4965 | /* |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 4966 | * The PCI capabilities list for Intel DH895xCC VFs (device ID 0x0443) with |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4967 | * QuickAssist Technology (QAT) is prematurely terminated in hardware. The |
| 4968 | * Next Capability pointer in the MSI Capability Structure should point to |
| 4969 | * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating |
| 4970 | * the list. |
| 4971 | */ |
| 4972 | static void quirk_intel_qat_vf_cap(struct pci_dev *pdev) |
| 4973 | { |
| 4974 | int pos, i = 0; |
| 4975 | u8 next_cap; |
| 4976 | u16 reg16, *cap; |
| 4977 | struct pci_cap_saved_state *state; |
| 4978 | |
| 4979 | /* Bail if the hardware bug is fixed */ |
| 4980 | if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP)) |
| 4981 | return; |
| 4982 | |
| 4983 | /* Bail if MSI Capability Structure is not found for some reason */ |
| 4984 | pos = pci_find_capability(pdev, PCI_CAP_ID_MSI); |
| 4985 | if (!pos) |
| 4986 | return; |
| 4987 | |
| 4988 | /* |
| 4989 | * Bail if Next Capability pointer in the MSI Capability Structure |
| 4990 | * is not the expected incorrect 0x00. |
| 4991 | */ |
| 4992 | pci_read_config_byte(pdev, pos + 1, &next_cap); |
| 4993 | if (next_cap) |
| 4994 | return; |
| 4995 | |
| 4996 | /* |
| 4997 | * PCIe Capability Structure is expected to be at 0x50 and should |
| 4998 | * terminate the list (Next Capability pointer is 0x00). Verify |
| 4999 | * Capability Id and Next Capability pointer is as expected. |
| 5000 | * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext() |
| 5001 | * to correctly set kernel data structures which have already been |
| 5002 | * set incorrectly due to the hardware bug. |
| 5003 | */ |
| 5004 | pos = 0x50; |
| 5005 | pci_read_config_word(pdev, pos, ®16); |
| 5006 | if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) { |
| 5007 | u32 status; |
| 5008 | #ifndef PCI_EXP_SAVE_REGS |
| 5009 | #define PCI_EXP_SAVE_REGS 7 |
| 5010 | #endif |
| 5011 | int size = PCI_EXP_SAVE_REGS * sizeof(u16); |
| 5012 | |
| 5013 | pdev->pcie_cap = pos; |
| 5014 | pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16); |
| 5015 | pdev->pcie_flags_reg = reg16; |
| 5016 | pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, ®16); |
| 5017 | pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD; |
| 5018 | |
| 5019 | pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE; |
| 5020 | if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) != |
| 5021 | PCIBIOS_SUCCESSFUL || (status == 0xffffffff)) |
| 5022 | pdev->cfg_size = PCI_CFG_SPACE_SIZE; |
| 5023 | |
| 5024 | if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP)) |
| 5025 | return; |
| 5026 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 5027 | /* Save PCIe cap */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5028 | state = kzalloc(sizeof(*state) + size, GFP_KERNEL); |
| 5029 | if (!state) |
| 5030 | return; |
| 5031 | |
| 5032 | state->cap.cap_nr = PCI_CAP_ID_EXP; |
| 5033 | state->cap.cap_extended = 0; |
| 5034 | state->cap.size = size; |
| 5035 | cap = (u16 *)&state->cap.data[0]; |
| 5036 | pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]); |
| 5037 | pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]); |
| 5038 | pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]); |
| 5039 | pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]); |
| 5040 | pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]); |
| 5041 | pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]); |
| 5042 | pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]); |
| 5043 | hlist_add_head(&state->next, &pdev->saved_cap_space); |
| 5044 | } |
| 5045 | } |
| 5046 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap); |
Jon Derrick | 443b40b | 2016-09-06 14:15:24 -0500 | [diff] [blame] | 5047 | |
Bjorn Helgaas | 82e1719 | 2018-05-02 08:53:19 -0500 | [diff] [blame] | 5048 | /* FLR may cause some 82579 devices to hang */ |
Sasha Neftin | f65fd1a | 2017-04-03 16:02:50 -0500 | [diff] [blame] | 5049 | static void quirk_intel_no_flr(struct pci_dev *dev) |
| 5050 | { |
| 5051 | dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET; |
| 5052 | } |
| 5053 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_intel_no_flr); |
| 5054 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_intel_no_flr); |
Sinan Kaya | 62ce94a | 2017-07-12 00:04:14 -0400 | [diff] [blame] | 5055 | |
| 5056 | static void quirk_no_ext_tags(struct pci_dev *pdev) |
| 5057 | { |
| 5058 | struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus); |
| 5059 | |
| 5060 | if (!bridge) |
| 5061 | return; |
| 5062 | |
| 5063 | bridge->no_ext_tags = 1; |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 5064 | pci_info(pdev, "disabling Extended Tags (this device can't handle them)\n"); |
Sinan Kaya | 62ce94a | 2017-07-12 00:04:14 -0400 | [diff] [blame] | 5065 | |
| 5066 | pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL); |
| 5067 | } |
Sinan Kaya | 1b30dfd | 2018-04-10 14:44:21 -0500 | [diff] [blame] | 5068 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0132, quirk_no_ext_tags); |
Sinan Kaya | 62ce94a | 2017-07-12 00:04:14 -0400 | [diff] [blame] | 5069 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags); |
Sinan Kaya | 1b30dfd | 2018-04-10 14:44:21 -0500 | [diff] [blame] | 5070 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0141, quirk_no_ext_tags); |
Sinan Kaya | 62ce94a | 2017-07-12 00:04:14 -0400 | [diff] [blame] | 5071 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags); |
| 5072 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags); |
Sinan Kaya | 1b30dfd | 2018-04-10 14:44:21 -0500 | [diff] [blame] | 5073 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0420, quirk_no_ext_tags); |
| 5074 | DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0422, quirk_no_ext_tags); |
Bjorn Helgaas | cf2d804 | 2017-09-07 13:24:41 -0500 | [diff] [blame] | 5075 | |
Joerg Roedel | 9b44b0b | 2017-07-11 15:48:00 -0500 | [diff] [blame] | 5076 | #ifdef CONFIG_PCI_ATS |
| 5077 | /* |
| 5078 | * Some devices have a broken ATS implementation causing IOMMU stalls. |
| 5079 | * Don't use ATS for those devices. |
| 5080 | */ |
| 5081 | static void quirk_no_ats(struct pci_dev *pdev) |
| 5082 | { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 5083 | pci_info(pdev, "disabling ATS (broken on this device)\n"); |
Joerg Roedel | 9b44b0b | 2017-07-11 15:48:00 -0500 | [diff] [blame] | 5084 | pdev->ats_cap = 0; |
| 5085 | } |
| 5086 | |
| 5087 | /* AMD Stoney platform GPU */ |
| 5088 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_no_ats); |
Nikolai Kostrigin | d28ca86 | 2019-04-08 13:37:25 +0300 | [diff] [blame] | 5089 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6900, quirk_no_ats); |
Joerg Roedel | 9b44b0b | 2017-07-11 15:48:00 -0500 | [diff] [blame] | 5090 | #endif /* CONFIG_PCI_ATS */ |
Hou Zhiqiang | 06dc4ee | 2017-10-12 17:44:47 +0800 | [diff] [blame] | 5091 | |
| 5092 | /* Freescale PCIe doesn't support MSI in RC mode */ |
| 5093 | static void quirk_fsl_no_msi(struct pci_dev *pdev) |
| 5094 | { |
| 5095 | if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT) |
| 5096 | pdev->no_msi = 1; |
| 5097 | } |
| 5098 | DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_no_msi); |
Lukas Wunner | 07f4f97 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 5099 | |
| 5100 | /* |
Abhishek Sahu | a17beb1 | 2019-06-06 14:52:24 +0530 | [diff] [blame] | 5101 | * Although not allowed by the spec, some multi-function devices have |
| 5102 | * dependencies of one function (consumer) on another (supplier). For the |
| 5103 | * consumer to work in D0, the supplier must also be in D0. Create a |
| 5104 | * device link from the consumer to the supplier to enforce this |
| 5105 | * dependency. Runtime PM is allowed by default on the consumer to prevent |
| 5106 | * it from permanently keeping the supplier awake. |
Lukas Wunner | 07f4f97 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 5107 | */ |
Abhishek Sahu | a17beb1 | 2019-06-06 14:52:24 +0530 | [diff] [blame] | 5108 | static void pci_create_device_link(struct pci_dev *pdev, unsigned int consumer, |
| 5109 | unsigned int supplier, unsigned int class, |
| 5110 | unsigned int class_shift) |
Lukas Wunner | 07f4f97 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 5111 | { |
Abhishek Sahu | a17beb1 | 2019-06-06 14:52:24 +0530 | [diff] [blame] | 5112 | struct pci_dev *supplier_pdev; |
Lukas Wunner | 07f4f97 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 5113 | |
Abhishek Sahu | a17beb1 | 2019-06-06 14:52:24 +0530 | [diff] [blame] | 5114 | if (PCI_FUNC(pdev->devfn) != consumer) |
Lukas Wunner | 07f4f97 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 5115 | return; |
| 5116 | |
Abhishek Sahu | a17beb1 | 2019-06-06 14:52:24 +0530 | [diff] [blame] | 5117 | supplier_pdev = pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus), |
| 5118 | pdev->bus->number, |
| 5119 | PCI_DEVFN(PCI_SLOT(pdev->devfn), supplier)); |
| 5120 | if (!supplier_pdev || (supplier_pdev->class >> class_shift) != class) { |
| 5121 | pci_dev_put(supplier_pdev); |
Lukas Wunner | 07f4f97 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 5122 | return; |
| 5123 | } |
| 5124 | |
Abhishek Sahu | a17beb1 | 2019-06-06 14:52:24 +0530 | [diff] [blame] | 5125 | if (device_link_add(&pdev->dev, &supplier_pdev->dev, |
| 5126 | DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME)) |
| 5127 | pci_info(pdev, "D0 power state depends on %s\n", |
| 5128 | pci_name(supplier_pdev)); |
| 5129 | else |
| 5130 | pci_err(pdev, "Cannot enforce power dependency on %s\n", |
| 5131 | pci_name(supplier_pdev)); |
Lukas Wunner | 07f4f97 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 5132 | |
Abhishek Sahu | a17beb1 | 2019-06-06 14:52:24 +0530 | [diff] [blame] | 5133 | pm_runtime_allow(&pdev->dev); |
| 5134 | pci_dev_put(supplier_pdev); |
| 5135 | } |
| 5136 | |
| 5137 | /* |
| 5138 | * Create device link for GPUs with integrated HDA controller for streaming |
| 5139 | * audio to attached displays. |
| 5140 | */ |
| 5141 | static void quirk_gpu_hda(struct pci_dev *hda) |
| 5142 | { |
| 5143 | pci_create_device_link(hda, 1, 0, PCI_BASE_CLASS_DISPLAY, 16); |
Lukas Wunner | 07f4f97 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 5144 | } |
| 5145 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID, |
| 5146 | PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda); |
| 5147 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMD, PCI_ANY_ID, |
| 5148 | PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda); |
| 5149 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, |
| 5150 | PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda); |
James Puthukattukaran | aa667c6 | 2018-07-09 11:31:25 -0400 | [diff] [blame] | 5151 | |
| 5152 | /* |
Abhishek Sahu | 6d2e369 | 2019-06-06 14:52:25 +0530 | [diff] [blame] | 5153 | * Create device link for NVIDIA GPU with integrated USB xHCI Host |
| 5154 | * controller to VGA. |
| 5155 | */ |
| 5156 | static void quirk_gpu_usb(struct pci_dev *usb) |
| 5157 | { |
| 5158 | pci_create_device_link(usb, 2, 0, PCI_BASE_CLASS_DISPLAY, 16); |
| 5159 | } |
| 5160 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, |
| 5161 | PCI_CLASS_SERIAL_USB, 8, quirk_gpu_usb); |
| 5162 | |
| 5163 | /* |
| 5164 | * Create device link for NVIDIA GPU with integrated Type-C UCSI controller |
| 5165 | * to VGA. Currently there is no class code defined for UCSI device over PCI |
| 5166 | * so using UNKNOWN class for now and it will be updated when UCSI |
| 5167 | * over PCI gets a class code. |
| 5168 | */ |
| 5169 | #define PCI_CLASS_SERIAL_UNKNOWN 0x0c80 |
| 5170 | static void quirk_gpu_usb_typec_ucsi(struct pci_dev *ucsi) |
| 5171 | { |
| 5172 | pci_create_device_link(ucsi, 3, 0, PCI_BASE_CLASS_DISPLAY, 16); |
| 5173 | } |
| 5174 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, |
| 5175 | PCI_CLASS_SERIAL_UNKNOWN, 8, |
| 5176 | quirk_gpu_usb_typec_ucsi); |
| 5177 | |
| 5178 | /* |
Lukas Wunner | b516ea5 | 2019-07-08 13:17:44 +0800 | [diff] [blame] | 5179 | * Enable the NVIDIA GPU integrated HDA controller if the BIOS left it |
| 5180 | * disabled. https://devtalk.nvidia.com/default/topic/1024022 |
| 5181 | */ |
| 5182 | static void quirk_nvidia_hda(struct pci_dev *gpu) |
| 5183 | { |
| 5184 | u8 hdr_type; |
| 5185 | u32 val; |
| 5186 | |
| 5187 | /* There was no integrated HDA controller before MCP89 */ |
| 5188 | if (gpu->device < PCI_DEVICE_ID_NVIDIA_GEFORCE_320M) |
| 5189 | return; |
| 5190 | |
| 5191 | /* Bit 25 at offset 0x488 enables the HDA controller */ |
| 5192 | pci_read_config_dword(gpu, 0x488, &val); |
| 5193 | if (val & BIT(25)) |
| 5194 | return; |
| 5195 | |
| 5196 | pci_info(gpu, "Enabling HDA controller\n"); |
| 5197 | pci_write_config_dword(gpu, 0x488, val | BIT(25)); |
| 5198 | |
| 5199 | /* The GPU becomes a multi-function device when the HDA is enabled */ |
| 5200 | pci_read_config_byte(gpu, PCI_HEADER_TYPE, &hdr_type); |
| 5201 | gpu->multifunction = !!(hdr_type & 0x80); |
| 5202 | } |
| 5203 | DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, |
| 5204 | PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda); |
| 5205 | DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, |
| 5206 | PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda); |
| 5207 | |
| 5208 | /* |
James Puthukattukaran | aa667c6 | 2018-07-09 11:31:25 -0400 | [diff] [blame] | 5209 | * Some IDT switches incorrectly flag an ACS Source Validation error on |
| 5210 | * completions for config read requests even though PCIe r4.0, sec |
| 5211 | * 6.12.1.1, says that completions are never affected by ACS Source |
| 5212 | * Validation. Here's the text of IDT 89H32H8G3-YC, erratum #36: |
| 5213 | * |
| 5214 | * Item #36 - Downstream port applies ACS Source Validation to Completions |
| 5215 | * Section 6.12.1.1 of the PCI Express Base Specification 3.1 states that |
| 5216 | * completions are never affected by ACS Source Validation. However, |
| 5217 | * completions received by a downstream port of the PCIe switch from a |
| 5218 | * device that has not yet captured a PCIe bus number are incorrectly |
| 5219 | * dropped by ACS Source Validation by the switch downstream port. |
| 5220 | * |
| 5221 | * The workaround suggested by IDT is to issue a config write to the |
| 5222 | * downstream device before issuing the first config read. This allows the |
| 5223 | * downstream device to capture its bus and device numbers (see PCIe r4.0, |
| 5224 | * sec 2.2.9), thus avoiding the ACS error on the completion. |
| 5225 | * |
| 5226 | * However, we don't know when the device is ready to accept the config |
| 5227 | * write, so we do config reads until we receive a non-Config Request Retry |
| 5228 | * Status, then do the config write. |
| 5229 | * |
| 5230 | * To avoid hitting the erratum when doing the config reads, we disable ACS |
| 5231 | * SV around this process. |
| 5232 | */ |
| 5233 | int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *l, int timeout) |
| 5234 | { |
| 5235 | int pos; |
| 5236 | u16 ctrl = 0; |
| 5237 | bool found; |
| 5238 | struct pci_dev *bridge = bus->self; |
| 5239 | |
| 5240 | pos = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ACS); |
| 5241 | |
| 5242 | /* Disable ACS SV before initial config reads */ |
| 5243 | if (pos) { |
| 5244 | pci_read_config_word(bridge, pos + PCI_ACS_CTRL, &ctrl); |
| 5245 | if (ctrl & PCI_ACS_SV) |
| 5246 | pci_write_config_word(bridge, pos + PCI_ACS_CTRL, |
| 5247 | ctrl & ~PCI_ACS_SV); |
| 5248 | } |
| 5249 | |
| 5250 | found = pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout); |
| 5251 | |
| 5252 | /* Write Vendor ID (read-only) so the endpoint latches its bus/dev */ |
| 5253 | if (found) |
| 5254 | pci_bus_write_config_word(bus, devfn, PCI_VENDOR_ID, 0); |
| 5255 | |
| 5256 | /* Re-enable ACS_SV if it was previously enabled */ |
| 5257 | if (ctrl & PCI_ACS_SV) |
| 5258 | pci_write_config_word(bridge, pos + PCI_ACS_CTRL, ctrl); |
| 5259 | |
| 5260 | return found; |
| 5261 | } |
Bjorn Helgaas | e7aaf90 | 2018-08-15 14:59:03 -0500 | [diff] [blame] | 5262 | |
| 5263 | /* |
Doug Meyer | ad281ec | 2018-05-23 13:18:06 -0700 | [diff] [blame] | 5264 | * Microsemi Switchtec NTB uses devfn proxy IDs to move TLPs between |
| 5265 | * NT endpoints via the internal switch fabric. These IDs replace the |
| 5266 | * originating requestor ID TLPs which access host memory on peer NTB |
| 5267 | * ports. Therefore, all proxy IDs must be aliased to the NTB device |
| 5268 | * to permit access when the IOMMU is turned on. |
| 5269 | */ |
| 5270 | static void quirk_switchtec_ntb_dma_alias(struct pci_dev *pdev) |
| 5271 | { |
| 5272 | void __iomem *mmio; |
| 5273 | struct ntb_info_regs __iomem *mmio_ntb; |
| 5274 | struct ntb_ctrl_regs __iomem *mmio_ctrl; |
Doug Meyer | ad281ec | 2018-05-23 13:18:06 -0700 | [diff] [blame] | 5275 | u64 partition_map; |
| 5276 | u8 partition; |
| 5277 | int pp; |
| 5278 | |
| 5279 | if (pci_enable_device(pdev)) { |
| 5280 | pci_err(pdev, "Cannot enable Switchtec device\n"); |
| 5281 | return; |
| 5282 | } |
| 5283 | |
| 5284 | mmio = pci_iomap(pdev, 0, 0); |
| 5285 | if (mmio == NULL) { |
| 5286 | pci_disable_device(pdev); |
| 5287 | pci_err(pdev, "Cannot iomap Switchtec device\n"); |
| 5288 | return; |
| 5289 | } |
| 5290 | |
| 5291 | pci_info(pdev, "Setting Switchtec proxy ID aliases\n"); |
| 5292 | |
| 5293 | mmio_ntb = mmio + SWITCHTEC_GAS_NTB_OFFSET; |
| 5294 | mmio_ctrl = (void __iomem *) mmio_ntb + SWITCHTEC_NTB_REG_CTRL_OFFSET; |
Doug Meyer | ad281ec | 2018-05-23 13:18:06 -0700 | [diff] [blame] | 5295 | |
| 5296 | partition = ioread8(&mmio_ntb->partition_id); |
| 5297 | |
| 5298 | partition_map = ioread32(&mmio_ntb->ep_map); |
| 5299 | partition_map |= ((u64) ioread32(&mmio_ntb->ep_map + 4)) << 32; |
| 5300 | partition_map &= ~(1ULL << partition); |
| 5301 | |
| 5302 | for (pp = 0; pp < (sizeof(partition_map) * 8); pp++) { |
| 5303 | struct ntb_ctrl_regs __iomem *mmio_peer_ctrl; |
| 5304 | u32 table_sz = 0; |
| 5305 | int te; |
| 5306 | |
| 5307 | if (!(partition_map & (1ULL << pp))) |
| 5308 | continue; |
| 5309 | |
| 5310 | pci_dbg(pdev, "Processing partition %d\n", pp); |
| 5311 | |
| 5312 | mmio_peer_ctrl = &mmio_ctrl[pp]; |
| 5313 | |
| 5314 | table_sz = ioread16(&mmio_peer_ctrl->req_id_table_size); |
| 5315 | if (!table_sz) { |
| 5316 | pci_warn(pdev, "Partition %d table_sz 0\n", pp); |
| 5317 | continue; |
| 5318 | } |
| 5319 | |
| 5320 | if (table_sz > 512) { |
| 5321 | pci_warn(pdev, |
| 5322 | "Invalid Switchtec partition %d table_sz %d\n", |
| 5323 | pp, table_sz); |
| 5324 | continue; |
| 5325 | } |
| 5326 | |
| 5327 | for (te = 0; te < table_sz; te++) { |
| 5328 | u32 rid_entry; |
| 5329 | u8 devfn; |
| 5330 | |
| 5331 | rid_entry = ioread32(&mmio_peer_ctrl->req_id_table[te]); |
| 5332 | devfn = (rid_entry >> 1) & 0xFF; |
| 5333 | pci_dbg(pdev, |
| 5334 | "Aliasing Partition %d Proxy ID %02x.%d\n", |
| 5335 | pp, PCI_SLOT(devfn), PCI_FUNC(devfn)); |
| 5336 | pci_add_dma_alias(pdev, devfn); |
| 5337 | } |
| 5338 | } |
| 5339 | |
| 5340 | pci_iounmap(pdev, mmio); |
| 5341 | pci_disable_device(pdev); |
| 5342 | } |
Logan Gunthorpe | 01d5d7f | 2018-10-10 15:55:05 -0500 | [diff] [blame] | 5343 | #define SWITCHTEC_QUIRK(vid) \ |
Logan Gunthorpe | 742bbe1 | 2018-10-05 09:49:40 -0600 | [diff] [blame] | 5344 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_MICROSEMI, vid, \ |
| 5345 | PCI_CLASS_BRIDGE_OTHER, 8, quirk_switchtec_ntb_dma_alias) |
Logan Gunthorpe | 01d5d7f | 2018-10-10 15:55:05 -0500 | [diff] [blame] | 5346 | |
| 5347 | SWITCHTEC_QUIRK(0x8531); /* PFX 24xG3 */ |
| 5348 | SWITCHTEC_QUIRK(0x8532); /* PFX 32xG3 */ |
| 5349 | SWITCHTEC_QUIRK(0x8533); /* PFX 48xG3 */ |
| 5350 | SWITCHTEC_QUIRK(0x8534); /* PFX 64xG3 */ |
| 5351 | SWITCHTEC_QUIRK(0x8535); /* PFX 80xG3 */ |
| 5352 | SWITCHTEC_QUIRK(0x8536); /* PFX 96xG3 */ |
| 5353 | SWITCHTEC_QUIRK(0x8541); /* PSX 24xG3 */ |
| 5354 | SWITCHTEC_QUIRK(0x8542); /* PSX 32xG3 */ |
| 5355 | SWITCHTEC_QUIRK(0x8543); /* PSX 48xG3 */ |
| 5356 | SWITCHTEC_QUIRK(0x8544); /* PSX 64xG3 */ |
| 5357 | SWITCHTEC_QUIRK(0x8545); /* PSX 80xG3 */ |
| 5358 | SWITCHTEC_QUIRK(0x8546); /* PSX 96xG3 */ |
| 5359 | SWITCHTEC_QUIRK(0x8551); /* PAX 24XG3 */ |
| 5360 | SWITCHTEC_QUIRK(0x8552); /* PAX 32XG3 */ |
| 5361 | SWITCHTEC_QUIRK(0x8553); /* PAX 48XG3 */ |
| 5362 | SWITCHTEC_QUIRK(0x8554); /* PAX 64XG3 */ |
| 5363 | SWITCHTEC_QUIRK(0x8555); /* PAX 80XG3 */ |
| 5364 | SWITCHTEC_QUIRK(0x8556); /* PAX 96XG3 */ |
| 5365 | SWITCHTEC_QUIRK(0x8561); /* PFXL 24XG3 */ |
| 5366 | SWITCHTEC_QUIRK(0x8562); /* PFXL 32XG3 */ |
| 5367 | SWITCHTEC_QUIRK(0x8563); /* PFXL 48XG3 */ |
| 5368 | SWITCHTEC_QUIRK(0x8564); /* PFXL 64XG3 */ |
| 5369 | SWITCHTEC_QUIRK(0x8565); /* PFXL 80XG3 */ |
| 5370 | SWITCHTEC_QUIRK(0x8566); /* PFXL 96XG3 */ |
| 5371 | SWITCHTEC_QUIRK(0x8571); /* PFXI 24XG3 */ |
| 5372 | SWITCHTEC_QUIRK(0x8572); /* PFXI 32XG3 */ |
| 5373 | SWITCHTEC_QUIRK(0x8573); /* PFXI 48XG3 */ |
| 5374 | SWITCHTEC_QUIRK(0x8574); /* PFXI 64XG3 */ |
| 5375 | SWITCHTEC_QUIRK(0x8575); /* PFXI 80XG3 */ |
| 5376 | SWITCHTEC_QUIRK(0x8576); /* PFXI 96XG3 */ |
Lyude Paul | e0547c8 | 2019-02-12 17:02:30 -0500 | [diff] [blame] | 5377 | |
| 5378 | /* |
| 5379 | * On Lenovo Thinkpad P50 SKUs with a Nvidia Quadro M1000M, the BIOS does |
| 5380 | * not always reset the secondary Nvidia GPU between reboots if the system |
| 5381 | * is configured to use Hybrid Graphics mode. This results in the GPU |
| 5382 | * being left in whatever state it was in during the *previous* boot, which |
| 5383 | * causes spurious interrupts from the GPU, which in turn causes us to |
| 5384 | * disable the wrong IRQ and end up breaking the touchpad. Unsurprisingly, |
| 5385 | * this also completely breaks nouveau. |
| 5386 | * |
| 5387 | * Luckily, it seems a simple reset of the Nvidia GPU brings it back to a |
| 5388 | * clean state and fixes all these issues. |
| 5389 | * |
| 5390 | * When the machine is configured in Dedicated display mode, the issue |
| 5391 | * doesn't occur. Fortunately the GPU advertises NoReset+ when in this |
| 5392 | * mode, so we can detect that and avoid resetting it. |
| 5393 | */ |
| 5394 | static void quirk_reset_lenovo_thinkpad_p50_nvgpu(struct pci_dev *pdev) |
| 5395 | { |
| 5396 | void __iomem *map; |
| 5397 | int ret; |
| 5398 | |
| 5399 | if (pdev->subsystem_vendor != PCI_VENDOR_ID_LENOVO || |
| 5400 | pdev->subsystem_device != 0x222e || |
| 5401 | !pdev->reset_fn) |
| 5402 | return; |
| 5403 | |
| 5404 | if (pci_enable_device_mem(pdev)) |
| 5405 | return; |
| 5406 | |
| 5407 | /* |
| 5408 | * Based on nvkm_device_ctor() in |
| 5409 | * drivers/gpu/drm/nouveau/nvkm/engine/device/base.c |
| 5410 | */ |
| 5411 | map = pci_iomap(pdev, 0, 0x23000); |
| 5412 | if (!map) { |
| 5413 | pci_err(pdev, "Can't map MMIO space\n"); |
| 5414 | goto out_disable; |
| 5415 | } |
| 5416 | |
| 5417 | /* |
| 5418 | * Make sure the GPU looks like it's been POSTed before resetting |
| 5419 | * it. |
| 5420 | */ |
| 5421 | if (ioread32(map + 0x2240c) & 0x2) { |
| 5422 | pci_info(pdev, FW_BUG "GPU left initialized by EFI, resetting\n"); |
Lyude Paul | ad54567 | 2019-08-01 18:01:17 -0400 | [diff] [blame] | 5423 | ret = pci_reset_bus(pdev); |
Lyude Paul | e0547c8 | 2019-02-12 17:02:30 -0500 | [diff] [blame] | 5424 | if (ret < 0) |
| 5425 | pci_err(pdev, "Failed to reset GPU: %d\n", ret); |
| 5426 | } |
| 5427 | |
| 5428 | iounmap(map); |
| 5429 | out_disable: |
| 5430 | pci_disable_device(pdev); |
| 5431 | } |
| 5432 | DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, 0x13b1, |
| 5433 | PCI_CLASS_DISPLAY_VGA, 8, |
| 5434 | quirk_reset_lenovo_thinkpad_p50_nvgpu); |