Maxime Ripard | f73100c | 2020-09-03 10:01:11 +0200 | [diff] [blame] | 1 | #ifndef _VC4_HDMI_H_ |
| 2 | #define _VC4_HDMI_H_ |
| 3 | |
| 4 | #include <drm/drm_connector.h> |
| 5 | #include <media/cec.h> |
| 6 | #include <sound/dmaengine_pcm.h> |
| 7 | #include <sound/soc.h> |
| 8 | |
| 9 | #include "vc4_drv.h" |
| 10 | |
Maxime Ripard | f73100c | 2020-09-03 10:01:11 +0200 | [diff] [blame] | 11 | /* VC4 HDMI encoder KMS struct */ |
| 12 | struct vc4_hdmi_encoder { |
| 13 | struct vc4_encoder base; |
| 14 | bool hdmi_monitor; |
| 15 | bool limited_rgb_range; |
| 16 | }; |
| 17 | |
| 18 | static inline struct vc4_hdmi_encoder * |
| 19 | to_vc4_hdmi_encoder(struct drm_encoder *encoder) |
| 20 | { |
| 21 | return container_of(encoder, struct vc4_hdmi_encoder, base.base); |
| 22 | } |
| 23 | |
Maxime Ripard | 33c773e | 2020-09-03 10:01:22 +0200 | [diff] [blame] | 24 | struct vc4_hdmi; |
Maxime Ripard | 311e305 | 2020-09-03 10:01:23 +0200 | [diff] [blame] | 25 | struct vc4_hdmi_register; |
Maxime Ripard | d2a7dd0 | 2020-12-15 16:42:41 +0100 | [diff] [blame] | 26 | struct vc4_hdmi_connector_state; |
Maxime Ripard | 33c773e | 2020-09-03 10:01:22 +0200 | [diff] [blame] | 27 | |
Maxime Ripard | 8323989 | 2020-09-03 10:01:48 +0200 | [diff] [blame] | 28 | enum vc4_hdmi_phy_channel { |
| 29 | PHY_LANE_0 = 0, |
| 30 | PHY_LANE_1, |
| 31 | PHY_LANE_2, |
| 32 | PHY_LANE_CK, |
| 33 | }; |
| 34 | |
Maxime Ripard | 33c773e | 2020-09-03 10:01:22 +0200 | [diff] [blame] | 35 | struct vc4_hdmi_variant { |
Maxime Ripard | 7d73299 | 2020-09-03 10:01:29 +0200 | [diff] [blame] | 36 | /* Encoder Type for that controller */ |
| 37 | enum vc4_encoder_type encoder_type; |
| 38 | |
Maxime Ripard | 9be43a5 | 2020-09-03 10:01:41 +0200 | [diff] [blame] | 39 | /* ALSA card name */ |
| 40 | const char *card_name; |
| 41 | |
Maxime Ripard | b2405c9 | 2020-09-03 10:01:30 +0200 | [diff] [blame] | 42 | /* Filename to expose the registers in debugfs */ |
| 43 | const char *debugfs_name; |
| 44 | |
Maxime Ripard | cd4cb49 | 2020-09-03 10:01:35 +0200 | [diff] [blame] | 45 | /* Maximum pixel clock supported by the controller (in Hz) */ |
| 46 | unsigned long long max_pixel_clock; |
| 47 | |
Maxime Ripard | 311e305 | 2020-09-03 10:01:23 +0200 | [diff] [blame] | 48 | /* List of the registers available on that variant */ |
| 49 | const struct vc4_hdmi_register *registers; |
| 50 | |
| 51 | /* Number of registers on that variant */ |
| 52 | unsigned int num_registers; |
| 53 | |
Maxime Ripard | 8323989 | 2020-09-03 10:01:48 +0200 | [diff] [blame] | 54 | /* BCM2711 Only. |
| 55 | * The variants don't map the lane in the same order in the |
| 56 | * PHY, so this is an array mapping the HDMI channel (index) |
| 57 | * to the PHY lane (value). |
| 58 | */ |
| 59 | enum vc4_hdmi_phy_channel phy_lane_mapping[4]; |
| 60 | |
Maxime Ripard | 57fb32e | 2020-10-29 13:25:22 +0100 | [diff] [blame] | 61 | /* The BCM2711 cannot deal with odd horizontal pixel timings */ |
| 62 | bool unsupported_odd_h_timings; |
| 63 | |
Maxime Ripard | ad6380e | 2021-01-11 15:23:04 +0100 | [diff] [blame] | 64 | /* |
| 65 | * The BCM2711 CEC/hotplug IRQ controller is shared between the |
| 66 | * two HDMI controllers, and we have a proper irqchip driver for |
| 67 | * it. |
| 68 | */ |
| 69 | bool external_irq_controller; |
| 70 | |
Maxime Ripard | 33c773e | 2020-09-03 10:01:22 +0200 | [diff] [blame] | 71 | /* Callback to get the resources (memory region, interrupts, |
| 72 | * clocks, etc) for that variant. |
| 73 | */ |
| 74 | int (*init_resources)(struct vc4_hdmi *vc4_hdmi); |
Maxime Ripard | 9045e91 | 2020-09-03 10:01:24 +0200 | [diff] [blame] | 75 | |
| 76 | /* Callback to reset the HDMI block */ |
| 77 | void (*reset)(struct vc4_hdmi *vc4_hdmi); |
Maxime Ripard | c457b8a | 2020-09-03 10:01:25 +0200 | [diff] [blame] | 78 | |
Maxime Ripard | 89f31a2 | 2020-09-03 10:01:27 +0200 | [diff] [blame] | 79 | /* Callback to enable / disable the CSC */ |
| 80 | void (*csc_setup)(struct vc4_hdmi *vc4_hdmi, bool enable); |
| 81 | |
Maxime Ripard | 904f668 | 2020-09-03 10:01:28 +0200 | [diff] [blame] | 82 | /* Callback to configure the video timings in the HDMI block */ |
| 83 | void (*set_timings)(struct vc4_hdmi *vc4_hdmi, |
Maxime Ripard | ba8c0fa | 2020-12-15 16:42:43 +0100 | [diff] [blame] | 84 | struct drm_connector_state *state, |
Maxime Ripard | 904f668 | 2020-09-03 10:01:28 +0200 | [diff] [blame] | 85 | struct drm_display_mode *mode); |
| 86 | |
Maxime Ripard | d2a7dd0 | 2020-12-15 16:42:41 +0100 | [diff] [blame] | 87 | /* Callback to initialize the PHY according to the connector state */ |
Maxime Ripard | c457b8a | 2020-09-03 10:01:25 +0200 | [diff] [blame] | 88 | void (*phy_init)(struct vc4_hdmi *vc4_hdmi, |
Maxime Ripard | d2a7dd0 | 2020-12-15 16:42:41 +0100 | [diff] [blame] | 89 | struct vc4_hdmi_connector_state *vc4_conn_state); |
Maxime Ripard | c457b8a | 2020-09-03 10:01:25 +0200 | [diff] [blame] | 90 | |
| 91 | /* Callback to disable the PHY */ |
| 92 | void (*phy_disable)(struct vc4_hdmi *vc4_hdmi); |
Maxime Ripard | 647b965 | 2020-09-03 10:01:26 +0200 | [diff] [blame] | 93 | |
| 94 | /* Callback to enable the RNG in the PHY */ |
| 95 | void (*phy_rng_enable)(struct vc4_hdmi *vc4_hdmi); |
| 96 | |
| 97 | /* Callback to disable the RNG in the PHY */ |
| 98 | void (*phy_rng_disable)(struct vc4_hdmi *vc4_hdmi); |
Dave Stevenson | 632ee3a | 2020-09-03 10:01:40 +0200 | [diff] [blame] | 99 | |
| 100 | /* Callback to get channel map */ |
| 101 | u32 (*channel_map)(struct vc4_hdmi *vc4_hdmi, u32 channel_mask); |
Dave Stevenson | bccd5c5 | 2021-04-30 11:44:49 +0200 | [diff] [blame] | 102 | |
| 103 | /* Enables HDR metadata */ |
| 104 | bool supports_hdr; |
Dave Stevenson | 3404b39 | 2022-01-27 14:17:54 +0100 | [diff] [blame] | 105 | |
| 106 | /* Callback for hardware specific hotplug detect */ |
| 107 | bool (*hp_detect)(struct vc4_hdmi *vc4_hdmi); |
Maxime Ripard | 33c773e | 2020-09-03 10:01:22 +0200 | [diff] [blame] | 108 | }; |
| 109 | |
Maxime Ripard | c98c85b | 2020-09-03 10:01:12 +0200 | [diff] [blame] | 110 | /* HDMI audio information */ |
| 111 | struct vc4_hdmi_audio { |
| 112 | struct snd_soc_card card; |
| 113 | struct snd_soc_dai_link link; |
| 114 | struct snd_soc_dai_link_component cpu; |
| 115 | struct snd_soc_dai_link_component codec; |
| 116 | struct snd_soc_dai_link_component platform; |
Maxime Ripard | c98c85b | 2020-09-03 10:01:12 +0200 | [diff] [blame] | 117 | struct snd_dmaengine_dai_dma_data dma_data; |
Maxime Ripard | 91e99e1 | 2021-05-25 15:23:52 +0200 | [diff] [blame] | 118 | struct hdmi_audio_infoframe infoframe; |
Dave Stevenson | 6ac1c75 | 2020-09-03 10:01:38 +0200 | [diff] [blame] | 119 | bool streaming; |
Maxime Ripard | c98c85b | 2020-09-03 10:01:12 +0200 | [diff] [blame] | 120 | }; |
| 121 | |
| 122 | /* General HDMI hardware state. */ |
| 123 | struct vc4_hdmi { |
Maxime Ripard | 47c167b | 2020-09-03 10:01:19 +0200 | [diff] [blame] | 124 | struct vc4_hdmi_audio audio; |
| 125 | |
Maxime Ripard | c98c85b | 2020-09-03 10:01:12 +0200 | [diff] [blame] | 126 | struct platform_device *pdev; |
Maxime Ripard | 33c773e | 2020-09-03 10:01:22 +0200 | [diff] [blame] | 127 | const struct vc4_hdmi_variant *variant; |
Maxime Ripard | c98c85b | 2020-09-03 10:01:12 +0200 | [diff] [blame] | 128 | |
| 129 | struct vc4_hdmi_encoder encoder; |
Maxime Ripard | 0532e5e | 2020-09-03 10:01:21 +0200 | [diff] [blame] | 130 | struct drm_connector connector; |
Maxime Ripard | c98c85b | 2020-09-03 10:01:12 +0200 | [diff] [blame] | 131 | |
Maxime Ripard | 257d36d | 2021-05-07 17:05:14 +0200 | [diff] [blame] | 132 | struct delayed_work scrambling_work; |
| 133 | |
Maxime Ripard | c98c85b | 2020-09-03 10:01:12 +0200 | [diff] [blame] | 134 | struct i2c_adapter *ddc; |
| 135 | void __iomem *hdmicore_regs; |
| 136 | void __iomem *hd_regs; |
Maxime Ripard | 8323989 | 2020-09-03 10:01:48 +0200 | [diff] [blame] | 137 | |
| 138 | /* VC5 Only */ |
| 139 | void __iomem *cec_regs; |
| 140 | /* VC5 Only */ |
| 141 | void __iomem *csc_regs; |
| 142 | /* VC5 Only */ |
| 143 | void __iomem *dvp_regs; |
| 144 | /* VC5 Only */ |
| 145 | void __iomem *phy_regs; |
| 146 | /* VC5 Only */ |
| 147 | void __iomem *ram_regs; |
| 148 | /* VC5 Only */ |
| 149 | void __iomem *rm_regs; |
| 150 | |
Maxime Ripard | 6800234 | 2021-05-24 15:18:52 +0200 | [diff] [blame] | 151 | struct gpio_desc *hpd_gpio; |
Maxime Ripard | c98c85b | 2020-09-03 10:01:12 +0200 | [diff] [blame] | 152 | |
Maxime Ripard | 9fa1d7e | 2020-10-29 14:40:17 +0100 | [diff] [blame] | 153 | /* |
| 154 | * On some systems (like the RPi4), some modes are in the same |
| 155 | * frequency range than the WiFi channels (1440p@60Hz for |
| 156 | * example). Should we take evasive actions because that system |
| 157 | * has a wifi adapter? |
| 158 | */ |
| 159 | bool disable_wifi_frequencies; |
| 160 | |
Maxime Ripard | 86e3a65 | 2021-05-07 17:05:12 +0200 | [diff] [blame] | 161 | /* |
| 162 | * Even if HDMI0 on the RPi4 can output modes requiring a pixel |
| 163 | * rate higher than 297MHz, it needs some adjustments in the |
| 164 | * config.txt file to be able to do so and thus won't always be |
| 165 | * available. |
| 166 | */ |
| 167 | bool disable_4kp60; |
| 168 | |
Maxime Ripard | c98c85b | 2020-09-03 10:01:12 +0200 | [diff] [blame] | 169 | struct cec_adapter *cec_adap; |
| 170 | struct cec_msg cec_rx_msg; |
| 171 | bool cec_tx_ok; |
| 172 | bool cec_irq_was_rx; |
| 173 | |
Maxime Ripard | cd7f016 | 2021-01-11 15:23:02 +0100 | [diff] [blame] | 174 | struct clk *cec_clock; |
Maxime Ripard | c98c85b | 2020-09-03 10:01:12 +0200 | [diff] [blame] | 175 | struct clk *pixel_clock; |
| 176 | struct clk *hsm_clock; |
Dave Stevenson | 632ee3a | 2020-09-03 10:01:40 +0200 | [diff] [blame] | 177 | struct clk *audio_clock; |
Hoegeun Kwon | 3738742 | 2020-09-03 10:01:47 +0200 | [diff] [blame] | 178 | struct clk *pixel_bvb_clock; |
Maxime Ripard | c98c85b | 2020-09-03 10:01:12 +0200 | [diff] [blame] | 179 | |
Maxime Ripard | 8323989 | 2020-09-03 10:01:48 +0200 | [diff] [blame] | 180 | struct reset_control *reset; |
| 181 | |
Maxime Ripard | c98c85b | 2020-09-03 10:01:12 +0200 | [diff] [blame] | 182 | struct debugfs_regset32 hdmi_regset; |
| 183 | struct debugfs_regset32 hd_regset; |
Maxime Ripard | 81fb55e | 2021-10-25 16:11:08 +0200 | [diff] [blame] | 184 | |
| 185 | /** |
| 186 | * @hw_lock: Spinlock protecting device register access. |
| 187 | */ |
| 188 | spinlock_t hw_lock; |
Maxime Ripard | 82cb88a | 2021-10-25 16:11:09 +0200 | [diff] [blame] | 189 | |
| 190 | /** |
| 191 | * @mutex: Mutex protecting the driver access across multiple |
| 192 | * frameworks (KMS, ALSA). |
| 193 | * |
| 194 | * NOTE: While supported, CEC has been left out since |
| 195 | * cec_s_phys_addr_from_edid() might call .adap_enable and lead to a |
| 196 | * reentrancy issue between .get_modes (or .detect) and .adap_enable. |
| 197 | * Since we don't share any state between the CEC hooks and KMS', it's |
| 198 | * not a big deal. The only trouble might come from updating the CEC |
| 199 | * clock divider which might be affected by a modeset, but CEC should |
| 200 | * be resilient to that. |
| 201 | */ |
| 202 | struct mutex mutex; |
Maxime Ripard | 633be8c | 2021-10-25 16:11:10 +0200 | [diff] [blame] | 203 | |
| 204 | /** |
| 205 | * @saved_adjusted_mode: Copy of @drm_crtc_state.adjusted_mode |
| 206 | * for use by ALSA hooks and interrupt handlers. Protected by @mutex. |
| 207 | */ |
| 208 | struct drm_display_mode saved_adjusted_mode; |
Maxime Ripard | ebae26d | 2021-10-25 16:11:12 +0200 | [diff] [blame] | 209 | |
| 210 | /** |
| 211 | * @output_enabled: Is the HDMI controller currently active? |
| 212 | * Protected by @mutex. |
| 213 | */ |
| 214 | bool output_enabled; |
Maxime Ripard | 1998646 | 2021-10-25 16:11:13 +0200 | [diff] [blame] | 215 | |
| 216 | /** |
| 217 | * @scdc_enabled: Is the HDMI controller currently running with |
| 218 | * the scrambler on? Protected by @mutex. |
| 219 | */ |
| 220 | bool scdc_enabled; |
Maxime Ripard | c98c85b | 2020-09-03 10:01:12 +0200 | [diff] [blame] | 221 | }; |
| 222 | |
Maxime Ripard | 5dfbcae | 2020-09-03 10:01:17 +0200 | [diff] [blame] | 223 | static inline struct vc4_hdmi * |
| 224 | connector_to_vc4_hdmi(struct drm_connector *connector) |
| 225 | { |
Maxime Ripard | 0532e5e | 2020-09-03 10:01:21 +0200 | [diff] [blame] | 226 | return container_of(connector, struct vc4_hdmi, connector); |
Maxime Ripard | 5dfbcae | 2020-09-03 10:01:17 +0200 | [diff] [blame] | 227 | } |
| 228 | |
| 229 | static inline struct vc4_hdmi * |
| 230 | encoder_to_vc4_hdmi(struct drm_encoder *encoder) |
| 231 | { |
| 232 | struct vc4_hdmi_encoder *_encoder = to_vc4_hdmi_encoder(encoder); |
| 233 | |
| 234 | return container_of(_encoder, struct vc4_hdmi, encoder); |
| 235 | } |
| 236 | |
Maxime Ripard | fbe7271 | 2020-12-15 16:42:39 +0100 | [diff] [blame] | 237 | struct vc4_hdmi_connector_state { |
| 238 | struct drm_connector_state base; |
Maxime Ripard | f623746 | 2020-12-15 16:42:40 +0100 | [diff] [blame] | 239 | unsigned long long pixel_rate; |
Maxime Ripard | fbe7271 | 2020-12-15 16:42:39 +0100 | [diff] [blame] | 240 | }; |
| 241 | |
| 242 | static inline struct vc4_hdmi_connector_state * |
| 243 | conn_state_to_vc4_hdmi_conn_state(struct drm_connector_state *conn_state) |
| 244 | { |
| 245 | return container_of(conn_state, struct vc4_hdmi_connector_state, base); |
| 246 | } |
| 247 | |
Maxime Ripard | c457b8a | 2020-09-03 10:01:25 +0200 | [diff] [blame] | 248 | void vc4_hdmi_phy_init(struct vc4_hdmi *vc4_hdmi, |
Maxime Ripard | d2a7dd0 | 2020-12-15 16:42:41 +0100 | [diff] [blame] | 249 | struct vc4_hdmi_connector_state *vc4_conn_state); |
Maxime Ripard | c457b8a | 2020-09-03 10:01:25 +0200 | [diff] [blame] | 250 | void vc4_hdmi_phy_disable(struct vc4_hdmi *vc4_hdmi); |
Maxime Ripard | 647b965 | 2020-09-03 10:01:26 +0200 | [diff] [blame] | 251 | void vc4_hdmi_phy_rng_enable(struct vc4_hdmi *vc4_hdmi); |
| 252 | void vc4_hdmi_phy_rng_disable(struct vc4_hdmi *vc4_hdmi); |
Maxime Ripard | c457b8a | 2020-09-03 10:01:25 +0200 | [diff] [blame] | 253 | |
Maxime Ripard | 8323989 | 2020-09-03 10:01:48 +0200 | [diff] [blame] | 254 | void vc5_hdmi_phy_init(struct vc4_hdmi *vc4_hdmi, |
Maxime Ripard | d2a7dd0 | 2020-12-15 16:42:41 +0100 | [diff] [blame] | 255 | struct vc4_hdmi_connector_state *vc4_conn_state); |
Maxime Ripard | 8323989 | 2020-09-03 10:01:48 +0200 | [diff] [blame] | 256 | void vc5_hdmi_phy_disable(struct vc4_hdmi *vc4_hdmi); |
| 257 | void vc5_hdmi_phy_rng_enable(struct vc4_hdmi *vc4_hdmi); |
| 258 | void vc5_hdmi_phy_rng_disable(struct vc4_hdmi *vc4_hdmi); |
| 259 | |
Maxime Ripard | f73100c | 2020-09-03 10:01:11 +0200 | [diff] [blame] | 260 | #endif /* _VC4_HDMI_H_ */ |