blob: 31b77a94c526deaaf3470e3667e8f65e52a7b5f3 [file] [log] [blame]
Maxime Ripardf73100c2020-09-03 10:01:11 +02001#ifndef _VC4_HDMI_H_
2#define _VC4_HDMI_H_
3
4#include <drm/drm_connector.h>
5#include <media/cec.h>
6#include <sound/dmaengine_pcm.h>
7#include <sound/soc.h>
8
9#include "vc4_drv.h"
10
Maxime Ripardf73100c2020-09-03 10:01:11 +020011/* VC4 HDMI encoder KMS struct */
12struct vc4_hdmi_encoder {
13 struct vc4_encoder base;
14 bool hdmi_monitor;
15 bool limited_rgb_range;
16};
17
18static inline struct vc4_hdmi_encoder *
19to_vc4_hdmi_encoder(struct drm_encoder *encoder)
20{
21 return container_of(encoder, struct vc4_hdmi_encoder, base.base);
22}
23
Maxime Ripard33c773e2020-09-03 10:01:22 +020024struct vc4_hdmi;
Maxime Ripard311e3052020-09-03 10:01:23 +020025struct vc4_hdmi_register;
Maxime Ripardd2a7dd02020-12-15 16:42:41 +010026struct vc4_hdmi_connector_state;
Maxime Ripard33c773e2020-09-03 10:01:22 +020027
Maxime Ripard83239892020-09-03 10:01:48 +020028enum vc4_hdmi_phy_channel {
29 PHY_LANE_0 = 0,
30 PHY_LANE_1,
31 PHY_LANE_2,
32 PHY_LANE_CK,
33};
34
Maxime Ripard33c773e2020-09-03 10:01:22 +020035struct vc4_hdmi_variant {
Maxime Ripard7d732992020-09-03 10:01:29 +020036 /* Encoder Type for that controller */
37 enum vc4_encoder_type encoder_type;
38
Maxime Ripard9be43a52020-09-03 10:01:41 +020039 /* ALSA card name */
40 const char *card_name;
41
Maxime Ripardb2405c92020-09-03 10:01:30 +020042 /* Filename to expose the registers in debugfs */
43 const char *debugfs_name;
44
Maxime Ripardcd4cb492020-09-03 10:01:35 +020045 /* Maximum pixel clock supported by the controller (in Hz) */
46 unsigned long long max_pixel_clock;
47
Maxime Ripard311e3052020-09-03 10:01:23 +020048 /* List of the registers available on that variant */
49 const struct vc4_hdmi_register *registers;
50
51 /* Number of registers on that variant */
52 unsigned int num_registers;
53
Maxime Ripard83239892020-09-03 10:01:48 +020054 /* BCM2711 Only.
55 * The variants don't map the lane in the same order in the
56 * PHY, so this is an array mapping the HDMI channel (index)
57 * to the PHY lane (value).
58 */
59 enum vc4_hdmi_phy_channel phy_lane_mapping[4];
60
Maxime Ripard57fb32e2020-10-29 13:25:22 +010061 /* The BCM2711 cannot deal with odd horizontal pixel timings */
62 bool unsupported_odd_h_timings;
63
Maxime Ripardad6380e2021-01-11 15:23:04 +010064 /*
65 * The BCM2711 CEC/hotplug IRQ controller is shared between the
66 * two HDMI controllers, and we have a proper irqchip driver for
67 * it.
68 */
69 bool external_irq_controller;
70
Maxime Ripard33c773e2020-09-03 10:01:22 +020071 /* Callback to get the resources (memory region, interrupts,
72 * clocks, etc) for that variant.
73 */
74 int (*init_resources)(struct vc4_hdmi *vc4_hdmi);
Maxime Ripard9045e912020-09-03 10:01:24 +020075
76 /* Callback to reset the HDMI block */
77 void (*reset)(struct vc4_hdmi *vc4_hdmi);
Maxime Ripardc457b8a2020-09-03 10:01:25 +020078
Maxime Ripard89f31a22020-09-03 10:01:27 +020079 /* Callback to enable / disable the CSC */
80 void (*csc_setup)(struct vc4_hdmi *vc4_hdmi, bool enable);
81
Maxime Ripard904f6682020-09-03 10:01:28 +020082 /* Callback to configure the video timings in the HDMI block */
83 void (*set_timings)(struct vc4_hdmi *vc4_hdmi,
Maxime Ripardba8c0fa2020-12-15 16:42:43 +010084 struct drm_connector_state *state,
Maxime Ripard904f6682020-09-03 10:01:28 +020085 struct drm_display_mode *mode);
86
Maxime Ripardd2a7dd02020-12-15 16:42:41 +010087 /* Callback to initialize the PHY according to the connector state */
Maxime Ripardc457b8a2020-09-03 10:01:25 +020088 void (*phy_init)(struct vc4_hdmi *vc4_hdmi,
Maxime Ripardd2a7dd02020-12-15 16:42:41 +010089 struct vc4_hdmi_connector_state *vc4_conn_state);
Maxime Ripardc457b8a2020-09-03 10:01:25 +020090
91 /* Callback to disable the PHY */
92 void (*phy_disable)(struct vc4_hdmi *vc4_hdmi);
Maxime Ripard647b9652020-09-03 10:01:26 +020093
94 /* Callback to enable the RNG in the PHY */
95 void (*phy_rng_enable)(struct vc4_hdmi *vc4_hdmi);
96
97 /* Callback to disable the RNG in the PHY */
98 void (*phy_rng_disable)(struct vc4_hdmi *vc4_hdmi);
Dave Stevenson632ee3a2020-09-03 10:01:40 +020099
100 /* Callback to get channel map */
101 u32 (*channel_map)(struct vc4_hdmi *vc4_hdmi, u32 channel_mask);
Dave Stevensonbccd5c52021-04-30 11:44:49 +0200102
103 /* Enables HDR metadata */
104 bool supports_hdr;
Dave Stevenson3404b392022-01-27 14:17:54 +0100105
106 /* Callback for hardware specific hotplug detect */
107 bool (*hp_detect)(struct vc4_hdmi *vc4_hdmi);
Maxime Ripard33c773e2020-09-03 10:01:22 +0200108};
109
Maxime Ripardc98c85b2020-09-03 10:01:12 +0200110/* HDMI audio information */
111struct vc4_hdmi_audio {
112 struct snd_soc_card card;
113 struct snd_soc_dai_link link;
114 struct snd_soc_dai_link_component cpu;
115 struct snd_soc_dai_link_component codec;
116 struct snd_soc_dai_link_component platform;
Maxime Ripardc98c85b2020-09-03 10:01:12 +0200117 struct snd_dmaengine_dai_dma_data dma_data;
Maxime Ripard91e99e12021-05-25 15:23:52 +0200118 struct hdmi_audio_infoframe infoframe;
Dave Stevenson6ac1c752020-09-03 10:01:38 +0200119 bool streaming;
Maxime Ripardc98c85b2020-09-03 10:01:12 +0200120};
121
122/* General HDMI hardware state. */
123struct vc4_hdmi {
Maxime Ripard47c167b2020-09-03 10:01:19 +0200124 struct vc4_hdmi_audio audio;
125
Maxime Ripardc98c85b2020-09-03 10:01:12 +0200126 struct platform_device *pdev;
Maxime Ripard33c773e2020-09-03 10:01:22 +0200127 const struct vc4_hdmi_variant *variant;
Maxime Ripardc98c85b2020-09-03 10:01:12 +0200128
129 struct vc4_hdmi_encoder encoder;
Maxime Ripard0532e5e2020-09-03 10:01:21 +0200130 struct drm_connector connector;
Maxime Ripardc98c85b2020-09-03 10:01:12 +0200131
Maxime Ripard257d36d2021-05-07 17:05:14 +0200132 struct delayed_work scrambling_work;
133
Maxime Ripardc98c85b2020-09-03 10:01:12 +0200134 struct i2c_adapter *ddc;
135 void __iomem *hdmicore_regs;
136 void __iomem *hd_regs;
Maxime Ripard83239892020-09-03 10:01:48 +0200137
138 /* VC5 Only */
139 void __iomem *cec_regs;
140 /* VC5 Only */
141 void __iomem *csc_regs;
142 /* VC5 Only */
143 void __iomem *dvp_regs;
144 /* VC5 Only */
145 void __iomem *phy_regs;
146 /* VC5 Only */
147 void __iomem *ram_regs;
148 /* VC5 Only */
149 void __iomem *rm_regs;
150
Maxime Ripard68002342021-05-24 15:18:52 +0200151 struct gpio_desc *hpd_gpio;
Maxime Ripardc98c85b2020-09-03 10:01:12 +0200152
Maxime Ripard9fa1d7e2020-10-29 14:40:17 +0100153 /*
154 * On some systems (like the RPi4), some modes are in the same
155 * frequency range than the WiFi channels (1440p@60Hz for
156 * example). Should we take evasive actions because that system
157 * has a wifi adapter?
158 */
159 bool disable_wifi_frequencies;
160
Maxime Ripard86e3a652021-05-07 17:05:12 +0200161 /*
162 * Even if HDMI0 on the RPi4 can output modes requiring a pixel
163 * rate higher than 297MHz, it needs some adjustments in the
164 * config.txt file to be able to do so and thus won't always be
165 * available.
166 */
167 bool disable_4kp60;
168
Maxime Ripardc98c85b2020-09-03 10:01:12 +0200169 struct cec_adapter *cec_adap;
170 struct cec_msg cec_rx_msg;
171 bool cec_tx_ok;
172 bool cec_irq_was_rx;
173
Maxime Ripardcd7f0162021-01-11 15:23:02 +0100174 struct clk *cec_clock;
Maxime Ripardc98c85b2020-09-03 10:01:12 +0200175 struct clk *pixel_clock;
176 struct clk *hsm_clock;
Dave Stevenson632ee3a2020-09-03 10:01:40 +0200177 struct clk *audio_clock;
Hoegeun Kwon37387422020-09-03 10:01:47 +0200178 struct clk *pixel_bvb_clock;
Maxime Ripardc98c85b2020-09-03 10:01:12 +0200179
Maxime Ripard83239892020-09-03 10:01:48 +0200180 struct reset_control *reset;
181
Maxime Ripardc98c85b2020-09-03 10:01:12 +0200182 struct debugfs_regset32 hdmi_regset;
183 struct debugfs_regset32 hd_regset;
Maxime Ripard81fb55e2021-10-25 16:11:08 +0200184
185 /**
186 * @hw_lock: Spinlock protecting device register access.
187 */
188 spinlock_t hw_lock;
Maxime Ripard82cb88a2021-10-25 16:11:09 +0200189
190 /**
191 * @mutex: Mutex protecting the driver access across multiple
192 * frameworks (KMS, ALSA).
193 *
194 * NOTE: While supported, CEC has been left out since
195 * cec_s_phys_addr_from_edid() might call .adap_enable and lead to a
196 * reentrancy issue between .get_modes (or .detect) and .adap_enable.
197 * Since we don't share any state between the CEC hooks and KMS', it's
198 * not a big deal. The only trouble might come from updating the CEC
199 * clock divider which might be affected by a modeset, but CEC should
200 * be resilient to that.
201 */
202 struct mutex mutex;
Maxime Ripard633be8c2021-10-25 16:11:10 +0200203
204 /**
205 * @saved_adjusted_mode: Copy of @drm_crtc_state.adjusted_mode
206 * for use by ALSA hooks and interrupt handlers. Protected by @mutex.
207 */
208 struct drm_display_mode saved_adjusted_mode;
Maxime Ripardebae26d2021-10-25 16:11:12 +0200209
210 /**
211 * @output_enabled: Is the HDMI controller currently active?
212 * Protected by @mutex.
213 */
214 bool output_enabled;
Maxime Ripard19986462021-10-25 16:11:13 +0200215
216 /**
217 * @scdc_enabled: Is the HDMI controller currently running with
218 * the scrambler on? Protected by @mutex.
219 */
220 bool scdc_enabled;
Maxime Ripardc98c85b2020-09-03 10:01:12 +0200221};
222
Maxime Ripard5dfbcae2020-09-03 10:01:17 +0200223static inline struct vc4_hdmi *
224connector_to_vc4_hdmi(struct drm_connector *connector)
225{
Maxime Ripard0532e5e2020-09-03 10:01:21 +0200226 return container_of(connector, struct vc4_hdmi, connector);
Maxime Ripard5dfbcae2020-09-03 10:01:17 +0200227}
228
229static inline struct vc4_hdmi *
230encoder_to_vc4_hdmi(struct drm_encoder *encoder)
231{
232 struct vc4_hdmi_encoder *_encoder = to_vc4_hdmi_encoder(encoder);
233
234 return container_of(_encoder, struct vc4_hdmi, encoder);
235}
236
Maxime Ripardfbe72712020-12-15 16:42:39 +0100237struct vc4_hdmi_connector_state {
238 struct drm_connector_state base;
Maxime Ripardf6237462020-12-15 16:42:40 +0100239 unsigned long long pixel_rate;
Maxime Ripardfbe72712020-12-15 16:42:39 +0100240};
241
242static inline struct vc4_hdmi_connector_state *
243conn_state_to_vc4_hdmi_conn_state(struct drm_connector_state *conn_state)
244{
245 return container_of(conn_state, struct vc4_hdmi_connector_state, base);
246}
247
Maxime Ripardc457b8a2020-09-03 10:01:25 +0200248void vc4_hdmi_phy_init(struct vc4_hdmi *vc4_hdmi,
Maxime Ripardd2a7dd02020-12-15 16:42:41 +0100249 struct vc4_hdmi_connector_state *vc4_conn_state);
Maxime Ripardc457b8a2020-09-03 10:01:25 +0200250void vc4_hdmi_phy_disable(struct vc4_hdmi *vc4_hdmi);
Maxime Ripard647b9652020-09-03 10:01:26 +0200251void vc4_hdmi_phy_rng_enable(struct vc4_hdmi *vc4_hdmi);
252void vc4_hdmi_phy_rng_disable(struct vc4_hdmi *vc4_hdmi);
Maxime Ripardc457b8a2020-09-03 10:01:25 +0200253
Maxime Ripard83239892020-09-03 10:01:48 +0200254void vc5_hdmi_phy_init(struct vc4_hdmi *vc4_hdmi,
Maxime Ripardd2a7dd02020-12-15 16:42:41 +0100255 struct vc4_hdmi_connector_state *vc4_conn_state);
Maxime Ripard83239892020-09-03 10:01:48 +0200256void vc5_hdmi_phy_disable(struct vc4_hdmi *vc4_hdmi);
257void vc5_hdmi_phy_rng_enable(struct vc4_hdmi *vc4_hdmi);
258void vc5_hdmi_phy_rng_disable(struct vc4_hdmi *vc4_hdmi);
259
Maxime Ripardf73100c2020-09-03 10:01:11 +0200260#endif /* _VC4_HDMI_H_ */