blob: 640d2a4cb838804f636dca994fca46ef20a1cbe7 [file] [log] [blame]
Kuninori Morimoto63b6d7e2018-09-07 02:13:29 +00001/* SPDX-License-Identifier: GPL-2.0
2 *
Magnus Dammfae43392009-11-27 07:38:01 +00003 * SuperH Pin Function Controller Support
4 *
5 * Copyright (c) 2008 Magnus Damm
Magnus Dammfae43392009-11-27 07:38:01 +00006 */
7
8#ifndef __SH_PFC_H
9#define __SH_PFC_H
10
Laurent Pinchartbf9f0672013-04-09 14:06:01 +000011#include <linux/bug.h>
Ben Hutchings5b9eaa52015-06-30 17:53:59 +010012#include <linux/pinctrl/pinconf-generic.h>
Geert Uytterhoeven07d36d22016-06-10 11:02:55 +020013#include <linux/spinlock.h>
Paul Mundt72c7afa2012-07-10 11:59:29 +090014#include <linux/stringify.h>
Magnus Dammfae43392009-11-27 07:38:01 +000015
Paul Mundt06d56312012-06-21 00:03:41 +090016enum {
17 PINMUX_TYPE_NONE,
Paul Mundt06d56312012-06-21 00:03:41 +090018 PINMUX_TYPE_FUNCTION,
19 PINMUX_TYPE_GPIO,
20 PINMUX_TYPE_OUTPUT,
21 PINMUX_TYPE_INPUT,
Paul Mundt06d56312012-06-21 00:03:41 +090022};
Magnus Dammfae43392009-11-27 07:38:01 +000023
Geert Uytterhoeven4d1816c2019-03-21 13:18:01 +010024#define SH_PFC_PIN_NONE U16_MAX
25
Laurent Pinchartc58d9c12013-03-10 16:44:02 +010026#define SH_PFC_PIN_CFG_INPUT (1 << 0)
27#define SH_PFC_PIN_CFG_OUTPUT (1 << 1)
28#define SH_PFC_PIN_CFG_PULL_UP (1 << 2)
29#define SH_PFC_PIN_CFG_PULL_DOWN (1 << 3)
Geert Uytterhoevenf1074e72019-03-21 16:17:47 +010030#define SH_PFC_PIN_CFG_PULL_UP_DOWN (SH_PFC_PIN_CFG_PULL_UP | \
31 SH_PFC_PIN_CFG_PULL_DOWN)
Ben Hutchings5b9eaa52015-06-30 17:53:59 +010032#define SH_PFC_PIN_CFG_IO_VOLTAGE (1 << 4)
Laurent Pinchart3caa7d82016-03-23 16:06:00 +020033#define SH_PFC_PIN_CFG_DRIVE_STRENGTH (1 << 5)
Laurent Pinchart4f82e3e2013-07-15 21:10:54 +020034#define SH_PFC_PIN_CFG_NO_GPIO (1 << 31)
Laurent Pinchartc58d9c12013-03-10 16:44:02 +010035
Laurent Pincharta3db40a2013-01-02 14:53:37 +010036struct sh_pfc_pin {
Laurent Pinchart96898962013-02-14 00:59:49 +010037 u16 pin;
Laurent Pinchart533743d2013-07-15 13:03:20 +020038 u16 enum_id;
Paul Mundt72c7afa2012-07-10 11:59:29 +090039 const char *name;
Laurent Pinchartc58d9c12013-03-10 16:44:02 +010040 unsigned int configs;
Magnus Dammfae43392009-11-27 07:38:01 +000041};
42
Geert Uytterhoeven43a51cd2018-03-12 14:42:09 +010043#define SH_PFC_PIN_GROUP_ALIAS(alias, n) \
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +010044 { \
Geert Uytterhoeven43a51cd2018-03-12 14:42:09 +010045 .name = #alias, \
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +010046 .pins = n##_pins, \
47 .mux = n##_mux, \
Geert Uytterhoeven9925e872018-12-12 12:01:45 +010048 .nr_pins = ARRAY_SIZE(n##_pins) + \
49 BUILD_BUG_ON_ZERO(sizeof(n##_pins) != sizeof(n##_mux)), \
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +010050 }
Geert Uytterhoeven43a51cd2018-03-12 14:42:09 +010051#define SH_PFC_PIN_GROUP(n) SH_PFC_PIN_GROUP_ALIAS(n, n)
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +010052
53struct sh_pfc_pin_group {
54 const char *name;
55 const unsigned int *pins;
56 const unsigned int *mux;
57 unsigned int nr_pins;
58};
59
Sergei Shtylyov423caa52015-10-03 02:21:15 +030060/*
Geert Uytterhoeven50f3f2d2018-10-16 09:46:12 +020061 * Using union vin_data{,12,16} saves memory occupied by the VIN data pins.
62 * VIN_DATA_PIN_GROUP() is a macro used to describe the VIN pin groups
Jacopo Mondie889b292018-11-08 17:07:22 +010063 * in this case. It accepts an optional 'version' argument used when the
64 * same group can appear on a different set of pins.
Sergei Shtylyov423caa52015-10-03 02:21:15 +030065 */
Jacopo Mondie889b292018-11-08 17:07:22 +010066#define VIN_DATA_PIN_GROUP(n, s, ...) \
67 { \
68 .name = #n#s#__VA_ARGS__, \
69 .pins = n##__VA_ARGS__##_pins.data##s, \
70 .mux = n##__VA_ARGS__##_mux.data##s, \
71 .nr_pins = ARRAY_SIZE(n##__VA_ARGS__##_pins.data##s), \
Sergei Shtylyov423caa52015-10-03 02:21:15 +030072 }
73
Geert Uytterhoeven50f3f2d2018-10-16 09:46:12 +020074union vin_data12 {
75 unsigned int data12[12];
76 unsigned int data10[10];
77 unsigned int data8[8];
78};
79
80union vin_data16 {
81 unsigned int data16[16];
82 unsigned int data12[12];
83 unsigned int data10[10];
84 unsigned int data8[8];
85};
86
Sergei Shtylyov423caa52015-10-03 02:21:15 +030087union vin_data {
88 unsigned int data24[24];
89 unsigned int data20[20];
90 unsigned int data16[16];
91 unsigned int data12[12];
92 unsigned int data10[10];
93 unsigned int data8[8];
94 unsigned int data4[4];
95};
96
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +010097#define SH_PFC_FUNCTION(n) \
98 { \
99 .name = #n, \
100 .groups = n##_groups, \
101 .nr_groups = ARRAY_SIZE(n##_groups), \
102 }
103
104struct sh_pfc_function {
105 const char *name;
106 const char * const *groups;
107 unsigned int nr_groups;
108};
109
Laurent Pincharta373ed02012-11-29 13:24:07 +0100110struct pinmux_func {
Laurent Pinchart533743d2013-07-15 13:03:20 +0200111 u16 enum_id;
Laurent Pincharta373ed02012-11-29 13:24:07 +0100112 const char *name;
113};
114
Magnus Dammfae43392009-11-27 07:38:01 +0000115struct pinmux_cfg_reg {
Geert Uytterhoeven1f34de02015-03-12 11:09:16 +0100116 u32 reg;
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100117 u8 reg_width, field_width;
Geert Uytterhoevenfa4d3672018-12-13 15:48:45 +0100118#ifdef DEBUG
119 u16 nr_enum_ids; /* for variable width regs only */
120#define SET_NR_ENUM_IDS(n) .nr_enum_ids = n,
121#else
122#define SET_NR_ENUM_IDS(n)
123#endif
Laurent Pinchart533743d2013-07-15 13:03:20 +0200124 const u16 *enum_ids;
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100125 const u8 *var_field_width;
Magnus Dammfae43392009-11-27 07:38:01 +0000126};
127
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +0100128#define GROUP(...) __VA_ARGS__
129
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200130/*
131 * Describe a config register consisting of several fields of the same width
132 * - name: Register name (unused, for documentation purposes only)
133 * - r: Physical register address
134 * - r_width: Width of the register (in bits)
135 * - f_width: Width of the fixed-width register fields (in bits)
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +0100136 * - ids: For each register field (from left to right, i.e. MSB to LSB),
137 * 2^f_width enum IDs must be specified, one for each possible
138 * combination of the register field bit values, all wrapped using
139 * the GROUP() macro.
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200140 */
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +0100141#define PINMUX_CFG_REG(name, r, r_width, f_width, ids) \
Geert Uytterhoeven5e8588c2019-01-25 11:56:05 +0100142 .reg = r, .reg_width = r_width, \
Geert Uytterhoevenc481c812018-12-18 09:31:49 +0100143 .field_width = f_width + BUILD_BUG_ON_ZERO(r_width % f_width) + \
144 BUILD_BUG_ON_ZERO(sizeof((const u16 []) { ids }) / sizeof(u16) != \
145 (r_width / f_width) * (1 << f_width)), \
Geert Uytterhoevenefca8da02018-12-12 19:50:36 +0100146 .enum_ids = (const u16 [(r_width / f_width) * (1 << f_width)]) \
147 { ids }
Magnus Dammf78a26f2011-12-14 01:01:05 +0900148
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200149/*
150 * Describe a config register consisting of several fields of different widths
151 * - name: Register name (unused, for documentation purposes only)
152 * - r: Physical register address
153 * - r_width: Width of the register (in bits)
Geert Uytterhoeven69f7be1c2018-12-12 19:57:19 +0100154 * - f_widths: List of widths of the register fields (in bits), from left
155 * to right (i.e. MSB to LSB), wrapped using the GROUP() macro.
156 * - ids: For each register field (from left to right, i.e. MSB to LSB),
157 * 2^f_widths[i] enum IDs must be specified, one for each possible
158 * combination of the register field bit values, all wrapped using
159 * the GROUP() macro.
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200160 */
Geert Uytterhoeven69f7be1c2018-12-12 19:57:19 +0100161#define PINMUX_CFG_REG_VAR(name, r, r_width, f_widths, ids) \
162 .reg = r, .reg_width = r_width, \
163 .var_field_width = (const u8 []) { f_widths, 0 }, \
Geert Uytterhoevenfa4d3672018-12-13 15:48:45 +0100164 SET_NR_ENUM_IDS(sizeof((const u16 []) { ids }) / sizeof(u16)) \
Geert Uytterhoeven69f7be1c2018-12-12 19:57:19 +0100165 .enum_ids = (const u16 []) { ids }
Magnus Dammfae43392009-11-27 07:38:01 +0000166
Laurent Pinchart3caa7d82016-03-23 16:06:00 +0200167struct pinmux_drive_reg_field {
168 u16 pin;
169 u8 offset;
170 u8 size;
171};
172
173struct pinmux_drive_reg {
174 u32 reg;
175 const struct pinmux_drive_reg_field fields[8];
176};
177
178#define PINMUX_DRIVE_REG(name, r) \
179 .reg = r, \
180 .fields =
181
Geert Uytterhoevenbeaa34d2017-09-29 14:16:14 +0200182struct pinmux_bias_reg {
183 u32 puen; /* Pull-enable or pull-up control register */
184 u32 pud; /* Pull-up/down control register (optional) */
185 const u16 pins[32];
186};
187
188#define PINMUX_BIAS_REG(name1, r1, name2, r2) \
189 .puen = r1, \
190 .pud = r2, \
191 .pins =
192
Geert Uytterhoeven9e9bd062017-09-29 14:16:31 +0200193struct pinmux_ioctrl_reg {
194 u32 reg;
195};
196
Magnus Dammfae43392009-11-27 07:38:01 +0000197struct pinmux_data_reg {
Geert Uytterhoeven1f34de02015-03-12 11:09:16 +0100198 u32 reg;
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100199 u8 reg_width;
Laurent Pinchart533743d2013-07-15 13:03:20 +0200200 const u16 *enum_ids;
Magnus Dammfae43392009-11-27 07:38:01 +0000201};
202
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200203/*
204 * Describe a data register
205 * - name: Register name (unused, for documentation purposes only)
206 * - r: Physical register address
207 * - r_width: Width of the register (in bits)
Geert Uytterhoeven19b593a2019-01-21 19:20:53 +0100208 * - ids: For each register bit (from left to right, i.e. MSB to LSB), one
209 * enum ID must be specified, all wrapped using the GROUP() macro.
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200210 */
Geert Uytterhoeven19b593a2019-01-21 19:20:53 +0100211#define PINMUX_DATA_REG(name, r, r_width, ids) \
Geert Uytterhoevenc481c812018-12-18 09:31:49 +0100212 .reg = r, .reg_width = r_width + \
213 BUILD_BUG_ON_ZERO(sizeof((const u16 []) { ids }) / sizeof(u16) != \
214 r_width), \
Geert Uytterhoeven19b593a2019-01-21 19:20:53 +0100215 .enum_ids = (const u16 [r_width]) { ids }
Magnus Dammfae43392009-11-27 07:38:01 +0000216
Magnus Dammad2a8e72011-09-28 16:50:58 +0900217struct pinmux_irq {
Laurent Pinchart6d5bddd2013-12-16 20:25:15 +0100218 const short *gpios;
Magnus Dammad2a8e72011-09-28 16:50:58 +0900219};
220
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200221/*
222 * Describe the mapping from GPIOs to a single IRQ
223 * - ids...: List of GPIOs that are mapped to the same IRQ
224 */
Laurent Pinchart4adeabd2015-09-22 10:08:13 +0300225#define PINMUX_IRQ(ids...) \
Laurent Pinchart0e26e8d2014-05-13 13:37:46 +0200226 { .gpios = (const short []) { ids, -1 } }
Magnus Dammad2a8e72011-09-28 16:50:58 +0900227
Magnus Dammfae43392009-11-27 07:38:01 +0000228struct pinmux_range {
Laurent Pinchart533743d2013-07-15 13:03:20 +0200229 u16 begin;
230 u16 end;
231 u16 force;
Magnus Dammfae43392009-11-27 07:38:01 +0000232};
233
Geert Uytterhoeven07d36d22016-06-10 11:02:55 +0200234struct sh_pfc_window {
235 phys_addr_t phys;
236 void __iomem *virt;
237 unsigned long size;
238};
239
240struct sh_pfc_pin_range;
241
242struct sh_pfc {
243 struct device *dev;
244 const struct sh_pfc_soc_info *info;
245 spinlock_t lock;
246
247 unsigned int num_windows;
248 struct sh_pfc_window *windows;
249 unsigned int num_irqs;
250 unsigned int *irqs;
251
252 struct sh_pfc_pin_range *ranges;
253 unsigned int nr_ranges;
254
255 unsigned int nr_gpio_pins;
256
257 struct sh_pfc_chip *gpio;
Geert Uytterhoeven88437972017-09-29 14:17:18 +0200258 u32 *saved_regs;
Geert Uytterhoeven07d36d22016-06-10 11:02:55 +0200259};
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100260
261struct sh_pfc_soc_operations {
Laurent Pinchart0c151062013-04-21 20:21:57 +0200262 int (*init)(struct sh_pfc *pfc);
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100263 unsigned int (*get_bias)(struct sh_pfc *pfc, unsigned int pin);
264 void (*set_bias)(struct sh_pfc *pfc, unsigned int pin,
265 unsigned int bias);
Wolfram Sang87753062016-06-06 18:08:25 +0200266 int (*pin_to_pocctrl)(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl);
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100267};
268
Laurent Pinchart19bb7fe32012-12-15 23:51:20 +0100269struct sh_pfc_soc_info {
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100270 const char *name;
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100271 const struct sh_pfc_soc_operations *ops;
272
Magnus Dammfae43392009-11-27 07:38:01 +0000273 struct pinmux_range input;
Magnus Dammfae43392009-11-27 07:38:01 +0000274 struct pinmux_range output;
Magnus Dammfae43392009-11-27 07:38:01 +0000275 struct pinmux_range function;
276
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100277 const struct sh_pfc_pin *pins;
Laurent Pinchartcaa5bac2012-11-29 12:24:51 +0100278 unsigned int nr_pins;
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +0100279 const struct sh_pfc_pin_group *groups;
280 unsigned int nr_groups;
281 const struct sh_pfc_function *functions;
282 unsigned int nr_functions;
283
Geert Uytterhoeven0ace9592019-01-21 17:05:45 +0100284#ifdef CONFIG_PINCTRL_SH_FUNC_GPIO
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100285 const struct pinmux_func *func_gpios;
Laurent Pincharta373ed02012-11-29 13:24:07 +0100286 unsigned int nr_func_gpios;
Geert Uytterhoeven56f891b2015-08-04 15:55:19 +0200287#endif
Laurent Pinchartd7a7ca52012-11-28 17:51:00 +0100288
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100289 const struct pinmux_cfg_reg *cfg_regs;
Laurent Pinchart3caa7d82016-03-23 16:06:00 +0200290 const struct pinmux_drive_reg *drive_regs;
Geert Uytterhoevenbeaa34d2017-09-29 14:16:14 +0200291 const struct pinmux_bias_reg *bias_regs;
Geert Uytterhoeven9e9bd062017-09-29 14:16:31 +0200292 const struct pinmux_ioctrl_reg *ioctrl_regs;
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100293 const struct pinmux_data_reg *data_regs;
Magnus Dammfae43392009-11-27 07:38:01 +0000294
Geert Uytterhoevenb8b47d62015-09-21 16:27:23 +0200295 const u16 *pinmux_data;
296 unsigned int pinmux_data_size;
Magnus Dammfae43392009-11-27 07:38:01 +0000297
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100298 const struct pinmux_irq *gpio_irq;
Magnus Dammad2a8e72011-09-28 16:50:58 +0900299 unsigned int gpio_irq_size;
300
Geert Uytterhoeven1f34de02015-03-12 11:09:16 +0100301 u32 unlock_reg;
Magnus Dammfae43392009-11-27 07:38:01 +0000302};
303
Geert Uytterhoeven9f4ca142016-06-10 10:49:36 +0200304extern const struct sh_pfc_soc_info emev2_pinmux_info;
305extern const struct sh_pfc_soc_info r8a73a4_pinmux_info;
306extern const struct sh_pfc_soc_info r8a7740_pinmux_info;
Sergei Shtylyov8df62702017-04-20 21:46:08 +0300307extern const struct sh_pfc_soc_info r8a7743_pinmux_info;
Biju Dasd7097b92018-09-11 11:30:05 +0100308extern const struct sh_pfc_soc_info r8a7744_pinmux_info;
Sergei Shtylyovc8bac702017-04-28 21:52:35 +0300309extern const struct sh_pfc_soc_info r8a7745_pinmux_info;
Biju Das73dacc32018-04-24 12:03:08 +0100310extern const struct sh_pfc_soc_info r8a77470_pinmux_info;
Biju Das91d627a2018-08-13 14:52:32 +0100311extern const struct sh_pfc_soc_info r8a774a1_pinmux_info;
Biju Das271ff372019-09-19 09:17:16 +0100312extern const struct sh_pfc_soc_info r8a774b1_pinmux_info;
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +0100313extern const struct sh_pfc_soc_info r8a774c0_pinmux_info;
Geert Uytterhoeven9f4ca142016-06-10 10:49:36 +0200314extern const struct sh_pfc_soc_info r8a7778_pinmux_info;
315extern const struct sh_pfc_soc_info r8a7779_pinmux_info;
316extern const struct sh_pfc_soc_info r8a7790_pinmux_info;
317extern const struct sh_pfc_soc_info r8a7791_pinmux_info;
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300318extern const struct sh_pfc_soc_info r8a7792_pinmux_info;
Geert Uytterhoeven9f4ca142016-06-10 10:49:36 +0200319extern const struct sh_pfc_soc_info r8a7793_pinmux_info;
320extern const struct sh_pfc_soc_info r8a7794_pinmux_info;
321extern const struct sh_pfc_soc_info r8a7795_pinmux_info;
Geert Uytterhoevenb205914c2016-10-03 14:49:57 +0200322extern const struct sh_pfc_soc_info r8a7795es1_pinmux_info;
Geert Uytterhoevend15ca3a2019-10-23 14:29:54 +0200323extern const struct sh_pfc_soc_info r8a77960_pinmux_info;
Geert Uytterhoeven708c69e2019-10-23 14:29:55 +0200324extern const struct sh_pfc_soc_info r8a77961_pinmux_info;
Jacopo Mondi490e6872018-02-20 16:12:07 +0100325extern const struct sh_pfc_soc_info r8a77965_pinmux_info;
Sergei Shtylyovb92ac662017-11-10 20:59:01 +0300326extern const struct sh_pfc_soc_info r8a77970_pinmux_info;
Sergei Shtylyovf5912522018-03-08 22:14:32 +0300327extern const struct sh_pfc_soc_info r8a77980_pinmux_info;
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900328extern const struct sh_pfc_soc_info r8a77990_pinmux_info;
Takeshi Kihara794a6712017-08-09 21:19:41 +0900329extern const struct sh_pfc_soc_info r8a77995_pinmux_info;
Geert Uytterhoeven9f4ca142016-06-10 10:49:36 +0200330extern const struct sh_pfc_soc_info sh7203_pinmux_info;
331extern const struct sh_pfc_soc_info sh7264_pinmux_info;
332extern const struct sh_pfc_soc_info sh7269_pinmux_info;
333extern const struct sh_pfc_soc_info sh73a0_pinmux_info;
334extern const struct sh_pfc_soc_info sh7720_pinmux_info;
335extern const struct sh_pfc_soc_info sh7722_pinmux_info;
336extern const struct sh_pfc_soc_info sh7723_pinmux_info;
337extern const struct sh_pfc_soc_info sh7724_pinmux_info;
338extern const struct sh_pfc_soc_info sh7734_pinmux_info;
339extern const struct sh_pfc_soc_info sh7757_pinmux_info;
340extern const struct sh_pfc_soc_info sh7785_pinmux_info;
341extern const struct sh_pfc_soc_info sh7786_pinmux_info;
342extern const struct sh_pfc_soc_info shx3_pinmux_info;
343
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200344/* -----------------------------------------------------------------------------
345 * Helper macros to create pin and port lists
346 */
347
348/*
Geert Uytterhoevenb8b47d62015-09-21 16:27:23 +0200349 * sh_pfc_soc_info pinmux_data array macros
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200350 */
351
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200352/*
353 * Describe generic pinmux data
354 * - data_or_mark: *_DATA or *_MARK enum ID
355 * - ids...: List of enum IDs to associate with data_or_mark
356 */
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200357#define PINMUX_DATA(data_or_mark, ids...) data_or_mark, ids, 0
358
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200359/*
360 * Describe a pinmux configuration without GPIO function that needs
361 * configuration in a Peripheral Function Select Register (IPSR)
362 * - ipsr: IPSR field (unused, for documentation purposes only)
363 * - fn: Function name, referring to a field in the IPSR
364 */
365#define PINMUX_IPSR_NOGP(ipsr, fn) \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200366 PINMUX_DATA(fn##_MARK, FN_##fn)
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200367
368/*
369 * Describe a pinmux configuration with GPIO function that needs configuration
370 * in both a Peripheral Function Select Register (IPSR) and in a
371 * GPIO/Peripheral Function Select Register (GPSR)
372 * - ipsr: IPSR field
373 * - fn: Function name, also referring to the IPSR field
374 */
Geert Uytterhoevene01678e2015-11-30 13:34:47 +0100375#define PINMUX_IPSR_GPSR(ipsr, fn) \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200376 PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ipsr)
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200377
378/*
379 * Describe a pinmux configuration without GPIO function that needs
380 * configuration in a Peripheral Function Select Register (IPSR), and where the
381 * pinmux function has a representation in a Module Select Register (MOD_SEL).
382 * - ipsr: IPSR field (unused, for documentation purposes only)
383 * - fn: Function name, also referring to the IPSR field
384 * - msel: Module selector
385 */
386#define PINMUX_IPSR_NOGM(ipsr, fn, msel) \
387 PINMUX_DATA(fn##_MARK, FN_##fn, FN_##msel)
388
389/*
390 * Describe a pinmux configuration with GPIO function where the pinmux function
391 * has no representation in a Peripheral Function Select Register (IPSR), but
392 * instead solely depends on a group selection.
393 * - gpsr: GPSR field
394 * - fn: Function name, also referring to the GPSR field
395 * - gsel: Group selector
396 */
397#define PINMUX_IPSR_NOFN(gpsr, fn, gsel) \
398 PINMUX_DATA(fn##_MARK, FN_##gpsr, FN_##gsel)
399
400/*
401 * Describe a pinmux configuration with GPIO function that needs configuration
402 * in both a Peripheral Function Select Register (IPSR) and a GPIO/Peripheral
403 * Function Select Register (GPSR), and where the pinmux function has a
404 * representation in a Module Select Register (MOD_SEL).
405 * - ipsr: IPSR field
406 * - fn: Function name, also referring to the IPSR field
407 * - msel: Module selector
408 */
409#define PINMUX_IPSR_MSEL(ipsr, fn, msel) \
Kuninori Morimoto93d21852016-03-16 00:48:11 +0000410 PINMUX_DATA(fn##_MARK, FN_##msel, FN_##fn, FN_##ipsr)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200411
412/*
Ulrich Hecht50d1ba12018-11-16 15:20:48 +0800413 * Describe a pinmux configuration similar to PINMUX_IPSR_MSEL, but with
414 * an additional select register that controls physical multiplexing
415 * with another pin.
416 * - ipsr: IPSR field
417 * - fn: Function name, also referring to the IPSR field
418 * - psel: Physical multiplexing selector
419 * - msel: Module selector
420 */
421#define PINMUX_IPSR_PHYS_MSEL(ipsr, fn, psel, msel) \
422 PINMUX_DATA(fn##_MARK, FN_##psel, FN_##msel, FN_##fn, FN_##ipsr)
423
424/*
425 * Describe a pinmux configuration in which a pin is physically multiplexed
426 * with other pins.
Keiya Nobutad30710b2019-10-08 15:01:12 +0900427 * - ipsr: IPSR field
Geert Uytterhoeven360328c2019-03-20 10:47:26 +0100428 * - fn: Function name
Ulrich Hecht50d1ba12018-11-16 15:20:48 +0800429 * - psel: Physical multiplexing selector
430 */
431#define PINMUX_IPSR_PHYS(ipsr, fn, psel) \
Keiya Nobutad30710b2019-10-08 15:01:12 +0900432 PINMUX_DATA(fn##_MARK, FN_##psel, FN_##ipsr)
Ulrich Hecht50d1ba12018-11-16 15:20:48 +0800433
434/*
Geert Uytterhoevendcd803b2015-10-20 19:33:00 +0200435 * Describe a pinmux configuration for a single-function pin with GPIO
436 * capability.
437 * - fn: Function name
438 */
439#define PINMUX_SINGLE(fn) \
440 PINMUX_DATA(fn##_MARK, FN_##fn)
441
442/*
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200443 * GP port style (32 ports banks)
444 */
445
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300446#define PORT_GP_CFG_1(bank, pin, fn, sfx, cfg) \
447 fn(bank, pin, GP_##bank##_##pin, sfx, cfg)
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200448#define PORT_GP_1(bank, pin, fn, sfx) PORT_GP_CFG_1(bank, pin, fn, sfx, 0)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200449
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300450#define PORT_GP_CFG_4(bank, fn, sfx, cfg) \
451 PORT_GP_CFG_1(bank, 0, fn, sfx, cfg), \
452 PORT_GP_CFG_1(bank, 1, fn, sfx, cfg), \
453 PORT_GP_CFG_1(bank, 2, fn, sfx, cfg), \
454 PORT_GP_CFG_1(bank, 3, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900455#define PORT_GP_4(bank, fn, sfx) PORT_GP_CFG_4(bank, fn, sfx, 0)
456
Sergei Shtylyov5a0e6982017-11-10 20:59:00 +0300457#define PORT_GP_CFG_6(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300458 PORT_GP_CFG_4(bank, fn, sfx, cfg), \
459 PORT_GP_CFG_1(bank, 4, fn, sfx, cfg), \
Sergei Shtylyov5a0e6982017-11-10 20:59:00 +0300460 PORT_GP_CFG_1(bank, 5, fn, sfx, cfg)
461#define PORT_GP_6(bank, fn, sfx) PORT_GP_CFG_6(bank, fn, sfx, 0)
462
463#define PORT_GP_CFG_8(bank, fn, sfx, cfg) \
464 PORT_GP_CFG_6(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300465 PORT_GP_CFG_1(bank, 6, fn, sfx, cfg), \
466 PORT_GP_CFG_1(bank, 7, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900467#define PORT_GP_8(bank, fn, sfx) PORT_GP_CFG_8(bank, fn, sfx, 0)
468
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300469#define PORT_GP_CFG_9(bank, fn, sfx, cfg) \
470 PORT_GP_CFG_8(bank, fn, sfx, cfg), \
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900471 PORT_GP_CFG_1(bank, 8, fn, sfx, cfg)
472#define PORT_GP_9(bank, fn, sfx) PORT_GP_CFG_9(bank, fn, sfx, 0)
473
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900474#define PORT_GP_CFG_10(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300475 PORT_GP_CFG_9(bank, fn, sfx, cfg), \
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900476 PORT_GP_CFG_1(bank, 9, fn, sfx, cfg)
477#define PORT_GP_10(bank, fn, sfx) PORT_GP_CFG_10(bank, fn, sfx, 0)
478
Takeshi Kiharaec96db52018-05-11 12:22:22 +0900479#define PORT_GP_CFG_11(bank, fn, sfx, cfg) \
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900480 PORT_GP_CFG_10(bank, fn, sfx, cfg), \
Takeshi Kiharaec96db52018-05-11 12:22:22 +0900481 PORT_GP_CFG_1(bank, 10, fn, sfx, cfg)
482#define PORT_GP_11(bank, fn, sfx) PORT_GP_CFG_11(bank, fn, sfx, 0)
483
484#define PORT_GP_CFG_12(bank, fn, sfx, cfg) \
485 PORT_GP_CFG_11(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300486 PORT_GP_CFG_1(bank, 11, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900487#define PORT_GP_12(bank, fn, sfx) PORT_GP_CFG_12(bank, fn, sfx, 0)
488
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300489#define PORT_GP_CFG_14(bank, fn, sfx, cfg) \
490 PORT_GP_CFG_12(bank, fn, sfx, cfg), \
491 PORT_GP_CFG_1(bank, 12, fn, sfx, cfg), \
492 PORT_GP_CFG_1(bank, 13, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900493#define PORT_GP_14(bank, fn, sfx) PORT_GP_CFG_14(bank, fn, sfx, 0)
494
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300495#define PORT_GP_CFG_15(bank, fn, sfx, cfg) \
496 PORT_GP_CFG_14(bank, fn, sfx, cfg), \
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900497 PORT_GP_CFG_1(bank, 14, fn, sfx, cfg)
498#define PORT_GP_15(bank, fn, sfx) PORT_GP_CFG_15(bank, fn, sfx, 0)
499
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300500#define PORT_GP_CFG_16(bank, fn, sfx, cfg) \
501 PORT_GP_CFG_15(bank, fn, sfx, cfg), \
502 PORT_GP_CFG_1(bank, 15, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900503#define PORT_GP_16(bank, fn, sfx) PORT_GP_CFG_16(bank, fn, sfx, 0)
504
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300505#define PORT_GP_CFG_17(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300506 PORT_GP_CFG_16(bank, fn, sfx, cfg), \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300507 PORT_GP_CFG_1(bank, 16, fn, sfx, cfg)
508#define PORT_GP_17(bank, fn, sfx) PORT_GP_CFG_17(bank, fn, sfx, 0)
509
510#define PORT_GP_CFG_18(bank, fn, sfx, cfg) \
511 PORT_GP_CFG_17(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300512 PORT_GP_CFG_1(bank, 17, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900513#define PORT_GP_18(bank, fn, sfx) PORT_GP_CFG_18(bank, fn, sfx, 0)
514
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900515#define PORT_GP_CFG_20(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300516 PORT_GP_CFG_18(bank, fn, sfx, cfg), \
517 PORT_GP_CFG_1(bank, 18, fn, sfx, cfg), \
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900518 PORT_GP_CFG_1(bank, 19, fn, sfx, cfg)
519#define PORT_GP_20(bank, fn, sfx) PORT_GP_CFG_20(bank, fn, sfx, 0)
520
521#define PORT_GP_CFG_21(bank, fn, sfx, cfg) \
522 PORT_GP_CFG_20(bank, fn, sfx, cfg), \
523 PORT_GP_CFG_1(bank, 20, fn, sfx, cfg)
524#define PORT_GP_21(bank, fn, sfx) PORT_GP_CFG_21(bank, fn, sfx, 0)
525
Sergei Shtylyov5a0e6982017-11-10 20:59:00 +0300526#define PORT_GP_CFG_22(bank, fn, sfx, cfg) \
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900527 PORT_GP_CFG_21(bank, fn, sfx, cfg), \
Sergei Shtylyov5a0e6982017-11-10 20:59:00 +0300528 PORT_GP_CFG_1(bank, 21, fn, sfx, cfg)
529#define PORT_GP_22(bank, fn, sfx) PORT_GP_CFG_22(bank, fn, sfx, 0)
530
531#define PORT_GP_CFG_23(bank, fn, sfx, cfg) \
532 PORT_GP_CFG_22(bank, fn, sfx, cfg), \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300533 PORT_GP_CFG_1(bank, 22, fn, sfx, cfg)
534#define PORT_GP_23(bank, fn, sfx) PORT_GP_CFG_23(bank, fn, sfx, 0)
535
Simon Horman9a6caa12016-09-12 09:36:33 +0200536#define PORT_GP_CFG_24(bank, fn, sfx, cfg) \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300537 PORT_GP_CFG_23(bank, fn, sfx, cfg), \
Simon Horman9a6caa12016-09-12 09:36:33 +0200538 PORT_GP_CFG_1(bank, 23, fn, sfx, cfg)
539#define PORT_GP_24(bank, fn, sfx) PORT_GP_CFG_24(bank, fn, sfx, 0)
540
Sergei Shtylyovc21a3e32018-03-08 22:12:47 +0300541#define PORT_GP_CFG_25(bank, fn, sfx, cfg) \
Simon Horman9a6caa12016-09-12 09:36:33 +0200542 PORT_GP_CFG_24(bank, fn, sfx, cfg), \
Sergei Shtylyovc21a3e32018-03-08 22:12:47 +0300543 PORT_GP_CFG_1(bank, 24, fn, sfx, cfg)
544#define PORT_GP_25(bank, fn, sfx) PORT_GP_CFG_25(bank, fn, sfx, 0)
545
546#define PORT_GP_CFG_26(bank, fn, sfx, cfg) \
547 PORT_GP_CFG_25(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300548 PORT_GP_CFG_1(bank, 25, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900549#define PORT_GP_26(bank, fn, sfx) PORT_GP_CFG_26(bank, fn, sfx, 0)
550
Geert Uytterhoevenfbc51082019-05-10 12:44:21 +0200551#define PORT_GP_CFG_27(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300552 PORT_GP_CFG_26(bank, fn, sfx, cfg), \
Geert Uytterhoevenfbc51082019-05-10 12:44:21 +0200553 PORT_GP_CFG_1(bank, 26, fn, sfx, cfg)
554#define PORT_GP_27(bank, fn, sfx) PORT_GP_CFG_27(bank, fn, sfx, 0)
555
556#define PORT_GP_CFG_28(bank, fn, sfx, cfg) \
557 PORT_GP_CFG_27(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300558 PORT_GP_CFG_1(bank, 27, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900559#define PORT_GP_28(bank, fn, sfx) PORT_GP_CFG_28(bank, fn, sfx, 0)
560
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300561#define PORT_GP_CFG_29(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300562 PORT_GP_CFG_28(bank, fn, sfx, cfg), \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300563 PORT_GP_CFG_1(bank, 28, fn, sfx, cfg)
564#define PORT_GP_29(bank, fn, sfx) PORT_GP_CFG_29(bank, fn, sfx, 0)
565
566#define PORT_GP_CFG_30(bank, fn, sfx, cfg) \
567 PORT_GP_CFG_29(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300568 PORT_GP_CFG_1(bank, 29, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900569#define PORT_GP_30(bank, fn, sfx) PORT_GP_CFG_30(bank, fn, sfx, 0)
570
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300571#define PORT_GP_CFG_32(bank, fn, sfx, cfg) \
572 PORT_GP_CFG_30(bank, fn, sfx, cfg), \
573 PORT_GP_CFG_1(bank, 30, fn, sfx, cfg), \
574 PORT_GP_CFG_1(bank, 31, fn, sfx, cfg)
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200575#define PORT_GP_32(bank, fn, sfx) PORT_GP_CFG_32(bank, fn, sfx, 0)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200576
577#define PORT_GP_32_REV(bank, fn, sfx) \
578 PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx), \
579 PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx), \
580 PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx), \
581 PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx), \
582 PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx), \
583 PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx), \
584 PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx), \
585 PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx), \
586 PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx), \
587 PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx), \
588 PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx), \
589 PORT_GP_1(bank, 9, fn, sfx), PORT_GP_1(bank, 8, fn, sfx), \
590 PORT_GP_1(bank, 7, fn, sfx), PORT_GP_1(bank, 6, fn, sfx), \
591 PORT_GP_1(bank, 5, fn, sfx), PORT_GP_1(bank, 4, fn, sfx), \
592 PORT_GP_1(bank, 3, fn, sfx), PORT_GP_1(bank, 2, fn, sfx), \
593 PORT_GP_1(bank, 1, fn, sfx), PORT_GP_1(bank, 0, fn, sfx)
594
595/* GP_ALL(suffix) - Expand to a list of GP_#_#_suffix */
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200596#define _GP_ALL(bank, pin, name, sfx, cfg) name##_##sfx
Geert Uytterhoevenbd79c922019-03-21 16:17:47 +0100597#define GP_ALL(str) CPU_ALL_GP(_GP_ALL, str)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200598
599/* PINMUX_GPIO_GP_ALL - Expand to a list of sh_pfc_pin entries */
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200600#define _GP_GPIO(bank, _pin, _name, sfx, cfg) \
Sergei Shtylyov61bb3ae2015-06-26 01:40:56 +0300601 { \
Laurent Pinchart96898962013-02-14 00:59:49 +0100602 .pin = (bank * 32) + _pin, \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200603 .name = __stringify(_name), \
604 .enum_id = _name##_DATA, \
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200605 .configs = cfg, \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200606 }
Geert Uytterhoevenbd79c922019-03-21 16:17:47 +0100607#define PINMUX_GPIO_GP_ALL() CPU_ALL_GP(_GP_GPIO, unused)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200608
609/* PINMUX_DATA_GP_ALL - Expand to a list of name_DATA, name_FN marks */
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200610#define _GP_DATA(bank, pin, name, sfx, cfg) PINMUX_DATA(name##_DATA, name##_FN)
Geert Uytterhoevenbd79c922019-03-21 16:17:47 +0100611#define PINMUX_DATA_GP_ALL() CPU_ALL_GP(_GP_DATA, unused)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200612
613/*
Geert Uytterhoeven4818f442019-03-21 18:58:51 +0100614 * GP_ASSIGN_LAST() - Expand to an enum definition for the last GP pin
615 *
616 * The largest GP pin index is obtained by taking the size of a union,
617 * containing one array per GP pin, sized by the corresponding pin index.
618 * As the fields in the CPU_ALL_GP() macro definition are separated by commas,
619 * while the members of a union must be terminated by semicolons, the commas
620 * are absorbed by wrapping them inside dummy attributes.
621 */
622#define _GP_ENTRY(bank, pin, name, sfx, cfg) \
623 deprecated)); char name[(bank * 32) + pin] __attribute__((deprecated
624#define GP_ASSIGN_LAST() \
625 GP_LAST = sizeof(union { \
626 char dummy[0] __attribute__((deprecated, \
627 CPU_ALL_GP(_GP_ENTRY, unused), \
628 deprecated)); \
629 })
630
631/*
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200632 * PORT style (linear pin space)
633 */
634
Laurent Pinchart3ce0d7e2013-02-14 00:41:57 +0100635#define PORT_1(pn, fn, pfx, sfx) fn(pn, pfx, sfx)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800636
Laurent Pinchart16b915e2013-02-14 00:24:32 +0100637#define PORT_10(pn, fn, pfx, sfx) \
638 PORT_1(pn, fn, pfx##0, sfx), PORT_1(pn+1, fn, pfx##1, sfx), \
639 PORT_1(pn+2, fn, pfx##2, sfx), PORT_1(pn+3, fn, pfx##3, sfx), \
640 PORT_1(pn+4, fn, pfx##4, sfx), PORT_1(pn+5, fn, pfx##5, sfx), \
641 PORT_1(pn+6, fn, pfx##6, sfx), PORT_1(pn+7, fn, pfx##7, sfx), \
642 PORT_1(pn+8, fn, pfx##8, sfx), PORT_1(pn+9, fn, pfx##9, sfx)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800643
Laurent Pinchart16b915e2013-02-14 00:24:32 +0100644#define PORT_90(pn, fn, pfx, sfx) \
645 PORT_10(pn+10, fn, pfx##1, sfx), PORT_10(pn+20, fn, pfx##2, sfx), \
646 PORT_10(pn+30, fn, pfx##3, sfx), PORT_10(pn+40, fn, pfx##4, sfx), \
647 PORT_10(pn+50, fn, pfx##5, sfx), PORT_10(pn+60, fn, pfx##6, sfx), \
648 PORT_10(pn+70, fn, pfx##7, sfx), PORT_10(pn+80, fn, pfx##8, sfx), \
649 PORT_10(pn+90, fn, pfx##9, sfx)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800650
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200651/* PORT_ALL(suffix) - Expand to a list of PORT_#_suffix */
Laurent Pinchart3ce0d7e2013-02-14 00:41:57 +0100652#define _PORT_ALL(pn, pfx, sfx) pfx##_##sfx
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200653#define PORT_ALL(str) CPU_ALL_PORT(_PORT_ALL, PORT, str)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800654
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200655/* PINMUX_GPIO - Expand to a sh_pfc_pin entry */
Laurent Pinchart96898962013-02-14 00:59:49 +0100656#define PINMUX_GPIO(_pin) \
657 [GPIO_##_pin] = { \
658 .pin = (u16)-1, \
Laurent Pinchart8620f392013-11-26 02:45:34 +0100659 .name = __stringify(GPIO_##_pin), \
Laurent Pinchart96898962013-02-14 00:59:49 +0100660 .enum_id = _pin##_DATA, \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200661 }
Kuninori Morimotobd8d0cba2011-11-10 18:45:23 -0800662
Laurent Pinchartdf020272013-07-15 17:42:48 +0200663/* SH_PFC_PIN_CFG - Expand to a sh_pfc_pin entry (named PORT#) with config */
Laurent Pinchart96898962013-02-14 00:59:49 +0100664#define SH_PFC_PIN_CFG(_pin, cfgs) \
Laurent Pinchartdf020272013-07-15 17:42:48 +0200665 { \
Laurent Pinchart96898962013-02-14 00:59:49 +0100666 .pin = _pin, \
667 .name = __stringify(PORT##_pin), \
668 .enum_id = PORT##_pin##_DATA, \
Laurent Pinchartdf020272013-07-15 17:42:48 +0200669 .configs = cfgs, \
670 }
671
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200672/* PINMUX_DATA_ALL - Expand to a list of PORT_name_DATA, PORT_name_FN0,
673 * PORT_name_OUT, PORT_name_IN marks
674 */
Laurent Pinchart3ce0d7e2013-02-14 00:41:57 +0100675#define _PORT_DATA(pn, pfx, sfx) \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200676 PINMUX_DATA(PORT##pfx##_DATA, PORT##pfx##_FN0, \
677 PORT##pfx##_OUT, PORT##pfx##_IN)
678#define PINMUX_DATA_ALL() CPU_ALL_PORT(_PORT_DATA, , unused)
679
Geert Uytterhoeven4818f442019-03-21 18:58:51 +0100680/*
681 * PORT_ASSIGN_LAST() - Expand to an enum definition for the last PORT pin
682 *
683 * The largest PORT pin index is obtained by taking the size of a union,
684 * containing one array per PORT pin, sized by the corresponding pin index.
685 * As the fields in the CPU_ALL_PORT() macro definition are separated by
686 * commas, while the members of a union must be terminated by semicolons, the
687 * commas are absorbed by wrapping them inside dummy attributes.
688 */
689#define _PORT_ENTRY(pn, pfx, sfx) \
690 deprecated)); char pfx[pn] __attribute__((deprecated
691#define PORT_ASSIGN_LAST() \
692 PORT_LAST = sizeof(union { \
693 char dummy[0] __attribute__((deprecated, \
694 CPU_ALL_PORT(_PORT_ENTRY, PORT, unused), \
695 deprecated)); \
696 })
697
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200698/* GPIO_FN(name) - Expand to a sh_pfc_pin entry for a function GPIO */
699#define PINMUX_GPIO_FN(gpio, base, data_or_mark) \
700 [gpio - (base)] = { \
701 .name = __stringify(gpio), \
702 .enum_id = data_or_mark, \
703 }
704#define GPIO_FN(str) \
705 PINMUX_GPIO_FN(GPIO_FN_##str, PINMUX_FN_BASE, str##_MARK)
706
707/*
Geert Uytterhoeven4818f442019-03-21 18:58:51 +0100708 * Pins not associated with a GPIO port
709 */
710
711#define PIN_NOGP_CFG(pin, name, fn, cfg) fn(pin, name, cfg)
712#define PIN_NOGP(pin, name, fn) fn(pin, name, 0)
713
714/* NOGP_ALL - Expand to a list of PIN_id */
715#define _NOGP_ALL(pin, name, cfg) PIN_##pin
716#define NOGP_ALL() CPU_ALL_NOGP(_NOGP_ALL)
717
718/* PINMUX_NOGP_ALL - Expand to a list of sh_pfc_pin entries */
719#define _NOGP_PINMUX(_pin, _name, cfg) \
720 { \
721 .pin = PIN_##_pin, \
722 .name = "PIN_" _name, \
723 .configs = SH_PFC_PIN_CFG_NO_GPIO | cfg, \
724 }
725#define PINMUX_NOGP_ALL() CPU_ALL_NOGP(_NOGP_PINMUX)
726
727/*
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200728 * PORTnCR helper macro for SH-Mobile/R-Mobile
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200729 */
Kuninori Morimoto9b491392011-11-10 18:45:43 -0800730#define PORTCR(nr, reg) \
731 { \
Geert Uytterhoeven69f7be1c2018-12-12 19:57:19 +0100732 PINMUX_CFG_REG_VAR("PORT" nr "CR", reg, 8, \
733 GROUP(2, 2, 1, 3), \
734 GROUP( \
Geert Uytterhoeven05c5f262015-02-27 18:38:02 +0100735 /* PULMD[1:0], handled by .set_bias() */ \
736 0, 0, 0, 0, \
737 /* IE and OE */ \
738 0, PORT##nr##_OUT, PORT##nr##_IN, 0, \
739 /* SEC, not supported */ \
740 0, 0, \
741 /* PTMD[2:0] */ \
742 PORT##nr##_FN0, PORT##nr##_FN1, \
743 PORT##nr##_FN2, PORT##nr##_FN3, \
744 PORT##nr##_FN4, PORT##nr##_FN5, \
745 PORT##nr##_FN6, PORT##nr##_FN7 \
Geert Uytterhoeven69f7be1c2018-12-12 19:57:19 +0100746 )) \
Kuninori Morimoto9b491392011-11-10 18:45:43 -0800747 }
Kuninori Morimotobd8d0cba2011-11-10 18:45:23 -0800748
Geert Uytterhoeven69af7752015-09-25 10:55:44 +0200749/*
750 * GPIO number helper macro for R-Car
751 */
752#define RCAR_GP_PIN(bank, pin) (((bank) * 32) + (pin))
753
Magnus Dammfae43392009-11-27 07:38:01 +0000754#endif /* __SH_PFC_H */