blob: ed12886d5bd5988c4dfba4503e2551cfe9df89d0 [file] [log] [blame]
Magnus Dammfae43392009-11-27 07:38:01 +00001/*
2 * SuperH Pin Function Controller Support
3 *
4 * Copyright (c) 2008 Magnus Damm
5 *
6 * This file is subject to the terms and conditions of the GNU General Public
7 * License. See the file "COPYING" in the main directory of this archive
8 * for more details.
9 */
10
11#ifndef __SH_PFC_H
12#define __SH_PFC_H
13
Laurent Pinchartbf9f0672013-04-09 14:06:01 +000014#include <linux/bug.h>
Ben Hutchings5b9eaa52015-06-30 17:53:59 +010015#include <linux/pinctrl/pinconf-generic.h>
Geert Uytterhoeven07d36d22016-06-10 11:02:55 +020016#include <linux/spinlock.h>
Paul Mundt72c7afa2012-07-10 11:59:29 +090017#include <linux/stringify.h>
Magnus Dammfae43392009-11-27 07:38:01 +000018
Paul Mundt06d56312012-06-21 00:03:41 +090019enum {
20 PINMUX_TYPE_NONE,
Paul Mundt06d56312012-06-21 00:03:41 +090021 PINMUX_TYPE_FUNCTION,
22 PINMUX_TYPE_GPIO,
23 PINMUX_TYPE_OUTPUT,
24 PINMUX_TYPE_INPUT,
Paul Mundt06d56312012-06-21 00:03:41 +090025};
Magnus Dammfae43392009-11-27 07:38:01 +000026
Laurent Pinchartc58d9c12013-03-10 16:44:02 +010027#define SH_PFC_PIN_CFG_INPUT (1 << 0)
28#define SH_PFC_PIN_CFG_OUTPUT (1 << 1)
29#define SH_PFC_PIN_CFG_PULL_UP (1 << 2)
30#define SH_PFC_PIN_CFG_PULL_DOWN (1 << 3)
Ben Hutchings5b9eaa52015-06-30 17:53:59 +010031#define SH_PFC_PIN_CFG_IO_VOLTAGE (1 << 4)
Laurent Pinchart3caa7d82016-03-23 16:06:00 +020032#define SH_PFC_PIN_CFG_DRIVE_STRENGTH (1 << 5)
Laurent Pinchart4f82e3e2013-07-15 21:10:54 +020033#define SH_PFC_PIN_CFG_NO_GPIO (1 << 31)
Laurent Pinchartc58d9c12013-03-10 16:44:02 +010034
Laurent Pincharta3db40a2013-01-02 14:53:37 +010035struct sh_pfc_pin {
Laurent Pinchart96898962013-02-14 00:59:49 +010036 u16 pin;
Laurent Pinchart533743d2013-07-15 13:03:20 +020037 u16 enum_id;
Paul Mundt72c7afa2012-07-10 11:59:29 +090038 const char *name;
Laurent Pinchartc58d9c12013-03-10 16:44:02 +010039 unsigned int configs;
Magnus Dammfae43392009-11-27 07:38:01 +000040};
41
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +010042#define SH_PFC_PIN_GROUP(n) \
43 { \
44 .name = #n, \
45 .pins = n##_pins, \
46 .mux = n##_mux, \
47 .nr_pins = ARRAY_SIZE(n##_pins), \
48 }
49
50struct sh_pfc_pin_group {
51 const char *name;
52 const unsigned int *pins;
53 const unsigned int *mux;
54 unsigned int nr_pins;
55};
56
Sergei Shtylyov423caa52015-10-03 02:21:15 +030057/*
58 * Using union vin_data saves memory occupied by the VIN data pins.
59 * VIN_DATA_PIN_GROUP() is a macro used to describe the VIN pin groups
60 * in this case.
61 */
62#define VIN_DATA_PIN_GROUP(n, s) \
63 { \
64 .name = #n#s, \
65 .pins = n##_pins.data##s, \
66 .mux = n##_mux.data##s, \
67 .nr_pins = ARRAY_SIZE(n##_pins.data##s), \
68 }
69
70union vin_data {
71 unsigned int data24[24];
72 unsigned int data20[20];
73 unsigned int data16[16];
74 unsigned int data12[12];
75 unsigned int data10[10];
76 unsigned int data8[8];
77 unsigned int data4[4];
78};
79
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +010080#define SH_PFC_FUNCTION(n) \
81 { \
82 .name = #n, \
83 .groups = n##_groups, \
84 .nr_groups = ARRAY_SIZE(n##_groups), \
85 }
86
87struct sh_pfc_function {
88 const char *name;
89 const char * const *groups;
90 unsigned int nr_groups;
91};
92
Laurent Pincharta373ed02012-11-29 13:24:07 +010093struct pinmux_func {
Laurent Pinchart533743d2013-07-15 13:03:20 +020094 u16 enum_id;
Laurent Pincharta373ed02012-11-29 13:24:07 +010095 const char *name;
96};
97
Magnus Dammfae43392009-11-27 07:38:01 +000098struct pinmux_cfg_reg {
Geert Uytterhoeven1f34de02015-03-12 11:09:16 +010099 u32 reg;
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100100 u8 reg_width, field_width;
Laurent Pinchart533743d2013-07-15 13:03:20 +0200101 const u16 *enum_ids;
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100102 const u8 *var_field_width;
Magnus Dammfae43392009-11-27 07:38:01 +0000103};
104
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200105/*
106 * Describe a config register consisting of several fields of the same width
107 * - name: Register name (unused, for documentation purposes only)
108 * - r: Physical register address
109 * - r_width: Width of the register (in bits)
110 * - f_width: Width of the fixed-width register fields (in bits)
111 * This macro must be followed by initialization data: For each register field
112 * (from left to right, i.e. MSB to LSB), 2^f_width enum IDs must be specified,
113 * one for each possible combination of the register field bit values.
114 */
Magnus Dammfae43392009-11-27 07:38:01 +0000115#define PINMUX_CFG_REG(name, r, r_width, f_width) \
116 .reg = r, .reg_width = r_width, .field_width = f_width, \
Laurent Pinchart9aecff52013-12-16 20:25:14 +0100117 .enum_ids = (const u16 [(r_width / f_width) * (1 << f_width)])
Magnus Dammf78a26f2011-12-14 01:01:05 +0900118
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200119/*
120 * Describe a config register consisting of several fields of different widths
121 * - name: Register name (unused, for documentation purposes only)
122 * - r: Physical register address
123 * - r_width: Width of the register (in bits)
124 * - var_fw0, var_fwn...: List of widths of the register fields (in bits),
125 * From left to right (i.e. MSB to LSB)
126 * This macro must be followed by initialization data: For each register field
127 * (from left to right, i.e. MSB to LSB), 2^var_fwi enum IDs must be specified,
128 * one for each possible combination of the register field bit values.
129 */
Magnus Dammf78a26f2011-12-14 01:01:05 +0900130#define PINMUX_CFG_REG_VAR(name, r, r_width, var_fw0, var_fwn...) \
131 .reg = r, .reg_width = r_width, \
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100132 .var_field_width = (const u8 [r_width]) \
Laurent Pinchart9aecff52013-12-16 20:25:14 +0100133 { var_fw0, var_fwn, 0 }, \
134 .enum_ids = (const u16 [])
Magnus Dammfae43392009-11-27 07:38:01 +0000135
Laurent Pinchart3caa7d82016-03-23 16:06:00 +0200136struct pinmux_drive_reg_field {
137 u16 pin;
138 u8 offset;
139 u8 size;
140};
141
142struct pinmux_drive_reg {
143 u32 reg;
144 const struct pinmux_drive_reg_field fields[8];
145};
146
147#define PINMUX_DRIVE_REG(name, r) \
148 .reg = r, \
149 .fields =
150
Magnus Dammfae43392009-11-27 07:38:01 +0000151struct pinmux_data_reg {
Geert Uytterhoeven1f34de02015-03-12 11:09:16 +0100152 u32 reg;
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100153 u8 reg_width;
Laurent Pinchart533743d2013-07-15 13:03:20 +0200154 const u16 *enum_ids;
Magnus Dammfae43392009-11-27 07:38:01 +0000155};
156
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200157/*
158 * Describe a data register
159 * - name: Register name (unused, for documentation purposes only)
160 * - r: Physical register address
161 * - r_width: Width of the register (in bits)
162 * This macro must be followed by initialization data: For each register bit
163 * (from left to right, i.e. MSB to LSB), one enum ID must be specified.
164 */
Magnus Dammfae43392009-11-27 07:38:01 +0000165#define PINMUX_DATA_REG(name, r, r_width) \
166 .reg = r, .reg_width = r_width, \
Laurent Pinchart9aecff52013-12-16 20:25:14 +0100167 .enum_ids = (const u16 [r_width]) \
Magnus Dammfae43392009-11-27 07:38:01 +0000168
Magnus Dammad2a8e72011-09-28 16:50:58 +0900169struct pinmux_irq {
Laurent Pinchart6d5bddd2013-12-16 20:25:15 +0100170 const short *gpios;
Magnus Dammad2a8e72011-09-28 16:50:58 +0900171};
172
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200173/*
174 * Describe the mapping from GPIOs to a single IRQ
175 * - ids...: List of GPIOs that are mapped to the same IRQ
176 */
Laurent Pinchart4adeabd2015-09-22 10:08:13 +0300177#define PINMUX_IRQ(ids...) \
Laurent Pinchart0e26e8d2014-05-13 13:37:46 +0200178 { .gpios = (const short []) { ids, -1 } }
Magnus Dammad2a8e72011-09-28 16:50:58 +0900179
Magnus Dammfae43392009-11-27 07:38:01 +0000180struct pinmux_range {
Laurent Pinchart533743d2013-07-15 13:03:20 +0200181 u16 begin;
182 u16 end;
183 u16 force;
Magnus Dammfae43392009-11-27 07:38:01 +0000184};
185
Geert Uytterhoeven07d36d22016-06-10 11:02:55 +0200186struct sh_pfc_window {
187 phys_addr_t phys;
188 void __iomem *virt;
189 unsigned long size;
190};
191
192struct sh_pfc_pin_range;
193
194struct sh_pfc {
195 struct device *dev;
196 const struct sh_pfc_soc_info *info;
197 spinlock_t lock;
198
199 unsigned int num_windows;
200 struct sh_pfc_window *windows;
201 unsigned int num_irqs;
202 unsigned int *irqs;
203
204 struct sh_pfc_pin_range *ranges;
205 unsigned int nr_ranges;
206
207 unsigned int nr_gpio_pins;
208
209 struct sh_pfc_chip *gpio;
Geert Uytterhoeven07d36d22016-06-10 11:02:55 +0200210};
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100211
212struct sh_pfc_soc_operations {
Laurent Pinchart0c151062013-04-21 20:21:57 +0200213 int (*init)(struct sh_pfc *pfc);
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100214 unsigned int (*get_bias)(struct sh_pfc *pfc, unsigned int pin);
215 void (*set_bias)(struct sh_pfc *pfc, unsigned int pin,
216 unsigned int bias);
Wolfram Sang87753062016-06-06 18:08:25 +0200217 int (*pin_to_pocctrl)(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl);
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100218};
219
Laurent Pinchart19bb7fe32012-12-15 23:51:20 +0100220struct sh_pfc_soc_info {
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100221 const char *name;
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100222 const struct sh_pfc_soc_operations *ops;
223
Magnus Dammfae43392009-11-27 07:38:01 +0000224 struct pinmux_range input;
Magnus Dammfae43392009-11-27 07:38:01 +0000225 struct pinmux_range output;
Magnus Dammfae43392009-11-27 07:38:01 +0000226 struct pinmux_range function;
227
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100228 const struct sh_pfc_pin *pins;
Laurent Pinchartcaa5bac2012-11-29 12:24:51 +0100229 unsigned int nr_pins;
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +0100230 const struct sh_pfc_pin_group *groups;
231 unsigned int nr_groups;
232 const struct sh_pfc_function *functions;
233 unsigned int nr_functions;
234
Geert Uytterhoeven56f891b2015-08-04 15:55:19 +0200235#ifdef CONFIG_SUPERH
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100236 const struct pinmux_func *func_gpios;
Laurent Pincharta373ed02012-11-29 13:24:07 +0100237 unsigned int nr_func_gpios;
Geert Uytterhoeven56f891b2015-08-04 15:55:19 +0200238#endif
Laurent Pinchartd7a7ca52012-11-28 17:51:00 +0100239
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100240 const struct pinmux_cfg_reg *cfg_regs;
Laurent Pinchart3caa7d82016-03-23 16:06:00 +0200241 const struct pinmux_drive_reg *drive_regs;
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100242 const struct pinmux_data_reg *data_regs;
Magnus Dammfae43392009-11-27 07:38:01 +0000243
Geert Uytterhoevenb8b47d62015-09-21 16:27:23 +0200244 const u16 *pinmux_data;
245 unsigned int pinmux_data_size;
Magnus Dammfae43392009-11-27 07:38:01 +0000246
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100247 const struct pinmux_irq *gpio_irq;
Magnus Dammad2a8e72011-09-28 16:50:58 +0900248 unsigned int gpio_irq_size;
249
Geert Uytterhoeven1f34de02015-03-12 11:09:16 +0100250 u32 unlock_reg;
Magnus Dammfae43392009-11-27 07:38:01 +0000251};
252
Geert Uytterhoeven9f4ca142016-06-10 10:49:36 +0200253extern const struct sh_pfc_soc_info emev2_pinmux_info;
254extern const struct sh_pfc_soc_info r8a73a4_pinmux_info;
255extern const struct sh_pfc_soc_info r8a7740_pinmux_info;
256extern const struct sh_pfc_soc_info r8a7778_pinmux_info;
257extern const struct sh_pfc_soc_info r8a7779_pinmux_info;
258extern const struct sh_pfc_soc_info r8a7790_pinmux_info;
259extern const struct sh_pfc_soc_info r8a7791_pinmux_info;
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300260extern const struct sh_pfc_soc_info r8a7792_pinmux_info;
Geert Uytterhoeven9f4ca142016-06-10 10:49:36 +0200261extern const struct sh_pfc_soc_info r8a7793_pinmux_info;
262extern const struct sh_pfc_soc_info r8a7794_pinmux_info;
263extern const struct sh_pfc_soc_info r8a7795_pinmux_info;
264extern const struct sh_pfc_soc_info sh7203_pinmux_info;
265extern const struct sh_pfc_soc_info sh7264_pinmux_info;
266extern const struct sh_pfc_soc_info sh7269_pinmux_info;
267extern const struct sh_pfc_soc_info sh73a0_pinmux_info;
268extern const struct sh_pfc_soc_info sh7720_pinmux_info;
269extern const struct sh_pfc_soc_info sh7722_pinmux_info;
270extern const struct sh_pfc_soc_info sh7723_pinmux_info;
271extern const struct sh_pfc_soc_info sh7724_pinmux_info;
272extern const struct sh_pfc_soc_info sh7734_pinmux_info;
273extern const struct sh_pfc_soc_info sh7757_pinmux_info;
274extern const struct sh_pfc_soc_info sh7785_pinmux_info;
275extern const struct sh_pfc_soc_info sh7786_pinmux_info;
276extern const struct sh_pfc_soc_info shx3_pinmux_info;
277
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200278/* -----------------------------------------------------------------------------
279 * Helper macros to create pin and port lists
280 */
281
282/*
Geert Uytterhoevenb8b47d62015-09-21 16:27:23 +0200283 * sh_pfc_soc_info pinmux_data array macros
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200284 */
285
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200286/*
287 * Describe generic pinmux data
288 * - data_or_mark: *_DATA or *_MARK enum ID
289 * - ids...: List of enum IDs to associate with data_or_mark
290 */
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200291#define PINMUX_DATA(data_or_mark, ids...) data_or_mark, ids, 0
292
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200293/*
294 * Describe a pinmux configuration without GPIO function that needs
295 * configuration in a Peripheral Function Select Register (IPSR)
296 * - ipsr: IPSR field (unused, for documentation purposes only)
297 * - fn: Function name, referring to a field in the IPSR
298 */
299#define PINMUX_IPSR_NOGP(ipsr, fn) \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200300 PINMUX_DATA(fn##_MARK, FN_##fn)
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200301
302/*
303 * Describe a pinmux configuration with GPIO function that needs configuration
304 * in both a Peripheral Function Select Register (IPSR) and in a
305 * GPIO/Peripheral Function Select Register (GPSR)
306 * - ipsr: IPSR field
307 * - fn: Function name, also referring to the IPSR field
308 */
Geert Uytterhoevene01678e2015-11-30 13:34:47 +0100309#define PINMUX_IPSR_GPSR(ipsr, fn) \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200310 PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ipsr)
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200311
312/*
313 * Describe a pinmux configuration without GPIO function that needs
314 * configuration in a Peripheral Function Select Register (IPSR), and where the
315 * pinmux function has a representation in a Module Select Register (MOD_SEL).
316 * - ipsr: IPSR field (unused, for documentation purposes only)
317 * - fn: Function name, also referring to the IPSR field
318 * - msel: Module selector
319 */
320#define PINMUX_IPSR_NOGM(ipsr, fn, msel) \
321 PINMUX_DATA(fn##_MARK, FN_##fn, FN_##msel)
322
323/*
324 * Describe a pinmux configuration with GPIO function where the pinmux function
325 * has no representation in a Peripheral Function Select Register (IPSR), but
326 * instead solely depends on a group selection.
327 * - gpsr: GPSR field
328 * - fn: Function name, also referring to the GPSR field
329 * - gsel: Group selector
330 */
331#define PINMUX_IPSR_NOFN(gpsr, fn, gsel) \
332 PINMUX_DATA(fn##_MARK, FN_##gpsr, FN_##gsel)
333
334/*
335 * Describe a pinmux configuration with GPIO function that needs configuration
336 * in both a Peripheral Function Select Register (IPSR) and a GPIO/Peripheral
337 * Function Select Register (GPSR), and where the pinmux function has a
338 * representation in a Module Select Register (MOD_SEL).
339 * - ipsr: IPSR field
340 * - fn: Function name, also referring to the IPSR field
341 * - msel: Module selector
342 */
343#define PINMUX_IPSR_MSEL(ipsr, fn, msel) \
Kuninori Morimoto93d21852016-03-16 00:48:11 +0000344 PINMUX_DATA(fn##_MARK, FN_##msel, FN_##fn, FN_##ipsr)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200345
346/*
Geert Uytterhoevendcd803b2015-10-20 19:33:00 +0200347 * Describe a pinmux configuration for a single-function pin with GPIO
348 * capability.
349 * - fn: Function name
350 */
351#define PINMUX_SINGLE(fn) \
352 PINMUX_DATA(fn##_MARK, FN_##fn)
353
354/*
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200355 * GP port style (32 ports banks)
356 */
357
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300358#define PORT_GP_CFG_1(bank, pin, fn, sfx, cfg) \
359 fn(bank, pin, GP_##bank##_##pin, sfx, cfg)
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200360#define PORT_GP_1(bank, pin, fn, sfx) PORT_GP_CFG_1(bank, pin, fn, sfx, 0)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200361
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300362#define PORT_GP_CFG_4(bank, fn, sfx, cfg) \
363 PORT_GP_CFG_1(bank, 0, fn, sfx, cfg), \
364 PORT_GP_CFG_1(bank, 1, fn, sfx, cfg), \
365 PORT_GP_CFG_1(bank, 2, fn, sfx, cfg), \
366 PORT_GP_CFG_1(bank, 3, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900367#define PORT_GP_4(bank, fn, sfx) PORT_GP_CFG_4(bank, fn, sfx, 0)
368
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300369#define PORT_GP_CFG_8(bank, fn, sfx, cfg) \
370 PORT_GP_CFG_4(bank, fn, sfx, cfg), \
371 PORT_GP_CFG_1(bank, 4, fn, sfx, cfg), \
372 PORT_GP_CFG_1(bank, 5, fn, sfx, cfg), \
373 PORT_GP_CFG_1(bank, 6, fn, sfx, cfg), \
374 PORT_GP_CFG_1(bank, 7, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900375#define PORT_GP_8(bank, fn, sfx) PORT_GP_CFG_8(bank, fn, sfx, 0)
376
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300377#define PORT_GP_CFG_9(bank, fn, sfx, cfg) \
378 PORT_GP_CFG_8(bank, fn, sfx, cfg), \
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900379 PORT_GP_CFG_1(bank, 8, fn, sfx, cfg)
380#define PORT_GP_9(bank, fn, sfx) PORT_GP_CFG_9(bank, fn, sfx, 0)
381
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300382#define PORT_GP_CFG_12(bank, fn, sfx, cfg) \
383 PORT_GP_CFG_9(bank, fn, sfx, cfg), \
384 PORT_GP_CFG_1(bank, 9, fn, sfx, cfg), \
385 PORT_GP_CFG_1(bank, 10, fn, sfx, cfg), \
386 PORT_GP_CFG_1(bank, 11, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900387#define PORT_GP_12(bank, fn, sfx) PORT_GP_CFG_12(bank, fn, sfx, 0)
388
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300389#define PORT_GP_CFG_14(bank, fn, sfx, cfg) \
390 PORT_GP_CFG_12(bank, fn, sfx, cfg), \
391 PORT_GP_CFG_1(bank, 12, fn, sfx, cfg), \
392 PORT_GP_CFG_1(bank, 13, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900393#define PORT_GP_14(bank, fn, sfx) PORT_GP_CFG_14(bank, fn, sfx, 0)
394
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300395#define PORT_GP_CFG_15(bank, fn, sfx, cfg) \
396 PORT_GP_CFG_14(bank, fn, sfx, cfg), \
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900397 PORT_GP_CFG_1(bank, 14, fn, sfx, cfg)
398#define PORT_GP_15(bank, fn, sfx) PORT_GP_CFG_15(bank, fn, sfx, 0)
399
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300400#define PORT_GP_CFG_16(bank, fn, sfx, cfg) \
401 PORT_GP_CFG_15(bank, fn, sfx, cfg), \
402 PORT_GP_CFG_1(bank, 15, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900403#define PORT_GP_16(bank, fn, sfx) PORT_GP_CFG_16(bank, fn, sfx, 0)
404
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300405#define PORT_GP_CFG_17(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300406 PORT_GP_CFG_16(bank, fn, sfx, cfg), \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300407 PORT_GP_CFG_1(bank, 16, fn, sfx, cfg)
408#define PORT_GP_17(bank, fn, sfx) PORT_GP_CFG_17(bank, fn, sfx, 0)
409
410#define PORT_GP_CFG_18(bank, fn, sfx, cfg) \
411 PORT_GP_CFG_17(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300412 PORT_GP_CFG_1(bank, 17, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900413#define PORT_GP_18(bank, fn, sfx) PORT_GP_CFG_18(bank, fn, sfx, 0)
414
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300415#define PORT_GP_CFG_23(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300416 PORT_GP_CFG_18(bank, fn, sfx, cfg), \
417 PORT_GP_CFG_1(bank, 18, fn, sfx, cfg), \
418 PORT_GP_CFG_1(bank, 19, fn, sfx, cfg), \
419 PORT_GP_CFG_1(bank, 20, fn, sfx, cfg), \
420 PORT_GP_CFG_1(bank, 21, fn, sfx, cfg), \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300421 PORT_GP_CFG_1(bank, 22, fn, sfx, cfg)
422#define PORT_GP_23(bank, fn, sfx) PORT_GP_CFG_23(bank, fn, sfx, 0)
423
424#define PORT_GP_CFG_26(bank, fn, sfx, cfg) \
425 PORT_GP_CFG_23(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300426 PORT_GP_CFG_1(bank, 23, fn, sfx, cfg), \
427 PORT_GP_CFG_1(bank, 24, fn, sfx, cfg), \
428 PORT_GP_CFG_1(bank, 25, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900429#define PORT_GP_26(bank, fn, sfx) PORT_GP_CFG_26(bank, fn, sfx, 0)
430
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300431#define PORT_GP_CFG_28(bank, fn, sfx, cfg) \
432 PORT_GP_CFG_26(bank, fn, sfx, cfg), \
433 PORT_GP_CFG_1(bank, 26, fn, sfx, cfg), \
434 PORT_GP_CFG_1(bank, 27, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900435#define PORT_GP_28(bank, fn, sfx) PORT_GP_CFG_28(bank, fn, sfx, 0)
436
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300437#define PORT_GP_CFG_29(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300438 PORT_GP_CFG_28(bank, fn, sfx, cfg), \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300439 PORT_GP_CFG_1(bank, 28, fn, sfx, cfg)
440#define PORT_GP_29(bank, fn, sfx) PORT_GP_CFG_29(bank, fn, sfx, 0)
441
442#define PORT_GP_CFG_30(bank, fn, sfx, cfg) \
443 PORT_GP_CFG_29(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300444 PORT_GP_CFG_1(bank, 29, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900445#define PORT_GP_30(bank, fn, sfx) PORT_GP_CFG_30(bank, fn, sfx, 0)
446
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300447#define PORT_GP_CFG_32(bank, fn, sfx, cfg) \
448 PORT_GP_CFG_30(bank, fn, sfx, cfg), \
449 PORT_GP_CFG_1(bank, 30, fn, sfx, cfg), \
450 PORT_GP_CFG_1(bank, 31, fn, sfx, cfg)
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200451#define PORT_GP_32(bank, fn, sfx) PORT_GP_CFG_32(bank, fn, sfx, 0)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200452
453#define PORT_GP_32_REV(bank, fn, sfx) \
454 PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx), \
455 PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx), \
456 PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx), \
457 PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx), \
458 PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx), \
459 PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx), \
460 PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx), \
461 PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx), \
462 PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx), \
463 PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx), \
464 PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx), \
465 PORT_GP_1(bank, 9, fn, sfx), PORT_GP_1(bank, 8, fn, sfx), \
466 PORT_GP_1(bank, 7, fn, sfx), PORT_GP_1(bank, 6, fn, sfx), \
467 PORT_GP_1(bank, 5, fn, sfx), PORT_GP_1(bank, 4, fn, sfx), \
468 PORT_GP_1(bank, 3, fn, sfx), PORT_GP_1(bank, 2, fn, sfx), \
469 PORT_GP_1(bank, 1, fn, sfx), PORT_GP_1(bank, 0, fn, sfx)
470
471/* GP_ALL(suffix) - Expand to a list of GP_#_#_suffix */
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200472#define _GP_ALL(bank, pin, name, sfx, cfg) name##_##sfx
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200473#define GP_ALL(str) CPU_ALL_PORT(_GP_ALL, str)
474
475/* PINMUX_GPIO_GP_ALL - Expand to a list of sh_pfc_pin entries */
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200476#define _GP_GPIO(bank, _pin, _name, sfx, cfg) \
Sergei Shtylyov61bb3ae2015-06-26 01:40:56 +0300477 { \
Laurent Pinchart96898962013-02-14 00:59:49 +0100478 .pin = (bank * 32) + _pin, \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200479 .name = __stringify(_name), \
480 .enum_id = _name##_DATA, \
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200481 .configs = cfg, \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200482 }
483#define PINMUX_GPIO_GP_ALL() CPU_ALL_PORT(_GP_GPIO, unused)
484
485/* PINMUX_DATA_GP_ALL - Expand to a list of name_DATA, name_FN marks */
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200486#define _GP_DATA(bank, pin, name, sfx, cfg) PINMUX_DATA(name##_DATA, name##_FN)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200487#define PINMUX_DATA_GP_ALL() CPU_ALL_PORT(_GP_DATA, unused)
488
489/*
490 * PORT style (linear pin space)
491 */
492
Laurent Pinchart3ce0d7e2013-02-14 00:41:57 +0100493#define PORT_1(pn, fn, pfx, sfx) fn(pn, pfx, sfx)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800494
Laurent Pinchart16b915e2013-02-14 00:24:32 +0100495#define PORT_10(pn, fn, pfx, sfx) \
496 PORT_1(pn, fn, pfx##0, sfx), PORT_1(pn+1, fn, pfx##1, sfx), \
497 PORT_1(pn+2, fn, pfx##2, sfx), PORT_1(pn+3, fn, pfx##3, sfx), \
498 PORT_1(pn+4, fn, pfx##4, sfx), PORT_1(pn+5, fn, pfx##5, sfx), \
499 PORT_1(pn+6, fn, pfx##6, sfx), PORT_1(pn+7, fn, pfx##7, sfx), \
500 PORT_1(pn+8, fn, pfx##8, sfx), PORT_1(pn+9, fn, pfx##9, sfx)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800501
Laurent Pinchart16b915e2013-02-14 00:24:32 +0100502#define PORT_90(pn, fn, pfx, sfx) \
503 PORT_10(pn+10, fn, pfx##1, sfx), PORT_10(pn+20, fn, pfx##2, sfx), \
504 PORT_10(pn+30, fn, pfx##3, sfx), PORT_10(pn+40, fn, pfx##4, sfx), \
505 PORT_10(pn+50, fn, pfx##5, sfx), PORT_10(pn+60, fn, pfx##6, sfx), \
506 PORT_10(pn+70, fn, pfx##7, sfx), PORT_10(pn+80, fn, pfx##8, sfx), \
507 PORT_10(pn+90, fn, pfx##9, sfx)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800508
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200509/* PORT_ALL(suffix) - Expand to a list of PORT_#_suffix */
Laurent Pinchart3ce0d7e2013-02-14 00:41:57 +0100510#define _PORT_ALL(pn, pfx, sfx) pfx##_##sfx
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200511#define PORT_ALL(str) CPU_ALL_PORT(_PORT_ALL, PORT, str)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800512
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200513/* PINMUX_GPIO - Expand to a sh_pfc_pin entry */
Laurent Pinchart96898962013-02-14 00:59:49 +0100514#define PINMUX_GPIO(_pin) \
515 [GPIO_##_pin] = { \
516 .pin = (u16)-1, \
Laurent Pinchart8620f392013-11-26 02:45:34 +0100517 .name = __stringify(GPIO_##_pin), \
Laurent Pinchart96898962013-02-14 00:59:49 +0100518 .enum_id = _pin##_DATA, \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200519 }
Kuninori Morimotobd8d0cba2011-11-10 18:45:23 -0800520
Laurent Pinchartdf020272013-07-15 17:42:48 +0200521/* SH_PFC_PIN_CFG - Expand to a sh_pfc_pin entry (named PORT#) with config */
Laurent Pinchart96898962013-02-14 00:59:49 +0100522#define SH_PFC_PIN_CFG(_pin, cfgs) \
Laurent Pinchartdf020272013-07-15 17:42:48 +0200523 { \
Laurent Pinchart96898962013-02-14 00:59:49 +0100524 .pin = _pin, \
525 .name = __stringify(PORT##_pin), \
526 .enum_id = PORT##_pin##_DATA, \
Laurent Pinchartdf020272013-07-15 17:42:48 +0200527 .configs = cfgs, \
528 }
529
Laurent Pinchart4f82e3e2013-07-15 21:10:54 +0200530/* SH_PFC_PIN_NAMED - Expand to a sh_pfc_pin entry with the given name */
531#define SH_PFC_PIN_NAMED(row, col, _name) \
532 { \
533 .pin = PIN_NUMBER(row, col), \
534 .name = __stringify(PIN_##_name), \
535 .configs = SH_PFC_PIN_CFG_NO_GPIO, \
536 }
537
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200538/* PINMUX_DATA_ALL - Expand to a list of PORT_name_DATA, PORT_name_FN0,
539 * PORT_name_OUT, PORT_name_IN marks
540 */
Laurent Pinchart3ce0d7e2013-02-14 00:41:57 +0100541#define _PORT_DATA(pn, pfx, sfx) \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200542 PINMUX_DATA(PORT##pfx##_DATA, PORT##pfx##_FN0, \
543 PORT##pfx##_OUT, PORT##pfx##_IN)
544#define PINMUX_DATA_ALL() CPU_ALL_PORT(_PORT_DATA, , unused)
545
546/* GPIO_FN(name) - Expand to a sh_pfc_pin entry for a function GPIO */
547#define PINMUX_GPIO_FN(gpio, base, data_or_mark) \
548 [gpio - (base)] = { \
549 .name = __stringify(gpio), \
550 .enum_id = data_or_mark, \
551 }
552#define GPIO_FN(str) \
553 PINMUX_GPIO_FN(GPIO_FN_##str, PINMUX_FN_BASE, str##_MARK)
554
555/*
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200556 * PORTnCR helper macro for SH-Mobile/R-Mobile
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200557 */
Kuninori Morimoto9b491392011-11-10 18:45:43 -0800558#define PORTCR(nr, reg) \
559 { \
Geert Uytterhoeven05c5f262015-02-27 18:38:02 +0100560 PINMUX_CFG_REG_VAR("PORT" nr "CR", reg, 8, 2, 2, 1, 3) {\
561 /* PULMD[1:0], handled by .set_bias() */ \
562 0, 0, 0, 0, \
563 /* IE and OE */ \
564 0, PORT##nr##_OUT, PORT##nr##_IN, 0, \
565 /* SEC, not supported */ \
566 0, 0, \
567 /* PTMD[2:0] */ \
568 PORT##nr##_FN0, PORT##nr##_FN1, \
569 PORT##nr##_FN2, PORT##nr##_FN3, \
570 PORT##nr##_FN4, PORT##nr##_FN5, \
571 PORT##nr##_FN6, PORT##nr##_FN7 \
572 } \
Kuninori Morimoto9b491392011-11-10 18:45:43 -0800573 }
Kuninori Morimotobd8d0cba2011-11-10 18:45:23 -0800574
Geert Uytterhoeven69af7752015-09-25 10:55:44 +0200575/*
576 * GPIO number helper macro for R-Car
577 */
578#define RCAR_GP_PIN(bank, pin) (((bank) * 32) + (pin))
579
Magnus Dammfae43392009-11-27 07:38:01 +0000580#endif /* __SH_PFC_H */