Kuninori Morimoto | 63b6d7e | 2018-09-07 02:13:29 +0000 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 |
| 2 | * |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 3 | * SuperH Pin Function Controller Support |
| 4 | * |
| 5 | * Copyright (c) 2008 Magnus Damm |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #ifndef __SH_PFC_H |
| 9 | #define __SH_PFC_H |
| 10 | |
Laurent Pinchart | bf9f067 | 2013-04-09 14:06:01 +0000 | [diff] [blame] | 11 | #include <linux/bug.h> |
Ben Hutchings | 5b9eaa5 | 2015-06-30 17:53:59 +0100 | [diff] [blame] | 12 | #include <linux/pinctrl/pinconf-generic.h> |
Geert Uytterhoeven | 07d36d2 | 2016-06-10 11:02:55 +0200 | [diff] [blame] | 13 | #include <linux/spinlock.h> |
Paul Mundt | 72c7afa | 2012-07-10 11:59:29 +0900 | [diff] [blame] | 14 | #include <linux/stringify.h> |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 15 | |
Paul Mundt | 06d5631 | 2012-06-21 00:03:41 +0900 | [diff] [blame] | 16 | enum { |
| 17 | PINMUX_TYPE_NONE, |
Paul Mundt | 06d5631 | 2012-06-21 00:03:41 +0900 | [diff] [blame] | 18 | PINMUX_TYPE_FUNCTION, |
| 19 | PINMUX_TYPE_GPIO, |
| 20 | PINMUX_TYPE_OUTPUT, |
| 21 | PINMUX_TYPE_INPUT, |
Paul Mundt | 06d5631 | 2012-06-21 00:03:41 +0900 | [diff] [blame] | 22 | }; |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 23 | |
Geert Uytterhoeven | 4d1816c | 2019-03-21 13:18:01 +0100 | [diff] [blame] | 24 | #define SH_PFC_PIN_NONE U16_MAX |
| 25 | |
Laurent Pinchart | c58d9c1 | 2013-03-10 16:44:02 +0100 | [diff] [blame] | 26 | #define SH_PFC_PIN_CFG_INPUT (1 << 0) |
| 27 | #define SH_PFC_PIN_CFG_OUTPUT (1 << 1) |
| 28 | #define SH_PFC_PIN_CFG_PULL_UP (1 << 2) |
| 29 | #define SH_PFC_PIN_CFG_PULL_DOWN (1 << 3) |
Geert Uytterhoeven | f1074e7 | 2019-03-21 16:17:47 +0100 | [diff] [blame] | 30 | #define SH_PFC_PIN_CFG_PULL_UP_DOWN (SH_PFC_PIN_CFG_PULL_UP | \ |
| 31 | SH_PFC_PIN_CFG_PULL_DOWN) |
Ben Hutchings | 5b9eaa5 | 2015-06-30 17:53:59 +0100 | [diff] [blame] | 32 | #define SH_PFC_PIN_CFG_IO_VOLTAGE (1 << 4) |
Laurent Pinchart | 3caa7d8 | 2016-03-23 16:06:00 +0200 | [diff] [blame] | 33 | #define SH_PFC_PIN_CFG_DRIVE_STRENGTH (1 << 5) |
Laurent Pinchart | 4f82e3e | 2013-07-15 21:10:54 +0200 | [diff] [blame] | 34 | #define SH_PFC_PIN_CFG_NO_GPIO (1 << 31) |
Laurent Pinchart | c58d9c1 | 2013-03-10 16:44:02 +0100 | [diff] [blame] | 35 | |
Laurent Pinchart | a3db40a | 2013-01-02 14:53:37 +0100 | [diff] [blame] | 36 | struct sh_pfc_pin { |
Laurent Pinchart | 9689896 | 2013-02-14 00:59:49 +0100 | [diff] [blame] | 37 | u16 pin; |
Laurent Pinchart | 533743d | 2013-07-15 13:03:20 +0200 | [diff] [blame] | 38 | u16 enum_id; |
Paul Mundt | 72c7afa | 2012-07-10 11:59:29 +0900 | [diff] [blame] | 39 | const char *name; |
Laurent Pinchart | c58d9c1 | 2013-03-10 16:44:02 +0100 | [diff] [blame] | 40 | unsigned int configs; |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 41 | }; |
| 42 | |
Geert Uytterhoeven | 43a51cd | 2018-03-12 14:42:09 +0100 | [diff] [blame] | 43 | #define SH_PFC_PIN_GROUP_ALIAS(alias, n) \ |
Laurent Pinchart | 3d8d9f1 | 2013-01-03 14:33:13 +0100 | [diff] [blame] | 44 | { \ |
Geert Uytterhoeven | 43a51cd | 2018-03-12 14:42:09 +0100 | [diff] [blame] | 45 | .name = #alias, \ |
Laurent Pinchart | 3d8d9f1 | 2013-01-03 14:33:13 +0100 | [diff] [blame] | 46 | .pins = n##_pins, \ |
| 47 | .mux = n##_mux, \ |
Geert Uytterhoeven | 9925e87 | 2018-12-12 12:01:45 +0100 | [diff] [blame] | 48 | .nr_pins = ARRAY_SIZE(n##_pins) + \ |
| 49 | BUILD_BUG_ON_ZERO(sizeof(n##_pins) != sizeof(n##_mux)), \ |
Laurent Pinchart | 3d8d9f1 | 2013-01-03 14:33:13 +0100 | [diff] [blame] | 50 | } |
Geert Uytterhoeven | 43a51cd | 2018-03-12 14:42:09 +0100 | [diff] [blame] | 51 | #define SH_PFC_PIN_GROUP(n) SH_PFC_PIN_GROUP_ALIAS(n, n) |
Laurent Pinchart | 3d8d9f1 | 2013-01-03 14:33:13 +0100 | [diff] [blame] | 52 | |
| 53 | struct sh_pfc_pin_group { |
| 54 | const char *name; |
| 55 | const unsigned int *pins; |
| 56 | const unsigned int *mux; |
| 57 | unsigned int nr_pins; |
| 58 | }; |
| 59 | |
Sergei Shtylyov | 423caa5 | 2015-10-03 02:21:15 +0300 | [diff] [blame] | 60 | /* |
Geert Uytterhoeven | 50f3f2d | 2018-10-16 09:46:12 +0200 | [diff] [blame] | 61 | * Using union vin_data{,12,16} saves memory occupied by the VIN data pins. |
| 62 | * VIN_DATA_PIN_GROUP() is a macro used to describe the VIN pin groups |
Jacopo Mondi | e889b29 | 2018-11-08 17:07:22 +0100 | [diff] [blame] | 63 | * in this case. It accepts an optional 'version' argument used when the |
| 64 | * same group can appear on a different set of pins. |
Sergei Shtylyov | 423caa5 | 2015-10-03 02:21:15 +0300 | [diff] [blame] | 65 | */ |
Jacopo Mondi | e889b29 | 2018-11-08 17:07:22 +0100 | [diff] [blame] | 66 | #define VIN_DATA_PIN_GROUP(n, s, ...) \ |
| 67 | { \ |
| 68 | .name = #n#s#__VA_ARGS__, \ |
| 69 | .pins = n##__VA_ARGS__##_pins.data##s, \ |
| 70 | .mux = n##__VA_ARGS__##_mux.data##s, \ |
| 71 | .nr_pins = ARRAY_SIZE(n##__VA_ARGS__##_pins.data##s), \ |
Sergei Shtylyov | 423caa5 | 2015-10-03 02:21:15 +0300 | [diff] [blame] | 72 | } |
| 73 | |
Geert Uytterhoeven | 50f3f2d | 2018-10-16 09:46:12 +0200 | [diff] [blame] | 74 | union vin_data12 { |
| 75 | unsigned int data12[12]; |
| 76 | unsigned int data10[10]; |
| 77 | unsigned int data8[8]; |
| 78 | }; |
| 79 | |
| 80 | union vin_data16 { |
| 81 | unsigned int data16[16]; |
| 82 | unsigned int data12[12]; |
| 83 | unsigned int data10[10]; |
| 84 | unsigned int data8[8]; |
| 85 | }; |
| 86 | |
Sergei Shtylyov | 423caa5 | 2015-10-03 02:21:15 +0300 | [diff] [blame] | 87 | union vin_data { |
| 88 | unsigned int data24[24]; |
| 89 | unsigned int data20[20]; |
| 90 | unsigned int data16[16]; |
| 91 | unsigned int data12[12]; |
| 92 | unsigned int data10[10]; |
| 93 | unsigned int data8[8]; |
| 94 | unsigned int data4[4]; |
| 95 | }; |
| 96 | |
Laurent Pinchart | 3d8d9f1 | 2013-01-03 14:33:13 +0100 | [diff] [blame] | 97 | #define SH_PFC_FUNCTION(n) \ |
| 98 | { \ |
| 99 | .name = #n, \ |
| 100 | .groups = n##_groups, \ |
| 101 | .nr_groups = ARRAY_SIZE(n##_groups), \ |
| 102 | } |
| 103 | |
| 104 | struct sh_pfc_function { |
| 105 | const char *name; |
| 106 | const char * const *groups; |
| 107 | unsigned int nr_groups; |
| 108 | }; |
| 109 | |
Laurent Pinchart | a373ed0 | 2012-11-29 13:24:07 +0100 | [diff] [blame] | 110 | struct pinmux_func { |
Laurent Pinchart | 533743d | 2013-07-15 13:03:20 +0200 | [diff] [blame] | 111 | u16 enum_id; |
Laurent Pinchart | a373ed0 | 2012-11-29 13:24:07 +0100 | [diff] [blame] | 112 | const char *name; |
| 113 | }; |
| 114 | |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 115 | struct pinmux_cfg_reg { |
Geert Uytterhoeven | 1f34de0 | 2015-03-12 11:09:16 +0100 | [diff] [blame] | 116 | u32 reg; |
Geert Uytterhoeven | dc70071 | 2015-03-12 11:09:13 +0100 | [diff] [blame] | 117 | u8 reg_width, field_width; |
Geert Uytterhoeven | fa4d367 | 2018-12-13 15:48:45 +0100 | [diff] [blame] | 118 | #ifdef DEBUG |
| 119 | u16 nr_enum_ids; /* for variable width regs only */ |
| 120 | #define SET_NR_ENUM_IDS(n) .nr_enum_ids = n, |
| 121 | #else |
| 122 | #define SET_NR_ENUM_IDS(n) |
| 123 | #endif |
Laurent Pinchart | 533743d | 2013-07-15 13:03:20 +0200 | [diff] [blame] | 124 | const u16 *enum_ids; |
Geert Uytterhoeven | dc70071 | 2015-03-12 11:09:13 +0100 | [diff] [blame] | 125 | const u8 *var_field_width; |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 126 | }; |
| 127 | |
Geert Uytterhoeven | efca8da0 | 2018-12-12 19:50:36 +0100 | [diff] [blame] | 128 | #define GROUP(...) __VA_ARGS__ |
| 129 | |
Geert Uytterhoeven | cbc983f | 2015-09-23 14:15:08 +0200 | [diff] [blame] | 130 | /* |
| 131 | * Describe a config register consisting of several fields of the same width |
| 132 | * - name: Register name (unused, for documentation purposes only) |
| 133 | * - r: Physical register address |
| 134 | * - r_width: Width of the register (in bits) |
| 135 | * - f_width: Width of the fixed-width register fields (in bits) |
Geert Uytterhoeven | efca8da0 | 2018-12-12 19:50:36 +0100 | [diff] [blame] | 136 | * - ids: For each register field (from left to right, i.e. MSB to LSB), |
| 137 | * 2^f_width enum IDs must be specified, one for each possible |
| 138 | * combination of the register field bit values, all wrapped using |
| 139 | * the GROUP() macro. |
Geert Uytterhoeven | cbc983f | 2015-09-23 14:15:08 +0200 | [diff] [blame] | 140 | */ |
Geert Uytterhoeven | efca8da0 | 2018-12-12 19:50:36 +0100 | [diff] [blame] | 141 | #define PINMUX_CFG_REG(name, r, r_width, f_width, ids) \ |
Geert Uytterhoeven | 5e8588c | 2019-01-25 11:56:05 +0100 | [diff] [blame] | 142 | .reg = r, .reg_width = r_width, \ |
Geert Uytterhoeven | c481c81 | 2018-12-18 09:31:49 +0100 | [diff] [blame] | 143 | .field_width = f_width + BUILD_BUG_ON_ZERO(r_width % f_width) + \ |
| 144 | BUILD_BUG_ON_ZERO(sizeof((const u16 []) { ids }) / sizeof(u16) != \ |
| 145 | (r_width / f_width) * (1 << f_width)), \ |
Geert Uytterhoeven | efca8da0 | 2018-12-12 19:50:36 +0100 | [diff] [blame] | 146 | .enum_ids = (const u16 [(r_width / f_width) * (1 << f_width)]) \ |
| 147 | { ids } |
Magnus Damm | f78a26f | 2011-12-14 01:01:05 +0900 | [diff] [blame] | 148 | |
Geert Uytterhoeven | cbc983f | 2015-09-23 14:15:08 +0200 | [diff] [blame] | 149 | /* |
| 150 | * Describe a config register consisting of several fields of different widths |
| 151 | * - name: Register name (unused, for documentation purposes only) |
| 152 | * - r: Physical register address |
| 153 | * - r_width: Width of the register (in bits) |
Geert Uytterhoeven | 69f7be1c | 2018-12-12 19:57:19 +0100 | [diff] [blame] | 154 | * - f_widths: List of widths of the register fields (in bits), from left |
| 155 | * to right (i.e. MSB to LSB), wrapped using the GROUP() macro. |
| 156 | * - ids: For each register field (from left to right, i.e. MSB to LSB), |
| 157 | * 2^f_widths[i] enum IDs must be specified, one for each possible |
| 158 | * combination of the register field bit values, all wrapped using |
| 159 | * the GROUP() macro. |
Geert Uytterhoeven | cbc983f | 2015-09-23 14:15:08 +0200 | [diff] [blame] | 160 | */ |
Geert Uytterhoeven | 69f7be1c | 2018-12-12 19:57:19 +0100 | [diff] [blame] | 161 | #define PINMUX_CFG_REG_VAR(name, r, r_width, f_widths, ids) \ |
| 162 | .reg = r, .reg_width = r_width, \ |
| 163 | .var_field_width = (const u8 []) { f_widths, 0 }, \ |
Geert Uytterhoeven | fa4d367 | 2018-12-13 15:48:45 +0100 | [diff] [blame] | 164 | SET_NR_ENUM_IDS(sizeof((const u16 []) { ids }) / sizeof(u16)) \ |
Geert Uytterhoeven | 69f7be1c | 2018-12-12 19:57:19 +0100 | [diff] [blame] | 165 | .enum_ids = (const u16 []) { ids } |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 166 | |
Laurent Pinchart | 3caa7d8 | 2016-03-23 16:06:00 +0200 | [diff] [blame] | 167 | struct pinmux_drive_reg_field { |
| 168 | u16 pin; |
| 169 | u8 offset; |
| 170 | u8 size; |
| 171 | }; |
| 172 | |
| 173 | struct pinmux_drive_reg { |
| 174 | u32 reg; |
| 175 | const struct pinmux_drive_reg_field fields[8]; |
| 176 | }; |
| 177 | |
| 178 | #define PINMUX_DRIVE_REG(name, r) \ |
| 179 | .reg = r, \ |
| 180 | .fields = |
| 181 | |
Geert Uytterhoeven | beaa34d | 2017-09-29 14:16:14 +0200 | [diff] [blame] | 182 | struct pinmux_bias_reg { |
| 183 | u32 puen; /* Pull-enable or pull-up control register */ |
| 184 | u32 pud; /* Pull-up/down control register (optional) */ |
| 185 | const u16 pins[32]; |
| 186 | }; |
| 187 | |
| 188 | #define PINMUX_BIAS_REG(name1, r1, name2, r2) \ |
| 189 | .puen = r1, \ |
| 190 | .pud = r2, \ |
| 191 | .pins = |
| 192 | |
Geert Uytterhoeven | 9e9bd06 | 2017-09-29 14:16:31 +0200 | [diff] [blame] | 193 | struct pinmux_ioctrl_reg { |
| 194 | u32 reg; |
| 195 | }; |
| 196 | |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 197 | struct pinmux_data_reg { |
Geert Uytterhoeven | 1f34de0 | 2015-03-12 11:09:16 +0100 | [diff] [blame] | 198 | u32 reg; |
Geert Uytterhoeven | dc70071 | 2015-03-12 11:09:13 +0100 | [diff] [blame] | 199 | u8 reg_width; |
Laurent Pinchart | 533743d | 2013-07-15 13:03:20 +0200 | [diff] [blame] | 200 | const u16 *enum_ids; |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 201 | }; |
| 202 | |
Geert Uytterhoeven | cbc983f | 2015-09-23 14:15:08 +0200 | [diff] [blame] | 203 | /* |
| 204 | * Describe a data register |
| 205 | * - name: Register name (unused, for documentation purposes only) |
| 206 | * - r: Physical register address |
| 207 | * - r_width: Width of the register (in bits) |
Geert Uytterhoeven | 19b593a | 2019-01-21 19:20:53 +0100 | [diff] [blame] | 208 | * - ids: For each register bit (from left to right, i.e. MSB to LSB), one |
| 209 | * enum ID must be specified, all wrapped using the GROUP() macro. |
Geert Uytterhoeven | cbc983f | 2015-09-23 14:15:08 +0200 | [diff] [blame] | 210 | */ |
Geert Uytterhoeven | 19b593a | 2019-01-21 19:20:53 +0100 | [diff] [blame] | 211 | #define PINMUX_DATA_REG(name, r, r_width, ids) \ |
Geert Uytterhoeven | c481c81 | 2018-12-18 09:31:49 +0100 | [diff] [blame] | 212 | .reg = r, .reg_width = r_width + \ |
| 213 | BUILD_BUG_ON_ZERO(sizeof((const u16 []) { ids }) / sizeof(u16) != \ |
| 214 | r_width), \ |
Geert Uytterhoeven | 19b593a | 2019-01-21 19:20:53 +0100 | [diff] [blame] | 215 | .enum_ids = (const u16 [r_width]) { ids } |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 216 | |
Magnus Damm | ad2a8e7 | 2011-09-28 16:50:58 +0900 | [diff] [blame] | 217 | struct pinmux_irq { |
Laurent Pinchart | 6d5bddd | 2013-12-16 20:25:15 +0100 | [diff] [blame] | 218 | const short *gpios; |
Magnus Damm | ad2a8e7 | 2011-09-28 16:50:58 +0900 | [diff] [blame] | 219 | }; |
| 220 | |
Geert Uytterhoeven | cbc983f | 2015-09-23 14:15:08 +0200 | [diff] [blame] | 221 | /* |
| 222 | * Describe the mapping from GPIOs to a single IRQ |
| 223 | * - ids...: List of GPIOs that are mapped to the same IRQ |
| 224 | */ |
Laurent Pinchart | 4adeabd | 2015-09-22 10:08:13 +0300 | [diff] [blame] | 225 | #define PINMUX_IRQ(ids...) \ |
Laurent Pinchart | 0e26e8d | 2014-05-13 13:37:46 +0200 | [diff] [blame] | 226 | { .gpios = (const short []) { ids, -1 } } |
Magnus Damm | ad2a8e7 | 2011-09-28 16:50:58 +0900 | [diff] [blame] | 227 | |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 228 | struct pinmux_range { |
Laurent Pinchart | 533743d | 2013-07-15 13:03:20 +0200 | [diff] [blame] | 229 | u16 begin; |
| 230 | u16 end; |
| 231 | u16 force; |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 232 | }; |
| 233 | |
Geert Uytterhoeven | 07d36d2 | 2016-06-10 11:02:55 +0200 | [diff] [blame] | 234 | struct sh_pfc_window { |
| 235 | phys_addr_t phys; |
| 236 | void __iomem *virt; |
| 237 | unsigned long size; |
| 238 | }; |
| 239 | |
| 240 | struct sh_pfc_pin_range; |
| 241 | |
| 242 | struct sh_pfc { |
| 243 | struct device *dev; |
| 244 | const struct sh_pfc_soc_info *info; |
| 245 | spinlock_t lock; |
| 246 | |
| 247 | unsigned int num_windows; |
| 248 | struct sh_pfc_window *windows; |
| 249 | unsigned int num_irqs; |
| 250 | unsigned int *irqs; |
| 251 | |
| 252 | struct sh_pfc_pin_range *ranges; |
| 253 | unsigned int nr_ranges; |
| 254 | |
| 255 | unsigned int nr_gpio_pins; |
| 256 | |
| 257 | struct sh_pfc_chip *gpio; |
Geert Uytterhoeven | 8843797 | 2017-09-29 14:17:18 +0200 | [diff] [blame] | 258 | u32 *saved_regs; |
Geert Uytterhoeven | 07d36d2 | 2016-06-10 11:02:55 +0200 | [diff] [blame] | 259 | }; |
Laurent Pinchart | c58d9c1 | 2013-03-10 16:44:02 +0100 | [diff] [blame] | 260 | |
| 261 | struct sh_pfc_soc_operations { |
Laurent Pinchart | 0c15106 | 2013-04-21 20:21:57 +0200 | [diff] [blame] | 262 | int (*init)(struct sh_pfc *pfc); |
Laurent Pinchart | c58d9c1 | 2013-03-10 16:44:02 +0100 | [diff] [blame] | 263 | unsigned int (*get_bias)(struct sh_pfc *pfc, unsigned int pin); |
| 264 | void (*set_bias)(struct sh_pfc *pfc, unsigned int pin, |
| 265 | unsigned int bias); |
Wolfram Sang | 8775306 | 2016-06-06 18:08:25 +0200 | [diff] [blame] | 266 | int (*pin_to_pocctrl)(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl); |
Laurent Pinchart | c58d9c1 | 2013-03-10 16:44:02 +0100 | [diff] [blame] | 267 | }; |
| 268 | |
Laurent Pinchart | 19bb7fe3 | 2012-12-15 23:51:20 +0100 | [diff] [blame] | 269 | struct sh_pfc_soc_info { |
Laurent Pinchart | cd3c1be | 2013-02-16 18:47:05 +0100 | [diff] [blame] | 270 | const char *name; |
Laurent Pinchart | c58d9c1 | 2013-03-10 16:44:02 +0100 | [diff] [blame] | 271 | const struct sh_pfc_soc_operations *ops; |
| 272 | |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 273 | struct pinmux_range input; |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 274 | struct pinmux_range output; |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 275 | struct pinmux_range function; |
| 276 | |
Laurent Pinchart | cd3c1be | 2013-02-16 18:47:05 +0100 | [diff] [blame] | 277 | const struct sh_pfc_pin *pins; |
Laurent Pinchart | caa5bac | 2012-11-29 12:24:51 +0100 | [diff] [blame] | 278 | unsigned int nr_pins; |
Laurent Pinchart | 3d8d9f1 | 2013-01-03 14:33:13 +0100 | [diff] [blame] | 279 | const struct sh_pfc_pin_group *groups; |
| 280 | unsigned int nr_groups; |
| 281 | const struct sh_pfc_function *functions; |
| 282 | unsigned int nr_functions; |
| 283 | |
Geert Uytterhoeven | 0ace959 | 2019-01-21 17:05:45 +0100 | [diff] [blame] | 284 | #ifdef CONFIG_PINCTRL_SH_FUNC_GPIO |
Laurent Pinchart | cd3c1be | 2013-02-16 18:47:05 +0100 | [diff] [blame] | 285 | const struct pinmux_func *func_gpios; |
Laurent Pinchart | a373ed0 | 2012-11-29 13:24:07 +0100 | [diff] [blame] | 286 | unsigned int nr_func_gpios; |
Geert Uytterhoeven | 56f891b | 2015-08-04 15:55:19 +0200 | [diff] [blame] | 287 | #endif |
Laurent Pinchart | d7a7ca5 | 2012-11-28 17:51:00 +0100 | [diff] [blame] | 288 | |
Laurent Pinchart | cd3c1be | 2013-02-16 18:47:05 +0100 | [diff] [blame] | 289 | const struct pinmux_cfg_reg *cfg_regs; |
Laurent Pinchart | 3caa7d8 | 2016-03-23 16:06:00 +0200 | [diff] [blame] | 290 | const struct pinmux_drive_reg *drive_regs; |
Geert Uytterhoeven | beaa34d | 2017-09-29 14:16:14 +0200 | [diff] [blame] | 291 | const struct pinmux_bias_reg *bias_regs; |
Geert Uytterhoeven | 9e9bd06 | 2017-09-29 14:16:31 +0200 | [diff] [blame] | 292 | const struct pinmux_ioctrl_reg *ioctrl_regs; |
Laurent Pinchart | cd3c1be | 2013-02-16 18:47:05 +0100 | [diff] [blame] | 293 | const struct pinmux_data_reg *data_regs; |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 294 | |
Geert Uytterhoeven | b8b47d6 | 2015-09-21 16:27:23 +0200 | [diff] [blame] | 295 | const u16 *pinmux_data; |
| 296 | unsigned int pinmux_data_size; |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 297 | |
Laurent Pinchart | cd3c1be | 2013-02-16 18:47:05 +0100 | [diff] [blame] | 298 | const struct pinmux_irq *gpio_irq; |
Magnus Damm | ad2a8e7 | 2011-09-28 16:50:58 +0900 | [diff] [blame] | 299 | unsigned int gpio_irq_size; |
| 300 | |
Geert Uytterhoeven | 1f34de0 | 2015-03-12 11:09:16 +0100 | [diff] [blame] | 301 | u32 unlock_reg; |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 302 | }; |
| 303 | |
Geert Uytterhoeven | 9f4ca14 | 2016-06-10 10:49:36 +0200 | [diff] [blame] | 304 | extern const struct sh_pfc_soc_info emev2_pinmux_info; |
| 305 | extern const struct sh_pfc_soc_info r8a73a4_pinmux_info; |
| 306 | extern const struct sh_pfc_soc_info r8a7740_pinmux_info; |
Sergei Shtylyov | 8df6270 | 2017-04-20 21:46:08 +0300 | [diff] [blame] | 307 | extern const struct sh_pfc_soc_info r8a7743_pinmux_info; |
Biju Das | d7097b9 | 2018-09-11 11:30:05 +0100 | [diff] [blame] | 308 | extern const struct sh_pfc_soc_info r8a7744_pinmux_info; |
Sergei Shtylyov | c8bac70 | 2017-04-28 21:52:35 +0300 | [diff] [blame] | 309 | extern const struct sh_pfc_soc_info r8a7745_pinmux_info; |
Biju Das | 73dacc3 | 2018-04-24 12:03:08 +0100 | [diff] [blame] | 310 | extern const struct sh_pfc_soc_info r8a77470_pinmux_info; |
Biju Das | 91d627a | 2018-08-13 14:52:32 +0100 | [diff] [blame] | 311 | extern const struct sh_pfc_soc_info r8a774a1_pinmux_info; |
Biju Das | 271ff37 | 2019-09-19 09:17:16 +0100 | [diff] [blame^] | 312 | extern const struct sh_pfc_soc_info r8a774b1_pinmux_info; |
Fabrizio Castro | 9f2b76a2 | 2018-09-12 14:31:02 +0100 | [diff] [blame] | 313 | extern const struct sh_pfc_soc_info r8a774c0_pinmux_info; |
Geert Uytterhoeven | 9f4ca14 | 2016-06-10 10:49:36 +0200 | [diff] [blame] | 314 | extern const struct sh_pfc_soc_info r8a7778_pinmux_info; |
| 315 | extern const struct sh_pfc_soc_info r8a7779_pinmux_info; |
| 316 | extern const struct sh_pfc_soc_info r8a7790_pinmux_info; |
| 317 | extern const struct sh_pfc_soc_info r8a7791_pinmux_info; |
Sergei Shtylyov | 2cf59e0 | 2016-06-30 00:21:08 +0300 | [diff] [blame] | 318 | extern const struct sh_pfc_soc_info r8a7792_pinmux_info; |
Geert Uytterhoeven | 9f4ca14 | 2016-06-10 10:49:36 +0200 | [diff] [blame] | 319 | extern const struct sh_pfc_soc_info r8a7793_pinmux_info; |
| 320 | extern const struct sh_pfc_soc_info r8a7794_pinmux_info; |
| 321 | extern const struct sh_pfc_soc_info r8a7795_pinmux_info; |
Geert Uytterhoeven | b205914c | 2016-10-03 14:49:57 +0200 | [diff] [blame] | 322 | extern const struct sh_pfc_soc_info r8a7795es1_pinmux_info; |
Takeshi Kihara | f9aece7 | 2016-08-18 15:12:32 +0200 | [diff] [blame] | 323 | extern const struct sh_pfc_soc_info r8a7796_pinmux_info; |
Jacopo Mondi | 490e687 | 2018-02-20 16:12:07 +0100 | [diff] [blame] | 324 | extern const struct sh_pfc_soc_info r8a77965_pinmux_info; |
Sergei Shtylyov | b92ac66 | 2017-11-10 20:59:01 +0300 | [diff] [blame] | 325 | extern const struct sh_pfc_soc_info r8a77970_pinmux_info; |
Sergei Shtylyov | f591252 | 2018-03-08 22:14:32 +0300 | [diff] [blame] | 326 | extern const struct sh_pfc_soc_info r8a77980_pinmux_info; |
Takeshi Kihara | 6d4036a | 2018-05-11 12:22:23 +0900 | [diff] [blame] | 327 | extern const struct sh_pfc_soc_info r8a77990_pinmux_info; |
Takeshi Kihara | 794a671 | 2017-08-09 21:19:41 +0900 | [diff] [blame] | 328 | extern const struct sh_pfc_soc_info r8a77995_pinmux_info; |
Geert Uytterhoeven | 9f4ca14 | 2016-06-10 10:49:36 +0200 | [diff] [blame] | 329 | extern const struct sh_pfc_soc_info sh7203_pinmux_info; |
| 330 | extern const struct sh_pfc_soc_info sh7264_pinmux_info; |
| 331 | extern const struct sh_pfc_soc_info sh7269_pinmux_info; |
| 332 | extern const struct sh_pfc_soc_info sh73a0_pinmux_info; |
| 333 | extern const struct sh_pfc_soc_info sh7720_pinmux_info; |
| 334 | extern const struct sh_pfc_soc_info sh7722_pinmux_info; |
| 335 | extern const struct sh_pfc_soc_info sh7723_pinmux_info; |
| 336 | extern const struct sh_pfc_soc_info sh7724_pinmux_info; |
| 337 | extern const struct sh_pfc_soc_info sh7734_pinmux_info; |
| 338 | extern const struct sh_pfc_soc_info sh7757_pinmux_info; |
| 339 | extern const struct sh_pfc_soc_info sh7785_pinmux_info; |
| 340 | extern const struct sh_pfc_soc_info sh7786_pinmux_info; |
| 341 | extern const struct sh_pfc_soc_info shx3_pinmux_info; |
| 342 | |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 343 | /* ----------------------------------------------------------------------------- |
| 344 | * Helper macros to create pin and port lists |
| 345 | */ |
| 346 | |
| 347 | /* |
Geert Uytterhoeven | b8b47d6 | 2015-09-21 16:27:23 +0200 | [diff] [blame] | 348 | * sh_pfc_soc_info pinmux_data array macros |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 349 | */ |
| 350 | |
Geert Uytterhoeven | cbc983f | 2015-09-23 14:15:08 +0200 | [diff] [blame] | 351 | /* |
| 352 | * Describe generic pinmux data |
| 353 | * - data_or_mark: *_DATA or *_MARK enum ID |
| 354 | * - ids...: List of enum IDs to associate with data_or_mark |
| 355 | */ |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 356 | #define PINMUX_DATA(data_or_mark, ids...) data_or_mark, ids, 0 |
| 357 | |
Geert Uytterhoeven | cbc983f | 2015-09-23 14:15:08 +0200 | [diff] [blame] | 358 | /* |
| 359 | * Describe a pinmux configuration without GPIO function that needs |
| 360 | * configuration in a Peripheral Function Select Register (IPSR) |
| 361 | * - ipsr: IPSR field (unused, for documentation purposes only) |
| 362 | * - fn: Function name, referring to a field in the IPSR |
| 363 | */ |
| 364 | #define PINMUX_IPSR_NOGP(ipsr, fn) \ |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 365 | PINMUX_DATA(fn##_MARK, FN_##fn) |
Geert Uytterhoeven | cbc983f | 2015-09-23 14:15:08 +0200 | [diff] [blame] | 366 | |
| 367 | /* |
| 368 | * Describe a pinmux configuration with GPIO function that needs configuration |
| 369 | * in both a Peripheral Function Select Register (IPSR) and in a |
| 370 | * GPIO/Peripheral Function Select Register (GPSR) |
| 371 | * - ipsr: IPSR field |
| 372 | * - fn: Function name, also referring to the IPSR field |
| 373 | */ |
Geert Uytterhoeven | e01678e | 2015-11-30 13:34:47 +0100 | [diff] [blame] | 374 | #define PINMUX_IPSR_GPSR(ipsr, fn) \ |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 375 | PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ipsr) |
Geert Uytterhoeven | cbc983f | 2015-09-23 14:15:08 +0200 | [diff] [blame] | 376 | |
| 377 | /* |
| 378 | * Describe a pinmux configuration without GPIO function that needs |
| 379 | * configuration in a Peripheral Function Select Register (IPSR), and where the |
| 380 | * pinmux function has a representation in a Module Select Register (MOD_SEL). |
| 381 | * - ipsr: IPSR field (unused, for documentation purposes only) |
| 382 | * - fn: Function name, also referring to the IPSR field |
| 383 | * - msel: Module selector |
| 384 | */ |
| 385 | #define PINMUX_IPSR_NOGM(ipsr, fn, msel) \ |
| 386 | PINMUX_DATA(fn##_MARK, FN_##fn, FN_##msel) |
| 387 | |
| 388 | /* |
| 389 | * Describe a pinmux configuration with GPIO function where the pinmux function |
| 390 | * has no representation in a Peripheral Function Select Register (IPSR), but |
| 391 | * instead solely depends on a group selection. |
| 392 | * - gpsr: GPSR field |
| 393 | * - fn: Function name, also referring to the GPSR field |
| 394 | * - gsel: Group selector |
| 395 | */ |
| 396 | #define PINMUX_IPSR_NOFN(gpsr, fn, gsel) \ |
| 397 | PINMUX_DATA(fn##_MARK, FN_##gpsr, FN_##gsel) |
| 398 | |
| 399 | /* |
| 400 | * Describe a pinmux configuration with GPIO function that needs configuration |
| 401 | * in both a Peripheral Function Select Register (IPSR) and a GPIO/Peripheral |
| 402 | * Function Select Register (GPSR), and where the pinmux function has a |
| 403 | * representation in a Module Select Register (MOD_SEL). |
| 404 | * - ipsr: IPSR field |
| 405 | * - fn: Function name, also referring to the IPSR field |
| 406 | * - msel: Module selector |
| 407 | */ |
| 408 | #define PINMUX_IPSR_MSEL(ipsr, fn, msel) \ |
Kuninori Morimoto | 93d2185 | 2016-03-16 00:48:11 +0000 | [diff] [blame] | 409 | PINMUX_DATA(fn##_MARK, FN_##msel, FN_##fn, FN_##ipsr) |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 410 | |
| 411 | /* |
Ulrich Hecht | 50d1ba1 | 2018-11-16 15:20:48 +0800 | [diff] [blame] | 412 | * Describe a pinmux configuration similar to PINMUX_IPSR_MSEL, but with |
| 413 | * an additional select register that controls physical multiplexing |
| 414 | * with another pin. |
| 415 | * - ipsr: IPSR field |
| 416 | * - fn: Function name, also referring to the IPSR field |
| 417 | * - psel: Physical multiplexing selector |
| 418 | * - msel: Module selector |
| 419 | */ |
| 420 | #define PINMUX_IPSR_PHYS_MSEL(ipsr, fn, psel, msel) \ |
| 421 | PINMUX_DATA(fn##_MARK, FN_##psel, FN_##msel, FN_##fn, FN_##ipsr) |
| 422 | |
| 423 | /* |
| 424 | * Describe a pinmux configuration in which a pin is physically multiplexed |
| 425 | * with other pins. |
Geert Uytterhoeven | 360328c | 2019-03-20 10:47:26 +0100 | [diff] [blame] | 426 | * - ipsr: IPSR field (unused, for documentation purposes only) |
| 427 | * - fn: Function name |
Ulrich Hecht | 50d1ba1 | 2018-11-16 15:20:48 +0800 | [diff] [blame] | 428 | * - psel: Physical multiplexing selector |
| 429 | */ |
| 430 | #define PINMUX_IPSR_PHYS(ipsr, fn, psel) \ |
| 431 | PINMUX_DATA(fn##_MARK, FN_##psel) |
| 432 | |
| 433 | /* |
Geert Uytterhoeven | dcd803b | 2015-10-20 19:33:00 +0200 | [diff] [blame] | 434 | * Describe a pinmux configuration for a single-function pin with GPIO |
| 435 | * capability. |
| 436 | * - fn: Function name |
| 437 | */ |
| 438 | #define PINMUX_SINGLE(fn) \ |
| 439 | PINMUX_DATA(fn##_MARK, FN_##fn) |
| 440 | |
| 441 | /* |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 442 | * GP port style (32 ports banks) |
| 443 | */ |
| 444 | |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 445 | #define PORT_GP_CFG_1(bank, pin, fn, sfx, cfg) \ |
| 446 | fn(bank, pin, GP_##bank##_##pin, sfx, cfg) |
Ulrich Hecht | 22768fc | 2015-10-05 16:55:53 +0200 | [diff] [blame] | 447 | #define PORT_GP_1(bank, pin, fn, sfx) PORT_GP_CFG_1(bank, pin, fn, sfx, 0) |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 448 | |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 449 | #define PORT_GP_CFG_4(bank, fn, sfx, cfg) \ |
| 450 | PORT_GP_CFG_1(bank, 0, fn, sfx, cfg), \ |
| 451 | PORT_GP_CFG_1(bank, 1, fn, sfx, cfg), \ |
| 452 | PORT_GP_CFG_1(bank, 2, fn, sfx, cfg), \ |
| 453 | PORT_GP_CFG_1(bank, 3, fn, sfx, cfg) |
Kuninori Morimoto | 2d24fe6 | 2015-11-11 14:29:59 +0900 | [diff] [blame] | 454 | #define PORT_GP_4(bank, fn, sfx) PORT_GP_CFG_4(bank, fn, sfx, 0) |
| 455 | |
Sergei Shtylyov | 5a0e698 | 2017-11-10 20:59:00 +0300 | [diff] [blame] | 456 | #define PORT_GP_CFG_6(bank, fn, sfx, cfg) \ |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 457 | PORT_GP_CFG_4(bank, fn, sfx, cfg), \ |
| 458 | PORT_GP_CFG_1(bank, 4, fn, sfx, cfg), \ |
Sergei Shtylyov | 5a0e698 | 2017-11-10 20:59:00 +0300 | [diff] [blame] | 459 | PORT_GP_CFG_1(bank, 5, fn, sfx, cfg) |
| 460 | #define PORT_GP_6(bank, fn, sfx) PORT_GP_CFG_6(bank, fn, sfx, 0) |
| 461 | |
| 462 | #define PORT_GP_CFG_8(bank, fn, sfx, cfg) \ |
| 463 | PORT_GP_CFG_6(bank, fn, sfx, cfg), \ |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 464 | PORT_GP_CFG_1(bank, 6, fn, sfx, cfg), \ |
| 465 | PORT_GP_CFG_1(bank, 7, fn, sfx, cfg) |
Kuninori Morimoto | 2d24fe6 | 2015-11-11 14:29:59 +0900 | [diff] [blame] | 466 | #define PORT_GP_8(bank, fn, sfx) PORT_GP_CFG_8(bank, fn, sfx, 0) |
| 467 | |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 468 | #define PORT_GP_CFG_9(bank, fn, sfx, cfg) \ |
| 469 | PORT_GP_CFG_8(bank, fn, sfx, cfg), \ |
Kuninori Morimoto | 2d24fe6 | 2015-11-11 14:29:59 +0900 | [diff] [blame] | 470 | PORT_GP_CFG_1(bank, 8, fn, sfx, cfg) |
| 471 | #define PORT_GP_9(bank, fn, sfx) PORT_GP_CFG_9(bank, fn, sfx, 0) |
| 472 | |
Yoshihiro Shimoda | afdf04c | 2017-08-09 21:19:40 +0900 | [diff] [blame] | 473 | #define PORT_GP_CFG_10(bank, fn, sfx, cfg) \ |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 474 | PORT_GP_CFG_9(bank, fn, sfx, cfg), \ |
Yoshihiro Shimoda | afdf04c | 2017-08-09 21:19:40 +0900 | [diff] [blame] | 475 | PORT_GP_CFG_1(bank, 9, fn, sfx, cfg) |
| 476 | #define PORT_GP_10(bank, fn, sfx) PORT_GP_CFG_10(bank, fn, sfx, 0) |
| 477 | |
Takeshi Kihara | ec96db5 | 2018-05-11 12:22:22 +0900 | [diff] [blame] | 478 | #define PORT_GP_CFG_11(bank, fn, sfx, cfg) \ |
Yoshihiro Shimoda | afdf04c | 2017-08-09 21:19:40 +0900 | [diff] [blame] | 479 | PORT_GP_CFG_10(bank, fn, sfx, cfg), \ |
Takeshi Kihara | ec96db5 | 2018-05-11 12:22:22 +0900 | [diff] [blame] | 480 | PORT_GP_CFG_1(bank, 10, fn, sfx, cfg) |
| 481 | #define PORT_GP_11(bank, fn, sfx) PORT_GP_CFG_11(bank, fn, sfx, 0) |
| 482 | |
| 483 | #define PORT_GP_CFG_12(bank, fn, sfx, cfg) \ |
| 484 | PORT_GP_CFG_11(bank, fn, sfx, cfg), \ |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 485 | PORT_GP_CFG_1(bank, 11, fn, sfx, cfg) |
Kuninori Morimoto | 2d24fe6 | 2015-11-11 14:29:59 +0900 | [diff] [blame] | 486 | #define PORT_GP_12(bank, fn, sfx) PORT_GP_CFG_12(bank, fn, sfx, 0) |
| 487 | |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 488 | #define PORT_GP_CFG_14(bank, fn, sfx, cfg) \ |
| 489 | PORT_GP_CFG_12(bank, fn, sfx, cfg), \ |
| 490 | PORT_GP_CFG_1(bank, 12, fn, sfx, cfg), \ |
| 491 | PORT_GP_CFG_1(bank, 13, fn, sfx, cfg) |
Kuninori Morimoto | 2d24fe6 | 2015-11-11 14:29:59 +0900 | [diff] [blame] | 492 | #define PORT_GP_14(bank, fn, sfx) PORT_GP_CFG_14(bank, fn, sfx, 0) |
| 493 | |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 494 | #define PORT_GP_CFG_15(bank, fn, sfx, cfg) \ |
| 495 | PORT_GP_CFG_14(bank, fn, sfx, cfg), \ |
Kuninori Morimoto | 2d24fe6 | 2015-11-11 14:29:59 +0900 | [diff] [blame] | 496 | PORT_GP_CFG_1(bank, 14, fn, sfx, cfg) |
| 497 | #define PORT_GP_15(bank, fn, sfx) PORT_GP_CFG_15(bank, fn, sfx, 0) |
| 498 | |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 499 | #define PORT_GP_CFG_16(bank, fn, sfx, cfg) \ |
| 500 | PORT_GP_CFG_15(bank, fn, sfx, cfg), \ |
| 501 | PORT_GP_CFG_1(bank, 15, fn, sfx, cfg) |
Kuninori Morimoto | 2d24fe6 | 2015-11-11 14:29:59 +0900 | [diff] [blame] | 502 | #define PORT_GP_16(bank, fn, sfx) PORT_GP_CFG_16(bank, fn, sfx, 0) |
| 503 | |
Sergei Shtylyov | 2cf59e0 | 2016-06-30 00:21:08 +0300 | [diff] [blame] | 504 | #define PORT_GP_CFG_17(bank, fn, sfx, cfg) \ |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 505 | PORT_GP_CFG_16(bank, fn, sfx, cfg), \ |
Sergei Shtylyov | 2cf59e0 | 2016-06-30 00:21:08 +0300 | [diff] [blame] | 506 | PORT_GP_CFG_1(bank, 16, fn, sfx, cfg) |
| 507 | #define PORT_GP_17(bank, fn, sfx) PORT_GP_CFG_17(bank, fn, sfx, 0) |
| 508 | |
| 509 | #define PORT_GP_CFG_18(bank, fn, sfx, cfg) \ |
| 510 | PORT_GP_CFG_17(bank, fn, sfx, cfg), \ |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 511 | PORT_GP_CFG_1(bank, 17, fn, sfx, cfg) |
Kuninori Morimoto | 2d24fe6 | 2015-11-11 14:29:59 +0900 | [diff] [blame] | 512 | #define PORT_GP_18(bank, fn, sfx) PORT_GP_CFG_18(bank, fn, sfx, 0) |
| 513 | |
Yoshihiro Shimoda | afdf04c | 2017-08-09 21:19:40 +0900 | [diff] [blame] | 514 | #define PORT_GP_CFG_20(bank, fn, sfx, cfg) \ |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 515 | PORT_GP_CFG_18(bank, fn, sfx, cfg), \ |
| 516 | PORT_GP_CFG_1(bank, 18, fn, sfx, cfg), \ |
Yoshihiro Shimoda | afdf04c | 2017-08-09 21:19:40 +0900 | [diff] [blame] | 517 | PORT_GP_CFG_1(bank, 19, fn, sfx, cfg) |
| 518 | #define PORT_GP_20(bank, fn, sfx) PORT_GP_CFG_20(bank, fn, sfx, 0) |
| 519 | |
| 520 | #define PORT_GP_CFG_21(bank, fn, sfx, cfg) \ |
| 521 | PORT_GP_CFG_20(bank, fn, sfx, cfg), \ |
| 522 | PORT_GP_CFG_1(bank, 20, fn, sfx, cfg) |
| 523 | #define PORT_GP_21(bank, fn, sfx) PORT_GP_CFG_21(bank, fn, sfx, 0) |
| 524 | |
Sergei Shtylyov | 5a0e698 | 2017-11-10 20:59:00 +0300 | [diff] [blame] | 525 | #define PORT_GP_CFG_22(bank, fn, sfx, cfg) \ |
Yoshihiro Shimoda | afdf04c | 2017-08-09 21:19:40 +0900 | [diff] [blame] | 526 | PORT_GP_CFG_21(bank, fn, sfx, cfg), \ |
Sergei Shtylyov | 5a0e698 | 2017-11-10 20:59:00 +0300 | [diff] [blame] | 527 | PORT_GP_CFG_1(bank, 21, fn, sfx, cfg) |
| 528 | #define PORT_GP_22(bank, fn, sfx) PORT_GP_CFG_22(bank, fn, sfx, 0) |
| 529 | |
| 530 | #define PORT_GP_CFG_23(bank, fn, sfx, cfg) \ |
| 531 | PORT_GP_CFG_22(bank, fn, sfx, cfg), \ |
Sergei Shtylyov | 2cf59e0 | 2016-06-30 00:21:08 +0300 | [diff] [blame] | 532 | PORT_GP_CFG_1(bank, 22, fn, sfx, cfg) |
| 533 | #define PORT_GP_23(bank, fn, sfx) PORT_GP_CFG_23(bank, fn, sfx, 0) |
| 534 | |
Simon Horman | 9a6caa1 | 2016-09-12 09:36:33 +0200 | [diff] [blame] | 535 | #define PORT_GP_CFG_24(bank, fn, sfx, cfg) \ |
Sergei Shtylyov | 2cf59e0 | 2016-06-30 00:21:08 +0300 | [diff] [blame] | 536 | PORT_GP_CFG_23(bank, fn, sfx, cfg), \ |
Simon Horman | 9a6caa1 | 2016-09-12 09:36:33 +0200 | [diff] [blame] | 537 | PORT_GP_CFG_1(bank, 23, fn, sfx, cfg) |
| 538 | #define PORT_GP_24(bank, fn, sfx) PORT_GP_CFG_24(bank, fn, sfx, 0) |
| 539 | |
Sergei Shtylyov | c21a3e3 | 2018-03-08 22:12:47 +0300 | [diff] [blame] | 540 | #define PORT_GP_CFG_25(bank, fn, sfx, cfg) \ |
Simon Horman | 9a6caa1 | 2016-09-12 09:36:33 +0200 | [diff] [blame] | 541 | PORT_GP_CFG_24(bank, fn, sfx, cfg), \ |
Sergei Shtylyov | c21a3e3 | 2018-03-08 22:12:47 +0300 | [diff] [blame] | 542 | PORT_GP_CFG_1(bank, 24, fn, sfx, cfg) |
| 543 | #define PORT_GP_25(bank, fn, sfx) PORT_GP_CFG_25(bank, fn, sfx, 0) |
| 544 | |
| 545 | #define PORT_GP_CFG_26(bank, fn, sfx, cfg) \ |
| 546 | PORT_GP_CFG_25(bank, fn, sfx, cfg), \ |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 547 | PORT_GP_CFG_1(bank, 25, fn, sfx, cfg) |
Kuninori Morimoto | 2d24fe6 | 2015-11-11 14:29:59 +0900 | [diff] [blame] | 548 | #define PORT_GP_26(bank, fn, sfx) PORT_GP_CFG_26(bank, fn, sfx, 0) |
| 549 | |
Geert Uytterhoeven | fbc5108 | 2019-05-10 12:44:21 +0200 | [diff] [blame] | 550 | #define PORT_GP_CFG_27(bank, fn, sfx, cfg) \ |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 551 | PORT_GP_CFG_26(bank, fn, sfx, cfg), \ |
Geert Uytterhoeven | fbc5108 | 2019-05-10 12:44:21 +0200 | [diff] [blame] | 552 | PORT_GP_CFG_1(bank, 26, fn, sfx, cfg) |
| 553 | #define PORT_GP_27(bank, fn, sfx) PORT_GP_CFG_27(bank, fn, sfx, 0) |
| 554 | |
| 555 | #define PORT_GP_CFG_28(bank, fn, sfx, cfg) \ |
| 556 | PORT_GP_CFG_27(bank, fn, sfx, cfg), \ |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 557 | PORT_GP_CFG_1(bank, 27, fn, sfx, cfg) |
Kuninori Morimoto | 2d24fe6 | 2015-11-11 14:29:59 +0900 | [diff] [blame] | 558 | #define PORT_GP_28(bank, fn, sfx) PORT_GP_CFG_28(bank, fn, sfx, 0) |
| 559 | |
Sergei Shtylyov | 2cf59e0 | 2016-06-30 00:21:08 +0300 | [diff] [blame] | 560 | #define PORT_GP_CFG_29(bank, fn, sfx, cfg) \ |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 561 | PORT_GP_CFG_28(bank, fn, sfx, cfg), \ |
Sergei Shtylyov | 2cf59e0 | 2016-06-30 00:21:08 +0300 | [diff] [blame] | 562 | PORT_GP_CFG_1(bank, 28, fn, sfx, cfg) |
| 563 | #define PORT_GP_29(bank, fn, sfx) PORT_GP_CFG_29(bank, fn, sfx, 0) |
| 564 | |
| 565 | #define PORT_GP_CFG_30(bank, fn, sfx, cfg) \ |
| 566 | PORT_GP_CFG_29(bank, fn, sfx, cfg), \ |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 567 | PORT_GP_CFG_1(bank, 29, fn, sfx, cfg) |
Kuninori Morimoto | 2d24fe6 | 2015-11-11 14:29:59 +0900 | [diff] [blame] | 568 | #define PORT_GP_30(bank, fn, sfx) PORT_GP_CFG_30(bank, fn, sfx, 0) |
| 569 | |
Sergei Shtylyov | e729bbc | 2016-06-30 00:20:18 +0300 | [diff] [blame] | 570 | #define PORT_GP_CFG_32(bank, fn, sfx, cfg) \ |
| 571 | PORT_GP_CFG_30(bank, fn, sfx, cfg), \ |
| 572 | PORT_GP_CFG_1(bank, 30, fn, sfx, cfg), \ |
| 573 | PORT_GP_CFG_1(bank, 31, fn, sfx, cfg) |
Ulrich Hecht | 22768fc | 2015-10-05 16:55:53 +0200 | [diff] [blame] | 574 | #define PORT_GP_32(bank, fn, sfx) PORT_GP_CFG_32(bank, fn, sfx, 0) |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 575 | |
| 576 | #define PORT_GP_32_REV(bank, fn, sfx) \ |
| 577 | PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx), \ |
| 578 | PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx), \ |
| 579 | PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx), \ |
| 580 | PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx), \ |
| 581 | PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx), \ |
| 582 | PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx), \ |
| 583 | PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx), \ |
| 584 | PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx), \ |
| 585 | PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx), \ |
| 586 | PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx), \ |
| 587 | PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx), \ |
| 588 | PORT_GP_1(bank, 9, fn, sfx), PORT_GP_1(bank, 8, fn, sfx), \ |
| 589 | PORT_GP_1(bank, 7, fn, sfx), PORT_GP_1(bank, 6, fn, sfx), \ |
| 590 | PORT_GP_1(bank, 5, fn, sfx), PORT_GP_1(bank, 4, fn, sfx), \ |
| 591 | PORT_GP_1(bank, 3, fn, sfx), PORT_GP_1(bank, 2, fn, sfx), \ |
| 592 | PORT_GP_1(bank, 1, fn, sfx), PORT_GP_1(bank, 0, fn, sfx) |
| 593 | |
| 594 | /* GP_ALL(suffix) - Expand to a list of GP_#_#_suffix */ |
Ulrich Hecht | 22768fc | 2015-10-05 16:55:53 +0200 | [diff] [blame] | 595 | #define _GP_ALL(bank, pin, name, sfx, cfg) name##_##sfx |
Geert Uytterhoeven | bd79c92 | 2019-03-21 16:17:47 +0100 | [diff] [blame] | 596 | #define GP_ALL(str) CPU_ALL_GP(_GP_ALL, str) |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 597 | |
| 598 | /* PINMUX_GPIO_GP_ALL - Expand to a list of sh_pfc_pin entries */ |
Ulrich Hecht | 22768fc | 2015-10-05 16:55:53 +0200 | [diff] [blame] | 599 | #define _GP_GPIO(bank, _pin, _name, sfx, cfg) \ |
Sergei Shtylyov | 61bb3ae | 2015-06-26 01:40:56 +0300 | [diff] [blame] | 600 | { \ |
Laurent Pinchart | 9689896 | 2013-02-14 00:59:49 +0100 | [diff] [blame] | 601 | .pin = (bank * 32) + _pin, \ |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 602 | .name = __stringify(_name), \ |
| 603 | .enum_id = _name##_DATA, \ |
Ulrich Hecht | 22768fc | 2015-10-05 16:55:53 +0200 | [diff] [blame] | 604 | .configs = cfg, \ |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 605 | } |
Geert Uytterhoeven | bd79c92 | 2019-03-21 16:17:47 +0100 | [diff] [blame] | 606 | #define PINMUX_GPIO_GP_ALL() CPU_ALL_GP(_GP_GPIO, unused) |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 607 | |
| 608 | /* PINMUX_DATA_GP_ALL - Expand to a list of name_DATA, name_FN marks */ |
Ulrich Hecht | 22768fc | 2015-10-05 16:55:53 +0200 | [diff] [blame] | 609 | #define _GP_DATA(bank, pin, name, sfx, cfg) PINMUX_DATA(name##_DATA, name##_FN) |
Geert Uytterhoeven | bd79c92 | 2019-03-21 16:17:47 +0100 | [diff] [blame] | 610 | #define PINMUX_DATA_GP_ALL() CPU_ALL_GP(_GP_DATA, unused) |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 611 | |
| 612 | /* |
Geert Uytterhoeven | 4818f44 | 2019-03-21 18:58:51 +0100 | [diff] [blame] | 613 | * GP_ASSIGN_LAST() - Expand to an enum definition for the last GP pin |
| 614 | * |
| 615 | * The largest GP pin index is obtained by taking the size of a union, |
| 616 | * containing one array per GP pin, sized by the corresponding pin index. |
| 617 | * As the fields in the CPU_ALL_GP() macro definition are separated by commas, |
| 618 | * while the members of a union must be terminated by semicolons, the commas |
| 619 | * are absorbed by wrapping them inside dummy attributes. |
| 620 | */ |
| 621 | #define _GP_ENTRY(bank, pin, name, sfx, cfg) \ |
| 622 | deprecated)); char name[(bank * 32) + pin] __attribute__((deprecated |
| 623 | #define GP_ASSIGN_LAST() \ |
| 624 | GP_LAST = sizeof(union { \ |
| 625 | char dummy[0] __attribute__((deprecated, \ |
| 626 | CPU_ALL_GP(_GP_ENTRY, unused), \ |
| 627 | deprecated)); \ |
| 628 | }) |
| 629 | |
| 630 | /* |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 631 | * PORT style (linear pin space) |
| 632 | */ |
| 633 | |
Laurent Pinchart | 3ce0d7e | 2013-02-14 00:41:57 +0100 | [diff] [blame] | 634 | #define PORT_1(pn, fn, pfx, sfx) fn(pn, pfx, sfx) |
Kuninori Morimoto | 972c3fb | 2011-11-10 18:45:33 -0800 | [diff] [blame] | 635 | |
Laurent Pinchart | 16b915e | 2013-02-14 00:24:32 +0100 | [diff] [blame] | 636 | #define PORT_10(pn, fn, pfx, sfx) \ |
| 637 | PORT_1(pn, fn, pfx##0, sfx), PORT_1(pn+1, fn, pfx##1, sfx), \ |
| 638 | PORT_1(pn+2, fn, pfx##2, sfx), PORT_1(pn+3, fn, pfx##3, sfx), \ |
| 639 | PORT_1(pn+4, fn, pfx##4, sfx), PORT_1(pn+5, fn, pfx##5, sfx), \ |
| 640 | PORT_1(pn+6, fn, pfx##6, sfx), PORT_1(pn+7, fn, pfx##7, sfx), \ |
| 641 | PORT_1(pn+8, fn, pfx##8, sfx), PORT_1(pn+9, fn, pfx##9, sfx) |
Kuninori Morimoto | 972c3fb | 2011-11-10 18:45:33 -0800 | [diff] [blame] | 642 | |
Laurent Pinchart | 16b915e | 2013-02-14 00:24:32 +0100 | [diff] [blame] | 643 | #define PORT_90(pn, fn, pfx, sfx) \ |
| 644 | PORT_10(pn+10, fn, pfx##1, sfx), PORT_10(pn+20, fn, pfx##2, sfx), \ |
| 645 | PORT_10(pn+30, fn, pfx##3, sfx), PORT_10(pn+40, fn, pfx##4, sfx), \ |
| 646 | PORT_10(pn+50, fn, pfx##5, sfx), PORT_10(pn+60, fn, pfx##6, sfx), \ |
| 647 | PORT_10(pn+70, fn, pfx##7, sfx), PORT_10(pn+80, fn, pfx##8, sfx), \ |
| 648 | PORT_10(pn+90, fn, pfx##9, sfx) |
Kuninori Morimoto | 972c3fb | 2011-11-10 18:45:33 -0800 | [diff] [blame] | 649 | |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 650 | /* PORT_ALL(suffix) - Expand to a list of PORT_#_suffix */ |
Laurent Pinchart | 3ce0d7e | 2013-02-14 00:41:57 +0100 | [diff] [blame] | 651 | #define _PORT_ALL(pn, pfx, sfx) pfx##_##sfx |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 652 | #define PORT_ALL(str) CPU_ALL_PORT(_PORT_ALL, PORT, str) |
Kuninori Morimoto | 972c3fb | 2011-11-10 18:45:33 -0800 | [diff] [blame] | 653 | |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 654 | /* PINMUX_GPIO - Expand to a sh_pfc_pin entry */ |
Laurent Pinchart | 9689896 | 2013-02-14 00:59:49 +0100 | [diff] [blame] | 655 | #define PINMUX_GPIO(_pin) \ |
| 656 | [GPIO_##_pin] = { \ |
| 657 | .pin = (u16)-1, \ |
Laurent Pinchart | 8620f39 | 2013-11-26 02:45:34 +0100 | [diff] [blame] | 658 | .name = __stringify(GPIO_##_pin), \ |
Laurent Pinchart | 9689896 | 2013-02-14 00:59:49 +0100 | [diff] [blame] | 659 | .enum_id = _pin##_DATA, \ |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 660 | } |
Kuninori Morimoto | bd8d0cba | 2011-11-10 18:45:23 -0800 | [diff] [blame] | 661 | |
Laurent Pinchart | df02027 | 2013-07-15 17:42:48 +0200 | [diff] [blame] | 662 | /* SH_PFC_PIN_CFG - Expand to a sh_pfc_pin entry (named PORT#) with config */ |
Laurent Pinchart | 9689896 | 2013-02-14 00:59:49 +0100 | [diff] [blame] | 663 | #define SH_PFC_PIN_CFG(_pin, cfgs) \ |
Laurent Pinchart | df02027 | 2013-07-15 17:42:48 +0200 | [diff] [blame] | 664 | { \ |
Laurent Pinchart | 9689896 | 2013-02-14 00:59:49 +0100 | [diff] [blame] | 665 | .pin = _pin, \ |
| 666 | .name = __stringify(PORT##_pin), \ |
| 667 | .enum_id = PORT##_pin##_DATA, \ |
Laurent Pinchart | df02027 | 2013-07-15 17:42:48 +0200 | [diff] [blame] | 668 | .configs = cfgs, \ |
| 669 | } |
| 670 | |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 671 | /* PINMUX_DATA_ALL - Expand to a list of PORT_name_DATA, PORT_name_FN0, |
| 672 | * PORT_name_OUT, PORT_name_IN marks |
| 673 | */ |
Laurent Pinchart | 3ce0d7e | 2013-02-14 00:41:57 +0100 | [diff] [blame] | 674 | #define _PORT_DATA(pn, pfx, sfx) \ |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 675 | PINMUX_DATA(PORT##pfx##_DATA, PORT##pfx##_FN0, \ |
| 676 | PORT##pfx##_OUT, PORT##pfx##_IN) |
| 677 | #define PINMUX_DATA_ALL() CPU_ALL_PORT(_PORT_DATA, , unused) |
| 678 | |
Geert Uytterhoeven | 4818f44 | 2019-03-21 18:58:51 +0100 | [diff] [blame] | 679 | /* |
| 680 | * PORT_ASSIGN_LAST() - Expand to an enum definition for the last PORT pin |
| 681 | * |
| 682 | * The largest PORT pin index is obtained by taking the size of a union, |
| 683 | * containing one array per PORT pin, sized by the corresponding pin index. |
| 684 | * As the fields in the CPU_ALL_PORT() macro definition are separated by |
| 685 | * commas, while the members of a union must be terminated by semicolons, the |
| 686 | * commas are absorbed by wrapping them inside dummy attributes. |
| 687 | */ |
| 688 | #define _PORT_ENTRY(pn, pfx, sfx) \ |
| 689 | deprecated)); char pfx[pn] __attribute__((deprecated |
| 690 | #define PORT_ASSIGN_LAST() \ |
| 691 | PORT_LAST = sizeof(union { \ |
| 692 | char dummy[0] __attribute__((deprecated, \ |
| 693 | CPU_ALL_PORT(_PORT_ENTRY, PORT, unused), \ |
| 694 | deprecated)); \ |
| 695 | }) |
| 696 | |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 697 | /* GPIO_FN(name) - Expand to a sh_pfc_pin entry for a function GPIO */ |
| 698 | #define PINMUX_GPIO_FN(gpio, base, data_or_mark) \ |
| 699 | [gpio - (base)] = { \ |
| 700 | .name = __stringify(gpio), \ |
| 701 | .enum_id = data_or_mark, \ |
| 702 | } |
| 703 | #define GPIO_FN(str) \ |
| 704 | PINMUX_GPIO_FN(GPIO_FN_##str, PINMUX_FN_BASE, str##_MARK) |
| 705 | |
| 706 | /* |
Geert Uytterhoeven | 4818f44 | 2019-03-21 18:58:51 +0100 | [diff] [blame] | 707 | * Pins not associated with a GPIO port |
| 708 | */ |
| 709 | |
| 710 | #define PIN_NOGP_CFG(pin, name, fn, cfg) fn(pin, name, cfg) |
| 711 | #define PIN_NOGP(pin, name, fn) fn(pin, name, 0) |
| 712 | |
| 713 | /* NOGP_ALL - Expand to a list of PIN_id */ |
| 714 | #define _NOGP_ALL(pin, name, cfg) PIN_##pin |
| 715 | #define NOGP_ALL() CPU_ALL_NOGP(_NOGP_ALL) |
| 716 | |
| 717 | /* PINMUX_NOGP_ALL - Expand to a list of sh_pfc_pin entries */ |
| 718 | #define _NOGP_PINMUX(_pin, _name, cfg) \ |
| 719 | { \ |
| 720 | .pin = PIN_##_pin, \ |
| 721 | .name = "PIN_" _name, \ |
| 722 | .configs = SH_PFC_PIN_CFG_NO_GPIO | cfg, \ |
| 723 | } |
| 724 | #define PINMUX_NOGP_ALL() CPU_ALL_NOGP(_NOGP_PINMUX) |
| 725 | |
| 726 | /* |
Geert Uytterhoeven | cbc983f | 2015-09-23 14:15:08 +0200 | [diff] [blame] | 727 | * PORTnCR helper macro for SH-Mobile/R-Mobile |
Laurent Pinchart | e3d93b4 | 2013-07-15 15:14:22 +0200 | [diff] [blame] | 728 | */ |
Kuninori Morimoto | 9b49139 | 2011-11-10 18:45:43 -0800 | [diff] [blame] | 729 | #define PORTCR(nr, reg) \ |
| 730 | { \ |
Geert Uytterhoeven | 69f7be1c | 2018-12-12 19:57:19 +0100 | [diff] [blame] | 731 | PINMUX_CFG_REG_VAR("PORT" nr "CR", reg, 8, \ |
| 732 | GROUP(2, 2, 1, 3), \ |
| 733 | GROUP( \ |
Geert Uytterhoeven | 05c5f26 | 2015-02-27 18:38:02 +0100 | [diff] [blame] | 734 | /* PULMD[1:0], handled by .set_bias() */ \ |
| 735 | 0, 0, 0, 0, \ |
| 736 | /* IE and OE */ \ |
| 737 | 0, PORT##nr##_OUT, PORT##nr##_IN, 0, \ |
| 738 | /* SEC, not supported */ \ |
| 739 | 0, 0, \ |
| 740 | /* PTMD[2:0] */ \ |
| 741 | PORT##nr##_FN0, PORT##nr##_FN1, \ |
| 742 | PORT##nr##_FN2, PORT##nr##_FN3, \ |
| 743 | PORT##nr##_FN4, PORT##nr##_FN5, \ |
| 744 | PORT##nr##_FN6, PORT##nr##_FN7 \ |
Geert Uytterhoeven | 69f7be1c | 2018-12-12 19:57:19 +0100 | [diff] [blame] | 745 | )) \ |
Kuninori Morimoto | 9b49139 | 2011-11-10 18:45:43 -0800 | [diff] [blame] | 746 | } |
Kuninori Morimoto | bd8d0cba | 2011-11-10 18:45:23 -0800 | [diff] [blame] | 747 | |
Geert Uytterhoeven | 69af775 | 2015-09-25 10:55:44 +0200 | [diff] [blame] | 748 | /* |
| 749 | * GPIO number helper macro for R-Car |
| 750 | */ |
| 751 | #define RCAR_GP_PIN(bank, pin) (((bank) * 32) + (pin)) |
| 752 | |
Magnus Damm | fae4339 | 2009-11-27 07:38:01 +0000 | [diff] [blame] | 753 | #endif /* __SH_PFC_H */ |