blob: 78dc342d7b390e025a4ff6281e4ffdf5c5f76347 [file] [log] [blame]
Kuninori Morimoto63b6d7e2018-09-07 02:13:29 +00001/* SPDX-License-Identifier: GPL-2.0
2 *
Magnus Dammfae43392009-11-27 07:38:01 +00003 * SuperH Pin Function Controller Support
4 *
5 * Copyright (c) 2008 Magnus Damm
Magnus Dammfae43392009-11-27 07:38:01 +00006 */
7
8#ifndef __SH_PFC_H
9#define __SH_PFC_H
10
Laurent Pinchartbf9f0672013-04-09 14:06:01 +000011#include <linux/bug.h>
Ben Hutchings5b9eaa52015-06-30 17:53:59 +010012#include <linux/pinctrl/pinconf-generic.h>
Geert Uytterhoeven07d36d22016-06-10 11:02:55 +020013#include <linux/spinlock.h>
Paul Mundt72c7afa2012-07-10 11:59:29 +090014#include <linux/stringify.h>
Magnus Dammfae43392009-11-27 07:38:01 +000015
Paul Mundt06d56312012-06-21 00:03:41 +090016enum {
17 PINMUX_TYPE_NONE,
Paul Mundt06d56312012-06-21 00:03:41 +090018 PINMUX_TYPE_FUNCTION,
19 PINMUX_TYPE_GPIO,
20 PINMUX_TYPE_OUTPUT,
21 PINMUX_TYPE_INPUT,
Paul Mundt06d56312012-06-21 00:03:41 +090022};
Magnus Dammfae43392009-11-27 07:38:01 +000023
Laurent Pinchartc58d9c12013-03-10 16:44:02 +010024#define SH_PFC_PIN_CFG_INPUT (1 << 0)
25#define SH_PFC_PIN_CFG_OUTPUT (1 << 1)
26#define SH_PFC_PIN_CFG_PULL_UP (1 << 2)
27#define SH_PFC_PIN_CFG_PULL_DOWN (1 << 3)
Ben Hutchings5b9eaa52015-06-30 17:53:59 +010028#define SH_PFC_PIN_CFG_IO_VOLTAGE (1 << 4)
Laurent Pinchart3caa7d82016-03-23 16:06:00 +020029#define SH_PFC_PIN_CFG_DRIVE_STRENGTH (1 << 5)
Laurent Pinchart4f82e3e2013-07-15 21:10:54 +020030#define SH_PFC_PIN_CFG_NO_GPIO (1 << 31)
Laurent Pinchartc58d9c12013-03-10 16:44:02 +010031
Laurent Pincharta3db40a2013-01-02 14:53:37 +010032struct sh_pfc_pin {
Laurent Pinchart96898962013-02-14 00:59:49 +010033 u16 pin;
Laurent Pinchart533743d2013-07-15 13:03:20 +020034 u16 enum_id;
Paul Mundt72c7afa2012-07-10 11:59:29 +090035 const char *name;
Laurent Pinchartc58d9c12013-03-10 16:44:02 +010036 unsigned int configs;
Magnus Dammfae43392009-11-27 07:38:01 +000037};
38
Geert Uytterhoeven43a51cd2018-03-12 14:42:09 +010039#define SH_PFC_PIN_GROUP_ALIAS(alias, n) \
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +010040 { \
Geert Uytterhoeven43a51cd2018-03-12 14:42:09 +010041 .name = #alias, \
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +010042 .pins = n##_pins, \
43 .mux = n##_mux, \
44 .nr_pins = ARRAY_SIZE(n##_pins), \
45 }
Geert Uytterhoeven43a51cd2018-03-12 14:42:09 +010046#define SH_PFC_PIN_GROUP(n) SH_PFC_PIN_GROUP_ALIAS(n, n)
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +010047
48struct sh_pfc_pin_group {
49 const char *name;
50 const unsigned int *pins;
51 const unsigned int *mux;
52 unsigned int nr_pins;
53};
54
Sergei Shtylyov423caa52015-10-03 02:21:15 +030055/*
Geert Uytterhoeven50f3f2d2018-10-16 09:46:12 +020056 * Using union vin_data{,12,16} saves memory occupied by the VIN data pins.
57 * VIN_DATA_PIN_GROUP() is a macro used to describe the VIN pin groups
Jacopo Mondie889b292018-11-08 17:07:22 +010058 * in this case. It accepts an optional 'version' argument used when the
59 * same group can appear on a different set of pins.
Sergei Shtylyov423caa52015-10-03 02:21:15 +030060 */
Jacopo Mondie889b292018-11-08 17:07:22 +010061#define VIN_DATA_PIN_GROUP(n, s, ...) \
62 { \
63 .name = #n#s#__VA_ARGS__, \
64 .pins = n##__VA_ARGS__##_pins.data##s, \
65 .mux = n##__VA_ARGS__##_mux.data##s, \
66 .nr_pins = ARRAY_SIZE(n##__VA_ARGS__##_pins.data##s), \
Sergei Shtylyov423caa52015-10-03 02:21:15 +030067 }
68
Geert Uytterhoeven50f3f2d2018-10-16 09:46:12 +020069union vin_data12 {
70 unsigned int data12[12];
71 unsigned int data10[10];
72 unsigned int data8[8];
73};
74
75union vin_data16 {
76 unsigned int data16[16];
77 unsigned int data12[12];
78 unsigned int data10[10];
79 unsigned int data8[8];
80};
81
Sergei Shtylyov423caa52015-10-03 02:21:15 +030082union vin_data {
83 unsigned int data24[24];
84 unsigned int data20[20];
85 unsigned int data16[16];
86 unsigned int data12[12];
87 unsigned int data10[10];
88 unsigned int data8[8];
89 unsigned int data4[4];
90};
91
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +010092#define SH_PFC_FUNCTION(n) \
93 { \
94 .name = #n, \
95 .groups = n##_groups, \
96 .nr_groups = ARRAY_SIZE(n##_groups), \
97 }
98
99struct sh_pfc_function {
100 const char *name;
101 const char * const *groups;
102 unsigned int nr_groups;
103};
104
Laurent Pincharta373ed02012-11-29 13:24:07 +0100105struct pinmux_func {
Laurent Pinchart533743d2013-07-15 13:03:20 +0200106 u16 enum_id;
Laurent Pincharta373ed02012-11-29 13:24:07 +0100107 const char *name;
108};
109
Magnus Dammfae43392009-11-27 07:38:01 +0000110struct pinmux_cfg_reg {
Geert Uytterhoeven1f34de02015-03-12 11:09:16 +0100111 u32 reg;
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100112 u8 reg_width, field_width;
Laurent Pinchart533743d2013-07-15 13:03:20 +0200113 const u16 *enum_ids;
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100114 const u8 *var_field_width;
Magnus Dammfae43392009-11-27 07:38:01 +0000115};
116
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200117/*
118 * Describe a config register consisting of several fields of the same width
119 * - name: Register name (unused, for documentation purposes only)
120 * - r: Physical register address
121 * - r_width: Width of the register (in bits)
122 * - f_width: Width of the fixed-width register fields (in bits)
123 * This macro must be followed by initialization data: For each register field
124 * (from left to right, i.e. MSB to LSB), 2^f_width enum IDs must be specified,
125 * one for each possible combination of the register field bit values.
126 */
Magnus Dammfae43392009-11-27 07:38:01 +0000127#define PINMUX_CFG_REG(name, r, r_width, f_width) \
128 .reg = r, .reg_width = r_width, .field_width = f_width, \
Laurent Pinchart9aecff52013-12-16 20:25:14 +0100129 .enum_ids = (const u16 [(r_width / f_width) * (1 << f_width)])
Magnus Dammf78a26f2011-12-14 01:01:05 +0900130
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200131/*
132 * Describe a config register consisting of several fields of different widths
133 * - name: Register name (unused, for documentation purposes only)
134 * - r: Physical register address
135 * - r_width: Width of the register (in bits)
136 * - var_fw0, var_fwn...: List of widths of the register fields (in bits),
137 * From left to right (i.e. MSB to LSB)
138 * This macro must be followed by initialization data: For each register field
139 * (from left to right, i.e. MSB to LSB), 2^var_fwi enum IDs must be specified,
140 * one for each possible combination of the register field bit values.
141 */
Magnus Dammf78a26f2011-12-14 01:01:05 +0900142#define PINMUX_CFG_REG_VAR(name, r, r_width, var_fw0, var_fwn...) \
143 .reg = r, .reg_width = r_width, \
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100144 .var_field_width = (const u8 [r_width]) \
Laurent Pinchart9aecff52013-12-16 20:25:14 +0100145 { var_fw0, var_fwn, 0 }, \
146 .enum_ids = (const u16 [])
Magnus Dammfae43392009-11-27 07:38:01 +0000147
Laurent Pinchart3caa7d82016-03-23 16:06:00 +0200148struct pinmux_drive_reg_field {
149 u16 pin;
150 u8 offset;
151 u8 size;
152};
153
154struct pinmux_drive_reg {
155 u32 reg;
156 const struct pinmux_drive_reg_field fields[8];
157};
158
159#define PINMUX_DRIVE_REG(name, r) \
160 .reg = r, \
161 .fields =
162
Geert Uytterhoevenbeaa34d2017-09-29 14:16:14 +0200163struct pinmux_bias_reg {
164 u32 puen; /* Pull-enable or pull-up control register */
165 u32 pud; /* Pull-up/down control register (optional) */
166 const u16 pins[32];
167};
168
169#define PINMUX_BIAS_REG(name1, r1, name2, r2) \
170 .puen = r1, \
171 .pud = r2, \
172 .pins =
173
Geert Uytterhoeven9e9bd062017-09-29 14:16:31 +0200174struct pinmux_ioctrl_reg {
175 u32 reg;
176};
177
Magnus Dammfae43392009-11-27 07:38:01 +0000178struct pinmux_data_reg {
Geert Uytterhoeven1f34de02015-03-12 11:09:16 +0100179 u32 reg;
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100180 u8 reg_width;
Laurent Pinchart533743d2013-07-15 13:03:20 +0200181 const u16 *enum_ids;
Magnus Dammfae43392009-11-27 07:38:01 +0000182};
183
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200184/*
185 * Describe a data register
186 * - name: Register name (unused, for documentation purposes only)
187 * - r: Physical register address
188 * - r_width: Width of the register (in bits)
189 * This macro must be followed by initialization data: For each register bit
190 * (from left to right, i.e. MSB to LSB), one enum ID must be specified.
191 */
Magnus Dammfae43392009-11-27 07:38:01 +0000192#define PINMUX_DATA_REG(name, r, r_width) \
193 .reg = r, .reg_width = r_width, \
Laurent Pinchart9aecff52013-12-16 20:25:14 +0100194 .enum_ids = (const u16 [r_width]) \
Magnus Dammfae43392009-11-27 07:38:01 +0000195
Magnus Dammad2a8e72011-09-28 16:50:58 +0900196struct pinmux_irq {
Laurent Pinchart6d5bddd2013-12-16 20:25:15 +0100197 const short *gpios;
Magnus Dammad2a8e72011-09-28 16:50:58 +0900198};
199
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200200/*
201 * Describe the mapping from GPIOs to a single IRQ
202 * - ids...: List of GPIOs that are mapped to the same IRQ
203 */
Laurent Pinchart4adeabd2015-09-22 10:08:13 +0300204#define PINMUX_IRQ(ids...) \
Laurent Pinchart0e26e8d2014-05-13 13:37:46 +0200205 { .gpios = (const short []) { ids, -1 } }
Magnus Dammad2a8e72011-09-28 16:50:58 +0900206
Magnus Dammfae43392009-11-27 07:38:01 +0000207struct pinmux_range {
Laurent Pinchart533743d2013-07-15 13:03:20 +0200208 u16 begin;
209 u16 end;
210 u16 force;
Magnus Dammfae43392009-11-27 07:38:01 +0000211};
212
Geert Uytterhoeven07d36d22016-06-10 11:02:55 +0200213struct sh_pfc_window {
214 phys_addr_t phys;
215 void __iomem *virt;
216 unsigned long size;
217};
218
219struct sh_pfc_pin_range;
220
221struct sh_pfc {
222 struct device *dev;
223 const struct sh_pfc_soc_info *info;
224 spinlock_t lock;
225
226 unsigned int num_windows;
227 struct sh_pfc_window *windows;
228 unsigned int num_irqs;
229 unsigned int *irqs;
230
231 struct sh_pfc_pin_range *ranges;
232 unsigned int nr_ranges;
233
234 unsigned int nr_gpio_pins;
235
236 struct sh_pfc_chip *gpio;
Geert Uytterhoeven88437972017-09-29 14:17:18 +0200237 u32 *saved_regs;
Geert Uytterhoeven07d36d22016-06-10 11:02:55 +0200238};
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100239
240struct sh_pfc_soc_operations {
Laurent Pinchart0c151062013-04-21 20:21:57 +0200241 int (*init)(struct sh_pfc *pfc);
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100242 unsigned int (*get_bias)(struct sh_pfc *pfc, unsigned int pin);
243 void (*set_bias)(struct sh_pfc *pfc, unsigned int pin,
244 unsigned int bias);
Wolfram Sang87753062016-06-06 18:08:25 +0200245 int (*pin_to_pocctrl)(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl);
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100246};
247
Laurent Pinchart19bb7fe32012-12-15 23:51:20 +0100248struct sh_pfc_soc_info {
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100249 const char *name;
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100250 const struct sh_pfc_soc_operations *ops;
251
Magnus Dammfae43392009-11-27 07:38:01 +0000252 struct pinmux_range input;
Magnus Dammfae43392009-11-27 07:38:01 +0000253 struct pinmux_range output;
Magnus Dammfae43392009-11-27 07:38:01 +0000254 struct pinmux_range function;
255
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100256 const struct sh_pfc_pin *pins;
Laurent Pinchartcaa5bac2012-11-29 12:24:51 +0100257 unsigned int nr_pins;
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +0100258 const struct sh_pfc_pin_group *groups;
259 unsigned int nr_groups;
260 const struct sh_pfc_function *functions;
261 unsigned int nr_functions;
262
Geert Uytterhoeven56f891b2015-08-04 15:55:19 +0200263#ifdef CONFIG_SUPERH
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100264 const struct pinmux_func *func_gpios;
Laurent Pincharta373ed02012-11-29 13:24:07 +0100265 unsigned int nr_func_gpios;
Geert Uytterhoeven56f891b2015-08-04 15:55:19 +0200266#endif
Laurent Pinchartd7a7ca52012-11-28 17:51:00 +0100267
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100268 const struct pinmux_cfg_reg *cfg_regs;
Laurent Pinchart3caa7d82016-03-23 16:06:00 +0200269 const struct pinmux_drive_reg *drive_regs;
Geert Uytterhoevenbeaa34d2017-09-29 14:16:14 +0200270 const struct pinmux_bias_reg *bias_regs;
Geert Uytterhoeven9e9bd062017-09-29 14:16:31 +0200271 const struct pinmux_ioctrl_reg *ioctrl_regs;
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100272 const struct pinmux_data_reg *data_regs;
Magnus Dammfae43392009-11-27 07:38:01 +0000273
Geert Uytterhoevenb8b47d62015-09-21 16:27:23 +0200274 const u16 *pinmux_data;
275 unsigned int pinmux_data_size;
Magnus Dammfae43392009-11-27 07:38:01 +0000276
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100277 const struct pinmux_irq *gpio_irq;
Magnus Dammad2a8e72011-09-28 16:50:58 +0900278 unsigned int gpio_irq_size;
279
Geert Uytterhoeven1f34de02015-03-12 11:09:16 +0100280 u32 unlock_reg;
Magnus Dammfae43392009-11-27 07:38:01 +0000281};
282
Geert Uytterhoeven9f4ca142016-06-10 10:49:36 +0200283extern const struct sh_pfc_soc_info emev2_pinmux_info;
284extern const struct sh_pfc_soc_info r8a73a4_pinmux_info;
285extern const struct sh_pfc_soc_info r8a7740_pinmux_info;
Sergei Shtylyov8df62702017-04-20 21:46:08 +0300286extern const struct sh_pfc_soc_info r8a7743_pinmux_info;
Biju Dasd7097b92018-09-11 11:30:05 +0100287extern const struct sh_pfc_soc_info r8a7744_pinmux_info;
Sergei Shtylyovc8bac702017-04-28 21:52:35 +0300288extern const struct sh_pfc_soc_info r8a7745_pinmux_info;
Biju Das73dacc32018-04-24 12:03:08 +0100289extern const struct sh_pfc_soc_info r8a77470_pinmux_info;
Biju Das91d627a2018-08-13 14:52:32 +0100290extern const struct sh_pfc_soc_info r8a774a1_pinmux_info;
Fabrizio Castro9f2b76a22018-09-12 14:31:02 +0100291extern const struct sh_pfc_soc_info r8a774c0_pinmux_info;
Geert Uytterhoeven9f4ca142016-06-10 10:49:36 +0200292extern const struct sh_pfc_soc_info r8a7778_pinmux_info;
293extern const struct sh_pfc_soc_info r8a7779_pinmux_info;
294extern const struct sh_pfc_soc_info r8a7790_pinmux_info;
295extern const struct sh_pfc_soc_info r8a7791_pinmux_info;
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300296extern const struct sh_pfc_soc_info r8a7792_pinmux_info;
Geert Uytterhoeven9f4ca142016-06-10 10:49:36 +0200297extern const struct sh_pfc_soc_info r8a7793_pinmux_info;
298extern const struct sh_pfc_soc_info r8a7794_pinmux_info;
299extern const struct sh_pfc_soc_info r8a7795_pinmux_info;
Geert Uytterhoevenb205914c2016-10-03 14:49:57 +0200300extern const struct sh_pfc_soc_info r8a7795es1_pinmux_info;
Takeshi Kiharaf9aece72016-08-18 15:12:32 +0200301extern const struct sh_pfc_soc_info r8a7796_pinmux_info;
Jacopo Mondi490e6872018-02-20 16:12:07 +0100302extern const struct sh_pfc_soc_info r8a77965_pinmux_info;
Sergei Shtylyovb92ac662017-11-10 20:59:01 +0300303extern const struct sh_pfc_soc_info r8a77970_pinmux_info;
Sergei Shtylyovf5912522018-03-08 22:14:32 +0300304extern const struct sh_pfc_soc_info r8a77980_pinmux_info;
Takeshi Kihara6d4036a2018-05-11 12:22:23 +0900305extern const struct sh_pfc_soc_info r8a77990_pinmux_info;
Takeshi Kihara794a6712017-08-09 21:19:41 +0900306extern const struct sh_pfc_soc_info r8a77995_pinmux_info;
Geert Uytterhoeven9f4ca142016-06-10 10:49:36 +0200307extern const struct sh_pfc_soc_info sh7203_pinmux_info;
308extern const struct sh_pfc_soc_info sh7264_pinmux_info;
309extern const struct sh_pfc_soc_info sh7269_pinmux_info;
310extern const struct sh_pfc_soc_info sh73a0_pinmux_info;
311extern const struct sh_pfc_soc_info sh7720_pinmux_info;
312extern const struct sh_pfc_soc_info sh7722_pinmux_info;
313extern const struct sh_pfc_soc_info sh7723_pinmux_info;
314extern const struct sh_pfc_soc_info sh7724_pinmux_info;
315extern const struct sh_pfc_soc_info sh7734_pinmux_info;
316extern const struct sh_pfc_soc_info sh7757_pinmux_info;
317extern const struct sh_pfc_soc_info sh7785_pinmux_info;
318extern const struct sh_pfc_soc_info sh7786_pinmux_info;
319extern const struct sh_pfc_soc_info shx3_pinmux_info;
320
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200321/* -----------------------------------------------------------------------------
322 * Helper macros to create pin and port lists
323 */
324
325/*
Geert Uytterhoevenb8b47d62015-09-21 16:27:23 +0200326 * sh_pfc_soc_info pinmux_data array macros
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200327 */
328
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200329/*
330 * Describe generic pinmux data
331 * - data_or_mark: *_DATA or *_MARK enum ID
332 * - ids...: List of enum IDs to associate with data_or_mark
333 */
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200334#define PINMUX_DATA(data_or_mark, ids...) data_or_mark, ids, 0
335
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200336/*
337 * Describe a pinmux configuration without GPIO function that needs
338 * configuration in a Peripheral Function Select Register (IPSR)
339 * - ipsr: IPSR field (unused, for documentation purposes only)
340 * - fn: Function name, referring to a field in the IPSR
341 */
342#define PINMUX_IPSR_NOGP(ipsr, fn) \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200343 PINMUX_DATA(fn##_MARK, FN_##fn)
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200344
345/*
346 * Describe a pinmux configuration with GPIO function that needs configuration
347 * in both a Peripheral Function Select Register (IPSR) and in a
348 * GPIO/Peripheral Function Select Register (GPSR)
349 * - ipsr: IPSR field
350 * - fn: Function name, also referring to the IPSR field
351 */
Geert Uytterhoevene01678e2015-11-30 13:34:47 +0100352#define PINMUX_IPSR_GPSR(ipsr, fn) \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200353 PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ipsr)
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200354
355/*
356 * Describe a pinmux configuration without GPIO function that needs
357 * configuration in a Peripheral Function Select Register (IPSR), and where the
358 * pinmux function has a representation in a Module Select Register (MOD_SEL).
359 * - ipsr: IPSR field (unused, for documentation purposes only)
360 * - fn: Function name, also referring to the IPSR field
361 * - msel: Module selector
362 */
363#define PINMUX_IPSR_NOGM(ipsr, fn, msel) \
364 PINMUX_DATA(fn##_MARK, FN_##fn, FN_##msel)
365
366/*
367 * Describe a pinmux configuration with GPIO function where the pinmux function
368 * has no representation in a Peripheral Function Select Register (IPSR), but
369 * instead solely depends on a group selection.
370 * - gpsr: GPSR field
371 * - fn: Function name, also referring to the GPSR field
372 * - gsel: Group selector
373 */
374#define PINMUX_IPSR_NOFN(gpsr, fn, gsel) \
375 PINMUX_DATA(fn##_MARK, FN_##gpsr, FN_##gsel)
376
377/*
378 * Describe a pinmux configuration with GPIO function that needs configuration
379 * in both a Peripheral Function Select Register (IPSR) and a GPIO/Peripheral
380 * Function Select Register (GPSR), and where the pinmux function has a
381 * representation in a Module Select Register (MOD_SEL).
382 * - ipsr: IPSR field
383 * - fn: Function name, also referring to the IPSR field
384 * - msel: Module selector
385 */
386#define PINMUX_IPSR_MSEL(ipsr, fn, msel) \
Kuninori Morimoto93d21852016-03-16 00:48:11 +0000387 PINMUX_DATA(fn##_MARK, FN_##msel, FN_##fn, FN_##ipsr)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200388
389/*
Ulrich Hecht50d1ba12018-11-16 15:20:48 +0800390 * Describe a pinmux configuration similar to PINMUX_IPSR_MSEL, but with
391 * an additional select register that controls physical multiplexing
392 * with another pin.
393 * - ipsr: IPSR field
394 * - fn: Function name, also referring to the IPSR field
395 * - psel: Physical multiplexing selector
396 * - msel: Module selector
397 */
398#define PINMUX_IPSR_PHYS_MSEL(ipsr, fn, psel, msel) \
399 PINMUX_DATA(fn##_MARK, FN_##psel, FN_##msel, FN_##fn, FN_##ipsr)
400
401/*
402 * Describe a pinmux configuration in which a pin is physically multiplexed
403 * with other pins.
404 * - ipsr: IPSR field
405 * - fn: Function name, also referring to the IPSR field
406 * - psel: Physical multiplexing selector
407 */
408#define PINMUX_IPSR_PHYS(ipsr, fn, psel) \
409 PINMUX_DATA(fn##_MARK, FN_##psel)
410
411/*
Geert Uytterhoevendcd803b2015-10-20 19:33:00 +0200412 * Describe a pinmux configuration for a single-function pin with GPIO
413 * capability.
414 * - fn: Function name
415 */
416#define PINMUX_SINGLE(fn) \
417 PINMUX_DATA(fn##_MARK, FN_##fn)
418
419/*
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200420 * GP port style (32 ports banks)
421 */
422
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300423#define PORT_GP_CFG_1(bank, pin, fn, sfx, cfg) \
424 fn(bank, pin, GP_##bank##_##pin, sfx, cfg)
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200425#define PORT_GP_1(bank, pin, fn, sfx) PORT_GP_CFG_1(bank, pin, fn, sfx, 0)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200426
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300427#define PORT_GP_CFG_4(bank, fn, sfx, cfg) \
428 PORT_GP_CFG_1(bank, 0, fn, sfx, cfg), \
429 PORT_GP_CFG_1(bank, 1, fn, sfx, cfg), \
430 PORT_GP_CFG_1(bank, 2, fn, sfx, cfg), \
431 PORT_GP_CFG_1(bank, 3, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900432#define PORT_GP_4(bank, fn, sfx) PORT_GP_CFG_4(bank, fn, sfx, 0)
433
Sergei Shtylyov5a0e6982017-11-10 20:59:00 +0300434#define PORT_GP_CFG_6(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300435 PORT_GP_CFG_4(bank, fn, sfx, cfg), \
436 PORT_GP_CFG_1(bank, 4, fn, sfx, cfg), \
Sergei Shtylyov5a0e6982017-11-10 20:59:00 +0300437 PORT_GP_CFG_1(bank, 5, fn, sfx, cfg)
438#define PORT_GP_6(bank, fn, sfx) PORT_GP_CFG_6(bank, fn, sfx, 0)
439
440#define PORT_GP_CFG_8(bank, fn, sfx, cfg) \
441 PORT_GP_CFG_6(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300442 PORT_GP_CFG_1(bank, 6, fn, sfx, cfg), \
443 PORT_GP_CFG_1(bank, 7, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900444#define PORT_GP_8(bank, fn, sfx) PORT_GP_CFG_8(bank, fn, sfx, 0)
445
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300446#define PORT_GP_CFG_9(bank, fn, sfx, cfg) \
447 PORT_GP_CFG_8(bank, fn, sfx, cfg), \
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900448 PORT_GP_CFG_1(bank, 8, fn, sfx, cfg)
449#define PORT_GP_9(bank, fn, sfx) PORT_GP_CFG_9(bank, fn, sfx, 0)
450
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900451#define PORT_GP_CFG_10(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300452 PORT_GP_CFG_9(bank, fn, sfx, cfg), \
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900453 PORT_GP_CFG_1(bank, 9, fn, sfx, cfg)
454#define PORT_GP_10(bank, fn, sfx) PORT_GP_CFG_10(bank, fn, sfx, 0)
455
Takeshi Kiharaec96db52018-05-11 12:22:22 +0900456#define PORT_GP_CFG_11(bank, fn, sfx, cfg) \
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900457 PORT_GP_CFG_10(bank, fn, sfx, cfg), \
Takeshi Kiharaec96db52018-05-11 12:22:22 +0900458 PORT_GP_CFG_1(bank, 10, fn, sfx, cfg)
459#define PORT_GP_11(bank, fn, sfx) PORT_GP_CFG_11(bank, fn, sfx, 0)
460
461#define PORT_GP_CFG_12(bank, fn, sfx, cfg) \
462 PORT_GP_CFG_11(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300463 PORT_GP_CFG_1(bank, 11, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900464#define PORT_GP_12(bank, fn, sfx) PORT_GP_CFG_12(bank, fn, sfx, 0)
465
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300466#define PORT_GP_CFG_14(bank, fn, sfx, cfg) \
467 PORT_GP_CFG_12(bank, fn, sfx, cfg), \
468 PORT_GP_CFG_1(bank, 12, fn, sfx, cfg), \
469 PORT_GP_CFG_1(bank, 13, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900470#define PORT_GP_14(bank, fn, sfx) PORT_GP_CFG_14(bank, fn, sfx, 0)
471
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300472#define PORT_GP_CFG_15(bank, fn, sfx, cfg) \
473 PORT_GP_CFG_14(bank, fn, sfx, cfg), \
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900474 PORT_GP_CFG_1(bank, 14, fn, sfx, cfg)
475#define PORT_GP_15(bank, fn, sfx) PORT_GP_CFG_15(bank, fn, sfx, 0)
476
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300477#define PORT_GP_CFG_16(bank, fn, sfx, cfg) \
478 PORT_GP_CFG_15(bank, fn, sfx, cfg), \
479 PORT_GP_CFG_1(bank, 15, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900480#define PORT_GP_16(bank, fn, sfx) PORT_GP_CFG_16(bank, fn, sfx, 0)
481
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300482#define PORT_GP_CFG_17(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300483 PORT_GP_CFG_16(bank, fn, sfx, cfg), \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300484 PORT_GP_CFG_1(bank, 16, fn, sfx, cfg)
485#define PORT_GP_17(bank, fn, sfx) PORT_GP_CFG_17(bank, fn, sfx, 0)
486
487#define PORT_GP_CFG_18(bank, fn, sfx, cfg) \
488 PORT_GP_CFG_17(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300489 PORT_GP_CFG_1(bank, 17, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900490#define PORT_GP_18(bank, fn, sfx) PORT_GP_CFG_18(bank, fn, sfx, 0)
491
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900492#define PORT_GP_CFG_20(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300493 PORT_GP_CFG_18(bank, fn, sfx, cfg), \
494 PORT_GP_CFG_1(bank, 18, fn, sfx, cfg), \
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900495 PORT_GP_CFG_1(bank, 19, fn, sfx, cfg)
496#define PORT_GP_20(bank, fn, sfx) PORT_GP_CFG_20(bank, fn, sfx, 0)
497
498#define PORT_GP_CFG_21(bank, fn, sfx, cfg) \
499 PORT_GP_CFG_20(bank, fn, sfx, cfg), \
500 PORT_GP_CFG_1(bank, 20, fn, sfx, cfg)
501#define PORT_GP_21(bank, fn, sfx) PORT_GP_CFG_21(bank, fn, sfx, 0)
502
Sergei Shtylyov5a0e6982017-11-10 20:59:00 +0300503#define PORT_GP_CFG_22(bank, fn, sfx, cfg) \
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900504 PORT_GP_CFG_21(bank, fn, sfx, cfg), \
Sergei Shtylyov5a0e6982017-11-10 20:59:00 +0300505 PORT_GP_CFG_1(bank, 21, fn, sfx, cfg)
506#define PORT_GP_22(bank, fn, sfx) PORT_GP_CFG_22(bank, fn, sfx, 0)
507
508#define PORT_GP_CFG_23(bank, fn, sfx, cfg) \
509 PORT_GP_CFG_22(bank, fn, sfx, cfg), \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300510 PORT_GP_CFG_1(bank, 22, fn, sfx, cfg)
511#define PORT_GP_23(bank, fn, sfx) PORT_GP_CFG_23(bank, fn, sfx, 0)
512
Simon Horman9a6caa12016-09-12 09:36:33 +0200513#define PORT_GP_CFG_24(bank, fn, sfx, cfg) \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300514 PORT_GP_CFG_23(bank, fn, sfx, cfg), \
Simon Horman9a6caa12016-09-12 09:36:33 +0200515 PORT_GP_CFG_1(bank, 23, fn, sfx, cfg)
516#define PORT_GP_24(bank, fn, sfx) PORT_GP_CFG_24(bank, fn, sfx, 0)
517
Sergei Shtylyovc21a3e32018-03-08 22:12:47 +0300518#define PORT_GP_CFG_25(bank, fn, sfx, cfg) \
Simon Horman9a6caa12016-09-12 09:36:33 +0200519 PORT_GP_CFG_24(bank, fn, sfx, cfg), \
Sergei Shtylyovc21a3e32018-03-08 22:12:47 +0300520 PORT_GP_CFG_1(bank, 24, fn, sfx, cfg)
521#define PORT_GP_25(bank, fn, sfx) PORT_GP_CFG_25(bank, fn, sfx, 0)
522
523#define PORT_GP_CFG_26(bank, fn, sfx, cfg) \
524 PORT_GP_CFG_25(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300525 PORT_GP_CFG_1(bank, 25, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900526#define PORT_GP_26(bank, fn, sfx) PORT_GP_CFG_26(bank, fn, sfx, 0)
527
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300528#define PORT_GP_CFG_28(bank, fn, sfx, cfg) \
529 PORT_GP_CFG_26(bank, fn, sfx, cfg), \
530 PORT_GP_CFG_1(bank, 26, fn, sfx, cfg), \
531 PORT_GP_CFG_1(bank, 27, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900532#define PORT_GP_28(bank, fn, sfx) PORT_GP_CFG_28(bank, fn, sfx, 0)
533
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300534#define PORT_GP_CFG_29(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300535 PORT_GP_CFG_28(bank, fn, sfx, cfg), \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300536 PORT_GP_CFG_1(bank, 28, fn, sfx, cfg)
537#define PORT_GP_29(bank, fn, sfx) PORT_GP_CFG_29(bank, fn, sfx, 0)
538
539#define PORT_GP_CFG_30(bank, fn, sfx, cfg) \
540 PORT_GP_CFG_29(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300541 PORT_GP_CFG_1(bank, 29, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900542#define PORT_GP_30(bank, fn, sfx) PORT_GP_CFG_30(bank, fn, sfx, 0)
543
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300544#define PORT_GP_CFG_32(bank, fn, sfx, cfg) \
545 PORT_GP_CFG_30(bank, fn, sfx, cfg), \
546 PORT_GP_CFG_1(bank, 30, fn, sfx, cfg), \
547 PORT_GP_CFG_1(bank, 31, fn, sfx, cfg)
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200548#define PORT_GP_32(bank, fn, sfx) PORT_GP_CFG_32(bank, fn, sfx, 0)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200549
550#define PORT_GP_32_REV(bank, fn, sfx) \
551 PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx), \
552 PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx), \
553 PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx), \
554 PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx), \
555 PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx), \
556 PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx), \
557 PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx), \
558 PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx), \
559 PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx), \
560 PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx), \
561 PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx), \
562 PORT_GP_1(bank, 9, fn, sfx), PORT_GP_1(bank, 8, fn, sfx), \
563 PORT_GP_1(bank, 7, fn, sfx), PORT_GP_1(bank, 6, fn, sfx), \
564 PORT_GP_1(bank, 5, fn, sfx), PORT_GP_1(bank, 4, fn, sfx), \
565 PORT_GP_1(bank, 3, fn, sfx), PORT_GP_1(bank, 2, fn, sfx), \
566 PORT_GP_1(bank, 1, fn, sfx), PORT_GP_1(bank, 0, fn, sfx)
567
568/* GP_ALL(suffix) - Expand to a list of GP_#_#_suffix */
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200569#define _GP_ALL(bank, pin, name, sfx, cfg) name##_##sfx
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200570#define GP_ALL(str) CPU_ALL_PORT(_GP_ALL, str)
571
572/* PINMUX_GPIO_GP_ALL - Expand to a list of sh_pfc_pin entries */
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200573#define _GP_GPIO(bank, _pin, _name, sfx, cfg) \
Sergei Shtylyov61bb3ae2015-06-26 01:40:56 +0300574 { \
Laurent Pinchart96898962013-02-14 00:59:49 +0100575 .pin = (bank * 32) + _pin, \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200576 .name = __stringify(_name), \
577 .enum_id = _name##_DATA, \
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200578 .configs = cfg, \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200579 }
580#define PINMUX_GPIO_GP_ALL() CPU_ALL_PORT(_GP_GPIO, unused)
581
582/* PINMUX_DATA_GP_ALL - Expand to a list of name_DATA, name_FN marks */
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200583#define _GP_DATA(bank, pin, name, sfx, cfg) PINMUX_DATA(name##_DATA, name##_FN)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200584#define PINMUX_DATA_GP_ALL() CPU_ALL_PORT(_GP_DATA, unused)
585
586/*
587 * PORT style (linear pin space)
588 */
589
Laurent Pinchart3ce0d7e2013-02-14 00:41:57 +0100590#define PORT_1(pn, fn, pfx, sfx) fn(pn, pfx, sfx)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800591
Laurent Pinchart16b915e2013-02-14 00:24:32 +0100592#define PORT_10(pn, fn, pfx, sfx) \
593 PORT_1(pn, fn, pfx##0, sfx), PORT_1(pn+1, fn, pfx##1, sfx), \
594 PORT_1(pn+2, fn, pfx##2, sfx), PORT_1(pn+3, fn, pfx##3, sfx), \
595 PORT_1(pn+4, fn, pfx##4, sfx), PORT_1(pn+5, fn, pfx##5, sfx), \
596 PORT_1(pn+6, fn, pfx##6, sfx), PORT_1(pn+7, fn, pfx##7, sfx), \
597 PORT_1(pn+8, fn, pfx##8, sfx), PORT_1(pn+9, fn, pfx##9, sfx)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800598
Laurent Pinchart16b915e2013-02-14 00:24:32 +0100599#define PORT_90(pn, fn, pfx, sfx) \
600 PORT_10(pn+10, fn, pfx##1, sfx), PORT_10(pn+20, fn, pfx##2, sfx), \
601 PORT_10(pn+30, fn, pfx##3, sfx), PORT_10(pn+40, fn, pfx##4, sfx), \
602 PORT_10(pn+50, fn, pfx##5, sfx), PORT_10(pn+60, fn, pfx##6, sfx), \
603 PORT_10(pn+70, fn, pfx##7, sfx), PORT_10(pn+80, fn, pfx##8, sfx), \
604 PORT_10(pn+90, fn, pfx##9, sfx)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800605
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200606/* PORT_ALL(suffix) - Expand to a list of PORT_#_suffix */
Laurent Pinchart3ce0d7e2013-02-14 00:41:57 +0100607#define _PORT_ALL(pn, pfx, sfx) pfx##_##sfx
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200608#define PORT_ALL(str) CPU_ALL_PORT(_PORT_ALL, PORT, str)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800609
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200610/* PINMUX_GPIO - Expand to a sh_pfc_pin entry */
Laurent Pinchart96898962013-02-14 00:59:49 +0100611#define PINMUX_GPIO(_pin) \
612 [GPIO_##_pin] = { \
613 .pin = (u16)-1, \
Laurent Pinchart8620f392013-11-26 02:45:34 +0100614 .name = __stringify(GPIO_##_pin), \
Laurent Pinchart96898962013-02-14 00:59:49 +0100615 .enum_id = _pin##_DATA, \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200616 }
Kuninori Morimotobd8d0cba2011-11-10 18:45:23 -0800617
Laurent Pinchartdf020272013-07-15 17:42:48 +0200618/* SH_PFC_PIN_CFG - Expand to a sh_pfc_pin entry (named PORT#) with config */
Laurent Pinchart96898962013-02-14 00:59:49 +0100619#define SH_PFC_PIN_CFG(_pin, cfgs) \
Laurent Pinchartdf020272013-07-15 17:42:48 +0200620 { \
Laurent Pinchart96898962013-02-14 00:59:49 +0100621 .pin = _pin, \
622 .name = __stringify(PORT##_pin), \
623 .enum_id = PORT##_pin##_DATA, \
Laurent Pinchartdf020272013-07-15 17:42:48 +0200624 .configs = cfgs, \
625 }
626
Laurent Pinchart4f82e3e2013-07-15 21:10:54 +0200627/* SH_PFC_PIN_NAMED - Expand to a sh_pfc_pin entry with the given name */
628#define SH_PFC_PIN_NAMED(row, col, _name) \
629 { \
630 .pin = PIN_NUMBER(row, col), \
631 .name = __stringify(PIN_##_name), \
632 .configs = SH_PFC_PIN_CFG_NO_GPIO, \
633 }
634
Niklas Söderlund1ce56ae2016-11-12 17:04:29 +0100635/* SH_PFC_PIN_NAMED_CFG - Expand to a sh_pfc_pin entry with the given name */
636#define SH_PFC_PIN_NAMED_CFG(row, col, _name, cfgs) \
637 { \
638 .pin = PIN_NUMBER(row, col), \
639 .name = __stringify(PIN_##_name), \
640 .configs = SH_PFC_PIN_CFG_NO_GPIO | cfgs, \
641 }
642
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200643/* PINMUX_DATA_ALL - Expand to a list of PORT_name_DATA, PORT_name_FN0,
644 * PORT_name_OUT, PORT_name_IN marks
645 */
Laurent Pinchart3ce0d7e2013-02-14 00:41:57 +0100646#define _PORT_DATA(pn, pfx, sfx) \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200647 PINMUX_DATA(PORT##pfx##_DATA, PORT##pfx##_FN0, \
648 PORT##pfx##_OUT, PORT##pfx##_IN)
649#define PINMUX_DATA_ALL() CPU_ALL_PORT(_PORT_DATA, , unused)
650
651/* GPIO_FN(name) - Expand to a sh_pfc_pin entry for a function GPIO */
652#define PINMUX_GPIO_FN(gpio, base, data_or_mark) \
653 [gpio - (base)] = { \
654 .name = __stringify(gpio), \
655 .enum_id = data_or_mark, \
656 }
657#define GPIO_FN(str) \
658 PINMUX_GPIO_FN(GPIO_FN_##str, PINMUX_FN_BASE, str##_MARK)
659
660/*
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200661 * PORTnCR helper macro for SH-Mobile/R-Mobile
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200662 */
Kuninori Morimoto9b491392011-11-10 18:45:43 -0800663#define PORTCR(nr, reg) \
664 { \
Geert Uytterhoeven05c5f262015-02-27 18:38:02 +0100665 PINMUX_CFG_REG_VAR("PORT" nr "CR", reg, 8, 2, 2, 1, 3) {\
666 /* PULMD[1:0], handled by .set_bias() */ \
667 0, 0, 0, 0, \
668 /* IE and OE */ \
669 0, PORT##nr##_OUT, PORT##nr##_IN, 0, \
670 /* SEC, not supported */ \
671 0, 0, \
672 /* PTMD[2:0] */ \
673 PORT##nr##_FN0, PORT##nr##_FN1, \
674 PORT##nr##_FN2, PORT##nr##_FN3, \
675 PORT##nr##_FN4, PORT##nr##_FN5, \
676 PORT##nr##_FN6, PORT##nr##_FN7 \
677 } \
Kuninori Morimoto9b491392011-11-10 18:45:43 -0800678 }
Kuninori Morimotobd8d0cba2011-11-10 18:45:23 -0800679
Geert Uytterhoeven69af7752015-09-25 10:55:44 +0200680/*
681 * GPIO number helper macro for R-Car
682 */
683#define RCAR_GP_PIN(bank, pin) (((bank) * 32) + (pin))
684
Magnus Dammfae43392009-11-27 07:38:01 +0000685#endif /* __SH_PFC_H */