blob: ef92a4d2038eef7f2c09ad9eaabf91adc3957435 [file] [log] [blame]
Steven J. Hill2299c492012-08-31 16:13:07 -05001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org)
7 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
8 */
Matt Redfearn1f19aee2017-11-09 11:02:44 +00009
10#define pr_fmt(fmt) "irq-mips-gic: " fmt
11
Ralf Baechle39b8d522008-04-28 17:14:26 +010012#include <linux/bitmap.h>
Andrew Brestickerfb8f7be12014-10-20 12:03:55 -070013#include <linux/clocksource.h>
Paul Burtonda61fcf2017-10-31 09:41:45 -070014#include <linux/cpuhotplug.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010015#include <linux/init.h>
Andrew Bresticker18743d22014-09-18 14:47:24 -070016#include <linux/interrupt.h>
Andrew Brestickerfb8f7be12014-10-20 12:03:55 -070017#include <linux/irq.h>
Joel Porquet41a83e062015-07-07 17:11:46 -040018#include <linux/irqchip.h>
Andrew Brestickera7057272014-11-12 11:43:38 -080019#include <linux/of_address.h>
Paul Burtonaa493732017-08-12 21:36:42 -070020#include <linux/percpu.h>
Andrew Bresticker18743d22014-09-18 14:47:24 -070021#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010022#include <linux/smp.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010023
Paul Burtone83f7e02017-08-12 19:49:41 -070024#include <asm/mips-cps.h>
Steven J. Hill98b67c32012-08-31 16:18:49 -050025#include <asm/setup.h>
26#include <asm/traps.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010027
Andrew Brestickera7057272014-11-12 11:43:38 -080028#include <dt-bindings/interrupt-controller/mips-gic.h>
29
Paul Burtonb11d4c12017-08-12 21:36:29 -070030#define GIC_MAX_INTRS 256
Paul Burtonaa493732017-08-12 21:36:42 -070031#define GIC_MAX_LONGS BITS_TO_LONGS(GIC_MAX_INTRS)
Steven J. Hill98b67c32012-08-31 16:18:49 -050032
Paul Burtonb11d4c12017-08-12 21:36:29 -070033/* Add 2 to convert GIC CPU pin to core interrupt */
34#define GIC_CPU_PIN_OFFSET 2
Jeffrey Deans822350b2014-07-17 09:20:53 +010035
Paul Burtonb11d4c12017-08-12 21:36:29 -070036/* Mapped interrupt to pin X, then GIC will generate the vector (X+1). */
37#define GIC_PIN_TO_VEC_OFFSET 1
Qais Yousef2af70a92015-12-08 13:20:23 +000038
Paul Burtonb11d4c12017-08-12 21:36:29 -070039/* Convert between local/shared IRQ number and GIC HW IRQ number. */
40#define GIC_LOCAL_HWIRQ_BASE 0
41#define GIC_LOCAL_TO_HWIRQ(x) (GIC_LOCAL_HWIRQ_BASE + (x))
42#define GIC_HWIRQ_TO_LOCAL(x) ((x) - GIC_LOCAL_HWIRQ_BASE)
43#define GIC_SHARED_HWIRQ_BASE GIC_NUM_LOCAL_INTRS
44#define GIC_SHARED_TO_HWIRQ(x) (GIC_SHARED_HWIRQ_BASE + (x))
45#define GIC_HWIRQ_TO_SHARED(x) ((x) - GIC_SHARED_HWIRQ_BASE)
46
Paul Burton582e2b42017-08-12 21:36:10 -070047void __iomem *mips_gic_base;
Steven J. Hill0b271f52012-08-31 16:05:37 -050048
Paul Burtonaa493732017-08-12 21:36:42 -070049DEFINE_PER_CPU_READ_MOSTLY(unsigned long[GIC_MAX_LONGS], pcpu_masks);
Jeffrey Deans822350b2014-07-17 09:20:53 +010050
Andrew Bresticker95150ae2014-09-18 14:47:21 -070051static DEFINE_SPINLOCK(gic_lock);
Andrew Brestickerc49581a2014-09-18 14:47:23 -070052static struct irq_domain *gic_irq_domain;
Qais Yousef2af70a92015-12-08 13:20:23 +000053static struct irq_domain *gic_ipi_domain;
Andrew Brestickerfbd55242014-09-18 14:47:25 -070054static int gic_shared_intrs;
Andrew Bresticker3263d082014-09-18 14:47:28 -070055static unsigned int gic_cpu_pin;
James Hogan1b6af712015-01-19 15:38:24 +000056static unsigned int timer_cpu_pin;
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -070057static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller;
Paul Burton61dc3672017-10-31 09:41:51 -070058static DECLARE_BITMAP(ipi_resrv, GIC_MAX_INTRS);
59static DECLARE_BITMAP(ipi_available, GIC_MAX_INTRS);
Ralf Baechle39b8d522008-04-28 17:14:26 +010060
Paul Burtonda61fcf2017-10-31 09:41:45 -070061static struct gic_all_vpes_chip_data {
62 u32 map;
63 bool mask;
64} gic_all_vpes_chip_data[GIC_NUM_LOCAL_INTRS];
65
Paul Burton7778c4b2017-08-18 14:02:21 -070066static void gic_clear_pcpu_masks(unsigned int intr)
Andrew Bresticker5f68fea2014-10-20 12:03:52 -070067{
Paul Burton7778c4b2017-08-18 14:02:21 -070068 unsigned int i;
Andrew Bresticker5f68fea2014-10-20 12:03:52 -070069
Paul Burton7778c4b2017-08-18 14:02:21 -070070 /* Clear the interrupt's bit in all pcpu_masks */
71 for_each_possible_cpu(i)
72 clear_bit(intr, per_cpu_ptr(pcpu_masks, i));
Paul Burton835d2b42016-02-03 03:15:28 +000073}
74
Andrew Brestickere9de6882014-09-18 14:47:27 -070075static bool gic_local_irq_is_routable(int intr)
76{
77 u32 vpe_ctl;
78
79 /* All local interrupts are routable in EIC mode. */
80 if (cpu_has_veic)
81 return true;
82
Paul Burton0d0cf582017-08-12 21:36:26 -070083 vpe_ctl = read_gic_vl_ctl();
Andrew Brestickere9de6882014-09-18 14:47:27 -070084 switch (intr) {
85 case GIC_LOCAL_INT_TIMER:
Paul Burton0d0cf582017-08-12 21:36:26 -070086 return vpe_ctl & GIC_VX_CTL_TIMER_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070087 case GIC_LOCAL_INT_PERFCTR:
Paul Burton0d0cf582017-08-12 21:36:26 -070088 return vpe_ctl & GIC_VX_CTL_PERFCNT_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070089 case GIC_LOCAL_INT_FDC:
Paul Burton0d0cf582017-08-12 21:36:26 -070090 return vpe_ctl & GIC_VX_CTL_FDC_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070091 case GIC_LOCAL_INT_SWINT0:
92 case GIC_LOCAL_INT_SWINT1:
Paul Burton0d0cf582017-08-12 21:36:26 -070093 return vpe_ctl & GIC_VX_CTL_SWINT_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070094 default:
95 return true;
96 }
97}
98
Andrew Bresticker3263d082014-09-18 14:47:28 -070099static void gic_bind_eic_interrupt(int irq, int set)
Steven J. Hill98b67c32012-08-31 16:18:49 -0500100{
101 /* Convert irq vector # to hw int # */
102 irq -= GIC_PIN_TO_VEC_OFFSET;
103
104 /* Set irq to use shadow set */
Paul Burton0d0cf582017-08-12 21:36:26 -0700105 write_gic_vl_eic_shadow_set(irq, set);
Steven J. Hill98b67c32012-08-31 16:18:49 -0500106}
107
Qais Yousefbb11cff2015-12-08 13:20:28 +0000108static void gic_send_ipi(struct irq_data *d, unsigned int cpu)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100109{
Qais Yousefbb11cff2015-12-08 13:20:28 +0000110 irq_hw_number_t hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(d));
111
Paul Burton36807462017-08-12 21:36:24 -0700112 write_gic_wedge(GIC_WEDGE_RW | hwirq);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100113}
114
Andrew Brestickere9de6882014-09-18 14:47:27 -0700115int gic_get_c0_compare_int(void)
116{
117 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER))
118 return MIPS_CPU_IRQ_BASE + cp0_compare_irq;
119 return irq_create_mapping(gic_irq_domain,
120 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER));
121}
122
123int gic_get_c0_perfcount_int(void)
124{
125 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) {
James Hogan7e3e6cb2015-01-27 21:45:50 +0000126 /* Is the performance counter shared with the timer? */
Andrew Brestickere9de6882014-09-18 14:47:27 -0700127 if (cp0_perfcount_irq < 0)
128 return -1;
129 return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
130 }
131 return irq_create_mapping(gic_irq_domain,
132 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR));
133}
134
James Hogan6429e2b2015-01-29 11:14:09 +0000135int gic_get_c0_fdc_int(void)
136{
137 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_FDC)) {
138 /* Is the FDC IRQ even present? */
139 if (cp0_fdc_irq < 0)
140 return -1;
141 return MIPS_CPU_IRQ_BASE + cp0_fdc_irq;
142 }
143
James Hogan6429e2b2015-01-29 11:14:09 +0000144 return irq_create_mapping(gic_irq_domain,
145 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_FDC));
146}
147
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200148static void gic_handle_shared_int(bool chained)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100149{
Paul Burtone98fcb22017-08-12 21:36:16 -0700150 unsigned int intr, virq;
Andrew Bresticker8f5ee792014-10-20 12:03:56 -0700151 unsigned long *pcpu_mask;
Andrew Bresticker8f5ee792014-10-20 12:03:56 -0700152 DECLARE_BITMAP(pending, GIC_MAX_INTRS);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100153
154 /* Get per-cpu bitmaps */
Paul Burtonaa493732017-08-12 21:36:42 -0700155 pcpu_mask = this_cpu_ptr(pcpu_masks);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100156
Paul Burton7778c4b2017-08-18 14:02:21 -0700157 if (mips_cm_is64)
Paul Burtone98fcb22017-08-12 21:36:16 -0700158 __ioread64_copy(pending, addr_gic_pend(),
159 DIV_ROUND_UP(gic_shared_intrs, 64));
Paul Burton7778c4b2017-08-18 14:02:21 -0700160 else
Paul Burtone98fcb22017-08-12 21:36:16 -0700161 __ioread32_copy(pending, addr_gic_pend(),
162 DIV_ROUND_UP(gic_shared_intrs, 32));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100163
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700164 bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100165
Paul Burtoncae750b2016-08-19 18:11:19 +0100166 for_each_set_bit(intr, pending, gic_shared_intrs) {
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000167 virq = irq_linear_revmap(gic_irq_domain,
168 GIC_SHARED_TO_HWIRQ(intr));
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200169 if (chained)
170 generic_handle_irq(virq);
171 else
172 do_IRQ(virq);
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000173 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100174}
175
Thomas Gleixner161d0492011-03-23 21:08:58 +0000176static void gic_mask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100177{
Paul Burton7778c4b2017-08-18 14:02:21 -0700178 unsigned int intr = GIC_HWIRQ_TO_SHARED(d->hwirq);
179
Paul Burton90019f82017-09-05 11:28:46 -0700180 write_gic_rmask(intr);
Paul Burton7778c4b2017-08-18 14:02:21 -0700181 gic_clear_pcpu_masks(intr);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100182}
183
Thomas Gleixner161d0492011-03-23 21:08:58 +0000184static void gic_unmask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100185{
Paul Burton7778c4b2017-08-18 14:02:21 -0700186 unsigned int intr = GIC_HWIRQ_TO_SHARED(d->hwirq);
187 unsigned int cpu;
188
Paul Burton90019f82017-09-05 11:28:46 -0700189 write_gic_smask(intr);
Paul Burton7778c4b2017-08-18 14:02:21 -0700190
191 gic_clear_pcpu_masks(intr);
Paul Burtond9f82932017-09-21 23:24:40 -0700192 cpu = cpumask_first(irq_data_get_effective_affinity_mask(d));
Paul Burton7778c4b2017-08-18 14:02:21 -0700193 set_bit(intr, per_cpu_ptr(pcpu_masks, cpu));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100194}
195
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700196static void gic_ack_irq(struct irq_data *d)
197{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700198 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700199
Paul Burton36807462017-08-12 21:36:24 -0700200 write_gic_wedge(irq);
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700201}
202
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700203static int gic_set_type(struct irq_data *d, unsigned int type)
204{
Paul Burton5af3e932017-10-31 09:41:50 -0700205 unsigned int irq, pol, trig, dual;
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700206 unsigned long flags;
Paul Burton5af3e932017-10-31 09:41:50 -0700207
208 irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100209
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700210 spin_lock_irqsave(&gic_lock, flags);
211 switch (type & IRQ_TYPE_SENSE_MASK) {
212 case IRQ_TYPE_EDGE_FALLING:
Paul Burton5af3e932017-10-31 09:41:50 -0700213 pol = GIC_POL_FALLING_EDGE;
214 trig = GIC_TRIG_EDGE;
215 dual = GIC_DUAL_SINGLE;
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700216 break;
217 case IRQ_TYPE_EDGE_RISING:
Paul Burton5af3e932017-10-31 09:41:50 -0700218 pol = GIC_POL_RISING_EDGE;
219 trig = GIC_TRIG_EDGE;
220 dual = GIC_DUAL_SINGLE;
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700221 break;
222 case IRQ_TYPE_EDGE_BOTH:
Paul Burton5af3e932017-10-31 09:41:50 -0700223 pol = 0; /* Doesn't matter */
224 trig = GIC_TRIG_EDGE;
225 dual = GIC_DUAL_DUAL;
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700226 break;
227 case IRQ_TYPE_LEVEL_LOW:
Paul Burton5af3e932017-10-31 09:41:50 -0700228 pol = GIC_POL_ACTIVE_LOW;
229 trig = GIC_TRIG_LEVEL;
230 dual = GIC_DUAL_SINGLE;
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700231 break;
232 case IRQ_TYPE_LEVEL_HIGH:
233 default:
Paul Burton5af3e932017-10-31 09:41:50 -0700234 pol = GIC_POL_ACTIVE_HIGH;
235 trig = GIC_TRIG_LEVEL;
236 dual = GIC_DUAL_SINGLE;
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700237 break;
238 }
239
Paul Burton5af3e932017-10-31 09:41:50 -0700240 change_gic_pol(irq, pol);
241 change_gic_trig(irq, trig);
242 change_gic_dual(irq, dual);
243
244 if (trig == GIC_TRIG_EDGE)
Thomas Gleixnera595fc52015-06-23 14:41:25 +0200245 irq_set_chip_handler_name_locked(d, &gic_edge_irq_controller,
246 handle_edge_irq, NULL);
247 else
248 irq_set_chip_handler_name_locked(d, &gic_level_irq_controller,
249 handle_level_irq, NULL);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700250 spin_unlock_irqrestore(&gic_lock, flags);
251
252 return 0;
253}
254
255#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000256static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
257 bool force)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100258{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700259 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Paul Burton07df8bf2017-08-18 14:04:35 -0700260 unsigned long flags;
261 unsigned int cpu;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100262
Paul Burton07df8bf2017-08-18 14:04:35 -0700263 cpu = cpumask_first_and(cpumask, cpu_online_mask);
264 if (cpu >= NR_CPUS)
Andrew Bresticker14d160a2014-09-18 14:47:22 -0700265 return -EINVAL;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100266
267 /* Assumption : cpumask refers to a single CPU */
268 spin_lock_irqsave(&gic_lock, flags);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100269
Tony Wuc214c032013-06-21 10:13:08 +0000270 /* Re-route this IRQ */
Paul Burton07df8bf2017-08-18 14:04:35 -0700271 write_gic_map_vp(irq, BIT(mips_cm_vp_id(cpu)));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100272
Tony Wuc214c032013-06-21 10:13:08 +0000273 /* Update the pcpu_masks */
Paul Burton7778c4b2017-08-18 14:02:21 -0700274 gic_clear_pcpu_masks(irq);
275 if (read_gic_mask(irq))
Paul Burton07df8bf2017-08-18 14:04:35 -0700276 set_bit(irq, per_cpu_ptr(pcpu_masks, cpu));
Tony Wuc214c032013-06-21 10:13:08 +0000277
Marc Zyngier18416e42017-08-18 09:39:24 +0100278 irq_data_update_effective_affinity(d, cpumask_of(cpu));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100279 spin_unlock_irqrestore(&gic_lock, flags);
280
Paul Burton7f15a642017-08-12 21:36:46 -0700281 return IRQ_SET_MASK_OK;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100282}
283#endif
284
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700285static struct irq_chip gic_level_irq_controller = {
286 .name = "MIPS GIC",
287 .irq_mask = gic_mask_irq,
288 .irq_unmask = gic_unmask_irq,
289 .irq_set_type = gic_set_type,
290#ifdef CONFIG_SMP
291 .irq_set_affinity = gic_set_affinity,
292#endif
293};
294
295static struct irq_chip gic_edge_irq_controller = {
Thomas Gleixner161d0492011-03-23 21:08:58 +0000296 .name = "MIPS GIC",
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700297 .irq_ack = gic_ack_irq,
Thomas Gleixner161d0492011-03-23 21:08:58 +0000298 .irq_mask = gic_mask_irq,
Thomas Gleixner161d0492011-03-23 21:08:58 +0000299 .irq_unmask = gic_unmask_irq,
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700300 .irq_set_type = gic_set_type,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100301#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000302 .irq_set_affinity = gic_set_affinity,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100303#endif
Qais Yousefbb11cff2015-12-08 13:20:28 +0000304 .ipi_send_single = gic_send_ipi,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100305};
306
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200307static void gic_handle_local_int(bool chained)
Andrew Brestickere9de6882014-09-18 14:47:27 -0700308{
309 unsigned long pending, masked;
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000310 unsigned int intr, virq;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700311
Paul Burton9da3c642017-08-12 21:36:25 -0700312 pending = read_gic_vl_pend();
313 masked = read_gic_vl_mask();
Andrew Brestickere9de6882014-09-18 14:47:27 -0700314
315 bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS);
316
Paul Burton0f4ed152016-09-13 17:54:27 +0100317 for_each_set_bit(intr, &pending, GIC_NUM_LOCAL_INTRS) {
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000318 virq = irq_linear_revmap(gic_irq_domain,
319 GIC_LOCAL_TO_HWIRQ(intr));
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200320 if (chained)
321 generic_handle_irq(virq);
322 else
323 do_IRQ(virq);
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000324 }
Andrew Brestickere9de6882014-09-18 14:47:27 -0700325}
326
327static void gic_mask_local_irq(struct irq_data *d)
328{
329 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
330
Paul Burton9da3c642017-08-12 21:36:25 -0700331 write_gic_vl_rmask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700332}
333
334static void gic_unmask_local_irq(struct irq_data *d)
335{
336 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
337
Paul Burton9da3c642017-08-12 21:36:25 -0700338 write_gic_vl_smask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700339}
340
341static struct irq_chip gic_local_irq_controller = {
342 .name = "MIPS GIC Local",
343 .irq_mask = gic_mask_local_irq,
344 .irq_unmask = gic_unmask_local_irq,
345};
346
347static void gic_mask_local_irq_all_vpes(struct irq_data *d)
348{
Paul Burtonda61fcf2017-10-31 09:41:45 -0700349 struct gic_all_vpes_chip_data *cd;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700350 unsigned long flags;
Paul Burtonda61fcf2017-10-31 09:41:45 -0700351 int intr, cpu;
352
353 intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
354 cd = irq_data_get_irq_chip_data(d);
355 cd->mask = false;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700356
357 spin_lock_irqsave(&gic_lock, flags);
Paul Burtonda61fcf2017-10-31 09:41:45 -0700358 for_each_online_cpu(cpu) {
359 write_gic_vl_other(mips_cm_vp_id(cpu));
Paul Burton9da3c642017-08-12 21:36:25 -0700360 write_gic_vo_rmask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700361 }
362 spin_unlock_irqrestore(&gic_lock, flags);
363}
364
365static void gic_unmask_local_irq_all_vpes(struct irq_data *d)
366{
Paul Burtonda61fcf2017-10-31 09:41:45 -0700367 struct gic_all_vpes_chip_data *cd;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700368 unsigned long flags;
Paul Burtonda61fcf2017-10-31 09:41:45 -0700369 int intr, cpu;
370
371 intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
372 cd = irq_data_get_irq_chip_data(d);
373 cd->mask = true;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700374
375 spin_lock_irqsave(&gic_lock, flags);
Paul Burtonda61fcf2017-10-31 09:41:45 -0700376 for_each_online_cpu(cpu) {
377 write_gic_vl_other(mips_cm_vp_id(cpu));
Paul Burton9da3c642017-08-12 21:36:25 -0700378 write_gic_vo_smask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700379 }
380 spin_unlock_irqrestore(&gic_lock, flags);
381}
382
Paul Burtonda61fcf2017-10-31 09:41:45 -0700383static void gic_all_vpes_irq_cpu_online(struct irq_data *d)
384{
385 struct gic_all_vpes_chip_data *cd;
386 unsigned int intr;
387
388 intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
389 cd = irq_data_get_irq_chip_data(d);
390
391 write_gic_vl_map(intr, cd->map);
392 if (cd->mask)
393 write_gic_vl_smask(BIT(intr));
394}
395
Andrew Brestickere9de6882014-09-18 14:47:27 -0700396static struct irq_chip gic_all_vpes_local_irq_controller = {
Paul Burtonda61fcf2017-10-31 09:41:45 -0700397 .name = "MIPS GIC Local",
398 .irq_mask = gic_mask_local_irq_all_vpes,
399 .irq_unmask = gic_unmask_local_irq_all_vpes,
400 .irq_cpu_online = gic_all_vpes_irq_cpu_online,
Andrew Brestickere9de6882014-09-18 14:47:27 -0700401};
402
Andrew Bresticker18743d22014-09-18 14:47:24 -0700403static void __gic_irq_dispatch(void)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100404{
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200405 gic_handle_local_int(false);
406 gic_handle_shared_int(false);
Andrew Bresticker18743d22014-09-18 14:47:24 -0700407}
408
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200409static void gic_irq_dispatch(struct irq_desc *desc)
Andrew Bresticker18743d22014-09-18 14:47:24 -0700410{
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200411 gic_handle_local_int(true);
412 gic_handle_shared_int(true);
Andrew Bresticker18743d22014-09-18 14:47:24 -0700413}
414
Andrew Brestickere9de6882014-09-18 14:47:27 -0700415static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq,
Paul Burton7778c4b2017-08-18 14:02:21 -0700416 irq_hw_number_t hw, unsigned int cpu)
Andrew Brestickere9de6882014-09-18 14:47:27 -0700417{
418 int intr = GIC_HWIRQ_TO_SHARED(hw);
Paul Burtond9f82932017-09-21 23:24:40 -0700419 struct irq_data *data;
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700420 unsigned long flags;
421
Paul Burtond9f82932017-09-21 23:24:40 -0700422 data = irq_get_irq_data(virq);
423
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700424 spin_lock_irqsave(&gic_lock, flags);
Paul Burtond3e8cf42017-08-12 21:36:22 -0700425 write_gic_map_pin(intr, GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin);
Paul Burton7778c4b2017-08-18 14:02:21 -0700426 write_gic_map_vp(intr, BIT(mips_cm_vp_id(cpu)));
427 gic_clear_pcpu_masks(intr);
428 set_bit(intr, per_cpu_ptr(pcpu_masks, cpu));
Paul Burtond9f82932017-09-21 23:24:40 -0700429 irq_data_update_effective_affinity(data, cpumask_of(cpu));
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700430 spin_unlock_irqrestore(&gic_lock, flags);
431
432 return 0;
433}
434
Paul Burtonb87281e2017-04-20 10:07:35 +0100435static int gic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
Qais Yousefc98c18222015-12-08 13:20:24 +0000436 const u32 *intspec, unsigned int intsize,
437 irq_hw_number_t *out_hwirq,
438 unsigned int *out_type)
439{
440 if (intsize != 3)
441 return -EINVAL;
442
443 if (intspec[0] == GIC_SHARED)
444 *out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]);
445 else if (intspec[0] == GIC_LOCAL)
446 *out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]);
447 else
448 return -EINVAL;
449 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
450
451 return 0;
452}
453
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100454static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq,
455 irq_hw_number_t hwirq)
Qais Yousefc98c18222015-12-08 13:20:24 +0000456{
Paul Burtonda61fcf2017-10-31 09:41:45 -0700457 struct gic_all_vpes_chip_data *cd;
Paul Burton63b746b12017-10-31 09:41:44 -0700458 unsigned long flags;
459 unsigned int intr;
Paul Burtonda61fcf2017-10-31 09:41:45 -0700460 int err, cpu;
Paul Burton63b746b12017-10-31 09:41:44 -0700461 u32 map;
Qais Yousefc98c18222015-12-08 13:20:24 +0000462
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100463 if (hwirq >= GIC_SHARED_HWIRQ_BASE) {
Paul Burtonb87281e2017-04-20 10:07:35 +0100464 /* verify that shared irqs don't conflict with an IPI irq */
465 if (test_bit(GIC_HWIRQ_TO_SHARED(hwirq), ipi_resrv))
466 return -EBUSY;
Qais Yousefc98c18222015-12-08 13:20:24 +0000467
Paul Burtonb87281e2017-04-20 10:07:35 +0100468 err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
469 &gic_level_irq_controller,
470 NULL);
471 if (err)
472 return err;
473
Marc Zyngier18416e42017-08-18 09:39:24 +0100474 irqd_set_single_target(irq_desc_get_irq_data(irq_to_desc(virq)));
Paul Burtonb87281e2017-04-20 10:07:35 +0100475 return gic_shared_irq_domain_map(d, virq, hwirq, 0);
Qais Yousefc98c18222015-12-08 13:20:24 +0000476 }
477
Paul Burton63b746b12017-10-31 09:41:44 -0700478 intr = GIC_HWIRQ_TO_LOCAL(hwirq);
479 map = GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin;
480
481 switch (intr) {
Paul Burtonb87281e2017-04-20 10:07:35 +0100482 case GIC_LOCAL_INT_TIMER:
Paul Burton63b746b12017-10-31 09:41:44 -0700483 /* CONFIG_MIPS_CMP workaround (see __gic_init) */
484 map = GIC_MAP_PIN_MAP_TO_PIN | timer_cpu_pin;
485 /* fall-through */
Paul Burtonb87281e2017-04-20 10:07:35 +0100486 case GIC_LOCAL_INT_PERFCTR:
487 case GIC_LOCAL_INT_FDC:
488 /*
489 * HACK: These are all really percpu interrupts, but
490 * the rest of the MIPS kernel code does not use the
491 * percpu IRQ API for them.
492 */
Paul Burtonda61fcf2017-10-31 09:41:45 -0700493 cd = &gic_all_vpes_chip_data[intr];
494 cd->map = map;
Paul Burtonb87281e2017-04-20 10:07:35 +0100495 err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
496 &gic_all_vpes_local_irq_controller,
Paul Burtonda61fcf2017-10-31 09:41:45 -0700497 cd);
Paul Burtonb87281e2017-04-20 10:07:35 +0100498 if (err)
499 return err;
500
501 irq_set_handler(virq, handle_percpu_irq);
502 break;
503
504 default:
505 err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
506 &gic_local_irq_controller,
507 NULL);
508 if (err)
509 return err;
510
511 irq_set_handler(virq, handle_percpu_devid_irq);
512 irq_set_percpu_devid(virq);
513 break;
514 }
515
Paul Burton63b746b12017-10-31 09:41:44 -0700516 if (!gic_local_irq_is_routable(intr))
517 return -EPERM;
518
519 spin_lock_irqsave(&gic_lock, flags);
Paul Burtonda61fcf2017-10-31 09:41:45 -0700520 for_each_online_cpu(cpu) {
521 write_gic_vl_other(mips_cm_vp_id(cpu));
Paul Burton63b746b12017-10-31 09:41:44 -0700522 write_gic_vo_map(intr, map);
523 }
524 spin_unlock_irqrestore(&gic_lock, flags);
525
526 return 0;
Qais Yousefc98c18222015-12-08 13:20:24 +0000527}
528
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100529static int gic_irq_domain_alloc(struct irq_domain *d, unsigned int virq,
530 unsigned int nr_irqs, void *arg)
531{
532 struct irq_fwspec *fwspec = arg;
533 irq_hw_number_t hwirq;
534
535 if (fwspec->param[0] == GIC_SHARED)
536 hwirq = GIC_SHARED_TO_HWIRQ(fwspec->param[1]);
537 else
538 hwirq = GIC_LOCAL_TO_HWIRQ(fwspec->param[1]);
539
540 return gic_irq_domain_map(d, virq, hwirq);
541}
542
Paul Burtonb87281e2017-04-20 10:07:35 +0100543void gic_irq_domain_free(struct irq_domain *d, unsigned int virq,
Qais Yousefc98c18222015-12-08 13:20:24 +0000544 unsigned int nr_irqs)
545{
Qais Yousefc98c18222015-12-08 13:20:24 +0000546}
547
Paul Burtonb87281e2017-04-20 10:07:35 +0100548static const struct irq_domain_ops gic_irq_domain_ops = {
549 .xlate = gic_irq_domain_xlate,
550 .alloc = gic_irq_domain_alloc,
551 .free = gic_irq_domain_free,
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100552 .map = gic_irq_domain_map,
Qais Yousef2af70a92015-12-08 13:20:23 +0000553};
554
555static int gic_ipi_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
556 const u32 *intspec, unsigned int intsize,
557 irq_hw_number_t *out_hwirq,
558 unsigned int *out_type)
559{
560 /*
561 * There's nothing to translate here. hwirq is dynamically allocated and
562 * the irq type is always edge triggered.
563 * */
564 *out_hwirq = 0;
565 *out_type = IRQ_TYPE_EDGE_RISING;
566
567 return 0;
568}
569
570static int gic_ipi_domain_alloc(struct irq_domain *d, unsigned int virq,
571 unsigned int nr_irqs, void *arg)
572{
573 struct cpumask *ipimask = arg;
Paul Burtonb87281e2017-04-20 10:07:35 +0100574 irq_hw_number_t hwirq, base_hwirq;
575 int cpu, ret, i;
Qais Yousef2af70a92015-12-08 13:20:23 +0000576
Paul Burtonb87281e2017-04-20 10:07:35 +0100577 base_hwirq = find_first_bit(ipi_available, gic_shared_intrs);
578 if (base_hwirq == gic_shared_intrs)
579 return -ENOMEM;
Qais Yousef2af70a92015-12-08 13:20:23 +0000580
Paul Burtonb87281e2017-04-20 10:07:35 +0100581 /* check that we have enough space */
582 for (i = base_hwirq; i < nr_irqs; i++) {
583 if (!test_bit(i, ipi_available))
584 return -EBUSY;
585 }
586 bitmap_clear(ipi_available, base_hwirq, nr_irqs);
587
588 /* map the hwirq for each cpu consecutively */
589 i = 0;
590 for_each_cpu(cpu, ipimask) {
591 hwirq = GIC_SHARED_TO_HWIRQ(base_hwirq + i);
592
593 ret = irq_domain_set_hwirq_and_chip(d, virq + i, hwirq,
594 &gic_edge_irq_controller,
595 NULL);
596 if (ret)
597 goto error;
598
599 ret = irq_domain_set_hwirq_and_chip(d->parent, virq + i, hwirq,
Qais Yousef2af70a92015-12-08 13:20:23 +0000600 &gic_edge_irq_controller,
601 NULL);
602 if (ret)
603 goto error;
604
605 ret = irq_set_irq_type(virq + i, IRQ_TYPE_EDGE_RISING);
606 if (ret)
607 goto error;
Paul Burtonb87281e2017-04-20 10:07:35 +0100608
609 ret = gic_shared_irq_domain_map(d, virq + i, hwirq, cpu);
610 if (ret)
611 goto error;
612
613 i++;
Qais Yousef2af70a92015-12-08 13:20:23 +0000614 }
615
616 return 0;
617error:
Paul Burtonb87281e2017-04-20 10:07:35 +0100618 bitmap_set(ipi_available, base_hwirq, nr_irqs);
Qais Yousef2af70a92015-12-08 13:20:23 +0000619 return ret;
620}
621
622void gic_ipi_domain_free(struct irq_domain *d, unsigned int virq,
623 unsigned int nr_irqs)
624{
Paul Burtonb87281e2017-04-20 10:07:35 +0100625 irq_hw_number_t base_hwirq;
626 struct irq_data *data;
627
628 data = irq_get_irq_data(virq);
629 if (!data)
630 return;
631
632 base_hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(data));
633 bitmap_set(ipi_available, base_hwirq, nr_irqs);
Qais Yousef2af70a92015-12-08 13:20:23 +0000634}
635
636int gic_ipi_domain_match(struct irq_domain *d, struct device_node *node,
637 enum irq_domain_bus_token bus_token)
638{
639 bool is_ipi;
640
641 switch (bus_token) {
642 case DOMAIN_BUS_IPI:
643 is_ipi = d->bus_token == bus_token;
Paul Burton547aefc2016-07-05 14:26:00 +0100644 return (!node || to_of_node(d->fwnode) == node) && is_ipi;
Qais Yousef2af70a92015-12-08 13:20:23 +0000645 break;
646 default:
647 return 0;
648 }
649}
650
Tobias Klauser0b7e8152017-06-02 10:20:56 +0200651static const struct irq_domain_ops gic_ipi_domain_ops = {
Qais Yousef2af70a92015-12-08 13:20:23 +0000652 .xlate = gic_ipi_domain_xlate,
653 .alloc = gic_ipi_domain_alloc,
654 .free = gic_ipi_domain_free,
655 .match = gic_ipi_domain_match,
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700656};
657
Paul Burtonda61fcf2017-10-31 09:41:45 -0700658static int gic_cpu_startup(unsigned int cpu)
659{
Paul Burton890f6b52017-10-31 09:41:47 -0700660 /* Enable or disable EIC */
661 change_gic_vl_ctl(GIC_VX_CTL_EIC,
662 cpu_has_veic ? GIC_VX_CTL_EIC : 0);
663
Paul Burton25ac19e2017-10-31 09:41:46 -0700664 /* Clear all local IRQ masks (ie. disable all local interrupts) */
665 write_gic_vl_rmask(~0);
666
Paul Burtonda61fcf2017-10-31 09:41:45 -0700667 /* Invoke irq_cpu_online callbacks to enable desired interrupts */
668 irq_cpu_online();
669
670 return 0;
671}
Ralf Baechle39b8d522008-04-28 17:14:26 +0100672
Paul Burtonfbea7542017-08-12 21:36:40 -0700673static int __init gic_of_init(struct device_node *node,
674 struct device_node *parent)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100675{
Paul Burton25c51da2017-10-31 09:41:48 -0700676 unsigned int cpu_vec, i, gicconfig, v[2], num_ipis;
Paul Burtonb2b2e582017-08-12 21:36:44 -0700677 unsigned long reserved;
Paul Burtonfbea7542017-08-12 21:36:40 -0700678 phys_addr_t gic_base;
679 struct resource res;
680 size_t gic_len;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100681
Paul Burtonfbea7542017-08-12 21:36:40 -0700682 /* Find the first available CPU vector. */
Paul Burtonb2b2e582017-08-12 21:36:44 -0700683 i = 0;
Paul Burtona08588e2017-09-21 23:24:39 -0700684 reserved = (C_SW0 | C_SW1) >> __ffs(C_SW0);
Paul Burtonfbea7542017-08-12 21:36:40 -0700685 while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors",
686 i++, &cpu_vec))
687 reserved |= BIT(cpu_vec);
Alex Smithc0a9f722015-10-12 10:40:43 +0100688
Paul Burtonb2b2e582017-08-12 21:36:44 -0700689 cpu_vec = find_first_zero_bit(&reserved, hweight_long(ST0_IM));
690 if (cpu_vec == hweight_long(ST0_IM)) {
Matt Redfearn1f19aee2017-11-09 11:02:44 +0000691 pr_err("No CPU vectors available\n");
Paul Burtonfbea7542017-08-12 21:36:40 -0700692 return -ENODEV;
693 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100694
Paul Burtonfbea7542017-08-12 21:36:40 -0700695 if (of_address_to_resource(node, 0, &res)) {
696 /*
697 * Probe the CM for the GIC base address if not specified
698 * in the device-tree.
699 */
700 if (mips_cm_present()) {
701 gic_base = read_gcr_gic_base() &
702 ~CM_GCR_GIC_BASE_GICEN;
703 gic_len = 0x20000;
Matt Redfearn666740f2017-11-09 11:02:45 +0000704 pr_warn("Using inherited base address %pa\n",
705 &gic_base);
Paul Burtonfbea7542017-08-12 21:36:40 -0700706 } else {
Matt Redfearn1f19aee2017-11-09 11:02:44 +0000707 pr_err("Failed to get memory range\n");
Paul Burtonfbea7542017-08-12 21:36:40 -0700708 return -ENODEV;
709 }
710 } else {
711 gic_base = res.start;
712 gic_len = resource_size(&res);
713 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100714
Paul Burtonfbea7542017-08-12 21:36:40 -0700715 if (mips_cm_present()) {
716 write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN);
717 /* Ensure GIC region is enabled before trying to access it */
718 __sync();
719 }
720
721 mips_gic_base = ioremap_nocache(gic_base, gic_len);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100722
Paul Burton36807462017-08-12 21:36:24 -0700723 gicconfig = read_gic_config();
724 gic_shared_intrs = gicconfig & GIC_CONFIG_NUMINTERRUPTS;
Paul Burtona08588e2017-09-21 23:24:39 -0700725 gic_shared_intrs >>= __ffs(GIC_CONFIG_NUMINTERRUPTS);
Paul Burton36807462017-08-12 21:36:24 -0700726 gic_shared_intrs = (gic_shared_intrs + 1) * 8;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100727
Ralf Baechle39b8d522008-04-28 17:14:26 +0100728 if (cpu_has_veic) {
729 /* Always use vector 1 in EIC mode */
730 gic_cpu_pin = 0;
James Hogan1b6af712015-01-19 15:38:24 +0000731 timer_cpu_pin = gic_cpu_pin;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100732 set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET,
733 __gic_irq_dispatch);
734 } else {
735 gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET;
736 irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec,
737 gic_irq_dispatch);
James Hogan1b6af712015-01-19 15:38:24 +0000738 /*
739 * With the CMP implementation of SMP (deprecated), other CPUs
740 * are started by the bootloader and put into a timer based
741 * waiting poll loop. We must not re-route those CPU's local
742 * timer interrupts as the wait instruction will never finish,
743 * so just handle whatever CPU interrupt it is routed to by
744 * default.
745 *
746 * This workaround should be removed when CMP support is
747 * dropped.
748 */
749 if (IS_ENABLED(CONFIG_MIPS_CMP) &&
750 gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) {
Paul Burton0d0cf582017-08-12 21:36:26 -0700751 timer_cpu_pin = read_gic_vl_timer_map() & GIC_MAP_PIN_MAP;
James Hogan1b6af712015-01-19 15:38:24 +0000752 irq_set_chained_handler(MIPS_CPU_IRQ_BASE +
753 GIC_CPU_PIN_OFFSET +
754 timer_cpu_pin,
755 gic_irq_dispatch);
756 } else {
757 timer_cpu_pin = gic_cpu_pin;
758 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100759 }
760
Andrew Brestickera7057272014-11-12 11:43:38 -0800761 gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS +
Paul Burtonfbea7542017-08-12 21:36:40 -0700762 gic_shared_intrs, 0,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100763 &gic_irq_domain_ops, NULL);
Paul Burtonfbea7542017-08-12 21:36:40 -0700764 if (!gic_irq_domain) {
Matt Redfearn1f19aee2017-11-09 11:02:44 +0000765 pr_err("Failed to add IRQ domain");
Paul Burtonfbea7542017-08-12 21:36:40 -0700766 return -ENXIO;
767 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100768
Qais Yousef2af70a92015-12-08 13:20:23 +0000769 gic_ipi_domain = irq_domain_add_hierarchy(gic_irq_domain,
770 IRQ_DOMAIN_FLAG_IPI_PER_CPU,
771 GIC_NUM_LOCAL_INTRS + gic_shared_intrs,
772 node, &gic_ipi_domain_ops, NULL);
Paul Burtonfbea7542017-08-12 21:36:40 -0700773 if (!gic_ipi_domain) {
Matt Redfearn1f19aee2017-11-09 11:02:44 +0000774 pr_err("Failed to add IPI domain");
Paul Burtonfbea7542017-08-12 21:36:40 -0700775 return -ENXIO;
776 }
Qais Yousef2af70a92015-12-08 13:20:23 +0000777
Marc Zyngier96f0d932017-06-22 11:42:50 +0100778 irq_domain_update_bus_token(gic_ipi_domain, DOMAIN_BUS_IPI);
Qais Yousef2af70a92015-12-08 13:20:23 +0000779
Qais Yousef16a80832015-12-08 13:20:30 +0000780 if (node &&
781 !of_property_read_u32_array(node, "mti,reserved-ipi-vectors", v, 2)) {
782 bitmap_set(ipi_resrv, v[0], v[1]);
783 } else {
Paul Burton25c51da2017-10-31 09:41:48 -0700784 /*
785 * Reserve 2 interrupts per possible CPU/VP for use as IPIs,
786 * meeting the requirements of arch/mips SMP.
787 */
788 num_ipis = 2 * num_possible_cpus();
789 bitmap_set(ipi_resrv, gic_shared_intrs - num_ipis, num_ipis);
Qais Yousef16a80832015-12-08 13:20:30 +0000790 }
Qais Yousef2af70a92015-12-08 13:20:23 +0000791
Paul Burtonf8dcd9e2017-04-20 10:07:34 +0100792 bitmap_copy(ipi_available, ipi_resrv, GIC_MAX_INTRS);
Andrew Brestickera7057272014-11-12 11:43:38 -0800793
Paul Burton87888bc2017-08-12 21:36:41 -0700794 board_bind_eic_interrupt = &gic_bind_eic_interrupt;
Andrew Brestickera7057272014-11-12 11:43:38 -0800795
Paul Burton87888bc2017-08-12 21:36:41 -0700796 /* Setup defaults */
797 for (i = 0; i < gic_shared_intrs; i++) {
798 change_gic_pol(i, GIC_POL_ACTIVE_HIGH);
799 change_gic_trig(i, GIC_TRIG_LEVEL);
Paul Burton90019f82017-09-05 11:28:46 -0700800 write_gic_rmask(i);
Andrew Brestickera7057272014-11-12 11:43:38 -0800801 }
802
Paul Burtonda61fcf2017-10-31 09:41:45 -0700803 return cpuhp_setup_state(CPUHP_AP_IRQ_MIPS_GIC_STARTING,
804 "irqchip/mips/gic:starting",
805 gic_cpu_startup, NULL);
Andrew Brestickera7057272014-11-12 11:43:38 -0800806}
807IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init);