Steven J. Hill | 2299c49 | 2012-08-31 16:13:07 -0500 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org) |
| 7 | * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved. |
| 8 | */ |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 9 | #include <linux/bitmap.h> |
Andrew Bresticker | fb8f7be1 | 2014-10-20 12:03:55 -0700 | [diff] [blame] | 10 | #include <linux/clocksource.h> |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 11 | #include <linux/init.h> |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 12 | #include <linux/interrupt.h> |
Andrew Bresticker | fb8f7be1 | 2014-10-20 12:03:55 -0700 | [diff] [blame] | 13 | #include <linux/irq.h> |
Joel Porquet | 41a83e06 | 2015-07-07 17:11:46 -0400 | [diff] [blame] | 14 | #include <linux/irqchip.h> |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 15 | #include <linux/of_address.h> |
Paul Burton | aa49373 | 2017-08-12 21:36:42 -0700 | [diff] [blame^] | 16 | #include <linux/percpu.h> |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 17 | #include <linux/sched.h> |
Ralf Baechle | 631330f | 2009-06-19 14:05:26 +0100 | [diff] [blame] | 18 | #include <linux/smp.h> |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 19 | |
Paul Burton | e83f7e0 | 2017-08-12 19:49:41 -0700 | [diff] [blame] | 20 | #include <asm/mips-cps.h> |
Steven J. Hill | 98b67c3 | 2012-08-31 16:18:49 -0500 | [diff] [blame] | 21 | #include <asm/setup.h> |
| 22 | #include <asm/traps.h> |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 23 | |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 24 | #include <dt-bindings/interrupt-controller/mips-gic.h> |
| 25 | |
Paul Burton | b11d4c1 | 2017-08-12 21:36:29 -0700 | [diff] [blame] | 26 | #define GIC_MAX_INTRS 256 |
Paul Burton | aa49373 | 2017-08-12 21:36:42 -0700 | [diff] [blame^] | 27 | #define GIC_MAX_LONGS BITS_TO_LONGS(GIC_MAX_INTRS) |
Paul Burton | b11d4c1 | 2017-08-12 21:36:29 -0700 | [diff] [blame] | 28 | |
| 29 | /* Add 2 to convert GIC CPU pin to core interrupt */ |
| 30 | #define GIC_CPU_PIN_OFFSET 2 |
| 31 | |
| 32 | /* Mapped interrupt to pin X, then GIC will generate the vector (X+1). */ |
| 33 | #define GIC_PIN_TO_VEC_OFFSET 1 |
| 34 | |
| 35 | /* Convert between local/shared IRQ number and GIC HW IRQ number. */ |
| 36 | #define GIC_LOCAL_HWIRQ_BASE 0 |
| 37 | #define GIC_LOCAL_TO_HWIRQ(x) (GIC_LOCAL_HWIRQ_BASE + (x)) |
| 38 | #define GIC_HWIRQ_TO_LOCAL(x) ((x) - GIC_LOCAL_HWIRQ_BASE) |
| 39 | #define GIC_SHARED_HWIRQ_BASE GIC_NUM_LOCAL_INTRS |
| 40 | #define GIC_SHARED_TO_HWIRQ(x) (GIC_SHARED_HWIRQ_BASE + (x)) |
| 41 | #define GIC_HWIRQ_TO_SHARED(x) ((x) - GIC_SHARED_HWIRQ_BASE) |
| 42 | |
Paul Burton | 582e2b4 | 2017-08-12 21:36:10 -0700 | [diff] [blame] | 43 | void __iomem *mips_gic_base; |
Steven J. Hill | 98b67c3 | 2012-08-31 16:18:49 -0500 | [diff] [blame] | 44 | |
Paul Burton | aa49373 | 2017-08-12 21:36:42 -0700 | [diff] [blame^] | 45 | DEFINE_PER_CPU_READ_MOSTLY(unsigned long[GIC_MAX_LONGS], pcpu_masks); |
Jeffrey Deans | 822350b | 2014-07-17 09:20:53 +0100 | [diff] [blame] | 46 | |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 47 | static DEFINE_SPINLOCK(gic_lock); |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 48 | static struct irq_domain *gic_irq_domain; |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 49 | static struct irq_domain *gic_ipi_domain; |
Andrew Bresticker | fbd5524 | 2014-09-18 14:47:25 -0700 | [diff] [blame] | 50 | static int gic_shared_intrs; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 51 | static int gic_vpes; |
Andrew Bresticker | 3263d08 | 2014-09-18 14:47:28 -0700 | [diff] [blame] | 52 | static unsigned int gic_cpu_pin; |
James Hogan | 1b6af71 | 2015-01-19 15:38:24 +0000 | [diff] [blame] | 53 | static unsigned int timer_cpu_pin; |
Andrew Bresticker | 4a6a3ea3 | 2014-09-18 14:47:26 -0700 | [diff] [blame] | 54 | static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller; |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 55 | DECLARE_BITMAP(ipi_resrv, GIC_MAX_INTRS); |
Paul Burton | f8dcd9e | 2017-04-20 10:07:34 +0100 | [diff] [blame] | 56 | DECLARE_BITMAP(ipi_available, GIC_MAX_INTRS); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 57 | |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 58 | static bool gic_local_irq_is_routable(int intr) |
| 59 | { |
| 60 | u32 vpe_ctl; |
| 61 | |
| 62 | /* All local interrupts are routable in EIC mode. */ |
| 63 | if (cpu_has_veic) |
| 64 | return true; |
| 65 | |
Paul Burton | 0d0cf58 | 2017-08-12 21:36:26 -0700 | [diff] [blame] | 66 | vpe_ctl = read_gic_vl_ctl(); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 67 | switch (intr) { |
| 68 | case GIC_LOCAL_INT_TIMER: |
Paul Burton | 0d0cf58 | 2017-08-12 21:36:26 -0700 | [diff] [blame] | 69 | return vpe_ctl & GIC_VX_CTL_TIMER_ROUTABLE; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 70 | case GIC_LOCAL_INT_PERFCTR: |
Paul Burton | 0d0cf58 | 2017-08-12 21:36:26 -0700 | [diff] [blame] | 71 | return vpe_ctl & GIC_VX_CTL_PERFCNT_ROUTABLE; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 72 | case GIC_LOCAL_INT_FDC: |
Paul Burton | 0d0cf58 | 2017-08-12 21:36:26 -0700 | [diff] [blame] | 73 | return vpe_ctl & GIC_VX_CTL_FDC_ROUTABLE; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 74 | case GIC_LOCAL_INT_SWINT0: |
| 75 | case GIC_LOCAL_INT_SWINT1: |
Paul Burton | 0d0cf58 | 2017-08-12 21:36:26 -0700 | [diff] [blame] | 76 | return vpe_ctl & GIC_VX_CTL_SWINT_ROUTABLE; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 77 | default: |
| 78 | return true; |
| 79 | } |
| 80 | } |
| 81 | |
Andrew Bresticker | 3263d08 | 2014-09-18 14:47:28 -0700 | [diff] [blame] | 82 | static void gic_bind_eic_interrupt(int irq, int set) |
Steven J. Hill | 98b67c3 | 2012-08-31 16:18:49 -0500 | [diff] [blame] | 83 | { |
| 84 | /* Convert irq vector # to hw int # */ |
| 85 | irq -= GIC_PIN_TO_VEC_OFFSET; |
| 86 | |
| 87 | /* Set irq to use shadow set */ |
Paul Burton | 0d0cf58 | 2017-08-12 21:36:26 -0700 | [diff] [blame] | 88 | write_gic_vl_eic_shadow_set(irq, set); |
Steven J. Hill | 98b67c3 | 2012-08-31 16:18:49 -0500 | [diff] [blame] | 89 | } |
| 90 | |
Qais Yousef | bb11cff | 2015-12-08 13:20:28 +0000 | [diff] [blame] | 91 | static void gic_send_ipi(struct irq_data *d, unsigned int cpu) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 92 | { |
Qais Yousef | bb11cff | 2015-12-08 13:20:28 +0000 | [diff] [blame] | 93 | irq_hw_number_t hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(d)); |
| 94 | |
Paul Burton | 3680746 | 2017-08-12 21:36:24 -0700 | [diff] [blame] | 95 | write_gic_wedge(GIC_WEDGE_RW | hwirq); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 96 | } |
| 97 | |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 98 | int gic_get_c0_compare_int(void) |
| 99 | { |
| 100 | if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) |
| 101 | return MIPS_CPU_IRQ_BASE + cp0_compare_irq; |
| 102 | return irq_create_mapping(gic_irq_domain, |
| 103 | GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER)); |
| 104 | } |
| 105 | |
| 106 | int gic_get_c0_perfcount_int(void) |
| 107 | { |
| 108 | if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) { |
James Hogan | 7e3e6cb | 2015-01-27 21:45:50 +0000 | [diff] [blame] | 109 | /* Is the performance counter shared with the timer? */ |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 110 | if (cp0_perfcount_irq < 0) |
| 111 | return -1; |
| 112 | return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq; |
| 113 | } |
| 114 | return irq_create_mapping(gic_irq_domain, |
| 115 | GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR)); |
| 116 | } |
| 117 | |
James Hogan | 6429e2b | 2015-01-29 11:14:09 +0000 | [diff] [blame] | 118 | int gic_get_c0_fdc_int(void) |
| 119 | { |
| 120 | if (!gic_local_irq_is_routable(GIC_LOCAL_INT_FDC)) { |
| 121 | /* Is the FDC IRQ even present? */ |
| 122 | if (cp0_fdc_irq < 0) |
| 123 | return -1; |
| 124 | return MIPS_CPU_IRQ_BASE + cp0_fdc_irq; |
| 125 | } |
| 126 | |
James Hogan | 6429e2b | 2015-01-29 11:14:09 +0000 | [diff] [blame] | 127 | return irq_create_mapping(gic_irq_domain, |
| 128 | GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_FDC)); |
| 129 | } |
| 130 | |
Rabin Vincent | 1b3ed36 | 2015-06-12 10:01:56 +0200 | [diff] [blame] | 131 | static void gic_handle_shared_int(bool chained) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 132 | { |
Paul Burton | e98fcb2 | 2017-08-12 21:36:16 -0700 | [diff] [blame] | 133 | unsigned int intr, virq; |
Andrew Bresticker | 8f5ee79 | 2014-10-20 12:03:56 -0700 | [diff] [blame] | 134 | unsigned long *pcpu_mask; |
Andrew Bresticker | 8f5ee79 | 2014-10-20 12:03:56 -0700 | [diff] [blame] | 135 | DECLARE_BITMAP(pending, GIC_MAX_INTRS); |
| 136 | DECLARE_BITMAP(intrmask, GIC_MAX_INTRS); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 137 | |
| 138 | /* Get per-cpu bitmaps */ |
Paul Burton | aa49373 | 2017-08-12 21:36:42 -0700 | [diff] [blame^] | 139 | pcpu_mask = this_cpu_ptr(pcpu_masks); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 140 | |
Paul Burton | e98fcb2 | 2017-08-12 21:36:16 -0700 | [diff] [blame] | 141 | if (mips_cm_is64) { |
| 142 | __ioread64_copy(pending, addr_gic_pend(), |
| 143 | DIV_ROUND_UP(gic_shared_intrs, 64)); |
| 144 | __ioread64_copy(intrmask, addr_gic_mask(), |
| 145 | DIV_ROUND_UP(gic_shared_intrs, 64)); |
| 146 | } else { |
| 147 | __ioread32_copy(pending, addr_gic_pend(), |
| 148 | DIV_ROUND_UP(gic_shared_intrs, 32)); |
| 149 | __ioread32_copy(intrmask, addr_gic_mask(), |
| 150 | DIV_ROUND_UP(gic_shared_intrs, 32)); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 151 | } |
| 152 | |
Andrew Bresticker | fbd5524 | 2014-09-18 14:47:25 -0700 | [diff] [blame] | 153 | bitmap_and(pending, pending, intrmask, gic_shared_intrs); |
| 154 | bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 155 | |
Paul Burton | cae750b | 2016-08-19 18:11:19 +0100 | [diff] [blame] | 156 | for_each_set_bit(intr, pending, gic_shared_intrs) { |
Qais Yousef | d7eb4f2 | 2015-01-19 11:51:29 +0000 | [diff] [blame] | 157 | virq = irq_linear_revmap(gic_irq_domain, |
| 158 | GIC_SHARED_TO_HWIRQ(intr)); |
Rabin Vincent | 1b3ed36 | 2015-06-12 10:01:56 +0200 | [diff] [blame] | 159 | if (chained) |
| 160 | generic_handle_irq(virq); |
| 161 | else |
| 162 | do_IRQ(virq); |
Qais Yousef | d7eb4f2 | 2015-01-19 11:51:29 +0000 | [diff] [blame] | 163 | } |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 164 | } |
| 165 | |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 166 | static void gic_mask_irq(struct irq_data *d) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 167 | { |
Paul Burton | 87554b0 | 2017-08-12 21:36:18 -0700 | [diff] [blame] | 168 | write_gic_rmask(BIT(GIC_HWIRQ_TO_SHARED(d->hwirq))); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 169 | } |
| 170 | |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 171 | static void gic_unmask_irq(struct irq_data *d) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 172 | { |
Paul Burton | 87554b0 | 2017-08-12 21:36:18 -0700 | [diff] [blame] | 173 | write_gic_smask(BIT(GIC_HWIRQ_TO_SHARED(d->hwirq))); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 174 | } |
| 175 | |
Andrew Bresticker | 5561c9e | 2014-09-18 14:47:20 -0700 | [diff] [blame] | 176 | static void gic_ack_irq(struct irq_data *d) |
| 177 | { |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 178 | unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq); |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 179 | |
Paul Burton | 3680746 | 2017-08-12 21:36:24 -0700 | [diff] [blame] | 180 | write_gic_wedge(irq); |
Andrew Bresticker | 5561c9e | 2014-09-18 14:47:20 -0700 | [diff] [blame] | 181 | } |
| 182 | |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 183 | static int gic_set_type(struct irq_data *d, unsigned int type) |
| 184 | { |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 185 | unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq); |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 186 | unsigned long flags; |
| 187 | bool is_edge; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 188 | |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 189 | spin_lock_irqsave(&gic_lock, flags); |
| 190 | switch (type & IRQ_TYPE_SENSE_MASK) { |
| 191 | case IRQ_TYPE_EDGE_FALLING: |
Paul Burton | 80e5f9c | 2017-08-12 21:36:19 -0700 | [diff] [blame] | 192 | change_gic_pol(irq, GIC_POL_FALLING_EDGE); |
Paul Burton | 471aa96 | 2017-08-12 21:36:20 -0700 | [diff] [blame] | 193 | change_gic_trig(irq, GIC_TRIG_EDGE); |
Paul Burton | c26ba67 | 2017-08-12 21:36:21 -0700 | [diff] [blame] | 194 | change_gic_dual(irq, GIC_DUAL_SINGLE); |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 195 | is_edge = true; |
| 196 | break; |
| 197 | case IRQ_TYPE_EDGE_RISING: |
Paul Burton | 80e5f9c | 2017-08-12 21:36:19 -0700 | [diff] [blame] | 198 | change_gic_pol(irq, GIC_POL_RISING_EDGE); |
Paul Burton | 471aa96 | 2017-08-12 21:36:20 -0700 | [diff] [blame] | 199 | change_gic_trig(irq, GIC_TRIG_EDGE); |
Paul Burton | c26ba67 | 2017-08-12 21:36:21 -0700 | [diff] [blame] | 200 | change_gic_dual(irq, GIC_DUAL_SINGLE); |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 201 | is_edge = true; |
| 202 | break; |
| 203 | case IRQ_TYPE_EDGE_BOTH: |
| 204 | /* polarity is irrelevant in this case */ |
Paul Burton | 471aa96 | 2017-08-12 21:36:20 -0700 | [diff] [blame] | 205 | change_gic_trig(irq, GIC_TRIG_EDGE); |
Paul Burton | c26ba67 | 2017-08-12 21:36:21 -0700 | [diff] [blame] | 206 | change_gic_dual(irq, GIC_DUAL_DUAL); |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 207 | is_edge = true; |
| 208 | break; |
| 209 | case IRQ_TYPE_LEVEL_LOW: |
Paul Burton | 80e5f9c | 2017-08-12 21:36:19 -0700 | [diff] [blame] | 210 | change_gic_pol(irq, GIC_POL_ACTIVE_LOW); |
Paul Burton | 471aa96 | 2017-08-12 21:36:20 -0700 | [diff] [blame] | 211 | change_gic_trig(irq, GIC_TRIG_LEVEL); |
Paul Burton | c26ba67 | 2017-08-12 21:36:21 -0700 | [diff] [blame] | 212 | change_gic_dual(irq, GIC_DUAL_SINGLE); |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 213 | is_edge = false; |
| 214 | break; |
| 215 | case IRQ_TYPE_LEVEL_HIGH: |
| 216 | default: |
Paul Burton | 80e5f9c | 2017-08-12 21:36:19 -0700 | [diff] [blame] | 217 | change_gic_pol(irq, GIC_POL_ACTIVE_HIGH); |
Paul Burton | 471aa96 | 2017-08-12 21:36:20 -0700 | [diff] [blame] | 218 | change_gic_trig(irq, GIC_TRIG_LEVEL); |
Paul Burton | c26ba67 | 2017-08-12 21:36:21 -0700 | [diff] [blame] | 219 | change_gic_dual(irq, GIC_DUAL_SINGLE); |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 220 | is_edge = false; |
| 221 | break; |
| 222 | } |
| 223 | |
Thomas Gleixner | a595fc5 | 2015-06-23 14:41:25 +0200 | [diff] [blame] | 224 | if (is_edge) |
| 225 | irq_set_chip_handler_name_locked(d, &gic_edge_irq_controller, |
| 226 | handle_edge_irq, NULL); |
| 227 | else |
| 228 | irq_set_chip_handler_name_locked(d, &gic_level_irq_controller, |
| 229 | handle_level_irq, NULL); |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 230 | spin_unlock_irqrestore(&gic_lock, flags); |
| 231 | |
| 232 | return 0; |
| 233 | } |
| 234 | |
| 235 | #ifdef CONFIG_SMP |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 236 | static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask, |
| 237 | bool force) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 238 | { |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 239 | unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 240 | cpumask_t tmp = CPU_MASK_NONE; |
| 241 | unsigned long flags; |
| 242 | int i; |
| 243 | |
Rusty Russell | 0de2652 | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 244 | cpumask_and(&tmp, cpumask, cpu_online_mask); |
Rusty Russell | f9b531f | 2015-03-05 10:49:16 +1030 | [diff] [blame] | 245 | if (cpumask_empty(&tmp)) |
Andrew Bresticker | 14d160a | 2014-09-18 14:47:22 -0700 | [diff] [blame] | 246 | return -EINVAL; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 247 | |
| 248 | /* Assumption : cpumask refers to a single CPU */ |
| 249 | spin_lock_irqsave(&gic_lock, flags); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 250 | |
Tony Wu | c214c03 | 2013-06-21 10:13:08 +0000 | [diff] [blame] | 251 | /* Re-route this IRQ */ |
Paul Burton | 0efe3cb | 2017-08-12 21:36:23 -0700 | [diff] [blame] | 252 | write_gic_map_vp(irq, BIT(mips_cm_vp_id(cpumask_first(&tmp)))); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 253 | |
Tony Wu | c214c03 | 2013-06-21 10:13:08 +0000 | [diff] [blame] | 254 | /* Update the pcpu_masks */ |
Paul Burton | 91951f9 | 2016-04-21 11:31:54 +0100 | [diff] [blame] | 255 | for (i = 0; i < min(gic_vpes, NR_CPUS); i++) |
Paul Burton | aa49373 | 2017-08-12 21:36:42 -0700 | [diff] [blame^] | 256 | clear_bit(irq, per_cpu_ptr(pcpu_masks, i)); |
| 257 | set_bit(irq, per_cpu_ptr(pcpu_masks, cpumask_first(&tmp))); |
Tony Wu | c214c03 | 2013-06-21 10:13:08 +0000 | [diff] [blame] | 258 | |
Jiang Liu | 72f86db | 2015-06-01 16:05:38 +0800 | [diff] [blame] | 259 | cpumask_copy(irq_data_get_affinity_mask(d), cpumask); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 260 | spin_unlock_irqrestore(&gic_lock, flags); |
| 261 | |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 262 | return IRQ_SET_MASK_OK_NOCOPY; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 263 | } |
| 264 | #endif |
| 265 | |
Andrew Bresticker | 4a6a3ea3 | 2014-09-18 14:47:26 -0700 | [diff] [blame] | 266 | static struct irq_chip gic_level_irq_controller = { |
| 267 | .name = "MIPS GIC", |
| 268 | .irq_mask = gic_mask_irq, |
| 269 | .irq_unmask = gic_unmask_irq, |
| 270 | .irq_set_type = gic_set_type, |
| 271 | #ifdef CONFIG_SMP |
| 272 | .irq_set_affinity = gic_set_affinity, |
| 273 | #endif |
| 274 | }; |
| 275 | |
| 276 | static struct irq_chip gic_edge_irq_controller = { |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 277 | .name = "MIPS GIC", |
Andrew Bresticker | 5561c9e | 2014-09-18 14:47:20 -0700 | [diff] [blame] | 278 | .irq_ack = gic_ack_irq, |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 279 | .irq_mask = gic_mask_irq, |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 280 | .irq_unmask = gic_unmask_irq, |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 281 | .irq_set_type = gic_set_type, |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 282 | #ifdef CONFIG_SMP |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 283 | .irq_set_affinity = gic_set_affinity, |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 284 | #endif |
Qais Yousef | bb11cff | 2015-12-08 13:20:28 +0000 | [diff] [blame] | 285 | .ipi_send_single = gic_send_ipi, |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 286 | }; |
| 287 | |
Rabin Vincent | 1b3ed36 | 2015-06-12 10:01:56 +0200 | [diff] [blame] | 288 | static void gic_handle_local_int(bool chained) |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 289 | { |
| 290 | unsigned long pending, masked; |
Qais Yousef | d7eb4f2 | 2015-01-19 11:51:29 +0000 | [diff] [blame] | 291 | unsigned int intr, virq; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 292 | |
Paul Burton | 9da3c64 | 2017-08-12 21:36:25 -0700 | [diff] [blame] | 293 | pending = read_gic_vl_pend(); |
| 294 | masked = read_gic_vl_mask(); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 295 | |
| 296 | bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS); |
| 297 | |
Paul Burton | 0f4ed15 | 2016-09-13 17:54:27 +0100 | [diff] [blame] | 298 | for_each_set_bit(intr, &pending, GIC_NUM_LOCAL_INTRS) { |
Qais Yousef | d7eb4f2 | 2015-01-19 11:51:29 +0000 | [diff] [blame] | 299 | virq = irq_linear_revmap(gic_irq_domain, |
| 300 | GIC_LOCAL_TO_HWIRQ(intr)); |
Rabin Vincent | 1b3ed36 | 2015-06-12 10:01:56 +0200 | [diff] [blame] | 301 | if (chained) |
| 302 | generic_handle_irq(virq); |
| 303 | else |
| 304 | do_IRQ(virq); |
Qais Yousef | d7eb4f2 | 2015-01-19 11:51:29 +0000 | [diff] [blame] | 305 | } |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 306 | } |
| 307 | |
| 308 | static void gic_mask_local_irq(struct irq_data *d) |
| 309 | { |
| 310 | int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq); |
| 311 | |
Paul Burton | 9da3c64 | 2017-08-12 21:36:25 -0700 | [diff] [blame] | 312 | write_gic_vl_rmask(BIT(intr)); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 313 | } |
| 314 | |
| 315 | static void gic_unmask_local_irq(struct irq_data *d) |
| 316 | { |
| 317 | int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq); |
| 318 | |
Paul Burton | 9da3c64 | 2017-08-12 21:36:25 -0700 | [diff] [blame] | 319 | write_gic_vl_smask(BIT(intr)); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 320 | } |
| 321 | |
| 322 | static struct irq_chip gic_local_irq_controller = { |
| 323 | .name = "MIPS GIC Local", |
| 324 | .irq_mask = gic_mask_local_irq, |
| 325 | .irq_unmask = gic_unmask_local_irq, |
| 326 | }; |
| 327 | |
| 328 | static void gic_mask_local_irq_all_vpes(struct irq_data *d) |
| 329 | { |
| 330 | int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq); |
| 331 | int i; |
| 332 | unsigned long flags; |
| 333 | |
| 334 | spin_lock_irqsave(&gic_lock, flags); |
| 335 | for (i = 0; i < gic_vpes; i++) { |
Paul Burton | 0d0cf58 | 2017-08-12 21:36:26 -0700 | [diff] [blame] | 336 | write_gic_vl_other(mips_cm_vp_id(i)); |
Paul Burton | 9da3c64 | 2017-08-12 21:36:25 -0700 | [diff] [blame] | 337 | write_gic_vo_rmask(BIT(intr)); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 338 | } |
| 339 | spin_unlock_irqrestore(&gic_lock, flags); |
| 340 | } |
| 341 | |
| 342 | static void gic_unmask_local_irq_all_vpes(struct irq_data *d) |
| 343 | { |
| 344 | int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq); |
| 345 | int i; |
| 346 | unsigned long flags; |
| 347 | |
| 348 | spin_lock_irqsave(&gic_lock, flags); |
| 349 | for (i = 0; i < gic_vpes; i++) { |
Paul Burton | 0d0cf58 | 2017-08-12 21:36:26 -0700 | [diff] [blame] | 350 | write_gic_vl_other(mips_cm_vp_id(i)); |
Paul Burton | 9da3c64 | 2017-08-12 21:36:25 -0700 | [diff] [blame] | 351 | write_gic_vo_smask(BIT(intr)); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 352 | } |
| 353 | spin_unlock_irqrestore(&gic_lock, flags); |
| 354 | } |
| 355 | |
| 356 | static struct irq_chip gic_all_vpes_local_irq_controller = { |
| 357 | .name = "MIPS GIC Local", |
| 358 | .irq_mask = gic_mask_local_irq_all_vpes, |
| 359 | .irq_unmask = gic_unmask_local_irq_all_vpes, |
| 360 | }; |
| 361 | |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 362 | static void __gic_irq_dispatch(void) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 363 | { |
Rabin Vincent | 1b3ed36 | 2015-06-12 10:01:56 +0200 | [diff] [blame] | 364 | gic_handle_local_int(false); |
| 365 | gic_handle_shared_int(false); |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 366 | } |
| 367 | |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 368 | static void gic_irq_dispatch(struct irq_desc *desc) |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 369 | { |
Rabin Vincent | 1b3ed36 | 2015-06-12 10:01:56 +0200 | [diff] [blame] | 370 | gic_handle_local_int(true); |
| 371 | gic_handle_shared_int(true); |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 372 | } |
| 373 | |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 374 | static int gic_local_irq_domain_map(struct irq_domain *d, unsigned int virq, |
| 375 | irq_hw_number_t hw) |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 376 | { |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 377 | int intr = GIC_HWIRQ_TO_LOCAL(hw); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 378 | int i; |
| 379 | unsigned long flags; |
Paul Burton | a0dc5cb | 2017-08-12 21:36:17 -0700 | [diff] [blame] | 380 | u32 val; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 381 | |
| 382 | if (!gic_local_irq_is_routable(intr)) |
| 383 | return -EPERM; |
| 384 | |
Paul Burton | a0dc5cb | 2017-08-12 21:36:17 -0700 | [diff] [blame] | 385 | if (intr > GIC_LOCAL_INT_FDC) { |
| 386 | pr_err("Invalid local IRQ %d\n", intr); |
| 387 | return -EINVAL; |
| 388 | } |
| 389 | |
| 390 | if (intr == GIC_LOCAL_INT_TIMER) { |
| 391 | /* CONFIG_MIPS_CMP workaround (see __gic_init) */ |
| 392 | val = GIC_MAP_PIN_MAP_TO_PIN | timer_cpu_pin; |
| 393 | } else { |
| 394 | val = GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin; |
| 395 | } |
| 396 | |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 397 | spin_lock_irqsave(&gic_lock, flags); |
| 398 | for (i = 0; i < gic_vpes; i++) { |
Paul Burton | a0dc5cb | 2017-08-12 21:36:17 -0700 | [diff] [blame] | 399 | write_gic_vl_other(mips_cm_vp_id(i)); |
| 400 | write_gic_vo_map(intr, val); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 401 | } |
| 402 | spin_unlock_irqrestore(&gic_lock, flags); |
| 403 | |
Paul Burton | a0dc5cb | 2017-08-12 21:36:17 -0700 | [diff] [blame] | 404 | return 0; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 405 | } |
| 406 | |
| 407 | static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq, |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 408 | irq_hw_number_t hw, unsigned int vpe) |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 409 | { |
| 410 | int intr = GIC_HWIRQ_TO_SHARED(hw); |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 411 | unsigned long flags; |
Qais Yousef | 78930f0 | 2015-12-08 13:20:26 +0000 | [diff] [blame] | 412 | int i; |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 413 | |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 414 | spin_lock_irqsave(&gic_lock, flags); |
Paul Burton | d3e8cf4 | 2017-08-12 21:36:22 -0700 | [diff] [blame] | 415 | write_gic_map_pin(intr, GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin); |
Paul Burton | 0efe3cb | 2017-08-12 21:36:23 -0700 | [diff] [blame] | 416 | write_gic_map_vp(intr, BIT(mips_cm_vp_id(vpe))); |
Paul Burton | 91951f9 | 2016-04-21 11:31:54 +0100 | [diff] [blame] | 417 | for (i = 0; i < min(gic_vpes, NR_CPUS); i++) |
Paul Burton | aa49373 | 2017-08-12 21:36:42 -0700 | [diff] [blame^] | 418 | clear_bit(intr, per_cpu_ptr(pcpu_masks, i)); |
| 419 | set_bit(intr, per_cpu_ptr(pcpu_masks, vpe)); |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 420 | spin_unlock_irqrestore(&gic_lock, flags); |
| 421 | |
| 422 | return 0; |
| 423 | } |
| 424 | |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 425 | static int gic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr, |
Qais Yousef | c98c1822 | 2015-12-08 13:20:24 +0000 | [diff] [blame] | 426 | const u32 *intspec, unsigned int intsize, |
| 427 | irq_hw_number_t *out_hwirq, |
| 428 | unsigned int *out_type) |
| 429 | { |
| 430 | if (intsize != 3) |
| 431 | return -EINVAL; |
| 432 | |
| 433 | if (intspec[0] == GIC_SHARED) |
| 434 | *out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]); |
| 435 | else if (intspec[0] == GIC_LOCAL) |
| 436 | *out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]); |
| 437 | else |
| 438 | return -EINVAL; |
| 439 | *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK; |
| 440 | |
| 441 | return 0; |
| 442 | } |
| 443 | |
Matt Redfearn | 8ada00a | 2017-04-20 10:07:36 +0100 | [diff] [blame] | 444 | static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq, |
| 445 | irq_hw_number_t hwirq) |
Qais Yousef | c98c1822 | 2015-12-08 13:20:24 +0000 | [diff] [blame] | 446 | { |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 447 | int err; |
Qais Yousef | c98c1822 | 2015-12-08 13:20:24 +0000 | [diff] [blame] | 448 | |
Matt Redfearn | 8ada00a | 2017-04-20 10:07:36 +0100 | [diff] [blame] | 449 | if (hwirq >= GIC_SHARED_HWIRQ_BASE) { |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 450 | /* verify that shared irqs don't conflict with an IPI irq */ |
| 451 | if (test_bit(GIC_HWIRQ_TO_SHARED(hwirq), ipi_resrv)) |
| 452 | return -EBUSY; |
Qais Yousef | c98c1822 | 2015-12-08 13:20:24 +0000 | [diff] [blame] | 453 | |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 454 | err = irq_domain_set_hwirq_and_chip(d, virq, hwirq, |
| 455 | &gic_level_irq_controller, |
| 456 | NULL); |
| 457 | if (err) |
| 458 | return err; |
| 459 | |
| 460 | return gic_shared_irq_domain_map(d, virq, hwirq, 0); |
Qais Yousef | c98c1822 | 2015-12-08 13:20:24 +0000 | [diff] [blame] | 461 | } |
| 462 | |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 463 | switch (GIC_HWIRQ_TO_LOCAL(hwirq)) { |
| 464 | case GIC_LOCAL_INT_TIMER: |
| 465 | case GIC_LOCAL_INT_PERFCTR: |
| 466 | case GIC_LOCAL_INT_FDC: |
| 467 | /* |
| 468 | * HACK: These are all really percpu interrupts, but |
| 469 | * the rest of the MIPS kernel code does not use the |
| 470 | * percpu IRQ API for them. |
| 471 | */ |
| 472 | err = irq_domain_set_hwirq_and_chip(d, virq, hwirq, |
| 473 | &gic_all_vpes_local_irq_controller, |
| 474 | NULL); |
| 475 | if (err) |
| 476 | return err; |
| 477 | |
| 478 | irq_set_handler(virq, handle_percpu_irq); |
| 479 | break; |
| 480 | |
| 481 | default: |
| 482 | err = irq_domain_set_hwirq_and_chip(d, virq, hwirq, |
| 483 | &gic_local_irq_controller, |
| 484 | NULL); |
| 485 | if (err) |
| 486 | return err; |
| 487 | |
| 488 | irq_set_handler(virq, handle_percpu_devid_irq); |
| 489 | irq_set_percpu_devid(virq); |
| 490 | break; |
| 491 | } |
| 492 | |
| 493 | return gic_local_irq_domain_map(d, virq, hwirq); |
Qais Yousef | c98c1822 | 2015-12-08 13:20:24 +0000 | [diff] [blame] | 494 | } |
| 495 | |
Matt Redfearn | 8ada00a | 2017-04-20 10:07:36 +0100 | [diff] [blame] | 496 | static int gic_irq_domain_alloc(struct irq_domain *d, unsigned int virq, |
| 497 | unsigned int nr_irqs, void *arg) |
| 498 | { |
| 499 | struct irq_fwspec *fwspec = arg; |
| 500 | irq_hw_number_t hwirq; |
| 501 | |
| 502 | if (fwspec->param[0] == GIC_SHARED) |
| 503 | hwirq = GIC_SHARED_TO_HWIRQ(fwspec->param[1]); |
| 504 | else |
| 505 | hwirq = GIC_LOCAL_TO_HWIRQ(fwspec->param[1]); |
| 506 | |
| 507 | return gic_irq_domain_map(d, virq, hwirq); |
| 508 | } |
| 509 | |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 510 | void gic_irq_domain_free(struct irq_domain *d, unsigned int virq, |
Qais Yousef | c98c1822 | 2015-12-08 13:20:24 +0000 | [diff] [blame] | 511 | unsigned int nr_irqs) |
| 512 | { |
Qais Yousef | c98c1822 | 2015-12-08 13:20:24 +0000 | [diff] [blame] | 513 | } |
| 514 | |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 515 | static const struct irq_domain_ops gic_irq_domain_ops = { |
| 516 | .xlate = gic_irq_domain_xlate, |
| 517 | .alloc = gic_irq_domain_alloc, |
| 518 | .free = gic_irq_domain_free, |
Matt Redfearn | 8ada00a | 2017-04-20 10:07:36 +0100 | [diff] [blame] | 519 | .map = gic_irq_domain_map, |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 520 | }; |
| 521 | |
| 522 | static int gic_ipi_domain_xlate(struct irq_domain *d, struct device_node *ctrlr, |
| 523 | const u32 *intspec, unsigned int intsize, |
| 524 | irq_hw_number_t *out_hwirq, |
| 525 | unsigned int *out_type) |
| 526 | { |
| 527 | /* |
| 528 | * There's nothing to translate here. hwirq is dynamically allocated and |
| 529 | * the irq type is always edge triggered. |
| 530 | * */ |
| 531 | *out_hwirq = 0; |
| 532 | *out_type = IRQ_TYPE_EDGE_RISING; |
| 533 | |
| 534 | return 0; |
| 535 | } |
| 536 | |
| 537 | static int gic_ipi_domain_alloc(struct irq_domain *d, unsigned int virq, |
| 538 | unsigned int nr_irqs, void *arg) |
| 539 | { |
| 540 | struct cpumask *ipimask = arg; |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 541 | irq_hw_number_t hwirq, base_hwirq; |
| 542 | int cpu, ret, i; |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 543 | |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 544 | base_hwirq = find_first_bit(ipi_available, gic_shared_intrs); |
| 545 | if (base_hwirq == gic_shared_intrs) |
| 546 | return -ENOMEM; |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 547 | |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 548 | /* check that we have enough space */ |
| 549 | for (i = base_hwirq; i < nr_irqs; i++) { |
| 550 | if (!test_bit(i, ipi_available)) |
| 551 | return -EBUSY; |
| 552 | } |
| 553 | bitmap_clear(ipi_available, base_hwirq, nr_irqs); |
| 554 | |
| 555 | /* map the hwirq for each cpu consecutively */ |
| 556 | i = 0; |
| 557 | for_each_cpu(cpu, ipimask) { |
| 558 | hwirq = GIC_SHARED_TO_HWIRQ(base_hwirq + i); |
| 559 | |
| 560 | ret = irq_domain_set_hwirq_and_chip(d, virq + i, hwirq, |
| 561 | &gic_edge_irq_controller, |
| 562 | NULL); |
| 563 | if (ret) |
| 564 | goto error; |
| 565 | |
| 566 | ret = irq_domain_set_hwirq_and_chip(d->parent, virq + i, hwirq, |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 567 | &gic_edge_irq_controller, |
| 568 | NULL); |
| 569 | if (ret) |
| 570 | goto error; |
| 571 | |
| 572 | ret = irq_set_irq_type(virq + i, IRQ_TYPE_EDGE_RISING); |
| 573 | if (ret) |
| 574 | goto error; |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 575 | |
| 576 | ret = gic_shared_irq_domain_map(d, virq + i, hwirq, cpu); |
| 577 | if (ret) |
| 578 | goto error; |
| 579 | |
| 580 | i++; |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 581 | } |
| 582 | |
| 583 | return 0; |
| 584 | error: |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 585 | bitmap_set(ipi_available, base_hwirq, nr_irqs); |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 586 | return ret; |
| 587 | } |
| 588 | |
| 589 | void gic_ipi_domain_free(struct irq_domain *d, unsigned int virq, |
| 590 | unsigned int nr_irqs) |
| 591 | { |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 592 | irq_hw_number_t base_hwirq; |
| 593 | struct irq_data *data; |
| 594 | |
| 595 | data = irq_get_irq_data(virq); |
| 596 | if (!data) |
| 597 | return; |
| 598 | |
| 599 | base_hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(data)); |
| 600 | bitmap_set(ipi_available, base_hwirq, nr_irqs); |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 601 | } |
| 602 | |
| 603 | int gic_ipi_domain_match(struct irq_domain *d, struct device_node *node, |
| 604 | enum irq_domain_bus_token bus_token) |
| 605 | { |
| 606 | bool is_ipi; |
| 607 | |
| 608 | switch (bus_token) { |
| 609 | case DOMAIN_BUS_IPI: |
| 610 | is_ipi = d->bus_token == bus_token; |
Paul Burton | 547aefc | 2016-07-05 14:26:00 +0100 | [diff] [blame] | 611 | return (!node || to_of_node(d->fwnode) == node) && is_ipi; |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 612 | break; |
| 613 | default: |
| 614 | return 0; |
| 615 | } |
| 616 | } |
| 617 | |
Tobias Klauser | 0b7e815 | 2017-06-02 10:20:56 +0200 | [diff] [blame] | 618 | static const struct irq_domain_ops gic_ipi_domain_ops = { |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 619 | .xlate = gic_ipi_domain_xlate, |
| 620 | .alloc = gic_ipi_domain_alloc, |
| 621 | .free = gic_ipi_domain_free, |
| 622 | .match = gic_ipi_domain_match, |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 623 | }; |
| 624 | |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 625 | |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 626 | static int __init gic_of_init(struct device_node *node, |
| 627 | struct device_node *parent) |
| 628 | { |
Paul Burton | 87888bc | 2017-08-12 21:36:41 -0700 | [diff] [blame] | 629 | unsigned int cpu_vec, i, j, reserved, gicconfig, cpu, v[2]; |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 630 | phys_addr_t gic_base; |
| 631 | struct resource res; |
| 632 | size_t gic_len; |
| 633 | |
| 634 | /* Find the first available CPU vector. */ |
| 635 | i = reserved = 0; |
| 636 | while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors", |
| 637 | i++, &cpu_vec)) |
| 638 | reserved |= BIT(cpu_vec); |
| 639 | for (cpu_vec = 2; cpu_vec < 8; cpu_vec++) { |
| 640 | if (!(reserved & BIT(cpu_vec))) |
| 641 | break; |
| 642 | } |
| 643 | if (cpu_vec == 8) { |
| 644 | pr_err("No CPU vectors available for GIC\n"); |
| 645 | return -ENODEV; |
| 646 | } |
| 647 | |
| 648 | if (of_address_to_resource(node, 0, &res)) { |
| 649 | /* |
| 650 | * Probe the CM for the GIC base address if not specified |
| 651 | * in the device-tree. |
| 652 | */ |
| 653 | if (mips_cm_present()) { |
| 654 | gic_base = read_gcr_gic_base() & |
| 655 | ~CM_GCR_GIC_BASE_GICEN; |
| 656 | gic_len = 0x20000; |
| 657 | } else { |
| 658 | pr_err("Failed to get GIC memory range\n"); |
| 659 | return -ENODEV; |
| 660 | } |
| 661 | } else { |
| 662 | gic_base = res.start; |
| 663 | gic_len = resource_size(&res); |
| 664 | } |
| 665 | |
| 666 | if (mips_cm_present()) { |
| 667 | write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN); |
| 668 | /* Ensure GIC region is enabled before trying to access it */ |
| 669 | __sync(); |
| 670 | } |
| 671 | |
| 672 | mips_gic_base = ioremap_nocache(gic_base, gic_len); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 673 | |
Paul Burton | 3680746 | 2017-08-12 21:36:24 -0700 | [diff] [blame] | 674 | gicconfig = read_gic_config(); |
| 675 | gic_shared_intrs = gicconfig & GIC_CONFIG_NUMINTERRUPTS; |
| 676 | gic_shared_intrs >>= __fls(GIC_CONFIG_NUMINTERRUPTS); |
| 677 | gic_shared_intrs = (gic_shared_intrs + 1) * 8; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 678 | |
Paul Burton | 3680746 | 2017-08-12 21:36:24 -0700 | [diff] [blame] | 679 | gic_vpes = gicconfig & GIC_CONFIG_PVPS; |
| 680 | gic_vpes >>= __fls(GIC_CONFIG_PVPS); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 681 | gic_vpes = gic_vpes + 1; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 682 | |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 683 | if (cpu_has_veic) { |
Paul Burton | ba01cf0 | 2016-05-17 15:31:06 +0100 | [diff] [blame] | 684 | /* Set EIC mode for all VPEs */ |
| 685 | for_each_present_cpu(cpu) { |
Paul Burton | 0d0cf58 | 2017-08-12 21:36:26 -0700 | [diff] [blame] | 686 | write_gic_vl_other(mips_cm_vp_id(cpu)); |
| 687 | write_gic_vo_ctl(GIC_VX_CTL_EIC); |
Paul Burton | ba01cf0 | 2016-05-17 15:31:06 +0100 | [diff] [blame] | 688 | } |
| 689 | |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 690 | /* Always use vector 1 in EIC mode */ |
| 691 | gic_cpu_pin = 0; |
James Hogan | 1b6af71 | 2015-01-19 15:38:24 +0000 | [diff] [blame] | 692 | timer_cpu_pin = gic_cpu_pin; |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 693 | set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET, |
| 694 | __gic_irq_dispatch); |
| 695 | } else { |
| 696 | gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET; |
| 697 | irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec, |
| 698 | gic_irq_dispatch); |
James Hogan | 1b6af71 | 2015-01-19 15:38:24 +0000 | [diff] [blame] | 699 | /* |
| 700 | * With the CMP implementation of SMP (deprecated), other CPUs |
| 701 | * are started by the bootloader and put into a timer based |
| 702 | * waiting poll loop. We must not re-route those CPU's local |
| 703 | * timer interrupts as the wait instruction will never finish, |
| 704 | * so just handle whatever CPU interrupt it is routed to by |
| 705 | * default. |
| 706 | * |
| 707 | * This workaround should be removed when CMP support is |
| 708 | * dropped. |
| 709 | */ |
| 710 | if (IS_ENABLED(CONFIG_MIPS_CMP) && |
| 711 | gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) { |
Paul Burton | 0d0cf58 | 2017-08-12 21:36:26 -0700 | [diff] [blame] | 712 | timer_cpu_pin = read_gic_vl_timer_map() & GIC_MAP_PIN_MAP; |
James Hogan | 1b6af71 | 2015-01-19 15:38:24 +0000 | [diff] [blame] | 713 | irq_set_chained_handler(MIPS_CPU_IRQ_BASE + |
| 714 | GIC_CPU_PIN_OFFSET + |
| 715 | timer_cpu_pin, |
| 716 | gic_irq_dispatch); |
| 717 | } else { |
| 718 | timer_cpu_pin = gic_cpu_pin; |
| 719 | } |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 720 | } |
| 721 | |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 722 | gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS + |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 723 | gic_shared_intrs, 0, |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 724 | &gic_irq_domain_ops, NULL); |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 725 | if (!gic_irq_domain) { |
| 726 | pr_err("Failed to add GIC IRQ domain"); |
| 727 | return -ENXIO; |
| 728 | } |
Steven J. Hill | 0b271f5 | 2012-08-31 16:05:37 -0500 | [diff] [blame] | 729 | |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 730 | gic_ipi_domain = irq_domain_add_hierarchy(gic_irq_domain, |
| 731 | IRQ_DOMAIN_FLAG_IPI_PER_CPU, |
| 732 | GIC_NUM_LOCAL_INTRS + gic_shared_intrs, |
| 733 | node, &gic_ipi_domain_ops, NULL); |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 734 | if (!gic_ipi_domain) { |
| 735 | pr_err("Failed to add GIC IPI domain"); |
| 736 | return -ENXIO; |
| 737 | } |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 738 | |
Marc Zyngier | 96f0d93 | 2017-06-22 11:42:50 +0100 | [diff] [blame] | 739 | irq_domain_update_bus_token(gic_ipi_domain, DOMAIN_BUS_IPI); |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 740 | |
Qais Yousef | 16a8083 | 2015-12-08 13:20:30 +0000 | [diff] [blame] | 741 | if (node && |
| 742 | !of_property_read_u32_array(node, "mti,reserved-ipi-vectors", v, 2)) { |
| 743 | bitmap_set(ipi_resrv, v[0], v[1]); |
| 744 | } else { |
| 745 | /* Make the last 2 * gic_vpes available for IPIs */ |
| 746 | bitmap_set(ipi_resrv, |
| 747 | gic_shared_intrs - 2 * gic_vpes, |
| 748 | 2 * gic_vpes); |
| 749 | } |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 750 | |
Paul Burton | f8dcd9e | 2017-04-20 10:07:34 +0100 | [diff] [blame] | 751 | bitmap_copy(ipi_available, ipi_resrv, GIC_MAX_INTRS); |
Paul Burton | 87888bc | 2017-08-12 21:36:41 -0700 | [diff] [blame] | 752 | |
| 753 | board_bind_eic_interrupt = &gic_bind_eic_interrupt; |
| 754 | |
| 755 | /* Setup defaults */ |
| 756 | for (i = 0; i < gic_shared_intrs; i++) { |
| 757 | change_gic_pol(i, GIC_POL_ACTIVE_HIGH); |
| 758 | change_gic_trig(i, GIC_TRIG_LEVEL); |
| 759 | write_gic_rmask(BIT(i)); |
| 760 | } |
| 761 | |
| 762 | for (i = 0; i < gic_vpes; i++) { |
| 763 | write_gic_vl_other(mips_cm_vp_id(i)); |
| 764 | for (j = 0; j < GIC_NUM_LOCAL_INTRS; j++) { |
| 765 | if (!gic_local_irq_is_routable(j)) |
| 766 | continue; |
| 767 | write_gic_vo_rmask(BIT(j)); |
| 768 | } |
| 769 | } |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 770 | |
| 771 | return 0; |
| 772 | } |
| 773 | IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init); |