blob: 00153231376aafbdca4f8bd5cb6c2fc6f9e65d6b [file] [log] [blame]
Steven J. Hill2299c492012-08-31 16:13:07 -05001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org)
7 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
8 */
Ralf Baechle39b8d522008-04-28 17:14:26 +01009#include <linux/bitmap.h>
Andrew Brestickerfb8f7be12014-10-20 12:03:55 -070010#include <linux/clocksource.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010011#include <linux/init.h>
Andrew Bresticker18743d22014-09-18 14:47:24 -070012#include <linux/interrupt.h>
Andrew Brestickerfb8f7be12014-10-20 12:03:55 -070013#include <linux/irq.h>
Joel Porquet41a83e062015-07-07 17:11:46 -040014#include <linux/irqchip.h>
Andrew Brestickera7057272014-11-12 11:43:38 -080015#include <linux/of_address.h>
Paul Burtonaa493732017-08-12 21:36:42 -070016#include <linux/percpu.h>
Andrew Bresticker18743d22014-09-18 14:47:24 -070017#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010018#include <linux/smp.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010019
Paul Burtone83f7e02017-08-12 19:49:41 -070020#include <asm/mips-cps.h>
Steven J. Hill98b67c32012-08-31 16:18:49 -050021#include <asm/setup.h>
22#include <asm/traps.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010023
Andrew Brestickera7057272014-11-12 11:43:38 -080024#include <dt-bindings/interrupt-controller/mips-gic.h>
25
Paul Burtonb11d4c12017-08-12 21:36:29 -070026#define GIC_MAX_INTRS 256
Paul Burtonaa493732017-08-12 21:36:42 -070027#define GIC_MAX_LONGS BITS_TO_LONGS(GIC_MAX_INTRS)
Paul Burtonb11d4c12017-08-12 21:36:29 -070028
29/* Add 2 to convert GIC CPU pin to core interrupt */
30#define GIC_CPU_PIN_OFFSET 2
31
32/* Mapped interrupt to pin X, then GIC will generate the vector (X+1). */
33#define GIC_PIN_TO_VEC_OFFSET 1
34
35/* Convert between local/shared IRQ number and GIC HW IRQ number. */
36#define GIC_LOCAL_HWIRQ_BASE 0
37#define GIC_LOCAL_TO_HWIRQ(x) (GIC_LOCAL_HWIRQ_BASE + (x))
38#define GIC_HWIRQ_TO_LOCAL(x) ((x) - GIC_LOCAL_HWIRQ_BASE)
39#define GIC_SHARED_HWIRQ_BASE GIC_NUM_LOCAL_INTRS
40#define GIC_SHARED_TO_HWIRQ(x) (GIC_SHARED_HWIRQ_BASE + (x))
41#define GIC_HWIRQ_TO_SHARED(x) ((x) - GIC_SHARED_HWIRQ_BASE)
42
Paul Burton582e2b42017-08-12 21:36:10 -070043void __iomem *mips_gic_base;
Steven J. Hill98b67c32012-08-31 16:18:49 -050044
Paul Burtonaa493732017-08-12 21:36:42 -070045DEFINE_PER_CPU_READ_MOSTLY(unsigned long[GIC_MAX_LONGS], pcpu_masks);
Jeffrey Deans822350b2014-07-17 09:20:53 +010046
Andrew Bresticker95150ae2014-09-18 14:47:21 -070047static DEFINE_SPINLOCK(gic_lock);
Andrew Brestickerc49581a2014-09-18 14:47:23 -070048static struct irq_domain *gic_irq_domain;
Qais Yousef2af70a92015-12-08 13:20:23 +000049static struct irq_domain *gic_ipi_domain;
Andrew Brestickerfbd55242014-09-18 14:47:25 -070050static int gic_shared_intrs;
Andrew Brestickere9de6882014-09-18 14:47:27 -070051static int gic_vpes;
Andrew Bresticker3263d082014-09-18 14:47:28 -070052static unsigned int gic_cpu_pin;
James Hogan1b6af712015-01-19 15:38:24 +000053static unsigned int timer_cpu_pin;
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -070054static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller;
Qais Yousef2af70a92015-12-08 13:20:23 +000055DECLARE_BITMAP(ipi_resrv, GIC_MAX_INTRS);
Paul Burtonf8dcd9e2017-04-20 10:07:34 +010056DECLARE_BITMAP(ipi_available, GIC_MAX_INTRS);
Ralf Baechle39b8d522008-04-28 17:14:26 +010057
Andrew Brestickere9de6882014-09-18 14:47:27 -070058static bool gic_local_irq_is_routable(int intr)
59{
60 u32 vpe_ctl;
61
62 /* All local interrupts are routable in EIC mode. */
63 if (cpu_has_veic)
64 return true;
65
Paul Burton0d0cf582017-08-12 21:36:26 -070066 vpe_ctl = read_gic_vl_ctl();
Andrew Brestickere9de6882014-09-18 14:47:27 -070067 switch (intr) {
68 case GIC_LOCAL_INT_TIMER:
Paul Burton0d0cf582017-08-12 21:36:26 -070069 return vpe_ctl & GIC_VX_CTL_TIMER_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070070 case GIC_LOCAL_INT_PERFCTR:
Paul Burton0d0cf582017-08-12 21:36:26 -070071 return vpe_ctl & GIC_VX_CTL_PERFCNT_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070072 case GIC_LOCAL_INT_FDC:
Paul Burton0d0cf582017-08-12 21:36:26 -070073 return vpe_ctl & GIC_VX_CTL_FDC_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070074 case GIC_LOCAL_INT_SWINT0:
75 case GIC_LOCAL_INT_SWINT1:
Paul Burton0d0cf582017-08-12 21:36:26 -070076 return vpe_ctl & GIC_VX_CTL_SWINT_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070077 default:
78 return true;
79 }
80}
81
Andrew Bresticker3263d082014-09-18 14:47:28 -070082static void gic_bind_eic_interrupt(int irq, int set)
Steven J. Hill98b67c32012-08-31 16:18:49 -050083{
84 /* Convert irq vector # to hw int # */
85 irq -= GIC_PIN_TO_VEC_OFFSET;
86
87 /* Set irq to use shadow set */
Paul Burton0d0cf582017-08-12 21:36:26 -070088 write_gic_vl_eic_shadow_set(irq, set);
Steven J. Hill98b67c32012-08-31 16:18:49 -050089}
90
Qais Yousefbb11cff2015-12-08 13:20:28 +000091static void gic_send_ipi(struct irq_data *d, unsigned int cpu)
Ralf Baechle39b8d522008-04-28 17:14:26 +010092{
Qais Yousefbb11cff2015-12-08 13:20:28 +000093 irq_hw_number_t hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(d));
94
Paul Burton36807462017-08-12 21:36:24 -070095 write_gic_wedge(GIC_WEDGE_RW | hwirq);
Ralf Baechle39b8d522008-04-28 17:14:26 +010096}
97
Andrew Brestickere9de6882014-09-18 14:47:27 -070098int gic_get_c0_compare_int(void)
99{
100 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER))
101 return MIPS_CPU_IRQ_BASE + cp0_compare_irq;
102 return irq_create_mapping(gic_irq_domain,
103 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER));
104}
105
106int gic_get_c0_perfcount_int(void)
107{
108 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) {
James Hogan7e3e6cb2015-01-27 21:45:50 +0000109 /* Is the performance counter shared with the timer? */
Andrew Brestickere9de6882014-09-18 14:47:27 -0700110 if (cp0_perfcount_irq < 0)
111 return -1;
112 return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
113 }
114 return irq_create_mapping(gic_irq_domain,
115 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR));
116}
117
James Hogan6429e2b2015-01-29 11:14:09 +0000118int gic_get_c0_fdc_int(void)
119{
120 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_FDC)) {
121 /* Is the FDC IRQ even present? */
122 if (cp0_fdc_irq < 0)
123 return -1;
124 return MIPS_CPU_IRQ_BASE + cp0_fdc_irq;
125 }
126
James Hogan6429e2b2015-01-29 11:14:09 +0000127 return irq_create_mapping(gic_irq_domain,
128 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_FDC));
129}
130
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200131static void gic_handle_shared_int(bool chained)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100132{
Paul Burtone98fcb22017-08-12 21:36:16 -0700133 unsigned int intr, virq;
Andrew Bresticker8f5ee792014-10-20 12:03:56 -0700134 unsigned long *pcpu_mask;
Andrew Bresticker8f5ee792014-10-20 12:03:56 -0700135 DECLARE_BITMAP(pending, GIC_MAX_INTRS);
136 DECLARE_BITMAP(intrmask, GIC_MAX_INTRS);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100137
138 /* Get per-cpu bitmaps */
Paul Burtonaa493732017-08-12 21:36:42 -0700139 pcpu_mask = this_cpu_ptr(pcpu_masks);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100140
Paul Burtone98fcb22017-08-12 21:36:16 -0700141 if (mips_cm_is64) {
142 __ioread64_copy(pending, addr_gic_pend(),
143 DIV_ROUND_UP(gic_shared_intrs, 64));
144 __ioread64_copy(intrmask, addr_gic_mask(),
145 DIV_ROUND_UP(gic_shared_intrs, 64));
146 } else {
147 __ioread32_copy(pending, addr_gic_pend(),
148 DIV_ROUND_UP(gic_shared_intrs, 32));
149 __ioread32_copy(intrmask, addr_gic_mask(),
150 DIV_ROUND_UP(gic_shared_intrs, 32));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100151 }
152
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700153 bitmap_and(pending, pending, intrmask, gic_shared_intrs);
154 bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100155
Paul Burtoncae750b2016-08-19 18:11:19 +0100156 for_each_set_bit(intr, pending, gic_shared_intrs) {
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000157 virq = irq_linear_revmap(gic_irq_domain,
158 GIC_SHARED_TO_HWIRQ(intr));
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200159 if (chained)
160 generic_handle_irq(virq);
161 else
162 do_IRQ(virq);
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000163 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100164}
165
Thomas Gleixner161d0492011-03-23 21:08:58 +0000166static void gic_mask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100167{
Paul Burton87554b02017-08-12 21:36:18 -0700168 write_gic_rmask(BIT(GIC_HWIRQ_TO_SHARED(d->hwirq)));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100169}
170
Thomas Gleixner161d0492011-03-23 21:08:58 +0000171static void gic_unmask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100172{
Paul Burton87554b02017-08-12 21:36:18 -0700173 write_gic_smask(BIT(GIC_HWIRQ_TO_SHARED(d->hwirq)));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100174}
175
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700176static void gic_ack_irq(struct irq_data *d)
177{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700178 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700179
Paul Burton36807462017-08-12 21:36:24 -0700180 write_gic_wedge(irq);
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700181}
182
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700183static int gic_set_type(struct irq_data *d, unsigned int type)
184{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700185 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700186 unsigned long flags;
187 bool is_edge;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100188
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700189 spin_lock_irqsave(&gic_lock, flags);
190 switch (type & IRQ_TYPE_SENSE_MASK) {
191 case IRQ_TYPE_EDGE_FALLING:
Paul Burton80e5f9c2017-08-12 21:36:19 -0700192 change_gic_pol(irq, GIC_POL_FALLING_EDGE);
Paul Burton471aa962017-08-12 21:36:20 -0700193 change_gic_trig(irq, GIC_TRIG_EDGE);
Paul Burtonc26ba672017-08-12 21:36:21 -0700194 change_gic_dual(irq, GIC_DUAL_SINGLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700195 is_edge = true;
196 break;
197 case IRQ_TYPE_EDGE_RISING:
Paul Burton80e5f9c2017-08-12 21:36:19 -0700198 change_gic_pol(irq, GIC_POL_RISING_EDGE);
Paul Burton471aa962017-08-12 21:36:20 -0700199 change_gic_trig(irq, GIC_TRIG_EDGE);
Paul Burtonc26ba672017-08-12 21:36:21 -0700200 change_gic_dual(irq, GIC_DUAL_SINGLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700201 is_edge = true;
202 break;
203 case IRQ_TYPE_EDGE_BOTH:
204 /* polarity is irrelevant in this case */
Paul Burton471aa962017-08-12 21:36:20 -0700205 change_gic_trig(irq, GIC_TRIG_EDGE);
Paul Burtonc26ba672017-08-12 21:36:21 -0700206 change_gic_dual(irq, GIC_DUAL_DUAL);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700207 is_edge = true;
208 break;
209 case IRQ_TYPE_LEVEL_LOW:
Paul Burton80e5f9c2017-08-12 21:36:19 -0700210 change_gic_pol(irq, GIC_POL_ACTIVE_LOW);
Paul Burton471aa962017-08-12 21:36:20 -0700211 change_gic_trig(irq, GIC_TRIG_LEVEL);
Paul Burtonc26ba672017-08-12 21:36:21 -0700212 change_gic_dual(irq, GIC_DUAL_SINGLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700213 is_edge = false;
214 break;
215 case IRQ_TYPE_LEVEL_HIGH:
216 default:
Paul Burton80e5f9c2017-08-12 21:36:19 -0700217 change_gic_pol(irq, GIC_POL_ACTIVE_HIGH);
Paul Burton471aa962017-08-12 21:36:20 -0700218 change_gic_trig(irq, GIC_TRIG_LEVEL);
Paul Burtonc26ba672017-08-12 21:36:21 -0700219 change_gic_dual(irq, GIC_DUAL_SINGLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700220 is_edge = false;
221 break;
222 }
223
Thomas Gleixnera595fc52015-06-23 14:41:25 +0200224 if (is_edge)
225 irq_set_chip_handler_name_locked(d, &gic_edge_irq_controller,
226 handle_edge_irq, NULL);
227 else
228 irq_set_chip_handler_name_locked(d, &gic_level_irq_controller,
229 handle_level_irq, NULL);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700230 spin_unlock_irqrestore(&gic_lock, flags);
231
232 return 0;
233}
234
235#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000236static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
237 bool force)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100238{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700239 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100240 cpumask_t tmp = CPU_MASK_NONE;
241 unsigned long flags;
242 int i;
243
Rusty Russell0de26522008-12-13 21:20:26 +1030244 cpumask_and(&tmp, cpumask, cpu_online_mask);
Rusty Russellf9b531f2015-03-05 10:49:16 +1030245 if (cpumask_empty(&tmp))
Andrew Bresticker14d160a2014-09-18 14:47:22 -0700246 return -EINVAL;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100247
248 /* Assumption : cpumask refers to a single CPU */
249 spin_lock_irqsave(&gic_lock, flags);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100250
Tony Wuc214c032013-06-21 10:13:08 +0000251 /* Re-route this IRQ */
Paul Burton0efe3cb2017-08-12 21:36:23 -0700252 write_gic_map_vp(irq, BIT(mips_cm_vp_id(cpumask_first(&tmp))));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100253
Tony Wuc214c032013-06-21 10:13:08 +0000254 /* Update the pcpu_masks */
Paul Burton91951f92016-04-21 11:31:54 +0100255 for (i = 0; i < min(gic_vpes, NR_CPUS); i++)
Paul Burtonaa493732017-08-12 21:36:42 -0700256 clear_bit(irq, per_cpu_ptr(pcpu_masks, i));
257 set_bit(irq, per_cpu_ptr(pcpu_masks, cpumask_first(&tmp)));
Tony Wuc214c032013-06-21 10:13:08 +0000258
Jiang Liu72f86db2015-06-01 16:05:38 +0800259 cpumask_copy(irq_data_get_affinity_mask(d), cpumask);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100260 spin_unlock_irqrestore(&gic_lock, flags);
261
Thomas Gleixner161d0492011-03-23 21:08:58 +0000262 return IRQ_SET_MASK_OK_NOCOPY;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100263}
264#endif
265
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700266static struct irq_chip gic_level_irq_controller = {
267 .name = "MIPS GIC",
268 .irq_mask = gic_mask_irq,
269 .irq_unmask = gic_unmask_irq,
270 .irq_set_type = gic_set_type,
271#ifdef CONFIG_SMP
272 .irq_set_affinity = gic_set_affinity,
273#endif
274};
275
276static struct irq_chip gic_edge_irq_controller = {
Thomas Gleixner161d0492011-03-23 21:08:58 +0000277 .name = "MIPS GIC",
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700278 .irq_ack = gic_ack_irq,
Thomas Gleixner161d0492011-03-23 21:08:58 +0000279 .irq_mask = gic_mask_irq,
Thomas Gleixner161d0492011-03-23 21:08:58 +0000280 .irq_unmask = gic_unmask_irq,
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700281 .irq_set_type = gic_set_type,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100282#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000283 .irq_set_affinity = gic_set_affinity,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100284#endif
Qais Yousefbb11cff2015-12-08 13:20:28 +0000285 .ipi_send_single = gic_send_ipi,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100286};
287
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200288static void gic_handle_local_int(bool chained)
Andrew Brestickere9de6882014-09-18 14:47:27 -0700289{
290 unsigned long pending, masked;
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000291 unsigned int intr, virq;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700292
Paul Burton9da3c642017-08-12 21:36:25 -0700293 pending = read_gic_vl_pend();
294 masked = read_gic_vl_mask();
Andrew Brestickere9de6882014-09-18 14:47:27 -0700295
296 bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS);
297
Paul Burton0f4ed152016-09-13 17:54:27 +0100298 for_each_set_bit(intr, &pending, GIC_NUM_LOCAL_INTRS) {
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000299 virq = irq_linear_revmap(gic_irq_domain,
300 GIC_LOCAL_TO_HWIRQ(intr));
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200301 if (chained)
302 generic_handle_irq(virq);
303 else
304 do_IRQ(virq);
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000305 }
Andrew Brestickere9de6882014-09-18 14:47:27 -0700306}
307
308static void gic_mask_local_irq(struct irq_data *d)
309{
310 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
311
Paul Burton9da3c642017-08-12 21:36:25 -0700312 write_gic_vl_rmask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700313}
314
315static void gic_unmask_local_irq(struct irq_data *d)
316{
317 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
318
Paul Burton9da3c642017-08-12 21:36:25 -0700319 write_gic_vl_smask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700320}
321
322static struct irq_chip gic_local_irq_controller = {
323 .name = "MIPS GIC Local",
324 .irq_mask = gic_mask_local_irq,
325 .irq_unmask = gic_unmask_local_irq,
326};
327
328static void gic_mask_local_irq_all_vpes(struct irq_data *d)
329{
330 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
331 int i;
332 unsigned long flags;
333
334 spin_lock_irqsave(&gic_lock, flags);
335 for (i = 0; i < gic_vpes; i++) {
Paul Burton0d0cf582017-08-12 21:36:26 -0700336 write_gic_vl_other(mips_cm_vp_id(i));
Paul Burton9da3c642017-08-12 21:36:25 -0700337 write_gic_vo_rmask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700338 }
339 spin_unlock_irqrestore(&gic_lock, flags);
340}
341
342static void gic_unmask_local_irq_all_vpes(struct irq_data *d)
343{
344 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
345 int i;
346 unsigned long flags;
347
348 spin_lock_irqsave(&gic_lock, flags);
349 for (i = 0; i < gic_vpes; i++) {
Paul Burton0d0cf582017-08-12 21:36:26 -0700350 write_gic_vl_other(mips_cm_vp_id(i));
Paul Burton9da3c642017-08-12 21:36:25 -0700351 write_gic_vo_smask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700352 }
353 spin_unlock_irqrestore(&gic_lock, flags);
354}
355
356static struct irq_chip gic_all_vpes_local_irq_controller = {
357 .name = "MIPS GIC Local",
358 .irq_mask = gic_mask_local_irq_all_vpes,
359 .irq_unmask = gic_unmask_local_irq_all_vpes,
360};
361
Andrew Bresticker18743d22014-09-18 14:47:24 -0700362static void __gic_irq_dispatch(void)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100363{
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200364 gic_handle_local_int(false);
365 gic_handle_shared_int(false);
Andrew Bresticker18743d22014-09-18 14:47:24 -0700366}
367
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200368static void gic_irq_dispatch(struct irq_desc *desc)
Andrew Bresticker18743d22014-09-18 14:47:24 -0700369{
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200370 gic_handle_local_int(true);
371 gic_handle_shared_int(true);
Andrew Bresticker18743d22014-09-18 14:47:24 -0700372}
373
Andrew Brestickere9de6882014-09-18 14:47:27 -0700374static int gic_local_irq_domain_map(struct irq_domain *d, unsigned int virq,
375 irq_hw_number_t hw)
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700376{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700377 int intr = GIC_HWIRQ_TO_LOCAL(hw);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700378 int i;
379 unsigned long flags;
Paul Burtona0dc5cb2017-08-12 21:36:17 -0700380 u32 val;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700381
382 if (!gic_local_irq_is_routable(intr))
383 return -EPERM;
384
Paul Burtona0dc5cb2017-08-12 21:36:17 -0700385 if (intr > GIC_LOCAL_INT_FDC) {
386 pr_err("Invalid local IRQ %d\n", intr);
387 return -EINVAL;
388 }
389
390 if (intr == GIC_LOCAL_INT_TIMER) {
391 /* CONFIG_MIPS_CMP workaround (see __gic_init) */
392 val = GIC_MAP_PIN_MAP_TO_PIN | timer_cpu_pin;
393 } else {
394 val = GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin;
395 }
396
Andrew Brestickere9de6882014-09-18 14:47:27 -0700397 spin_lock_irqsave(&gic_lock, flags);
398 for (i = 0; i < gic_vpes; i++) {
Paul Burtona0dc5cb2017-08-12 21:36:17 -0700399 write_gic_vl_other(mips_cm_vp_id(i));
400 write_gic_vo_map(intr, val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700401 }
402 spin_unlock_irqrestore(&gic_lock, flags);
403
Paul Burtona0dc5cb2017-08-12 21:36:17 -0700404 return 0;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700405}
406
407static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq,
Qais Yousef2af70a92015-12-08 13:20:23 +0000408 irq_hw_number_t hw, unsigned int vpe)
Andrew Brestickere9de6882014-09-18 14:47:27 -0700409{
410 int intr = GIC_HWIRQ_TO_SHARED(hw);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700411 unsigned long flags;
Qais Yousef78930f02015-12-08 13:20:26 +0000412 int i;
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700413
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700414 spin_lock_irqsave(&gic_lock, flags);
Paul Burtond3e8cf42017-08-12 21:36:22 -0700415 write_gic_map_pin(intr, GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin);
Paul Burton0efe3cb2017-08-12 21:36:23 -0700416 write_gic_map_vp(intr, BIT(mips_cm_vp_id(vpe)));
Paul Burton91951f92016-04-21 11:31:54 +0100417 for (i = 0; i < min(gic_vpes, NR_CPUS); i++)
Paul Burtonaa493732017-08-12 21:36:42 -0700418 clear_bit(intr, per_cpu_ptr(pcpu_masks, i));
419 set_bit(intr, per_cpu_ptr(pcpu_masks, vpe));
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700420 spin_unlock_irqrestore(&gic_lock, flags);
421
422 return 0;
423}
424
Paul Burtonb87281e2017-04-20 10:07:35 +0100425static int gic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
Qais Yousefc98c18222015-12-08 13:20:24 +0000426 const u32 *intspec, unsigned int intsize,
427 irq_hw_number_t *out_hwirq,
428 unsigned int *out_type)
429{
430 if (intsize != 3)
431 return -EINVAL;
432
433 if (intspec[0] == GIC_SHARED)
434 *out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]);
435 else if (intspec[0] == GIC_LOCAL)
436 *out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]);
437 else
438 return -EINVAL;
439 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
440
441 return 0;
442}
443
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100444static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq,
445 irq_hw_number_t hwirq)
Qais Yousefc98c18222015-12-08 13:20:24 +0000446{
Paul Burtonb87281e2017-04-20 10:07:35 +0100447 int err;
Qais Yousefc98c18222015-12-08 13:20:24 +0000448
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100449 if (hwirq >= GIC_SHARED_HWIRQ_BASE) {
Paul Burtonb87281e2017-04-20 10:07:35 +0100450 /* verify that shared irqs don't conflict with an IPI irq */
451 if (test_bit(GIC_HWIRQ_TO_SHARED(hwirq), ipi_resrv))
452 return -EBUSY;
Qais Yousefc98c18222015-12-08 13:20:24 +0000453
Paul Burtonb87281e2017-04-20 10:07:35 +0100454 err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
455 &gic_level_irq_controller,
456 NULL);
457 if (err)
458 return err;
459
460 return gic_shared_irq_domain_map(d, virq, hwirq, 0);
Qais Yousefc98c18222015-12-08 13:20:24 +0000461 }
462
Paul Burtonb87281e2017-04-20 10:07:35 +0100463 switch (GIC_HWIRQ_TO_LOCAL(hwirq)) {
464 case GIC_LOCAL_INT_TIMER:
465 case GIC_LOCAL_INT_PERFCTR:
466 case GIC_LOCAL_INT_FDC:
467 /*
468 * HACK: These are all really percpu interrupts, but
469 * the rest of the MIPS kernel code does not use the
470 * percpu IRQ API for them.
471 */
472 err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
473 &gic_all_vpes_local_irq_controller,
474 NULL);
475 if (err)
476 return err;
477
478 irq_set_handler(virq, handle_percpu_irq);
479 break;
480
481 default:
482 err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
483 &gic_local_irq_controller,
484 NULL);
485 if (err)
486 return err;
487
488 irq_set_handler(virq, handle_percpu_devid_irq);
489 irq_set_percpu_devid(virq);
490 break;
491 }
492
493 return gic_local_irq_domain_map(d, virq, hwirq);
Qais Yousefc98c18222015-12-08 13:20:24 +0000494}
495
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100496static int gic_irq_domain_alloc(struct irq_domain *d, unsigned int virq,
497 unsigned int nr_irqs, void *arg)
498{
499 struct irq_fwspec *fwspec = arg;
500 irq_hw_number_t hwirq;
501
502 if (fwspec->param[0] == GIC_SHARED)
503 hwirq = GIC_SHARED_TO_HWIRQ(fwspec->param[1]);
504 else
505 hwirq = GIC_LOCAL_TO_HWIRQ(fwspec->param[1]);
506
507 return gic_irq_domain_map(d, virq, hwirq);
508}
509
Paul Burtonb87281e2017-04-20 10:07:35 +0100510void gic_irq_domain_free(struct irq_domain *d, unsigned int virq,
Qais Yousefc98c18222015-12-08 13:20:24 +0000511 unsigned int nr_irqs)
512{
Qais Yousefc98c18222015-12-08 13:20:24 +0000513}
514
Paul Burtonb87281e2017-04-20 10:07:35 +0100515static const struct irq_domain_ops gic_irq_domain_ops = {
516 .xlate = gic_irq_domain_xlate,
517 .alloc = gic_irq_domain_alloc,
518 .free = gic_irq_domain_free,
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100519 .map = gic_irq_domain_map,
Qais Yousef2af70a92015-12-08 13:20:23 +0000520};
521
522static int gic_ipi_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
523 const u32 *intspec, unsigned int intsize,
524 irq_hw_number_t *out_hwirq,
525 unsigned int *out_type)
526{
527 /*
528 * There's nothing to translate here. hwirq is dynamically allocated and
529 * the irq type is always edge triggered.
530 * */
531 *out_hwirq = 0;
532 *out_type = IRQ_TYPE_EDGE_RISING;
533
534 return 0;
535}
536
537static int gic_ipi_domain_alloc(struct irq_domain *d, unsigned int virq,
538 unsigned int nr_irqs, void *arg)
539{
540 struct cpumask *ipimask = arg;
Paul Burtonb87281e2017-04-20 10:07:35 +0100541 irq_hw_number_t hwirq, base_hwirq;
542 int cpu, ret, i;
Qais Yousef2af70a92015-12-08 13:20:23 +0000543
Paul Burtonb87281e2017-04-20 10:07:35 +0100544 base_hwirq = find_first_bit(ipi_available, gic_shared_intrs);
545 if (base_hwirq == gic_shared_intrs)
546 return -ENOMEM;
Qais Yousef2af70a92015-12-08 13:20:23 +0000547
Paul Burtonb87281e2017-04-20 10:07:35 +0100548 /* check that we have enough space */
549 for (i = base_hwirq; i < nr_irqs; i++) {
550 if (!test_bit(i, ipi_available))
551 return -EBUSY;
552 }
553 bitmap_clear(ipi_available, base_hwirq, nr_irqs);
554
555 /* map the hwirq for each cpu consecutively */
556 i = 0;
557 for_each_cpu(cpu, ipimask) {
558 hwirq = GIC_SHARED_TO_HWIRQ(base_hwirq + i);
559
560 ret = irq_domain_set_hwirq_and_chip(d, virq + i, hwirq,
561 &gic_edge_irq_controller,
562 NULL);
563 if (ret)
564 goto error;
565
566 ret = irq_domain_set_hwirq_and_chip(d->parent, virq + i, hwirq,
Qais Yousef2af70a92015-12-08 13:20:23 +0000567 &gic_edge_irq_controller,
568 NULL);
569 if (ret)
570 goto error;
571
572 ret = irq_set_irq_type(virq + i, IRQ_TYPE_EDGE_RISING);
573 if (ret)
574 goto error;
Paul Burtonb87281e2017-04-20 10:07:35 +0100575
576 ret = gic_shared_irq_domain_map(d, virq + i, hwirq, cpu);
577 if (ret)
578 goto error;
579
580 i++;
Qais Yousef2af70a92015-12-08 13:20:23 +0000581 }
582
583 return 0;
584error:
Paul Burtonb87281e2017-04-20 10:07:35 +0100585 bitmap_set(ipi_available, base_hwirq, nr_irqs);
Qais Yousef2af70a92015-12-08 13:20:23 +0000586 return ret;
587}
588
589void gic_ipi_domain_free(struct irq_domain *d, unsigned int virq,
590 unsigned int nr_irqs)
591{
Paul Burtonb87281e2017-04-20 10:07:35 +0100592 irq_hw_number_t base_hwirq;
593 struct irq_data *data;
594
595 data = irq_get_irq_data(virq);
596 if (!data)
597 return;
598
599 base_hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(data));
600 bitmap_set(ipi_available, base_hwirq, nr_irqs);
Qais Yousef2af70a92015-12-08 13:20:23 +0000601}
602
603int gic_ipi_domain_match(struct irq_domain *d, struct device_node *node,
604 enum irq_domain_bus_token bus_token)
605{
606 bool is_ipi;
607
608 switch (bus_token) {
609 case DOMAIN_BUS_IPI:
610 is_ipi = d->bus_token == bus_token;
Paul Burton547aefc2016-07-05 14:26:00 +0100611 return (!node || to_of_node(d->fwnode) == node) && is_ipi;
Qais Yousef2af70a92015-12-08 13:20:23 +0000612 break;
613 default:
614 return 0;
615 }
616}
617
Tobias Klauser0b7e8152017-06-02 10:20:56 +0200618static const struct irq_domain_ops gic_ipi_domain_ops = {
Qais Yousef2af70a92015-12-08 13:20:23 +0000619 .xlate = gic_ipi_domain_xlate,
620 .alloc = gic_ipi_domain_alloc,
621 .free = gic_ipi_domain_free,
622 .match = gic_ipi_domain_match,
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700623};
624
Ralf Baechle39b8d522008-04-28 17:14:26 +0100625
Paul Burtonfbea7542017-08-12 21:36:40 -0700626static int __init gic_of_init(struct device_node *node,
627 struct device_node *parent)
628{
Paul Burton87888bc2017-08-12 21:36:41 -0700629 unsigned int cpu_vec, i, j, reserved, gicconfig, cpu, v[2];
Paul Burtonfbea7542017-08-12 21:36:40 -0700630 phys_addr_t gic_base;
631 struct resource res;
632 size_t gic_len;
633
634 /* Find the first available CPU vector. */
635 i = reserved = 0;
636 while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors",
637 i++, &cpu_vec))
638 reserved |= BIT(cpu_vec);
639 for (cpu_vec = 2; cpu_vec < 8; cpu_vec++) {
640 if (!(reserved & BIT(cpu_vec)))
641 break;
642 }
643 if (cpu_vec == 8) {
644 pr_err("No CPU vectors available for GIC\n");
645 return -ENODEV;
646 }
647
648 if (of_address_to_resource(node, 0, &res)) {
649 /*
650 * Probe the CM for the GIC base address if not specified
651 * in the device-tree.
652 */
653 if (mips_cm_present()) {
654 gic_base = read_gcr_gic_base() &
655 ~CM_GCR_GIC_BASE_GICEN;
656 gic_len = 0x20000;
657 } else {
658 pr_err("Failed to get GIC memory range\n");
659 return -ENODEV;
660 }
661 } else {
662 gic_base = res.start;
663 gic_len = resource_size(&res);
664 }
665
666 if (mips_cm_present()) {
667 write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN);
668 /* Ensure GIC region is enabled before trying to access it */
669 __sync();
670 }
671
672 mips_gic_base = ioremap_nocache(gic_base, gic_len);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100673
Paul Burton36807462017-08-12 21:36:24 -0700674 gicconfig = read_gic_config();
675 gic_shared_intrs = gicconfig & GIC_CONFIG_NUMINTERRUPTS;
676 gic_shared_intrs >>= __fls(GIC_CONFIG_NUMINTERRUPTS);
677 gic_shared_intrs = (gic_shared_intrs + 1) * 8;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100678
Paul Burton36807462017-08-12 21:36:24 -0700679 gic_vpes = gicconfig & GIC_CONFIG_PVPS;
680 gic_vpes >>= __fls(GIC_CONFIG_PVPS);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700681 gic_vpes = gic_vpes + 1;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100682
Andrew Bresticker18743d22014-09-18 14:47:24 -0700683 if (cpu_has_veic) {
Paul Burtonba01cf02016-05-17 15:31:06 +0100684 /* Set EIC mode for all VPEs */
685 for_each_present_cpu(cpu) {
Paul Burton0d0cf582017-08-12 21:36:26 -0700686 write_gic_vl_other(mips_cm_vp_id(cpu));
687 write_gic_vo_ctl(GIC_VX_CTL_EIC);
Paul Burtonba01cf02016-05-17 15:31:06 +0100688 }
689
Andrew Bresticker18743d22014-09-18 14:47:24 -0700690 /* Always use vector 1 in EIC mode */
691 gic_cpu_pin = 0;
James Hogan1b6af712015-01-19 15:38:24 +0000692 timer_cpu_pin = gic_cpu_pin;
Andrew Bresticker18743d22014-09-18 14:47:24 -0700693 set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET,
694 __gic_irq_dispatch);
695 } else {
696 gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET;
697 irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec,
698 gic_irq_dispatch);
James Hogan1b6af712015-01-19 15:38:24 +0000699 /*
700 * With the CMP implementation of SMP (deprecated), other CPUs
701 * are started by the bootloader and put into a timer based
702 * waiting poll loop. We must not re-route those CPU's local
703 * timer interrupts as the wait instruction will never finish,
704 * so just handle whatever CPU interrupt it is routed to by
705 * default.
706 *
707 * This workaround should be removed when CMP support is
708 * dropped.
709 */
710 if (IS_ENABLED(CONFIG_MIPS_CMP) &&
711 gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) {
Paul Burton0d0cf582017-08-12 21:36:26 -0700712 timer_cpu_pin = read_gic_vl_timer_map() & GIC_MAP_PIN_MAP;
James Hogan1b6af712015-01-19 15:38:24 +0000713 irq_set_chained_handler(MIPS_CPU_IRQ_BASE +
714 GIC_CPU_PIN_OFFSET +
715 timer_cpu_pin,
716 gic_irq_dispatch);
717 } else {
718 timer_cpu_pin = gic_cpu_pin;
719 }
Andrew Bresticker18743d22014-09-18 14:47:24 -0700720 }
721
Andrew Brestickera7057272014-11-12 11:43:38 -0800722 gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS +
Paul Burtonfbea7542017-08-12 21:36:40 -0700723 gic_shared_intrs, 0,
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700724 &gic_irq_domain_ops, NULL);
Paul Burtonfbea7542017-08-12 21:36:40 -0700725 if (!gic_irq_domain) {
726 pr_err("Failed to add GIC IRQ domain");
727 return -ENXIO;
728 }
Steven J. Hill0b271f52012-08-31 16:05:37 -0500729
Qais Yousef2af70a92015-12-08 13:20:23 +0000730 gic_ipi_domain = irq_domain_add_hierarchy(gic_irq_domain,
731 IRQ_DOMAIN_FLAG_IPI_PER_CPU,
732 GIC_NUM_LOCAL_INTRS + gic_shared_intrs,
733 node, &gic_ipi_domain_ops, NULL);
Paul Burtonfbea7542017-08-12 21:36:40 -0700734 if (!gic_ipi_domain) {
735 pr_err("Failed to add GIC IPI domain");
736 return -ENXIO;
737 }
Qais Yousef2af70a92015-12-08 13:20:23 +0000738
Marc Zyngier96f0d932017-06-22 11:42:50 +0100739 irq_domain_update_bus_token(gic_ipi_domain, DOMAIN_BUS_IPI);
Qais Yousef2af70a92015-12-08 13:20:23 +0000740
Qais Yousef16a80832015-12-08 13:20:30 +0000741 if (node &&
742 !of_property_read_u32_array(node, "mti,reserved-ipi-vectors", v, 2)) {
743 bitmap_set(ipi_resrv, v[0], v[1]);
744 } else {
745 /* Make the last 2 * gic_vpes available for IPIs */
746 bitmap_set(ipi_resrv,
747 gic_shared_intrs - 2 * gic_vpes,
748 2 * gic_vpes);
749 }
Qais Yousef2af70a92015-12-08 13:20:23 +0000750
Paul Burtonf8dcd9e2017-04-20 10:07:34 +0100751 bitmap_copy(ipi_available, ipi_resrv, GIC_MAX_INTRS);
Paul Burton87888bc2017-08-12 21:36:41 -0700752
753 board_bind_eic_interrupt = &gic_bind_eic_interrupt;
754
755 /* Setup defaults */
756 for (i = 0; i < gic_shared_intrs; i++) {
757 change_gic_pol(i, GIC_POL_ACTIVE_HIGH);
758 change_gic_trig(i, GIC_TRIG_LEVEL);
759 write_gic_rmask(BIT(i));
760 }
761
762 for (i = 0; i < gic_vpes; i++) {
763 write_gic_vl_other(mips_cm_vp_id(i));
764 for (j = 0; j < GIC_NUM_LOCAL_INTRS; j++) {
765 if (!gic_local_irq_is_routable(j))
766 continue;
767 write_gic_vo_rmask(BIT(j));
768 }
769 }
Andrew Brestickera7057272014-11-12 11:43:38 -0800770
771 return 0;
772}
773IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init);