blob: 40159ac12ac8caeaa56c55eae063339f94103e03 [file] [log] [blame]
Steven J. Hill2299c492012-08-31 16:13:07 -05001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org)
7 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
8 */
Ralf Baechle39b8d522008-04-28 17:14:26 +01009#include <linux/bitmap.h>
Andrew Brestickerfb8f7be12014-10-20 12:03:55 -070010#include <linux/clocksource.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010011#include <linux/init.h>
Andrew Bresticker18743d22014-09-18 14:47:24 -070012#include <linux/interrupt.h>
Andrew Brestickerfb8f7be12014-10-20 12:03:55 -070013#include <linux/irq.h>
Joel Porquet41a83e062015-07-07 17:11:46 -040014#include <linux/irqchip.h>
Andrew Brestickera7057272014-11-12 11:43:38 -080015#include <linux/of_address.h>
Paul Burtonaa493732017-08-12 21:36:42 -070016#include <linux/percpu.h>
Andrew Bresticker18743d22014-09-18 14:47:24 -070017#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010018#include <linux/smp.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010019
Paul Burtone83f7e02017-08-12 19:49:41 -070020#include <asm/mips-cps.h>
Steven J. Hill98b67c32012-08-31 16:18:49 -050021#include <asm/setup.h>
22#include <asm/traps.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010023
Andrew Brestickera7057272014-11-12 11:43:38 -080024#include <dt-bindings/interrupt-controller/mips-gic.h>
25
Paul Burtonb11d4c12017-08-12 21:36:29 -070026#define GIC_MAX_INTRS 256
Paul Burtonaa493732017-08-12 21:36:42 -070027#define GIC_MAX_LONGS BITS_TO_LONGS(GIC_MAX_INTRS)
Steven J. Hill98b67c32012-08-31 16:18:49 -050028
Paul Burtonb11d4c12017-08-12 21:36:29 -070029/* Add 2 to convert GIC CPU pin to core interrupt */
30#define GIC_CPU_PIN_OFFSET 2
Jeffrey Deans822350b2014-07-17 09:20:53 +010031
Paul Burtonb11d4c12017-08-12 21:36:29 -070032/* Mapped interrupt to pin X, then GIC will generate the vector (X+1). */
33#define GIC_PIN_TO_VEC_OFFSET 1
Qais Yousef2af70a92015-12-08 13:20:23 +000034
Paul Burtonb11d4c12017-08-12 21:36:29 -070035/* Convert between local/shared IRQ number and GIC HW IRQ number. */
36#define GIC_LOCAL_HWIRQ_BASE 0
37#define GIC_LOCAL_TO_HWIRQ(x) (GIC_LOCAL_HWIRQ_BASE + (x))
38#define GIC_HWIRQ_TO_LOCAL(x) ((x) - GIC_LOCAL_HWIRQ_BASE)
39#define GIC_SHARED_HWIRQ_BASE GIC_NUM_LOCAL_INTRS
40#define GIC_SHARED_TO_HWIRQ(x) (GIC_SHARED_HWIRQ_BASE + (x))
41#define GIC_HWIRQ_TO_SHARED(x) ((x) - GIC_SHARED_HWIRQ_BASE)
42
Paul Burton582e2b42017-08-12 21:36:10 -070043void __iomem *mips_gic_base;
Steven J. Hill0b271f52012-08-31 16:05:37 -050044
Paul Burtonaa493732017-08-12 21:36:42 -070045DEFINE_PER_CPU_READ_MOSTLY(unsigned long[GIC_MAX_LONGS], pcpu_masks);
Jeffrey Deans822350b2014-07-17 09:20:53 +010046
Andrew Bresticker95150ae2014-09-18 14:47:21 -070047static DEFINE_SPINLOCK(gic_lock);
Andrew Brestickerc49581a2014-09-18 14:47:23 -070048static struct irq_domain *gic_irq_domain;
Qais Yousef2af70a92015-12-08 13:20:23 +000049static struct irq_domain *gic_ipi_domain;
Andrew Brestickerfbd55242014-09-18 14:47:25 -070050static int gic_shared_intrs;
Andrew Brestickere9de6882014-09-18 14:47:27 -070051static int gic_vpes;
Andrew Bresticker3263d082014-09-18 14:47:28 -070052static unsigned int gic_cpu_pin;
James Hogan1b6af712015-01-19 15:38:24 +000053static unsigned int timer_cpu_pin;
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -070054static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller;
Qais Yousef2af70a92015-12-08 13:20:23 +000055DECLARE_BITMAP(ipi_resrv, GIC_MAX_INTRS);
Paul Burtonf8dcd9e2017-04-20 10:07:34 +010056DECLARE_BITMAP(ipi_available, GIC_MAX_INTRS);
Ralf Baechle39b8d522008-04-28 17:14:26 +010057
Paul Burton7778c4b2017-08-18 14:02:21 -070058static void gic_clear_pcpu_masks(unsigned int intr)
Andrew Bresticker5f68fea2014-10-20 12:03:52 -070059{
Paul Burton7778c4b2017-08-18 14:02:21 -070060 unsigned int i;
Andrew Bresticker5f68fea2014-10-20 12:03:52 -070061
Paul Burton7778c4b2017-08-18 14:02:21 -070062 /* Clear the interrupt's bit in all pcpu_masks */
63 for_each_possible_cpu(i)
64 clear_bit(intr, per_cpu_ptr(pcpu_masks, i));
Paul Burton835d2b42016-02-03 03:15:28 +000065}
66
Andrew Brestickere9de6882014-09-18 14:47:27 -070067static bool gic_local_irq_is_routable(int intr)
68{
69 u32 vpe_ctl;
70
71 /* All local interrupts are routable in EIC mode. */
72 if (cpu_has_veic)
73 return true;
74
Paul Burton0d0cf582017-08-12 21:36:26 -070075 vpe_ctl = read_gic_vl_ctl();
Andrew Brestickere9de6882014-09-18 14:47:27 -070076 switch (intr) {
77 case GIC_LOCAL_INT_TIMER:
Paul Burton0d0cf582017-08-12 21:36:26 -070078 return vpe_ctl & GIC_VX_CTL_TIMER_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070079 case GIC_LOCAL_INT_PERFCTR:
Paul Burton0d0cf582017-08-12 21:36:26 -070080 return vpe_ctl & GIC_VX_CTL_PERFCNT_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070081 case GIC_LOCAL_INT_FDC:
Paul Burton0d0cf582017-08-12 21:36:26 -070082 return vpe_ctl & GIC_VX_CTL_FDC_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070083 case GIC_LOCAL_INT_SWINT0:
84 case GIC_LOCAL_INT_SWINT1:
Paul Burton0d0cf582017-08-12 21:36:26 -070085 return vpe_ctl & GIC_VX_CTL_SWINT_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070086 default:
87 return true;
88 }
89}
90
Andrew Bresticker3263d082014-09-18 14:47:28 -070091static void gic_bind_eic_interrupt(int irq, int set)
Steven J. Hill98b67c32012-08-31 16:18:49 -050092{
93 /* Convert irq vector # to hw int # */
94 irq -= GIC_PIN_TO_VEC_OFFSET;
95
96 /* Set irq to use shadow set */
Paul Burton0d0cf582017-08-12 21:36:26 -070097 write_gic_vl_eic_shadow_set(irq, set);
Steven J. Hill98b67c32012-08-31 16:18:49 -050098}
99
Qais Yousefbb11cff2015-12-08 13:20:28 +0000100static void gic_send_ipi(struct irq_data *d, unsigned int cpu)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100101{
Qais Yousefbb11cff2015-12-08 13:20:28 +0000102 irq_hw_number_t hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(d));
103
Paul Burton36807462017-08-12 21:36:24 -0700104 write_gic_wedge(GIC_WEDGE_RW | hwirq);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100105}
106
Andrew Brestickere9de6882014-09-18 14:47:27 -0700107int gic_get_c0_compare_int(void)
108{
109 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER))
110 return MIPS_CPU_IRQ_BASE + cp0_compare_irq;
111 return irq_create_mapping(gic_irq_domain,
112 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER));
113}
114
115int gic_get_c0_perfcount_int(void)
116{
117 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) {
James Hogan7e3e6cb2015-01-27 21:45:50 +0000118 /* Is the performance counter shared with the timer? */
Andrew Brestickere9de6882014-09-18 14:47:27 -0700119 if (cp0_perfcount_irq < 0)
120 return -1;
121 return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
122 }
123 return irq_create_mapping(gic_irq_domain,
124 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR));
125}
126
James Hogan6429e2b2015-01-29 11:14:09 +0000127int gic_get_c0_fdc_int(void)
128{
129 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_FDC)) {
130 /* Is the FDC IRQ even present? */
131 if (cp0_fdc_irq < 0)
132 return -1;
133 return MIPS_CPU_IRQ_BASE + cp0_fdc_irq;
134 }
135
James Hogan6429e2b2015-01-29 11:14:09 +0000136 return irq_create_mapping(gic_irq_domain,
137 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_FDC));
138}
139
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200140static void gic_handle_shared_int(bool chained)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100141{
Paul Burtone98fcb22017-08-12 21:36:16 -0700142 unsigned int intr, virq;
Andrew Bresticker8f5ee792014-10-20 12:03:56 -0700143 unsigned long *pcpu_mask;
Andrew Bresticker8f5ee792014-10-20 12:03:56 -0700144 DECLARE_BITMAP(pending, GIC_MAX_INTRS);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100145
146 /* Get per-cpu bitmaps */
Paul Burtonaa493732017-08-12 21:36:42 -0700147 pcpu_mask = this_cpu_ptr(pcpu_masks);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100148
Paul Burton7778c4b2017-08-18 14:02:21 -0700149 if (mips_cm_is64)
Paul Burtone98fcb22017-08-12 21:36:16 -0700150 __ioread64_copy(pending, addr_gic_pend(),
151 DIV_ROUND_UP(gic_shared_intrs, 64));
Paul Burton7778c4b2017-08-18 14:02:21 -0700152 else
Paul Burtone98fcb22017-08-12 21:36:16 -0700153 __ioread32_copy(pending, addr_gic_pend(),
154 DIV_ROUND_UP(gic_shared_intrs, 32));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100155
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700156 bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100157
Paul Burtoncae750b2016-08-19 18:11:19 +0100158 for_each_set_bit(intr, pending, gic_shared_intrs) {
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000159 virq = irq_linear_revmap(gic_irq_domain,
160 GIC_SHARED_TO_HWIRQ(intr));
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200161 if (chained)
162 generic_handle_irq(virq);
163 else
164 do_IRQ(virq);
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000165 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100166}
167
Thomas Gleixner161d0492011-03-23 21:08:58 +0000168static void gic_mask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100169{
Paul Burton7778c4b2017-08-18 14:02:21 -0700170 unsigned int intr = GIC_HWIRQ_TO_SHARED(d->hwirq);
171
Paul Burton90019f82017-09-05 11:28:46 -0700172 write_gic_rmask(intr);
Paul Burton7778c4b2017-08-18 14:02:21 -0700173 gic_clear_pcpu_masks(intr);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100174}
175
Thomas Gleixner161d0492011-03-23 21:08:58 +0000176static void gic_unmask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100177{
Paul Burton7778c4b2017-08-18 14:02:21 -0700178 struct cpumask *affinity = irq_data_get_affinity_mask(d);
179 unsigned int intr = GIC_HWIRQ_TO_SHARED(d->hwirq);
180 unsigned int cpu;
181
Paul Burton90019f82017-09-05 11:28:46 -0700182 write_gic_smask(intr);
Paul Burton7778c4b2017-08-18 14:02:21 -0700183
184 gic_clear_pcpu_masks(intr);
185 cpu = cpumask_first_and(affinity, cpu_online_mask);
186 set_bit(intr, per_cpu_ptr(pcpu_masks, cpu));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100187}
188
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700189static void gic_ack_irq(struct irq_data *d)
190{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700191 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700192
Paul Burton36807462017-08-12 21:36:24 -0700193 write_gic_wedge(irq);
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700194}
195
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700196static int gic_set_type(struct irq_data *d, unsigned int type)
197{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700198 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700199 unsigned long flags;
200 bool is_edge;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100201
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700202 spin_lock_irqsave(&gic_lock, flags);
203 switch (type & IRQ_TYPE_SENSE_MASK) {
204 case IRQ_TYPE_EDGE_FALLING:
Paul Burton80e5f9c2017-08-12 21:36:19 -0700205 change_gic_pol(irq, GIC_POL_FALLING_EDGE);
Paul Burton471aa962017-08-12 21:36:20 -0700206 change_gic_trig(irq, GIC_TRIG_EDGE);
Paul Burtonc26ba672017-08-12 21:36:21 -0700207 change_gic_dual(irq, GIC_DUAL_SINGLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700208 is_edge = true;
209 break;
210 case IRQ_TYPE_EDGE_RISING:
Paul Burton80e5f9c2017-08-12 21:36:19 -0700211 change_gic_pol(irq, GIC_POL_RISING_EDGE);
Paul Burton471aa962017-08-12 21:36:20 -0700212 change_gic_trig(irq, GIC_TRIG_EDGE);
Paul Burtonc26ba672017-08-12 21:36:21 -0700213 change_gic_dual(irq, GIC_DUAL_SINGLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700214 is_edge = true;
215 break;
216 case IRQ_TYPE_EDGE_BOTH:
217 /* polarity is irrelevant in this case */
Paul Burton471aa962017-08-12 21:36:20 -0700218 change_gic_trig(irq, GIC_TRIG_EDGE);
Paul Burtonc26ba672017-08-12 21:36:21 -0700219 change_gic_dual(irq, GIC_DUAL_DUAL);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700220 is_edge = true;
221 break;
222 case IRQ_TYPE_LEVEL_LOW:
Paul Burton80e5f9c2017-08-12 21:36:19 -0700223 change_gic_pol(irq, GIC_POL_ACTIVE_LOW);
Paul Burton471aa962017-08-12 21:36:20 -0700224 change_gic_trig(irq, GIC_TRIG_LEVEL);
Paul Burtonc26ba672017-08-12 21:36:21 -0700225 change_gic_dual(irq, GIC_DUAL_SINGLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700226 is_edge = false;
227 break;
228 case IRQ_TYPE_LEVEL_HIGH:
229 default:
Paul Burton80e5f9c2017-08-12 21:36:19 -0700230 change_gic_pol(irq, GIC_POL_ACTIVE_HIGH);
Paul Burton471aa962017-08-12 21:36:20 -0700231 change_gic_trig(irq, GIC_TRIG_LEVEL);
Paul Burtonc26ba672017-08-12 21:36:21 -0700232 change_gic_dual(irq, GIC_DUAL_SINGLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700233 is_edge = false;
234 break;
235 }
236
Thomas Gleixnera595fc52015-06-23 14:41:25 +0200237 if (is_edge)
238 irq_set_chip_handler_name_locked(d, &gic_edge_irq_controller,
239 handle_edge_irq, NULL);
240 else
241 irq_set_chip_handler_name_locked(d, &gic_level_irq_controller,
242 handle_level_irq, NULL);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700243 spin_unlock_irqrestore(&gic_lock, flags);
244
245 return 0;
246}
247
248#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000249static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
250 bool force)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100251{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700252 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Paul Burton07df8bf2017-08-18 14:04:35 -0700253 unsigned long flags;
254 unsigned int cpu;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100255
Paul Burton07df8bf2017-08-18 14:04:35 -0700256 cpu = cpumask_first_and(cpumask, cpu_online_mask);
257 if (cpu >= NR_CPUS)
Andrew Bresticker14d160a2014-09-18 14:47:22 -0700258 return -EINVAL;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100259
260 /* Assumption : cpumask refers to a single CPU */
261 spin_lock_irqsave(&gic_lock, flags);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100262
Tony Wuc214c032013-06-21 10:13:08 +0000263 /* Re-route this IRQ */
Paul Burton07df8bf2017-08-18 14:04:35 -0700264 write_gic_map_vp(irq, BIT(mips_cm_vp_id(cpu)));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100265
Tony Wuc214c032013-06-21 10:13:08 +0000266 /* Update the pcpu_masks */
Paul Burton7778c4b2017-08-18 14:02:21 -0700267 gic_clear_pcpu_masks(irq);
268 if (read_gic_mask(irq))
Paul Burton07df8bf2017-08-18 14:04:35 -0700269 set_bit(irq, per_cpu_ptr(pcpu_masks, cpu));
Tony Wuc214c032013-06-21 10:13:08 +0000270
Marc Zyngier18416e42017-08-18 09:39:24 +0100271 irq_data_update_effective_affinity(d, cpumask_of(cpu));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100272 spin_unlock_irqrestore(&gic_lock, flags);
273
Paul Burton7f15a642017-08-12 21:36:46 -0700274 return IRQ_SET_MASK_OK;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100275}
276#endif
277
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700278static struct irq_chip gic_level_irq_controller = {
279 .name = "MIPS GIC",
280 .irq_mask = gic_mask_irq,
281 .irq_unmask = gic_unmask_irq,
282 .irq_set_type = gic_set_type,
283#ifdef CONFIG_SMP
284 .irq_set_affinity = gic_set_affinity,
285#endif
286};
287
288static struct irq_chip gic_edge_irq_controller = {
Thomas Gleixner161d0492011-03-23 21:08:58 +0000289 .name = "MIPS GIC",
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700290 .irq_ack = gic_ack_irq,
Thomas Gleixner161d0492011-03-23 21:08:58 +0000291 .irq_mask = gic_mask_irq,
Thomas Gleixner161d0492011-03-23 21:08:58 +0000292 .irq_unmask = gic_unmask_irq,
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700293 .irq_set_type = gic_set_type,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100294#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000295 .irq_set_affinity = gic_set_affinity,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100296#endif
Qais Yousefbb11cff2015-12-08 13:20:28 +0000297 .ipi_send_single = gic_send_ipi,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100298};
299
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200300static void gic_handle_local_int(bool chained)
Andrew Brestickere9de6882014-09-18 14:47:27 -0700301{
302 unsigned long pending, masked;
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000303 unsigned int intr, virq;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700304
Paul Burton9da3c642017-08-12 21:36:25 -0700305 pending = read_gic_vl_pend();
306 masked = read_gic_vl_mask();
Andrew Brestickere9de6882014-09-18 14:47:27 -0700307
308 bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS);
309
Paul Burton0f4ed152016-09-13 17:54:27 +0100310 for_each_set_bit(intr, &pending, GIC_NUM_LOCAL_INTRS) {
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000311 virq = irq_linear_revmap(gic_irq_domain,
312 GIC_LOCAL_TO_HWIRQ(intr));
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200313 if (chained)
314 generic_handle_irq(virq);
315 else
316 do_IRQ(virq);
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000317 }
Andrew Brestickere9de6882014-09-18 14:47:27 -0700318}
319
320static void gic_mask_local_irq(struct irq_data *d)
321{
322 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
323
Paul Burton9da3c642017-08-12 21:36:25 -0700324 write_gic_vl_rmask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700325}
326
327static void gic_unmask_local_irq(struct irq_data *d)
328{
329 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
330
Paul Burton9da3c642017-08-12 21:36:25 -0700331 write_gic_vl_smask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700332}
333
334static struct irq_chip gic_local_irq_controller = {
335 .name = "MIPS GIC Local",
336 .irq_mask = gic_mask_local_irq,
337 .irq_unmask = gic_unmask_local_irq,
338};
339
340static void gic_mask_local_irq_all_vpes(struct irq_data *d)
341{
342 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
343 int i;
344 unsigned long flags;
345
346 spin_lock_irqsave(&gic_lock, flags);
347 for (i = 0; i < gic_vpes; i++) {
Paul Burton0d0cf582017-08-12 21:36:26 -0700348 write_gic_vl_other(mips_cm_vp_id(i));
Paul Burton9da3c642017-08-12 21:36:25 -0700349 write_gic_vo_rmask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700350 }
351 spin_unlock_irqrestore(&gic_lock, flags);
352}
353
354static void gic_unmask_local_irq_all_vpes(struct irq_data *d)
355{
356 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
357 int i;
358 unsigned long flags;
359
360 spin_lock_irqsave(&gic_lock, flags);
361 for (i = 0; i < gic_vpes; i++) {
Paul Burton0d0cf582017-08-12 21:36:26 -0700362 write_gic_vl_other(mips_cm_vp_id(i));
Paul Burton9da3c642017-08-12 21:36:25 -0700363 write_gic_vo_smask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700364 }
365 spin_unlock_irqrestore(&gic_lock, flags);
366}
367
368static struct irq_chip gic_all_vpes_local_irq_controller = {
369 .name = "MIPS GIC Local",
370 .irq_mask = gic_mask_local_irq_all_vpes,
371 .irq_unmask = gic_unmask_local_irq_all_vpes,
372};
373
Andrew Bresticker18743d22014-09-18 14:47:24 -0700374static void __gic_irq_dispatch(void)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100375{
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200376 gic_handle_local_int(false);
377 gic_handle_shared_int(false);
Andrew Bresticker18743d22014-09-18 14:47:24 -0700378}
379
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200380static void gic_irq_dispatch(struct irq_desc *desc)
Andrew Bresticker18743d22014-09-18 14:47:24 -0700381{
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200382 gic_handle_local_int(true);
383 gic_handle_shared_int(true);
Andrew Bresticker18743d22014-09-18 14:47:24 -0700384}
385
Andrew Brestickere9de6882014-09-18 14:47:27 -0700386static int gic_local_irq_domain_map(struct irq_domain *d, unsigned int virq,
387 irq_hw_number_t hw)
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700388{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700389 int intr = GIC_HWIRQ_TO_LOCAL(hw);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700390 int i;
391 unsigned long flags;
Paul Burtona0dc5cb2017-08-12 21:36:17 -0700392 u32 val;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700393
394 if (!gic_local_irq_is_routable(intr))
395 return -EPERM;
396
Paul Burtona0dc5cb2017-08-12 21:36:17 -0700397 if (intr > GIC_LOCAL_INT_FDC) {
398 pr_err("Invalid local IRQ %d\n", intr);
399 return -EINVAL;
400 }
401
402 if (intr == GIC_LOCAL_INT_TIMER) {
403 /* CONFIG_MIPS_CMP workaround (see __gic_init) */
404 val = GIC_MAP_PIN_MAP_TO_PIN | timer_cpu_pin;
405 } else {
406 val = GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin;
407 }
408
Andrew Brestickere9de6882014-09-18 14:47:27 -0700409 spin_lock_irqsave(&gic_lock, flags);
410 for (i = 0; i < gic_vpes; i++) {
Paul Burtona0dc5cb2017-08-12 21:36:17 -0700411 write_gic_vl_other(mips_cm_vp_id(i));
412 write_gic_vo_map(intr, val);
Andrew Brestickere9de6882014-09-18 14:47:27 -0700413 }
414 spin_unlock_irqrestore(&gic_lock, flags);
415
Paul Burtona0dc5cb2017-08-12 21:36:17 -0700416 return 0;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700417}
418
419static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq,
Paul Burton7778c4b2017-08-18 14:02:21 -0700420 irq_hw_number_t hw, unsigned int cpu)
Andrew Brestickere9de6882014-09-18 14:47:27 -0700421{
422 int intr = GIC_HWIRQ_TO_SHARED(hw);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700423 unsigned long flags;
424
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700425 spin_lock_irqsave(&gic_lock, flags);
Paul Burtond3e8cf42017-08-12 21:36:22 -0700426 write_gic_map_pin(intr, GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin);
Paul Burton7778c4b2017-08-18 14:02:21 -0700427 write_gic_map_vp(intr, BIT(mips_cm_vp_id(cpu)));
428 gic_clear_pcpu_masks(intr);
429 set_bit(intr, per_cpu_ptr(pcpu_masks, cpu));
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700430 spin_unlock_irqrestore(&gic_lock, flags);
431
432 return 0;
433}
434
Paul Burtonb87281e2017-04-20 10:07:35 +0100435static int gic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
Qais Yousefc98c18222015-12-08 13:20:24 +0000436 const u32 *intspec, unsigned int intsize,
437 irq_hw_number_t *out_hwirq,
438 unsigned int *out_type)
439{
440 if (intsize != 3)
441 return -EINVAL;
442
443 if (intspec[0] == GIC_SHARED)
444 *out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]);
445 else if (intspec[0] == GIC_LOCAL)
446 *out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]);
447 else
448 return -EINVAL;
449 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
450
451 return 0;
452}
453
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100454static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq,
455 irq_hw_number_t hwirq)
Qais Yousefc98c18222015-12-08 13:20:24 +0000456{
Paul Burtonb87281e2017-04-20 10:07:35 +0100457 int err;
Qais Yousefc98c18222015-12-08 13:20:24 +0000458
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100459 if (hwirq >= GIC_SHARED_HWIRQ_BASE) {
Paul Burtonb87281e2017-04-20 10:07:35 +0100460 /* verify that shared irqs don't conflict with an IPI irq */
461 if (test_bit(GIC_HWIRQ_TO_SHARED(hwirq), ipi_resrv))
462 return -EBUSY;
Qais Yousefc98c18222015-12-08 13:20:24 +0000463
Paul Burtonb87281e2017-04-20 10:07:35 +0100464 err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
465 &gic_level_irq_controller,
466 NULL);
467 if (err)
468 return err;
469
Marc Zyngier18416e42017-08-18 09:39:24 +0100470 irqd_set_single_target(irq_desc_get_irq_data(irq_to_desc(virq)));
Paul Burtonb87281e2017-04-20 10:07:35 +0100471 return gic_shared_irq_domain_map(d, virq, hwirq, 0);
Qais Yousefc98c18222015-12-08 13:20:24 +0000472 }
473
Paul Burtonb87281e2017-04-20 10:07:35 +0100474 switch (GIC_HWIRQ_TO_LOCAL(hwirq)) {
475 case GIC_LOCAL_INT_TIMER:
476 case GIC_LOCAL_INT_PERFCTR:
477 case GIC_LOCAL_INT_FDC:
478 /*
479 * HACK: These are all really percpu interrupts, but
480 * the rest of the MIPS kernel code does not use the
481 * percpu IRQ API for them.
482 */
483 err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
484 &gic_all_vpes_local_irq_controller,
485 NULL);
486 if (err)
487 return err;
488
489 irq_set_handler(virq, handle_percpu_irq);
490 break;
491
492 default:
493 err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
494 &gic_local_irq_controller,
495 NULL);
496 if (err)
497 return err;
498
499 irq_set_handler(virq, handle_percpu_devid_irq);
500 irq_set_percpu_devid(virq);
501 break;
502 }
503
504 return gic_local_irq_domain_map(d, virq, hwirq);
Qais Yousefc98c18222015-12-08 13:20:24 +0000505}
506
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100507static int gic_irq_domain_alloc(struct irq_domain *d, unsigned int virq,
508 unsigned int nr_irqs, void *arg)
509{
510 struct irq_fwspec *fwspec = arg;
511 irq_hw_number_t hwirq;
512
513 if (fwspec->param[0] == GIC_SHARED)
514 hwirq = GIC_SHARED_TO_HWIRQ(fwspec->param[1]);
515 else
516 hwirq = GIC_LOCAL_TO_HWIRQ(fwspec->param[1]);
517
518 return gic_irq_domain_map(d, virq, hwirq);
519}
520
Paul Burtonb87281e2017-04-20 10:07:35 +0100521void gic_irq_domain_free(struct irq_domain *d, unsigned int virq,
Qais Yousefc98c18222015-12-08 13:20:24 +0000522 unsigned int nr_irqs)
523{
Qais Yousefc98c18222015-12-08 13:20:24 +0000524}
525
Paul Burtonb87281e2017-04-20 10:07:35 +0100526static const struct irq_domain_ops gic_irq_domain_ops = {
527 .xlate = gic_irq_domain_xlate,
528 .alloc = gic_irq_domain_alloc,
529 .free = gic_irq_domain_free,
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100530 .map = gic_irq_domain_map,
Qais Yousef2af70a92015-12-08 13:20:23 +0000531};
532
533static int gic_ipi_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
534 const u32 *intspec, unsigned int intsize,
535 irq_hw_number_t *out_hwirq,
536 unsigned int *out_type)
537{
538 /*
539 * There's nothing to translate here. hwirq is dynamically allocated and
540 * the irq type is always edge triggered.
541 * */
542 *out_hwirq = 0;
543 *out_type = IRQ_TYPE_EDGE_RISING;
544
545 return 0;
546}
547
548static int gic_ipi_domain_alloc(struct irq_domain *d, unsigned int virq,
549 unsigned int nr_irqs, void *arg)
550{
551 struct cpumask *ipimask = arg;
Paul Burtonb87281e2017-04-20 10:07:35 +0100552 irq_hw_number_t hwirq, base_hwirq;
553 int cpu, ret, i;
Qais Yousef2af70a92015-12-08 13:20:23 +0000554
Paul Burtonb87281e2017-04-20 10:07:35 +0100555 base_hwirq = find_first_bit(ipi_available, gic_shared_intrs);
556 if (base_hwirq == gic_shared_intrs)
557 return -ENOMEM;
Qais Yousef2af70a92015-12-08 13:20:23 +0000558
Paul Burtonb87281e2017-04-20 10:07:35 +0100559 /* check that we have enough space */
560 for (i = base_hwirq; i < nr_irqs; i++) {
561 if (!test_bit(i, ipi_available))
562 return -EBUSY;
563 }
564 bitmap_clear(ipi_available, base_hwirq, nr_irqs);
565
566 /* map the hwirq for each cpu consecutively */
567 i = 0;
568 for_each_cpu(cpu, ipimask) {
569 hwirq = GIC_SHARED_TO_HWIRQ(base_hwirq + i);
570
571 ret = irq_domain_set_hwirq_and_chip(d, virq + i, hwirq,
572 &gic_edge_irq_controller,
573 NULL);
574 if (ret)
575 goto error;
576
577 ret = irq_domain_set_hwirq_and_chip(d->parent, virq + i, hwirq,
Qais Yousef2af70a92015-12-08 13:20:23 +0000578 &gic_edge_irq_controller,
579 NULL);
580 if (ret)
581 goto error;
582
583 ret = irq_set_irq_type(virq + i, IRQ_TYPE_EDGE_RISING);
584 if (ret)
585 goto error;
Paul Burtonb87281e2017-04-20 10:07:35 +0100586
587 ret = gic_shared_irq_domain_map(d, virq + i, hwirq, cpu);
588 if (ret)
589 goto error;
590
591 i++;
Qais Yousef2af70a92015-12-08 13:20:23 +0000592 }
593
594 return 0;
595error:
Paul Burtonb87281e2017-04-20 10:07:35 +0100596 bitmap_set(ipi_available, base_hwirq, nr_irqs);
Qais Yousef2af70a92015-12-08 13:20:23 +0000597 return ret;
598}
599
600void gic_ipi_domain_free(struct irq_domain *d, unsigned int virq,
601 unsigned int nr_irqs)
602{
Paul Burtonb87281e2017-04-20 10:07:35 +0100603 irq_hw_number_t base_hwirq;
604 struct irq_data *data;
605
606 data = irq_get_irq_data(virq);
607 if (!data)
608 return;
609
610 base_hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(data));
611 bitmap_set(ipi_available, base_hwirq, nr_irqs);
Qais Yousef2af70a92015-12-08 13:20:23 +0000612}
613
614int gic_ipi_domain_match(struct irq_domain *d, struct device_node *node,
615 enum irq_domain_bus_token bus_token)
616{
617 bool is_ipi;
618
619 switch (bus_token) {
620 case DOMAIN_BUS_IPI:
621 is_ipi = d->bus_token == bus_token;
Paul Burton547aefc2016-07-05 14:26:00 +0100622 return (!node || to_of_node(d->fwnode) == node) && is_ipi;
Qais Yousef2af70a92015-12-08 13:20:23 +0000623 break;
624 default:
625 return 0;
626 }
627}
628
Tobias Klauser0b7e8152017-06-02 10:20:56 +0200629static const struct irq_domain_ops gic_ipi_domain_ops = {
Qais Yousef2af70a92015-12-08 13:20:23 +0000630 .xlate = gic_ipi_domain_xlate,
631 .alloc = gic_ipi_domain_alloc,
632 .free = gic_ipi_domain_free,
633 .match = gic_ipi_domain_match,
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700634};
635
Ralf Baechle39b8d522008-04-28 17:14:26 +0100636
Paul Burtonfbea7542017-08-12 21:36:40 -0700637static int __init gic_of_init(struct device_node *node,
638 struct device_node *parent)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100639{
Paul Burtonb2b2e582017-08-12 21:36:44 -0700640 unsigned int cpu_vec, i, j, gicconfig, cpu, v[2];
641 unsigned long reserved;
Paul Burtonfbea7542017-08-12 21:36:40 -0700642 phys_addr_t gic_base;
643 struct resource res;
644 size_t gic_len;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100645
Paul Burtonfbea7542017-08-12 21:36:40 -0700646 /* Find the first available CPU vector. */
Paul Burtonb2b2e582017-08-12 21:36:44 -0700647 i = 0;
648 reserved = (C_SW0 | C_SW1) >> __fls(C_SW0);
Paul Burtonfbea7542017-08-12 21:36:40 -0700649 while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors",
650 i++, &cpu_vec))
651 reserved |= BIT(cpu_vec);
Alex Smithc0a9f722015-10-12 10:40:43 +0100652
Paul Burtonb2b2e582017-08-12 21:36:44 -0700653 cpu_vec = find_first_zero_bit(&reserved, hweight_long(ST0_IM));
654 if (cpu_vec == hweight_long(ST0_IM)) {
Paul Burtonfbea7542017-08-12 21:36:40 -0700655 pr_err("No CPU vectors available for GIC\n");
656 return -ENODEV;
657 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100658
Paul Burtonfbea7542017-08-12 21:36:40 -0700659 if (of_address_to_resource(node, 0, &res)) {
660 /*
661 * Probe the CM for the GIC base address if not specified
662 * in the device-tree.
663 */
664 if (mips_cm_present()) {
665 gic_base = read_gcr_gic_base() &
666 ~CM_GCR_GIC_BASE_GICEN;
667 gic_len = 0x20000;
668 } else {
669 pr_err("Failed to get GIC memory range\n");
670 return -ENODEV;
671 }
672 } else {
673 gic_base = res.start;
674 gic_len = resource_size(&res);
675 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100676
Paul Burtonfbea7542017-08-12 21:36:40 -0700677 if (mips_cm_present()) {
678 write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN);
679 /* Ensure GIC region is enabled before trying to access it */
680 __sync();
681 }
682
683 mips_gic_base = ioremap_nocache(gic_base, gic_len);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100684
Paul Burton36807462017-08-12 21:36:24 -0700685 gicconfig = read_gic_config();
686 gic_shared_intrs = gicconfig & GIC_CONFIG_NUMINTERRUPTS;
687 gic_shared_intrs >>= __fls(GIC_CONFIG_NUMINTERRUPTS);
688 gic_shared_intrs = (gic_shared_intrs + 1) * 8;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100689
Paul Burton36807462017-08-12 21:36:24 -0700690 gic_vpes = gicconfig & GIC_CONFIG_PVPS;
691 gic_vpes >>= __fls(GIC_CONFIG_PVPS);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100692 gic_vpes = gic_vpes + 1;
693
694 if (cpu_has_veic) {
Paul Burtonba01cf02016-05-17 15:31:06 +0100695 /* Set EIC mode for all VPEs */
696 for_each_present_cpu(cpu) {
Paul Burton0d0cf582017-08-12 21:36:26 -0700697 write_gic_vl_other(mips_cm_vp_id(cpu));
698 write_gic_vo_ctl(GIC_VX_CTL_EIC);
Paul Burtonba01cf02016-05-17 15:31:06 +0100699 }
700
Ralf Baechle39b8d522008-04-28 17:14:26 +0100701 /* Always use vector 1 in EIC mode */
702 gic_cpu_pin = 0;
James Hogan1b6af712015-01-19 15:38:24 +0000703 timer_cpu_pin = gic_cpu_pin;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100704 set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET,
705 __gic_irq_dispatch);
706 } else {
707 gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET;
708 irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec,
709 gic_irq_dispatch);
James Hogan1b6af712015-01-19 15:38:24 +0000710 /*
711 * With the CMP implementation of SMP (deprecated), other CPUs
712 * are started by the bootloader and put into a timer based
713 * waiting poll loop. We must not re-route those CPU's local
714 * timer interrupts as the wait instruction will never finish,
715 * so just handle whatever CPU interrupt it is routed to by
716 * default.
717 *
718 * This workaround should be removed when CMP support is
719 * dropped.
720 */
721 if (IS_ENABLED(CONFIG_MIPS_CMP) &&
722 gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) {
Paul Burton0d0cf582017-08-12 21:36:26 -0700723 timer_cpu_pin = read_gic_vl_timer_map() & GIC_MAP_PIN_MAP;
James Hogan1b6af712015-01-19 15:38:24 +0000724 irq_set_chained_handler(MIPS_CPU_IRQ_BASE +
725 GIC_CPU_PIN_OFFSET +
726 timer_cpu_pin,
727 gic_irq_dispatch);
728 } else {
729 timer_cpu_pin = gic_cpu_pin;
730 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100731 }
732
Andrew Brestickera7057272014-11-12 11:43:38 -0800733 gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS +
Paul Burtonfbea7542017-08-12 21:36:40 -0700734 gic_shared_intrs, 0,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100735 &gic_irq_domain_ops, NULL);
Paul Burtonfbea7542017-08-12 21:36:40 -0700736 if (!gic_irq_domain) {
737 pr_err("Failed to add GIC IRQ domain");
738 return -ENXIO;
739 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100740
Qais Yousef2af70a92015-12-08 13:20:23 +0000741 gic_ipi_domain = irq_domain_add_hierarchy(gic_irq_domain,
742 IRQ_DOMAIN_FLAG_IPI_PER_CPU,
743 GIC_NUM_LOCAL_INTRS + gic_shared_intrs,
744 node, &gic_ipi_domain_ops, NULL);
Paul Burtonfbea7542017-08-12 21:36:40 -0700745 if (!gic_ipi_domain) {
746 pr_err("Failed to add GIC IPI domain");
747 return -ENXIO;
748 }
Qais Yousef2af70a92015-12-08 13:20:23 +0000749
Marc Zyngier96f0d932017-06-22 11:42:50 +0100750 irq_domain_update_bus_token(gic_ipi_domain, DOMAIN_BUS_IPI);
Qais Yousef2af70a92015-12-08 13:20:23 +0000751
Qais Yousef16a80832015-12-08 13:20:30 +0000752 if (node &&
753 !of_property_read_u32_array(node, "mti,reserved-ipi-vectors", v, 2)) {
754 bitmap_set(ipi_resrv, v[0], v[1]);
755 } else {
756 /* Make the last 2 * gic_vpes available for IPIs */
757 bitmap_set(ipi_resrv,
758 gic_shared_intrs - 2 * gic_vpes,
759 2 * gic_vpes);
760 }
Qais Yousef2af70a92015-12-08 13:20:23 +0000761
Paul Burtonf8dcd9e2017-04-20 10:07:34 +0100762 bitmap_copy(ipi_available, ipi_resrv, GIC_MAX_INTRS);
Andrew Brestickera7057272014-11-12 11:43:38 -0800763
Paul Burton87888bc2017-08-12 21:36:41 -0700764 board_bind_eic_interrupt = &gic_bind_eic_interrupt;
Andrew Brestickera7057272014-11-12 11:43:38 -0800765
Paul Burton87888bc2017-08-12 21:36:41 -0700766 /* Setup defaults */
767 for (i = 0; i < gic_shared_intrs; i++) {
768 change_gic_pol(i, GIC_POL_ACTIVE_HIGH);
769 change_gic_trig(i, GIC_TRIG_LEVEL);
Paul Burton90019f82017-09-05 11:28:46 -0700770 write_gic_rmask(i);
Andrew Brestickera7057272014-11-12 11:43:38 -0800771 }
772
Paul Burton87888bc2017-08-12 21:36:41 -0700773 for (i = 0; i < gic_vpes; i++) {
774 write_gic_vl_other(mips_cm_vp_id(i));
775 for (j = 0; j < GIC_NUM_LOCAL_INTRS; j++) {
776 if (!gic_local_irq_is_routable(j))
777 continue;
778 write_gic_vo_rmask(BIT(j));
Andrew Brestickera7057272014-11-12 11:43:38 -0800779 }
Andrew Brestickera7057272014-11-12 11:43:38 -0800780 }
781
Andrew Brestickera7057272014-11-12 11:43:38 -0800782 return 0;
783}
784IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init);