blob: 4304283bfb1aba81372ca5891037424462345a31 [file] [log] [blame]
Steven J. Hill2299c492012-08-31 16:13:07 -05001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org)
7 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
8 */
Ralf Baechle39b8d522008-04-28 17:14:26 +01009#include <linux/bitmap.h>
Andrew Brestickerfb8f7be12014-10-20 12:03:55 -070010#include <linux/clocksource.h>
Paul Burtonda61fcf2017-10-31 09:41:45 -070011#include <linux/cpuhotplug.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010012#include <linux/init.h>
Andrew Bresticker18743d22014-09-18 14:47:24 -070013#include <linux/interrupt.h>
Andrew Brestickerfb8f7be12014-10-20 12:03:55 -070014#include <linux/irq.h>
Joel Porquet41a83e062015-07-07 17:11:46 -040015#include <linux/irqchip.h>
Andrew Brestickera7057272014-11-12 11:43:38 -080016#include <linux/of_address.h>
Paul Burtonaa493732017-08-12 21:36:42 -070017#include <linux/percpu.h>
Andrew Bresticker18743d22014-09-18 14:47:24 -070018#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010019#include <linux/smp.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010020
Paul Burtone83f7e02017-08-12 19:49:41 -070021#include <asm/mips-cps.h>
Steven J. Hill98b67c32012-08-31 16:18:49 -050022#include <asm/setup.h>
23#include <asm/traps.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010024
Andrew Brestickera7057272014-11-12 11:43:38 -080025#include <dt-bindings/interrupt-controller/mips-gic.h>
26
Paul Burtonb11d4c12017-08-12 21:36:29 -070027#define GIC_MAX_INTRS 256
Paul Burtonaa493732017-08-12 21:36:42 -070028#define GIC_MAX_LONGS BITS_TO_LONGS(GIC_MAX_INTRS)
Steven J. Hill98b67c32012-08-31 16:18:49 -050029
Paul Burtonb11d4c12017-08-12 21:36:29 -070030/* Add 2 to convert GIC CPU pin to core interrupt */
31#define GIC_CPU_PIN_OFFSET 2
Jeffrey Deans822350b2014-07-17 09:20:53 +010032
Paul Burtonb11d4c12017-08-12 21:36:29 -070033/* Mapped interrupt to pin X, then GIC will generate the vector (X+1). */
34#define GIC_PIN_TO_VEC_OFFSET 1
Qais Yousef2af70a92015-12-08 13:20:23 +000035
Paul Burtonb11d4c12017-08-12 21:36:29 -070036/* Convert between local/shared IRQ number and GIC HW IRQ number. */
37#define GIC_LOCAL_HWIRQ_BASE 0
38#define GIC_LOCAL_TO_HWIRQ(x) (GIC_LOCAL_HWIRQ_BASE + (x))
39#define GIC_HWIRQ_TO_LOCAL(x) ((x) - GIC_LOCAL_HWIRQ_BASE)
40#define GIC_SHARED_HWIRQ_BASE GIC_NUM_LOCAL_INTRS
41#define GIC_SHARED_TO_HWIRQ(x) (GIC_SHARED_HWIRQ_BASE + (x))
42#define GIC_HWIRQ_TO_SHARED(x) ((x) - GIC_SHARED_HWIRQ_BASE)
43
Paul Burton582e2b42017-08-12 21:36:10 -070044void __iomem *mips_gic_base;
Steven J. Hill0b271f52012-08-31 16:05:37 -050045
Paul Burtonaa493732017-08-12 21:36:42 -070046DEFINE_PER_CPU_READ_MOSTLY(unsigned long[GIC_MAX_LONGS], pcpu_masks);
Jeffrey Deans822350b2014-07-17 09:20:53 +010047
Andrew Bresticker95150ae2014-09-18 14:47:21 -070048static DEFINE_SPINLOCK(gic_lock);
Andrew Brestickerc49581a2014-09-18 14:47:23 -070049static struct irq_domain *gic_irq_domain;
Qais Yousef2af70a92015-12-08 13:20:23 +000050static struct irq_domain *gic_ipi_domain;
Andrew Brestickerfbd55242014-09-18 14:47:25 -070051static int gic_shared_intrs;
Andrew Brestickere9de6882014-09-18 14:47:27 -070052static int gic_vpes;
Andrew Bresticker3263d082014-09-18 14:47:28 -070053static unsigned int gic_cpu_pin;
James Hogan1b6af712015-01-19 15:38:24 +000054static unsigned int timer_cpu_pin;
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -070055static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller;
Qais Yousef2af70a92015-12-08 13:20:23 +000056DECLARE_BITMAP(ipi_resrv, GIC_MAX_INTRS);
Paul Burtonf8dcd9e2017-04-20 10:07:34 +010057DECLARE_BITMAP(ipi_available, GIC_MAX_INTRS);
Ralf Baechle39b8d522008-04-28 17:14:26 +010058
Paul Burtonda61fcf2017-10-31 09:41:45 -070059static struct gic_all_vpes_chip_data {
60 u32 map;
61 bool mask;
62} gic_all_vpes_chip_data[GIC_NUM_LOCAL_INTRS];
63
Paul Burton7778c4b2017-08-18 14:02:21 -070064static void gic_clear_pcpu_masks(unsigned int intr)
Andrew Bresticker5f68fea2014-10-20 12:03:52 -070065{
Paul Burton7778c4b2017-08-18 14:02:21 -070066 unsigned int i;
Andrew Bresticker5f68fea2014-10-20 12:03:52 -070067
Paul Burton7778c4b2017-08-18 14:02:21 -070068 /* Clear the interrupt's bit in all pcpu_masks */
69 for_each_possible_cpu(i)
70 clear_bit(intr, per_cpu_ptr(pcpu_masks, i));
Paul Burton835d2b42016-02-03 03:15:28 +000071}
72
Andrew Brestickere9de6882014-09-18 14:47:27 -070073static bool gic_local_irq_is_routable(int intr)
74{
75 u32 vpe_ctl;
76
77 /* All local interrupts are routable in EIC mode. */
78 if (cpu_has_veic)
79 return true;
80
Paul Burton0d0cf582017-08-12 21:36:26 -070081 vpe_ctl = read_gic_vl_ctl();
Andrew Brestickere9de6882014-09-18 14:47:27 -070082 switch (intr) {
83 case GIC_LOCAL_INT_TIMER:
Paul Burton0d0cf582017-08-12 21:36:26 -070084 return vpe_ctl & GIC_VX_CTL_TIMER_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070085 case GIC_LOCAL_INT_PERFCTR:
Paul Burton0d0cf582017-08-12 21:36:26 -070086 return vpe_ctl & GIC_VX_CTL_PERFCNT_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070087 case GIC_LOCAL_INT_FDC:
Paul Burton0d0cf582017-08-12 21:36:26 -070088 return vpe_ctl & GIC_VX_CTL_FDC_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070089 case GIC_LOCAL_INT_SWINT0:
90 case GIC_LOCAL_INT_SWINT1:
Paul Burton0d0cf582017-08-12 21:36:26 -070091 return vpe_ctl & GIC_VX_CTL_SWINT_ROUTABLE;
Andrew Brestickere9de6882014-09-18 14:47:27 -070092 default:
93 return true;
94 }
95}
96
Andrew Bresticker3263d082014-09-18 14:47:28 -070097static void gic_bind_eic_interrupt(int irq, int set)
Steven J. Hill98b67c32012-08-31 16:18:49 -050098{
99 /* Convert irq vector # to hw int # */
100 irq -= GIC_PIN_TO_VEC_OFFSET;
101
102 /* Set irq to use shadow set */
Paul Burton0d0cf582017-08-12 21:36:26 -0700103 write_gic_vl_eic_shadow_set(irq, set);
Steven J. Hill98b67c32012-08-31 16:18:49 -0500104}
105
Qais Yousefbb11cff2015-12-08 13:20:28 +0000106static void gic_send_ipi(struct irq_data *d, unsigned int cpu)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100107{
Qais Yousefbb11cff2015-12-08 13:20:28 +0000108 irq_hw_number_t hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(d));
109
Paul Burton36807462017-08-12 21:36:24 -0700110 write_gic_wedge(GIC_WEDGE_RW | hwirq);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100111}
112
Andrew Brestickere9de6882014-09-18 14:47:27 -0700113int gic_get_c0_compare_int(void)
114{
115 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER))
116 return MIPS_CPU_IRQ_BASE + cp0_compare_irq;
117 return irq_create_mapping(gic_irq_domain,
118 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER));
119}
120
121int gic_get_c0_perfcount_int(void)
122{
123 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) {
James Hogan7e3e6cb2015-01-27 21:45:50 +0000124 /* Is the performance counter shared with the timer? */
Andrew Brestickere9de6882014-09-18 14:47:27 -0700125 if (cp0_perfcount_irq < 0)
126 return -1;
127 return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;
128 }
129 return irq_create_mapping(gic_irq_domain,
130 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR));
131}
132
James Hogan6429e2b2015-01-29 11:14:09 +0000133int gic_get_c0_fdc_int(void)
134{
135 if (!gic_local_irq_is_routable(GIC_LOCAL_INT_FDC)) {
136 /* Is the FDC IRQ even present? */
137 if (cp0_fdc_irq < 0)
138 return -1;
139 return MIPS_CPU_IRQ_BASE + cp0_fdc_irq;
140 }
141
James Hogan6429e2b2015-01-29 11:14:09 +0000142 return irq_create_mapping(gic_irq_domain,
143 GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_FDC));
144}
145
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200146static void gic_handle_shared_int(bool chained)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100147{
Paul Burtone98fcb22017-08-12 21:36:16 -0700148 unsigned int intr, virq;
Andrew Bresticker8f5ee792014-10-20 12:03:56 -0700149 unsigned long *pcpu_mask;
Andrew Bresticker8f5ee792014-10-20 12:03:56 -0700150 DECLARE_BITMAP(pending, GIC_MAX_INTRS);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100151
152 /* Get per-cpu bitmaps */
Paul Burtonaa493732017-08-12 21:36:42 -0700153 pcpu_mask = this_cpu_ptr(pcpu_masks);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100154
Paul Burton7778c4b2017-08-18 14:02:21 -0700155 if (mips_cm_is64)
Paul Burtone98fcb22017-08-12 21:36:16 -0700156 __ioread64_copy(pending, addr_gic_pend(),
157 DIV_ROUND_UP(gic_shared_intrs, 64));
Paul Burton7778c4b2017-08-18 14:02:21 -0700158 else
Paul Burtone98fcb22017-08-12 21:36:16 -0700159 __ioread32_copy(pending, addr_gic_pend(),
160 DIV_ROUND_UP(gic_shared_intrs, 32));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100161
Andrew Brestickerfbd55242014-09-18 14:47:25 -0700162 bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100163
Paul Burtoncae750b2016-08-19 18:11:19 +0100164 for_each_set_bit(intr, pending, gic_shared_intrs) {
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000165 virq = irq_linear_revmap(gic_irq_domain,
166 GIC_SHARED_TO_HWIRQ(intr));
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200167 if (chained)
168 generic_handle_irq(virq);
169 else
170 do_IRQ(virq);
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000171 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100172}
173
Thomas Gleixner161d0492011-03-23 21:08:58 +0000174static void gic_mask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100175{
Paul Burton7778c4b2017-08-18 14:02:21 -0700176 unsigned int intr = GIC_HWIRQ_TO_SHARED(d->hwirq);
177
Paul Burton90019f82017-09-05 11:28:46 -0700178 write_gic_rmask(intr);
Paul Burton7778c4b2017-08-18 14:02:21 -0700179 gic_clear_pcpu_masks(intr);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100180}
181
Thomas Gleixner161d0492011-03-23 21:08:58 +0000182static void gic_unmask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100183{
Paul Burton7778c4b2017-08-18 14:02:21 -0700184 unsigned int intr = GIC_HWIRQ_TO_SHARED(d->hwirq);
185 unsigned int cpu;
186
Paul Burton90019f82017-09-05 11:28:46 -0700187 write_gic_smask(intr);
Paul Burton7778c4b2017-08-18 14:02:21 -0700188
189 gic_clear_pcpu_masks(intr);
Paul Burtond9f82932017-09-21 23:24:40 -0700190 cpu = cpumask_first(irq_data_get_effective_affinity_mask(d));
Paul Burton7778c4b2017-08-18 14:02:21 -0700191 set_bit(intr, per_cpu_ptr(pcpu_masks, cpu));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100192}
193
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700194static void gic_ack_irq(struct irq_data *d)
195{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700196 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700197
Paul Burton36807462017-08-12 21:36:24 -0700198 write_gic_wedge(irq);
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700199}
200
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700201static int gic_set_type(struct irq_data *d, unsigned int type)
202{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700203 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700204 unsigned long flags;
205 bool is_edge;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100206
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700207 spin_lock_irqsave(&gic_lock, flags);
208 switch (type & IRQ_TYPE_SENSE_MASK) {
209 case IRQ_TYPE_EDGE_FALLING:
Paul Burton80e5f9c2017-08-12 21:36:19 -0700210 change_gic_pol(irq, GIC_POL_FALLING_EDGE);
Paul Burton471aa962017-08-12 21:36:20 -0700211 change_gic_trig(irq, GIC_TRIG_EDGE);
Paul Burtonc26ba672017-08-12 21:36:21 -0700212 change_gic_dual(irq, GIC_DUAL_SINGLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700213 is_edge = true;
214 break;
215 case IRQ_TYPE_EDGE_RISING:
Paul Burton80e5f9c2017-08-12 21:36:19 -0700216 change_gic_pol(irq, GIC_POL_RISING_EDGE);
Paul Burton471aa962017-08-12 21:36:20 -0700217 change_gic_trig(irq, GIC_TRIG_EDGE);
Paul Burtonc26ba672017-08-12 21:36:21 -0700218 change_gic_dual(irq, GIC_DUAL_SINGLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700219 is_edge = true;
220 break;
221 case IRQ_TYPE_EDGE_BOTH:
222 /* polarity is irrelevant in this case */
Paul Burton471aa962017-08-12 21:36:20 -0700223 change_gic_trig(irq, GIC_TRIG_EDGE);
Paul Burtonc26ba672017-08-12 21:36:21 -0700224 change_gic_dual(irq, GIC_DUAL_DUAL);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700225 is_edge = true;
226 break;
227 case IRQ_TYPE_LEVEL_LOW:
Paul Burton80e5f9c2017-08-12 21:36:19 -0700228 change_gic_pol(irq, GIC_POL_ACTIVE_LOW);
Paul Burton471aa962017-08-12 21:36:20 -0700229 change_gic_trig(irq, GIC_TRIG_LEVEL);
Paul Burtonc26ba672017-08-12 21:36:21 -0700230 change_gic_dual(irq, GIC_DUAL_SINGLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700231 is_edge = false;
232 break;
233 case IRQ_TYPE_LEVEL_HIGH:
234 default:
Paul Burton80e5f9c2017-08-12 21:36:19 -0700235 change_gic_pol(irq, GIC_POL_ACTIVE_HIGH);
Paul Burton471aa962017-08-12 21:36:20 -0700236 change_gic_trig(irq, GIC_TRIG_LEVEL);
Paul Burtonc26ba672017-08-12 21:36:21 -0700237 change_gic_dual(irq, GIC_DUAL_SINGLE);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700238 is_edge = false;
239 break;
240 }
241
Thomas Gleixnera595fc52015-06-23 14:41:25 +0200242 if (is_edge)
243 irq_set_chip_handler_name_locked(d, &gic_edge_irq_controller,
244 handle_edge_irq, NULL);
245 else
246 irq_set_chip_handler_name_locked(d, &gic_level_irq_controller,
247 handle_level_irq, NULL);
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700248 spin_unlock_irqrestore(&gic_lock, flags);
249
250 return 0;
251}
252
253#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000254static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
255 bool force)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100256{
Andrew Brestickere9de6882014-09-18 14:47:27 -0700257 unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq);
Paul Burton07df8bf2017-08-18 14:04:35 -0700258 unsigned long flags;
259 unsigned int cpu;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100260
Paul Burton07df8bf2017-08-18 14:04:35 -0700261 cpu = cpumask_first_and(cpumask, cpu_online_mask);
262 if (cpu >= NR_CPUS)
Andrew Bresticker14d160a2014-09-18 14:47:22 -0700263 return -EINVAL;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100264
265 /* Assumption : cpumask refers to a single CPU */
266 spin_lock_irqsave(&gic_lock, flags);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100267
Tony Wuc214c032013-06-21 10:13:08 +0000268 /* Re-route this IRQ */
Paul Burton07df8bf2017-08-18 14:04:35 -0700269 write_gic_map_vp(irq, BIT(mips_cm_vp_id(cpu)));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100270
Tony Wuc214c032013-06-21 10:13:08 +0000271 /* Update the pcpu_masks */
Paul Burton7778c4b2017-08-18 14:02:21 -0700272 gic_clear_pcpu_masks(irq);
273 if (read_gic_mask(irq))
Paul Burton07df8bf2017-08-18 14:04:35 -0700274 set_bit(irq, per_cpu_ptr(pcpu_masks, cpu));
Tony Wuc214c032013-06-21 10:13:08 +0000275
Marc Zyngier18416e42017-08-18 09:39:24 +0100276 irq_data_update_effective_affinity(d, cpumask_of(cpu));
Ralf Baechle39b8d522008-04-28 17:14:26 +0100277 spin_unlock_irqrestore(&gic_lock, flags);
278
Paul Burton7f15a642017-08-12 21:36:46 -0700279 return IRQ_SET_MASK_OK;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100280}
281#endif
282
Andrew Bresticker4a6a3ea32014-09-18 14:47:26 -0700283static struct irq_chip gic_level_irq_controller = {
284 .name = "MIPS GIC",
285 .irq_mask = gic_mask_irq,
286 .irq_unmask = gic_unmask_irq,
287 .irq_set_type = gic_set_type,
288#ifdef CONFIG_SMP
289 .irq_set_affinity = gic_set_affinity,
290#endif
291};
292
293static struct irq_chip gic_edge_irq_controller = {
Thomas Gleixner161d0492011-03-23 21:08:58 +0000294 .name = "MIPS GIC",
Andrew Bresticker5561c9e2014-09-18 14:47:20 -0700295 .irq_ack = gic_ack_irq,
Thomas Gleixner161d0492011-03-23 21:08:58 +0000296 .irq_mask = gic_mask_irq,
Thomas Gleixner161d0492011-03-23 21:08:58 +0000297 .irq_unmask = gic_unmask_irq,
Andrew Bresticker95150ae2014-09-18 14:47:21 -0700298 .irq_set_type = gic_set_type,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100299#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000300 .irq_set_affinity = gic_set_affinity,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100301#endif
Qais Yousefbb11cff2015-12-08 13:20:28 +0000302 .ipi_send_single = gic_send_ipi,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100303};
304
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200305static void gic_handle_local_int(bool chained)
Andrew Brestickere9de6882014-09-18 14:47:27 -0700306{
307 unsigned long pending, masked;
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000308 unsigned int intr, virq;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700309
Paul Burton9da3c642017-08-12 21:36:25 -0700310 pending = read_gic_vl_pend();
311 masked = read_gic_vl_mask();
Andrew Brestickere9de6882014-09-18 14:47:27 -0700312
313 bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS);
314
Paul Burton0f4ed152016-09-13 17:54:27 +0100315 for_each_set_bit(intr, &pending, GIC_NUM_LOCAL_INTRS) {
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000316 virq = irq_linear_revmap(gic_irq_domain,
317 GIC_LOCAL_TO_HWIRQ(intr));
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200318 if (chained)
319 generic_handle_irq(virq);
320 else
321 do_IRQ(virq);
Qais Yousefd7eb4f22015-01-19 11:51:29 +0000322 }
Andrew Brestickere9de6882014-09-18 14:47:27 -0700323}
324
325static void gic_mask_local_irq(struct irq_data *d)
326{
327 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
328
Paul Burton9da3c642017-08-12 21:36:25 -0700329 write_gic_vl_rmask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700330}
331
332static void gic_unmask_local_irq(struct irq_data *d)
333{
334 int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
335
Paul Burton9da3c642017-08-12 21:36:25 -0700336 write_gic_vl_smask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700337}
338
339static struct irq_chip gic_local_irq_controller = {
340 .name = "MIPS GIC Local",
341 .irq_mask = gic_mask_local_irq,
342 .irq_unmask = gic_unmask_local_irq,
343};
344
345static void gic_mask_local_irq_all_vpes(struct irq_data *d)
346{
Paul Burtonda61fcf2017-10-31 09:41:45 -0700347 struct gic_all_vpes_chip_data *cd;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700348 unsigned long flags;
Paul Burtonda61fcf2017-10-31 09:41:45 -0700349 int intr, cpu;
350
351 intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
352 cd = irq_data_get_irq_chip_data(d);
353 cd->mask = false;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700354
355 spin_lock_irqsave(&gic_lock, flags);
Paul Burtonda61fcf2017-10-31 09:41:45 -0700356 for_each_online_cpu(cpu) {
357 write_gic_vl_other(mips_cm_vp_id(cpu));
Paul Burton9da3c642017-08-12 21:36:25 -0700358 write_gic_vo_rmask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700359 }
360 spin_unlock_irqrestore(&gic_lock, flags);
361}
362
363static void gic_unmask_local_irq_all_vpes(struct irq_data *d)
364{
Paul Burtonda61fcf2017-10-31 09:41:45 -0700365 struct gic_all_vpes_chip_data *cd;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700366 unsigned long flags;
Paul Burtonda61fcf2017-10-31 09:41:45 -0700367 int intr, cpu;
368
369 intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
370 cd = irq_data_get_irq_chip_data(d);
371 cd->mask = true;
Andrew Brestickere9de6882014-09-18 14:47:27 -0700372
373 spin_lock_irqsave(&gic_lock, flags);
Paul Burtonda61fcf2017-10-31 09:41:45 -0700374 for_each_online_cpu(cpu) {
375 write_gic_vl_other(mips_cm_vp_id(cpu));
Paul Burton9da3c642017-08-12 21:36:25 -0700376 write_gic_vo_smask(BIT(intr));
Andrew Brestickere9de6882014-09-18 14:47:27 -0700377 }
378 spin_unlock_irqrestore(&gic_lock, flags);
379}
380
Paul Burtonda61fcf2017-10-31 09:41:45 -0700381static void gic_all_vpes_irq_cpu_online(struct irq_data *d)
382{
383 struct gic_all_vpes_chip_data *cd;
384 unsigned int intr;
385
386 intr = GIC_HWIRQ_TO_LOCAL(d->hwirq);
387 cd = irq_data_get_irq_chip_data(d);
388
389 write_gic_vl_map(intr, cd->map);
390 if (cd->mask)
391 write_gic_vl_smask(BIT(intr));
392}
393
Andrew Brestickere9de6882014-09-18 14:47:27 -0700394static struct irq_chip gic_all_vpes_local_irq_controller = {
Paul Burtonda61fcf2017-10-31 09:41:45 -0700395 .name = "MIPS GIC Local",
396 .irq_mask = gic_mask_local_irq_all_vpes,
397 .irq_unmask = gic_unmask_local_irq_all_vpes,
398 .irq_cpu_online = gic_all_vpes_irq_cpu_online,
Andrew Brestickere9de6882014-09-18 14:47:27 -0700399};
400
Andrew Bresticker18743d22014-09-18 14:47:24 -0700401static void __gic_irq_dispatch(void)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100402{
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200403 gic_handle_local_int(false);
404 gic_handle_shared_int(false);
Andrew Bresticker18743d22014-09-18 14:47:24 -0700405}
406
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200407static void gic_irq_dispatch(struct irq_desc *desc)
Andrew Bresticker18743d22014-09-18 14:47:24 -0700408{
Rabin Vincent1b3ed362015-06-12 10:01:56 +0200409 gic_handle_local_int(true);
410 gic_handle_shared_int(true);
Andrew Bresticker18743d22014-09-18 14:47:24 -0700411}
412
Andrew Brestickere9de6882014-09-18 14:47:27 -0700413static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq,
Paul Burton7778c4b2017-08-18 14:02:21 -0700414 irq_hw_number_t hw, unsigned int cpu)
Andrew Brestickere9de6882014-09-18 14:47:27 -0700415{
416 int intr = GIC_HWIRQ_TO_SHARED(hw);
Paul Burtond9f82932017-09-21 23:24:40 -0700417 struct irq_data *data;
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700418 unsigned long flags;
419
Paul Burtond9f82932017-09-21 23:24:40 -0700420 data = irq_get_irq_data(virq);
421
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700422 spin_lock_irqsave(&gic_lock, flags);
Paul Burtond3e8cf42017-08-12 21:36:22 -0700423 write_gic_map_pin(intr, GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin);
Paul Burton7778c4b2017-08-18 14:02:21 -0700424 write_gic_map_vp(intr, BIT(mips_cm_vp_id(cpu)));
425 gic_clear_pcpu_masks(intr);
426 set_bit(intr, per_cpu_ptr(pcpu_masks, cpu));
Paul Burtond9f82932017-09-21 23:24:40 -0700427 irq_data_update_effective_affinity(data, cpumask_of(cpu));
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700428 spin_unlock_irqrestore(&gic_lock, flags);
429
430 return 0;
431}
432
Paul Burtonb87281e2017-04-20 10:07:35 +0100433static int gic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
Qais Yousefc98c18222015-12-08 13:20:24 +0000434 const u32 *intspec, unsigned int intsize,
435 irq_hw_number_t *out_hwirq,
436 unsigned int *out_type)
437{
438 if (intsize != 3)
439 return -EINVAL;
440
441 if (intspec[0] == GIC_SHARED)
442 *out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]);
443 else if (intspec[0] == GIC_LOCAL)
444 *out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]);
445 else
446 return -EINVAL;
447 *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
448
449 return 0;
450}
451
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100452static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq,
453 irq_hw_number_t hwirq)
Qais Yousefc98c18222015-12-08 13:20:24 +0000454{
Paul Burtonda61fcf2017-10-31 09:41:45 -0700455 struct gic_all_vpes_chip_data *cd;
Paul Burton63b746b12017-10-31 09:41:44 -0700456 unsigned long flags;
457 unsigned int intr;
Paul Burtonda61fcf2017-10-31 09:41:45 -0700458 int err, cpu;
Paul Burton63b746b12017-10-31 09:41:44 -0700459 u32 map;
Qais Yousefc98c18222015-12-08 13:20:24 +0000460
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100461 if (hwirq >= GIC_SHARED_HWIRQ_BASE) {
Paul Burtonb87281e2017-04-20 10:07:35 +0100462 /* verify that shared irqs don't conflict with an IPI irq */
463 if (test_bit(GIC_HWIRQ_TO_SHARED(hwirq), ipi_resrv))
464 return -EBUSY;
Qais Yousefc98c18222015-12-08 13:20:24 +0000465
Paul Burtonb87281e2017-04-20 10:07:35 +0100466 err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
467 &gic_level_irq_controller,
468 NULL);
469 if (err)
470 return err;
471
Marc Zyngier18416e42017-08-18 09:39:24 +0100472 irqd_set_single_target(irq_desc_get_irq_data(irq_to_desc(virq)));
Paul Burtonb87281e2017-04-20 10:07:35 +0100473 return gic_shared_irq_domain_map(d, virq, hwirq, 0);
Qais Yousefc98c18222015-12-08 13:20:24 +0000474 }
475
Paul Burton63b746b12017-10-31 09:41:44 -0700476 intr = GIC_HWIRQ_TO_LOCAL(hwirq);
477 map = GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin;
478
479 switch (intr) {
Paul Burtonb87281e2017-04-20 10:07:35 +0100480 case GIC_LOCAL_INT_TIMER:
Paul Burton63b746b12017-10-31 09:41:44 -0700481 /* CONFIG_MIPS_CMP workaround (see __gic_init) */
482 map = GIC_MAP_PIN_MAP_TO_PIN | timer_cpu_pin;
483 /* fall-through */
Paul Burtonb87281e2017-04-20 10:07:35 +0100484 case GIC_LOCAL_INT_PERFCTR:
485 case GIC_LOCAL_INT_FDC:
486 /*
487 * HACK: These are all really percpu interrupts, but
488 * the rest of the MIPS kernel code does not use the
489 * percpu IRQ API for them.
490 */
Paul Burtonda61fcf2017-10-31 09:41:45 -0700491 cd = &gic_all_vpes_chip_data[intr];
492 cd->map = map;
Paul Burtonb87281e2017-04-20 10:07:35 +0100493 err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
494 &gic_all_vpes_local_irq_controller,
Paul Burtonda61fcf2017-10-31 09:41:45 -0700495 cd);
Paul Burtonb87281e2017-04-20 10:07:35 +0100496 if (err)
497 return err;
498
499 irq_set_handler(virq, handle_percpu_irq);
500 break;
501
502 default:
503 err = irq_domain_set_hwirq_and_chip(d, virq, hwirq,
504 &gic_local_irq_controller,
505 NULL);
506 if (err)
507 return err;
508
509 irq_set_handler(virq, handle_percpu_devid_irq);
510 irq_set_percpu_devid(virq);
511 break;
512 }
513
Paul Burton63b746b12017-10-31 09:41:44 -0700514 if (!gic_local_irq_is_routable(intr))
515 return -EPERM;
516
517 spin_lock_irqsave(&gic_lock, flags);
Paul Burtonda61fcf2017-10-31 09:41:45 -0700518 for_each_online_cpu(cpu) {
519 write_gic_vl_other(mips_cm_vp_id(cpu));
Paul Burton63b746b12017-10-31 09:41:44 -0700520 write_gic_vo_map(intr, map);
521 }
522 spin_unlock_irqrestore(&gic_lock, flags);
523
524 return 0;
Qais Yousefc98c18222015-12-08 13:20:24 +0000525}
526
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100527static int gic_irq_domain_alloc(struct irq_domain *d, unsigned int virq,
528 unsigned int nr_irqs, void *arg)
529{
530 struct irq_fwspec *fwspec = arg;
531 irq_hw_number_t hwirq;
532
533 if (fwspec->param[0] == GIC_SHARED)
534 hwirq = GIC_SHARED_TO_HWIRQ(fwspec->param[1]);
535 else
536 hwirq = GIC_LOCAL_TO_HWIRQ(fwspec->param[1]);
537
538 return gic_irq_domain_map(d, virq, hwirq);
539}
540
Paul Burtonb87281e2017-04-20 10:07:35 +0100541void gic_irq_domain_free(struct irq_domain *d, unsigned int virq,
Qais Yousefc98c18222015-12-08 13:20:24 +0000542 unsigned int nr_irqs)
543{
Qais Yousefc98c18222015-12-08 13:20:24 +0000544}
545
Paul Burtonb87281e2017-04-20 10:07:35 +0100546static const struct irq_domain_ops gic_irq_domain_ops = {
547 .xlate = gic_irq_domain_xlate,
548 .alloc = gic_irq_domain_alloc,
549 .free = gic_irq_domain_free,
Matt Redfearn8ada00a2017-04-20 10:07:36 +0100550 .map = gic_irq_domain_map,
Qais Yousef2af70a92015-12-08 13:20:23 +0000551};
552
553static int gic_ipi_domain_xlate(struct irq_domain *d, struct device_node *ctrlr,
554 const u32 *intspec, unsigned int intsize,
555 irq_hw_number_t *out_hwirq,
556 unsigned int *out_type)
557{
558 /*
559 * There's nothing to translate here. hwirq is dynamically allocated and
560 * the irq type is always edge triggered.
561 * */
562 *out_hwirq = 0;
563 *out_type = IRQ_TYPE_EDGE_RISING;
564
565 return 0;
566}
567
568static int gic_ipi_domain_alloc(struct irq_domain *d, unsigned int virq,
569 unsigned int nr_irqs, void *arg)
570{
571 struct cpumask *ipimask = arg;
Paul Burtonb87281e2017-04-20 10:07:35 +0100572 irq_hw_number_t hwirq, base_hwirq;
573 int cpu, ret, i;
Qais Yousef2af70a92015-12-08 13:20:23 +0000574
Paul Burtonb87281e2017-04-20 10:07:35 +0100575 base_hwirq = find_first_bit(ipi_available, gic_shared_intrs);
576 if (base_hwirq == gic_shared_intrs)
577 return -ENOMEM;
Qais Yousef2af70a92015-12-08 13:20:23 +0000578
Paul Burtonb87281e2017-04-20 10:07:35 +0100579 /* check that we have enough space */
580 for (i = base_hwirq; i < nr_irqs; i++) {
581 if (!test_bit(i, ipi_available))
582 return -EBUSY;
583 }
584 bitmap_clear(ipi_available, base_hwirq, nr_irqs);
585
586 /* map the hwirq for each cpu consecutively */
587 i = 0;
588 for_each_cpu(cpu, ipimask) {
589 hwirq = GIC_SHARED_TO_HWIRQ(base_hwirq + i);
590
591 ret = irq_domain_set_hwirq_and_chip(d, virq + i, hwirq,
592 &gic_edge_irq_controller,
593 NULL);
594 if (ret)
595 goto error;
596
597 ret = irq_domain_set_hwirq_and_chip(d->parent, virq + i, hwirq,
Qais Yousef2af70a92015-12-08 13:20:23 +0000598 &gic_edge_irq_controller,
599 NULL);
600 if (ret)
601 goto error;
602
603 ret = irq_set_irq_type(virq + i, IRQ_TYPE_EDGE_RISING);
604 if (ret)
605 goto error;
Paul Burtonb87281e2017-04-20 10:07:35 +0100606
607 ret = gic_shared_irq_domain_map(d, virq + i, hwirq, cpu);
608 if (ret)
609 goto error;
610
611 i++;
Qais Yousef2af70a92015-12-08 13:20:23 +0000612 }
613
614 return 0;
615error:
Paul Burtonb87281e2017-04-20 10:07:35 +0100616 bitmap_set(ipi_available, base_hwirq, nr_irqs);
Qais Yousef2af70a92015-12-08 13:20:23 +0000617 return ret;
618}
619
620void gic_ipi_domain_free(struct irq_domain *d, unsigned int virq,
621 unsigned int nr_irqs)
622{
Paul Burtonb87281e2017-04-20 10:07:35 +0100623 irq_hw_number_t base_hwirq;
624 struct irq_data *data;
625
626 data = irq_get_irq_data(virq);
627 if (!data)
628 return;
629
630 base_hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(data));
631 bitmap_set(ipi_available, base_hwirq, nr_irqs);
Qais Yousef2af70a92015-12-08 13:20:23 +0000632}
633
634int gic_ipi_domain_match(struct irq_domain *d, struct device_node *node,
635 enum irq_domain_bus_token bus_token)
636{
637 bool is_ipi;
638
639 switch (bus_token) {
640 case DOMAIN_BUS_IPI:
641 is_ipi = d->bus_token == bus_token;
Paul Burton547aefc2016-07-05 14:26:00 +0100642 return (!node || to_of_node(d->fwnode) == node) && is_ipi;
Qais Yousef2af70a92015-12-08 13:20:23 +0000643 break;
644 default:
645 return 0;
646 }
647}
648
Tobias Klauser0b7e8152017-06-02 10:20:56 +0200649static const struct irq_domain_ops gic_ipi_domain_ops = {
Qais Yousef2af70a92015-12-08 13:20:23 +0000650 .xlate = gic_ipi_domain_xlate,
651 .alloc = gic_ipi_domain_alloc,
652 .free = gic_ipi_domain_free,
653 .match = gic_ipi_domain_match,
Andrew Brestickerc49581a2014-09-18 14:47:23 -0700654};
655
Paul Burtonda61fcf2017-10-31 09:41:45 -0700656static int gic_cpu_startup(unsigned int cpu)
657{
Paul Burton890f6b52017-10-31 09:41:47 -0700658 /* Enable or disable EIC */
659 change_gic_vl_ctl(GIC_VX_CTL_EIC,
660 cpu_has_veic ? GIC_VX_CTL_EIC : 0);
661
Paul Burton25ac19e2017-10-31 09:41:46 -0700662 /* Clear all local IRQ masks (ie. disable all local interrupts) */
663 write_gic_vl_rmask(~0);
664
Paul Burtonda61fcf2017-10-31 09:41:45 -0700665 /* Invoke irq_cpu_online callbacks to enable desired interrupts */
666 irq_cpu_online();
667
668 return 0;
669}
Ralf Baechle39b8d522008-04-28 17:14:26 +0100670
Paul Burtonfbea7542017-08-12 21:36:40 -0700671static int __init gic_of_init(struct device_node *node,
672 struct device_node *parent)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100673{
Paul Burton25c51da2017-10-31 09:41:48 -0700674 unsigned int cpu_vec, i, gicconfig, v[2], num_ipis;
Paul Burtonb2b2e582017-08-12 21:36:44 -0700675 unsigned long reserved;
Paul Burtonfbea7542017-08-12 21:36:40 -0700676 phys_addr_t gic_base;
677 struct resource res;
678 size_t gic_len;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100679
Paul Burtonfbea7542017-08-12 21:36:40 -0700680 /* Find the first available CPU vector. */
Paul Burtonb2b2e582017-08-12 21:36:44 -0700681 i = 0;
Paul Burtona08588e2017-09-21 23:24:39 -0700682 reserved = (C_SW0 | C_SW1) >> __ffs(C_SW0);
Paul Burtonfbea7542017-08-12 21:36:40 -0700683 while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors",
684 i++, &cpu_vec))
685 reserved |= BIT(cpu_vec);
Alex Smithc0a9f722015-10-12 10:40:43 +0100686
Paul Burtonb2b2e582017-08-12 21:36:44 -0700687 cpu_vec = find_first_zero_bit(&reserved, hweight_long(ST0_IM));
688 if (cpu_vec == hweight_long(ST0_IM)) {
Paul Burtonfbea7542017-08-12 21:36:40 -0700689 pr_err("No CPU vectors available for GIC\n");
690 return -ENODEV;
691 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100692
Paul Burtonfbea7542017-08-12 21:36:40 -0700693 if (of_address_to_resource(node, 0, &res)) {
694 /*
695 * Probe the CM for the GIC base address if not specified
696 * in the device-tree.
697 */
698 if (mips_cm_present()) {
699 gic_base = read_gcr_gic_base() &
700 ~CM_GCR_GIC_BASE_GICEN;
701 gic_len = 0x20000;
702 } else {
703 pr_err("Failed to get GIC memory range\n");
704 return -ENODEV;
705 }
706 } else {
707 gic_base = res.start;
708 gic_len = resource_size(&res);
709 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100710
Paul Burtonfbea7542017-08-12 21:36:40 -0700711 if (mips_cm_present()) {
712 write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN);
713 /* Ensure GIC region is enabled before trying to access it */
714 __sync();
715 }
716
717 mips_gic_base = ioremap_nocache(gic_base, gic_len);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100718
Paul Burton36807462017-08-12 21:36:24 -0700719 gicconfig = read_gic_config();
720 gic_shared_intrs = gicconfig & GIC_CONFIG_NUMINTERRUPTS;
Paul Burtona08588e2017-09-21 23:24:39 -0700721 gic_shared_intrs >>= __ffs(GIC_CONFIG_NUMINTERRUPTS);
Paul Burton36807462017-08-12 21:36:24 -0700722 gic_shared_intrs = (gic_shared_intrs + 1) * 8;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100723
Paul Burton36807462017-08-12 21:36:24 -0700724 gic_vpes = gicconfig & GIC_CONFIG_PVPS;
Paul Burtona08588e2017-09-21 23:24:39 -0700725 gic_vpes >>= __ffs(GIC_CONFIG_PVPS);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100726 gic_vpes = gic_vpes + 1;
727
728 if (cpu_has_veic) {
729 /* Always use vector 1 in EIC mode */
730 gic_cpu_pin = 0;
James Hogan1b6af712015-01-19 15:38:24 +0000731 timer_cpu_pin = gic_cpu_pin;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100732 set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET,
733 __gic_irq_dispatch);
734 } else {
735 gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET;
736 irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec,
737 gic_irq_dispatch);
James Hogan1b6af712015-01-19 15:38:24 +0000738 /*
739 * With the CMP implementation of SMP (deprecated), other CPUs
740 * are started by the bootloader and put into a timer based
741 * waiting poll loop. We must not re-route those CPU's local
742 * timer interrupts as the wait instruction will never finish,
743 * so just handle whatever CPU interrupt it is routed to by
744 * default.
745 *
746 * This workaround should be removed when CMP support is
747 * dropped.
748 */
749 if (IS_ENABLED(CONFIG_MIPS_CMP) &&
750 gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) {
Paul Burton0d0cf582017-08-12 21:36:26 -0700751 timer_cpu_pin = read_gic_vl_timer_map() & GIC_MAP_PIN_MAP;
James Hogan1b6af712015-01-19 15:38:24 +0000752 irq_set_chained_handler(MIPS_CPU_IRQ_BASE +
753 GIC_CPU_PIN_OFFSET +
754 timer_cpu_pin,
755 gic_irq_dispatch);
756 } else {
757 timer_cpu_pin = gic_cpu_pin;
758 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100759 }
760
Andrew Brestickera7057272014-11-12 11:43:38 -0800761 gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS +
Paul Burtonfbea7542017-08-12 21:36:40 -0700762 gic_shared_intrs, 0,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100763 &gic_irq_domain_ops, NULL);
Paul Burtonfbea7542017-08-12 21:36:40 -0700764 if (!gic_irq_domain) {
765 pr_err("Failed to add GIC IRQ domain");
766 return -ENXIO;
767 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100768
Qais Yousef2af70a92015-12-08 13:20:23 +0000769 gic_ipi_domain = irq_domain_add_hierarchy(gic_irq_domain,
770 IRQ_DOMAIN_FLAG_IPI_PER_CPU,
771 GIC_NUM_LOCAL_INTRS + gic_shared_intrs,
772 node, &gic_ipi_domain_ops, NULL);
Paul Burtonfbea7542017-08-12 21:36:40 -0700773 if (!gic_ipi_domain) {
774 pr_err("Failed to add GIC IPI domain");
775 return -ENXIO;
776 }
Qais Yousef2af70a92015-12-08 13:20:23 +0000777
Marc Zyngier96f0d932017-06-22 11:42:50 +0100778 irq_domain_update_bus_token(gic_ipi_domain, DOMAIN_BUS_IPI);
Qais Yousef2af70a92015-12-08 13:20:23 +0000779
Qais Yousef16a80832015-12-08 13:20:30 +0000780 if (node &&
781 !of_property_read_u32_array(node, "mti,reserved-ipi-vectors", v, 2)) {
782 bitmap_set(ipi_resrv, v[0], v[1]);
783 } else {
Paul Burton25c51da2017-10-31 09:41:48 -0700784 /*
785 * Reserve 2 interrupts per possible CPU/VP for use as IPIs,
786 * meeting the requirements of arch/mips SMP.
787 */
788 num_ipis = 2 * num_possible_cpus();
789 bitmap_set(ipi_resrv, gic_shared_intrs - num_ipis, num_ipis);
Qais Yousef16a80832015-12-08 13:20:30 +0000790 }
Qais Yousef2af70a92015-12-08 13:20:23 +0000791
Paul Burtonf8dcd9e2017-04-20 10:07:34 +0100792 bitmap_copy(ipi_available, ipi_resrv, GIC_MAX_INTRS);
Andrew Brestickera7057272014-11-12 11:43:38 -0800793
Paul Burton87888bc2017-08-12 21:36:41 -0700794 board_bind_eic_interrupt = &gic_bind_eic_interrupt;
Andrew Brestickera7057272014-11-12 11:43:38 -0800795
Paul Burton87888bc2017-08-12 21:36:41 -0700796 /* Setup defaults */
797 for (i = 0; i < gic_shared_intrs; i++) {
798 change_gic_pol(i, GIC_POL_ACTIVE_HIGH);
799 change_gic_trig(i, GIC_TRIG_LEVEL);
Paul Burton90019f82017-09-05 11:28:46 -0700800 write_gic_rmask(i);
Andrew Brestickera7057272014-11-12 11:43:38 -0800801 }
802
Paul Burtonda61fcf2017-10-31 09:41:45 -0700803 return cpuhp_setup_state(CPUHP_AP_IRQ_MIPS_GIC_STARTING,
804 "irqchip/mips/gic:starting",
805 gic_cpu_startup, NULL);
Andrew Brestickera7057272014-11-12 11:43:38 -0800806}
807IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init);