blob: 7b68ab5f19e766126bb723893f37384cef1aff89 [file] [log] [blame]
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001/*
2 * Performance events x86 architecture header
3 *
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
Peter Zijlstra90eec102015-11-16 11:08:45 +01008 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
Kevin Winchesterde0428a2011-08-30 20:41:05 -03009 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
15#include <linux/perf_event.h>
16
Thomas Gleixner10043e02017-12-04 15:07:49 +010017#include <asm/intel_ds.h>
18
Andi Kleenf1ad4482015-12-01 17:01:00 -080019/* To enable MSR tracing please use the generic trace points. */
Peter Zijlstra1c2ac3f2012-05-14 15:25:34 +020020
Kevin Winchesterde0428a2011-08-30 20:41:05 -030021/*
22 * | NHM/WSM | SNB |
23 * register -------------------------------
24 * | HT | no HT | HT | no HT |
25 *-----------------------------------------
26 * offcore | core | core | cpu | core |
27 * lbr_sel | core | core | cpu | core |
28 * ld_lat | cpu | core | cpu | core |
29 *-----------------------------------------
30 *
31 * Given that there is a small number of shared regs,
32 * we can pre-allocate their slot in the per-cpu
33 * per-core reg tables.
34 */
35enum extra_reg_type {
36 EXTRA_REG_NONE = -1, /* not used */
37
38 EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
39 EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
Stephane Eranianb36817e2012-02-09 23:20:53 +010040 EXTRA_REG_LBR = 2, /* lbr_select */
Stephane Eranianf20093e2013-01-24 16:10:32 +010041 EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
Andi Kleend0dc8492015-09-09 14:53:59 -070042 EXTRA_REG_FE = 4, /* fe_* */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030043
44 EXTRA_REG_MAX /* number of entries needed */
45};
46
47struct event_constraint {
48 union {
49 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
50 u64 idxmsk64;
51 };
Peter Zijlstra63b79f62019-04-02 12:45:04 -070052 u64 code;
53 u64 cmask;
54 int weight;
55 int overlap;
56 int flags;
57 unsigned int size;
Kevin Winchesterde0428a2011-08-30 20:41:05 -030058};
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010059
Peter Zijlstra63b79f62019-04-02 12:45:04 -070060static inline bool constraint_match(struct event_constraint *c, u64 ecode)
61{
62 return ((ecode & c->cmask) - c->code) <= (u64)c->size;
63}
64
Stephane Eranianf20093e2013-01-24 16:10:32 +010065/*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +020066 * struct hw_perf_event.flags flags
Stephane Eranianf20093e2013-01-24 16:10:32 +010067 */
Peter Zijlstrac857eb52015-04-15 20:14:53 +020068#define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */
69#define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */
70#define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */
Peter Zijlstra1f6a1e22019-03-14 12:58:52 +010071#define PERF_X86_EVENT_PEBS_LD_HSW 0x0008 /* haswell style datala, load */
72#define PERF_X86_EVENT_PEBS_NA_HSW 0x0010 /* haswell style datala, unknown */
73#define PERF_X86_EVENT_EXCL 0x0020 /* HT exclusivity on counter */
74#define PERF_X86_EVENT_DYNAMIC 0x0040 /* dynamic alloc'd constraint */
75#define PERF_X86_EVENT_RDPMC_ALLOWED 0x0080 /* grant rdpmc permission */
76#define PERF_X86_EVENT_EXCL_ACCT 0x0100 /* accounted EXCL event */
77#define PERF_X86_EVENT_AUTO_RELOAD 0x0200 /* use PEBS auto-reload */
78#define PERF_X86_EVENT_LARGE_PEBS 0x0400 /* use large PEBS */
Alexander Shishkin42880f72019-08-06 11:46:01 +030079#define PERF_X86_EVENT_PEBS_VIA_PT 0x0800 /* use PT buffer for PEBS */
Kim Phillips471af002019-11-14 12:37:19 -060080#define PERF_X86_EVENT_PAIR 0x1000 /* Large Increment per Cycle */
Like Xue1ad1ac2020-06-13 16:09:50 +080081#define PERF_X86_EVENT_LBR_SELECT 0x2000 /* Save/Restore MSR_LBR_SELECT */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030082
83struct amd_nb {
84 int nb_id; /* NorthBridge id */
85 int refcnt; /* reference count */
86 struct perf_event *owners[X86_PMC_IDX_MAX];
87 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
88};
89
Kan Liangfd583ad2017-04-04 15:14:06 -040090#define PEBS_COUNTER_MASK ((1ULL << MAX_PEBS_EVENTS) - 1)
Alexander Shishkin42880f72019-08-06 11:46:01 +030091#define PEBS_PMI_AFTER_EACH_RECORD BIT_ULL(60)
92#define PEBS_OUTPUT_OFFSET 61
93#define PEBS_OUTPUT_MASK (3ull << PEBS_OUTPUT_OFFSET)
94#define PEBS_OUTPUT_PT (1ull << PEBS_OUTPUT_OFFSET)
95#define PEBS_VIA_PT_MASK (PEBS_OUTPUT_PT | PEBS_PMI_AFTER_EACH_RECORD)
Kevin Winchesterde0428a2011-08-30 20:41:05 -030096
97/*
Yan, Zheng3569c0d2015-05-06 15:33:50 -040098 * Flags PEBS can handle without an PMI.
99 *
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400100 * TID can only be handled by flushing at context switch.
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700101 * REGS_USER can be handled for events limited to ring 3.
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400102 *
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400103 */
Kan Liang174afc32018-03-12 10:45:37 -0400104#define LARGE_PEBS_FLAGS \
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400105 (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400106 PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
107 PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700108 PERF_SAMPLE_TRANSACTION | PERF_SAMPLE_PHYS_ADDR | \
Jiri Olsa11974912018-02-01 09:38:12 +0100109 PERF_SAMPLE_REGS_INTR | PERF_SAMPLE_REGS_USER | \
110 PERF_SAMPLE_PERIOD)
Yan, Zheng3569c0d2015-05-06 15:33:50 -0400111
Kan Liang9d5dcc92019-04-02 12:44:58 -0700112#define PEBS_GP_REGS \
113 ((1ULL << PERF_REG_X86_AX) | \
114 (1ULL << PERF_REG_X86_BX) | \
115 (1ULL << PERF_REG_X86_CX) | \
116 (1ULL << PERF_REG_X86_DX) | \
117 (1ULL << PERF_REG_X86_DI) | \
118 (1ULL << PERF_REG_X86_SI) | \
119 (1ULL << PERF_REG_X86_SP) | \
120 (1ULL << PERF_REG_X86_BP) | \
121 (1ULL << PERF_REG_X86_IP) | \
122 (1ULL << PERF_REG_X86_FLAGS) | \
123 (1ULL << PERF_REG_X86_R8) | \
124 (1ULL << PERF_REG_X86_R9) | \
125 (1ULL << PERF_REG_X86_R10) | \
126 (1ULL << PERF_REG_X86_R11) | \
127 (1ULL << PERF_REG_X86_R12) | \
128 (1ULL << PERF_REG_X86_R13) | \
129 (1ULL << PERF_REG_X86_R14) | \
130 (1ULL << PERF_REG_X86_R15))
Andi Kleen2fe1bc12017-08-31 14:46:30 -0700131
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300132/*
133 * Per register state.
134 */
135struct er_account {
Peter Zijlstrab8000582016-11-17 18:17:31 +0100136 raw_spinlock_t lock; /* per-core: protect structure */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300137 u64 config; /* extra MSR config */
138 u64 reg; /* extra MSR number */
139 atomic_t ref; /* reference count */
140};
141
142/*
143 * Per core/cpu state
144 *
145 * Used to coordinate shared registers between HT threads or
146 * among events on a single PMU.
147 */
148struct intel_shared_regs {
149 struct er_account regs[EXTRA_REG_MAX];
150 int refcnt; /* per-core: #HT threads */
151 unsigned core_id; /* per-core: core id */
152};
153
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100154enum intel_excl_state_type {
155 INTEL_EXCL_UNUSED = 0, /* counter is unused */
156 INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
157 INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
158};
159
160struct intel_excl_states {
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100161 enum intel_excl_state_type state[X86_PMC_IDX_MAX];
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100162 bool sched_started; /* true if scheduling has started */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100163};
164
165struct intel_excl_cntrs {
166 raw_spinlock_t lock;
167
168 struct intel_excl_states states[2];
169
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200170 union {
171 u16 has_exclusive[2];
172 u32 exclusive_present;
173 };
174
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100175 int refcnt; /* per-core: #HT threads */
176 unsigned core_id; /* per-core: core id */
177};
178
Kan Liang8b077e4a2018-06-05 08:38:46 -0700179struct x86_perf_task_context;
Andi Kleen9a92e162015-05-10 12:22:44 -0700180#define MAX_LBR_ENTRIES 32
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300181
Stephane Eranian90413462014-11-17 20:06:54 +0100182enum {
Kan Liang9f354a72020-07-03 05:49:08 -0700183 LBR_FORMAT_32 = 0x00,
184 LBR_FORMAT_LIP = 0x01,
185 LBR_FORMAT_EIP = 0x02,
186 LBR_FORMAT_EIP_FLAGS = 0x03,
187 LBR_FORMAT_EIP_FLAGS2 = 0x04,
188 LBR_FORMAT_INFO = 0x05,
189 LBR_FORMAT_TIME = 0x06,
190 LBR_FORMAT_MAX_KNOWN = LBR_FORMAT_TIME,
191};
192
193enum {
Stephane Eranian90413462014-11-17 20:06:54 +0100194 X86_PERF_KFREE_SHARED = 0,
195 X86_PERF_KFREE_EXCL = 1,
196 X86_PERF_KFREE_MAX
197};
198
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300199struct cpu_hw_events {
200 /*
201 * Generic x86 PMC bits
202 */
203 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
204 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
205 unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
206 int enabled;
207
Peter Zijlstrac347a2f2014-02-24 12:26:21 +0100208 int n_events; /* the # of events in the below arrays */
209 int n_added; /* the # last events in the below arrays;
210 they've never been enabled yet */
211 int n_txn; /* the # last events in the below arrays;
212 added in the current transaction */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300213 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
214 u64 tags[X86_PMC_IDX_MAX];
Peter Zijlstrab371b592015-05-21 10:57:13 +0200215
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300216 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200217 struct event_constraint *event_constraint[X86_PMC_IDX_MAX];
218
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200219 int n_excl; /* the number of exclusive events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300220
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -0700221 unsigned int txn_flags;
Peter Zijlstra5a4252942012-06-05 15:30:31 +0200222 int is_fake;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300223
224 /*
225 * Intel DebugStore bits
226 */
227 struct debug_store *ds;
Hugh Dickinsc1961a42017-12-04 15:07:50 +0100228 void *ds_pebs_vaddr;
229 void *ds_bts_vaddr;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300230 u64 pebs_enabled;
Peter Zijlstra09e61b4f2016-07-06 18:02:43 +0200231 int n_pebs;
232 int n_large_pebs;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300233 int n_pebs_via_pt;
234 int pebs_output;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300235
Kan Liangc22497f2019-04-02 12:45:02 -0700236 /* Current super set of events hardware configuration */
237 u64 pebs_data_cfg;
238 u64 active_pebs_data_cfg;
239 int pebs_record_size;
240
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300241 /*
242 * Intel LBR bits
243 */
244 int lbr_users;
Andi Kleend3617b982019-04-02 12:45:03 -0700245 int lbr_pebs_users;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300246 struct perf_branch_stack lbr_stack;
247 struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
Kan Liang49d81842020-07-03 05:49:15 -0700248 union {
249 struct er_account *lbr_sel;
250 struct er_account *lbr_ctl;
251 };
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100252 u64 br_sel;
Kan Liangf42be862020-07-03 05:49:12 -0700253 void *last_task_ctx;
Kan Liang8b077e4a2018-06-05 08:38:46 -0700254 int last_log_id;
Like Xue1ad1ac2020-06-13 16:09:50 +0800255 int lbr_select;
Kan Liangc085fb82020-07-03 05:49:29 -0700256 void *lbr_xsave;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300257
258 /*
Gleb Natapov144d31e2011-10-05 14:01:21 +0200259 * Intel host/guest exclude bits
260 */
261 u64 intel_ctrl_guest_mask;
262 u64 intel_ctrl_host_mask;
263 struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
264
265 /*
Peter Zijlstra2b9e3442013-09-12 12:53:44 +0200266 * Intel checkpoint mask
267 */
268 u64 intel_cp_status;
269
270 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300271 * manage shared (per-core, per-cpu) registers
272 * used on Intel NHM/WSM/SNB
273 */
274 struct intel_shared_regs *shared_regs;
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100275 /*
276 * manage exclusive counter access between hyperthread
277 */
278 struct event_constraint *constraint_list; /* in enable order */
279 struct intel_excl_cntrs *excl_cntrs;
280 int excl_thread_id; /* 0 or 1 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300281
282 /*
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100283 * SKL TSX_FORCE_ABORT shadow
284 */
285 u64 tfa_shadow;
286
287 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300288 * AMD specific bits
289 */
Joerg Roedel1018faa2012-02-29 14:57:32 +0100290 struct amd_nb *amd_nb;
291 /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
292 u64 perf_ctr_virt_mask;
Kim Phillips57388912019-11-14 12:37:20 -0600293 int n_pair; /* Large increment events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300294
Stephane Eranian90413462014-11-17 20:06:54 +0100295 void *kfree_on_online[X86_PERF_KFREE_MAX];
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300296};
297
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700298#define __EVENT_CONSTRAINT_RANGE(c, e, n, m, w, o, f) { \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300299 { .idxmsk64 = (n) }, \
300 .code = (c), \
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700301 .size = (e) - (c), \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300302 .cmask = (m), \
303 .weight = (w), \
Robert Richterbc1738f2011-11-18 12:35:22 +0100304 .overlap = (o), \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100305 .flags = f, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300306}
307
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700308#define __EVENT_CONSTRAINT(c, n, m, w, o, f) \
309 __EVENT_CONSTRAINT_RANGE(c, c, n, m, w, o, f)
310
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300311#define EVENT_CONSTRAINT(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100312 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
Robert Richterbc1738f2011-11-18 12:35:22 +0100313
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700314/*
315 * The constraint_match() function only works for 'simple' event codes
316 * and not for extended (AMD64_EVENTSEL_EVENT) events codes.
317 */
318#define EVENT_CONSTRAINT_RANGE(c, e, n, m) \
319 __EVENT_CONSTRAINT_RANGE(c, e, n, m, HWEIGHT(n), 0, 0)
320
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100321#define INTEL_EXCLEVT_CONSTRAINT(c, n) \
322 __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
323 0, PERF_X86_EVENT_EXCL)
324
Robert Richterbc1738f2011-11-18 12:35:22 +0100325/*
326 * The overlap flag marks event constraints with overlapping counter
327 * masks. This is the case if the counter mask of such an event is not
328 * a subset of any other counter mask of a constraint with an equal or
329 * higher weight, e.g.:
330 *
331 * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
332 * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
333 * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
334 *
335 * The event scheduler may not select the correct counter in the first
336 * cycle because it needs to know which subsequent events will be
337 * scheduled. It may fail to schedule the events then. So we set the
338 * overlap flag for such constraints to give the scheduler a hint which
339 * events to select for counter rescheduling.
340 *
341 * Care must be taken as the rescheduling algorithm is O(n!) which
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800342 * will increase scheduling cycles for an over-committed system
Robert Richterbc1738f2011-11-18 12:35:22 +0100343 * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
344 * and its counter masks must be kept at a minimum.
345 */
346#define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100347 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300348
349/*
350 * Constraint on the Event code.
351 */
352#define INTEL_EVENT_CONSTRAINT(c, n) \
353 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
354
355/*
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700356 * Constraint on a range of Event codes
357 */
358#define INTEL_EVENT_CONSTRAINT_RANGE(c, e, n) \
359 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT)
360
361/*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300362 * Constraint on the Event code + UMask + fixed-mask
363 *
364 * filter mask to validate fixed counter events.
365 * the following filters disqualify for fixed counters:
366 * - inv
367 * - edge
368 * - cnt-mask
Andi Kleen3a632cb2013-06-17 17:36:48 -0700369 * - in_tx
370 * - in_tx_checkpointed
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300371 * The other filters are supported by fixed counters.
372 * The any-thread option is supported starting with v3.
373 */
Andi Kleen3a632cb2013-06-17 17:36:48 -0700374#define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300375#define FIXED_EVENT_CONSTRAINT(c, n) \
Andi Kleen3a632cb2013-06-17 17:36:48 -0700376 EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300377
378/*
379 * Constraint on the Event code + UMask
380 */
381#define INTEL_UEVENT_CONSTRAINT(c, n) \
382 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
383
Andi Kleenb7883a12015-11-16 16:21:07 -0800384/* Constraint on specific umask bit only + event */
385#define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \
386 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
387
Andi Kleen7550ddf2014-09-24 07:34:46 -0700388/* Like UEVENT_CONSTRAINT, but match flags too */
389#define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
390 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
391
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100392#define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
393 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
394 HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
395
Stephane Eranianf20093e2013-01-24 16:10:32 +0100396#define INTEL_PLD_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200397 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranianf20093e2013-01-24 16:10:32 +0100398 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
399
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100400#define INTEL_PST_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200401 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100402 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
403
Andi Kleen86a04462014-08-11 21:27:10 +0200404/* Event constraint, but match on all event flags too. */
405#define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700406 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Andi Kleen86a04462014-08-11 21:27:10 +0200407
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700408#define INTEL_FLAGS_EVENT_CONSTRAINT_RANGE(c, e, n) \
Stephane Eranian6b89d4c2019-05-09 14:45:56 -0700409 EVENT_CONSTRAINT_RANGE(c, e, n, ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS)
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700410
Andi Kleen86a04462014-08-11 21:27:10 +0200411/* Check only flags, but allow all event/umask */
412#define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
413 EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
414
415/* Check flags and event code, and set the HSW store flag */
416#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
417 __EVENT_CONSTRAINT(code, n, \
418 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
Andi Kleenf9134f32013-06-17 17:36:52 -0700419 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
420
Andi Kleen86a04462014-08-11 21:27:10 +0200421/* Check flags and event code, and set the HSW load flag */
422#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100423 __EVENT_CONSTRAINT(code, n, \
Andi Kleen86a04462014-08-11 21:27:10 +0200424 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
425 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
426
Peter Zijlstra63b79f62019-04-02 12:45:04 -0700427#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD_RANGE(code, end, n) \
428 __EVENT_CONSTRAINT_RANGE(code, end, n, \
429 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
430 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
431
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100432#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
433 __EVENT_CONSTRAINT(code, n, \
434 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
435 HWEIGHT(n), 0, \
436 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
437
Andi Kleen86a04462014-08-11 21:27:10 +0200438/* Check flags and event code/umask, and set the HSW store flag */
439#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
440 __EVENT_CONSTRAINT(code, n, \
441 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
442 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
443
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100444#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
445 __EVENT_CONSTRAINT(code, n, \
446 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
447 HWEIGHT(n), 0, \
448 PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
449
Andi Kleen86a04462014-08-11 21:27:10 +0200450/* Check flags and event code/umask, and set the HSW load flag */
451#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
452 __EVENT_CONSTRAINT(code, n, \
453 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
454 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
455
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100456#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
457 __EVENT_CONSTRAINT(code, n, \
458 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
459 HWEIGHT(n), 0, \
460 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
461
Andi Kleen86a04462014-08-11 21:27:10 +0200462/* Check flags and event code/umask, and set the HSW N/A flag */
463#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
464 __EVENT_CONSTRAINT(code, n, \
Jiri Olsa169b9322015-11-09 10:24:31 +0100465 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Andi Kleen86a04462014-08-11 21:27:10 +0200466 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
467
468
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200469/*
470 * We define the end marker as having a weight of -1
471 * to enable blacklisting of events using a counter bitmask
472 * of zero and thus a weight of zero.
473 * The end marker has a weight that cannot possibly be
474 * obtained from counting the bits in the bitmask.
475 */
476#define EVENT_CONSTRAINT_END { .weight = -1 }
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300477
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200478/*
479 * Check for end marker with weight == -1
480 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300481#define for_each_event_constraint(e, c) \
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200482 for ((e) = (c); (e)->weight != -1; (e)++)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300483
484/*
485 * Extra registers for specific events.
486 *
487 * Some events need large masks and require external MSRs.
488 * Those extra MSRs end up being shared for all events on
489 * a PMU and sometimes between PMU of sibling HT threads.
490 * In either case, the kernel needs to handle conflicting
491 * accesses to those extra, shared, regs. The data structure
492 * to manage those registers is stored in cpu_hw_event.
493 */
494struct extra_reg {
495 unsigned int event;
496 unsigned int msr;
497 u64 config_mask;
498 u64 valid_mask;
499 int idx; /* per_xxx->regs[] reg index */
Kan Liang338b5222014-07-14 12:25:56 -0700500 bool extra_msr_access;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300501};
502
503#define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
Kan Liang338b5222014-07-14 12:25:56 -0700504 .event = (e), \
505 .msr = (ms), \
506 .config_mask = (m), \
507 .valid_mask = (vm), \
508 .idx = EXTRA_REG_##i, \
509 .extra_msr_access = true, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300510 }
511
512#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
513 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
514
Stephane Eranianf20093e2013-01-24 16:10:32 +0100515#define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
516 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
517 ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
518
519#define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
520 INTEL_UEVENT_EXTRA_REG(c, \
521 MSR_PEBS_LD_LAT_THRESHOLD, \
522 0xffff, \
523 LDLAT)
524
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300525#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
526
527union perf_capabilities {
528 struct {
529 u64 lbr_format:6;
530 u64 pebs_trap:1;
531 u64 pebs_arch_reg:1;
532 u64 pebs_format:4;
533 u64 smm_freeze:1;
Andi Kleen069e0c32013-06-25 08:12:33 -0700534 /*
535 * PMU supports separate counter range for writing
536 * values > 32bit.
537 */
538 u64 full_width_write:1;
Kan Liangc22497f2019-04-02 12:45:02 -0700539 u64 pebs_baseline:1;
Alexander Shishkin42880f72019-08-06 11:46:01 +0300540 u64 pebs_metrics_available:1;
541 u64 pebs_output_pt_available:1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300542 };
543 u64 capabilities;
544};
545
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100546struct x86_pmu_quirk {
547 struct x86_pmu_quirk *next;
548 void (*func)(void);
549};
550
Peter Zijlstraf9b4eeb2012-03-12 12:44:35 +0100551union x86_pmu_config {
552 struct {
553 u64 event:8,
554 umask:8,
555 usr:1,
556 os:1,
557 edge:1,
558 pc:1,
559 interrupt:1,
560 __reserved1:1,
561 en:1,
562 inv:1,
563 cmask:8,
564 event2:4,
565 __reserved2:4,
566 go:1,
567 ho:1;
568 } bits;
569 u64 value;
570};
571
572#define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
573
Alexander Shishkin48070342015-01-14 14:18:20 +0200574enum {
575 x86_lbr_exclusive_lbr,
Alexander Shishkin80623822015-01-30 12:40:35 +0200576 x86_lbr_exclusive_bts,
Alexander Shishkin48070342015-01-14 14:18:20 +0200577 x86_lbr_exclusive_pt,
578 x86_lbr_exclusive_max,
579};
580
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300581/*
582 * struct x86_pmu - generic x86 pmu
583 */
584struct x86_pmu {
585 /*
586 * Generic x86 PMC bits
587 */
588 const char *name;
589 int version;
590 int (*handle_irq)(struct pt_regs *);
591 void (*disable_all)(void);
592 void (*enable_all)(int added);
593 void (*enable)(struct perf_event *);
594 void (*disable)(struct perf_event *);
Peter Zijlstra68f70822016-07-06 18:02:43 +0200595 void (*add)(struct perf_event *);
596 void (*del)(struct perf_event *);
Kan Liangbcfbe5c2018-02-12 14:20:32 -0800597 void (*read)(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300598 int (*hw_config)(struct perf_event *event);
599 int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
600 unsigned eventsel;
601 unsigned perfctr;
Jacob Shin4c1fd172013-02-06 11:26:27 -0600602 int (*addr_offset)(int index, bool eventsel);
Jacob Shin0fbdad02013-02-06 11:26:28 -0600603 int (*rdpmc_index)(int index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300604 u64 (*event_map)(int);
605 int max_events;
606 int num_counters;
607 int num_counters_fixed;
608 int cntval_bits;
609 u64 cntval_mask;
Gleb Natapovffb871b2011-11-10 14:57:26 +0200610 union {
611 unsigned long events_maskl;
612 unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
613 };
614 int events_mask_len;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300615 int apic;
616 u64 max_period;
617 struct event_constraint *
618 (*get_event_constraints)(struct cpu_hw_events *cpuc,
Stephane Eranian79cba822014-11-17 20:06:56 +0100619 int idx,
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300620 struct perf_event *event);
621
622 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
623 struct perf_event *event);
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100624
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100625 void (*start_scheduling)(struct cpu_hw_events *cpuc);
626
Peter Zijlstra0c41e752015-05-21 10:57:32 +0200627 void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
628
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100629 void (*stop_scheduling)(struct cpu_hw_events *cpuc);
630
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300631 struct event_constraint *event_constraints;
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100632 struct x86_pmu_quirk *quirks;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300633 int perfctr_second_write;
Kan Liangf605cfc2018-03-01 12:54:54 -0500634 u64 (*limit_period)(struct perf_event *event, u64 l);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300635
Andi Kleenaf3bdb92018-08-08 00:12:07 -0700636 /* PMI handler bits */
637 unsigned int late_ack :1,
CodyYao-oc3a4ac122020-04-13 11:14:29 +0800638 enabled_ack :1,
Andi Kleenaf3bdb92018-08-08 00:12:07 -0700639 counter_freezing :1;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100640 /*
641 * sysfs attrs
642 */
Peter Zijlstrae97df762014-02-05 20:48:51 +0100643 int attr_rdpmc_broken;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100644 int attr_rdpmc;
Jiri Olsa641cc932012-03-15 20:09:14 +0100645 struct attribute **format_attrs;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100646
Jiri Olsaa4747392012-10-10 14:53:11 +0200647 ssize_t (*events_sysfs_show)(char *page, u64 config);
Jiri Olsabaa0c832019-05-12 17:55:13 +0200648 const struct attribute_group **attr_update;
Jiri Olsaa4747392012-10-10 14:53:11 +0200649
Kan Liang60893272017-05-12 07:51:13 -0700650 unsigned long attr_freeze_on_smi;
Kan Liang60893272017-05-12 07:51:13 -0700651
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100652 /*
653 * CPU Hotplug hooks
654 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300655 int (*cpu_prepare)(int cpu);
656 void (*cpu_starting)(int cpu);
657 void (*cpu_dying)(int cpu);
658 void (*cpu_dead)(int cpu);
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200659
660 void (*check_microcode)(void);
Yan, Zhengba532502014-11-04 21:55:58 -0500661 void (*sched_task)(struct perf_event_context *ctx,
662 bool sched_in);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300663
664 /*
665 * Intel Arch Perfmon v2+
666 */
667 u64 intel_ctrl;
668 union perf_capabilities intel_cap;
669
670 /*
671 * Intel DebugStore bits
672 */
Andi Kleen9b545c02019-02-04 14:23:30 -0800673 unsigned int bts :1,
674 bts_active :1,
675 pebs :1,
676 pebs_active :1,
677 pebs_broken :1,
678 pebs_prec_dist :1,
679 pebs_no_tlb :1,
Kan Liangcd6b9842019-05-28 15:08:33 -0700680 pebs_no_isolation :1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300681 int pebs_record_size;
Jiri Olsae72daf32016-03-01 20:03:52 +0100682 int pebs_buffer_size;
Kan Liangc22497f2019-04-02 12:45:02 -0700683 int max_pebs_events;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300684 void (*drain_pebs)(struct pt_regs *regs);
685 struct event_constraint *pebs_constraints;
Peter Zijlstra0780c922012-06-05 10:26:43 +0200686 void (*pebs_aliases)(struct perf_event *event);
Kan Liang174afc32018-03-12 10:45:37 -0400687 unsigned long large_pebs_flags;
Kan Liangc22497f2019-04-02 12:45:02 -0700688 u64 rtm_abort_event;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300689
690 /*
691 * Intel LBR
692 */
Wei Wang3cb9d542020-06-13 16:09:46 +0800693 unsigned int lbr_tos, lbr_from, lbr_to,
Kan Liangfda1f992020-07-03 05:49:18 -0700694 lbr_info, lbr_nr; /* LBR base regs and size */
Kan Liang49d81842020-07-03 05:49:15 -0700695 union {
696 u64 lbr_sel_mask; /* LBR_SELECT valid bits */
697 u64 lbr_ctl_mask; /* LBR_CTL valid bits */
698 };
699 union {
700 const int *lbr_sel_map; /* lbr_select mappings */
701 int *lbr_ctl_map; /* LBR_CTL mappings */
702 };
Andi Kleenb7af41a2013-09-20 07:40:44 -0700703 bool lbr_double_abort; /* duplicated lbr aborts */
Andi Kleenb0c1ef52016-12-08 16:14:17 -0800704 bool lbr_pt_coexist; /* (LBR|BTS) may coexist with PT */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300705
Kan Liangaf6cf122020-07-03 05:49:14 -0700706 /*
707 * Intel Architectural LBR CPUID Enumeration
708 */
709 unsigned int lbr_depth_mask:8;
710 unsigned int lbr_deep_c_reset:1;
711 unsigned int lbr_lip:1;
712 unsigned int lbr_cpl:1;
713 unsigned int lbr_filter:1;
714 unsigned int lbr_call_stack:1;
715 unsigned int lbr_mispred:1;
716 unsigned int lbr_timed_lbr:1;
717 unsigned int lbr_br_type:1;
718
Kan Liang9f354a72020-07-03 05:49:08 -0700719 void (*lbr_reset)(void);
Kan Liangc301b1d2020-07-03 05:49:09 -0700720 void (*lbr_read)(struct cpu_hw_events *cpuc);
Kan Liang799571b2020-07-03 05:49:10 -0700721 void (*lbr_save)(void *ctx);
722 void (*lbr_restore)(void *ctx);
Kan Liang9f354a72020-07-03 05:49:08 -0700723
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300724 /*
Alexander Shishkin48070342015-01-14 14:18:20 +0200725 * Intel PT/LBR/BTS are exclusive
726 */
727 atomic_t lbr_exclusive[x86_lbr_exclusive_max];
728
729 /*
Alexey Budankovfc1adfe2019-10-23 10:11:04 +0300730 * perf task context (i.e. struct perf_event_context::task_ctx_data)
731 * switch helper to bridge calls from perf/core to perf/x86.
732 * See struct pmu::swap_task_ctx() usage for examples;
733 */
734 void (*swap_task_ctx)(struct perf_event_context *prev,
735 struct perf_event_context *next);
736
737 /*
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100738 * AMD bits
739 */
740 unsigned int amd_nb_constraints : 1;
Kim Phillips57388912019-11-14 12:37:20 -0600741 u64 perf_ctr_pair_en;
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100742
743 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300744 * Extra registers for events
745 */
746 struct extra_reg *extra_regs;
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100747 unsigned int flags;
Gleb Natapov144d31e2011-10-05 14:01:21 +0200748
749 /*
750 * Intel host/guest support (KVM)
751 */
752 struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
Jiri Olsa81ec3f32019-02-04 13:35:32 +0100753
754 /*
755 * Check period value for PERF_EVENT_IOC_PERIOD ioctl.
756 */
757 int (*check_period) (struct perf_event *event, u64 period);
Alexander Shishkin42880f72019-08-06 11:46:01 +0300758
759 int (*aux_output_match) (struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300760};
761
Kan Liang530bfff2020-07-03 05:49:11 -0700762struct x86_perf_task_context_opt {
763 int lbr_callstack_users;
764 int lbr_stack_state;
765 int log_id;
766};
767
Yan, Zhenge18bf522014-11-04 21:56:03 -0500768struct x86_perf_task_context {
Like Xue1ad1ac2020-06-13 16:09:50 +0800769 u64 lbr_sel;
Andi Kleenb28ae952015-10-20 11:46:33 -0700770 int tos;
Kan Liang0592e572018-06-05 08:38:45 -0700771 int valid_lbrs;
Kan Liang530bfff2020-07-03 05:49:11 -0700772 struct x86_perf_task_context_opt opt;
Kan Liang56249862020-07-03 05:49:16 -0700773 struct lbr_entry lbr[MAX_LBR_ENTRIES];
Yan, Zhenge18bf522014-11-04 21:56:03 -0500774};
775
Kan Liang47125db2020-07-03 05:49:20 -0700776struct x86_perf_task_context_arch_lbr {
777 struct x86_perf_task_context_opt opt;
778 struct lbr_entry entries[];
779};
780
Kan Liangce711ea2020-07-03 05:49:28 -0700781/*
782 * Add padding to guarantee the 64-byte alignment of the state buffer.
783 *
784 * The structure is dynamically allocated. The size of the LBR state may vary
785 * based on the number of LBR registers.
786 *
787 * Do not put anything after the LBR state.
788 */
789struct x86_perf_task_context_arch_lbr_xsave {
790 struct x86_perf_task_context_opt opt;
791
792 union {
793 struct xregs_state xsave;
794 struct {
795 struct fxregs_state i387;
796 struct xstate_header header;
797 struct arch_lbr_state lbr;
798 } __attribute__ ((packed, aligned (XSAVE_ALIGNMENT)));
799 };
800};
801
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100802#define x86_add_quirk(func_) \
803do { \
804 static struct x86_pmu_quirk __quirk __initdata = { \
805 .func = func_, \
806 }; \
807 __quirk.next = x86_pmu.quirks; \
808 x86_pmu.quirks = &__quirk; \
809} while (0)
810
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100811/*
812 * x86_pmu flags
813 */
814#define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
815#define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100816#define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
Stephane Eranianb37609c2014-11-17 20:07:04 +0100817#define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */
Kan Liang31962342018-03-08 18:15:39 -0800818#define PMU_FL_PEBS_ALL 0x10 /* all events are valid PEBS events */
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100819#define PMU_FL_TFA 0x20 /* deal with TSX force abort */
Kim Phillips471af002019-11-14 12:37:19 -0600820#define PMU_FL_PAIR 0x40 /* merge counters for large incr. events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300821
Stephane Eranian3a54aaa2013-01-24 16:10:26 +0100822#define EVENT_VAR(_id) event_attr_##_id
823#define EVENT_PTR(_id) &event_attr_##_id.attr.attr
824
825#define EVENT_ATTR(_name, _id) \
826static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
827 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
828 .id = PERF_COUNT_HW_##_id, \
829 .event_str = NULL, \
830};
831
832#define EVENT_ATTR_STR(_name, v, str) \
833static struct perf_pmu_events_attr event_attr_##v = { \
834 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
835 .id = 0, \
836 .event_str = str, \
837};
838
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700839#define EVENT_ATTR_STR_HT(_name, v, noht, ht) \
840static struct perf_pmu_events_ht_attr event_attr_##v = { \
841 .attr = __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\
842 .id = 0, \
843 .event_str_noht = noht, \
844 .event_str_ht = ht, \
845}
846
Stephane Eranianf447e4e2019-04-08 10:32:52 -0700847struct pmu *x86_get_pmu(void);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300848extern struct x86_pmu x86_pmu __read_mostly;
849
Kan Liangf42be862020-07-03 05:49:12 -0700850static __always_inline struct x86_perf_task_context_opt *task_context_opt(void *ctx)
851{
Kan Liang47125db2020-07-03 05:49:20 -0700852 if (static_cpu_has(X86_FEATURE_ARCH_LBR))
853 return &((struct x86_perf_task_context_arch_lbr *)ctx)->opt;
854
Kan Liangf42be862020-07-03 05:49:12 -0700855 return &((struct x86_perf_task_context *)ctx)->opt;
856}
857
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -0500858static inline bool x86_pmu_has_lbr_callstack(void)
859{
860 return x86_pmu.lbr_sel_map &&
861 x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
862}
863
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300864DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
865
866int x86_perf_event_set_period(struct perf_event *event);
867
868/*
869 * Generalized hw caching related hw_event table, filled
870 * in on a per model basis. A value of 0 means
871 * 'not supported', -1 means 'hw_event makes no sense on
872 * this CPU', any other value means the raw hw_event
873 * ID.
874 */
875
876#define C(x) PERF_COUNT_HW_CACHE_##x
877
878extern u64 __read_mostly hw_cache_event_ids
879 [PERF_COUNT_HW_CACHE_MAX]
880 [PERF_COUNT_HW_CACHE_OP_MAX]
881 [PERF_COUNT_HW_CACHE_RESULT_MAX];
882extern u64 __read_mostly hw_cache_extra_regs
883 [PERF_COUNT_HW_CACHE_MAX]
884 [PERF_COUNT_HW_CACHE_OP_MAX]
885 [PERF_COUNT_HW_CACHE_RESULT_MAX];
886
887u64 x86_perf_event_update(struct perf_event *event);
888
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300889static inline unsigned int x86_pmu_config_addr(int index)
890{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600891 return x86_pmu.eventsel + (x86_pmu.addr_offset ?
892 x86_pmu.addr_offset(index, true) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300893}
894
895static inline unsigned int x86_pmu_event_addr(int index)
896{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600897 return x86_pmu.perfctr + (x86_pmu.addr_offset ?
898 x86_pmu.addr_offset(index, false) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300899}
900
Jacob Shin0fbdad02013-02-06 11:26:28 -0600901static inline int x86_pmu_rdpmc_index(int index)
902{
903 return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
904}
905
Alexander Shishkin48070342015-01-14 14:18:20 +0200906int x86_add_exclusive(unsigned int what);
907
908void x86_del_exclusive(unsigned int what);
909
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300910int x86_reserve_hardware(void);
911
912void x86_release_hardware(void);
913
Andi Kleenb00233b2017-08-22 11:52:01 -0700914int x86_pmu_max_precise(void);
915
Alexander Shishkin48070342015-01-14 14:18:20 +0200916void hw_perf_lbr_event_destroy(struct perf_event *event);
917
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300918int x86_setup_perfctr(struct perf_event *event);
919
920int x86_pmu_hw_config(struct perf_event *event);
921
922void x86_pmu_disable_all(void);
923
Kim Phillips57388912019-11-14 12:37:20 -0600924static inline bool is_counter_pair(struct hw_perf_event *hwc)
925{
926 return hwc->flags & PERF_X86_EVENT_PAIR;
927}
928
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300929static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
930 u64 enable_mask)
931{
Joerg Roedel1018faa2012-02-29 14:57:32 +0100932 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
933
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300934 if (hwc->extra_reg.reg)
935 wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
Kim Phillips57388912019-11-14 12:37:20 -0600936
937 /*
938 * Add enabled Merge event on next counter
939 * if large increment event being enabled on this counter
940 */
941 if (is_counter_pair(hwc))
942 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), x86_pmu.perf_ctr_pair_en);
943
Joerg Roedel1018faa2012-02-29 14:57:32 +0100944 wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300945}
946
947void x86_pmu_enable_all(int added);
948
Peter Zijlstrab371b592015-05-21 10:57:13 +0200949int perf_assign_events(struct event_constraint **constraints, int n,
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200950 int wmin, int wmax, int gpmax, int *assign);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300951int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
952
953void x86_pmu_stop(struct perf_event *event, int flags);
954
955static inline void x86_pmu_disable_event(struct perf_event *event)
956{
957 struct hw_perf_event *hwc = &event->hw;
958
959 wrmsrl(hwc->config_base, hwc->config);
Kim Phillips57388912019-11-14 12:37:20 -0600960
961 if (is_counter_pair(hwc))
962 wrmsrl(x86_pmu_config_addr(hwc->idx + 1), 0);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300963}
964
965void x86_pmu_enable_event(struct perf_event *event);
966
967int x86_pmu_handle_irq(struct pt_regs *regs);
968
969extern struct event_constraint emptyconstraint;
970
971extern struct event_constraint unconstrained;
972
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100973static inline bool kernel_ip(unsigned long ip)
974{
975#ifdef CONFIG_X86_32
976 return ip > PAGE_OFFSET;
977#else
978 return (long)ip < 0;
979#endif
980}
981
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +0200982/*
983 * Not all PMUs provide the right context information to place the reported IP
984 * into full context. Specifically segment registers are typically not
985 * supplied.
986 *
987 * Assuming the address is a linear address (it is for IBS), we fake the CS and
988 * vm86 mode using the known zero-based code segment and 'fix up' the registers
989 * to reflect this.
990 *
991 * Intel PEBS/LBR appear to typically provide the effective address, nothing
992 * much we can do about that but pray and treat it like a linear address.
993 */
994static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
995{
996 regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
997 if (regs->flags & X86_VM_MASK)
998 regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
999 regs->ip = ip;
1000}
1001
Jiri Olsa0bf79d42012-10-10 14:53:14 +02001002ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
Jiri Olsa20550a42012-10-10 14:53:15 +02001003ssize_t intel_event_sysfs_show(char *page, u64 config);
Jiri Olsa43c032f2012-10-10 14:53:13 +02001004
Huang Ruia49ac9f2016-03-25 11:18:25 +08001005ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
1006 char *page);
Andi Kleenfc07e9f2016-05-19 17:09:56 -07001007ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
1008 char *page);
Huang Ruia49ac9f2016-03-25 11:18:25 +08001009
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001010#ifdef CONFIG_CPU_SUP_AMD
1011
1012int amd_pmu_init(void);
1013
1014#else /* CONFIG_CPU_SUP_AMD */
1015
1016static inline int amd_pmu_init(void)
1017{
1018 return 0;
1019}
1020
1021#endif /* CONFIG_CPU_SUP_AMD */
1022
Alexander Shishkin42880f72019-08-06 11:46:01 +03001023static inline int is_pebs_pt(struct perf_event *event)
1024{
1025 return !!(event->hw.flags & PERF_X86_EVENT_PEBS_VIA_PT);
1026}
1027
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001028#ifdef CONFIG_CPU_SUP_INTEL
1029
Jiri Olsa81ec3f32019-02-04 13:35:32 +01001030static inline bool intel_pmu_has_bts_period(struct perf_event *event, u64 period)
Alexander Shishkin48070342015-01-14 14:18:20 +02001031{
Jiri Olsa67266c12018-11-21 11:16:11 +01001032 struct hw_perf_event *hwc = &event->hw;
1033 unsigned int hw_event, bts_event;
Alexander Shishkin48070342015-01-14 14:18:20 +02001034
Jiri Olsa67266c12018-11-21 11:16:11 +01001035 if (event->attr.freq)
1036 return false;
1037
1038 hw_event = hwc->config & INTEL_ARCH_EVENT_MASK;
1039 bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS);
1040
Jiri Olsa81ec3f32019-02-04 13:35:32 +01001041 return hw_event == bts_event && period == 1;
1042}
1043
1044static inline bool intel_pmu_has_bts(struct perf_event *event)
1045{
1046 struct hw_perf_event *hwc = &event->hw;
1047
1048 return intel_pmu_has_bts_period(event, hwc->sample_period);
Alexander Shishkin48070342015-01-14 14:18:20 +02001049}
1050
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001051int intel_pmu_save_and_restart(struct perf_event *event);
1052
1053struct event_constraint *
Stephane Eranian79cba822014-11-17 20:06:56 +01001054x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
1055 struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001056
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001057extern int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu);
1058extern void intel_cpuc_finish(struct cpu_hw_events *cpuc);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001059
1060int intel_pmu_init(void);
1061
1062void init_debug_store_on_cpu(int cpu);
1063
1064void fini_debug_store_on_cpu(int cpu);
1065
1066void release_ds_buffers(void);
1067
1068void reserve_ds_buffers(void);
1069
Kan Liangc085fb82020-07-03 05:49:29 -07001070void release_lbr_buffers(void);
1071
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001072extern struct event_constraint bts_constraint;
Like Xu097e4312020-06-13 16:09:49 +08001073extern struct event_constraint vlbr_constraint;
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001074
1075void intel_pmu_enable_bts(u64 config);
1076
1077void intel_pmu_disable_bts(void);
1078
1079int intel_pmu_drain_bts_buffer(void);
1080
1081extern struct event_constraint intel_core2_pebs_event_constraints[];
1082
1083extern struct event_constraint intel_atom_pebs_event_constraints[];
1084
Yan, Zheng1fa64182013-07-18 17:02:24 +08001085extern struct event_constraint intel_slm_pebs_event_constraints[];
1086
Kan Liang8b92c3a2016-04-15 00:42:47 -07001087extern struct event_constraint intel_glm_pebs_event_constraints[];
1088
Kan Liangdd0b06b2017-07-12 09:44:23 -04001089extern struct event_constraint intel_glp_pebs_event_constraints[];
1090
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001091extern struct event_constraint intel_nehalem_pebs_event_constraints[];
1092
1093extern struct event_constraint intel_westmere_pebs_event_constraints[];
1094
1095extern struct event_constraint intel_snb_pebs_event_constraints[];
1096
Stephane Eranian20a36e32012-09-11 01:07:01 +02001097extern struct event_constraint intel_ivb_pebs_event_constraints[];
1098
Andi Kleen30443182013-06-17 17:36:49 -07001099extern struct event_constraint intel_hsw_pebs_event_constraints[];
1100
Stephane Eranianb3e62462016-03-03 20:50:42 +01001101extern struct event_constraint intel_bdw_pebs_event_constraints[];
1102
Andi Kleen9a92e162015-05-10 12:22:44 -07001103extern struct event_constraint intel_skl_pebs_event_constraints[];
1104
Kan Liang60176082019-04-02 12:45:05 -07001105extern struct event_constraint intel_icl_pebs_event_constraints[];
1106
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001107struct event_constraint *intel_pebs_constraints(struct perf_event *event);
1108
Peter Zijlstra68f70822016-07-06 18:02:43 +02001109void intel_pmu_pebs_add(struct perf_event *event);
1110
1111void intel_pmu_pebs_del(struct perf_event *event);
1112
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001113void intel_pmu_pebs_enable(struct perf_event *event);
1114
1115void intel_pmu_pebs_disable(struct perf_event *event);
1116
1117void intel_pmu_pebs_enable_all(void);
1118
1119void intel_pmu_pebs_disable_all(void);
1120
Yan, Zheng9c964ef2015-05-06 15:33:51 -04001121void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
1122
Kan Liang5bee2cc2018-02-12 14:20:33 -08001123void intel_pmu_auto_reload_read(struct perf_event *event);
1124
Kan Liang56249862020-07-03 05:49:16 -07001125void intel_pmu_store_pebs_lbrs(struct lbr_entry *lbr);
Kan Liangc22497f2019-04-02 12:45:02 -07001126
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001127void intel_ds_init(void);
1128
Alexey Budankov421ca862019-10-23 10:12:54 +03001129void intel_pmu_lbr_swap_task_ctx(struct perf_event_context *prev,
1130 struct perf_event_context *next);
1131
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -05001132void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
1133
David Carrillo-Cisneros19fc9dd2016-06-21 11:31:11 -07001134u64 lbr_from_signext_quirk_wr(u64 val);
1135
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001136void intel_pmu_lbr_reset(void);
1137
Kan Liang9f354a72020-07-03 05:49:08 -07001138void intel_pmu_lbr_reset_32(void);
1139
1140void intel_pmu_lbr_reset_64(void);
1141
Peter Zijlstra68f70822016-07-06 18:02:43 +02001142void intel_pmu_lbr_add(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001143
Peter Zijlstra68f70822016-07-06 18:02:43 +02001144void intel_pmu_lbr_del(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001145
Andi Kleen1a78d932015-03-20 10:11:23 -07001146void intel_pmu_lbr_enable_all(bool pmi);
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001147
1148void intel_pmu_lbr_disable_all(void);
1149
1150void intel_pmu_lbr_read(void);
1151
Kan Liangc301b1d2020-07-03 05:49:09 -07001152void intel_pmu_lbr_read_32(struct cpu_hw_events *cpuc);
1153
1154void intel_pmu_lbr_read_64(struct cpu_hw_events *cpuc);
1155
Kan Liang799571b2020-07-03 05:49:10 -07001156void intel_pmu_lbr_save(void *ctx);
1157
1158void intel_pmu_lbr_restore(void *ctx);
1159
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001160void intel_pmu_lbr_init_core(void);
1161
1162void intel_pmu_lbr_init_nhm(void);
1163
1164void intel_pmu_lbr_init_atom(void);
1165
Kan Liangf21d5ad2016-04-15 00:53:45 -07001166void intel_pmu_lbr_init_slm(void);
1167
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +01001168void intel_pmu_lbr_init_snb(void);
1169
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -05001170void intel_pmu_lbr_init_hsw(void);
1171
Andi Kleen9a92e162015-05-10 12:22:44 -07001172void intel_pmu_lbr_init_skl(void);
1173
Harish Chegondi1e7b9392015-12-07 14:28:18 -08001174void intel_pmu_lbr_init_knl(void);
1175
Kan Liang47125db2020-07-03 05:49:20 -07001176void intel_pmu_arch_lbr_init(void);
1177
Andi Kleene17dc652016-03-01 14:25:24 -08001178void intel_pmu_pebs_data_source_nhm(void);
1179
Andi Kleen6ae5fa62017-08-16 15:21:54 -07001180void intel_pmu_pebs_data_source_skl(bool pmem);
1181
Stephane Eranian60ce0fb2012-02-09 23:20:57 +01001182int intel_pmu_setup_lbr_filter(struct perf_event *event);
1183
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +02001184void intel_pt_interrupt(void);
1185
Alexander Shishkin80623822015-01-30 12:40:35 +02001186int intel_bts_interrupt(void);
1187
1188void intel_bts_enable_local(void);
1189
1190void intel_bts_disable_local(void);
1191
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001192int p4_pmu_init(void);
1193
1194int p6_pmu_init(void);
1195
Vince Weavere717bf42012-09-26 14:12:52 -04001196int knc_pmu_init(void);
1197
Stephane Eranianb37609c2014-11-17 20:07:04 +01001198static inline int is_ht_workaround_enabled(void)
1199{
1200 return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
1201}
Andi Kleen47732d82015-06-29 14:22:13 -07001202
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001203#else /* CONFIG_CPU_SUP_INTEL */
1204
1205static inline void reserve_ds_buffers(void)
1206{
1207}
1208
1209static inline void release_ds_buffers(void)
1210{
1211}
1212
Kan Liangc085fb82020-07-03 05:49:29 -07001213static inline void release_lbr_buffers(void)
1214{
1215}
1216
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001217static inline int intel_pmu_init(void)
1218{
1219 return 0;
1220}
1221
Peter Zijlstraf764c582019-03-15 09:14:10 +01001222static inline int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu)
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001223{
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001224 return 0;
1225}
1226
Peter Zijlstraf764c582019-03-15 09:14:10 +01001227static inline void intel_cpuc_finish(struct cpu_hw_events *cpuc)
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001228{
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001229}
1230
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001231static inline int is_ht_workaround_enabled(void)
1232{
1233 return 0;
1234}
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001235#endif /* CONFIG_CPU_SUP_INTEL */
CodyYao-oc3a4ac122020-04-13 11:14:29 +08001236
1237#if ((defined CONFIG_CPU_SUP_CENTAUR) || (defined CONFIG_CPU_SUP_ZHAOXIN))
1238int zhaoxin_pmu_init(void);
1239#else
1240static inline int zhaoxin_pmu_init(void)
1241{
1242 return 0;
1243}
1244#endif /*CONFIG_CPU_SUP_CENTAUR or CONFIG_CPU_SUP_ZHAOXIN*/