blob: 650525a654a399dc61d62f8d4e9faa36aa8261f2 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
Chris Wilsonea5b2132010-08-04 13:50:23 +010035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38#include "intel_sdvo_regs.h"
39
Zhenyu Wang14571b42010-03-30 14:06:33 +080040#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
41#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
42#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
Chris Wilsona0b1c7a2011-09-30 22:56:41 +010043#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
Zhenyu Wang14571b42010-03-30 14:06:33 +080044
45#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
Akshay Joshi0206e352011-08-16 15:34:10 -040046 SDVO_TV_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080047
48#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
Chris Wilson139467432011-02-09 20:01:16 +000049#define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080050#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010051#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Chris Wilson52220082011-06-20 14:45:50 +010052#define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080053
Jesse Barnes79e53942008-11-07 14:24:08 -080054
Chris Wilson2e88e402010-08-07 11:01:27 +010055static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080056 "NTSC_M" , "NTSC_J" , "NTSC_443",
57 "PAL_B" , "PAL_D" , "PAL_G" ,
58 "PAL_H" , "PAL_I" , "PAL_M" ,
59 "PAL_N" , "PAL_NC" , "PAL_60" ,
60 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
61 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
62 "SECAM_60"
63};
64
65#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
66
Chris Wilsonea5b2132010-08-04 13:50:23 +010067struct intel_sdvo {
68 struct intel_encoder base;
69
Chris Wilsonf899fc62010-07-20 15:44:45 -070070 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070071 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080072
Chris Wilsone957d772010-09-24 12:52:03 +010073 struct i2c_adapter ddc;
74
Jesse Barnese2f0ba92009-02-02 15:11:52 -080075 /* Register for the SDVO device: SDVOB or SDVOC */
Daniel Vettereef4eac2012-03-23 23:43:35 +010076 uint32_t sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnese2f0ba92009-02-02 15:11:52 -080078 /* Active outputs controlled by this SDVO output */
79 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnese2f0ba92009-02-02 15:11:52 -080081 /*
82 * Capabilities of the SDVO device returned by
Damien Lespiau19d415a2013-06-10 13:28:42 +010083 * intel_sdvo_get_capabilities()
Jesse Barnese2f0ba92009-02-02 15:11:52 -080084 */
Jesse Barnes79e53942008-11-07 14:24:08 -080085 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080086
87 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080088 int pixel_clock_min, pixel_clock_max;
89
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080090 /*
91 * For multiple function SDVO device,
92 * this is for current attached outputs.
93 */
94 uint16_t attached_output;
95
Simon Farnsworthcc68c812011-09-21 17:13:30 +010096 /*
97 * Hotplug activation bits for this device
98 */
Jani Nikula5fa7ac92012-08-29 16:43:58 +030099 uint16_t hotplug_active;
Simon Farnsworthcc68c812011-09-21 17:13:30 +0100100
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800101 /**
Chris Wilsone953fd72011-02-21 22:23:52 +0000102 * This is used to select the color range of RBG outputs in HDMI mode.
103 * It is only valid when using TMDS encoding and 8 bit per color mode.
104 */
105 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200106 bool color_range_auto;
Chris Wilsone953fd72011-02-21 22:23:52 +0000107
108 /**
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800109 * This is set if we're going to treat the device as TV-out.
110 *
111 * While we have these nice friendly flags for output types that ought
112 * to decide this for us, the S-Video output on our HDMI+S-Video card
113 * shows up as RGB1 (VGA).
114 */
115 bool is_tv;
116
Daniel Vettereef4eac2012-03-23 23:43:35 +0100117 /* On different gens SDVOB is at different places. */
118 bool is_sdvob;
119
Zhao Yakuice6feab2009-08-24 13:50:26 +0800120 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100121 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800122
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800123 /**
124 * This is set if we treat the device as HDMI, instead of DVI.
125 */
126 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000127 bool has_hdmi_monitor;
128 bool has_hdmi_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200129 bool rgb_quant_range_selectable;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800130
Ma Ling7086c872009-05-13 11:20:06 +0800131 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100132 * This is set if we detect output of sdvo device as LVDS and
133 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800134 */
135 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800136
137 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800138 * This is sdvo fixed pannel mode pointer
139 */
140 struct drm_display_mode *sdvo_lvds_fixed_mode;
141
Eric Anholtc751ce42010-03-25 11:48:48 -0700142 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800143 uint8_t ddc_bus;
Egbert Eiche7518232012-10-13 14:29:31 +0200144
145 /*
146 * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
147 */
148 uint8_t dtd_sdvo_flags;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800149};
150
151struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100152 struct intel_connector base;
153
Zhenyu Wang14571b42010-03-30 14:06:33 +0800154 /* Mark the type of connector */
155 uint16_t output_flag;
156
Daniel Vetterc3e5f672012-02-23 17:14:47 +0100157 enum hdmi_force_audio force_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100158
Zhenyu Wang14571b42010-03-30 14:06:33 +0800159 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100160 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800161 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100162 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800163
Zhao Yakuib9219c52009-09-10 15:45:46 +0800164 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100165 struct drm_property *left;
166 struct drm_property *right;
167 struct drm_property *top;
168 struct drm_property *bottom;
169 struct drm_property *hpos;
170 struct drm_property *vpos;
171 struct drm_property *contrast;
172 struct drm_property *saturation;
173 struct drm_property *hue;
174 struct drm_property *sharpness;
175 struct drm_property *flicker_filter;
176 struct drm_property *flicker_filter_adaptive;
177 struct drm_property *flicker_filter_2d;
178 struct drm_property *tv_chroma_filter;
179 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100180 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800181
182 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100183 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800184
185 /* Add variable to record current setting for the above property */
186 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100187
Zhao Yakuib9219c52009-09-10 15:45:46 +0800188 /* this is to get the range of margin.*/
189 u32 max_hscan, max_vscan;
190 u32 max_hpos, cur_hpos;
191 u32 max_vpos, cur_vpos;
192 u32 cur_brightness, max_brightness;
193 u32 cur_contrast, max_contrast;
194 u32 cur_saturation, max_saturation;
195 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100196 u32 cur_sharpness, max_sharpness;
197 u32 cur_flicker_filter, max_flicker_filter;
198 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
199 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
200 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
201 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100202 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800203};
204
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200205static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100206{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200207 return container_of(encoder, struct intel_sdvo, base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100208}
209
Chris Wilsondf0e9242010-09-09 16:20:55 +0100210static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
211{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200212 return to_sdvo(intel_attached_encoder(connector));
Chris Wilsondf0e9242010-09-09 16:20:55 +0100213}
214
Chris Wilson615fb932010-08-04 13:50:24 +0100215static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
216{
217 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
218}
219
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800220static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100221intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100222static bool
223intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
224 struct intel_sdvo_connector *intel_sdvo_connector,
225 int type);
226static bool
227intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
228 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800229
Jesse Barnes79e53942008-11-07 14:24:08 -0800230/**
231 * Writes the SDVOB or SDVOC with the given value, but always writes both
232 * SDVOB and SDVOC to work around apparent hardware issues (according to
233 * comments in the BIOS).
234 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100235static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800236{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100237 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800238 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800239 u32 bval = val, cval = val;
240 int i;
241
Chris Wilsonea5b2132010-08-04 13:50:23 +0100242 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
243 I915_WRITE(intel_sdvo->sdvo_reg, val);
244 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800245 return;
246 }
247
Paulo Zanonie2debe92013-02-18 19:00:27 -0300248 if (intel_sdvo->sdvo_reg == GEN3_SDVOB)
249 cval = I915_READ(GEN3_SDVOC);
250 else
251 bval = I915_READ(GEN3_SDVOB);
252
Jesse Barnes79e53942008-11-07 14:24:08 -0800253 /*
254 * Write the registers twice for luck. Sometimes,
255 * writing them only once doesn't appear to 'stick'.
256 * The BIOS does this too. Yay, magic
257 */
258 for (i = 0; i < 2; i++)
259 {
Paulo Zanonie2debe92013-02-18 19:00:27 -0300260 I915_WRITE(GEN3_SDVOB, bval);
261 I915_READ(GEN3_SDVOB);
262 I915_WRITE(GEN3_SDVOC, cval);
263 I915_READ(GEN3_SDVOC);
Jesse Barnes79e53942008-11-07 14:24:08 -0800264 }
265}
266
Chris Wilson32aad862010-08-04 13:50:25 +0100267static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800268{
Jesse Barnes79e53942008-11-07 14:24:08 -0800269 struct i2c_msg msgs[] = {
270 {
Chris Wilsone957d772010-09-24 12:52:03 +0100271 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800272 .flags = 0,
273 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100274 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800275 },
276 {
Chris Wilsone957d772010-09-24 12:52:03 +0100277 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800278 .flags = I2C_M_RD,
279 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100280 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800281 }
282 };
Chris Wilson32aad862010-08-04 13:50:25 +0100283 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800284
Chris Wilsonf899fc62010-07-20 15:44:45 -0700285 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800286 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800287
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800288 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800289 return false;
290}
291
Jesse Barnes79e53942008-11-07 14:24:08 -0800292#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
293/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100294static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800295 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100296 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800297} sdvo_cmd_names[] = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400298 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100341
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 /* Add the op code for SDVO enhancements */
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
Chris Wilsonc5521702010-08-04 13:50:28 +0100387
Akshay Joshi0206e352011-08-16 15:34:10 -0400388 /* HDMI op code */
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
401 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
404 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
405 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
406 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
407 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
408 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800409};
410
Daniel Vettereef4eac2012-03-23 23:43:35 +0100411#define SDVO_NAME(svdo) ((svdo)->is_sdvob ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800412
Chris Wilsonea5b2132010-08-04 13:50:23 +0100413static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100414 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800415{
Daniel Vetter84fcb462013-11-27 16:03:01 +0100416 int i, pos = 0;
417#define BUF_LEN 256
418 char buffer[BUF_LEN];
Jesse Barnes79e53942008-11-07 14:24:08 -0800419
Daniel Vetter84fcb462013-11-27 16:03:01 +0100420#define BUF_PRINT(args...) \
421 pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
422
423
424 for (i = 0; i < args_len; i++) {
425 BUF_PRINT("%02X ", ((u8 *)args)[i]);
426 }
427 for (; i < 8; i++) {
428 BUF_PRINT(" ");
429 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400430 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800431 if (cmd == sdvo_cmd_names[i].cmd) {
Daniel Vetter84fcb462013-11-27 16:03:01 +0100432 BUF_PRINT("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800433 break;
434 }
435 }
Daniel Vetter84fcb462013-11-27 16:03:01 +0100436 if (i == ARRAY_SIZE(sdvo_cmd_names)) {
437 BUF_PRINT("(%02X)", cmd);
438 }
439 BUG_ON(pos >= BUF_LEN - 1);
440#undef BUF_PRINT
441#undef BUF_LEN
442
443 DRM_DEBUG_KMS("%s: W: %02X %s\n", SDVO_NAME(intel_sdvo), cmd, buffer);
Jesse Barnes79e53942008-11-07 14:24:08 -0800444}
Jesse Barnes79e53942008-11-07 14:24:08 -0800445
Jesse Barnes79e53942008-11-07 14:24:08 -0800446static const char *cmd_status_names[] = {
447 "Power on",
448 "Success",
449 "Not supported",
450 "Invalid arg",
451 "Pending",
452 "Target not specified",
453 "Scaling not supported"
454};
455
Chris Wilsone957d772010-09-24 12:52:03 +0100456static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
457 const void *args, int args_len)
458{
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700459 u8 *buf, status;
460 struct i2c_msg *msgs;
461 int i, ret = true;
462
Alan Cox0274df32012-07-25 13:51:04 +0100463 /* Would be simpler to allocate both in one go ? */
Mihnea Dobrescu-Balaur5c67eeb2013-03-10 14:22:48 +0200464 buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700465 if (!buf)
466 return false;
467
468 msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
Alan Cox0274df32012-07-25 13:51:04 +0100469 if (!msgs) {
470 kfree(buf);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700471 return false;
Alan Cox0274df32012-07-25 13:51:04 +0100472 }
Chris Wilsone957d772010-09-24 12:52:03 +0100473
474 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
475
476 for (i = 0; i < args_len; i++) {
477 msgs[i].addr = intel_sdvo->slave_addr;
478 msgs[i].flags = 0;
479 msgs[i].len = 2;
480 msgs[i].buf = buf + 2 *i;
481 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
482 buf[2*i + 1] = ((u8*)args)[i];
483 }
484 msgs[i].addr = intel_sdvo->slave_addr;
485 msgs[i].flags = 0;
486 msgs[i].len = 2;
487 msgs[i].buf = buf + 2*i;
488 buf[2*i + 0] = SDVO_I2C_OPCODE;
489 buf[2*i + 1] = cmd;
490
491 /* the following two are to read the response */
492 status = SDVO_I2C_CMD_STATUS;
493 msgs[i+1].addr = intel_sdvo->slave_addr;
494 msgs[i+1].flags = 0;
495 msgs[i+1].len = 1;
496 msgs[i+1].buf = &status;
497
498 msgs[i+2].addr = intel_sdvo->slave_addr;
499 msgs[i+2].flags = I2C_M_RD;
500 msgs[i+2].len = 1;
501 msgs[i+2].buf = &status;
502
503 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
504 if (ret < 0) {
505 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700506 ret = false;
507 goto out;
Chris Wilsone957d772010-09-24 12:52:03 +0100508 }
509 if (ret != i+3) {
510 /* failure in I2C transfer */
511 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700512 ret = false;
Chris Wilsone957d772010-09-24 12:52:03 +0100513 }
514
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700515out:
516 kfree(msgs);
517 kfree(buf);
518 return ret;
Chris Wilsone957d772010-09-24 12:52:03 +0100519}
520
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100521static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
522 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800523{
Chris Wilsonfc373812012-11-23 11:57:56 +0000524 u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100525 u8 status;
Daniel Vetter84fcb462013-11-27 16:03:01 +0100526 int i, pos = 0;
527#define BUF_LEN 256
528 char buffer[BUF_LEN];
Jesse Barnes79e53942008-11-07 14:24:08 -0800529
Chris Wilsond121a5d2011-01-25 15:00:01 +0000530
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100531 /*
532 * The documentation states that all commands will be
533 * processed within 15µs, and that we need only poll
534 * the status byte a maximum of 3 times in order for the
535 * command to be complete.
536 *
537 * Check 5 times in case the hardware failed to read the docs.
Chris Wilsonfc373812012-11-23 11:57:56 +0000538 *
539 * Also beware that the first response by many devices is to
540 * reply PENDING and stall for time. TVs are notorious for
541 * requiring longer than specified to complete their replies.
542 * Originally (in the DDX long ago), the delay was only ever 15ms
543 * with an additional delay of 30ms applied for TVs added later after
544 * many experiments. To accommodate both sets of delays, we do a
545 * sequence of slow checks if the device is falling behind and fails
546 * to reply within 5*15µs.
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100547 */
Chris Wilsond121a5d2011-01-25 15:00:01 +0000548 if (!intel_sdvo_read_byte(intel_sdvo,
549 SDVO_I2C_CMD_STATUS,
550 &status))
551 goto log_fail;
552
Guillaume Clement1ad87e72013-08-10 21:57:57 +0200553 while ((status == SDVO_CMD_STATUS_PENDING ||
Chris Wilson46a3f4a32013-09-24 12:55:40 +0100554 status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) {
Chris Wilsonfc373812012-11-23 11:57:56 +0000555 if (retry < 10)
556 msleep(15);
557 else
558 udelay(15);
559
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100560 if (!intel_sdvo_read_byte(intel_sdvo,
561 SDVO_I2C_CMD_STATUS,
562 &status))
Chris Wilsond121a5d2011-01-25 15:00:01 +0000563 goto log_fail;
564 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100565
Daniel Vetter84fcb462013-11-27 16:03:01 +0100566#define BUF_PRINT(args...) \
567 pos += snprintf(buffer + pos, max_t(int, BUF_LEN - pos, 0), args)
568
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
Daniel Vetter84fcb462013-11-27 16:03:01 +0100570 BUF_PRINT("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 else
Daniel Vetter84fcb462013-11-27 16:03:01 +0100572 BUF_PRINT("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800573
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100574 if (status != SDVO_CMD_STATUS_SUCCESS)
575 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800576
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100577 /* Read the command response */
578 for (i = 0; i < response_len; i++) {
579 if (!intel_sdvo_read_byte(intel_sdvo,
580 SDVO_I2C_RETURN_0 + i,
581 &((u8 *)response)[i]))
582 goto log_fail;
Daniel Vetter84fcb462013-11-27 16:03:01 +0100583 BUF_PRINT(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 }
Daniel Vetter84fcb462013-11-27 16:03:01 +0100585 BUG_ON(pos >= BUF_LEN - 1);
586#undef BUF_PRINT
587#undef BUF_LEN
588
589 DRM_DEBUG_KMS("%s: R: %s\n", SDVO_NAME(intel_sdvo), buffer);
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100590 return true;
591
592log_fail:
Daniel Vetter84fcb462013-11-27 16:03:01 +0100593 DRM_DEBUG_KMS("%s: R: ... failed\n", SDVO_NAME(intel_sdvo));
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100594 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800595}
596
Hannes Ederb358d0a2008-12-18 21:18:47 +0100597static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800598{
599 if (mode->clock >= 100000)
600 return 1;
601 else if (mode->clock >= 50000)
602 return 2;
603 else
604 return 4;
605}
606
Chris Wilsone957d772010-09-24 12:52:03 +0100607static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
608 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800609{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000610 /* This must be the immediately preceding write before the i2c xfer */
Chris Wilsone957d772010-09-24 12:52:03 +0100611 return intel_sdvo_write_cmd(intel_sdvo,
612 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
613 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800614}
615
Chris Wilson32aad862010-08-04 13:50:25 +0100616static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
617{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000618 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
619 return false;
620
621 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100622}
623
624static bool
625intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
626{
627 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
628 return false;
629
630 return intel_sdvo_read_response(intel_sdvo, value, len);
631}
632
633static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800634{
635 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100636 return intel_sdvo_set_value(intel_sdvo,
637 SDVO_CMD_SET_TARGET_INPUT,
638 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800639}
640
641/**
642 * Return whether each input is trained.
643 *
644 * This function is making an assumption about the layout of the response,
645 * which should be checked against the docs.
646 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100647static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800648{
649 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800650
Chris Wilson1a3665c2011-01-25 13:59:37 +0000651 BUILD_BUG_ON(sizeof(response) != 1);
Chris Wilson32aad862010-08-04 13:50:25 +0100652 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
653 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800654 return false;
655
656 *input_1 = response.input0_trained;
657 *input_2 = response.input1_trained;
658 return true;
659}
660
Chris Wilsonea5b2132010-08-04 13:50:23 +0100661static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800662 u16 outputs)
663{
Chris Wilson32aad862010-08-04 13:50:25 +0100664 return intel_sdvo_set_value(intel_sdvo,
665 SDVO_CMD_SET_ACTIVE_OUTPUTS,
666 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800667}
668
Daniel Vetter4ac41f42012-07-02 14:54:00 +0200669static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
670 u16 *outputs)
671{
672 return intel_sdvo_get_value(intel_sdvo,
673 SDVO_CMD_GET_ACTIVE_OUTPUTS,
674 outputs, sizeof(*outputs));
675}
676
Chris Wilsonea5b2132010-08-04 13:50:23 +0100677static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800678 int mode)
679{
Chris Wilson32aad862010-08-04 13:50:25 +0100680 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800681
682 switch (mode) {
683 case DRM_MODE_DPMS_ON:
684 state = SDVO_ENCODER_STATE_ON;
685 break;
686 case DRM_MODE_DPMS_STANDBY:
687 state = SDVO_ENCODER_STATE_STANDBY;
688 break;
689 case DRM_MODE_DPMS_SUSPEND:
690 state = SDVO_ENCODER_STATE_SUSPEND;
691 break;
692 case DRM_MODE_DPMS_OFF:
693 state = SDVO_ENCODER_STATE_OFF;
694 break;
695 }
696
Chris Wilson32aad862010-08-04 13:50:25 +0100697 return intel_sdvo_set_value(intel_sdvo,
698 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800699}
700
Chris Wilsonea5b2132010-08-04 13:50:23 +0100701static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800702 int *clock_min,
703 int *clock_max)
704{
705 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800706
Chris Wilson1a3665c2011-01-25 13:59:37 +0000707 BUILD_BUG_ON(sizeof(clocks) != 4);
Chris Wilson32aad862010-08-04 13:50:25 +0100708 if (!intel_sdvo_get_value(intel_sdvo,
709 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
710 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 return false;
712
713 /* Convert the values from units of 10 kHz to kHz. */
714 *clock_min = clocks.min * 10;
715 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800716 return true;
717}
718
Chris Wilsonea5b2132010-08-04 13:50:23 +0100719static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800720 u16 outputs)
721{
Chris Wilson32aad862010-08-04 13:50:25 +0100722 return intel_sdvo_set_value(intel_sdvo,
723 SDVO_CMD_SET_TARGET_OUTPUT,
724 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800725}
726
Chris Wilsonea5b2132010-08-04 13:50:23 +0100727static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800728 struct intel_sdvo_dtd *dtd)
729{
Chris Wilson32aad862010-08-04 13:50:25 +0100730 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
731 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800732}
733
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700734static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
735 struct intel_sdvo_dtd *dtd)
736{
737 return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
738 intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
739}
740
Chris Wilsonea5b2132010-08-04 13:50:23 +0100741static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800742 struct intel_sdvo_dtd *dtd)
743{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100744 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
746}
747
Chris Wilsonea5b2132010-08-04 13:50:23 +0100748static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800749 struct intel_sdvo_dtd *dtd)
750{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100751 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800752 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
753}
754
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700755static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
756 struct intel_sdvo_dtd *dtd)
757{
758 return intel_sdvo_get_timing(intel_sdvo,
759 SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
760}
761
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800762static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100763intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800764 uint16_t clock,
765 uint16_t width,
766 uint16_t height)
767{
768 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800769
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800770 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800771 args.clock = clock;
772 args.width = width;
773 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800774 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800775
Chris Wilsonea5b2132010-08-04 13:50:23 +0100776 if (intel_sdvo->is_lvds &&
777 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
778 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800779 args.scaled = 1;
780
Chris Wilson32aad862010-08-04 13:50:25 +0100781 return intel_sdvo_set_value(intel_sdvo,
782 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
783 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800784}
785
Chris Wilsonea5b2132010-08-04 13:50:23 +0100786static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800787 struct intel_sdvo_dtd *dtd)
788{
Chris Wilson1a3665c2011-01-25 13:59:37 +0000789 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
790 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
Chris Wilson32aad862010-08-04 13:50:25 +0100791 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
792 &dtd->part1, sizeof(dtd->part1)) &&
793 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
794 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800795}
Jesse Barnes79e53942008-11-07 14:24:08 -0800796
Chris Wilsonea5b2132010-08-04 13:50:23 +0100797static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800798{
Chris Wilson32aad862010-08-04 13:50:25 +0100799 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800800}
801
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800802static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100803 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800804{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800805 uint16_t width, height;
806 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
807 uint16_t h_sync_offset, v_sync_offset;
Daniel Vetter66518192012-04-01 19:16:18 +0200808 int mode_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800809
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200810 memset(dtd, 0, sizeof(*dtd));
811
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200812 width = mode->hdisplay;
813 height = mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800814
815 /* do some mode translations */
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200816 h_blank_len = mode->htotal - mode->hdisplay;
817 h_sync_len = mode->hsync_end - mode->hsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800818
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200819 v_blank_len = mode->vtotal - mode->vdisplay;
820 v_sync_len = mode->vsync_end - mode->vsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800821
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200822 h_sync_offset = mode->hsync_start - mode->hdisplay;
823 v_sync_offset = mode->vsync_start - mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800824
Daniel Vetter66518192012-04-01 19:16:18 +0200825 mode_clock = mode->clock;
Daniel Vetter66518192012-04-01 19:16:18 +0200826 mode_clock /= 10;
827 dtd->part1.clock = mode_clock;
828
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800829 dtd->part1.h_active = width & 0xff;
830 dtd->part1.h_blank = h_blank_len & 0xff;
831 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800832 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800833 dtd->part1.v_active = height & 0xff;
834 dtd->part1.v_blank = v_blank_len & 0xff;
835 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800836 ((v_blank_len >> 8) & 0xf);
837
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800838 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800839 dtd->part2.h_sync_width = h_sync_len & 0xff;
840 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800841 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800842 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800843 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
844 ((v_sync_len & 0x30) >> 4);
845
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800846 dtd->part2.dtd_flags = 0x18;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200847 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
848 dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800849 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200850 dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800851 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200852 dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800853
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800854 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800855}
Jesse Barnes79e53942008-11-07 14:24:08 -0800856
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200857static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode *pmode,
Chris Wilson32aad862010-08-04 13:50:25 +0100858 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800859{
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200860 struct drm_display_mode mode = {};
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800861
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200862 mode.hdisplay = dtd->part1.h_active;
863 mode.hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
864 mode.hsync_start = mode.hdisplay + dtd->part2.h_sync_off;
865 mode.hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
866 mode.hsync_end = mode.hsync_start + dtd->part2.h_sync_width;
867 mode.hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
868 mode.htotal = mode.hdisplay + dtd->part1.h_blank;
869 mode.htotal += (dtd->part1.h_high & 0xf) << 8;
870
871 mode.vdisplay = dtd->part1.v_active;
872 mode.vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
873 mode.vsync_start = mode.vdisplay;
874 mode.vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
875 mode.vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
876 mode.vsync_start += dtd->part2.v_sync_off_high & 0xc0;
877 mode.vsync_end = mode.vsync_start +
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800878 (dtd->part2.v_sync_off_width & 0xf);
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200879 mode.vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
880 mode.vtotal = mode.vdisplay + dtd->part1.v_blank;
881 mode.vtotal += (dtd->part1.v_high & 0xf) << 8;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800882
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200883 mode.clock = dtd->part1.clock * 10;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800884
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200885 if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200886 mode.flags |= DRM_MODE_FLAG_INTERLACE;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200887 if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200888 mode.flags |= DRM_MODE_FLAG_PHSYNC;
Daniel Vetter3cea2102013-09-10 10:02:48 +0200889 else
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200890 mode.flags |= DRM_MODE_FLAG_NHSYNC;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200891 if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200892 mode.flags |= DRM_MODE_FLAG_PVSYNC;
Daniel Vetter3cea2102013-09-10 10:02:48 +0200893 else
Daniel Vetter1c4a8142013-09-11 09:58:49 +0200894 mode.flags |= DRM_MODE_FLAG_NVSYNC;
895
896 drm_mode_set_crtcinfo(&mode, 0);
897
898 drm_mode_copy(pmode, &mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800899}
900
Chris Wilsone27d8532010-10-22 09:15:22 +0100901static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800902{
Chris Wilsone27d8532010-10-22 09:15:22 +0100903 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800904
Chris Wilson1a3665c2011-01-25 13:59:37 +0000905 BUILD_BUG_ON(sizeof(encode) != 2);
Chris Wilsone27d8532010-10-22 09:15:22 +0100906 return intel_sdvo_get_value(intel_sdvo,
907 SDVO_CMD_GET_SUPP_ENCODE,
908 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800909}
910
Chris Wilsonea5b2132010-08-04 13:50:23 +0100911static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700912 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800913{
Chris Wilson32aad862010-08-04 13:50:25 +0100914 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800915}
916
Chris Wilsonea5b2132010-08-04 13:50:23 +0100917static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800918 uint8_t mode)
919{
Chris Wilson32aad862010-08-04 13:50:25 +0100920 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800921}
922
923#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100924static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800925{
926 int i, j;
927 uint8_t set_buf_index[2];
928 uint8_t av_split;
929 uint8_t buf_size;
930 uint8_t buf[48];
931 uint8_t *pos;
932
Chris Wilson32aad862010-08-04 13:50:25 +0100933 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800934
935 for (i = 0; i <= av_split; i++) {
936 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700937 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800938 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700939 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
940 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800941
942 pos = buf;
943 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700944 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800945 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700946 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800947 pos += 8;
948 }
949 }
950}
951#endif
952
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200953static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
954 unsigned if_index, uint8_t tx_rate,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200955 const uint8_t *data, unsigned length)
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200956{
957 uint8_t set_buf_index[2] = { if_index, 0 };
958 uint8_t hbuf_size, tmp[8];
959 int i;
960
961 if (!intel_sdvo_set_value(intel_sdvo,
962 SDVO_CMD_SET_HBUF_INDEX,
963 set_buf_index, 2))
964 return false;
965
966 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
967 &hbuf_size, 1))
968 return false;
969
970 /* Buffer size is 0 based, hooray! */
971 hbuf_size++;
972
973 DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
974 if_index, length, hbuf_size);
975
976 for (i = 0; i < hbuf_size; i += 8) {
977 memset(tmp, 0, 8);
978 if (i < length)
979 memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
980
981 if (!intel_sdvo_set_value(intel_sdvo,
982 SDVO_CMD_SET_HBUF_DATA,
983 tmp, 8))
984 return false;
985 }
986
987 return intel_sdvo_set_value(intel_sdvo,
988 SDVO_CMD_SET_HBUF_TXRATE,
989 &tx_rate, 1);
990}
991
Ville Syrjäläabedc072013-01-17 16:31:31 +0200992static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
993 const struct drm_display_mode *adjusted_mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800994{
Damien Lespiau15dcd352013-08-06 20:32:20 +0100995 uint8_t sdvo_data[HDMI_INFOFRAME_SIZE(AVI)];
996 struct drm_crtc *crtc = intel_sdvo->base.base.crtc;
997 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
998 union hdmi_infoframe frame;
999 int ret;
1000 ssize_t len;
1001
1002 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
1003 adjusted_mode);
1004 if (ret < 0) {
1005 DRM_ERROR("couldn't fill AVI infoframe\n");
1006 return false;
1007 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001008
Ville Syrjäläabedc072013-01-17 16:31:31 +02001009 if (intel_sdvo->rgb_quant_range_selectable) {
Daniel Vetter50f3b012013-03-27 00:44:56 +01001010 if (intel_crtc->config.limited_color_range)
Damien Lespiau15dcd352013-08-06 20:32:20 +01001011 frame.avi.quantization_range =
1012 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001013 else
Damien Lespiau15dcd352013-08-06 20:32:20 +01001014 frame.avi.quantization_range =
1015 HDMI_QUANTIZATION_RANGE_FULL;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001016 }
1017
Damien Lespiau15dcd352013-08-06 20:32:20 +01001018 len = hdmi_infoframe_pack(&frame, sdvo_data, sizeof(sdvo_data));
1019 if (len < 0)
1020 return false;
Daniel Vetter81014b92012-05-12 20:22:00 +02001021
Daniel Vetterb6e0e542012-10-21 12:52:39 +02001022 return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
1023 SDVO_HBUF_TX_VSYNC,
1024 sdvo_data, sizeof(sdvo_data));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001025}
1026
Chris Wilson32aad862010-08-04 13:50:25 +01001027static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001028{
Zhao Yakuice6feab2009-08-24 13:50:26 +08001029 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +01001030 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001031
Chris Wilson40039752010-08-04 13:50:26 +01001032 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001033 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +01001034 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001035
Chris Wilson32aad862010-08-04 13:50:25 +01001036 BUILD_BUG_ON(sizeof(format) != 6);
1037 return intel_sdvo_set_value(intel_sdvo,
1038 SDVO_CMD_SET_TV_FORMAT,
1039 &format, sizeof(format));
1040}
Zhao Yakuice6feab2009-08-24 13:50:26 +08001041
Chris Wilson32aad862010-08-04 13:50:25 +01001042static bool
1043intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001044 const struct drm_display_mode *mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001045{
1046 struct intel_sdvo_dtd output_dtd;
1047
1048 if (!intel_sdvo_set_target_output(intel_sdvo,
1049 intel_sdvo->attached_output))
1050 return false;
1051
1052 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1053 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1054 return false;
1055
1056 return true;
1057}
1058
Daniel Vetterc9a29692012-04-10 13:55:47 +02001059/* Asks the sdvo controller for the preferred input mode given the output mode.
1060 * Unfortunately we have to set up the full output mode to do that. */
Chris Wilson32aad862010-08-04 13:50:25 +01001061static bool
Daniel Vetterc9a29692012-04-10 13:55:47 +02001062intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001063 const struct drm_display_mode *mode,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001064 struct drm_display_mode *adjusted_mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001065{
Daniel Vetterc9a29692012-04-10 13:55:47 +02001066 struct intel_sdvo_dtd input_dtd;
1067
Chris Wilson32aad862010-08-04 13:50:25 +01001068 /* Reset the input timing to the screen. Assume always input 0. */
1069 if (!intel_sdvo_set_target_input(intel_sdvo))
1070 return false;
1071
1072 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1073 mode->clock / 10,
1074 mode->hdisplay,
1075 mode->vdisplay))
1076 return false;
1077
1078 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001079 &input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +01001080 return false;
1081
Daniel Vetterc9a29692012-04-10 13:55:47 +02001082 intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
Egbert Eiche7518232012-10-13 14:29:31 +02001083 intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
Chris Wilson32aad862010-08-04 13:50:25 +01001084
Chris Wilson32aad862010-08-04 13:50:25 +01001085 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001086}
1087
Daniel Vetter70484552013-04-30 14:01:41 +02001088static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_config *pipe_config)
1089{
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +03001090 unsigned dotclock = pipe_config->port_clock;
Daniel Vetter70484552013-04-30 14:01:41 +02001091 struct dpll *clock = &pipe_config->dpll;
1092
1093 /* SDVO TV has fixed PLL values depend on its clock range,
1094 this mirrors vbios setting. */
1095 if (dotclock >= 100000 && dotclock < 140500) {
1096 clock->p1 = 2;
1097 clock->p2 = 10;
1098 clock->n = 3;
1099 clock->m1 = 16;
1100 clock->m2 = 8;
1101 } else if (dotclock >= 140500 && dotclock <= 200000) {
1102 clock->p1 = 1;
1103 clock->p2 = 10;
1104 clock->n = 6;
1105 clock->m1 = 12;
1106 clock->m2 = 8;
1107 } else {
1108 WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
1109 }
1110
1111 pipe_config->clock_set = true;
1112}
1113
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001114static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
1115 struct intel_crtc_config *pipe_config)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001116{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001117 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001118 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
1119 struct drm_display_mode *mode = &pipe_config->requested_mode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001120
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01001121 DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
1122 pipe_config->pipe_bpp = 8*3;
1123
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001124 if (HAS_PCH_SPLIT(encoder->base.dev))
1125 pipe_config->has_pch_encoder = true;
1126
Chris Wilson32aad862010-08-04 13:50:25 +01001127 /* We need to construct preferred input timings based on our
1128 * output timings. To do that, we have to set the output
1129 * timings, even though this isn't really the right place in
1130 * the sequence to do it. Oh well.
1131 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001132 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +01001133 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001134 return false;
Chris Wilson32aad862010-08-04 13:50:25 +01001135
Daniel Vetterc9a29692012-04-10 13:55:47 +02001136 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1137 mode,
1138 adjusted_mode);
Daniel Vetter09ede542013-04-30 14:01:45 +02001139 pipe_config->sdvo_tv_clock = true;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001140 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +01001141 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +01001142 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001143 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001144
Daniel Vetterc9a29692012-04-10 13:55:47 +02001145 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1146 mode,
1147 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001148 }
Chris Wilson32aad862010-08-04 13:50:25 +01001149
1150 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +01001151 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +01001152 */
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001153 pipe_config->pixel_multiplier =
1154 intel_sdvo_get_pixel_multiplier(adjusted_mode);
Chris Wilson32aad862010-08-04 13:50:25 +01001155
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001156 if (intel_sdvo->color_range_auto) {
1157 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001158 /* FIXME: This bit is only valid when using TMDS encoding and 8
1159 * bit per color mode. */
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001160 if (intel_sdvo->has_hdmi_monitor &&
Thierry Reding18316c82012-12-20 15:41:44 +01001161 drm_match_cea_mode(adjusted_mode) > 1)
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001162 pipe_config->limited_color_range = true;
1163 } else {
1164 if (intel_sdvo->has_hdmi_monitor &&
1165 intel_sdvo->color_range == HDMI_COLOR_RANGE_16_235)
1166 pipe_config->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001167 }
1168
Daniel Vetter70484552013-04-30 14:01:41 +02001169 /* Clock computation needs to happen after pixel multiplier. */
1170 if (intel_sdvo->is_tv)
1171 i9xx_adjust_sdvo_tv_clock(pipe_config);
1172
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001173 return true;
1174}
1175
Daniel Vetter192d47a2014-04-24 23:54:45 +02001176static void intel_sdvo_pre_enable(struct intel_encoder *intel_encoder)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001177{
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001178 struct drm_device *dev = intel_encoder->base.dev;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001179 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereeb47932013-09-03 20:40:36 +02001180 struct intel_crtc *crtc = to_intel_crtc(intel_encoder->base.crtc);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001181 struct drm_display_mode *adjusted_mode =
Daniel Vettereeb47932013-09-03 20:40:36 +02001182 &crtc->config.adjusted_mode;
1183 struct drm_display_mode *mode = &crtc->config.requested_mode;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001184 struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001185 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001186 struct intel_sdvo_in_out_map in_out;
Daniel Vetter66518192012-04-01 19:16:18 +02001187 struct intel_sdvo_dtd input_dtd, output_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001188 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001189
1190 if (!mode)
1191 return;
1192
1193 /* First, set the input mapping for the first input to our controlled
1194 * output. This is only correct if we're a single-input device, in
1195 * which case the first input is the output from the appropriate SDVO
1196 * channel on the motherboard. In a two-input device, the first input
1197 * will be SDVOB and the second SDVOC.
1198 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001199 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001200 in_out.in1 = 0;
1201
Pavel Roskinc74696b2010-09-02 14:46:34 -04001202 intel_sdvo_set_value(intel_sdvo,
1203 SDVO_CMD_SET_IN_OUT_MAP,
1204 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001205
Chris Wilson6c9547f2010-08-25 10:05:17 +01001206 /* Set the output timings to the screen */
1207 if (!intel_sdvo_set_target_output(intel_sdvo,
1208 intel_sdvo->attached_output))
1209 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001210
Daniel Vetter66518192012-04-01 19:16:18 +02001211 /* lvds has a special fixed output timing. */
1212 if (intel_sdvo->is_lvds)
1213 intel_sdvo_get_dtd_from_mode(&output_dtd,
1214 intel_sdvo->sdvo_lvds_fixed_mode);
1215 else
1216 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001217 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1218 DRM_INFO("Setting output timings on %s failed\n",
1219 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001220
1221 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001222 if (!intel_sdvo_set_target_input(intel_sdvo))
1223 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001224
Chris Wilson97aaf912011-01-04 20:10:52 +00001225 if (intel_sdvo->has_hdmi_monitor) {
1226 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1227 intel_sdvo_set_colorimetry(intel_sdvo,
1228 SDVO_COLORIMETRY_RGB256);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001229 intel_sdvo_set_avi_infoframe(intel_sdvo, adjusted_mode);
Chris Wilson97aaf912011-01-04 20:10:52 +00001230 } else
1231 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001232
Chris Wilson6c9547f2010-08-25 10:05:17 +01001233 if (intel_sdvo->is_tv &&
1234 !intel_sdvo_set_tv_format(intel_sdvo))
1235 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001236
Daniel Vetter66518192012-04-01 19:16:18 +02001237 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Daniel Vettereeb47932013-09-03 20:40:36 +02001238
Egbert Eiche7518232012-10-13 14:29:31 +02001239 if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
1240 input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001241 if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
1242 DRM_INFO("Setting input timings on %s failed\n",
1243 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001244
Daniel Vettereeb47932013-09-03 20:40:36 +02001245 switch (crtc->config.pixel_multiplier) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001246 default:
Daniel Vetteref1b4602013-06-01 17:17:04 +02001247 WARN(1, "unknown pixel mutlipler specified\n");
Chris Wilson32aad862010-08-04 13:50:25 +01001248 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1249 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1250 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001251 }
Chris Wilson32aad862010-08-04 13:50:25 +01001252 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1253 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001254
1255 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001256 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoniba68e082012-01-06 19:45:34 -02001257 /* The real mode polarity is set by the SDVO commands, using
1258 * struct intel_sdvo_dtd. */
1259 sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
Daniel Vetter69f5acc2014-04-24 23:54:48 +02001260 if (!HAS_PCH_SPLIT(dev) && crtc->config.limited_color_range)
1261 sdvox |= HDMI_COLOR_RANGE_16_235;
Chris Wilson6714afb2010-12-17 04:10:51 +00001262 if (INTEL_INFO(dev)->gen < 5)
1263 sdvox |= SDVO_BORDER_ENABLE;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001264 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001265 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001266 switch (intel_sdvo->sdvo_reg) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03001267 case GEN3_SDVOB:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001268 sdvox &= SDVOB_PRESERVE_MASK;
1269 break;
Paulo Zanonie2debe92013-02-18 19:00:27 -03001270 case GEN3_SDVOC:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001271 sdvox &= SDVOC_PRESERVE_MASK;
1272 break;
1273 }
1274 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1275 }
Paulo Zanoni3573c412011-10-14 18:16:22 -03001276
1277 if (INTEL_PCH_TYPE(dev) >= PCH_CPT)
Daniel Vettereeb47932013-09-03 20:40:36 +02001278 sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001279 else
Daniel Vettereeb47932013-09-03 20:40:36 +02001280 sdvox |= SDVO_PIPE_SEL(crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001281
Chris Wilsonda79de92010-11-22 11:12:46 +00001282 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001283 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001284
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001285 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001286 /* done in crtc_mode_set as the dpll_md reg must be written early */
1287 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1288 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001289 } else {
Daniel Vettereeb47932013-09-03 20:40:36 +02001290 sdvox |= (crtc->config.pixel_multiplier - 1)
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001291 << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001292 }
1293
Chris Wilson6714afb2010-12-17 04:10:51 +00001294 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1295 INTEL_INFO(dev)->gen < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001296 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001297 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001298}
1299
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001300static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001301{
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001302 struct intel_sdvo_connector *intel_sdvo_connector =
1303 to_intel_sdvo_connector(&connector->base);
1304 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001305 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001306
1307 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
1308
1309 if (active_outputs & intel_sdvo_connector->output_flag)
1310 return true;
1311 else
1312 return false;
1313}
1314
1315static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
1316 enum pipe *pipe)
1317{
1318 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001319 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001320 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001321 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001322 u32 tmp;
1323
1324 tmp = I915_READ(intel_sdvo->sdvo_reg);
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001325 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001326
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001327 if (!(tmp & SDVO_ENABLE) && (active_outputs == 0))
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001328 return false;
1329
1330 if (HAS_PCH_CPT(dev))
1331 *pipe = PORT_TO_PIPE_CPT(tmp);
1332 else
1333 *pipe = PORT_TO_PIPE(tmp);
1334
1335 return true;
1336}
1337
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001338static void intel_sdvo_get_config(struct intel_encoder *encoder,
1339 struct intel_crtc_config *pipe_config)
1340{
Daniel Vetter6c49f242013-06-06 12:45:25 +02001341 struct drm_device *dev = encoder->base.dev;
1342 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001343 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001344 struct intel_sdvo_dtd dtd;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001345 int encoder_pixel_multiplier = 0;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001346 int dotclock;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001347 u32 flags = 0, sdvox;
1348 u8 val;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001349 bool ret;
1350
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02001351 sdvox = I915_READ(intel_sdvo->sdvo_reg);
1352
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001353 ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
1354 if (!ret) {
Daniel Vetterbb760062013-06-06 14:55:52 +02001355 /* Some sdvo encoders are not spec compliant and don't
1356 * implement the mandatory get_timings function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001357 DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
Daniel Vetterbb760062013-06-06 14:55:52 +02001358 pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
1359 } else {
1360 if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
1361 flags |= DRM_MODE_FLAG_PHSYNC;
1362 else
1363 flags |= DRM_MODE_FLAG_NHSYNC;
1364
1365 if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
1366 flags |= DRM_MODE_FLAG_PVSYNC;
1367 else
1368 flags |= DRM_MODE_FLAG_NVSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001369 }
1370
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001371 pipe_config->adjusted_mode.flags |= flags;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001372
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001373 /*
1374 * pixel multiplier readout is tricky: Only on i915g/gm it is stored in
1375 * the sdvo port register, on all other platforms it is part of the dpll
1376 * state. Since the general pipe state readout happens before the
1377 * encoder->get_config we so already have a valid pixel multplier on all
1378 * other platfroms.
1379 */
Daniel Vetter6c49f242013-06-06 12:45:25 +02001380 if (IS_I915G(dev) || IS_I915GM(dev)) {
Daniel Vetter6c49f242013-06-06 12:45:25 +02001381 pipe_config->pixel_multiplier =
1382 ((sdvox & SDVO_PORT_MULTIPLY_MASK)
1383 >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
1384 }
1385
Ville Syrjälä18442d02013-09-13 16:00:08 +03001386 dotclock = pipe_config->port_clock / pipe_config->pixel_multiplier;
1387
1388 if (HAS_PCH_SPLIT(dev))
1389 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1390
Damien Lespiau241bfc32013-09-25 16:45:37 +01001391 pipe_config->adjusted_mode.crtc_clock = dotclock;
Ville Syrjälä18442d02013-09-13 16:00:08 +03001392
Daniel Vetter6c49f242013-06-06 12:45:25 +02001393 /* Cross check the port pixel multiplier with the sdvo encoder state. */
Damien Lespiau53b91402013-07-12 16:24:40 +01001394 if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT,
1395 &val, 1)) {
1396 switch (val) {
1397 case SDVO_CLOCK_RATE_MULT_1X:
1398 encoder_pixel_multiplier = 1;
1399 break;
1400 case SDVO_CLOCK_RATE_MULT_2X:
1401 encoder_pixel_multiplier = 2;
1402 break;
1403 case SDVO_CLOCK_RATE_MULT_4X:
1404 encoder_pixel_multiplier = 4;
1405 break;
1406 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02001407 }
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001408
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02001409 if (sdvox & HDMI_COLOR_RANGE_16_235)
1410 pipe_config->limited_color_range = true;
1411
Daniel Vetter6c49f242013-06-06 12:45:25 +02001412 WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier,
1413 "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
1414 pipe_config->pixel_multiplier, encoder_pixel_multiplier);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001415}
1416
Daniel Vetterce22c322012-07-01 15:31:04 +02001417static void intel_disable_sdvo(struct intel_encoder *encoder)
1418{
1419 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001420 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001421 u32 temp;
1422
Daniel Vetterce22c322012-07-01 15:31:04 +02001423 intel_sdvo_set_active_outputs(intel_sdvo, 0);
1424 if (0)
1425 intel_sdvo_set_encoder_power_state(intel_sdvo,
1426 DRM_MODE_DPMS_OFF);
1427
1428 temp = I915_READ(intel_sdvo->sdvo_reg);
1429 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilson776ca7c2012-11-21 10:44:23 +00001430 /* HW workaround for IBX, we need to move the port to
1431 * transcoder A before disabling it. */
1432 if (HAS_PCH_IBX(encoder->base.dev)) {
1433 struct drm_crtc *crtc = encoder->base.crtc;
1434 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
1435
1436 if (temp & SDVO_PIPE_B_SELECT) {
1437 temp &= ~SDVO_PIPE_B_SELECT;
1438 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1439 POSTING_READ(intel_sdvo->sdvo_reg);
1440
1441 /* Again we need to write this twice. */
1442 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1443 POSTING_READ(intel_sdvo->sdvo_reg);
1444
1445 /* Transcoder selection bits only update
1446 * effectively on vblank. */
1447 if (crtc)
1448 intel_wait_for_vblank(encoder->base.dev, pipe);
1449 else
1450 msleep(50);
1451 }
1452 }
1453
Daniel Vetterce22c322012-07-01 15:31:04 +02001454 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
1455 }
1456}
1457
1458static void intel_enable_sdvo(struct intel_encoder *encoder)
1459{
1460 struct drm_device *dev = encoder->base.dev;
1461 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001462 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Daniel Vetterce22c322012-07-01 15:31:04 +02001463 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1464 u32 temp;
1465 bool input1, input2;
1466 int i;
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001467 bool success;
Daniel Vetterce22c322012-07-01 15:31:04 +02001468
1469 temp = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001470 if ((temp & SDVO_ENABLE) == 0) {
1471 /* HW workaround for IBX, we need to move the port
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001472 * to transcoder A before disabling it, so restore it here. */
1473 if (HAS_PCH_IBX(dev))
1474 temp |= SDVO_PIPE_SEL(intel_crtc->pipe);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001475
Daniel Vetterce22c322012-07-01 15:31:04 +02001476 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001477 }
Daniel Vetterce22c322012-07-01 15:31:04 +02001478 for (i = 0; i < 2; i++)
1479 intel_wait_for_vblank(dev, intel_crtc->pipe);
1480
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001481 success = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
Daniel Vetterce22c322012-07-01 15:31:04 +02001482 /* Warn if the device reported failure to sync.
1483 * A lot of SDVO devices fail to notify of sync, but it's
1484 * a given it the status is a success, we succeeded.
1485 */
Jani Nikulad0a7b6d2014-03-21 14:56:32 +02001486 if (success && !input1) {
Daniel Vetterce22c322012-07-01 15:31:04 +02001487 DRM_DEBUG_KMS("First %s output reported failure to "
1488 "sync\n", SDVO_NAME(intel_sdvo));
1489 }
1490
1491 if (0)
1492 intel_sdvo_set_encoder_power_state(intel_sdvo,
1493 DRM_MODE_DPMS_ON);
1494 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
1495}
1496
Jani Nikula6b1c087b2013-05-28 12:35:02 +03001497/* Special dpms function to support cloning between dvo/sdvo/crt. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001498static void intel_sdvo_dpms(struct drm_connector *connector, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001499{
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001500 struct drm_crtc *crtc;
1501 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1502
1503 /* dvo supports only 2 dpms states. */
1504 if (mode != DRM_MODE_DPMS_ON)
1505 mode = DRM_MODE_DPMS_OFF;
1506
1507 if (mode == connector->dpms)
1508 return;
1509
1510 connector->dpms = mode;
1511
1512 /* Only need to change hw state when actually enabled */
1513 crtc = intel_sdvo->base.base.crtc;
1514 if (!crtc) {
1515 intel_sdvo->base.connectors_active = false;
1516 return;
1517 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001518
Jani Nikula6b1c087b2013-05-28 12:35:02 +03001519 /* We set active outputs manually below in case pipe dpms doesn't change
1520 * due to cloning. */
Jesse Barnes79e53942008-11-07 14:24:08 -08001521 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001522 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001523 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001524 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001525
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001526 intel_sdvo->base.connectors_active = false;
1527
1528 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001529 } else {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001530 intel_sdvo->base.connectors_active = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001531
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001532 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001533
1534 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001535 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1536 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001537 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02001538
Daniel Vetterb9805142012-08-31 17:37:33 +02001539 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001540}
1541
Damien Lespiauc19de8e2013-11-28 15:29:18 +00001542static enum drm_mode_status
1543intel_sdvo_mode_valid(struct drm_connector *connector,
1544 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001545{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001546 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001547
1548 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1549 return MODE_NO_DBLESCAN;
1550
Chris Wilsonea5b2132010-08-04 13:50:23 +01001551 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001552 return MODE_CLOCK_LOW;
1553
Chris Wilsonea5b2132010-08-04 13:50:23 +01001554 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001555 return MODE_CLOCK_HIGH;
1556
Chris Wilson85454232010-08-08 14:28:23 +01001557 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001558 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001559 return MODE_PANEL;
1560
Chris Wilsonea5b2132010-08-04 13:50:23 +01001561 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001562 return MODE_PANEL;
1563 }
1564
Jesse Barnes79e53942008-11-07 14:24:08 -08001565 return MODE_OK;
1566}
1567
Chris Wilsonea5b2132010-08-04 13:50:23 +01001568static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001569{
Chris Wilson1a3665c2011-01-25 13:59:37 +00001570 BUILD_BUG_ON(sizeof(*caps) != 8);
Chris Wilsone957d772010-09-24 12:52:03 +01001571 if (!intel_sdvo_get_value(intel_sdvo,
1572 SDVO_CMD_GET_DEVICE_CAPS,
1573 caps, sizeof(*caps)))
1574 return false;
1575
1576 DRM_DEBUG_KMS("SDVO capabilities:\n"
1577 " vendor_id: %d\n"
1578 " device_id: %d\n"
1579 " device_rev_id: %d\n"
1580 " sdvo_version_major: %d\n"
1581 " sdvo_version_minor: %d\n"
1582 " sdvo_inputs_mask: %d\n"
1583 " smooth_scaling: %d\n"
1584 " sharp_scaling: %d\n"
1585 " up_scaling: %d\n"
1586 " down_scaling: %d\n"
1587 " stall_support: %d\n"
1588 " output_flags: %d\n",
1589 caps->vendor_id,
1590 caps->device_id,
1591 caps->device_rev_id,
1592 caps->sdvo_version_major,
1593 caps->sdvo_version_minor,
1594 caps->sdvo_inputs_mask,
1595 caps->smooth_scaling,
1596 caps->sharp_scaling,
1597 caps->up_scaling,
1598 caps->down_scaling,
1599 caps->stall_support,
1600 caps->output_flags);
1601
1602 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001603}
1604
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001605static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -08001606{
Daniel Vetter768b1072012-05-04 11:29:56 +02001607 struct drm_device *dev = intel_sdvo->base.base.dev;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001608 uint16_t hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001609
Daniel Vetter768b1072012-05-04 11:29:56 +02001610 /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
1611 * on the line. */
1612 if (IS_I945G(dev) || IS_I945GM(dev))
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001613 return 0;
Daniel Vetter768b1072012-05-04 11:29:56 +02001614
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001615 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1616 &hotplug, sizeof(hotplug)))
1617 return 0;
1618
1619 return hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001620}
1621
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001622static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001623{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001624 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001625
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001626 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
1627 &intel_sdvo->hotplug_active, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001628}
1629
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001630static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001631intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001632{
Chris Wilsonbc652122011-01-25 13:28:29 +00001633 /* Is there more than one type of output? */
Adam Jackson22944882011-06-16 16:36:24 -04001634 return hweight16(intel_sdvo->caps.output_flags) > 1;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001635}
1636
Chris Wilsonf899fc62010-07-20 15:44:45 -07001637static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001638intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001639{
Chris Wilsone957d772010-09-24 12:52:03 +01001640 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1641 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001642}
1643
Chris Wilsonff482d82010-09-15 10:40:38 +01001644/* Mac mini hack -- use the same DDC as the analog connector */
1645static struct edid *
1646intel_sdvo_get_analog_edid(struct drm_connector *connector)
1647{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001648 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001649
Chris Wilson0c1dab82010-11-23 22:37:01 +00001650 return drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001651 intel_gmbus_get_adapter(dev_priv,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001652 dev_priv->vbt.crt_ddc_pin));
Chris Wilsonff482d82010-09-15 10:40:38 +01001653}
1654
Ben Widawskyc43b5632012-04-16 14:07:40 -07001655static enum drm_connector_status
Adam Jackson8bf38482011-06-16 16:36:25 -04001656intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001657{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001658 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001659 enum drm_connector_status status;
1660 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001661
Chris Wilsone957d772010-09-24 12:52:03 +01001662 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001663
Chris Wilsonea5b2132010-08-04 13:50:23 +01001664 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001665 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001666
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001667 /*
1668 * Don't use the 1 as the argument of DDC bus switch to get
1669 * the EDID. It is used for SDVO SPD ROM.
1670 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001671 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001672 intel_sdvo->ddc_bus = ddc;
1673 edid = intel_sdvo_get_edid(connector);
1674 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001675 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001676 }
Chris Wilsone957d772010-09-24 12:52:03 +01001677 /*
1678 * If we found the EDID on the other bus,
1679 * assume that is the correct DDC bus.
1680 */
1681 if (edid == NULL)
1682 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001683 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001684
1685 /*
1686 * When there is no edid and no monitor is connected with VGA
1687 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001688 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001689 if (edid == NULL)
1690 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001691
Chris Wilson2f551c82010-09-15 10:42:50 +01001692 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001693 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001694 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001695 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1696 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001697 if (intel_sdvo->is_hdmi) {
1698 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1699 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001700 intel_sdvo->rgb_quant_range_selectable =
1701 drm_rgb_quant_range_selectable(edid);
Chris Wilsonda79de92010-11-22 11:12:46 +00001702 }
Chris Wilson139467432011-02-09 20:01:16 +00001703 } else
1704 status = connector_status_disconnected;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001705 kfree(edid);
1706 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001707
1708 if (status == connector_status_connected) {
1709 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001710 if (intel_sdvo_connector->force_audio != HDMI_AUDIO_AUTO)
1711 intel_sdvo->has_hdmi_audio = (intel_sdvo_connector->force_audio == HDMI_AUDIO_ON);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001712 }
1713
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001714 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001715}
1716
Chris Wilson52220082011-06-20 14:45:50 +01001717static bool
1718intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
1719 struct edid *edid)
1720{
1721 bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1722 bool connector_is_digital = !!IS_DIGITAL(sdvo);
1723
1724 DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
1725 connector_is_digital, monitor_is_digital);
1726 return connector_is_digital == monitor_is_digital;
1727}
1728
Chris Wilson7b334fc2010-09-09 23:51:02 +01001729static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001730intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001731{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001732 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001733 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001734 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001735 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001736
Chris Wilson164c8592013-07-20 20:27:08 +01001737 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1738 connector->base.id, drm_get_connector_name(connector));
1739
Chris Wilsonfc373812012-11-23 11:57:56 +00001740 if (!intel_sdvo_get_value(intel_sdvo,
1741 SDVO_CMD_GET_ATTACHED_DISPLAYS,
1742 &response, 2))
Chris Wilson32aad862010-08-04 13:50:25 +01001743 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001744
Chris Wilsone957d772010-09-24 12:52:03 +01001745 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1746 response & 0xff, response >> 8,
1747 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001748
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001749 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001750 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001751
Chris Wilsonea5b2132010-08-04 13:50:23 +01001752 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001753
Chris Wilson97aaf912011-01-04 20:10:52 +00001754 intel_sdvo->has_hdmi_monitor = false;
1755 intel_sdvo->has_hdmi_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001756 intel_sdvo->rgb_quant_range_selectable = false;
Chris Wilson97aaf912011-01-04 20:10:52 +00001757
Chris Wilson615fb932010-08-04 13:50:24 +01001758 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001759 ret = connector_status_disconnected;
Chris Wilson139467432011-02-09 20:01:16 +00001760 else if (IS_TMDS(intel_sdvo_connector))
Adam Jackson8bf38482011-06-16 16:36:25 -04001761 ret = intel_sdvo_tmds_sink_detect(connector);
Chris Wilson139467432011-02-09 20:01:16 +00001762 else {
1763 struct edid *edid;
1764
1765 /* if we have an edid check it matches the connection */
1766 edid = intel_sdvo_get_edid(connector);
1767 if (edid == NULL)
1768 edid = intel_sdvo_get_analog_edid(connector);
1769 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001770 if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
1771 edid))
Chris Wilson139467432011-02-09 20:01:16 +00001772 ret = connector_status_connected;
Chris Wilson52220082011-06-20 14:45:50 +01001773 else
1774 ret = connector_status_disconnected;
1775
Chris Wilson139467432011-02-09 20:01:16 +00001776 kfree(edid);
1777 } else
1778 ret = connector_status_connected;
1779 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001780
1781 /* May update encoder flag for like clock for SDVO TV, etc.*/
1782 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001783 intel_sdvo->is_tv = false;
1784 intel_sdvo->is_lvds = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001785
Daniel Vetter09ede542013-04-30 14:01:45 +02001786 if (response & SDVO_TV_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001787 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001788 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001789 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001790 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001791
1792 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001793}
1794
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001795static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001796{
Chris Wilsonff482d82010-09-15 10:40:38 +01001797 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001798
Chris Wilson46a3f4a32013-09-24 12:55:40 +01001799 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1800 connector->base.id, drm_get_connector_name(connector));
1801
Jesse Barnes79e53942008-11-07 14:24:08 -08001802 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001803 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001804
Keith Packard57cdaf92009-09-04 13:07:54 +08001805 /*
1806 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1807 * link between analog and digital outputs. So, if the regular SDVO
1808 * DDC fails, check to see if the analog output is disconnected, in
1809 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001810 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001811 if (edid == NULL)
1812 edid = intel_sdvo_get_analog_edid(connector);
1813
Chris Wilsonff482d82010-09-15 10:40:38 +01001814 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001815 if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
1816 edid)) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001817 drm_mode_connector_update_edid_property(connector, edid);
1818 drm_add_edid_modes(connector, edid);
1819 }
Chris Wilson139467432011-02-09 20:01:16 +00001820
Chris Wilsonff482d82010-09-15 10:40:38 +01001821 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001822 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001823}
1824
1825/*
1826 * Set of SDVO TV modes.
1827 * Note! This is in reply order (see loop in get_tv_modes).
1828 * XXX: all 60Hz refresh?
1829 */
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001830static const struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001831 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1832 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001833 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001834 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1835 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001836 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001837 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1838 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001839 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001840 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1841 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001842 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001843 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1844 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001845 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001846 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1847 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001848 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001849 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1850 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001851 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001852 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1853 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001854 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001855 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1856 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001857 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001858 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1859 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001860 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001861 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1862 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001863 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001864 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1865 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001866 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001867 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1868 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001869 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001870 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1871 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001872 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001873 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1874 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001875 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001876 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1877 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001878 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001879 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1880 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001881 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001882 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1883 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001884 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001885 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1886 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001887 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1888};
1889
1890static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1891{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001892 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001893 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001894 uint32_t reply = 0, format_map = 0;
1895 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001896
Chris Wilson46a3f4a32013-09-24 12:55:40 +01001897 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1898 connector->base.id, drm_get_connector_name(connector));
1899
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001900 /* Read the list of supported input resolutions for the selected TV
1901 * format.
1902 */
Chris Wilson40039752010-08-04 13:50:26 +01001903 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001904 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001905 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001906
Chris Wilson32aad862010-08-04 13:50:25 +01001907 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1908 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001909
Chris Wilson32aad862010-08-04 13:50:25 +01001910 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001911 if (!intel_sdvo_write_cmd(intel_sdvo,
1912 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001913 &tv_res, sizeof(tv_res)))
1914 return;
1915 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001916 return;
1917
1918 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001919 if (reply & (1 << i)) {
1920 struct drm_display_mode *nmode;
1921 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001922 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001923 if (nmode)
1924 drm_mode_probed_add(connector, nmode);
1925 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001926}
1927
Ma Ling7086c872009-05-13 11:20:06 +08001928static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1929{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001930 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001931 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001932 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001933
Chris Wilson46a3f4a32013-09-24 12:55:40 +01001934 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1935 connector->base.id, drm_get_connector_name(connector));
1936
Ma Ling7086c872009-05-13 11:20:06 +08001937 /*
Daniel Vetterc3456fb2013-06-10 09:47:58 +02001938 * Fetch modes from VBT. For SDVO prefer the VBT mode since some
Dave Airlie4300a0f2013-06-27 20:40:44 +10001939 * SDVO->LVDS transcoders can't cope with the EDID mode.
Ma Ling7086c872009-05-13 11:20:06 +08001940 */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001941 if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001942 newmode = drm_mode_duplicate(connector->dev,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001943 dev_priv->vbt.sdvo_lvds_vbt_mode);
Ma Ling7086c872009-05-13 11:20:06 +08001944 if (newmode != NULL) {
1945 /* Guarantee the mode is preferred */
1946 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1947 DRM_MODE_TYPE_DRIVER);
1948 drm_mode_probed_add(connector, newmode);
1949 }
1950 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001951
Dave Airlie4300a0f2013-06-27 20:40:44 +10001952 /*
1953 * Attempt to get the mode list from DDC.
1954 * Assume that the preferred modes are
1955 * arranged in priority order.
1956 */
1957 intel_ddc_get_modes(connector, &intel_sdvo->ddc);
1958
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001959 list_for_each_entry(newmode, &connector->probed_modes, head) {
1960 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001961 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001962 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001963
Chris Wilson85454232010-08-08 14:28:23 +01001964 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001965 break;
1966 }
1967 }
Ma Ling7086c872009-05-13 11:20:06 +08001968}
1969
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001970static int intel_sdvo_get_modes(struct drm_connector *connector)
1971{
Chris Wilson615fb932010-08-04 13:50:24 +01001972 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001973
Chris Wilson615fb932010-08-04 13:50:24 +01001974 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001975 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001976 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001977 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001978 else
1979 intel_sdvo_get_ddc_modes(connector);
1980
Chris Wilson32aad862010-08-04 13:50:25 +01001981 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001982}
1983
Chris Wilsonfcc8d672010-08-04 13:50:27 +01001984static void
1985intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001986{
Chris Wilson615fb932010-08-04 13:50:24 +01001987 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001988 struct drm_device *dev = connector->dev;
1989
Chris Wilsonc5521702010-08-04 13:50:28 +01001990 if (intel_sdvo_connector->left)
1991 drm_property_destroy(dev, intel_sdvo_connector->left);
1992 if (intel_sdvo_connector->right)
1993 drm_property_destroy(dev, intel_sdvo_connector->right);
1994 if (intel_sdvo_connector->top)
1995 drm_property_destroy(dev, intel_sdvo_connector->top);
1996 if (intel_sdvo_connector->bottom)
1997 drm_property_destroy(dev, intel_sdvo_connector->bottom);
1998 if (intel_sdvo_connector->hpos)
1999 drm_property_destroy(dev, intel_sdvo_connector->hpos);
2000 if (intel_sdvo_connector->vpos)
2001 drm_property_destroy(dev, intel_sdvo_connector->vpos);
2002 if (intel_sdvo_connector->saturation)
2003 drm_property_destroy(dev, intel_sdvo_connector->saturation);
2004 if (intel_sdvo_connector->contrast)
2005 drm_property_destroy(dev, intel_sdvo_connector->contrast);
2006 if (intel_sdvo_connector->hue)
2007 drm_property_destroy(dev, intel_sdvo_connector->hue);
2008 if (intel_sdvo_connector->sharpness)
2009 drm_property_destroy(dev, intel_sdvo_connector->sharpness);
2010 if (intel_sdvo_connector->flicker_filter)
2011 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter);
2012 if (intel_sdvo_connector->flicker_filter_2d)
2013 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d);
2014 if (intel_sdvo_connector->flicker_filter_adaptive)
2015 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive);
2016 if (intel_sdvo_connector->tv_luma_filter)
2017 drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter);
2018 if (intel_sdvo_connector->tv_chroma_filter)
2019 drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter);
Chris Wilsone0442182010-08-04 13:50:29 +01002020 if (intel_sdvo_connector->dot_crawl)
2021 drm_property_destroy(dev, intel_sdvo_connector->dot_crawl);
Chris Wilsonc5521702010-08-04 13:50:28 +01002022 if (intel_sdvo_connector->brightness)
2023 drm_property_destroy(dev, intel_sdvo_connector->brightness);
Zhao Yakuib9219c52009-09-10 15:45:46 +08002024}
2025
Jesse Barnes79e53942008-11-07 14:24:08 -08002026static void intel_sdvo_destroy(struct drm_connector *connector)
2027{
Chris Wilson615fb932010-08-04 13:50:24 +01002028 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08002029
Chris Wilsonc5521702010-08-04 13:50:28 +01002030 if (intel_sdvo_connector->tv_format)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002031 drm_property_destroy(connector->dev,
Chris Wilsonc5521702010-08-04 13:50:28 +01002032 intel_sdvo_connector->tv_format);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002033
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002034 intel_sdvo_destroy_enhance_property(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08002035 drm_connector_cleanup(connector);
Jani Nikula4b745b12012-11-12 18:31:36 +02002036 kfree(intel_sdvo_connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08002037}
2038
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002039static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
2040{
2041 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
2042 struct edid *edid;
2043 bool has_audio = false;
2044
2045 if (!intel_sdvo->is_hdmi)
2046 return false;
2047
2048 edid = intel_sdvo_get_edid(connector);
2049 if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
2050 has_audio = drm_detect_monitor_audio(edid);
Jani Nikula38ab8a202012-08-15 12:32:36 +03002051 kfree(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002052
2053 return has_audio;
2054}
2055
Zhao Yakuice6feab2009-08-24 13:50:26 +08002056static int
2057intel_sdvo_set_property(struct drm_connector *connector,
2058 struct drm_property *property,
2059 uint64_t val)
2060{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002061 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01002062 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002063 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002064 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01002065 uint8_t cmd;
2066 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002067
Rob Clark662595d2012-10-11 20:36:04 -05002068 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01002069 if (ret)
2070 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002071
Chris Wilson3f43c482011-05-12 22:17:24 +01002072 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002073 int i = val;
2074 bool has_audio;
2075
2076 if (i == intel_sdvo_connector->force_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002077 return 0;
2078
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002079 intel_sdvo_connector->force_audio = i;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002080
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002081 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002082 has_audio = intel_sdvo_detect_hdmi_audio(connector);
2083 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002084 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002085
2086 if (has_audio == intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002087 return 0;
2088
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002089 intel_sdvo->has_hdmi_audio = has_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002090 goto done;
2091 }
2092
Chris Wilsone953fd72011-02-21 22:23:52 +00002093 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02002094 bool old_auto = intel_sdvo->color_range_auto;
2095 uint32_t old_range = intel_sdvo->color_range;
2096
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002097 switch (val) {
2098 case INTEL_BROADCAST_RGB_AUTO:
2099 intel_sdvo->color_range_auto = true;
2100 break;
2101 case INTEL_BROADCAST_RGB_FULL:
2102 intel_sdvo->color_range_auto = false;
2103 intel_sdvo->color_range = 0;
2104 break;
2105 case INTEL_BROADCAST_RGB_LIMITED:
2106 intel_sdvo->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002107 /* FIXME: this bit is only valid when using TMDS
2108 * encoding and 8 bit per color mode. */
2109 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002110 break;
2111 default:
2112 return -EINVAL;
2113 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02002114
2115 if (old_auto == intel_sdvo->color_range_auto &&
2116 old_range == intel_sdvo->color_range)
2117 return 0;
2118
Zhao Yakuice6feab2009-08-24 13:50:26 +08002119 goto done;
2120 }
2121
Chris Wilsonc5521702010-08-04 13:50:28 +01002122#define CHECK_PROPERTY(name, NAME) \
2123 if (intel_sdvo_connector->name == property) { \
2124 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
2125 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
2126 cmd = SDVO_CMD_SET_##NAME; \
2127 intel_sdvo_connector->cur_##name = temp_value; \
2128 goto set_value; \
2129 }
2130
2131 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01002132 if (val >= TV_FORMAT_NUM)
2133 return -EINVAL;
2134
Chris Wilson40039752010-08-04 13:50:26 +01002135 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01002136 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01002137 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002138
Chris Wilson40039752010-08-04 13:50:26 +01002139 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01002140 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01002141 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002142 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01002143 if (intel_sdvo_connector->left == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002144 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002145 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002146 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002147 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002148
Chris Wilson615fb932010-08-04 13:50:24 +01002149 intel_sdvo_connector->left_margin = temp_value;
2150 intel_sdvo_connector->right_margin = temp_value;
2151 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002152 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002153 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002154 goto set_value;
2155 } else if (intel_sdvo_connector->right == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002156 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002157 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002158 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002159 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002160
Chris Wilson615fb932010-08-04 13:50:24 +01002161 intel_sdvo_connector->left_margin = temp_value;
2162 intel_sdvo_connector->right_margin = temp_value;
2163 temp_value = intel_sdvo_connector->max_hscan -
2164 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002165 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002166 goto set_value;
2167 } else if (intel_sdvo_connector->top == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002168 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002169 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002170 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002171 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002172
Chris Wilson615fb932010-08-04 13:50:24 +01002173 intel_sdvo_connector->top_margin = temp_value;
2174 intel_sdvo_connector->bottom_margin = temp_value;
2175 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002176 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002177 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002178 goto set_value;
2179 } else if (intel_sdvo_connector->bottom == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002180 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002181 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002182 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002183 return 0;
2184
Chris Wilson615fb932010-08-04 13:50:24 +01002185 intel_sdvo_connector->top_margin = temp_value;
2186 intel_sdvo_connector->bottom_margin = temp_value;
2187 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002188 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002189 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002190 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002191 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002192 CHECK_PROPERTY(hpos, HPOS)
2193 CHECK_PROPERTY(vpos, VPOS)
2194 CHECK_PROPERTY(saturation, SATURATION)
2195 CHECK_PROPERTY(contrast, CONTRAST)
2196 CHECK_PROPERTY(hue, HUE)
2197 CHECK_PROPERTY(brightness, BRIGHTNESS)
2198 CHECK_PROPERTY(sharpness, SHARPNESS)
2199 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
2200 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
2201 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
2202 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
2203 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01002204 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002205 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002206
2207 return -EINVAL; /* unknown property */
2208
2209set_value:
2210 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
2211 return -EIO;
2212
2213
2214done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002215 if (intel_sdvo->base.base.crtc)
2216 intel_crtc_restore_mode(intel_sdvo->base.base.crtc);
Chris Wilsonc5521702010-08-04 13:50:28 +01002217
Chris Wilson32aad862010-08-04 13:50:25 +01002218 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01002219#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08002220}
2221
Jesse Barnes79e53942008-11-07 14:24:08 -08002222static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02002223 .dpms = intel_sdvo_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08002224 .detect = intel_sdvo_detect,
2225 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08002226 .set_property = intel_sdvo_set_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08002227 .destroy = intel_sdvo_destroy,
2228};
2229
2230static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
2231 .get_modes = intel_sdvo_get_modes,
2232 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002233 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08002234};
2235
Hannes Ederb358d0a2008-12-18 21:18:47 +01002236static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08002237{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02002238 struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder));
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002239
Chris Wilsonea5b2132010-08-04 13:50:23 +01002240 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002241 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002242 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002243
Chris Wilsone957d772010-09-24 12:52:03 +01002244 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002245 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08002246}
2247
2248static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
2249 .destroy = intel_sdvo_enc_destroy,
2250};
2251
Chris Wilsonb66d8422010-08-12 15:26:41 +01002252static void
2253intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
2254{
2255 uint16_t mask = 0;
2256 unsigned int num_bits;
2257
2258 /* Make a mask of outputs less than or equal to our own priority in the
2259 * list.
2260 */
2261 switch (sdvo->controlled_output) {
2262 case SDVO_OUTPUT_LVDS1:
2263 mask |= SDVO_OUTPUT_LVDS1;
2264 case SDVO_OUTPUT_LVDS0:
2265 mask |= SDVO_OUTPUT_LVDS0;
2266 case SDVO_OUTPUT_TMDS1:
2267 mask |= SDVO_OUTPUT_TMDS1;
2268 case SDVO_OUTPUT_TMDS0:
2269 mask |= SDVO_OUTPUT_TMDS0;
2270 case SDVO_OUTPUT_RGB1:
2271 mask |= SDVO_OUTPUT_RGB1;
2272 case SDVO_OUTPUT_RGB0:
2273 mask |= SDVO_OUTPUT_RGB0;
2274 break;
2275 }
2276
2277 /* Count bits to find what number we are in the priority list. */
2278 mask &= sdvo->caps.output_flags;
2279 num_bits = hweight16(mask);
2280 /* If more than 3 outputs, default to DDC bus 3 for now. */
2281 if (num_bits > 3)
2282 num_bits = 3;
2283
2284 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
2285 sdvo->ddc_bus = 1 << num_bits;
2286}
Jesse Barnes79e53942008-11-07 14:24:08 -08002287
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002288/**
2289 * Choose the appropriate DDC bus for control bus switch command for this
2290 * SDVO output based on the controlled output.
2291 *
2292 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
2293 * outputs, then LVDS outputs.
2294 */
2295static void
Adam Jacksonb1083332010-04-23 16:07:40 -04002296intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002297 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002298{
Adam Jacksonb1083332010-04-23 16:07:40 -04002299 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002300
Daniel Vettereef4eac2012-03-23 23:43:35 +01002301 if (sdvo->is_sdvob)
Adam Jacksonb1083332010-04-23 16:07:40 -04002302 mapping = &(dev_priv->sdvo_mappings[0]);
2303 else
2304 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002305
Chris Wilsonb66d8422010-08-12 15:26:41 +01002306 if (mapping->initialized)
2307 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
2308 else
2309 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002310}
2311
Chris Wilsone957d772010-09-24 12:52:03 +01002312static void
2313intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
2314 struct intel_sdvo *sdvo, u32 reg)
2315{
2316 struct sdvo_device_mapping *mapping;
Adam Jackson46eb3032011-06-16 16:36:23 -04002317 u8 pin;
Chris Wilsone957d772010-09-24 12:52:03 +01002318
Daniel Vettereef4eac2012-03-23 23:43:35 +01002319 if (sdvo->is_sdvob)
Chris Wilsone957d772010-09-24 12:52:03 +01002320 mapping = &dev_priv->sdvo_mappings[0];
2321 else
2322 mapping = &dev_priv->sdvo_mappings[1];
2323
Jani Nikula6cb16122012-10-22 16:12:17 +03002324 if (mapping->initialized && intel_gmbus_is_port_valid(mapping->i2c_pin))
Chris Wilsone957d772010-09-24 12:52:03 +01002325 pin = mapping->i2c_pin;
Jani Nikula6cb16122012-10-22 16:12:17 +03002326 else
2327 pin = GMBUS_PORT_DPB;
Chris Wilsone957d772010-09-24 12:52:03 +01002328
Jani Nikula6cb16122012-10-22 16:12:17 +03002329 sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
2330
2331 /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
2332 * our code totally fails once we start using gmbus. Hence fall back to
2333 * bit banging for now. */
2334 intel_gmbus_force_bit(sdvo->i2c, true);
Chris Wilsone957d772010-09-24 12:52:03 +01002335}
2336
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002337/* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
2338static void
2339intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
2340{
2341 intel_gmbus_force_bit(sdvo->i2c, false);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002342}
2343
2344static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01002345intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002346{
Chris Wilson97aaf912011-01-04 20:10:52 +00002347 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002348}
2349
yakui_zhao714605e2009-05-31 17:18:07 +08002350static u8
Daniel Vettereef4eac2012-03-23 23:43:35 +01002351intel_sdvo_get_slave_addr(struct drm_device *dev, struct intel_sdvo *sdvo)
yakui_zhao714605e2009-05-31 17:18:07 +08002352{
2353 struct drm_i915_private *dev_priv = dev->dev_private;
2354 struct sdvo_device_mapping *my_mapping, *other_mapping;
2355
Daniel Vettereef4eac2012-03-23 23:43:35 +01002356 if (sdvo->is_sdvob) {
yakui_zhao714605e2009-05-31 17:18:07 +08002357 my_mapping = &dev_priv->sdvo_mappings[0];
2358 other_mapping = &dev_priv->sdvo_mappings[1];
2359 } else {
2360 my_mapping = &dev_priv->sdvo_mappings[1];
2361 other_mapping = &dev_priv->sdvo_mappings[0];
2362 }
2363
2364 /* If the BIOS described our SDVO device, take advantage of it. */
2365 if (my_mapping->slave_addr)
2366 return my_mapping->slave_addr;
2367
2368 /* If the BIOS only described a different SDVO device, use the
2369 * address that it isn't using.
2370 */
2371 if (other_mapping->slave_addr) {
2372 if (other_mapping->slave_addr == 0x70)
2373 return 0x72;
2374 else
2375 return 0x70;
2376 }
2377
2378 /* No SDVO device info is found for another DVO port,
2379 * so use mapping assumption we had before BIOS parsing.
2380 */
Daniel Vettereef4eac2012-03-23 23:43:35 +01002381 if (sdvo->is_sdvob)
yakui_zhao714605e2009-05-31 17:18:07 +08002382 return 0x70;
2383 else
2384 return 0x72;
2385}
2386
Imre Deak931c1c22014-02-11 17:12:51 +02002387static void
2388intel_sdvo_connector_unregister(struct intel_connector *intel_connector)
2389{
2390 struct drm_connector *drm_connector;
2391 struct intel_sdvo *sdvo_encoder;
2392
2393 drm_connector = &intel_connector->base;
2394 sdvo_encoder = intel_attached_sdvo(&intel_connector->base);
2395
2396 sysfs_remove_link(&drm_connector->kdev->kobj,
2397 sdvo_encoder->ddc.dev.kobj.name);
2398 intel_connector_unregister(intel_connector);
2399}
2400
Imre Deakc3934542014-02-11 17:12:50 +02002401static int
Chris Wilsondf0e9242010-09-09 16:20:55 +01002402intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2403 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002404{
Imre Deakc3934542014-02-11 17:12:50 +02002405 struct drm_connector *drm_connector;
2406 int ret;
2407
2408 drm_connector = &connector->base.base;
2409 ret = drm_connector_init(encoder->base.base.dev,
2410 drm_connector,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002411 &intel_sdvo_connector_funcs,
2412 connector->base.base.connector_type);
Imre Deakc3934542014-02-11 17:12:50 +02002413 if (ret < 0)
2414 return ret;
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002415
Imre Deakc3934542014-02-11 17:12:50 +02002416 drm_connector_helper_add(drm_connector,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002417 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002418
Peter Ross8f4839e2012-01-28 14:49:25 +01002419 connector->base.base.interlace_allowed = 1;
Chris Wilsondf0e9242010-09-09 16:20:55 +01002420 connector->base.base.doublescan_allowed = 0;
2421 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002422 connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
Imre Deak931c1c22014-02-11 17:12:51 +02002423 connector->base.unregister = intel_sdvo_connector_unregister;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002424
Chris Wilsondf0e9242010-09-09 16:20:55 +01002425 intel_connector_attach_encoder(&connector->base, &encoder->base);
Imre Deakc3934542014-02-11 17:12:50 +02002426 ret = drm_sysfs_connector_add(drm_connector);
2427 if (ret < 0)
2428 goto err1;
2429
Egbert Eich4d43e9b2014-04-11 19:07:44 +02002430 ret = sysfs_create_link(&drm_connector->kdev->kobj,
2431 &encoder->ddc.dev.kobj,
Imre Deak931c1c22014-02-11 17:12:51 +02002432 encoder->ddc.dev.kobj.name);
2433 if (ret < 0)
2434 goto err2;
2435
Imre Deakc3934542014-02-11 17:12:50 +02002436 return 0;
2437
Imre Deak931c1c22014-02-11 17:12:51 +02002438err2:
2439 drm_sysfs_connector_remove(drm_connector);
Imre Deakc3934542014-02-11 17:12:50 +02002440err1:
2441 drm_connector_cleanup(drm_connector);
2442
2443 return ret;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002444}
2445
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002446static void
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002447intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
2448 struct intel_sdvo_connector *connector)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002449{
2450 struct drm_device *dev = connector->base.base.dev;
2451
Chris Wilson3f43c482011-05-12 22:17:24 +01002452 intel_attach_force_audio_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002453 if (INTEL_INFO(dev)->gen >= 4 && IS_MOBILE(dev)) {
Chris Wilsone953fd72011-02-21 22:23:52 +00002454 intel_attach_broadcast_rgb_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002455 intel_sdvo->color_range_auto = true;
2456 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002457}
2458
Zhenyu Wang14571b42010-03-30 14:06:33 +08002459static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002460intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002461{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002462 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002463 struct drm_connector *connector;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002464 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002465 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002466 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002467
Chris Wilson46a3f4a32013-09-24 12:55:40 +01002468 DRM_DEBUG_KMS("initialising DVI device %d\n", device);
2469
Daniel Vetterb14c5672013-09-19 12:18:32 +02002470 intel_sdvo_connector = kzalloc(sizeof(*intel_sdvo_connector), GFP_KERNEL);
Chris Wilson615fb932010-08-04 13:50:24 +01002471 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002472 return false;
2473
Zhenyu Wang14571b42010-03-30 14:06:33 +08002474 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002475 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002476 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002477 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002478 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002479 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002480 }
2481
Chris Wilson615fb932010-08-04 13:50:24 +01002482 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002483 connector = &intel_connector->base;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002484 if (intel_sdvo_get_hotplug_support(intel_sdvo) &
2485 intel_sdvo_connector->output_flag) {
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002486 intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002487 /* Some SDVO devices have one-shot hotplug interrupts.
2488 * Ensure that they get re-enabled when an interrupt happens.
2489 */
2490 intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
2491 intel_sdvo_enable_hotplug(intel_encoder);
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002492 } else {
Egbert Eich821450c2013-04-16 13:36:55 +02002493 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002494 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002495 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2496 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2497
Chris Wilsone27d8532010-10-22 09:15:22 +01002498 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002499 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002500 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002501 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002502
Imre Deakc3934542014-02-11 17:12:50 +02002503 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2504 kfree(intel_sdvo_connector);
2505 return false;
2506 }
2507
Chris Wilsonf797d222010-12-23 09:43:48 +00002508 if (intel_sdvo->is_hdmi)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002509 intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002510
2511 return true;
2512}
2513
2514static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002515intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002516{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002517 struct drm_encoder *encoder = &intel_sdvo->base.base;
2518 struct drm_connector *connector;
2519 struct intel_connector *intel_connector;
2520 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002521
Chris Wilson46a3f4a32013-09-24 12:55:40 +01002522 DRM_DEBUG_KMS("initialising TV type %d\n", type);
2523
Daniel Vetterb14c5672013-09-19 12:18:32 +02002524 intel_sdvo_connector = kzalloc(sizeof(*intel_sdvo_connector), GFP_KERNEL);
Chris Wilson615fb932010-08-04 13:50:24 +01002525 if (!intel_sdvo_connector)
2526 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002527
Chris Wilson615fb932010-08-04 13:50:24 +01002528 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002529 connector = &intel_connector->base;
2530 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2531 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002532
Chris Wilson4ef69c72010-09-09 15:14:28 +01002533 intel_sdvo->controlled_output |= type;
2534 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002535
Chris Wilson4ef69c72010-09-09 15:14:28 +01002536 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002537
Imre Deakc3934542014-02-11 17:12:50 +02002538 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2539 kfree(intel_sdvo_connector);
2540 return false;
2541 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002542
Chris Wilson4ef69c72010-09-09 15:14:28 +01002543 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002544 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002545
Chris Wilson4ef69c72010-09-09 15:14:28 +01002546 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002547 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002548
Chris Wilson4ef69c72010-09-09 15:14:28 +01002549 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002550
2551err:
Paulo Zanonid9255d52013-09-26 20:05:59 -03002552 drm_sysfs_connector_remove(connector);
Chris Wilson123d5c02010-09-23 16:15:21 +01002553 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002554 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002555}
2556
2557static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002558intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002559{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002560 struct drm_encoder *encoder = &intel_sdvo->base.base;
2561 struct drm_connector *connector;
2562 struct intel_connector *intel_connector;
2563 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002564
Chris Wilson46a3f4a32013-09-24 12:55:40 +01002565 DRM_DEBUG_KMS("initialising analog device %d\n", device);
2566
Daniel Vetterb14c5672013-09-19 12:18:32 +02002567 intel_sdvo_connector = kzalloc(sizeof(*intel_sdvo_connector), GFP_KERNEL);
Chris Wilson615fb932010-08-04 13:50:24 +01002568 if (!intel_sdvo_connector)
2569 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002570
Chris Wilson615fb932010-08-04 13:50:24 +01002571 intel_connector = &intel_sdvo_connector->base;
2572 connector = &intel_connector->base;
Egbert Eich821450c2013-04-16 13:36:55 +02002573 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002574 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2575 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002576
Chris Wilson4ef69c72010-09-09 15:14:28 +01002577 if (device == 0) {
2578 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2579 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2580 } else if (device == 1) {
2581 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2582 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2583 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002584
Imre Deakc3934542014-02-11 17:12:50 +02002585 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2586 kfree(intel_sdvo_connector);
2587 return false;
2588 }
2589
Chris Wilson4ef69c72010-09-09 15:14:28 +01002590 return true;
2591}
2592
2593static bool
2594intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2595{
2596 struct drm_encoder *encoder = &intel_sdvo->base.base;
2597 struct drm_connector *connector;
2598 struct intel_connector *intel_connector;
2599 struct intel_sdvo_connector *intel_sdvo_connector;
2600
Chris Wilson46a3f4a32013-09-24 12:55:40 +01002601 DRM_DEBUG_KMS("initialising LVDS device %d\n", device);
2602
Daniel Vetterb14c5672013-09-19 12:18:32 +02002603 intel_sdvo_connector = kzalloc(sizeof(*intel_sdvo_connector), GFP_KERNEL);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002604 if (!intel_sdvo_connector)
2605 return false;
2606
2607 intel_connector = &intel_sdvo_connector->base;
2608 connector = &intel_connector->base;
2609 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2610 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2611
2612 if (device == 0) {
2613 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2614 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2615 } else if (device == 1) {
2616 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2617 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2618 }
2619
Imre Deakc3934542014-02-11 17:12:50 +02002620 if (intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo) < 0) {
2621 kfree(intel_sdvo_connector);
2622 return false;
2623 }
2624
Chris Wilson4ef69c72010-09-09 15:14:28 +01002625 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002626 goto err;
2627
2628 return true;
2629
2630err:
Paulo Zanonid9255d52013-09-26 20:05:59 -03002631 drm_sysfs_connector_remove(connector);
Chris Wilson123d5c02010-09-23 16:15:21 +01002632 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002633 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002634}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002635
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002636static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002637intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002638{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002639 intel_sdvo->is_tv = false;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002640 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002641
Zhenyu Wang14571b42010-03-30 14:06:33 +08002642 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002643
Zhenyu Wang14571b42010-03-30 14:06:33 +08002644 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002645 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002646 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002647
Zhenyu Wang14571b42010-03-30 14:06:33 +08002648 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002649 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002650 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002651
Zhenyu Wang14571b42010-03-30 14:06:33 +08002652 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002653 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002654 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002655 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002656
Zhenyu Wang14571b42010-03-30 14:06:33 +08002657 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002658 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002659 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002660
Chris Wilsona0b1c7a2011-09-30 22:56:41 +01002661 if (flags & SDVO_OUTPUT_YPRPB0)
2662 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
2663 return false;
2664
Zhenyu Wang14571b42010-03-30 14:06:33 +08002665 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002666 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002667 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002668
Zhenyu Wang14571b42010-03-30 14:06:33 +08002669 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002670 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002671 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002672
Zhenyu Wang14571b42010-03-30 14:06:33 +08002673 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002674 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002675 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002676
Zhenyu Wang14571b42010-03-30 14:06:33 +08002677 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002678 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002679 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002680
Zhenyu Wang14571b42010-03-30 14:06:33 +08002681 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002682 unsigned char bytes[2];
2683
Chris Wilsonea5b2132010-08-04 13:50:23 +01002684 intel_sdvo->controlled_output = 0;
2685 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002686 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002687 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002688 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002689 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002690 }
Jesse Barnes27f82272011-09-02 12:54:37 -07002691 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002692
Zhenyu Wang14571b42010-03-30 14:06:33 +08002693 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002694}
2695
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002696static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
2697{
2698 struct drm_device *dev = intel_sdvo->base.base.dev;
2699 struct drm_connector *connector, *tmp;
2700
2701 list_for_each_entry_safe(connector, tmp,
2702 &dev->mode_config.connector_list, head) {
Paulo Zanonid9255d52013-09-26 20:05:59 -03002703 if (intel_attached_encoder(connector) == &intel_sdvo->base) {
2704 drm_sysfs_connector_remove(connector);
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002705 intel_sdvo_destroy(connector);
Paulo Zanonid9255d52013-09-26 20:05:59 -03002706 }
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002707 }
2708}
2709
Chris Wilson32aad862010-08-04 13:50:25 +01002710static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2711 struct intel_sdvo_connector *intel_sdvo_connector,
2712 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002713{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002714 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002715 struct intel_sdvo_tv_format format;
2716 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002717
Chris Wilson32aad862010-08-04 13:50:25 +01002718 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2719 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002720
Chris Wilson1a3665c2011-01-25 13:59:37 +00002721 BUILD_BUG_ON(sizeof(format) != 6);
Chris Wilson32aad862010-08-04 13:50:25 +01002722 if (!intel_sdvo_get_value(intel_sdvo,
2723 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2724 &format, sizeof(format)))
2725 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002726
Chris Wilson32aad862010-08-04 13:50:25 +01002727 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002728
2729 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002730 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002731
Chris Wilson615fb932010-08-04 13:50:24 +01002732 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002733 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002734 if (format_map & (1 << i))
2735 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002736
2737
Chris Wilsonc5521702010-08-04 13:50:28 +01002738 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002739 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2740 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002741 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002742 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002743
Chris Wilson615fb932010-08-04 13:50:24 +01002744 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002745 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002746 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002747 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002748
Chris Wilson40039752010-08-04 13:50:26 +01002749 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Rob Clark662595d2012-10-11 20:36:04 -05002750 drm_object_attach_property(&intel_sdvo_connector->base.base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002751 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002752 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002753
2754}
2755
Chris Wilsonc5521702010-08-04 13:50:28 +01002756#define ENHANCEMENT(name, NAME) do { \
2757 if (enhancements.name) { \
2758 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2759 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2760 return false; \
2761 intel_sdvo_connector->max_##name = data_value[0]; \
2762 intel_sdvo_connector->cur_##name = response; \
2763 intel_sdvo_connector->name = \
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002764 drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
Chris Wilsonc5521702010-08-04 13:50:28 +01002765 if (!intel_sdvo_connector->name) return false; \
Rob Clark662595d2012-10-11 20:36:04 -05002766 drm_object_attach_property(&connector->base, \
Chris Wilsonc5521702010-08-04 13:50:28 +01002767 intel_sdvo_connector->name, \
2768 intel_sdvo_connector->cur_##name); \
2769 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2770 data_value[0], data_value[1], response); \
2771 } \
Akshay Joshi0206e352011-08-16 15:34:10 -04002772} while (0)
Chris Wilsonc5521702010-08-04 13:50:28 +01002773
2774static bool
2775intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2776 struct intel_sdvo_connector *intel_sdvo_connector,
2777 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002778{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002779 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002780 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002781 uint16_t response, data_value[2];
2782
Chris Wilsonc5521702010-08-04 13:50:28 +01002783 /* when horizontal overscan is supported, Add the left/right property */
2784 if (enhancements.overscan_h) {
2785 if (!intel_sdvo_get_value(intel_sdvo,
2786 SDVO_CMD_GET_MAX_OVERSCAN_H,
2787 &data_value, 4))
2788 return false;
2789
2790 if (!intel_sdvo_get_value(intel_sdvo,
2791 SDVO_CMD_GET_OVERSCAN_H,
2792 &response, 2))
2793 return false;
2794
2795 intel_sdvo_connector->max_hscan = data_value[0];
2796 intel_sdvo_connector->left_margin = data_value[0] - response;
2797 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2798 intel_sdvo_connector->left =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002799 drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002800 if (!intel_sdvo_connector->left)
2801 return false;
2802
Rob Clark662595d2012-10-11 20:36:04 -05002803 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002804 intel_sdvo_connector->left,
2805 intel_sdvo_connector->left_margin);
2806
2807 intel_sdvo_connector->right =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002808 drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002809 if (!intel_sdvo_connector->right)
2810 return false;
2811
Rob Clark662595d2012-10-11 20:36:04 -05002812 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002813 intel_sdvo_connector->right,
2814 intel_sdvo_connector->right_margin);
2815 DRM_DEBUG_KMS("h_overscan: max %d, "
2816 "default %d, current %d\n",
2817 data_value[0], data_value[1], response);
2818 }
2819
2820 if (enhancements.overscan_v) {
2821 if (!intel_sdvo_get_value(intel_sdvo,
2822 SDVO_CMD_GET_MAX_OVERSCAN_V,
2823 &data_value, 4))
2824 return false;
2825
2826 if (!intel_sdvo_get_value(intel_sdvo,
2827 SDVO_CMD_GET_OVERSCAN_V,
2828 &response, 2))
2829 return false;
2830
2831 intel_sdvo_connector->max_vscan = data_value[0];
2832 intel_sdvo_connector->top_margin = data_value[0] - response;
2833 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2834 intel_sdvo_connector->top =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002835 drm_property_create_range(dev, 0,
2836 "top_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002837 if (!intel_sdvo_connector->top)
2838 return false;
2839
Rob Clark662595d2012-10-11 20:36:04 -05002840 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002841 intel_sdvo_connector->top,
2842 intel_sdvo_connector->top_margin);
2843
2844 intel_sdvo_connector->bottom =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002845 drm_property_create_range(dev, 0,
2846 "bottom_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002847 if (!intel_sdvo_connector->bottom)
2848 return false;
2849
Rob Clark662595d2012-10-11 20:36:04 -05002850 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002851 intel_sdvo_connector->bottom,
2852 intel_sdvo_connector->bottom_margin);
2853 DRM_DEBUG_KMS("v_overscan: max %d, "
2854 "default %d, current %d\n",
2855 data_value[0], data_value[1], response);
2856 }
2857
2858 ENHANCEMENT(hpos, HPOS);
2859 ENHANCEMENT(vpos, VPOS);
2860 ENHANCEMENT(saturation, SATURATION);
2861 ENHANCEMENT(contrast, CONTRAST);
2862 ENHANCEMENT(hue, HUE);
2863 ENHANCEMENT(sharpness, SHARPNESS);
2864 ENHANCEMENT(brightness, BRIGHTNESS);
2865 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2866 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2867 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2868 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2869 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2870
Chris Wilsone0442182010-08-04 13:50:29 +01002871 if (enhancements.dot_crawl) {
2872 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2873 return false;
2874
2875 intel_sdvo_connector->max_dot_crawl = 1;
2876 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2877 intel_sdvo_connector->dot_crawl =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002878 drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
Chris Wilsone0442182010-08-04 13:50:29 +01002879 if (!intel_sdvo_connector->dot_crawl)
2880 return false;
2881
Rob Clark662595d2012-10-11 20:36:04 -05002882 drm_object_attach_property(&connector->base,
Chris Wilsone0442182010-08-04 13:50:29 +01002883 intel_sdvo_connector->dot_crawl,
2884 intel_sdvo_connector->cur_dot_crawl);
2885 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2886 }
2887
Chris Wilsonc5521702010-08-04 13:50:28 +01002888 return true;
2889}
2890
2891static bool
2892intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2893 struct intel_sdvo_connector *intel_sdvo_connector,
2894 struct intel_sdvo_enhancements_reply enhancements)
2895{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002896 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002897 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2898 uint16_t response, data_value[2];
2899
2900 ENHANCEMENT(brightness, BRIGHTNESS);
2901
2902 return true;
2903}
2904#undef ENHANCEMENT
2905
2906static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2907 struct intel_sdvo_connector *intel_sdvo_connector)
2908{
2909 union {
2910 struct intel_sdvo_enhancements_reply reply;
2911 uint16_t response;
2912 } enhancements;
2913
Chris Wilson1a3665c2011-01-25 13:59:37 +00002914 BUILD_BUG_ON(sizeof(enhancements) != 2);
2915
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002916 enhancements.response = 0;
2917 intel_sdvo_get_value(intel_sdvo,
2918 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2919 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002920 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002921 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002922 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002923 }
Chris Wilson32aad862010-08-04 13:50:25 +01002924
Chris Wilsonc5521702010-08-04 13:50:28 +01002925 if (IS_TV(intel_sdvo_connector))
2926 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
Akshay Joshi0206e352011-08-16 15:34:10 -04002927 else if (IS_LVDS(intel_sdvo_connector))
Chris Wilsonc5521702010-08-04 13:50:28 +01002928 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2929 else
2930 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002931}
Chris Wilson32aad862010-08-04 13:50:25 +01002932
Chris Wilsone957d772010-09-24 12:52:03 +01002933static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2934 struct i2c_msg *msgs,
2935 int num)
2936{
2937 struct intel_sdvo *sdvo = adapter->algo_data;
2938
2939 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2940 return -EIO;
2941
2942 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2943}
2944
2945static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2946{
2947 struct intel_sdvo *sdvo = adapter->algo_data;
2948 return sdvo->i2c->algo->functionality(sdvo->i2c);
2949}
2950
2951static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2952 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2953 .functionality = intel_sdvo_ddc_proxy_func
2954};
2955
2956static bool
2957intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2958 struct drm_device *dev)
2959{
2960 sdvo->ddc.owner = THIS_MODULE;
2961 sdvo->ddc.class = I2C_CLASS_DDC;
2962 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2963 sdvo->ddc.dev.parent = &dev->pdev->dev;
2964 sdvo->ddc.algo_data = sdvo;
2965 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2966
2967 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002968}
2969
Daniel Vettereef4eac2012-03-23 23:43:35 +01002970bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob)
Jesse Barnes79e53942008-11-07 14:24:08 -08002971{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002972 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002973 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002974 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002975 int i;
Daniel Vetterb14c5672013-09-19 12:18:32 +02002976 intel_sdvo = kzalloc(sizeof(*intel_sdvo), GFP_KERNEL);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002977 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002978 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002979
Chris Wilson56184e32011-05-17 14:03:50 +01002980 intel_sdvo->sdvo_reg = sdvo_reg;
Daniel Vettereef4eac2012-03-23 23:43:35 +01002981 intel_sdvo->is_sdvob = is_sdvob;
2982 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, intel_sdvo) >> 1;
Chris Wilson56184e32011-05-17 14:03:50 +01002983 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002984 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev))
2985 goto err_i2c_bus;
Chris Wilsone957d772010-09-24 12:52:03 +01002986
Chris Wilson56184e32011-05-17 14:03:50 +01002987 /* encoder type will be decided later */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002988 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002989 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002990 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002991
Jesse Barnes79e53942008-11-07 14:24:08 -08002992 /* Read the regs to test if we can talk to the device */
2993 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002994 u8 byte;
2995
2996 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002997 DRM_DEBUG_KMS("No SDVO device found on %s\n",
2998 SDVO_NAME(intel_sdvo));
Chris Wilsonf899fc62010-07-20 15:44:45 -07002999 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08003000 }
3001 }
3002
Daniel Vetter6cc5f342013-03-27 00:44:53 +01003003 intel_encoder->compute_config = intel_sdvo_compute_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02003004 intel_encoder->disable = intel_disable_sdvo;
Daniel Vetter192d47a2014-04-24 23:54:45 +02003005 intel_encoder->pre_enable = intel_sdvo_pre_enable;
Daniel Vetterce22c322012-07-01 15:31:04 +02003006 intel_encoder->enable = intel_enable_sdvo;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02003007 intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003008 intel_encoder->get_config = intel_sdvo_get_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02003009
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02003010 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01003011 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07003012 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08003013
Chris Wilsonea5b2132010-08-04 13:50:23 +01003014 if (intel_sdvo_output_setup(intel_sdvo,
3015 intel_sdvo->caps.output_flags) != true) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01003016 DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
3017 SDVO_NAME(intel_sdvo));
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003018 /* Output_setup can leave behind connectors! */
3019 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003020 }
3021
Chris Wilson7ba220c2013-06-09 16:02:04 +01003022 /* Only enable the hotplug irq if we need it, to work around noisy
3023 * hotplug lines.
3024 */
3025 if (intel_sdvo->hotplug_active) {
3026 intel_encoder->hpd_pin =
3027 intel_sdvo->is_sdvob ? HPD_SDVO_B : HPD_SDVO_C;
3028 }
3029
Daniel Vettere506d6f2012-11-13 17:24:43 +01003030 /*
3031 * Cloning SDVO with anything is often impossible, since the SDVO
3032 * encoder can request a special input timing mode. And even if that's
3033 * not the case we have evidence that cloning a plain unscaled mode with
3034 * VGA doesn't really work. Furthermore the cloning flags are way too
3035 * simplistic anyway to express such constraints, so just give up on
3036 * cloning for SDVO encoders.
3037 */
Ville Syrjäläbc079e82014-03-03 16:15:28 +02003038 intel_sdvo->base.cloneable = 0;
Daniel Vettere506d6f2012-11-13 17:24:43 +01003039
Chris Wilsonea5b2132010-08-04 13:50:23 +01003040 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003041
Jesse Barnes79e53942008-11-07 14:24:08 -08003042 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01003043 if (!intel_sdvo_set_target_input(intel_sdvo))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003044 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003045
Chris Wilson32aad862010-08-04 13:50:25 +01003046 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
3047 &intel_sdvo->pixel_clock_min,
3048 &intel_sdvo->pixel_clock_max))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003049 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08003050
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08003051 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08003052 "clock range %dMHz - %dMHz, "
3053 "input 1: %c, input 2: %c, "
3054 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01003055 SDVO_NAME(intel_sdvo),
3056 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
3057 intel_sdvo->caps.device_rev_id,
3058 intel_sdvo->pixel_clock_min / 1000,
3059 intel_sdvo->pixel_clock_max / 1000,
3060 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
3061 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08003062 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01003063 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08003064 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01003065 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08003066 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08003067 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003068
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02003069err_output:
3070 intel_sdvo_output_cleanup(intel_sdvo);
3071
Chris Wilsonf899fc62010-07-20 15:44:45 -07003072err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01003073 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01003074 i2c_del_adapter(&intel_sdvo->ddc);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03003075err_i2c_bus:
3076 intel_sdvo_unselect_i2c_bus(intel_sdvo);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003077 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08003078
Eric Anholt7d573822009-01-02 13:33:00 -08003079 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08003080}