blob: 97d3099aea239ae1568e398a8c9456fda4c0d59b [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
Chris Wilsonea5b2132010-08-04 13:50:23 +010035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38#include "intel_sdvo_regs.h"
39
Zhenyu Wang14571b42010-03-30 14:06:33 +080040#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
41#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
42#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
Chris Wilsona0b1c7a2011-09-30 22:56:41 +010043#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
Zhenyu Wang14571b42010-03-30 14:06:33 +080044
45#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
Akshay Joshi0206e352011-08-16 15:34:10 -040046 SDVO_TV_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080047
48#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
Chris Wilson139467432011-02-09 20:01:16 +000049#define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080050#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010051#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Chris Wilson52220082011-06-20 14:45:50 +010052#define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080053
Jesse Barnes79e53942008-11-07 14:24:08 -080054
Chris Wilson2e88e402010-08-07 11:01:27 +010055static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080056 "NTSC_M" , "NTSC_J" , "NTSC_443",
57 "PAL_B" , "PAL_D" , "PAL_G" ,
58 "PAL_H" , "PAL_I" , "PAL_M" ,
59 "PAL_N" , "PAL_NC" , "PAL_60" ,
60 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
61 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
62 "SECAM_60"
63};
64
65#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
66
Chris Wilsonea5b2132010-08-04 13:50:23 +010067struct intel_sdvo {
68 struct intel_encoder base;
69
Chris Wilsonf899fc62010-07-20 15:44:45 -070070 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070071 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080072
Chris Wilsone957d772010-09-24 12:52:03 +010073 struct i2c_adapter ddc;
74
Jesse Barnese2f0ba92009-02-02 15:11:52 -080075 /* Register for the SDVO device: SDVOB or SDVOC */
Daniel Vettereef4eac2012-03-23 23:43:35 +010076 uint32_t sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnese2f0ba92009-02-02 15:11:52 -080078 /* Active outputs controlled by this SDVO output */
79 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnese2f0ba92009-02-02 15:11:52 -080081 /*
82 * Capabilities of the SDVO device returned by
Damien Lespiau19d415a2013-06-10 13:28:42 +010083 * intel_sdvo_get_capabilities()
Jesse Barnese2f0ba92009-02-02 15:11:52 -080084 */
Jesse Barnes79e53942008-11-07 14:24:08 -080085 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080086
87 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080088 int pixel_clock_min, pixel_clock_max;
89
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080090 /*
91 * For multiple function SDVO device,
92 * this is for current attached outputs.
93 */
94 uint16_t attached_output;
95
Simon Farnsworthcc68c812011-09-21 17:13:30 +010096 /*
97 * Hotplug activation bits for this device
98 */
Jani Nikula5fa7ac92012-08-29 16:43:58 +030099 uint16_t hotplug_active;
Simon Farnsworthcc68c812011-09-21 17:13:30 +0100100
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800101 /**
Chris Wilsone953fd72011-02-21 22:23:52 +0000102 * This is used to select the color range of RBG outputs in HDMI mode.
103 * It is only valid when using TMDS encoding and 8 bit per color mode.
104 */
105 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200106 bool color_range_auto;
Chris Wilsone953fd72011-02-21 22:23:52 +0000107
108 /**
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800109 * This is set if we're going to treat the device as TV-out.
110 *
111 * While we have these nice friendly flags for output types that ought
112 * to decide this for us, the S-Video output on our HDMI+S-Video card
113 * shows up as RGB1 (VGA).
114 */
115 bool is_tv;
116
Daniel Vettereef4eac2012-03-23 23:43:35 +0100117 /* On different gens SDVOB is at different places. */
118 bool is_sdvob;
119
Zhao Yakuice6feab2009-08-24 13:50:26 +0800120 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100121 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800122
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800123 /**
124 * This is set if we treat the device as HDMI, instead of DVI.
125 */
126 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000127 bool has_hdmi_monitor;
128 bool has_hdmi_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200129 bool rgb_quant_range_selectable;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800130
Ma Ling7086c872009-05-13 11:20:06 +0800131 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100132 * This is set if we detect output of sdvo device as LVDS and
133 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800134 */
135 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800136
137 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800138 * This is sdvo fixed pannel mode pointer
139 */
140 struct drm_display_mode *sdvo_lvds_fixed_mode;
141
Eric Anholtc751ce42010-03-25 11:48:48 -0700142 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800143 uint8_t ddc_bus;
Egbert Eiche7518232012-10-13 14:29:31 +0200144
145 /*
146 * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
147 */
148 uint8_t dtd_sdvo_flags;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800149};
150
151struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100152 struct intel_connector base;
153
Zhenyu Wang14571b42010-03-30 14:06:33 +0800154 /* Mark the type of connector */
155 uint16_t output_flag;
156
Daniel Vetterc3e5f672012-02-23 17:14:47 +0100157 enum hdmi_force_audio force_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100158
Zhenyu Wang14571b42010-03-30 14:06:33 +0800159 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100160 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800161 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100162 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800163
Zhao Yakuib9219c52009-09-10 15:45:46 +0800164 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100165 struct drm_property *left;
166 struct drm_property *right;
167 struct drm_property *top;
168 struct drm_property *bottom;
169 struct drm_property *hpos;
170 struct drm_property *vpos;
171 struct drm_property *contrast;
172 struct drm_property *saturation;
173 struct drm_property *hue;
174 struct drm_property *sharpness;
175 struct drm_property *flicker_filter;
176 struct drm_property *flicker_filter_adaptive;
177 struct drm_property *flicker_filter_2d;
178 struct drm_property *tv_chroma_filter;
179 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100180 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800181
182 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100183 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800184
185 /* Add variable to record current setting for the above property */
186 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100187
Zhao Yakuib9219c52009-09-10 15:45:46 +0800188 /* this is to get the range of margin.*/
189 u32 max_hscan, max_vscan;
190 u32 max_hpos, cur_hpos;
191 u32 max_vpos, cur_vpos;
192 u32 cur_brightness, max_brightness;
193 u32 cur_contrast, max_contrast;
194 u32 cur_saturation, max_saturation;
195 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100196 u32 cur_sharpness, max_sharpness;
197 u32 cur_flicker_filter, max_flicker_filter;
198 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
199 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
200 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
201 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100202 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800203};
204
Chris Wilson890f3352010-09-14 16:46:59 +0100205static struct intel_sdvo *to_intel_sdvo(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100206{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100207 return container_of(encoder, struct intel_sdvo, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100208}
209
Chris Wilsondf0e9242010-09-09 16:20:55 +0100210static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
211{
212 return container_of(intel_attached_encoder(connector),
213 struct intel_sdvo, base);
214}
215
Chris Wilson615fb932010-08-04 13:50:24 +0100216static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
217{
218 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
219}
220
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800221static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100222intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100223static bool
224intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
225 struct intel_sdvo_connector *intel_sdvo_connector,
226 int type);
227static bool
228intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
229 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800230
Jesse Barnes79e53942008-11-07 14:24:08 -0800231/**
232 * Writes the SDVOB or SDVOC with the given value, but always writes both
233 * SDVOB and SDVOC to work around apparent hardware issues (according to
234 * comments in the BIOS).
235 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100236static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800237{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100238 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800239 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800240 u32 bval = val, cval = val;
241 int i;
242
Chris Wilsonea5b2132010-08-04 13:50:23 +0100243 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
244 I915_WRITE(intel_sdvo->sdvo_reg, val);
245 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800246 return;
247 }
248
Paulo Zanonie2debe92013-02-18 19:00:27 -0300249 if (intel_sdvo->sdvo_reg == GEN3_SDVOB)
250 cval = I915_READ(GEN3_SDVOC);
251 else
252 bval = I915_READ(GEN3_SDVOB);
253
Jesse Barnes79e53942008-11-07 14:24:08 -0800254 /*
255 * Write the registers twice for luck. Sometimes,
256 * writing them only once doesn't appear to 'stick'.
257 * The BIOS does this too. Yay, magic
258 */
259 for (i = 0; i < 2; i++)
260 {
Paulo Zanonie2debe92013-02-18 19:00:27 -0300261 I915_WRITE(GEN3_SDVOB, bval);
262 I915_READ(GEN3_SDVOB);
263 I915_WRITE(GEN3_SDVOC, cval);
264 I915_READ(GEN3_SDVOC);
Jesse Barnes79e53942008-11-07 14:24:08 -0800265 }
266}
267
Chris Wilson32aad862010-08-04 13:50:25 +0100268static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800269{
Jesse Barnes79e53942008-11-07 14:24:08 -0800270 struct i2c_msg msgs[] = {
271 {
Chris Wilsone957d772010-09-24 12:52:03 +0100272 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800273 .flags = 0,
274 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100275 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800276 },
277 {
Chris Wilsone957d772010-09-24 12:52:03 +0100278 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800279 .flags = I2C_M_RD,
280 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100281 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800282 }
283 };
Chris Wilson32aad862010-08-04 13:50:25 +0100284 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800285
Chris Wilsonf899fc62010-07-20 15:44:45 -0700286 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800287 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800288
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800289 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800290 return false;
291}
292
Jesse Barnes79e53942008-11-07 14:24:08 -0800293#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
294/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100295static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800296 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100297 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800298} sdvo_cmd_names[] = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
341 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100342
Akshay Joshi0206e352011-08-16 15:34:10 -0400343 /* Add the op code for SDVO enhancements */
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
387 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
Chris Wilsonc5521702010-08-04 13:50:28 +0100388
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 /* HDMI op code */
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
401 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
404 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
405 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
406 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
407 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
408 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
409 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800410};
411
Daniel Vettereef4eac2012-03-23 23:43:35 +0100412#define SDVO_NAME(svdo) ((svdo)->is_sdvob ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800413
Chris Wilsonea5b2132010-08-04 13:50:23 +0100414static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100415 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
Jesse Barnes79e53942008-11-07 14:24:08 -0800417 int i;
418
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800419 DRM_DEBUG_KMS("%s: W: %02X ",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100420 SDVO_NAME(intel_sdvo), cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800421 for (i = 0; i < args_len; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800422 DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800423 for (; i < 8; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800424 DRM_LOG_KMS(" ");
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400425 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800426 if (cmd == sdvo_cmd_names[i].cmd) {
yakui_zhao342dc382009-06-02 14:12:00 +0800427 DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800428 break;
429 }
430 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400431 if (i == ARRAY_SIZE(sdvo_cmd_names))
yakui_zhao342dc382009-06-02 14:12:00 +0800432 DRM_LOG_KMS("(%02X)", cmd);
433 DRM_LOG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800434}
Jesse Barnes79e53942008-11-07 14:24:08 -0800435
Jesse Barnes79e53942008-11-07 14:24:08 -0800436static const char *cmd_status_names[] = {
437 "Power on",
438 "Success",
439 "Not supported",
440 "Invalid arg",
441 "Pending",
442 "Target not specified",
443 "Scaling not supported"
444};
445
Chris Wilsone957d772010-09-24 12:52:03 +0100446static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
447 const void *args, int args_len)
448{
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700449 u8 *buf, status;
450 struct i2c_msg *msgs;
451 int i, ret = true;
452
Alan Cox0274df32012-07-25 13:51:04 +0100453 /* Would be simpler to allocate both in one go ? */
Mihnea Dobrescu-Balaur5c67eeb2013-03-10 14:22:48 +0200454 buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700455 if (!buf)
456 return false;
457
458 msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
Alan Cox0274df32012-07-25 13:51:04 +0100459 if (!msgs) {
460 kfree(buf);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700461 return false;
Alan Cox0274df32012-07-25 13:51:04 +0100462 }
Chris Wilsone957d772010-09-24 12:52:03 +0100463
464 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
465
466 for (i = 0; i < args_len; i++) {
467 msgs[i].addr = intel_sdvo->slave_addr;
468 msgs[i].flags = 0;
469 msgs[i].len = 2;
470 msgs[i].buf = buf + 2 *i;
471 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
472 buf[2*i + 1] = ((u8*)args)[i];
473 }
474 msgs[i].addr = intel_sdvo->slave_addr;
475 msgs[i].flags = 0;
476 msgs[i].len = 2;
477 msgs[i].buf = buf + 2*i;
478 buf[2*i + 0] = SDVO_I2C_OPCODE;
479 buf[2*i + 1] = cmd;
480
481 /* the following two are to read the response */
482 status = SDVO_I2C_CMD_STATUS;
483 msgs[i+1].addr = intel_sdvo->slave_addr;
484 msgs[i+1].flags = 0;
485 msgs[i+1].len = 1;
486 msgs[i+1].buf = &status;
487
488 msgs[i+2].addr = intel_sdvo->slave_addr;
489 msgs[i+2].flags = I2C_M_RD;
490 msgs[i+2].len = 1;
491 msgs[i+2].buf = &status;
492
493 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
494 if (ret < 0) {
495 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700496 ret = false;
497 goto out;
Chris Wilsone957d772010-09-24 12:52:03 +0100498 }
499 if (ret != i+3) {
500 /* failure in I2C transfer */
501 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700502 ret = false;
Chris Wilsone957d772010-09-24 12:52:03 +0100503 }
504
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700505out:
506 kfree(msgs);
507 kfree(buf);
508 return ret;
Chris Wilsone957d772010-09-24 12:52:03 +0100509}
510
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100511static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
512 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800513{
Chris Wilsonfc373812012-11-23 11:57:56 +0000514 u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100515 u8 status;
Zhenyu Wang33b52962009-03-24 14:02:40 +0800516 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -0800517
Chris Wilsond121a5d2011-01-25 15:00:01 +0000518 DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(intel_sdvo));
519
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100520 /*
521 * The documentation states that all commands will be
522 * processed within 15µs, and that we need only poll
523 * the status byte a maximum of 3 times in order for the
524 * command to be complete.
525 *
526 * Check 5 times in case the hardware failed to read the docs.
Chris Wilsonfc373812012-11-23 11:57:56 +0000527 *
528 * Also beware that the first response by many devices is to
529 * reply PENDING and stall for time. TVs are notorious for
530 * requiring longer than specified to complete their replies.
531 * Originally (in the DDX long ago), the delay was only ever 15ms
532 * with an additional delay of 30ms applied for TVs added later after
533 * many experiments. To accommodate both sets of delays, we do a
534 * sequence of slow checks if the device is falling behind and fails
535 * to reply within 5*15µs.
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100536 */
Chris Wilsond121a5d2011-01-25 15:00:01 +0000537 if (!intel_sdvo_read_byte(intel_sdvo,
538 SDVO_I2C_CMD_STATUS,
539 &status))
540 goto log_fail;
541
Chris Wilsonfc373812012-11-23 11:57:56 +0000542 while (status == SDVO_CMD_STATUS_PENDING && --retry) {
543 if (retry < 10)
544 msleep(15);
545 else
546 udelay(15);
547
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100548 if (!intel_sdvo_read_byte(intel_sdvo,
549 SDVO_I2C_CMD_STATUS,
550 &status))
Chris Wilsond121a5d2011-01-25 15:00:01 +0000551 goto log_fail;
552 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100553
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
yakui_zhao342dc382009-06-02 14:12:00 +0800555 DRM_LOG_KMS("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 else
yakui_zhao342dc382009-06-02 14:12:00 +0800557 DRM_LOG_KMS("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800558
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100559 if (status != SDVO_CMD_STATUS_SUCCESS)
560 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800561
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100562 /* Read the command response */
563 for (i = 0; i < response_len; i++) {
564 if (!intel_sdvo_read_byte(intel_sdvo,
565 SDVO_I2C_RETURN_0 + i,
566 &((u8 *)response)[i]))
567 goto log_fail;
Chris Wilsone957d772010-09-24 12:52:03 +0100568 DRM_LOG_KMS(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100570 DRM_LOG_KMS("\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100571 return true;
572
573log_fail:
Chris Wilsond121a5d2011-01-25 15:00:01 +0000574 DRM_LOG_KMS("... failed\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100575 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800576}
577
Hannes Ederb358d0a2008-12-18 21:18:47 +0100578static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800579{
580 if (mode->clock >= 100000)
581 return 1;
582 else if (mode->clock >= 50000)
583 return 2;
584 else
585 return 4;
586}
587
Chris Wilsone957d772010-09-24 12:52:03 +0100588static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
589 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800590{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000591 /* This must be the immediately preceding write before the i2c xfer */
Chris Wilsone957d772010-09-24 12:52:03 +0100592 return intel_sdvo_write_cmd(intel_sdvo,
593 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
594 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800595}
596
Chris Wilson32aad862010-08-04 13:50:25 +0100597static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
598{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000599 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
600 return false;
601
602 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100603}
604
605static bool
606intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
607{
608 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
609 return false;
610
611 return intel_sdvo_read_response(intel_sdvo, value, len);
612}
613
614static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800615{
616 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100617 return intel_sdvo_set_value(intel_sdvo,
618 SDVO_CMD_SET_TARGET_INPUT,
619 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800620}
621
622/**
623 * Return whether each input is trained.
624 *
625 * This function is making an assumption about the layout of the response,
626 * which should be checked against the docs.
627 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100628static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800629{
630 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631
Chris Wilson1a3665c2011-01-25 13:59:37 +0000632 BUILD_BUG_ON(sizeof(response) != 1);
Chris Wilson32aad862010-08-04 13:50:25 +0100633 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
634 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 return false;
636
637 *input_1 = response.input0_trained;
638 *input_2 = response.input1_trained;
639 return true;
640}
641
Chris Wilsonea5b2132010-08-04 13:50:23 +0100642static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 u16 outputs)
644{
Chris Wilson32aad862010-08-04 13:50:25 +0100645 return intel_sdvo_set_value(intel_sdvo,
646 SDVO_CMD_SET_ACTIVE_OUTPUTS,
647 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800648}
649
Daniel Vetter4ac41f42012-07-02 14:54:00 +0200650static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
651 u16 *outputs)
652{
653 return intel_sdvo_get_value(intel_sdvo,
654 SDVO_CMD_GET_ACTIVE_OUTPUTS,
655 outputs, sizeof(*outputs));
656}
657
Chris Wilsonea5b2132010-08-04 13:50:23 +0100658static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 int mode)
660{
Chris Wilson32aad862010-08-04 13:50:25 +0100661 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800662
663 switch (mode) {
664 case DRM_MODE_DPMS_ON:
665 state = SDVO_ENCODER_STATE_ON;
666 break;
667 case DRM_MODE_DPMS_STANDBY:
668 state = SDVO_ENCODER_STATE_STANDBY;
669 break;
670 case DRM_MODE_DPMS_SUSPEND:
671 state = SDVO_ENCODER_STATE_SUSPEND;
672 break;
673 case DRM_MODE_DPMS_OFF:
674 state = SDVO_ENCODER_STATE_OFF;
675 break;
676 }
677
Chris Wilson32aad862010-08-04 13:50:25 +0100678 return intel_sdvo_set_value(intel_sdvo,
679 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800680}
681
Chris Wilsonea5b2132010-08-04 13:50:23 +0100682static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 int *clock_min,
684 int *clock_max)
685{
686 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800687
Chris Wilson1a3665c2011-01-25 13:59:37 +0000688 BUILD_BUG_ON(sizeof(clocks) != 4);
Chris Wilson32aad862010-08-04 13:50:25 +0100689 if (!intel_sdvo_get_value(intel_sdvo,
690 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
691 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800692 return false;
693
694 /* Convert the values from units of 10 kHz to kHz. */
695 *clock_min = clocks.min * 10;
696 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800697 return true;
698}
699
Chris Wilsonea5b2132010-08-04 13:50:23 +0100700static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 u16 outputs)
702{
Chris Wilson32aad862010-08-04 13:50:25 +0100703 return intel_sdvo_set_value(intel_sdvo,
704 SDVO_CMD_SET_TARGET_OUTPUT,
705 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800706}
707
Chris Wilsonea5b2132010-08-04 13:50:23 +0100708static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800709 struct intel_sdvo_dtd *dtd)
710{
Chris Wilson32aad862010-08-04 13:50:25 +0100711 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
712 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800713}
714
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700715static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
716 struct intel_sdvo_dtd *dtd)
717{
718 return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
719 intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
720}
721
Chris Wilsonea5b2132010-08-04 13:50:23 +0100722static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800723 struct intel_sdvo_dtd *dtd)
724{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100725 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
727}
728
Chris Wilsonea5b2132010-08-04 13:50:23 +0100729static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 struct intel_sdvo_dtd *dtd)
731{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100732 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800733 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
734}
735
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700736static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
737 struct intel_sdvo_dtd *dtd)
738{
739 return intel_sdvo_get_timing(intel_sdvo,
740 SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
741}
742
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800743static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100744intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800745 uint16_t clock,
746 uint16_t width,
747 uint16_t height)
748{
749 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800750
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800751 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800752 args.clock = clock;
753 args.width = width;
754 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800755 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800756
Chris Wilsonea5b2132010-08-04 13:50:23 +0100757 if (intel_sdvo->is_lvds &&
758 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
759 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800760 args.scaled = 1;
761
Chris Wilson32aad862010-08-04 13:50:25 +0100762 return intel_sdvo_set_value(intel_sdvo,
763 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
764 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800765}
766
Chris Wilsonea5b2132010-08-04 13:50:23 +0100767static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800768 struct intel_sdvo_dtd *dtd)
769{
Chris Wilson1a3665c2011-01-25 13:59:37 +0000770 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
771 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
Chris Wilson32aad862010-08-04 13:50:25 +0100772 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
773 &dtd->part1, sizeof(dtd->part1)) &&
774 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
775 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800776}
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Chris Wilsonea5b2132010-08-04 13:50:23 +0100778static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800779{
Chris Wilson32aad862010-08-04 13:50:25 +0100780 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800781}
782
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800783static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100784 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800785{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800786 uint16_t width, height;
787 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
788 uint16_t h_sync_offset, v_sync_offset;
Daniel Vetter66518192012-04-01 19:16:18 +0200789 int mode_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800790
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200791 width = mode->hdisplay;
792 height = mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800793
794 /* do some mode translations */
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200795 h_blank_len = mode->htotal - mode->hdisplay;
796 h_sync_len = mode->hsync_end - mode->hsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800797
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200798 v_blank_len = mode->vtotal - mode->vdisplay;
799 v_sync_len = mode->vsync_end - mode->vsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800800
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200801 h_sync_offset = mode->hsync_start - mode->hdisplay;
802 v_sync_offset = mode->vsync_start - mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800803
Daniel Vetter66518192012-04-01 19:16:18 +0200804 mode_clock = mode->clock;
Daniel Vetter66518192012-04-01 19:16:18 +0200805 mode_clock /= 10;
806 dtd->part1.clock = mode_clock;
807
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800808 dtd->part1.h_active = width & 0xff;
809 dtd->part1.h_blank = h_blank_len & 0xff;
810 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800811 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800812 dtd->part1.v_active = height & 0xff;
813 dtd->part1.v_blank = v_blank_len & 0xff;
814 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800815 ((v_blank_len >> 8) & 0xf);
816
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800817 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800818 dtd->part2.h_sync_width = h_sync_len & 0xff;
819 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800820 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800821 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800822 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
823 ((v_sync_len & 0x30) >> 4);
824
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800825 dtd->part2.dtd_flags = 0x18;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200826 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
827 dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800828 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200829 dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800830 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200831 dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800832
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800833 dtd->part2.sdvo_flags = 0;
834 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
835 dtd->part2.reserved = 0;
836}
Jesse Barnes79e53942008-11-07 14:24:08 -0800837
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800838static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
Chris Wilson32aad862010-08-04 13:50:25 +0100839 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800840{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800841 mode->hdisplay = dtd->part1.h_active;
842 mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
843 mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800844 mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800845 mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
846 mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
847 mode->htotal = mode->hdisplay + dtd->part1.h_blank;
848 mode->htotal += (dtd->part1.h_high & 0xf) << 8;
849
850 mode->vdisplay = dtd->part1.v_active;
851 mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
852 mode->vsync_start = mode->vdisplay;
853 mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800854 mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800855 mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
856 mode->vsync_end = mode->vsync_start +
857 (dtd->part2.v_sync_off_width & 0xf);
858 mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
859 mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
860 mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
861
862 mode->clock = dtd->part1.clock * 10;
863
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800864 mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200865 if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
866 mode->flags |= DRM_MODE_FLAG_INTERLACE;
867 if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800868 mode->flags |= DRM_MODE_FLAG_PHSYNC;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200869 if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800870 mode->flags |= DRM_MODE_FLAG_PVSYNC;
871}
872
Chris Wilsone27d8532010-10-22 09:15:22 +0100873static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800874{
Chris Wilsone27d8532010-10-22 09:15:22 +0100875 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800876
Chris Wilson1a3665c2011-01-25 13:59:37 +0000877 BUILD_BUG_ON(sizeof(encode) != 2);
Chris Wilsone27d8532010-10-22 09:15:22 +0100878 return intel_sdvo_get_value(intel_sdvo,
879 SDVO_CMD_GET_SUPP_ENCODE,
880 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800881}
882
Chris Wilsonea5b2132010-08-04 13:50:23 +0100883static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700884 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800885{
Chris Wilson32aad862010-08-04 13:50:25 +0100886 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800887}
888
Chris Wilsonea5b2132010-08-04 13:50:23 +0100889static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800890 uint8_t mode)
891{
Chris Wilson32aad862010-08-04 13:50:25 +0100892 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800893}
894
895#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100896static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800897{
898 int i, j;
899 uint8_t set_buf_index[2];
900 uint8_t av_split;
901 uint8_t buf_size;
902 uint8_t buf[48];
903 uint8_t *pos;
904
Chris Wilson32aad862010-08-04 13:50:25 +0100905 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800906
907 for (i = 0; i <= av_split; i++) {
908 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700909 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800910 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700911 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
912 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800913
914 pos = buf;
915 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700916 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800917 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700918 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800919 pos += 8;
920 }
921 }
922}
923#endif
924
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200925static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
926 unsigned if_index, uint8_t tx_rate,
927 uint8_t *data, unsigned length)
928{
929 uint8_t set_buf_index[2] = { if_index, 0 };
930 uint8_t hbuf_size, tmp[8];
931 int i;
932
933 if (!intel_sdvo_set_value(intel_sdvo,
934 SDVO_CMD_SET_HBUF_INDEX,
935 set_buf_index, 2))
936 return false;
937
938 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
939 &hbuf_size, 1))
940 return false;
941
942 /* Buffer size is 0 based, hooray! */
943 hbuf_size++;
944
945 DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
946 if_index, length, hbuf_size);
947
948 for (i = 0; i < hbuf_size; i += 8) {
949 memset(tmp, 0, 8);
950 if (i < length)
951 memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
952
953 if (!intel_sdvo_set_value(intel_sdvo,
954 SDVO_CMD_SET_HBUF_DATA,
955 tmp, 8))
956 return false;
957 }
958
959 return intel_sdvo_set_value(intel_sdvo,
960 SDVO_CMD_SET_HBUF_TXRATE,
961 &tx_rate, 1);
962}
963
Ville Syrjäläabedc072013-01-17 16:31:31 +0200964static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
965 const struct drm_display_mode *adjusted_mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800966{
967 struct dip_infoframe avi_if = {
968 .type = DIP_TYPE_AVI,
David Härdeman3c17fe42010-09-24 21:44:32 +0200969 .ver = DIP_VERSION_AVI,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800970 .len = DIP_LEN_AVI,
971 };
Daniel Vetter81014b92012-05-12 20:22:00 +0200972 uint8_t sdvo_data[4 + sizeof(avi_if.body.avi)];
Daniel Vetter50f3b012013-03-27 00:44:56 +0100973 struct intel_crtc *intel_crtc = to_intel_crtc(intel_sdvo->base.base.crtc);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800974
Ville Syrjäläabedc072013-01-17 16:31:31 +0200975 if (intel_sdvo->rgb_quant_range_selectable) {
Daniel Vetter50f3b012013-03-27 00:44:56 +0100976 if (intel_crtc->config.limited_color_range)
Ville Syrjäläabedc072013-01-17 16:31:31 +0200977 avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_LIMITED;
978 else
979 avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_FULL;
980 }
981
Ville Syrjälä96b219f2013-03-20 18:10:07 +0200982 avi_if.body.avi.VIC = drm_match_cea_mode(adjusted_mode);
983
David Härdeman3c17fe42010-09-24 21:44:32 +0200984 intel_dip_infoframe_csum(&avi_if);
985
Daniel Vetter81014b92012-05-12 20:22:00 +0200986 /* sdvo spec says that the ecc is handled by the hw, and it looks like
987 * we must not send the ecc field, either. */
988 memcpy(sdvo_data, &avi_if, 3);
989 sdvo_data[3] = avi_if.checksum;
990 memcpy(&sdvo_data[4], &avi_if.body, sizeof(avi_if.body.avi));
991
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200992 return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
993 SDVO_HBUF_TX_VSYNC,
994 sdvo_data, sizeof(sdvo_data));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800995}
996
Chris Wilson32aad862010-08-04 13:50:25 +0100997static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800998{
Zhao Yakuice6feab2009-08-24 13:50:26 +0800999 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +01001000 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001001
Chris Wilson40039752010-08-04 13:50:26 +01001002 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001003 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +01001004 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001005
Chris Wilson32aad862010-08-04 13:50:25 +01001006 BUILD_BUG_ON(sizeof(format) != 6);
1007 return intel_sdvo_set_value(intel_sdvo,
1008 SDVO_CMD_SET_TV_FORMAT,
1009 &format, sizeof(format));
1010}
Zhao Yakuice6feab2009-08-24 13:50:26 +08001011
Chris Wilson32aad862010-08-04 13:50:25 +01001012static bool
1013intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001014 const struct drm_display_mode *mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001015{
1016 struct intel_sdvo_dtd output_dtd;
1017
1018 if (!intel_sdvo_set_target_output(intel_sdvo,
1019 intel_sdvo->attached_output))
1020 return false;
1021
1022 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1023 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1024 return false;
1025
1026 return true;
1027}
1028
Daniel Vetterc9a29692012-04-10 13:55:47 +02001029/* Asks the sdvo controller for the preferred input mode given the output mode.
1030 * Unfortunately we have to set up the full output mode to do that. */
Chris Wilson32aad862010-08-04 13:50:25 +01001031static bool
Daniel Vetterc9a29692012-04-10 13:55:47 +02001032intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001033 const struct drm_display_mode *mode,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001034 struct drm_display_mode *adjusted_mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001035{
Daniel Vetterc9a29692012-04-10 13:55:47 +02001036 struct intel_sdvo_dtd input_dtd;
1037
Chris Wilson32aad862010-08-04 13:50:25 +01001038 /* Reset the input timing to the screen. Assume always input 0. */
1039 if (!intel_sdvo_set_target_input(intel_sdvo))
1040 return false;
1041
1042 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1043 mode->clock / 10,
1044 mode->hdisplay,
1045 mode->vdisplay))
1046 return false;
1047
1048 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001049 &input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +01001050 return false;
1051
Daniel Vetterc9a29692012-04-10 13:55:47 +02001052 intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
Egbert Eiche7518232012-10-13 14:29:31 +02001053 intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
Chris Wilson32aad862010-08-04 13:50:25 +01001054
Chris Wilson32aad862010-08-04 13:50:25 +01001055 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001056}
1057
Daniel Vetter70484552013-04-30 14:01:41 +02001058static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_config *pipe_config)
1059{
1060 unsigned dotclock = pipe_config->adjusted_mode.clock;
1061 struct dpll *clock = &pipe_config->dpll;
1062
1063 /* SDVO TV has fixed PLL values depend on its clock range,
1064 this mirrors vbios setting. */
1065 if (dotclock >= 100000 && dotclock < 140500) {
1066 clock->p1 = 2;
1067 clock->p2 = 10;
1068 clock->n = 3;
1069 clock->m1 = 16;
1070 clock->m2 = 8;
1071 } else if (dotclock >= 140500 && dotclock <= 200000) {
1072 clock->p1 = 1;
1073 clock->p2 = 10;
1074 clock->n = 6;
1075 clock->m1 = 12;
1076 clock->m2 = 8;
1077 } else {
1078 WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
1079 }
1080
1081 pipe_config->clock_set = true;
1082}
1083
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001084static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
1085 struct intel_crtc_config *pipe_config)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001086{
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001087 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
1088 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
1089 struct drm_display_mode *mode = &pipe_config->requested_mode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001090
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01001091 DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
1092 pipe_config->pipe_bpp = 8*3;
1093
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001094 if (HAS_PCH_SPLIT(encoder->base.dev))
1095 pipe_config->has_pch_encoder = true;
1096
Chris Wilson32aad862010-08-04 13:50:25 +01001097 /* We need to construct preferred input timings based on our
1098 * output timings. To do that, we have to set the output
1099 * timings, even though this isn't really the right place in
1100 * the sequence to do it. Oh well.
1101 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001102 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +01001103 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001104 return false;
Chris Wilson32aad862010-08-04 13:50:25 +01001105
Daniel Vetterc9a29692012-04-10 13:55:47 +02001106 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1107 mode,
1108 adjusted_mode);
Daniel Vetter09ede542013-04-30 14:01:45 +02001109 pipe_config->sdvo_tv_clock = true;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001110 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +01001111 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +01001112 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001113 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001114
Daniel Vetterc9a29692012-04-10 13:55:47 +02001115 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1116 mode,
1117 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001118 }
Chris Wilson32aad862010-08-04 13:50:25 +01001119
1120 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +01001121 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +01001122 */
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001123 pipe_config->pixel_multiplier =
1124 intel_sdvo_get_pixel_multiplier(adjusted_mode);
1125 adjusted_mode->clock *= pipe_config->pixel_multiplier;
Chris Wilson32aad862010-08-04 13:50:25 +01001126
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001127 if (intel_sdvo->color_range_auto) {
1128 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001129 /* FIXME: This bit is only valid when using TMDS encoding and 8
1130 * bit per color mode. */
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001131 if (intel_sdvo->has_hdmi_monitor &&
Thierry Reding18316c82012-12-20 15:41:44 +01001132 drm_match_cea_mode(adjusted_mode) > 1)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001133 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001134 else
1135 intel_sdvo->color_range = 0;
1136 }
1137
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001138 if (intel_sdvo->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001139 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001140
Daniel Vetter70484552013-04-30 14:01:41 +02001141 /* Clock computation needs to happen after pixel multiplier. */
1142 if (intel_sdvo->is_tv)
1143 i9xx_adjust_sdvo_tv_clock(pipe_config);
1144
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001145 return true;
1146}
1147
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001148static void intel_sdvo_mode_set(struct intel_encoder *intel_encoder)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001149{
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001150 struct drm_device *dev = intel_encoder->base.dev;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001151 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001152 struct drm_crtc *crtc = intel_encoder->base.crtc;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001154 struct drm_display_mode *adjusted_mode =
1155 &intel_crtc->config.adjusted_mode;
1156 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
1157 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&intel_encoder->base);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001158 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001159 struct intel_sdvo_in_out_map in_out;
Daniel Vetter66518192012-04-01 19:16:18 +02001160 struct intel_sdvo_dtd input_dtd, output_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001161 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001162
1163 if (!mode)
1164 return;
1165
1166 /* First, set the input mapping for the first input to our controlled
1167 * output. This is only correct if we're a single-input device, in
1168 * which case the first input is the output from the appropriate SDVO
1169 * channel on the motherboard. In a two-input device, the first input
1170 * will be SDVOB and the second SDVOC.
1171 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001172 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001173 in_out.in1 = 0;
1174
Pavel Roskinc74696b2010-09-02 14:46:34 -04001175 intel_sdvo_set_value(intel_sdvo,
1176 SDVO_CMD_SET_IN_OUT_MAP,
1177 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001178
Chris Wilson6c9547f2010-08-25 10:05:17 +01001179 /* Set the output timings to the screen */
1180 if (!intel_sdvo_set_target_output(intel_sdvo,
1181 intel_sdvo->attached_output))
1182 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001183
Daniel Vetter66518192012-04-01 19:16:18 +02001184 /* lvds has a special fixed output timing. */
1185 if (intel_sdvo->is_lvds)
1186 intel_sdvo_get_dtd_from_mode(&output_dtd,
1187 intel_sdvo->sdvo_lvds_fixed_mode);
1188 else
1189 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001190 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1191 DRM_INFO("Setting output timings on %s failed\n",
1192 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001193
1194 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001195 if (!intel_sdvo_set_target_input(intel_sdvo))
1196 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001197
Chris Wilson97aaf912011-01-04 20:10:52 +00001198 if (intel_sdvo->has_hdmi_monitor) {
1199 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1200 intel_sdvo_set_colorimetry(intel_sdvo,
1201 SDVO_COLORIMETRY_RGB256);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001202 intel_sdvo_set_avi_infoframe(intel_sdvo, adjusted_mode);
Chris Wilson97aaf912011-01-04 20:10:52 +00001203 } else
1204 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001205
Chris Wilson6c9547f2010-08-25 10:05:17 +01001206 if (intel_sdvo->is_tv &&
1207 !intel_sdvo_set_tv_format(intel_sdvo))
1208 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001209
Daniel Vetter66518192012-04-01 19:16:18 +02001210 /* We have tried to get input timing in mode_fixup, and filled into
1211 * adjusted_mode.
1212 */
1213 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Egbert Eiche7518232012-10-13 14:29:31 +02001214 if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
1215 input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001216 if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
1217 DRM_INFO("Setting input timings on %s failed\n",
1218 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001219
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001220 switch (intel_crtc->config.pixel_multiplier) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001221 default:
Daniel Vetteref1b4602013-06-01 17:17:04 +02001222 WARN(1, "unknown pixel mutlipler specified\n");
Chris Wilson32aad862010-08-04 13:50:25 +01001223 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1224 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1225 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001226 }
Chris Wilson32aad862010-08-04 13:50:25 +01001227 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1228 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001229
1230 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001231 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoniba68e082012-01-06 19:45:34 -02001232 /* The real mode polarity is set by the SDVO commands, using
1233 * struct intel_sdvo_dtd. */
1234 sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001235 if (!HAS_PCH_SPLIT(dev) && intel_sdvo->is_hdmi)
Chris Wilsone953fd72011-02-21 22:23:52 +00001236 sdvox |= intel_sdvo->color_range;
Chris Wilson6714afb2010-12-17 04:10:51 +00001237 if (INTEL_INFO(dev)->gen < 5)
1238 sdvox |= SDVO_BORDER_ENABLE;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001239 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001240 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001241 switch (intel_sdvo->sdvo_reg) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03001242 case GEN3_SDVOB:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001243 sdvox &= SDVOB_PRESERVE_MASK;
1244 break;
Paulo Zanonie2debe92013-02-18 19:00:27 -03001245 case GEN3_SDVOC:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001246 sdvox &= SDVOC_PRESERVE_MASK;
1247 break;
1248 }
1249 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1250 }
Paulo Zanoni3573c412011-10-14 18:16:22 -03001251
1252 if (INTEL_PCH_TYPE(dev) >= PCH_CPT)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001253 sdvox |= SDVO_PIPE_SEL_CPT(intel_crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001254 else
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001255 sdvox |= SDVO_PIPE_SEL(intel_crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001256
Chris Wilsonda79de92010-11-22 11:12:46 +00001257 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001258 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001259
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001260 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001261 /* done in crtc_mode_set as the dpll_md reg must be written early */
1262 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1263 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001264 } else {
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001265 sdvox |= (intel_crtc->config.pixel_multiplier - 1)
1266 << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001267 }
1268
Chris Wilson6714afb2010-12-17 04:10:51 +00001269 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1270 INTEL_INFO(dev)->gen < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001271 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001272 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001273}
1274
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001275static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001276{
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001277 struct intel_sdvo_connector *intel_sdvo_connector =
1278 to_intel_sdvo_connector(&connector->base);
1279 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001280 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001281
1282 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
1283
1284 if (active_outputs & intel_sdvo_connector->output_flag)
1285 return true;
1286 else
1287 return false;
1288}
1289
1290static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
1291 enum pipe *pipe)
1292{
1293 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001294 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001295 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001296 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001297 u32 tmp;
1298
1299 tmp = I915_READ(intel_sdvo->sdvo_reg);
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001300 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001301
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001302 if (!(tmp & SDVO_ENABLE) && (active_outputs == 0))
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001303 return false;
1304
1305 if (HAS_PCH_CPT(dev))
1306 *pipe = PORT_TO_PIPE_CPT(tmp);
1307 else
1308 *pipe = PORT_TO_PIPE(tmp);
1309
1310 return true;
1311}
1312
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001313static void intel_sdvo_get_config(struct intel_encoder *encoder,
1314 struct intel_crtc_config *pipe_config)
1315{
Daniel Vetter6c49f242013-06-06 12:45:25 +02001316 struct drm_device *dev = encoder->base.dev;
1317 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001318 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
1319 struct intel_sdvo_dtd dtd;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001320 int encoder_pixel_multiplier = 0;
1321 u32 flags = 0, sdvox;
1322 u8 val;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001323 bool ret;
1324
1325 ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
1326 if (!ret) {
Daniel Vetterbb760062013-06-06 14:55:52 +02001327 /* Some sdvo encoders are not spec compliant and don't
1328 * implement the mandatory get_timings function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001329 DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
Daniel Vetterbb760062013-06-06 14:55:52 +02001330 pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
1331 } else {
1332 if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
1333 flags |= DRM_MODE_FLAG_PHSYNC;
1334 else
1335 flags |= DRM_MODE_FLAG_NHSYNC;
1336
1337 if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
1338 flags |= DRM_MODE_FLAG_PVSYNC;
1339 else
1340 flags |= DRM_MODE_FLAG_NVSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001341 }
1342
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001343 pipe_config->adjusted_mode.flags |= flags;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001344
1345 if (IS_I915G(dev) || IS_I915GM(dev)) {
1346 sdvox = I915_READ(intel_sdvo->sdvo_reg);
1347 pipe_config->pixel_multiplier =
1348 ((sdvox & SDVO_PORT_MULTIPLY_MASK)
1349 >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
1350 }
1351
1352 /* Cross check the port pixel multiplier with the sdvo encoder state. */
1353 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT, &val, 1);
1354 switch (val) {
1355 case SDVO_CLOCK_RATE_MULT_1X:
1356 encoder_pixel_multiplier = 1;
1357 break;
1358 case SDVO_CLOCK_RATE_MULT_2X:
1359 encoder_pixel_multiplier = 2;
1360 break;
1361 case SDVO_CLOCK_RATE_MULT_4X:
1362 encoder_pixel_multiplier = 4;
1363 break;
1364 }
1365 WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier,
1366 "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
1367 pipe_config->pixel_multiplier, encoder_pixel_multiplier);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001368}
1369
Daniel Vetterce22c322012-07-01 15:31:04 +02001370static void intel_disable_sdvo(struct intel_encoder *encoder)
1371{
1372 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1373 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08001374 u32 temp;
1375
Daniel Vetterce22c322012-07-01 15:31:04 +02001376 intel_sdvo_set_active_outputs(intel_sdvo, 0);
1377 if (0)
1378 intel_sdvo_set_encoder_power_state(intel_sdvo,
1379 DRM_MODE_DPMS_OFF);
1380
1381 temp = I915_READ(intel_sdvo->sdvo_reg);
1382 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilson776ca7c2012-11-21 10:44:23 +00001383 /* HW workaround for IBX, we need to move the port to
1384 * transcoder A before disabling it. */
1385 if (HAS_PCH_IBX(encoder->base.dev)) {
1386 struct drm_crtc *crtc = encoder->base.crtc;
1387 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
1388
1389 if (temp & SDVO_PIPE_B_SELECT) {
1390 temp &= ~SDVO_PIPE_B_SELECT;
1391 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1392 POSTING_READ(intel_sdvo->sdvo_reg);
1393
1394 /* Again we need to write this twice. */
1395 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1396 POSTING_READ(intel_sdvo->sdvo_reg);
1397
1398 /* Transcoder selection bits only update
1399 * effectively on vblank. */
1400 if (crtc)
1401 intel_wait_for_vblank(encoder->base.dev, pipe);
1402 else
1403 msleep(50);
1404 }
1405 }
1406
Daniel Vetterce22c322012-07-01 15:31:04 +02001407 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
1408 }
1409}
1410
1411static void intel_enable_sdvo(struct intel_encoder *encoder)
1412{
1413 struct drm_device *dev = encoder->base.dev;
1414 struct drm_i915_private *dev_priv = dev->dev_private;
1415 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
1416 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1417 u32 temp;
1418 bool input1, input2;
1419 int i;
1420 u8 status;
1421
1422 temp = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001423 if ((temp & SDVO_ENABLE) == 0) {
1424 /* HW workaround for IBX, we need to move the port
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001425 * to transcoder A before disabling it, so restore it here. */
1426 if (HAS_PCH_IBX(dev))
1427 temp |= SDVO_PIPE_SEL(intel_crtc->pipe);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001428
Daniel Vetterce22c322012-07-01 15:31:04 +02001429 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001430 }
Daniel Vetterce22c322012-07-01 15:31:04 +02001431 for (i = 0; i < 2; i++)
1432 intel_wait_for_vblank(dev, intel_crtc->pipe);
1433
1434 status = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
1435 /* Warn if the device reported failure to sync.
1436 * A lot of SDVO devices fail to notify of sync, but it's
1437 * a given it the status is a success, we succeeded.
1438 */
1439 if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
1440 DRM_DEBUG_KMS("First %s output reported failure to "
1441 "sync\n", SDVO_NAME(intel_sdvo));
1442 }
1443
1444 if (0)
1445 intel_sdvo_set_encoder_power_state(intel_sdvo,
1446 DRM_MODE_DPMS_ON);
1447 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
1448}
1449
Jani Nikula6b1c087b2013-05-28 12:35:02 +03001450/* Special dpms function to support cloning between dvo/sdvo/crt. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001451static void intel_sdvo_dpms(struct drm_connector *connector, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001452{
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001453 struct drm_crtc *crtc;
1454 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1455
1456 /* dvo supports only 2 dpms states. */
1457 if (mode != DRM_MODE_DPMS_ON)
1458 mode = DRM_MODE_DPMS_OFF;
1459
1460 if (mode == connector->dpms)
1461 return;
1462
1463 connector->dpms = mode;
1464
1465 /* Only need to change hw state when actually enabled */
1466 crtc = intel_sdvo->base.base.crtc;
1467 if (!crtc) {
1468 intel_sdvo->base.connectors_active = false;
1469 return;
1470 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001471
Jani Nikula6b1c087b2013-05-28 12:35:02 +03001472 /* We set active outputs manually below in case pipe dpms doesn't change
1473 * due to cloning. */
Jesse Barnes79e53942008-11-07 14:24:08 -08001474 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001475 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001476 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001477 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001478
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001479 intel_sdvo->base.connectors_active = false;
1480
1481 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001482 } else {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001483 intel_sdvo->base.connectors_active = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001484
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001485 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001486
1487 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001488 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1489 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001490 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02001491
Daniel Vetterb9805142012-08-31 17:37:33 +02001492 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001493}
1494
Jesse Barnes79e53942008-11-07 14:24:08 -08001495static int intel_sdvo_mode_valid(struct drm_connector *connector,
1496 struct drm_display_mode *mode)
1497{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001498 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001499
1500 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1501 return MODE_NO_DBLESCAN;
1502
Chris Wilsonea5b2132010-08-04 13:50:23 +01001503 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001504 return MODE_CLOCK_LOW;
1505
Chris Wilsonea5b2132010-08-04 13:50:23 +01001506 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001507 return MODE_CLOCK_HIGH;
1508
Chris Wilson85454232010-08-08 14:28:23 +01001509 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001510 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001511 return MODE_PANEL;
1512
Chris Wilsonea5b2132010-08-04 13:50:23 +01001513 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001514 return MODE_PANEL;
1515 }
1516
Jesse Barnes79e53942008-11-07 14:24:08 -08001517 return MODE_OK;
1518}
1519
Chris Wilsonea5b2132010-08-04 13:50:23 +01001520static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001521{
Chris Wilson1a3665c2011-01-25 13:59:37 +00001522 BUILD_BUG_ON(sizeof(*caps) != 8);
Chris Wilsone957d772010-09-24 12:52:03 +01001523 if (!intel_sdvo_get_value(intel_sdvo,
1524 SDVO_CMD_GET_DEVICE_CAPS,
1525 caps, sizeof(*caps)))
1526 return false;
1527
1528 DRM_DEBUG_KMS("SDVO capabilities:\n"
1529 " vendor_id: %d\n"
1530 " device_id: %d\n"
1531 " device_rev_id: %d\n"
1532 " sdvo_version_major: %d\n"
1533 " sdvo_version_minor: %d\n"
1534 " sdvo_inputs_mask: %d\n"
1535 " smooth_scaling: %d\n"
1536 " sharp_scaling: %d\n"
1537 " up_scaling: %d\n"
1538 " down_scaling: %d\n"
1539 " stall_support: %d\n"
1540 " output_flags: %d\n",
1541 caps->vendor_id,
1542 caps->device_id,
1543 caps->device_rev_id,
1544 caps->sdvo_version_major,
1545 caps->sdvo_version_minor,
1546 caps->sdvo_inputs_mask,
1547 caps->smooth_scaling,
1548 caps->sharp_scaling,
1549 caps->up_scaling,
1550 caps->down_scaling,
1551 caps->stall_support,
1552 caps->output_flags);
1553
1554 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001555}
1556
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001557static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -08001558{
Daniel Vetter768b1072012-05-04 11:29:56 +02001559 struct drm_device *dev = intel_sdvo->base.base.dev;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001560 uint16_t hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001561
Daniel Vetter768b1072012-05-04 11:29:56 +02001562 /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
1563 * on the line. */
1564 if (IS_I945G(dev) || IS_I945GM(dev))
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001565 return 0;
Daniel Vetter768b1072012-05-04 11:29:56 +02001566
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001567 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1568 &hotplug, sizeof(hotplug)))
1569 return 0;
1570
1571 return hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001572}
1573
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001574static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001575{
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001576 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08001577
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001578 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
1579 &intel_sdvo->hotplug_active, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001580}
1581
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001582static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001583intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001584{
Chris Wilsonbc652122011-01-25 13:28:29 +00001585 /* Is there more than one type of output? */
Adam Jackson22944882011-06-16 16:36:24 -04001586 return hweight16(intel_sdvo->caps.output_flags) > 1;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001587}
1588
Chris Wilsonf899fc62010-07-20 15:44:45 -07001589static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001590intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001591{
Chris Wilsone957d772010-09-24 12:52:03 +01001592 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1593 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001594}
1595
Chris Wilsonff482d82010-09-15 10:40:38 +01001596/* Mac mini hack -- use the same DDC as the analog connector */
1597static struct edid *
1598intel_sdvo_get_analog_edid(struct drm_connector *connector)
1599{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001600 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001601
Chris Wilson0c1dab82010-11-23 22:37:01 +00001602 return drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001603 intel_gmbus_get_adapter(dev_priv,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001604 dev_priv->vbt.crt_ddc_pin));
Chris Wilsonff482d82010-09-15 10:40:38 +01001605}
1606
Ben Widawskyc43b5632012-04-16 14:07:40 -07001607static enum drm_connector_status
Adam Jackson8bf38482011-06-16 16:36:25 -04001608intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001609{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001610 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001611 enum drm_connector_status status;
1612 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001613
Chris Wilsone957d772010-09-24 12:52:03 +01001614 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001615
Chris Wilsonea5b2132010-08-04 13:50:23 +01001616 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001617 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001618
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001619 /*
1620 * Don't use the 1 as the argument of DDC bus switch to get
1621 * the EDID. It is used for SDVO SPD ROM.
1622 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001623 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001624 intel_sdvo->ddc_bus = ddc;
1625 edid = intel_sdvo_get_edid(connector);
1626 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001627 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001628 }
Chris Wilsone957d772010-09-24 12:52:03 +01001629 /*
1630 * If we found the EDID on the other bus,
1631 * assume that is the correct DDC bus.
1632 */
1633 if (edid == NULL)
1634 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001635 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001636
1637 /*
1638 * When there is no edid and no monitor is connected with VGA
1639 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001640 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001641 if (edid == NULL)
1642 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001643
Chris Wilson2f551c82010-09-15 10:42:50 +01001644 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001645 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001646 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001647 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1648 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001649 if (intel_sdvo->is_hdmi) {
1650 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1651 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001652 intel_sdvo->rgb_quant_range_selectable =
1653 drm_rgb_quant_range_selectable(edid);
Chris Wilsonda79de92010-11-22 11:12:46 +00001654 }
Chris Wilson139467432011-02-09 20:01:16 +00001655 } else
1656 status = connector_status_disconnected;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001657 kfree(edid);
1658 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001659
1660 if (status == connector_status_connected) {
1661 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001662 if (intel_sdvo_connector->force_audio != HDMI_AUDIO_AUTO)
1663 intel_sdvo->has_hdmi_audio = (intel_sdvo_connector->force_audio == HDMI_AUDIO_ON);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001664 }
1665
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001666 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001667}
1668
Chris Wilson52220082011-06-20 14:45:50 +01001669static bool
1670intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
1671 struct edid *edid)
1672{
1673 bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1674 bool connector_is_digital = !!IS_DIGITAL(sdvo);
1675
1676 DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
1677 connector_is_digital, monitor_is_digital);
1678 return connector_is_digital == monitor_is_digital;
1679}
1680
Chris Wilson7b334fc2010-09-09 23:51:02 +01001681static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001682intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001683{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001684 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001685 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001686 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001687 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001688
Chris Wilsonfc373812012-11-23 11:57:56 +00001689 if (!intel_sdvo_get_value(intel_sdvo,
1690 SDVO_CMD_GET_ATTACHED_DISPLAYS,
1691 &response, 2))
Chris Wilson32aad862010-08-04 13:50:25 +01001692 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001693
Chris Wilsone957d772010-09-24 12:52:03 +01001694 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1695 response & 0xff, response >> 8,
1696 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001697
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001698 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001699 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001700
Chris Wilsonea5b2132010-08-04 13:50:23 +01001701 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001702
Chris Wilson97aaf912011-01-04 20:10:52 +00001703 intel_sdvo->has_hdmi_monitor = false;
1704 intel_sdvo->has_hdmi_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001705 intel_sdvo->rgb_quant_range_selectable = false;
Chris Wilson97aaf912011-01-04 20:10:52 +00001706
Chris Wilson615fb932010-08-04 13:50:24 +01001707 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001708 ret = connector_status_disconnected;
Chris Wilson139467432011-02-09 20:01:16 +00001709 else if (IS_TMDS(intel_sdvo_connector))
Adam Jackson8bf38482011-06-16 16:36:25 -04001710 ret = intel_sdvo_tmds_sink_detect(connector);
Chris Wilson139467432011-02-09 20:01:16 +00001711 else {
1712 struct edid *edid;
1713
1714 /* if we have an edid check it matches the connection */
1715 edid = intel_sdvo_get_edid(connector);
1716 if (edid == NULL)
1717 edid = intel_sdvo_get_analog_edid(connector);
1718 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001719 if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
1720 edid))
Chris Wilson139467432011-02-09 20:01:16 +00001721 ret = connector_status_connected;
Chris Wilson52220082011-06-20 14:45:50 +01001722 else
1723 ret = connector_status_disconnected;
1724
Chris Wilson139467432011-02-09 20:01:16 +00001725 kfree(edid);
1726 } else
1727 ret = connector_status_connected;
1728 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001729
1730 /* May update encoder flag for like clock for SDVO TV, etc.*/
1731 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001732 intel_sdvo->is_tv = false;
1733 intel_sdvo->is_lvds = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001734
Daniel Vetter09ede542013-04-30 14:01:45 +02001735 if (response & SDVO_TV_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001736 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001737 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001738 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001739 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001740
1741 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001742}
1743
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001744static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001745{
Chris Wilsonff482d82010-09-15 10:40:38 +01001746 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001747
1748 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001749 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001750
Keith Packard57cdaf92009-09-04 13:07:54 +08001751 /*
1752 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1753 * link between analog and digital outputs. So, if the regular SDVO
1754 * DDC fails, check to see if the analog output is disconnected, in
1755 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001756 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001757 if (edid == NULL)
1758 edid = intel_sdvo_get_analog_edid(connector);
1759
Chris Wilsonff482d82010-09-15 10:40:38 +01001760 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001761 if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
1762 edid)) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001763 drm_mode_connector_update_edid_property(connector, edid);
1764 drm_add_edid_modes(connector, edid);
1765 }
Chris Wilson139467432011-02-09 20:01:16 +00001766
Chris Wilsonff482d82010-09-15 10:40:38 +01001767 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001768 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001769}
1770
1771/*
1772 * Set of SDVO TV modes.
1773 * Note! This is in reply order (see loop in get_tv_modes).
1774 * XXX: all 60Hz refresh?
1775 */
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001776static const struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001777 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1778 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001779 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001780 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1781 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001782 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001783 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1784 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001785 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001786 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1787 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001788 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001789 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1790 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001791 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001792 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1793 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001794 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001795 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1796 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001797 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001798 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1799 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001800 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001801 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1802 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001803 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001804 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1805 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001806 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001807 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1808 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001809 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001810 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1811 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001812 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001813 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1814 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001815 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001816 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1817 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001818 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001819 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1820 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001821 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001822 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1823 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001824 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001825 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1826 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001827 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001828 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1829 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001830 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001831 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1832 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001833 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1834};
1835
1836static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1837{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001838 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001839 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001840 uint32_t reply = 0, format_map = 0;
1841 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001842
1843 /* Read the list of supported input resolutions for the selected TV
1844 * format.
1845 */
Chris Wilson40039752010-08-04 13:50:26 +01001846 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001847 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001848 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001849
Chris Wilson32aad862010-08-04 13:50:25 +01001850 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1851 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001852
Chris Wilson32aad862010-08-04 13:50:25 +01001853 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001854 if (!intel_sdvo_write_cmd(intel_sdvo,
1855 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001856 &tv_res, sizeof(tv_res)))
1857 return;
1858 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001859 return;
1860
1861 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001862 if (reply & (1 << i)) {
1863 struct drm_display_mode *nmode;
1864 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001865 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001866 if (nmode)
1867 drm_mode_probed_add(connector, nmode);
1868 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001869}
1870
Ma Ling7086c872009-05-13 11:20:06 +08001871static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1872{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001873 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001874 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001875 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001876
1877 /*
1878 * Attempt to get the mode list from DDC.
1879 * Assume that the preferred modes are
1880 * arranged in priority order.
1881 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001882 intel_ddc_get_modes(connector, intel_sdvo->i2c);
Ma Ling7086c872009-05-13 11:20:06 +08001883 if (list_empty(&connector->probed_modes) == false)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001884 goto end;
Ma Ling7086c872009-05-13 11:20:06 +08001885
1886 /* Fetch modes from VBT */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001887 if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001888 newmode = drm_mode_duplicate(connector->dev,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001889 dev_priv->vbt.sdvo_lvds_vbt_mode);
Ma Ling7086c872009-05-13 11:20:06 +08001890 if (newmode != NULL) {
1891 /* Guarantee the mode is preferred */
1892 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1893 DRM_MODE_TYPE_DRIVER);
1894 drm_mode_probed_add(connector, newmode);
1895 }
1896 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001897
1898end:
1899 list_for_each_entry(newmode, &connector->probed_modes, head) {
1900 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001901 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001902 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001903
Chris Wilson85454232010-08-08 14:28:23 +01001904 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001905 break;
1906 }
1907 }
1908
Ma Ling7086c872009-05-13 11:20:06 +08001909}
1910
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001911static int intel_sdvo_get_modes(struct drm_connector *connector)
1912{
Chris Wilson615fb932010-08-04 13:50:24 +01001913 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001914
Chris Wilson615fb932010-08-04 13:50:24 +01001915 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001916 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001917 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001918 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001919 else
1920 intel_sdvo_get_ddc_modes(connector);
1921
Chris Wilson32aad862010-08-04 13:50:25 +01001922 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001923}
1924
Chris Wilsonfcc8d672010-08-04 13:50:27 +01001925static void
1926intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001927{
Chris Wilson615fb932010-08-04 13:50:24 +01001928 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001929 struct drm_device *dev = connector->dev;
1930
Chris Wilsonc5521702010-08-04 13:50:28 +01001931 if (intel_sdvo_connector->left)
1932 drm_property_destroy(dev, intel_sdvo_connector->left);
1933 if (intel_sdvo_connector->right)
1934 drm_property_destroy(dev, intel_sdvo_connector->right);
1935 if (intel_sdvo_connector->top)
1936 drm_property_destroy(dev, intel_sdvo_connector->top);
1937 if (intel_sdvo_connector->bottom)
1938 drm_property_destroy(dev, intel_sdvo_connector->bottom);
1939 if (intel_sdvo_connector->hpos)
1940 drm_property_destroy(dev, intel_sdvo_connector->hpos);
1941 if (intel_sdvo_connector->vpos)
1942 drm_property_destroy(dev, intel_sdvo_connector->vpos);
1943 if (intel_sdvo_connector->saturation)
1944 drm_property_destroy(dev, intel_sdvo_connector->saturation);
1945 if (intel_sdvo_connector->contrast)
1946 drm_property_destroy(dev, intel_sdvo_connector->contrast);
1947 if (intel_sdvo_connector->hue)
1948 drm_property_destroy(dev, intel_sdvo_connector->hue);
1949 if (intel_sdvo_connector->sharpness)
1950 drm_property_destroy(dev, intel_sdvo_connector->sharpness);
1951 if (intel_sdvo_connector->flicker_filter)
1952 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter);
1953 if (intel_sdvo_connector->flicker_filter_2d)
1954 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d);
1955 if (intel_sdvo_connector->flicker_filter_adaptive)
1956 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive);
1957 if (intel_sdvo_connector->tv_luma_filter)
1958 drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter);
1959 if (intel_sdvo_connector->tv_chroma_filter)
1960 drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter);
Chris Wilsone0442182010-08-04 13:50:29 +01001961 if (intel_sdvo_connector->dot_crawl)
1962 drm_property_destroy(dev, intel_sdvo_connector->dot_crawl);
Chris Wilsonc5521702010-08-04 13:50:28 +01001963 if (intel_sdvo_connector->brightness)
1964 drm_property_destroy(dev, intel_sdvo_connector->brightness);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001965}
1966
Jesse Barnes79e53942008-11-07 14:24:08 -08001967static void intel_sdvo_destroy(struct drm_connector *connector)
1968{
Chris Wilson615fb932010-08-04 13:50:24 +01001969 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001970
Chris Wilsonc5521702010-08-04 13:50:28 +01001971 if (intel_sdvo_connector->tv_format)
Zhao Yakuice6feab2009-08-24 13:50:26 +08001972 drm_property_destroy(connector->dev,
Chris Wilsonc5521702010-08-04 13:50:28 +01001973 intel_sdvo_connector->tv_format);
Zhao Yakuice6feab2009-08-24 13:50:26 +08001974
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001975 intel_sdvo_destroy_enhance_property(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001976 drm_sysfs_connector_remove(connector);
1977 drm_connector_cleanup(connector);
Jani Nikula4b745b12012-11-12 18:31:36 +02001978 kfree(intel_sdvo_connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001979}
1980
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001981static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
1982{
1983 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1984 struct edid *edid;
1985 bool has_audio = false;
1986
1987 if (!intel_sdvo->is_hdmi)
1988 return false;
1989
1990 edid = intel_sdvo_get_edid(connector);
1991 if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
1992 has_audio = drm_detect_monitor_audio(edid);
Jani Nikula38ab8a202012-08-15 12:32:36 +03001993 kfree(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001994
1995 return has_audio;
1996}
1997
Zhao Yakuice6feab2009-08-24 13:50:26 +08001998static int
1999intel_sdvo_set_property(struct drm_connector *connector,
2000 struct drm_property *property,
2001 uint64_t val)
2002{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002003 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01002004 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002005 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002006 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01002007 uint8_t cmd;
2008 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002009
Rob Clark662595d2012-10-11 20:36:04 -05002010 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01002011 if (ret)
2012 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002013
Chris Wilson3f43c482011-05-12 22:17:24 +01002014 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002015 int i = val;
2016 bool has_audio;
2017
2018 if (i == intel_sdvo_connector->force_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002019 return 0;
2020
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002021 intel_sdvo_connector->force_audio = i;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002022
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002023 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002024 has_audio = intel_sdvo_detect_hdmi_audio(connector);
2025 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002026 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002027
2028 if (has_audio == intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002029 return 0;
2030
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002031 intel_sdvo->has_hdmi_audio = has_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002032 goto done;
2033 }
2034
Chris Wilsone953fd72011-02-21 22:23:52 +00002035 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02002036 bool old_auto = intel_sdvo->color_range_auto;
2037 uint32_t old_range = intel_sdvo->color_range;
2038
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002039 switch (val) {
2040 case INTEL_BROADCAST_RGB_AUTO:
2041 intel_sdvo->color_range_auto = true;
2042 break;
2043 case INTEL_BROADCAST_RGB_FULL:
2044 intel_sdvo->color_range_auto = false;
2045 intel_sdvo->color_range = 0;
2046 break;
2047 case INTEL_BROADCAST_RGB_LIMITED:
2048 intel_sdvo->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002049 /* FIXME: this bit is only valid when using TMDS
2050 * encoding and 8 bit per color mode. */
2051 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002052 break;
2053 default:
2054 return -EINVAL;
2055 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02002056
2057 if (old_auto == intel_sdvo->color_range_auto &&
2058 old_range == intel_sdvo->color_range)
2059 return 0;
2060
Zhao Yakuice6feab2009-08-24 13:50:26 +08002061 goto done;
2062 }
2063
Chris Wilsonc5521702010-08-04 13:50:28 +01002064#define CHECK_PROPERTY(name, NAME) \
2065 if (intel_sdvo_connector->name == property) { \
2066 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
2067 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
2068 cmd = SDVO_CMD_SET_##NAME; \
2069 intel_sdvo_connector->cur_##name = temp_value; \
2070 goto set_value; \
2071 }
2072
2073 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01002074 if (val >= TV_FORMAT_NUM)
2075 return -EINVAL;
2076
Chris Wilson40039752010-08-04 13:50:26 +01002077 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01002078 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01002079 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002080
Chris Wilson40039752010-08-04 13:50:26 +01002081 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01002082 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01002083 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002084 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01002085 if (intel_sdvo_connector->left == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002086 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002087 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002088 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002089 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002090
Chris Wilson615fb932010-08-04 13:50:24 +01002091 intel_sdvo_connector->left_margin = temp_value;
2092 intel_sdvo_connector->right_margin = temp_value;
2093 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002094 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002095 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002096 goto set_value;
2097 } else if (intel_sdvo_connector->right == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002098 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002099 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002100 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002101 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002102
Chris Wilson615fb932010-08-04 13:50:24 +01002103 intel_sdvo_connector->left_margin = temp_value;
2104 intel_sdvo_connector->right_margin = temp_value;
2105 temp_value = intel_sdvo_connector->max_hscan -
2106 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002107 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002108 goto set_value;
2109 } else if (intel_sdvo_connector->top == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002110 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002111 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002112 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002113 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002114
Chris Wilson615fb932010-08-04 13:50:24 +01002115 intel_sdvo_connector->top_margin = temp_value;
2116 intel_sdvo_connector->bottom_margin = temp_value;
2117 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002118 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002119 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002120 goto set_value;
2121 } else if (intel_sdvo_connector->bottom == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002122 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002123 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002124 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002125 return 0;
2126
Chris Wilson615fb932010-08-04 13:50:24 +01002127 intel_sdvo_connector->top_margin = temp_value;
2128 intel_sdvo_connector->bottom_margin = temp_value;
2129 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002130 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002131 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002132 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002133 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002134 CHECK_PROPERTY(hpos, HPOS)
2135 CHECK_PROPERTY(vpos, VPOS)
2136 CHECK_PROPERTY(saturation, SATURATION)
2137 CHECK_PROPERTY(contrast, CONTRAST)
2138 CHECK_PROPERTY(hue, HUE)
2139 CHECK_PROPERTY(brightness, BRIGHTNESS)
2140 CHECK_PROPERTY(sharpness, SHARPNESS)
2141 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
2142 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
2143 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
2144 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
2145 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01002146 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002147 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002148
2149 return -EINVAL; /* unknown property */
2150
2151set_value:
2152 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
2153 return -EIO;
2154
2155
2156done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002157 if (intel_sdvo->base.base.crtc)
2158 intel_crtc_restore_mode(intel_sdvo->base.base.crtc);
Chris Wilsonc5521702010-08-04 13:50:28 +01002159
Chris Wilson32aad862010-08-04 13:50:25 +01002160 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01002161#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08002162}
2163
Jesse Barnes79e53942008-11-07 14:24:08 -08002164static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02002165 .dpms = intel_sdvo_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08002166 .detect = intel_sdvo_detect,
2167 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08002168 .set_property = intel_sdvo_set_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08002169 .destroy = intel_sdvo_destroy,
2170};
2171
2172static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
2173 .get_modes = intel_sdvo_get_modes,
2174 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002175 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08002176};
2177
Hannes Ederb358d0a2008-12-18 21:18:47 +01002178static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08002179{
Chris Wilson890f3352010-09-14 16:46:59 +01002180 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002181
Chris Wilsonea5b2132010-08-04 13:50:23 +01002182 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002183 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002184 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002185
Chris Wilsone957d772010-09-24 12:52:03 +01002186 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002187 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08002188}
2189
2190static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
2191 .destroy = intel_sdvo_enc_destroy,
2192};
2193
Chris Wilsonb66d8422010-08-12 15:26:41 +01002194static void
2195intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
2196{
2197 uint16_t mask = 0;
2198 unsigned int num_bits;
2199
2200 /* Make a mask of outputs less than or equal to our own priority in the
2201 * list.
2202 */
2203 switch (sdvo->controlled_output) {
2204 case SDVO_OUTPUT_LVDS1:
2205 mask |= SDVO_OUTPUT_LVDS1;
2206 case SDVO_OUTPUT_LVDS0:
2207 mask |= SDVO_OUTPUT_LVDS0;
2208 case SDVO_OUTPUT_TMDS1:
2209 mask |= SDVO_OUTPUT_TMDS1;
2210 case SDVO_OUTPUT_TMDS0:
2211 mask |= SDVO_OUTPUT_TMDS0;
2212 case SDVO_OUTPUT_RGB1:
2213 mask |= SDVO_OUTPUT_RGB1;
2214 case SDVO_OUTPUT_RGB0:
2215 mask |= SDVO_OUTPUT_RGB0;
2216 break;
2217 }
2218
2219 /* Count bits to find what number we are in the priority list. */
2220 mask &= sdvo->caps.output_flags;
2221 num_bits = hweight16(mask);
2222 /* If more than 3 outputs, default to DDC bus 3 for now. */
2223 if (num_bits > 3)
2224 num_bits = 3;
2225
2226 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
2227 sdvo->ddc_bus = 1 << num_bits;
2228}
Jesse Barnes79e53942008-11-07 14:24:08 -08002229
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002230/**
2231 * Choose the appropriate DDC bus for control bus switch command for this
2232 * SDVO output based on the controlled output.
2233 *
2234 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
2235 * outputs, then LVDS outputs.
2236 */
2237static void
Adam Jacksonb1083332010-04-23 16:07:40 -04002238intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002239 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002240{
Adam Jacksonb1083332010-04-23 16:07:40 -04002241 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002242
Daniel Vettereef4eac2012-03-23 23:43:35 +01002243 if (sdvo->is_sdvob)
Adam Jacksonb1083332010-04-23 16:07:40 -04002244 mapping = &(dev_priv->sdvo_mappings[0]);
2245 else
2246 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002247
Chris Wilsonb66d8422010-08-12 15:26:41 +01002248 if (mapping->initialized)
2249 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
2250 else
2251 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002252}
2253
Chris Wilsone957d772010-09-24 12:52:03 +01002254static void
2255intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
2256 struct intel_sdvo *sdvo, u32 reg)
2257{
2258 struct sdvo_device_mapping *mapping;
Adam Jackson46eb3032011-06-16 16:36:23 -04002259 u8 pin;
Chris Wilsone957d772010-09-24 12:52:03 +01002260
Daniel Vettereef4eac2012-03-23 23:43:35 +01002261 if (sdvo->is_sdvob)
Chris Wilsone957d772010-09-24 12:52:03 +01002262 mapping = &dev_priv->sdvo_mappings[0];
2263 else
2264 mapping = &dev_priv->sdvo_mappings[1];
2265
Jani Nikula6cb16122012-10-22 16:12:17 +03002266 if (mapping->initialized && intel_gmbus_is_port_valid(mapping->i2c_pin))
Chris Wilsone957d772010-09-24 12:52:03 +01002267 pin = mapping->i2c_pin;
Jani Nikula6cb16122012-10-22 16:12:17 +03002268 else
2269 pin = GMBUS_PORT_DPB;
Chris Wilsone957d772010-09-24 12:52:03 +01002270
Jani Nikula6cb16122012-10-22 16:12:17 +03002271 sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
2272
2273 /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
2274 * our code totally fails once we start using gmbus. Hence fall back to
2275 * bit banging for now. */
2276 intel_gmbus_force_bit(sdvo->i2c, true);
Chris Wilsone957d772010-09-24 12:52:03 +01002277}
2278
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002279/* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
2280static void
2281intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
2282{
2283 intel_gmbus_force_bit(sdvo->i2c, false);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002284}
2285
2286static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01002287intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002288{
Chris Wilson97aaf912011-01-04 20:10:52 +00002289 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002290}
2291
yakui_zhao714605e2009-05-31 17:18:07 +08002292static u8
Daniel Vettereef4eac2012-03-23 23:43:35 +01002293intel_sdvo_get_slave_addr(struct drm_device *dev, struct intel_sdvo *sdvo)
yakui_zhao714605e2009-05-31 17:18:07 +08002294{
2295 struct drm_i915_private *dev_priv = dev->dev_private;
2296 struct sdvo_device_mapping *my_mapping, *other_mapping;
2297
Daniel Vettereef4eac2012-03-23 23:43:35 +01002298 if (sdvo->is_sdvob) {
yakui_zhao714605e2009-05-31 17:18:07 +08002299 my_mapping = &dev_priv->sdvo_mappings[0];
2300 other_mapping = &dev_priv->sdvo_mappings[1];
2301 } else {
2302 my_mapping = &dev_priv->sdvo_mappings[1];
2303 other_mapping = &dev_priv->sdvo_mappings[0];
2304 }
2305
2306 /* If the BIOS described our SDVO device, take advantage of it. */
2307 if (my_mapping->slave_addr)
2308 return my_mapping->slave_addr;
2309
2310 /* If the BIOS only described a different SDVO device, use the
2311 * address that it isn't using.
2312 */
2313 if (other_mapping->slave_addr) {
2314 if (other_mapping->slave_addr == 0x70)
2315 return 0x72;
2316 else
2317 return 0x70;
2318 }
2319
2320 /* No SDVO device info is found for another DVO port,
2321 * so use mapping assumption we had before BIOS parsing.
2322 */
Daniel Vettereef4eac2012-03-23 23:43:35 +01002323 if (sdvo->is_sdvob)
yakui_zhao714605e2009-05-31 17:18:07 +08002324 return 0x70;
2325 else
2326 return 0x72;
2327}
2328
Zhenyu Wang14571b42010-03-30 14:06:33 +08002329static void
Chris Wilsondf0e9242010-09-09 16:20:55 +01002330intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2331 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002332{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002333 drm_connector_init(encoder->base.base.dev,
2334 &connector->base.base,
2335 &intel_sdvo_connector_funcs,
2336 connector->base.base.connector_type);
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002337
Chris Wilsondf0e9242010-09-09 16:20:55 +01002338 drm_connector_helper_add(&connector->base.base,
2339 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002340
Peter Ross8f4839e2012-01-28 14:49:25 +01002341 connector->base.base.interlace_allowed = 1;
Chris Wilsondf0e9242010-09-09 16:20:55 +01002342 connector->base.base.doublescan_allowed = 0;
2343 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002344 connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002345
Chris Wilsondf0e9242010-09-09 16:20:55 +01002346 intel_connector_attach_encoder(&connector->base, &encoder->base);
2347 drm_sysfs_connector_add(&connector->base.base);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002348}
2349
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002350static void
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002351intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
2352 struct intel_sdvo_connector *connector)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002353{
2354 struct drm_device *dev = connector->base.base.dev;
2355
Chris Wilson3f43c482011-05-12 22:17:24 +01002356 intel_attach_force_audio_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002357 if (INTEL_INFO(dev)->gen >= 4 && IS_MOBILE(dev)) {
Chris Wilsone953fd72011-02-21 22:23:52 +00002358 intel_attach_broadcast_rgb_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002359 intel_sdvo->color_range_auto = true;
2360 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002361}
2362
Zhenyu Wang14571b42010-03-30 14:06:33 +08002363static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002364intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002365{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002366 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002367 struct drm_connector *connector;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002368 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002369 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002370 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002371
Chris Wilson615fb932010-08-04 13:50:24 +01002372 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2373 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002374 return false;
2375
Zhenyu Wang14571b42010-03-30 14:06:33 +08002376 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002377 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002378 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002379 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002380 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002381 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002382 }
2383
Chris Wilson615fb932010-08-04 13:50:24 +01002384 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002385 connector = &intel_connector->base;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002386 if (intel_sdvo_get_hotplug_support(intel_sdvo) &
2387 intel_sdvo_connector->output_flag) {
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002388 intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002389 /* Some SDVO devices have one-shot hotplug interrupts.
2390 * Ensure that they get re-enabled when an interrupt happens.
2391 */
2392 intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
2393 intel_sdvo_enable_hotplug(intel_encoder);
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002394 } else {
Egbert Eich821450c2013-04-16 13:36:55 +02002395 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002396 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002397 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2398 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2399
Chris Wilsone27d8532010-10-22 09:15:22 +01002400 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002401 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002402 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002403 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002404
Chris Wilsondf0e9242010-09-09 16:20:55 +01002405 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilsonf797d222010-12-23 09:43:48 +00002406 if (intel_sdvo->is_hdmi)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002407 intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002408
2409 return true;
2410}
2411
2412static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002413intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002414{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002415 struct drm_encoder *encoder = &intel_sdvo->base.base;
2416 struct drm_connector *connector;
2417 struct intel_connector *intel_connector;
2418 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002419
Chris Wilson615fb932010-08-04 13:50:24 +01002420 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2421 if (!intel_sdvo_connector)
2422 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002423
Chris Wilson615fb932010-08-04 13:50:24 +01002424 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002425 connector = &intel_connector->base;
2426 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2427 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002428
Chris Wilson4ef69c72010-09-09 15:14:28 +01002429 intel_sdvo->controlled_output |= type;
2430 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002431
Chris Wilson4ef69c72010-09-09 15:14:28 +01002432 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002433
Chris Wilsondf0e9242010-09-09 16:20:55 +01002434 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002435
Chris Wilson4ef69c72010-09-09 15:14:28 +01002436 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002437 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002438
Chris Wilson4ef69c72010-09-09 15:14:28 +01002439 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002440 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002441
Chris Wilson4ef69c72010-09-09 15:14:28 +01002442 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002443
2444err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002445 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002446 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002447}
2448
2449static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002450intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002451{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002452 struct drm_encoder *encoder = &intel_sdvo->base.base;
2453 struct drm_connector *connector;
2454 struct intel_connector *intel_connector;
2455 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002456
Chris Wilson615fb932010-08-04 13:50:24 +01002457 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2458 if (!intel_sdvo_connector)
2459 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002460
Chris Wilson615fb932010-08-04 13:50:24 +01002461 intel_connector = &intel_sdvo_connector->base;
2462 connector = &intel_connector->base;
Egbert Eich821450c2013-04-16 13:36:55 +02002463 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002464 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2465 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002466
Chris Wilson4ef69c72010-09-09 15:14:28 +01002467 if (device == 0) {
2468 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2469 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2470 } else if (device == 1) {
2471 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2472 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2473 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002474
Chris Wilsondf0e9242010-09-09 16:20:55 +01002475 intel_sdvo_connector_init(intel_sdvo_connector,
2476 intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002477 return true;
2478}
2479
2480static bool
2481intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2482{
2483 struct drm_encoder *encoder = &intel_sdvo->base.base;
2484 struct drm_connector *connector;
2485 struct intel_connector *intel_connector;
2486 struct intel_sdvo_connector *intel_sdvo_connector;
2487
2488 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2489 if (!intel_sdvo_connector)
2490 return false;
2491
2492 intel_connector = &intel_sdvo_connector->base;
2493 connector = &intel_connector->base;
2494 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2495 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2496
2497 if (device == 0) {
2498 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2499 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2500 } else if (device == 1) {
2501 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2502 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2503 }
2504
Chris Wilsondf0e9242010-09-09 16:20:55 +01002505 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002506 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002507 goto err;
2508
2509 return true;
2510
2511err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002512 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002513 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002514}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002515
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002516static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002517intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002518{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002519 intel_sdvo->is_tv = false;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002520 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002521
Zhenyu Wang14571b42010-03-30 14:06:33 +08002522 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002523
Zhenyu Wang14571b42010-03-30 14:06:33 +08002524 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002525 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002526 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002527
Zhenyu Wang14571b42010-03-30 14:06:33 +08002528 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002529 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002530 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002531
Zhenyu Wang14571b42010-03-30 14:06:33 +08002532 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002533 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002534 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002535 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002536
Zhenyu Wang14571b42010-03-30 14:06:33 +08002537 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002538 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002539 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002540
Chris Wilsona0b1c7a2011-09-30 22:56:41 +01002541 if (flags & SDVO_OUTPUT_YPRPB0)
2542 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
2543 return false;
2544
Zhenyu Wang14571b42010-03-30 14:06:33 +08002545 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002546 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002547 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002548
Zhenyu Wang14571b42010-03-30 14:06:33 +08002549 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002550 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002551 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002552
Zhenyu Wang14571b42010-03-30 14:06:33 +08002553 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002554 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002555 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002556
Zhenyu Wang14571b42010-03-30 14:06:33 +08002557 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002558 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002559 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002560
Zhenyu Wang14571b42010-03-30 14:06:33 +08002561 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002562 unsigned char bytes[2];
2563
Chris Wilsonea5b2132010-08-04 13:50:23 +01002564 intel_sdvo->controlled_output = 0;
2565 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002566 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002567 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002568 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002569 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002570 }
Jesse Barnes27f82272011-09-02 12:54:37 -07002571 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002572
Zhenyu Wang14571b42010-03-30 14:06:33 +08002573 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002574}
2575
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002576static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
2577{
2578 struct drm_device *dev = intel_sdvo->base.base.dev;
2579 struct drm_connector *connector, *tmp;
2580
2581 list_for_each_entry_safe(connector, tmp,
2582 &dev->mode_config.connector_list, head) {
2583 if (intel_attached_encoder(connector) == &intel_sdvo->base)
2584 intel_sdvo_destroy(connector);
2585 }
2586}
2587
Chris Wilson32aad862010-08-04 13:50:25 +01002588static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2589 struct intel_sdvo_connector *intel_sdvo_connector,
2590 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002591{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002592 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002593 struct intel_sdvo_tv_format format;
2594 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002595
Chris Wilson32aad862010-08-04 13:50:25 +01002596 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2597 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002598
Chris Wilson1a3665c2011-01-25 13:59:37 +00002599 BUILD_BUG_ON(sizeof(format) != 6);
Chris Wilson32aad862010-08-04 13:50:25 +01002600 if (!intel_sdvo_get_value(intel_sdvo,
2601 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2602 &format, sizeof(format)))
2603 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002604
Chris Wilson32aad862010-08-04 13:50:25 +01002605 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002606
2607 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002608 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002609
Chris Wilson615fb932010-08-04 13:50:24 +01002610 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002611 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002612 if (format_map & (1 << i))
2613 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002614
2615
Chris Wilsonc5521702010-08-04 13:50:28 +01002616 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002617 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2618 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002619 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002620 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002621
Chris Wilson615fb932010-08-04 13:50:24 +01002622 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002623 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002624 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002625 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002626
Chris Wilson40039752010-08-04 13:50:26 +01002627 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Rob Clark662595d2012-10-11 20:36:04 -05002628 drm_object_attach_property(&intel_sdvo_connector->base.base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002629 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002630 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002631
2632}
2633
Chris Wilsonc5521702010-08-04 13:50:28 +01002634#define ENHANCEMENT(name, NAME) do { \
2635 if (enhancements.name) { \
2636 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2637 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2638 return false; \
2639 intel_sdvo_connector->max_##name = data_value[0]; \
2640 intel_sdvo_connector->cur_##name = response; \
2641 intel_sdvo_connector->name = \
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002642 drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
Chris Wilsonc5521702010-08-04 13:50:28 +01002643 if (!intel_sdvo_connector->name) return false; \
Rob Clark662595d2012-10-11 20:36:04 -05002644 drm_object_attach_property(&connector->base, \
Chris Wilsonc5521702010-08-04 13:50:28 +01002645 intel_sdvo_connector->name, \
2646 intel_sdvo_connector->cur_##name); \
2647 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2648 data_value[0], data_value[1], response); \
2649 } \
Akshay Joshi0206e352011-08-16 15:34:10 -04002650} while (0)
Chris Wilsonc5521702010-08-04 13:50:28 +01002651
2652static bool
2653intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2654 struct intel_sdvo_connector *intel_sdvo_connector,
2655 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002656{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002657 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002658 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002659 uint16_t response, data_value[2];
2660
Chris Wilsonc5521702010-08-04 13:50:28 +01002661 /* when horizontal overscan is supported, Add the left/right property */
2662 if (enhancements.overscan_h) {
2663 if (!intel_sdvo_get_value(intel_sdvo,
2664 SDVO_CMD_GET_MAX_OVERSCAN_H,
2665 &data_value, 4))
2666 return false;
2667
2668 if (!intel_sdvo_get_value(intel_sdvo,
2669 SDVO_CMD_GET_OVERSCAN_H,
2670 &response, 2))
2671 return false;
2672
2673 intel_sdvo_connector->max_hscan = data_value[0];
2674 intel_sdvo_connector->left_margin = data_value[0] - response;
2675 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2676 intel_sdvo_connector->left =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002677 drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002678 if (!intel_sdvo_connector->left)
2679 return false;
2680
Rob Clark662595d2012-10-11 20:36:04 -05002681 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002682 intel_sdvo_connector->left,
2683 intel_sdvo_connector->left_margin);
2684
2685 intel_sdvo_connector->right =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002686 drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002687 if (!intel_sdvo_connector->right)
2688 return false;
2689
Rob Clark662595d2012-10-11 20:36:04 -05002690 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002691 intel_sdvo_connector->right,
2692 intel_sdvo_connector->right_margin);
2693 DRM_DEBUG_KMS("h_overscan: max %d, "
2694 "default %d, current %d\n",
2695 data_value[0], data_value[1], response);
2696 }
2697
2698 if (enhancements.overscan_v) {
2699 if (!intel_sdvo_get_value(intel_sdvo,
2700 SDVO_CMD_GET_MAX_OVERSCAN_V,
2701 &data_value, 4))
2702 return false;
2703
2704 if (!intel_sdvo_get_value(intel_sdvo,
2705 SDVO_CMD_GET_OVERSCAN_V,
2706 &response, 2))
2707 return false;
2708
2709 intel_sdvo_connector->max_vscan = data_value[0];
2710 intel_sdvo_connector->top_margin = data_value[0] - response;
2711 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2712 intel_sdvo_connector->top =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002713 drm_property_create_range(dev, 0,
2714 "top_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002715 if (!intel_sdvo_connector->top)
2716 return false;
2717
Rob Clark662595d2012-10-11 20:36:04 -05002718 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002719 intel_sdvo_connector->top,
2720 intel_sdvo_connector->top_margin);
2721
2722 intel_sdvo_connector->bottom =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002723 drm_property_create_range(dev, 0,
2724 "bottom_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002725 if (!intel_sdvo_connector->bottom)
2726 return false;
2727
Rob Clark662595d2012-10-11 20:36:04 -05002728 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002729 intel_sdvo_connector->bottom,
2730 intel_sdvo_connector->bottom_margin);
2731 DRM_DEBUG_KMS("v_overscan: max %d, "
2732 "default %d, current %d\n",
2733 data_value[0], data_value[1], response);
2734 }
2735
2736 ENHANCEMENT(hpos, HPOS);
2737 ENHANCEMENT(vpos, VPOS);
2738 ENHANCEMENT(saturation, SATURATION);
2739 ENHANCEMENT(contrast, CONTRAST);
2740 ENHANCEMENT(hue, HUE);
2741 ENHANCEMENT(sharpness, SHARPNESS);
2742 ENHANCEMENT(brightness, BRIGHTNESS);
2743 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2744 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2745 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2746 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2747 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2748
Chris Wilsone0442182010-08-04 13:50:29 +01002749 if (enhancements.dot_crawl) {
2750 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2751 return false;
2752
2753 intel_sdvo_connector->max_dot_crawl = 1;
2754 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2755 intel_sdvo_connector->dot_crawl =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002756 drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
Chris Wilsone0442182010-08-04 13:50:29 +01002757 if (!intel_sdvo_connector->dot_crawl)
2758 return false;
2759
Rob Clark662595d2012-10-11 20:36:04 -05002760 drm_object_attach_property(&connector->base,
Chris Wilsone0442182010-08-04 13:50:29 +01002761 intel_sdvo_connector->dot_crawl,
2762 intel_sdvo_connector->cur_dot_crawl);
2763 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2764 }
2765
Chris Wilsonc5521702010-08-04 13:50:28 +01002766 return true;
2767}
2768
2769static bool
2770intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2771 struct intel_sdvo_connector *intel_sdvo_connector,
2772 struct intel_sdvo_enhancements_reply enhancements)
2773{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002774 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002775 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2776 uint16_t response, data_value[2];
2777
2778 ENHANCEMENT(brightness, BRIGHTNESS);
2779
2780 return true;
2781}
2782#undef ENHANCEMENT
2783
2784static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2785 struct intel_sdvo_connector *intel_sdvo_connector)
2786{
2787 union {
2788 struct intel_sdvo_enhancements_reply reply;
2789 uint16_t response;
2790 } enhancements;
2791
Chris Wilson1a3665c2011-01-25 13:59:37 +00002792 BUILD_BUG_ON(sizeof(enhancements) != 2);
2793
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002794 enhancements.response = 0;
2795 intel_sdvo_get_value(intel_sdvo,
2796 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2797 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002798 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002799 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002800 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002801 }
Chris Wilson32aad862010-08-04 13:50:25 +01002802
Chris Wilsonc5521702010-08-04 13:50:28 +01002803 if (IS_TV(intel_sdvo_connector))
2804 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
Akshay Joshi0206e352011-08-16 15:34:10 -04002805 else if (IS_LVDS(intel_sdvo_connector))
Chris Wilsonc5521702010-08-04 13:50:28 +01002806 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2807 else
2808 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002809}
Chris Wilson32aad862010-08-04 13:50:25 +01002810
Chris Wilsone957d772010-09-24 12:52:03 +01002811static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2812 struct i2c_msg *msgs,
2813 int num)
2814{
2815 struct intel_sdvo *sdvo = adapter->algo_data;
2816
2817 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2818 return -EIO;
2819
2820 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2821}
2822
2823static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2824{
2825 struct intel_sdvo *sdvo = adapter->algo_data;
2826 return sdvo->i2c->algo->functionality(sdvo->i2c);
2827}
2828
2829static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2830 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2831 .functionality = intel_sdvo_ddc_proxy_func
2832};
2833
2834static bool
2835intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2836 struct drm_device *dev)
2837{
2838 sdvo->ddc.owner = THIS_MODULE;
2839 sdvo->ddc.class = I2C_CLASS_DDC;
2840 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2841 sdvo->ddc.dev.parent = &dev->pdev->dev;
2842 sdvo->ddc.algo_data = sdvo;
2843 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2844
2845 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002846}
2847
Daniel Vettereef4eac2012-03-23 23:43:35 +01002848bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob)
Jesse Barnes79e53942008-11-07 14:24:08 -08002849{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002850 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002851 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002852 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002853 int i;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002854 intel_sdvo = kzalloc(sizeof(struct intel_sdvo), GFP_KERNEL);
2855 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002856 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002857
Chris Wilson56184e32011-05-17 14:03:50 +01002858 intel_sdvo->sdvo_reg = sdvo_reg;
Daniel Vettereef4eac2012-03-23 23:43:35 +01002859 intel_sdvo->is_sdvob = is_sdvob;
2860 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, intel_sdvo) >> 1;
Chris Wilson56184e32011-05-17 14:03:50 +01002861 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002862 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev))
2863 goto err_i2c_bus;
Chris Wilsone957d772010-09-24 12:52:03 +01002864
Chris Wilson56184e32011-05-17 14:03:50 +01002865 /* encoder type will be decided later */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002866 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002867 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002868 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002869
Jesse Barnes79e53942008-11-07 14:24:08 -08002870 /* Read the regs to test if we can talk to the device */
2871 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002872 u8 byte;
2873
2874 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002875 DRM_DEBUG_KMS("No SDVO device found on %s\n",
2876 SDVO_NAME(intel_sdvo));
Chris Wilsonf899fc62010-07-20 15:44:45 -07002877 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002878 }
2879 }
2880
Egbert Eich4f770a52013-02-25 12:06:52 -05002881 /* Only enable the hotplug irq if we need it, to work around noisy
2882 * hotplug lines.
2883 */
Egbert Eich1d843f92013-02-25 12:06:49 -05002884 if (intel_sdvo->hotplug_active)
2885 intel_encoder->hpd_pin = HPD_SDVO_B ? HPD_SDVO_B : HPD_SDVO_C;
2886
Daniel Vetter6cc5f342013-03-27 00:44:53 +01002887 intel_encoder->compute_config = intel_sdvo_compute_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002888 intel_encoder->disable = intel_disable_sdvo;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01002889 intel_encoder->mode_set = intel_sdvo_mode_set;
Daniel Vetterce22c322012-07-01 15:31:04 +02002890 intel_encoder->enable = intel_enable_sdvo;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002891 intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002892 intel_encoder->get_config = intel_sdvo_get_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002893
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002894 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002895 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002896 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002897
Chris Wilsonea5b2132010-08-04 13:50:23 +01002898 if (intel_sdvo_output_setup(intel_sdvo,
2899 intel_sdvo->caps.output_flags) != true) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002900 DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
2901 SDVO_NAME(intel_sdvo));
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002902 /* Output_setup can leave behind connectors! */
2903 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002904 }
2905
Daniel Vettere506d6f2012-11-13 17:24:43 +01002906 /*
2907 * Cloning SDVO with anything is often impossible, since the SDVO
2908 * encoder can request a special input timing mode. And even if that's
2909 * not the case we have evidence that cloning a plain unscaled mode with
2910 * VGA doesn't really work. Furthermore the cloning flags are way too
2911 * simplistic anyway to express such constraints, so just give up on
2912 * cloning for SDVO encoders.
2913 */
2914 intel_sdvo->base.cloneable = false;
2915
Chris Wilsonea5b2132010-08-04 13:50:23 +01002916 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002917
Jesse Barnes79e53942008-11-07 14:24:08 -08002918 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01002919 if (!intel_sdvo_set_target_input(intel_sdvo))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002920 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002921
Chris Wilson32aad862010-08-04 13:50:25 +01002922 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
2923 &intel_sdvo->pixel_clock_min,
2924 &intel_sdvo->pixel_clock_max))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002925 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002926
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002927 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08002928 "clock range %dMHz - %dMHz, "
2929 "input 1: %c, input 2: %c, "
2930 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002931 SDVO_NAME(intel_sdvo),
2932 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
2933 intel_sdvo->caps.device_rev_id,
2934 intel_sdvo->pixel_clock_min / 1000,
2935 intel_sdvo->pixel_clock_max / 1000,
2936 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
2937 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08002938 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002939 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002940 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01002941 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002942 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08002943 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08002944
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002945err_output:
2946 intel_sdvo_output_cleanup(intel_sdvo);
2947
Chris Wilsonf899fc62010-07-20 15:44:45 -07002948err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01002949 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01002950 i2c_del_adapter(&intel_sdvo->ddc);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002951err_i2c_bus:
2952 intel_sdvo_unselect_i2c_bus(intel_sdvo);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002953 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08002954
Eric Anholt7d573822009-01-02 13:33:00 -08002955 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002956}