blob: a4bee83df745d59b170ecb70cfcebed98a7d2695 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
Chris Wilsonea5b2132010-08-04 13:50:23 +010035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38#include "intel_sdvo_regs.h"
39
Zhenyu Wang14571b42010-03-30 14:06:33 +080040#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
41#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
42#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
Chris Wilsona0b1c7a2011-09-30 22:56:41 +010043#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
Zhenyu Wang14571b42010-03-30 14:06:33 +080044
45#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
Akshay Joshi0206e352011-08-16 15:34:10 -040046 SDVO_TV_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080047
48#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
Chris Wilson139467432011-02-09 20:01:16 +000049#define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080050#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010051#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Chris Wilson52220082011-06-20 14:45:50 +010052#define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080053
Jesse Barnes79e53942008-11-07 14:24:08 -080054
Chris Wilson2e88e402010-08-07 11:01:27 +010055static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080056 "NTSC_M" , "NTSC_J" , "NTSC_443",
57 "PAL_B" , "PAL_D" , "PAL_G" ,
58 "PAL_H" , "PAL_I" , "PAL_M" ,
59 "PAL_N" , "PAL_NC" , "PAL_60" ,
60 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
61 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
62 "SECAM_60"
63};
64
65#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
66
Chris Wilsonea5b2132010-08-04 13:50:23 +010067struct intel_sdvo {
68 struct intel_encoder base;
69
Chris Wilsonf899fc62010-07-20 15:44:45 -070070 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070071 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080072
Chris Wilsone957d772010-09-24 12:52:03 +010073 struct i2c_adapter ddc;
74
Jesse Barnese2f0ba92009-02-02 15:11:52 -080075 /* Register for the SDVO device: SDVOB or SDVOC */
Daniel Vettereef4eac2012-03-23 23:43:35 +010076 uint32_t sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnese2f0ba92009-02-02 15:11:52 -080078 /* Active outputs controlled by this SDVO output */
79 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnese2f0ba92009-02-02 15:11:52 -080081 /*
82 * Capabilities of the SDVO device returned by
83 * i830_sdvo_get_capabilities()
84 */
Jesse Barnes79e53942008-11-07 14:24:08 -080085 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080086
87 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080088 int pixel_clock_min, pixel_clock_max;
89
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080090 /*
91 * For multiple function SDVO device,
92 * this is for current attached outputs.
93 */
94 uint16_t attached_output;
95
Simon Farnsworthcc68c812011-09-21 17:13:30 +010096 /*
97 * Hotplug activation bits for this device
98 */
Jani Nikula5fa7ac92012-08-29 16:43:58 +030099 uint16_t hotplug_active;
Simon Farnsworthcc68c812011-09-21 17:13:30 +0100100
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800101 /**
Chris Wilsone953fd72011-02-21 22:23:52 +0000102 * This is used to select the color range of RBG outputs in HDMI mode.
103 * It is only valid when using TMDS encoding and 8 bit per color mode.
104 */
105 uint32_t color_range;
106
107 /**
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800108 * This is set if we're going to treat the device as TV-out.
109 *
110 * While we have these nice friendly flags for output types that ought
111 * to decide this for us, the S-Video output on our HDMI+S-Video card
112 * shows up as RGB1 (VGA).
113 */
114 bool is_tv;
115
Daniel Vettereef4eac2012-03-23 23:43:35 +0100116 /* On different gens SDVOB is at different places. */
117 bool is_sdvob;
118
Zhao Yakuice6feab2009-08-24 13:50:26 +0800119 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100120 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800121
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800122 /**
123 * This is set if we treat the device as HDMI, instead of DVI.
124 */
125 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000126 bool has_hdmi_monitor;
127 bool has_hdmi_audio;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800128
Ma Ling7086c872009-05-13 11:20:06 +0800129 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100130 * This is set if we detect output of sdvo device as LVDS and
131 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800132 */
133 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800134
135 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800136 * This is sdvo fixed pannel mode pointer
137 */
138 struct drm_display_mode *sdvo_lvds_fixed_mode;
139
Eric Anholtc751ce42010-03-25 11:48:48 -0700140 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800141 uint8_t ddc_bus;
Egbert Eiche7518232012-10-13 14:29:31 +0200142
143 /*
144 * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
145 */
146 uint8_t dtd_sdvo_flags;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800147};
148
149struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100150 struct intel_connector base;
151
Zhenyu Wang14571b42010-03-30 14:06:33 +0800152 /* Mark the type of connector */
153 uint16_t output_flag;
154
Daniel Vetterc3e5f672012-02-23 17:14:47 +0100155 enum hdmi_force_audio force_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100156
Zhenyu Wang14571b42010-03-30 14:06:33 +0800157 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100158 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800159 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100160 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800161
Zhao Yakuib9219c52009-09-10 15:45:46 +0800162 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100163 struct drm_property *left;
164 struct drm_property *right;
165 struct drm_property *top;
166 struct drm_property *bottom;
167 struct drm_property *hpos;
168 struct drm_property *vpos;
169 struct drm_property *contrast;
170 struct drm_property *saturation;
171 struct drm_property *hue;
172 struct drm_property *sharpness;
173 struct drm_property *flicker_filter;
174 struct drm_property *flicker_filter_adaptive;
175 struct drm_property *flicker_filter_2d;
176 struct drm_property *tv_chroma_filter;
177 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100178 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800179
180 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100181 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800182
183 /* Add variable to record current setting for the above property */
184 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100185
Zhao Yakuib9219c52009-09-10 15:45:46 +0800186 /* this is to get the range of margin.*/
187 u32 max_hscan, max_vscan;
188 u32 max_hpos, cur_hpos;
189 u32 max_vpos, cur_vpos;
190 u32 cur_brightness, max_brightness;
191 u32 cur_contrast, max_contrast;
192 u32 cur_saturation, max_saturation;
193 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100194 u32 cur_sharpness, max_sharpness;
195 u32 cur_flicker_filter, max_flicker_filter;
196 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
197 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
198 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
199 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100200 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800201};
202
Chris Wilson890f3352010-09-14 16:46:59 +0100203static struct intel_sdvo *to_intel_sdvo(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100204{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100205 return container_of(encoder, struct intel_sdvo, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100206}
207
Chris Wilsondf0e9242010-09-09 16:20:55 +0100208static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
209{
210 return container_of(intel_attached_encoder(connector),
211 struct intel_sdvo, base);
212}
213
Chris Wilson615fb932010-08-04 13:50:24 +0100214static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
215{
216 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
217}
218
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800219static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100220intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100221static bool
222intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
223 struct intel_sdvo_connector *intel_sdvo_connector,
224 int type);
225static bool
226intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
227 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800228
Jesse Barnes79e53942008-11-07 14:24:08 -0800229/**
230 * Writes the SDVOB or SDVOC with the given value, but always writes both
231 * SDVOB and SDVOC to work around apparent hardware issues (according to
232 * comments in the BIOS).
233 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100234static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800235{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100236 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800237 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800238 u32 bval = val, cval = val;
239 int i;
240
Chris Wilsonea5b2132010-08-04 13:50:23 +0100241 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
242 I915_WRITE(intel_sdvo->sdvo_reg, val);
243 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800244 return;
245 }
246
Chris Wilsonea5b2132010-08-04 13:50:23 +0100247 if (intel_sdvo->sdvo_reg == SDVOB) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800248 cval = I915_READ(SDVOC);
249 } else {
250 bval = I915_READ(SDVOB);
251 }
252 /*
253 * Write the registers twice for luck. Sometimes,
254 * writing them only once doesn't appear to 'stick'.
255 * The BIOS does this too. Yay, magic
256 */
257 for (i = 0; i < 2; i++)
258 {
259 I915_WRITE(SDVOB, bval);
260 I915_READ(SDVOB);
261 I915_WRITE(SDVOC, cval);
262 I915_READ(SDVOC);
263 }
264}
265
Chris Wilson32aad862010-08-04 13:50:25 +0100266static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800267{
Jesse Barnes79e53942008-11-07 14:24:08 -0800268 struct i2c_msg msgs[] = {
269 {
Chris Wilsone957d772010-09-24 12:52:03 +0100270 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800271 .flags = 0,
272 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100273 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800274 },
275 {
Chris Wilsone957d772010-09-24 12:52:03 +0100276 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800277 .flags = I2C_M_RD,
278 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100279 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800280 }
281 };
Chris Wilson32aad862010-08-04 13:50:25 +0100282 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800283
Chris Wilsonf899fc62010-07-20 15:44:45 -0700284 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800285 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800286
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800287 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800288 return false;
289}
290
Jesse Barnes79e53942008-11-07 14:24:08 -0800291#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
292/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100293static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800294 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100295 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800296} sdvo_cmd_names[] = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
298 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100340
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 /* Add the op code for SDVO enhancements */
342 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
Chris Wilsonc5521702010-08-04 13:50:28 +0100386
Akshay Joshi0206e352011-08-16 15:34:10 -0400387 /* HDMI op code */
388 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
401 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
404 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
405 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
406 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
407 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800408};
409
Daniel Vettereef4eac2012-03-23 23:43:35 +0100410#define SDVO_NAME(svdo) ((svdo)->is_sdvob ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800411
Chris Wilsonea5b2132010-08-04 13:50:23 +0100412static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100413 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800414{
Jesse Barnes79e53942008-11-07 14:24:08 -0800415 int i;
416
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800417 DRM_DEBUG_KMS("%s: W: %02X ",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100418 SDVO_NAME(intel_sdvo), cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800419 for (i = 0; i < args_len; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800420 DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800421 for (; i < 8; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800422 DRM_LOG_KMS(" ");
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400423 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800424 if (cmd == sdvo_cmd_names[i].cmd) {
yakui_zhao342dc382009-06-02 14:12:00 +0800425 DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800426 break;
427 }
428 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400429 if (i == ARRAY_SIZE(sdvo_cmd_names))
yakui_zhao342dc382009-06-02 14:12:00 +0800430 DRM_LOG_KMS("(%02X)", cmd);
431 DRM_LOG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800432}
Jesse Barnes79e53942008-11-07 14:24:08 -0800433
Jesse Barnes79e53942008-11-07 14:24:08 -0800434static const char *cmd_status_names[] = {
435 "Power on",
436 "Success",
437 "Not supported",
438 "Invalid arg",
439 "Pending",
440 "Target not specified",
441 "Scaling not supported"
442};
443
Chris Wilsone957d772010-09-24 12:52:03 +0100444static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
445 const void *args, int args_len)
446{
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700447 u8 *buf, status;
448 struct i2c_msg *msgs;
449 int i, ret = true;
450
Alan Cox0274df32012-07-25 13:51:04 +0100451 /* Would be simpler to allocate both in one go ? */
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700452 buf = (u8 *)kzalloc(args_len * 2 + 2, GFP_KERNEL);
453 if (!buf)
454 return false;
455
456 msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
Alan Cox0274df32012-07-25 13:51:04 +0100457 if (!msgs) {
458 kfree(buf);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700459 return false;
Alan Cox0274df32012-07-25 13:51:04 +0100460 }
Chris Wilsone957d772010-09-24 12:52:03 +0100461
462 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
463
464 for (i = 0; i < args_len; i++) {
465 msgs[i].addr = intel_sdvo->slave_addr;
466 msgs[i].flags = 0;
467 msgs[i].len = 2;
468 msgs[i].buf = buf + 2 *i;
469 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
470 buf[2*i + 1] = ((u8*)args)[i];
471 }
472 msgs[i].addr = intel_sdvo->slave_addr;
473 msgs[i].flags = 0;
474 msgs[i].len = 2;
475 msgs[i].buf = buf + 2*i;
476 buf[2*i + 0] = SDVO_I2C_OPCODE;
477 buf[2*i + 1] = cmd;
478
479 /* the following two are to read the response */
480 status = SDVO_I2C_CMD_STATUS;
481 msgs[i+1].addr = intel_sdvo->slave_addr;
482 msgs[i+1].flags = 0;
483 msgs[i+1].len = 1;
484 msgs[i+1].buf = &status;
485
486 msgs[i+2].addr = intel_sdvo->slave_addr;
487 msgs[i+2].flags = I2C_M_RD;
488 msgs[i+2].len = 1;
489 msgs[i+2].buf = &status;
490
491 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
492 if (ret < 0) {
493 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700494 ret = false;
495 goto out;
Chris Wilsone957d772010-09-24 12:52:03 +0100496 }
497 if (ret != i+3) {
498 /* failure in I2C transfer */
499 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700500 ret = false;
Chris Wilsone957d772010-09-24 12:52:03 +0100501 }
502
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700503out:
504 kfree(msgs);
505 kfree(buf);
506 return ret;
Chris Wilsone957d772010-09-24 12:52:03 +0100507}
508
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100509static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
510 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800511{
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100512 u8 retry = 5;
513 u8 status;
Zhenyu Wang33b52962009-03-24 14:02:40 +0800514 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -0800515
Chris Wilsond121a5d2011-01-25 15:00:01 +0000516 DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(intel_sdvo));
517
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100518 /*
519 * The documentation states that all commands will be
520 * processed within 15µs, and that we need only poll
521 * the status byte a maximum of 3 times in order for the
522 * command to be complete.
523 *
524 * Check 5 times in case the hardware failed to read the docs.
525 */
Chris Wilsond121a5d2011-01-25 15:00:01 +0000526 if (!intel_sdvo_read_byte(intel_sdvo,
527 SDVO_I2C_CMD_STATUS,
528 &status))
529 goto log_fail;
530
531 while (status == SDVO_CMD_STATUS_PENDING && retry--) {
532 udelay(15);
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100533 if (!intel_sdvo_read_byte(intel_sdvo,
534 SDVO_I2C_CMD_STATUS,
535 &status))
Chris Wilsond121a5d2011-01-25 15:00:01 +0000536 goto log_fail;
537 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100538
Jesse Barnes79e53942008-11-07 14:24:08 -0800539 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
yakui_zhao342dc382009-06-02 14:12:00 +0800540 DRM_LOG_KMS("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800541 else
yakui_zhao342dc382009-06-02 14:12:00 +0800542 DRM_LOG_KMS("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800543
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100544 if (status != SDVO_CMD_STATUS_SUCCESS)
545 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800546
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100547 /* Read the command response */
548 for (i = 0; i < response_len; i++) {
549 if (!intel_sdvo_read_byte(intel_sdvo,
550 SDVO_I2C_RETURN_0 + i,
551 &((u8 *)response)[i]))
552 goto log_fail;
Chris Wilsone957d772010-09-24 12:52:03 +0100553 DRM_LOG_KMS(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100555 DRM_LOG_KMS("\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100556 return true;
557
558log_fail:
Chris Wilsond121a5d2011-01-25 15:00:01 +0000559 DRM_LOG_KMS("... failed\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100560 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800561}
562
Hannes Ederb358d0a2008-12-18 21:18:47 +0100563static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800564{
565 if (mode->clock >= 100000)
566 return 1;
567 else if (mode->clock >= 50000)
568 return 2;
569 else
570 return 4;
571}
572
Chris Wilsone957d772010-09-24 12:52:03 +0100573static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
574 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800575{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000576 /* This must be the immediately preceding write before the i2c xfer */
Chris Wilsone957d772010-09-24 12:52:03 +0100577 return intel_sdvo_write_cmd(intel_sdvo,
578 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
579 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800580}
581
Chris Wilson32aad862010-08-04 13:50:25 +0100582static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
583{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000584 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
585 return false;
586
587 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100588}
589
590static bool
591intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
592{
593 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
594 return false;
595
596 return intel_sdvo_read_response(intel_sdvo, value, len);
597}
598
599static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800600{
601 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100602 return intel_sdvo_set_value(intel_sdvo,
603 SDVO_CMD_SET_TARGET_INPUT,
604 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800605}
606
607/**
608 * Return whether each input is trained.
609 *
610 * This function is making an assumption about the layout of the response,
611 * which should be checked against the docs.
612 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100613static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800614{
615 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800616
Chris Wilson1a3665c2011-01-25 13:59:37 +0000617 BUILD_BUG_ON(sizeof(response) != 1);
Chris Wilson32aad862010-08-04 13:50:25 +0100618 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
619 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800620 return false;
621
622 *input_1 = response.input0_trained;
623 *input_2 = response.input1_trained;
624 return true;
625}
626
Chris Wilsonea5b2132010-08-04 13:50:23 +0100627static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800628 u16 outputs)
629{
Chris Wilson32aad862010-08-04 13:50:25 +0100630 return intel_sdvo_set_value(intel_sdvo,
631 SDVO_CMD_SET_ACTIVE_OUTPUTS,
632 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800633}
634
Daniel Vetter4ac41f42012-07-02 14:54:00 +0200635static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
636 u16 *outputs)
637{
638 return intel_sdvo_get_value(intel_sdvo,
639 SDVO_CMD_GET_ACTIVE_OUTPUTS,
640 outputs, sizeof(*outputs));
641}
642
Chris Wilsonea5b2132010-08-04 13:50:23 +0100643static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800644 int mode)
645{
Chris Wilson32aad862010-08-04 13:50:25 +0100646 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647
648 switch (mode) {
649 case DRM_MODE_DPMS_ON:
650 state = SDVO_ENCODER_STATE_ON;
651 break;
652 case DRM_MODE_DPMS_STANDBY:
653 state = SDVO_ENCODER_STATE_STANDBY;
654 break;
655 case DRM_MODE_DPMS_SUSPEND:
656 state = SDVO_ENCODER_STATE_SUSPEND;
657 break;
658 case DRM_MODE_DPMS_OFF:
659 state = SDVO_ENCODER_STATE_OFF;
660 break;
661 }
662
Chris Wilson32aad862010-08-04 13:50:25 +0100663 return intel_sdvo_set_value(intel_sdvo,
664 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800665}
666
Chris Wilsonea5b2132010-08-04 13:50:23 +0100667static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800668 int *clock_min,
669 int *clock_max)
670{
671 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800672
Chris Wilson1a3665c2011-01-25 13:59:37 +0000673 BUILD_BUG_ON(sizeof(clocks) != 4);
Chris Wilson32aad862010-08-04 13:50:25 +0100674 if (!intel_sdvo_get_value(intel_sdvo,
675 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
676 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800677 return false;
678
679 /* Convert the values from units of 10 kHz to kHz. */
680 *clock_min = clocks.min * 10;
681 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800682 return true;
683}
684
Chris Wilsonea5b2132010-08-04 13:50:23 +0100685static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800686 u16 outputs)
687{
Chris Wilson32aad862010-08-04 13:50:25 +0100688 return intel_sdvo_set_value(intel_sdvo,
689 SDVO_CMD_SET_TARGET_OUTPUT,
690 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800691}
692
Chris Wilsonea5b2132010-08-04 13:50:23 +0100693static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800694 struct intel_sdvo_dtd *dtd)
695{
Chris Wilson32aad862010-08-04 13:50:25 +0100696 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
697 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800698}
699
Chris Wilsonea5b2132010-08-04 13:50:23 +0100700static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 struct intel_sdvo_dtd *dtd)
702{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100703 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800704 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
705}
706
Chris Wilsonea5b2132010-08-04 13:50:23 +0100707static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800708 struct intel_sdvo_dtd *dtd)
709{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100710 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800711 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
712}
713
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800714static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100715intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800716 uint16_t clock,
717 uint16_t width,
718 uint16_t height)
719{
720 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800721
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800722 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800723 args.clock = clock;
724 args.width = width;
725 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800726 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800727
Chris Wilsonea5b2132010-08-04 13:50:23 +0100728 if (intel_sdvo->is_lvds &&
729 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
730 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800731 args.scaled = 1;
732
Chris Wilson32aad862010-08-04 13:50:25 +0100733 return intel_sdvo_set_value(intel_sdvo,
734 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
735 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800736}
737
Chris Wilsonea5b2132010-08-04 13:50:23 +0100738static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800739 struct intel_sdvo_dtd *dtd)
740{
Chris Wilson1a3665c2011-01-25 13:59:37 +0000741 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
742 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
Chris Wilson32aad862010-08-04 13:50:25 +0100743 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
744 &dtd->part1, sizeof(dtd->part1)) &&
745 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
746 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800747}
Jesse Barnes79e53942008-11-07 14:24:08 -0800748
Chris Wilsonea5b2132010-08-04 13:50:23 +0100749static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800750{
Chris Wilson32aad862010-08-04 13:50:25 +0100751 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800752}
753
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800754static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100755 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800756{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800757 uint16_t width, height;
758 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
759 uint16_t h_sync_offset, v_sync_offset;
Daniel Vetter66518192012-04-01 19:16:18 +0200760 int mode_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800761
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200762 width = mode->hdisplay;
763 height = mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800764
765 /* do some mode translations */
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200766 h_blank_len = mode->htotal - mode->hdisplay;
767 h_sync_len = mode->hsync_end - mode->hsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800768
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200769 v_blank_len = mode->vtotal - mode->vdisplay;
770 v_sync_len = mode->vsync_end - mode->vsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800771
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200772 h_sync_offset = mode->hsync_start - mode->hdisplay;
773 v_sync_offset = mode->vsync_start - mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800774
Daniel Vetter66518192012-04-01 19:16:18 +0200775 mode_clock = mode->clock;
776 mode_clock /= intel_mode_get_pixel_multiplier(mode) ?: 1;
777 mode_clock /= 10;
778 dtd->part1.clock = mode_clock;
779
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800780 dtd->part1.h_active = width & 0xff;
781 dtd->part1.h_blank = h_blank_len & 0xff;
782 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800783 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800784 dtd->part1.v_active = height & 0xff;
785 dtd->part1.v_blank = v_blank_len & 0xff;
786 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800787 ((v_blank_len >> 8) & 0xf);
788
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800789 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800790 dtd->part2.h_sync_width = h_sync_len & 0xff;
791 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800792 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800793 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800794 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
795 ((v_sync_len & 0x30) >> 4);
796
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800797 dtd->part2.dtd_flags = 0x18;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200798 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
799 dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800800 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200801 dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800802 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200803 dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800804
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800805 dtd->part2.sdvo_flags = 0;
806 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
807 dtd->part2.reserved = 0;
808}
Jesse Barnes79e53942008-11-07 14:24:08 -0800809
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800810static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
Chris Wilson32aad862010-08-04 13:50:25 +0100811 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800812{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800813 mode->hdisplay = dtd->part1.h_active;
814 mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
815 mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800816 mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800817 mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
818 mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
819 mode->htotal = mode->hdisplay + dtd->part1.h_blank;
820 mode->htotal += (dtd->part1.h_high & 0xf) << 8;
821
822 mode->vdisplay = dtd->part1.v_active;
823 mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
824 mode->vsync_start = mode->vdisplay;
825 mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800826 mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800827 mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
828 mode->vsync_end = mode->vsync_start +
829 (dtd->part2.v_sync_off_width & 0xf);
830 mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
831 mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
832 mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
833
834 mode->clock = dtd->part1.clock * 10;
835
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800836 mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200837 if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
838 mode->flags |= DRM_MODE_FLAG_INTERLACE;
839 if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800840 mode->flags |= DRM_MODE_FLAG_PHSYNC;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200841 if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800842 mode->flags |= DRM_MODE_FLAG_PVSYNC;
843}
844
Chris Wilsone27d8532010-10-22 09:15:22 +0100845static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800846{
Chris Wilsone27d8532010-10-22 09:15:22 +0100847 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800848
Chris Wilson1a3665c2011-01-25 13:59:37 +0000849 BUILD_BUG_ON(sizeof(encode) != 2);
Chris Wilsone27d8532010-10-22 09:15:22 +0100850 return intel_sdvo_get_value(intel_sdvo,
851 SDVO_CMD_GET_SUPP_ENCODE,
852 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800853}
854
Chris Wilsonea5b2132010-08-04 13:50:23 +0100855static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700856 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800857{
Chris Wilson32aad862010-08-04 13:50:25 +0100858 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800859}
860
Chris Wilsonea5b2132010-08-04 13:50:23 +0100861static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800862 uint8_t mode)
863{
Chris Wilson32aad862010-08-04 13:50:25 +0100864 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800865}
866
867#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100868static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800869{
870 int i, j;
871 uint8_t set_buf_index[2];
872 uint8_t av_split;
873 uint8_t buf_size;
874 uint8_t buf[48];
875 uint8_t *pos;
876
Chris Wilson32aad862010-08-04 13:50:25 +0100877 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800878
879 for (i = 0; i <= av_split; i++) {
880 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700881 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800882 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700883 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
884 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800885
886 pos = buf;
887 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700888 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800889 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700890 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800891 pos += 8;
892 }
893 }
894}
895#endif
896
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200897static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
898 unsigned if_index, uint8_t tx_rate,
899 uint8_t *data, unsigned length)
900{
901 uint8_t set_buf_index[2] = { if_index, 0 };
902 uint8_t hbuf_size, tmp[8];
903 int i;
904
905 if (!intel_sdvo_set_value(intel_sdvo,
906 SDVO_CMD_SET_HBUF_INDEX,
907 set_buf_index, 2))
908 return false;
909
910 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
911 &hbuf_size, 1))
912 return false;
913
914 /* Buffer size is 0 based, hooray! */
915 hbuf_size++;
916
917 DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
918 if_index, length, hbuf_size);
919
920 for (i = 0; i < hbuf_size; i += 8) {
921 memset(tmp, 0, 8);
922 if (i < length)
923 memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
924
925 if (!intel_sdvo_set_value(intel_sdvo,
926 SDVO_CMD_SET_HBUF_DATA,
927 tmp, 8))
928 return false;
929 }
930
931 return intel_sdvo_set_value(intel_sdvo,
932 SDVO_CMD_SET_HBUF_TXRATE,
933 &tx_rate, 1);
934}
935
David Härdeman3c17fe42010-09-24 21:44:32 +0200936static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800937{
938 struct dip_infoframe avi_if = {
939 .type = DIP_TYPE_AVI,
David Härdeman3c17fe42010-09-24 21:44:32 +0200940 .ver = DIP_VERSION_AVI,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800941 .len = DIP_LEN_AVI,
942 };
Daniel Vetter81014b92012-05-12 20:22:00 +0200943 uint8_t sdvo_data[4 + sizeof(avi_if.body.avi)];
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800944
David Härdeman3c17fe42010-09-24 21:44:32 +0200945 intel_dip_infoframe_csum(&avi_if);
946
Daniel Vetter81014b92012-05-12 20:22:00 +0200947 /* sdvo spec says that the ecc is handled by the hw, and it looks like
948 * we must not send the ecc field, either. */
949 memcpy(sdvo_data, &avi_if, 3);
950 sdvo_data[3] = avi_if.checksum;
951 memcpy(&sdvo_data[4], &avi_if.body, sizeof(avi_if.body.avi));
952
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200953 return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
954 SDVO_HBUF_TX_VSYNC,
955 sdvo_data, sizeof(sdvo_data));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800956}
957
Chris Wilson32aad862010-08-04 13:50:25 +0100958static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800959{
Zhao Yakuice6feab2009-08-24 13:50:26 +0800960 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +0100961 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800962
Chris Wilson40039752010-08-04 13:50:26 +0100963 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800964 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +0100965 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +0800966
Chris Wilson32aad862010-08-04 13:50:25 +0100967 BUILD_BUG_ON(sizeof(format) != 6);
968 return intel_sdvo_set_value(intel_sdvo,
969 SDVO_CMD_SET_TV_FORMAT,
970 &format, sizeof(format));
971}
Zhao Yakuice6feab2009-08-24 13:50:26 +0800972
Chris Wilson32aad862010-08-04 13:50:25 +0100973static bool
974intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200975 const struct drm_display_mode *mode)
Chris Wilson32aad862010-08-04 13:50:25 +0100976{
977 struct intel_sdvo_dtd output_dtd;
978
979 if (!intel_sdvo_set_target_output(intel_sdvo,
980 intel_sdvo->attached_output))
981 return false;
982
983 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
984 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
985 return false;
986
987 return true;
988}
989
Daniel Vetterc9a29692012-04-10 13:55:47 +0200990/* Asks the sdvo controller for the preferred input mode given the output mode.
991 * Unfortunately we have to set up the full output mode to do that. */
Chris Wilson32aad862010-08-04 13:50:25 +0100992static bool
Daniel Vetterc9a29692012-04-10 13:55:47 +0200993intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200994 const struct drm_display_mode *mode,
Daniel Vetterc9a29692012-04-10 13:55:47 +0200995 struct drm_display_mode *adjusted_mode)
Chris Wilson32aad862010-08-04 13:50:25 +0100996{
Daniel Vetterc9a29692012-04-10 13:55:47 +0200997 struct intel_sdvo_dtd input_dtd;
998
Chris Wilson32aad862010-08-04 13:50:25 +0100999 /* Reset the input timing to the screen. Assume always input 0. */
1000 if (!intel_sdvo_set_target_input(intel_sdvo))
1001 return false;
1002
1003 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1004 mode->clock / 10,
1005 mode->hdisplay,
1006 mode->vdisplay))
1007 return false;
1008
1009 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001010 &input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +01001011 return false;
1012
Daniel Vetterc9a29692012-04-10 13:55:47 +02001013 intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
Egbert Eiche7518232012-10-13 14:29:31 +02001014 intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
Chris Wilson32aad862010-08-04 13:50:25 +01001015
Chris Wilson32aad862010-08-04 13:50:25 +01001016 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001017}
1018
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001019static bool intel_sdvo_mode_fixup(struct drm_encoder *encoder,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001020 const struct drm_display_mode *mode,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001021 struct drm_display_mode *adjusted_mode)
1022{
Chris Wilson890f3352010-09-14 16:46:59 +01001023 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001024 int multiplier;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001025
Chris Wilson32aad862010-08-04 13:50:25 +01001026 /* We need to construct preferred input timings based on our
1027 * output timings. To do that, we have to set the output
1028 * timings, even though this isn't really the right place in
1029 * the sequence to do it. Oh well.
1030 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001031 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +01001032 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001033 return false;
Chris Wilson32aad862010-08-04 13:50:25 +01001034
Daniel Vetterc9a29692012-04-10 13:55:47 +02001035 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1036 mode,
1037 adjusted_mode);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001038 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +01001039 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +01001040 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001041 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001042
Daniel Vetterc9a29692012-04-10 13:55:47 +02001043 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1044 mode,
1045 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001046 }
Chris Wilson32aad862010-08-04 13:50:25 +01001047
1048 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +01001049 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +01001050 */
Chris Wilson6c9547f2010-08-25 10:05:17 +01001051 multiplier = intel_sdvo_get_pixel_multiplier(adjusted_mode);
1052 intel_mode_set_pixel_multiplier(adjusted_mode, multiplier);
Chris Wilson32aad862010-08-04 13:50:25 +01001053
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001054 return true;
1055}
1056
1057static void intel_sdvo_mode_set(struct drm_encoder *encoder,
1058 struct drm_display_mode *mode,
1059 struct drm_display_mode *adjusted_mode)
1060{
1061 struct drm_device *dev = encoder->dev;
1062 struct drm_i915_private *dev_priv = dev->dev_private;
1063 struct drm_crtc *crtc = encoder->crtc;
1064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson890f3352010-09-14 16:46:59 +01001065 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001066 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001067 struct intel_sdvo_in_out_map in_out;
Daniel Vetter66518192012-04-01 19:16:18 +02001068 struct intel_sdvo_dtd input_dtd, output_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001069 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
1070 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001071
1072 if (!mode)
1073 return;
1074
1075 /* First, set the input mapping for the first input to our controlled
1076 * output. This is only correct if we're a single-input device, in
1077 * which case the first input is the output from the appropriate SDVO
1078 * channel on the motherboard. In a two-input device, the first input
1079 * will be SDVOB and the second SDVOC.
1080 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001081 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001082 in_out.in1 = 0;
1083
Pavel Roskinc74696b2010-09-02 14:46:34 -04001084 intel_sdvo_set_value(intel_sdvo,
1085 SDVO_CMD_SET_IN_OUT_MAP,
1086 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001087
Chris Wilson6c9547f2010-08-25 10:05:17 +01001088 /* Set the output timings to the screen */
1089 if (!intel_sdvo_set_target_output(intel_sdvo,
1090 intel_sdvo->attached_output))
1091 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001092
Daniel Vetter66518192012-04-01 19:16:18 +02001093 /* lvds has a special fixed output timing. */
1094 if (intel_sdvo->is_lvds)
1095 intel_sdvo_get_dtd_from_mode(&output_dtd,
1096 intel_sdvo->sdvo_lvds_fixed_mode);
1097 else
1098 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001099 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1100 DRM_INFO("Setting output timings on %s failed\n",
1101 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001102
1103 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001104 if (!intel_sdvo_set_target_input(intel_sdvo))
1105 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001106
Chris Wilson97aaf912011-01-04 20:10:52 +00001107 if (intel_sdvo->has_hdmi_monitor) {
1108 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1109 intel_sdvo_set_colorimetry(intel_sdvo,
1110 SDVO_COLORIMETRY_RGB256);
1111 intel_sdvo_set_avi_infoframe(intel_sdvo);
1112 } else
1113 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001114
Chris Wilson6c9547f2010-08-25 10:05:17 +01001115 if (intel_sdvo->is_tv &&
1116 !intel_sdvo_set_tv_format(intel_sdvo))
1117 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001118
Daniel Vetter66518192012-04-01 19:16:18 +02001119 /* We have tried to get input timing in mode_fixup, and filled into
1120 * adjusted_mode.
1121 */
1122 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Egbert Eiche7518232012-10-13 14:29:31 +02001123 if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
1124 input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001125 if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
1126 DRM_INFO("Setting input timings on %s failed\n",
1127 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001128
Chris Wilson6c9547f2010-08-25 10:05:17 +01001129 switch (pixel_multiplier) {
1130 default:
Chris Wilson32aad862010-08-04 13:50:25 +01001131 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1132 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1133 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001134 }
Chris Wilson32aad862010-08-04 13:50:25 +01001135 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1136 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001137
1138 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001139 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoniba68e082012-01-06 19:45:34 -02001140 /* The real mode polarity is set by the SDVO commands, using
1141 * struct intel_sdvo_dtd. */
1142 sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
Chris Wilsone953fd72011-02-21 22:23:52 +00001143 if (intel_sdvo->is_hdmi)
1144 sdvox |= intel_sdvo->color_range;
Chris Wilson6714afb2010-12-17 04:10:51 +00001145 if (INTEL_INFO(dev)->gen < 5)
1146 sdvox |= SDVO_BORDER_ENABLE;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001147 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001148 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001149 switch (intel_sdvo->sdvo_reg) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001150 case SDVOB:
1151 sdvox &= SDVOB_PRESERVE_MASK;
1152 break;
1153 case SDVOC:
1154 sdvox &= SDVOC_PRESERVE_MASK;
1155 break;
1156 }
1157 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1158 }
Paulo Zanoni3573c412011-10-14 18:16:22 -03001159
1160 if (INTEL_PCH_TYPE(dev) >= PCH_CPT)
1161 sdvox |= TRANSCODER_CPT(intel_crtc->pipe);
1162 else
1163 sdvox |= TRANSCODER(intel_crtc->pipe);
1164
Chris Wilsonda79de92010-11-22 11:12:46 +00001165 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001166 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001167
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001168 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001169 /* done in crtc_mode_set as the dpll_md reg must be written early */
1170 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1171 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001172 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001173 sdvox |= (pixel_multiplier - 1) << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001174 }
1175
Chris Wilson6714afb2010-12-17 04:10:51 +00001176 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1177 INTEL_INFO(dev)->gen < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001178 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001179 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001180}
1181
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001182static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001183{
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001184 struct intel_sdvo_connector *intel_sdvo_connector =
1185 to_intel_sdvo_connector(&connector->base);
1186 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
1187 u16 active_outputs;
1188
1189 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
1190
1191 if (active_outputs & intel_sdvo_connector->output_flag)
1192 return true;
1193 else
1194 return false;
1195}
1196
1197static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
1198 enum pipe *pipe)
1199{
1200 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001201 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001202 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
1203 u32 tmp;
1204
1205 tmp = I915_READ(intel_sdvo->sdvo_reg);
1206
1207 if (!(tmp & SDVO_ENABLE))
1208 return false;
1209
1210 if (HAS_PCH_CPT(dev))
1211 *pipe = PORT_TO_PIPE_CPT(tmp);
1212 else
1213 *pipe = PORT_TO_PIPE(tmp);
1214
1215 return true;
1216}
1217
Daniel Vetterce22c322012-07-01 15:31:04 +02001218static void intel_disable_sdvo(struct intel_encoder *encoder)
1219{
1220 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1221 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08001222 u32 temp;
1223
Daniel Vetterce22c322012-07-01 15:31:04 +02001224 intel_sdvo_set_active_outputs(intel_sdvo, 0);
1225 if (0)
1226 intel_sdvo_set_encoder_power_state(intel_sdvo,
1227 DRM_MODE_DPMS_OFF);
1228
1229 temp = I915_READ(intel_sdvo->sdvo_reg);
1230 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilson776ca7c2012-11-21 10:44:23 +00001231 /* HW workaround for IBX, we need to move the port to
1232 * transcoder A before disabling it. */
1233 if (HAS_PCH_IBX(encoder->base.dev)) {
1234 struct drm_crtc *crtc = encoder->base.crtc;
1235 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
1236
1237 if (temp & SDVO_PIPE_B_SELECT) {
1238 temp &= ~SDVO_PIPE_B_SELECT;
1239 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1240 POSTING_READ(intel_sdvo->sdvo_reg);
1241
1242 /* Again we need to write this twice. */
1243 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1244 POSTING_READ(intel_sdvo->sdvo_reg);
1245
1246 /* Transcoder selection bits only update
1247 * effectively on vblank. */
1248 if (crtc)
1249 intel_wait_for_vblank(encoder->base.dev, pipe);
1250 else
1251 msleep(50);
1252 }
1253 }
1254
Daniel Vetterce22c322012-07-01 15:31:04 +02001255 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
1256 }
1257}
1258
1259static void intel_enable_sdvo(struct intel_encoder *encoder)
1260{
1261 struct drm_device *dev = encoder->base.dev;
1262 struct drm_i915_private *dev_priv = dev->dev_private;
1263 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
1264 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1265 u32 temp;
1266 bool input1, input2;
1267 int i;
1268 u8 status;
1269
1270 temp = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001271 if ((temp & SDVO_ENABLE) == 0) {
1272 /* HW workaround for IBX, we need to move the port
1273 * to transcoder A before disabling it. */
1274 if (HAS_PCH_IBX(dev)) {
1275 struct drm_crtc *crtc = encoder->base.crtc;
1276 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
1277
1278 /* Restore the transcoder select bit. */
1279 if (pipe == PIPE_B)
1280 temp |= SDVO_PIPE_B_SELECT;
1281 }
1282
Daniel Vetterce22c322012-07-01 15:31:04 +02001283 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001284 }
Daniel Vetterce22c322012-07-01 15:31:04 +02001285 for (i = 0; i < 2; i++)
1286 intel_wait_for_vblank(dev, intel_crtc->pipe);
1287
1288 status = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
1289 /* Warn if the device reported failure to sync.
1290 * A lot of SDVO devices fail to notify of sync, but it's
1291 * a given it the status is a success, we succeeded.
1292 */
1293 if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
1294 DRM_DEBUG_KMS("First %s output reported failure to "
1295 "sync\n", SDVO_NAME(intel_sdvo));
1296 }
1297
1298 if (0)
1299 intel_sdvo_set_encoder_power_state(intel_sdvo,
1300 DRM_MODE_DPMS_ON);
1301 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
1302}
1303
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001304static void intel_sdvo_dpms(struct drm_connector *connector, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001305{
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001306 struct drm_crtc *crtc;
1307 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1308
1309 /* dvo supports only 2 dpms states. */
1310 if (mode != DRM_MODE_DPMS_ON)
1311 mode = DRM_MODE_DPMS_OFF;
1312
1313 if (mode == connector->dpms)
1314 return;
1315
1316 connector->dpms = mode;
1317
1318 /* Only need to change hw state when actually enabled */
1319 crtc = intel_sdvo->base.base.crtc;
1320 if (!crtc) {
1321 intel_sdvo->base.connectors_active = false;
1322 return;
1323 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001324
1325 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001326 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001327 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001328 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001329
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001330 intel_sdvo->base.connectors_active = false;
1331
1332 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001333 } else {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001334 intel_sdvo->base.connectors_active = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001335
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001336 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001337
1338 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001339 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1340 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001341 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02001342
Daniel Vetterb9805142012-08-31 17:37:33 +02001343 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001344}
1345
Jesse Barnes79e53942008-11-07 14:24:08 -08001346static int intel_sdvo_mode_valid(struct drm_connector *connector,
1347 struct drm_display_mode *mode)
1348{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001349 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001350
1351 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1352 return MODE_NO_DBLESCAN;
1353
Chris Wilsonea5b2132010-08-04 13:50:23 +01001354 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001355 return MODE_CLOCK_LOW;
1356
Chris Wilsonea5b2132010-08-04 13:50:23 +01001357 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001358 return MODE_CLOCK_HIGH;
1359
Chris Wilson85454232010-08-08 14:28:23 +01001360 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001361 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001362 return MODE_PANEL;
1363
Chris Wilsonea5b2132010-08-04 13:50:23 +01001364 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001365 return MODE_PANEL;
1366 }
1367
Jesse Barnes79e53942008-11-07 14:24:08 -08001368 return MODE_OK;
1369}
1370
Chris Wilsonea5b2132010-08-04 13:50:23 +01001371static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001372{
Chris Wilson1a3665c2011-01-25 13:59:37 +00001373 BUILD_BUG_ON(sizeof(*caps) != 8);
Chris Wilsone957d772010-09-24 12:52:03 +01001374 if (!intel_sdvo_get_value(intel_sdvo,
1375 SDVO_CMD_GET_DEVICE_CAPS,
1376 caps, sizeof(*caps)))
1377 return false;
1378
1379 DRM_DEBUG_KMS("SDVO capabilities:\n"
1380 " vendor_id: %d\n"
1381 " device_id: %d\n"
1382 " device_rev_id: %d\n"
1383 " sdvo_version_major: %d\n"
1384 " sdvo_version_minor: %d\n"
1385 " sdvo_inputs_mask: %d\n"
1386 " smooth_scaling: %d\n"
1387 " sharp_scaling: %d\n"
1388 " up_scaling: %d\n"
1389 " down_scaling: %d\n"
1390 " stall_support: %d\n"
1391 " output_flags: %d\n",
1392 caps->vendor_id,
1393 caps->device_id,
1394 caps->device_rev_id,
1395 caps->sdvo_version_major,
1396 caps->sdvo_version_minor,
1397 caps->sdvo_inputs_mask,
1398 caps->smooth_scaling,
1399 caps->sharp_scaling,
1400 caps->up_scaling,
1401 caps->down_scaling,
1402 caps->stall_support,
1403 caps->output_flags);
1404
1405 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001406}
1407
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001408static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -08001409{
Daniel Vetter768b1072012-05-04 11:29:56 +02001410 struct drm_device *dev = intel_sdvo->base.base.dev;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001411 uint16_t hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001412
Daniel Vetter768b1072012-05-04 11:29:56 +02001413 /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
1414 * on the line. */
1415 if (IS_I945G(dev) || IS_I945GM(dev))
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001416 return 0;
Daniel Vetter768b1072012-05-04 11:29:56 +02001417
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001418 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1419 &hotplug, sizeof(hotplug)))
1420 return 0;
1421
1422 return hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001423}
1424
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001425static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001426{
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001427 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08001428
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001429 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
1430 &intel_sdvo->hotplug_active, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001431}
1432
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001433static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001434intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001435{
Chris Wilsonbc652122011-01-25 13:28:29 +00001436 /* Is there more than one type of output? */
Adam Jackson22944882011-06-16 16:36:24 -04001437 return hweight16(intel_sdvo->caps.output_flags) > 1;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001438}
1439
Chris Wilsonf899fc62010-07-20 15:44:45 -07001440static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001441intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001442{
Chris Wilsone957d772010-09-24 12:52:03 +01001443 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1444 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001445}
1446
Chris Wilsonff482d82010-09-15 10:40:38 +01001447/* Mac mini hack -- use the same DDC as the analog connector */
1448static struct edid *
1449intel_sdvo_get_analog_edid(struct drm_connector *connector)
1450{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001451 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001452
Chris Wilson0c1dab82010-11-23 22:37:01 +00001453 return drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001454 intel_gmbus_get_adapter(dev_priv,
1455 dev_priv->crt_ddc_pin));
Chris Wilsonff482d82010-09-15 10:40:38 +01001456}
1457
Ben Widawskyc43b5632012-04-16 14:07:40 -07001458static enum drm_connector_status
Adam Jackson8bf38482011-06-16 16:36:25 -04001459intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001460{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001461 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001462 enum drm_connector_status status;
1463 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001464
Chris Wilsone957d772010-09-24 12:52:03 +01001465 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001466
Chris Wilsonea5b2132010-08-04 13:50:23 +01001467 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001468 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001469
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001470 /*
1471 * Don't use the 1 as the argument of DDC bus switch to get
1472 * the EDID. It is used for SDVO SPD ROM.
1473 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001474 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001475 intel_sdvo->ddc_bus = ddc;
1476 edid = intel_sdvo_get_edid(connector);
1477 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001478 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001479 }
Chris Wilsone957d772010-09-24 12:52:03 +01001480 /*
1481 * If we found the EDID on the other bus,
1482 * assume that is the correct DDC bus.
1483 */
1484 if (edid == NULL)
1485 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001486 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001487
1488 /*
1489 * When there is no edid and no monitor is connected with VGA
1490 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001491 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001492 if (edid == NULL)
1493 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001494
Chris Wilson2f551c82010-09-15 10:42:50 +01001495 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001496 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001497 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001498 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1499 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001500 if (intel_sdvo->is_hdmi) {
1501 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1502 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
1503 }
Chris Wilson139467432011-02-09 20:01:16 +00001504 } else
1505 status = connector_status_disconnected;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001506 kfree(edid);
1507 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001508
1509 if (status == connector_status_connected) {
1510 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001511 if (intel_sdvo_connector->force_audio != HDMI_AUDIO_AUTO)
1512 intel_sdvo->has_hdmi_audio = (intel_sdvo_connector->force_audio == HDMI_AUDIO_ON);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001513 }
1514
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001515 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001516}
1517
Chris Wilson52220082011-06-20 14:45:50 +01001518static bool
1519intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
1520 struct edid *edid)
1521{
1522 bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1523 bool connector_is_digital = !!IS_DIGITAL(sdvo);
1524
1525 DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
1526 connector_is_digital, monitor_is_digital);
1527 return connector_is_digital == monitor_is_digital;
1528}
1529
Chris Wilson7b334fc2010-09-09 23:51:02 +01001530static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001531intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001532{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001533 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001534 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001535 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001536 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001537
Chris Wilson32aad862010-08-04 13:50:25 +01001538 if (!intel_sdvo_write_cmd(intel_sdvo,
Chris Wilsone957d772010-09-24 12:52:03 +01001539 SDVO_CMD_GET_ATTACHED_DISPLAYS, NULL, 0))
Chris Wilson32aad862010-08-04 13:50:25 +01001540 return connector_status_unknown;
Chris Wilsonba84cd12010-11-24 17:37:17 +00001541
1542 /* add 30ms delay when the output type might be TV */
Chris Wilsona0b1c7a2011-09-30 22:56:41 +01001543 if (intel_sdvo->caps.output_flags & SDVO_TV_MASK)
Daniel Vetter6c982372012-05-24 21:26:49 +02001544 msleep(30);
Chris Wilsonba84cd12010-11-24 17:37:17 +00001545
Chris Wilson32aad862010-08-04 13:50:25 +01001546 if (!intel_sdvo_read_response(intel_sdvo, &response, 2))
1547 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001548
Chris Wilsone957d772010-09-24 12:52:03 +01001549 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1550 response & 0xff, response >> 8,
1551 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001552
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001553 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001554 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001555
Chris Wilsonea5b2132010-08-04 13:50:23 +01001556 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001557
Chris Wilson97aaf912011-01-04 20:10:52 +00001558 intel_sdvo->has_hdmi_monitor = false;
1559 intel_sdvo->has_hdmi_audio = false;
1560
Chris Wilson615fb932010-08-04 13:50:24 +01001561 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001562 ret = connector_status_disconnected;
Chris Wilson139467432011-02-09 20:01:16 +00001563 else if (IS_TMDS(intel_sdvo_connector))
Adam Jackson8bf38482011-06-16 16:36:25 -04001564 ret = intel_sdvo_tmds_sink_detect(connector);
Chris Wilson139467432011-02-09 20:01:16 +00001565 else {
1566 struct edid *edid;
1567
1568 /* if we have an edid check it matches the connection */
1569 edid = intel_sdvo_get_edid(connector);
1570 if (edid == NULL)
1571 edid = intel_sdvo_get_analog_edid(connector);
1572 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001573 if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
1574 edid))
Chris Wilson139467432011-02-09 20:01:16 +00001575 ret = connector_status_connected;
Chris Wilson52220082011-06-20 14:45:50 +01001576 else
1577 ret = connector_status_disconnected;
1578
Chris Wilson139467432011-02-09 20:01:16 +00001579 kfree(edid);
1580 } else
1581 ret = connector_status_connected;
1582 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001583
1584 /* May update encoder flag for like clock for SDVO TV, etc.*/
1585 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001586 intel_sdvo->is_tv = false;
1587 intel_sdvo->is_lvds = false;
1588 intel_sdvo->base.needs_tv_clock = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001589
1590 if (response & SDVO_TV_MASK) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001591 intel_sdvo->is_tv = true;
1592 intel_sdvo->base.needs_tv_clock = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001593 }
1594 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001595 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001596 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001597
1598 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001599}
1600
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001601static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001602{
Chris Wilsonff482d82010-09-15 10:40:38 +01001603 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001604
1605 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001606 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001607
Keith Packard57cdaf92009-09-04 13:07:54 +08001608 /*
1609 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1610 * link between analog and digital outputs. So, if the regular SDVO
1611 * DDC fails, check to see if the analog output is disconnected, in
1612 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001613 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001614 if (edid == NULL)
1615 edid = intel_sdvo_get_analog_edid(connector);
1616
Chris Wilsonff482d82010-09-15 10:40:38 +01001617 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001618 if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
1619 edid)) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001620 drm_mode_connector_update_edid_property(connector, edid);
1621 drm_add_edid_modes(connector, edid);
1622 }
Chris Wilson139467432011-02-09 20:01:16 +00001623
Chris Wilsonff482d82010-09-15 10:40:38 +01001624 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001625 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001626}
1627
1628/*
1629 * Set of SDVO TV modes.
1630 * Note! This is in reply order (see loop in get_tv_modes).
1631 * XXX: all 60Hz refresh?
1632 */
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001633static const struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001634 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1635 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001636 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001637 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1638 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001639 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001640 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1641 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001642 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001643 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1644 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001645 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001646 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1647 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001648 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001649 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1650 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001651 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001652 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1653 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001654 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001655 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1656 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001657 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001658 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1659 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001660 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001661 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1662 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001663 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001664 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1665 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001666 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001667 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1668 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001669 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001670 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1671 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001672 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001673 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1674 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001675 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001676 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1677 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001678 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001679 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1680 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001681 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001682 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1683 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001684 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001685 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1686 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001687 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001688 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1689 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001690 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1691};
1692
1693static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1694{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001695 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001696 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001697 uint32_t reply = 0, format_map = 0;
1698 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001699
1700 /* Read the list of supported input resolutions for the selected TV
1701 * format.
1702 */
Chris Wilson40039752010-08-04 13:50:26 +01001703 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001704 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001705 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001706
Chris Wilson32aad862010-08-04 13:50:25 +01001707 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1708 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001709
Chris Wilson32aad862010-08-04 13:50:25 +01001710 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001711 if (!intel_sdvo_write_cmd(intel_sdvo,
1712 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001713 &tv_res, sizeof(tv_res)))
1714 return;
1715 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001716 return;
1717
1718 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001719 if (reply & (1 << i)) {
1720 struct drm_display_mode *nmode;
1721 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001722 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001723 if (nmode)
1724 drm_mode_probed_add(connector, nmode);
1725 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001726}
1727
Ma Ling7086c872009-05-13 11:20:06 +08001728static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1729{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001730 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001731 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001732 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001733
1734 /*
1735 * Attempt to get the mode list from DDC.
1736 * Assume that the preferred modes are
1737 * arranged in priority order.
1738 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001739 intel_ddc_get_modes(connector, intel_sdvo->i2c);
Ma Ling7086c872009-05-13 11:20:06 +08001740 if (list_empty(&connector->probed_modes) == false)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001741 goto end;
Ma Ling7086c872009-05-13 11:20:06 +08001742
1743 /* Fetch modes from VBT */
1744 if (dev_priv->sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001745 newmode = drm_mode_duplicate(connector->dev,
1746 dev_priv->sdvo_lvds_vbt_mode);
1747 if (newmode != NULL) {
1748 /* Guarantee the mode is preferred */
1749 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1750 DRM_MODE_TYPE_DRIVER);
1751 drm_mode_probed_add(connector, newmode);
1752 }
1753 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001754
1755end:
1756 list_for_each_entry(newmode, &connector->probed_modes, head) {
1757 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001758 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001759 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001760
Chris Wilson85454232010-08-08 14:28:23 +01001761 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001762 break;
1763 }
1764 }
1765
Ma Ling7086c872009-05-13 11:20:06 +08001766}
1767
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001768static int intel_sdvo_get_modes(struct drm_connector *connector)
1769{
Chris Wilson615fb932010-08-04 13:50:24 +01001770 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001771
Chris Wilson615fb932010-08-04 13:50:24 +01001772 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001773 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001774 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001775 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001776 else
1777 intel_sdvo_get_ddc_modes(connector);
1778
Chris Wilson32aad862010-08-04 13:50:25 +01001779 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001780}
1781
Chris Wilsonfcc8d672010-08-04 13:50:27 +01001782static void
1783intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001784{
Chris Wilson615fb932010-08-04 13:50:24 +01001785 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001786 struct drm_device *dev = connector->dev;
1787
Chris Wilsonc5521702010-08-04 13:50:28 +01001788 if (intel_sdvo_connector->left)
1789 drm_property_destroy(dev, intel_sdvo_connector->left);
1790 if (intel_sdvo_connector->right)
1791 drm_property_destroy(dev, intel_sdvo_connector->right);
1792 if (intel_sdvo_connector->top)
1793 drm_property_destroy(dev, intel_sdvo_connector->top);
1794 if (intel_sdvo_connector->bottom)
1795 drm_property_destroy(dev, intel_sdvo_connector->bottom);
1796 if (intel_sdvo_connector->hpos)
1797 drm_property_destroy(dev, intel_sdvo_connector->hpos);
1798 if (intel_sdvo_connector->vpos)
1799 drm_property_destroy(dev, intel_sdvo_connector->vpos);
1800 if (intel_sdvo_connector->saturation)
1801 drm_property_destroy(dev, intel_sdvo_connector->saturation);
1802 if (intel_sdvo_connector->contrast)
1803 drm_property_destroy(dev, intel_sdvo_connector->contrast);
1804 if (intel_sdvo_connector->hue)
1805 drm_property_destroy(dev, intel_sdvo_connector->hue);
1806 if (intel_sdvo_connector->sharpness)
1807 drm_property_destroy(dev, intel_sdvo_connector->sharpness);
1808 if (intel_sdvo_connector->flicker_filter)
1809 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter);
1810 if (intel_sdvo_connector->flicker_filter_2d)
1811 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d);
1812 if (intel_sdvo_connector->flicker_filter_adaptive)
1813 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive);
1814 if (intel_sdvo_connector->tv_luma_filter)
1815 drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter);
1816 if (intel_sdvo_connector->tv_chroma_filter)
1817 drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter);
Chris Wilsone0442182010-08-04 13:50:29 +01001818 if (intel_sdvo_connector->dot_crawl)
1819 drm_property_destroy(dev, intel_sdvo_connector->dot_crawl);
Chris Wilsonc5521702010-08-04 13:50:28 +01001820 if (intel_sdvo_connector->brightness)
1821 drm_property_destroy(dev, intel_sdvo_connector->brightness);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001822}
1823
Jesse Barnes79e53942008-11-07 14:24:08 -08001824static void intel_sdvo_destroy(struct drm_connector *connector)
1825{
Chris Wilson615fb932010-08-04 13:50:24 +01001826 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001827
Chris Wilsonc5521702010-08-04 13:50:28 +01001828 if (intel_sdvo_connector->tv_format)
Zhao Yakuice6feab2009-08-24 13:50:26 +08001829 drm_property_destroy(connector->dev,
Chris Wilsonc5521702010-08-04 13:50:28 +01001830 intel_sdvo_connector->tv_format);
Zhao Yakuice6feab2009-08-24 13:50:26 +08001831
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001832 intel_sdvo_destroy_enhance_property(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001833 drm_sysfs_connector_remove(connector);
1834 drm_connector_cleanup(connector);
Jani Nikula4b745b12012-11-12 18:31:36 +02001835 kfree(intel_sdvo_connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001836}
1837
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001838static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
1839{
1840 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1841 struct edid *edid;
1842 bool has_audio = false;
1843
1844 if (!intel_sdvo->is_hdmi)
1845 return false;
1846
1847 edid = intel_sdvo_get_edid(connector);
1848 if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
1849 has_audio = drm_detect_monitor_audio(edid);
Jani Nikula38ab8a202012-08-15 12:32:36 +03001850 kfree(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001851
1852 return has_audio;
1853}
1854
Zhao Yakuice6feab2009-08-24 13:50:26 +08001855static int
1856intel_sdvo_set_property(struct drm_connector *connector,
1857 struct drm_property *property,
1858 uint64_t val)
1859{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001860 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001861 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001862 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001863 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01001864 uint8_t cmd;
1865 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001866
Rob Clark662595d2012-10-11 20:36:04 -05001867 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01001868 if (ret)
1869 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001870
Chris Wilson3f43c482011-05-12 22:17:24 +01001871 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001872 int i = val;
1873 bool has_audio;
1874
1875 if (i == intel_sdvo_connector->force_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001876 return 0;
1877
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001878 intel_sdvo_connector->force_audio = i;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001879
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001880 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001881 has_audio = intel_sdvo_detect_hdmi_audio(connector);
1882 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001883 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001884
1885 if (has_audio == intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001886 return 0;
1887
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001888 intel_sdvo->has_hdmi_audio = has_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001889 goto done;
1890 }
1891
Chris Wilsone953fd72011-02-21 22:23:52 +00001892 if (property == dev_priv->broadcast_rgb_property) {
1893 if (val == !!intel_sdvo->color_range)
1894 return 0;
1895
1896 intel_sdvo->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001897 goto done;
1898 }
1899
Chris Wilsonc5521702010-08-04 13:50:28 +01001900#define CHECK_PROPERTY(name, NAME) \
1901 if (intel_sdvo_connector->name == property) { \
1902 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
1903 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
1904 cmd = SDVO_CMD_SET_##NAME; \
1905 intel_sdvo_connector->cur_##name = temp_value; \
1906 goto set_value; \
1907 }
1908
1909 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01001910 if (val >= TV_FORMAT_NUM)
1911 return -EINVAL;
1912
Chris Wilson40039752010-08-04 13:50:26 +01001913 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01001914 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01001915 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001916
Chris Wilson40039752010-08-04 13:50:26 +01001917 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01001918 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01001919 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08001920 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01001921 if (intel_sdvo_connector->left == property) {
Rob Clark662595d2012-10-11 20:36:04 -05001922 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01001923 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001924 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001925 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001926
Chris Wilson615fb932010-08-04 13:50:24 +01001927 intel_sdvo_connector->left_margin = temp_value;
1928 intel_sdvo_connector->right_margin = temp_value;
1929 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001930 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001931 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001932 goto set_value;
1933 } else if (intel_sdvo_connector->right == property) {
Rob Clark662595d2012-10-11 20:36:04 -05001934 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01001935 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001936 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001937 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001938
Chris Wilson615fb932010-08-04 13:50:24 +01001939 intel_sdvo_connector->left_margin = temp_value;
1940 intel_sdvo_connector->right_margin = temp_value;
1941 temp_value = intel_sdvo_connector->max_hscan -
1942 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001943 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01001944 goto set_value;
1945 } else if (intel_sdvo_connector->top == property) {
Rob Clark662595d2012-10-11 20:36:04 -05001946 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01001947 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001948 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001949 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001950
Chris Wilson615fb932010-08-04 13:50:24 +01001951 intel_sdvo_connector->top_margin = temp_value;
1952 intel_sdvo_connector->bottom_margin = temp_value;
1953 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001954 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001955 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001956 goto set_value;
1957 } else if (intel_sdvo_connector->bottom == property) {
Rob Clark662595d2012-10-11 20:36:04 -05001958 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01001959 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01001960 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01001961 return 0;
1962
Chris Wilson615fb932010-08-04 13:50:24 +01001963 intel_sdvo_connector->top_margin = temp_value;
1964 intel_sdvo_connector->bottom_margin = temp_value;
1965 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01001966 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001967 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01001968 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001969 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001970 CHECK_PROPERTY(hpos, HPOS)
1971 CHECK_PROPERTY(vpos, VPOS)
1972 CHECK_PROPERTY(saturation, SATURATION)
1973 CHECK_PROPERTY(contrast, CONTRAST)
1974 CHECK_PROPERTY(hue, HUE)
1975 CHECK_PROPERTY(brightness, BRIGHTNESS)
1976 CHECK_PROPERTY(sharpness, SHARPNESS)
1977 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
1978 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
1979 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
1980 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
1981 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01001982 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001983 }
Chris Wilsonc5521702010-08-04 13:50:28 +01001984
1985 return -EINVAL; /* unknown property */
1986
1987set_value:
1988 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
1989 return -EIO;
1990
1991
1992done:
Chris Wilsondf0e9242010-09-09 16:20:55 +01001993 if (intel_sdvo->base.base.crtc) {
1994 struct drm_crtc *crtc = intel_sdvo->base.base.crtc;
Daniel Vettera6778b32012-07-02 09:56:42 +02001995 intel_set_mode(crtc, &crtc->mode,
1996 crtc->x, crtc->y, crtc->fb);
Chris Wilsonc5521702010-08-04 13:50:28 +01001997 }
1998
Chris Wilson32aad862010-08-04 13:50:25 +01001999 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01002000#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08002001}
2002
Jesse Barnes79e53942008-11-07 14:24:08 -08002003static const struct drm_encoder_helper_funcs intel_sdvo_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08002004 .mode_fixup = intel_sdvo_mode_fixup,
Jesse Barnes79e53942008-11-07 14:24:08 -08002005 .mode_set = intel_sdvo_mode_set,
Daniel Vetter1f703852012-07-11 16:51:39 +02002006 .disable = intel_encoder_noop,
Jesse Barnes79e53942008-11-07 14:24:08 -08002007};
2008
2009static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02002010 .dpms = intel_sdvo_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08002011 .detect = intel_sdvo_detect,
2012 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08002013 .set_property = intel_sdvo_set_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08002014 .destroy = intel_sdvo_destroy,
2015};
2016
2017static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
2018 .get_modes = intel_sdvo_get_modes,
2019 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002020 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08002021};
2022
Hannes Ederb358d0a2008-12-18 21:18:47 +01002023static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08002024{
Chris Wilson890f3352010-09-14 16:46:59 +01002025 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002026
Chris Wilsonea5b2132010-08-04 13:50:23 +01002027 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002028 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002029 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002030
Chris Wilsone957d772010-09-24 12:52:03 +01002031 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002032 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08002033}
2034
2035static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
2036 .destroy = intel_sdvo_enc_destroy,
2037};
2038
Chris Wilsonb66d8422010-08-12 15:26:41 +01002039static void
2040intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
2041{
2042 uint16_t mask = 0;
2043 unsigned int num_bits;
2044
2045 /* Make a mask of outputs less than or equal to our own priority in the
2046 * list.
2047 */
2048 switch (sdvo->controlled_output) {
2049 case SDVO_OUTPUT_LVDS1:
2050 mask |= SDVO_OUTPUT_LVDS1;
2051 case SDVO_OUTPUT_LVDS0:
2052 mask |= SDVO_OUTPUT_LVDS0;
2053 case SDVO_OUTPUT_TMDS1:
2054 mask |= SDVO_OUTPUT_TMDS1;
2055 case SDVO_OUTPUT_TMDS0:
2056 mask |= SDVO_OUTPUT_TMDS0;
2057 case SDVO_OUTPUT_RGB1:
2058 mask |= SDVO_OUTPUT_RGB1;
2059 case SDVO_OUTPUT_RGB0:
2060 mask |= SDVO_OUTPUT_RGB0;
2061 break;
2062 }
2063
2064 /* Count bits to find what number we are in the priority list. */
2065 mask &= sdvo->caps.output_flags;
2066 num_bits = hweight16(mask);
2067 /* If more than 3 outputs, default to DDC bus 3 for now. */
2068 if (num_bits > 3)
2069 num_bits = 3;
2070
2071 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
2072 sdvo->ddc_bus = 1 << num_bits;
2073}
Jesse Barnes79e53942008-11-07 14:24:08 -08002074
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002075/**
2076 * Choose the appropriate DDC bus for control bus switch command for this
2077 * SDVO output based on the controlled output.
2078 *
2079 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
2080 * outputs, then LVDS outputs.
2081 */
2082static void
Adam Jacksonb1083332010-04-23 16:07:40 -04002083intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002084 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002085{
Adam Jacksonb1083332010-04-23 16:07:40 -04002086 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002087
Daniel Vettereef4eac2012-03-23 23:43:35 +01002088 if (sdvo->is_sdvob)
Adam Jacksonb1083332010-04-23 16:07:40 -04002089 mapping = &(dev_priv->sdvo_mappings[0]);
2090 else
2091 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002092
Chris Wilsonb66d8422010-08-12 15:26:41 +01002093 if (mapping->initialized)
2094 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
2095 else
2096 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002097}
2098
Chris Wilsone957d772010-09-24 12:52:03 +01002099static void
2100intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
2101 struct intel_sdvo *sdvo, u32 reg)
2102{
2103 struct sdvo_device_mapping *mapping;
Adam Jackson46eb3032011-06-16 16:36:23 -04002104 u8 pin;
Chris Wilsone957d772010-09-24 12:52:03 +01002105
Daniel Vettereef4eac2012-03-23 23:43:35 +01002106 if (sdvo->is_sdvob)
Chris Wilsone957d772010-09-24 12:52:03 +01002107 mapping = &dev_priv->sdvo_mappings[0];
2108 else
2109 mapping = &dev_priv->sdvo_mappings[1];
2110
Jani Nikula6cb16122012-10-22 16:12:17 +03002111 if (mapping->initialized && intel_gmbus_is_port_valid(mapping->i2c_pin))
Chris Wilsone957d772010-09-24 12:52:03 +01002112 pin = mapping->i2c_pin;
Jani Nikula6cb16122012-10-22 16:12:17 +03002113 else
2114 pin = GMBUS_PORT_DPB;
Chris Wilsone957d772010-09-24 12:52:03 +01002115
Jani Nikula6cb16122012-10-22 16:12:17 +03002116 sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
2117
2118 /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
2119 * our code totally fails once we start using gmbus. Hence fall back to
2120 * bit banging for now. */
2121 intel_gmbus_force_bit(sdvo->i2c, true);
Chris Wilsone957d772010-09-24 12:52:03 +01002122}
2123
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002124/* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
2125static void
2126intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
2127{
2128 intel_gmbus_force_bit(sdvo->i2c, false);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002129}
2130
2131static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01002132intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002133{
Chris Wilson97aaf912011-01-04 20:10:52 +00002134 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002135}
2136
yakui_zhao714605e2009-05-31 17:18:07 +08002137static u8
Daniel Vettereef4eac2012-03-23 23:43:35 +01002138intel_sdvo_get_slave_addr(struct drm_device *dev, struct intel_sdvo *sdvo)
yakui_zhao714605e2009-05-31 17:18:07 +08002139{
2140 struct drm_i915_private *dev_priv = dev->dev_private;
2141 struct sdvo_device_mapping *my_mapping, *other_mapping;
2142
Daniel Vettereef4eac2012-03-23 23:43:35 +01002143 if (sdvo->is_sdvob) {
yakui_zhao714605e2009-05-31 17:18:07 +08002144 my_mapping = &dev_priv->sdvo_mappings[0];
2145 other_mapping = &dev_priv->sdvo_mappings[1];
2146 } else {
2147 my_mapping = &dev_priv->sdvo_mappings[1];
2148 other_mapping = &dev_priv->sdvo_mappings[0];
2149 }
2150
2151 /* If the BIOS described our SDVO device, take advantage of it. */
2152 if (my_mapping->slave_addr)
2153 return my_mapping->slave_addr;
2154
2155 /* If the BIOS only described a different SDVO device, use the
2156 * address that it isn't using.
2157 */
2158 if (other_mapping->slave_addr) {
2159 if (other_mapping->slave_addr == 0x70)
2160 return 0x72;
2161 else
2162 return 0x70;
2163 }
2164
2165 /* No SDVO device info is found for another DVO port,
2166 * so use mapping assumption we had before BIOS parsing.
2167 */
Daniel Vettereef4eac2012-03-23 23:43:35 +01002168 if (sdvo->is_sdvob)
yakui_zhao714605e2009-05-31 17:18:07 +08002169 return 0x70;
2170 else
2171 return 0x72;
2172}
2173
Zhenyu Wang14571b42010-03-30 14:06:33 +08002174static void
Chris Wilsondf0e9242010-09-09 16:20:55 +01002175intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2176 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002177{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002178 drm_connector_init(encoder->base.base.dev,
2179 &connector->base.base,
2180 &intel_sdvo_connector_funcs,
2181 connector->base.base.connector_type);
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002182
Chris Wilsondf0e9242010-09-09 16:20:55 +01002183 drm_connector_helper_add(&connector->base.base,
2184 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002185
Peter Ross8f4839e2012-01-28 14:49:25 +01002186 connector->base.base.interlace_allowed = 1;
Chris Wilsondf0e9242010-09-09 16:20:55 +01002187 connector->base.base.doublescan_allowed = 0;
2188 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002189 connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002190
Chris Wilsondf0e9242010-09-09 16:20:55 +01002191 intel_connector_attach_encoder(&connector->base, &encoder->base);
2192 drm_sysfs_connector_add(&connector->base.base);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002193}
2194
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002195static void
2196intel_sdvo_add_hdmi_properties(struct intel_sdvo_connector *connector)
2197{
2198 struct drm_device *dev = connector->base.base.dev;
2199
Chris Wilson3f43c482011-05-12 22:17:24 +01002200 intel_attach_force_audio_property(&connector->base.base);
Chris Wilsone953fd72011-02-21 22:23:52 +00002201 if (INTEL_INFO(dev)->gen >= 4 && IS_MOBILE(dev))
2202 intel_attach_broadcast_rgb_property(&connector->base.base);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002203}
2204
Zhenyu Wang14571b42010-03-30 14:06:33 +08002205static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002206intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002207{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002208 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002209 struct drm_connector *connector;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002210 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002211 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002212 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002213
Chris Wilson615fb932010-08-04 13:50:24 +01002214 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2215 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002216 return false;
2217
Zhenyu Wang14571b42010-03-30 14:06:33 +08002218 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002219 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002220 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002221 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002222 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002223 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002224 }
2225
Chris Wilson615fb932010-08-04 13:50:24 +01002226 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002227 connector = &intel_connector->base;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002228 if (intel_sdvo_get_hotplug_support(intel_sdvo) &
2229 intel_sdvo_connector->output_flag) {
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002230 connector->polled = DRM_CONNECTOR_POLL_HPD;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002231 intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002232 /* Some SDVO devices have one-shot hotplug interrupts.
2233 * Ensure that they get re-enabled when an interrupt happens.
2234 */
2235 intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
2236 intel_sdvo_enable_hotplug(intel_encoder);
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002237 } else {
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002238 connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002239 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002240 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2241 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2242
Chris Wilsone27d8532010-10-22 09:15:22 +01002243 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002244 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002245 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002246 }
Daniel Vetter66a92782012-07-12 20:08:18 +02002247 intel_sdvo->base.cloneable = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002248
Chris Wilsondf0e9242010-09-09 16:20:55 +01002249 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilsonf797d222010-12-23 09:43:48 +00002250 if (intel_sdvo->is_hdmi)
2251 intel_sdvo_add_hdmi_properties(intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002252
2253 return true;
2254}
2255
2256static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002257intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002258{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002259 struct drm_encoder *encoder = &intel_sdvo->base.base;
2260 struct drm_connector *connector;
2261 struct intel_connector *intel_connector;
2262 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002263
Chris Wilson615fb932010-08-04 13:50:24 +01002264 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2265 if (!intel_sdvo_connector)
2266 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002267
Chris Wilson615fb932010-08-04 13:50:24 +01002268 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002269 connector = &intel_connector->base;
2270 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2271 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002272
Chris Wilson4ef69c72010-09-09 15:14:28 +01002273 intel_sdvo->controlled_output |= type;
2274 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002275
Chris Wilson4ef69c72010-09-09 15:14:28 +01002276 intel_sdvo->is_tv = true;
2277 intel_sdvo->base.needs_tv_clock = true;
Daniel Vetter66a92782012-07-12 20:08:18 +02002278 intel_sdvo->base.cloneable = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002279
Chris Wilsondf0e9242010-09-09 16:20:55 +01002280 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002281
Chris Wilson4ef69c72010-09-09 15:14:28 +01002282 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002283 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002284
Chris Wilson4ef69c72010-09-09 15:14:28 +01002285 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002286 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002287
Chris Wilson4ef69c72010-09-09 15:14:28 +01002288 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002289
2290err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002291 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002292 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002293}
2294
2295static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002296intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002297{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002298 struct drm_encoder *encoder = &intel_sdvo->base.base;
2299 struct drm_connector *connector;
2300 struct intel_connector *intel_connector;
2301 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002302
Chris Wilson615fb932010-08-04 13:50:24 +01002303 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2304 if (!intel_sdvo_connector)
2305 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002306
Chris Wilson615fb932010-08-04 13:50:24 +01002307 intel_connector = &intel_sdvo_connector->base;
2308 connector = &intel_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002309 connector->polled = DRM_CONNECTOR_POLL_CONNECT;
2310 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2311 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002312
Chris Wilson4ef69c72010-09-09 15:14:28 +01002313 if (device == 0) {
2314 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2315 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2316 } else if (device == 1) {
2317 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2318 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2319 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002320
Daniel Vetter66a92782012-07-12 20:08:18 +02002321 intel_sdvo->base.cloneable = true;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002322
Chris Wilsondf0e9242010-09-09 16:20:55 +01002323 intel_sdvo_connector_init(intel_sdvo_connector,
2324 intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002325 return true;
2326}
2327
2328static bool
2329intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2330{
2331 struct drm_encoder *encoder = &intel_sdvo->base.base;
2332 struct drm_connector *connector;
2333 struct intel_connector *intel_connector;
2334 struct intel_sdvo_connector *intel_sdvo_connector;
2335
2336 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2337 if (!intel_sdvo_connector)
2338 return false;
2339
2340 intel_connector = &intel_sdvo_connector->base;
2341 connector = &intel_connector->base;
2342 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2343 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2344
2345 if (device == 0) {
2346 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2347 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2348 } else if (device == 1) {
2349 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2350 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2351 }
2352
Egbert Eiche3b86d62012-10-13 14:30:15 +02002353 /* SDVO LVDS is not cloneable because the input mode gets adjusted by the encoder */
2354 intel_sdvo->base.cloneable = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002355
Chris Wilsondf0e9242010-09-09 16:20:55 +01002356 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002357 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002358 goto err;
2359
2360 return true;
2361
2362err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002363 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002364 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002365}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002366
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002367static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002368intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002369{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002370 intel_sdvo->is_tv = false;
2371 intel_sdvo->base.needs_tv_clock = false;
2372 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002373
Zhenyu Wang14571b42010-03-30 14:06:33 +08002374 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002375
Zhenyu Wang14571b42010-03-30 14:06:33 +08002376 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002377 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002378 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002379
Zhenyu Wang14571b42010-03-30 14:06:33 +08002380 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002381 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002382 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002383
Zhenyu Wang14571b42010-03-30 14:06:33 +08002384 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002385 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002386 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002387 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002388
Zhenyu Wang14571b42010-03-30 14:06:33 +08002389 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002390 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002391 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002392
Chris Wilsona0b1c7a2011-09-30 22:56:41 +01002393 if (flags & SDVO_OUTPUT_YPRPB0)
2394 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
2395 return false;
2396
Zhenyu Wang14571b42010-03-30 14:06:33 +08002397 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002398 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002399 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002400
Zhenyu Wang14571b42010-03-30 14:06:33 +08002401 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002402 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002403 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002404
Zhenyu Wang14571b42010-03-30 14:06:33 +08002405 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002406 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002407 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002408
Zhenyu Wang14571b42010-03-30 14:06:33 +08002409 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002410 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002411 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002412
Zhenyu Wang14571b42010-03-30 14:06:33 +08002413 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002414 unsigned char bytes[2];
2415
Chris Wilsonea5b2132010-08-04 13:50:23 +01002416 intel_sdvo->controlled_output = 0;
2417 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002418 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002419 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002420 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002421 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002422 }
Jesse Barnes27f82272011-09-02 12:54:37 -07002423 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002424
Zhenyu Wang14571b42010-03-30 14:06:33 +08002425 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002426}
2427
Chris Wilson32aad862010-08-04 13:50:25 +01002428static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2429 struct intel_sdvo_connector *intel_sdvo_connector,
2430 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002431{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002432 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002433 struct intel_sdvo_tv_format format;
2434 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002435
Chris Wilson32aad862010-08-04 13:50:25 +01002436 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2437 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002438
Chris Wilson1a3665c2011-01-25 13:59:37 +00002439 BUILD_BUG_ON(sizeof(format) != 6);
Chris Wilson32aad862010-08-04 13:50:25 +01002440 if (!intel_sdvo_get_value(intel_sdvo,
2441 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2442 &format, sizeof(format)))
2443 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002444
Chris Wilson32aad862010-08-04 13:50:25 +01002445 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002446
2447 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002448 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002449
Chris Wilson615fb932010-08-04 13:50:24 +01002450 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002451 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002452 if (format_map & (1 << i))
2453 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002454
2455
Chris Wilsonc5521702010-08-04 13:50:28 +01002456 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002457 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2458 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002459 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002460 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002461
Chris Wilson615fb932010-08-04 13:50:24 +01002462 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002463 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002464 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002465 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002466
Chris Wilson40039752010-08-04 13:50:26 +01002467 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Rob Clark662595d2012-10-11 20:36:04 -05002468 drm_object_attach_property(&intel_sdvo_connector->base.base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002469 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002470 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002471
2472}
2473
Chris Wilsonc5521702010-08-04 13:50:28 +01002474#define ENHANCEMENT(name, NAME) do { \
2475 if (enhancements.name) { \
2476 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2477 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2478 return false; \
2479 intel_sdvo_connector->max_##name = data_value[0]; \
2480 intel_sdvo_connector->cur_##name = response; \
2481 intel_sdvo_connector->name = \
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002482 drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
Chris Wilsonc5521702010-08-04 13:50:28 +01002483 if (!intel_sdvo_connector->name) return false; \
Rob Clark662595d2012-10-11 20:36:04 -05002484 drm_object_attach_property(&connector->base, \
Chris Wilsonc5521702010-08-04 13:50:28 +01002485 intel_sdvo_connector->name, \
2486 intel_sdvo_connector->cur_##name); \
2487 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2488 data_value[0], data_value[1], response); \
2489 } \
Akshay Joshi0206e352011-08-16 15:34:10 -04002490} while (0)
Chris Wilsonc5521702010-08-04 13:50:28 +01002491
2492static bool
2493intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2494 struct intel_sdvo_connector *intel_sdvo_connector,
2495 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002496{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002497 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002498 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002499 uint16_t response, data_value[2];
2500
Chris Wilsonc5521702010-08-04 13:50:28 +01002501 /* when horizontal overscan is supported, Add the left/right property */
2502 if (enhancements.overscan_h) {
2503 if (!intel_sdvo_get_value(intel_sdvo,
2504 SDVO_CMD_GET_MAX_OVERSCAN_H,
2505 &data_value, 4))
2506 return false;
2507
2508 if (!intel_sdvo_get_value(intel_sdvo,
2509 SDVO_CMD_GET_OVERSCAN_H,
2510 &response, 2))
2511 return false;
2512
2513 intel_sdvo_connector->max_hscan = data_value[0];
2514 intel_sdvo_connector->left_margin = data_value[0] - response;
2515 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2516 intel_sdvo_connector->left =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002517 drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002518 if (!intel_sdvo_connector->left)
2519 return false;
2520
Rob Clark662595d2012-10-11 20:36:04 -05002521 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002522 intel_sdvo_connector->left,
2523 intel_sdvo_connector->left_margin);
2524
2525 intel_sdvo_connector->right =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002526 drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002527 if (!intel_sdvo_connector->right)
2528 return false;
2529
Rob Clark662595d2012-10-11 20:36:04 -05002530 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002531 intel_sdvo_connector->right,
2532 intel_sdvo_connector->right_margin);
2533 DRM_DEBUG_KMS("h_overscan: max %d, "
2534 "default %d, current %d\n",
2535 data_value[0], data_value[1], response);
2536 }
2537
2538 if (enhancements.overscan_v) {
2539 if (!intel_sdvo_get_value(intel_sdvo,
2540 SDVO_CMD_GET_MAX_OVERSCAN_V,
2541 &data_value, 4))
2542 return false;
2543
2544 if (!intel_sdvo_get_value(intel_sdvo,
2545 SDVO_CMD_GET_OVERSCAN_V,
2546 &response, 2))
2547 return false;
2548
2549 intel_sdvo_connector->max_vscan = data_value[0];
2550 intel_sdvo_connector->top_margin = data_value[0] - response;
2551 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2552 intel_sdvo_connector->top =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002553 drm_property_create_range(dev, 0,
2554 "top_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002555 if (!intel_sdvo_connector->top)
2556 return false;
2557
Rob Clark662595d2012-10-11 20:36:04 -05002558 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002559 intel_sdvo_connector->top,
2560 intel_sdvo_connector->top_margin);
2561
2562 intel_sdvo_connector->bottom =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002563 drm_property_create_range(dev, 0,
2564 "bottom_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002565 if (!intel_sdvo_connector->bottom)
2566 return false;
2567
Rob Clark662595d2012-10-11 20:36:04 -05002568 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002569 intel_sdvo_connector->bottom,
2570 intel_sdvo_connector->bottom_margin);
2571 DRM_DEBUG_KMS("v_overscan: max %d, "
2572 "default %d, current %d\n",
2573 data_value[0], data_value[1], response);
2574 }
2575
2576 ENHANCEMENT(hpos, HPOS);
2577 ENHANCEMENT(vpos, VPOS);
2578 ENHANCEMENT(saturation, SATURATION);
2579 ENHANCEMENT(contrast, CONTRAST);
2580 ENHANCEMENT(hue, HUE);
2581 ENHANCEMENT(sharpness, SHARPNESS);
2582 ENHANCEMENT(brightness, BRIGHTNESS);
2583 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2584 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2585 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2586 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2587 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2588
Chris Wilsone0442182010-08-04 13:50:29 +01002589 if (enhancements.dot_crawl) {
2590 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2591 return false;
2592
2593 intel_sdvo_connector->max_dot_crawl = 1;
2594 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2595 intel_sdvo_connector->dot_crawl =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002596 drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
Chris Wilsone0442182010-08-04 13:50:29 +01002597 if (!intel_sdvo_connector->dot_crawl)
2598 return false;
2599
Rob Clark662595d2012-10-11 20:36:04 -05002600 drm_object_attach_property(&connector->base,
Chris Wilsone0442182010-08-04 13:50:29 +01002601 intel_sdvo_connector->dot_crawl,
2602 intel_sdvo_connector->cur_dot_crawl);
2603 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2604 }
2605
Chris Wilsonc5521702010-08-04 13:50:28 +01002606 return true;
2607}
2608
2609static bool
2610intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2611 struct intel_sdvo_connector *intel_sdvo_connector,
2612 struct intel_sdvo_enhancements_reply enhancements)
2613{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002614 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002615 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2616 uint16_t response, data_value[2];
2617
2618 ENHANCEMENT(brightness, BRIGHTNESS);
2619
2620 return true;
2621}
2622#undef ENHANCEMENT
2623
2624static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2625 struct intel_sdvo_connector *intel_sdvo_connector)
2626{
2627 union {
2628 struct intel_sdvo_enhancements_reply reply;
2629 uint16_t response;
2630 } enhancements;
2631
Chris Wilson1a3665c2011-01-25 13:59:37 +00002632 BUILD_BUG_ON(sizeof(enhancements) != 2);
2633
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002634 enhancements.response = 0;
2635 intel_sdvo_get_value(intel_sdvo,
2636 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2637 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002638 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002639 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002640 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002641 }
Chris Wilson32aad862010-08-04 13:50:25 +01002642
Chris Wilsonc5521702010-08-04 13:50:28 +01002643 if (IS_TV(intel_sdvo_connector))
2644 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
Akshay Joshi0206e352011-08-16 15:34:10 -04002645 else if (IS_LVDS(intel_sdvo_connector))
Chris Wilsonc5521702010-08-04 13:50:28 +01002646 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2647 else
2648 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002649}
Chris Wilson32aad862010-08-04 13:50:25 +01002650
Chris Wilsone957d772010-09-24 12:52:03 +01002651static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2652 struct i2c_msg *msgs,
2653 int num)
2654{
2655 struct intel_sdvo *sdvo = adapter->algo_data;
2656
2657 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2658 return -EIO;
2659
2660 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2661}
2662
2663static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2664{
2665 struct intel_sdvo *sdvo = adapter->algo_data;
2666 return sdvo->i2c->algo->functionality(sdvo->i2c);
2667}
2668
2669static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2670 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2671 .functionality = intel_sdvo_ddc_proxy_func
2672};
2673
2674static bool
2675intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2676 struct drm_device *dev)
2677{
2678 sdvo->ddc.owner = THIS_MODULE;
2679 sdvo->ddc.class = I2C_CLASS_DDC;
2680 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2681 sdvo->ddc.dev.parent = &dev->pdev->dev;
2682 sdvo->ddc.algo_data = sdvo;
2683 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2684
2685 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002686}
2687
Daniel Vettereef4eac2012-03-23 23:43:35 +01002688bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob)
Jesse Barnes79e53942008-11-07 14:24:08 -08002689{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002690 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002691 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002692 struct intel_sdvo *intel_sdvo;
Chris Wilson084b6122012-05-11 18:01:33 +01002693 u32 hotplug_mask;
Jesse Barnes79e53942008-11-07 14:24:08 -08002694 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -08002695
Chris Wilsonea5b2132010-08-04 13:50:23 +01002696 intel_sdvo = kzalloc(sizeof(struct intel_sdvo), GFP_KERNEL);
2697 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002698 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002699
Chris Wilson56184e32011-05-17 14:03:50 +01002700 intel_sdvo->sdvo_reg = sdvo_reg;
Daniel Vettereef4eac2012-03-23 23:43:35 +01002701 intel_sdvo->is_sdvob = is_sdvob;
2702 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, intel_sdvo) >> 1;
Chris Wilson56184e32011-05-17 14:03:50 +01002703 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002704 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev))
2705 goto err_i2c_bus;
Chris Wilsone957d772010-09-24 12:52:03 +01002706
Chris Wilson56184e32011-05-17 14:03:50 +01002707 /* encoder type will be decided later */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002708 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002709 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002710 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002711
Jesse Barnes79e53942008-11-07 14:24:08 -08002712 /* Read the regs to test if we can talk to the device */
2713 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002714 u8 byte;
2715
2716 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002717 DRM_DEBUG_KMS("No SDVO device found on %s\n",
2718 SDVO_NAME(intel_sdvo));
Chris Wilsonf899fc62010-07-20 15:44:45 -07002719 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002720 }
2721 }
2722
Chris Wilson084b6122012-05-11 18:01:33 +01002723 hotplug_mask = 0;
2724 if (IS_G4X(dev)) {
2725 hotplug_mask = intel_sdvo->is_sdvob ?
2726 SDVOB_HOTPLUG_INT_STATUS_G4X : SDVOC_HOTPLUG_INT_STATUS_G4X;
2727 } else if (IS_GEN4(dev)) {
2728 hotplug_mask = intel_sdvo->is_sdvob ?
2729 SDVOB_HOTPLUG_INT_STATUS_I965 : SDVOC_HOTPLUG_INT_STATUS_I965;
2730 } else {
2731 hotplug_mask = intel_sdvo->is_sdvob ?
2732 SDVOB_HOTPLUG_INT_STATUS_I915 : SDVOC_HOTPLUG_INT_STATUS_I915;
2733 }
Ma Ling619ac3b2009-05-18 16:12:46 +08002734
Chris Wilson4ef69c72010-09-09 15:14:28 +01002735 drm_encoder_helper_add(&intel_encoder->base, &intel_sdvo_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002736
Daniel Vetterce22c322012-07-01 15:31:04 +02002737 intel_encoder->disable = intel_disable_sdvo;
2738 intel_encoder->enable = intel_enable_sdvo;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002739 intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
Daniel Vetterce22c322012-07-01 15:31:04 +02002740
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002741 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002742 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002743 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002744
Chris Wilsonea5b2132010-08-04 13:50:23 +01002745 if (intel_sdvo_output_setup(intel_sdvo,
2746 intel_sdvo->caps.output_flags) != true) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002747 DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
2748 SDVO_NAME(intel_sdvo));
Chris Wilsonf899fc62010-07-20 15:44:45 -07002749 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002750 }
2751
Jani Nikulafcbc50d2012-08-29 14:08:42 +03002752 /* Only enable the hotplug irq if we need it, to work around noisy
2753 * hotplug lines.
2754 */
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002755 if (intel_sdvo->hotplug_active)
Jani Nikulafcbc50d2012-08-29 14:08:42 +03002756 dev_priv->hotplug_supported_mask |= hotplug_mask;
2757
Chris Wilsonea5b2132010-08-04 13:50:23 +01002758 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002759
Jesse Barnes79e53942008-11-07 14:24:08 -08002760 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01002761 if (!intel_sdvo_set_target_input(intel_sdvo))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002762 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002763
Chris Wilson32aad862010-08-04 13:50:25 +01002764 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
2765 &intel_sdvo->pixel_clock_min,
2766 &intel_sdvo->pixel_clock_max))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002767 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002768
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002769 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08002770 "clock range %dMHz - %dMHz, "
2771 "input 1: %c, input 2: %c, "
2772 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002773 SDVO_NAME(intel_sdvo),
2774 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
2775 intel_sdvo->caps.device_rev_id,
2776 intel_sdvo->pixel_clock_min / 1000,
2777 intel_sdvo->pixel_clock_max / 1000,
2778 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
2779 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08002780 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002781 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002782 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01002783 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002784 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08002785 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08002786
Chris Wilsonf899fc62010-07-20 15:44:45 -07002787err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01002788 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01002789 i2c_del_adapter(&intel_sdvo->ddc);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002790err_i2c_bus:
2791 intel_sdvo_unselect_i2c_bus(intel_sdvo);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002792 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08002793
Eric Anholt7d573822009-01-02 13:33:00 -08002794 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002795}