blob: 5033c74966aae2c0473da1af3d5ebf4d1aa8ee3c [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
Chris Wilsonea5b2132010-08-04 13:50:23 +010035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38#include "intel_sdvo_regs.h"
39
Zhenyu Wang14571b42010-03-30 14:06:33 +080040#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
41#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
42#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
Chris Wilsona0b1c7a2011-09-30 22:56:41 +010043#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
Zhenyu Wang14571b42010-03-30 14:06:33 +080044
45#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
Akshay Joshi0206e352011-08-16 15:34:10 -040046 SDVO_TV_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080047
48#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
Chris Wilson139467432011-02-09 20:01:16 +000049#define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080050#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010051#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Chris Wilson52220082011-06-20 14:45:50 +010052#define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080053
Jesse Barnes79e53942008-11-07 14:24:08 -080054
Chris Wilson2e88e402010-08-07 11:01:27 +010055static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080056 "NTSC_M" , "NTSC_J" , "NTSC_443",
57 "PAL_B" , "PAL_D" , "PAL_G" ,
58 "PAL_H" , "PAL_I" , "PAL_M" ,
59 "PAL_N" , "PAL_NC" , "PAL_60" ,
60 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
61 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
62 "SECAM_60"
63};
64
65#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
66
Chris Wilsonea5b2132010-08-04 13:50:23 +010067struct intel_sdvo {
68 struct intel_encoder base;
69
Chris Wilsonf899fc62010-07-20 15:44:45 -070070 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070071 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080072
Chris Wilsone957d772010-09-24 12:52:03 +010073 struct i2c_adapter ddc;
74
Jesse Barnese2f0ba92009-02-02 15:11:52 -080075 /* Register for the SDVO device: SDVOB or SDVOC */
Daniel Vettereef4eac2012-03-23 23:43:35 +010076 uint32_t sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnese2f0ba92009-02-02 15:11:52 -080078 /* Active outputs controlled by this SDVO output */
79 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnese2f0ba92009-02-02 15:11:52 -080081 /*
82 * Capabilities of the SDVO device returned by
Damien Lespiau19d415a2013-06-10 13:28:42 +010083 * intel_sdvo_get_capabilities()
Jesse Barnese2f0ba92009-02-02 15:11:52 -080084 */
Jesse Barnes79e53942008-11-07 14:24:08 -080085 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080086
87 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080088 int pixel_clock_min, pixel_clock_max;
89
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080090 /*
91 * For multiple function SDVO device,
92 * this is for current attached outputs.
93 */
94 uint16_t attached_output;
95
Simon Farnsworthcc68c812011-09-21 17:13:30 +010096 /*
97 * Hotplug activation bits for this device
98 */
Jani Nikula5fa7ac92012-08-29 16:43:58 +030099 uint16_t hotplug_active;
Simon Farnsworthcc68c812011-09-21 17:13:30 +0100100
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800101 /**
Chris Wilsone953fd72011-02-21 22:23:52 +0000102 * This is used to select the color range of RBG outputs in HDMI mode.
103 * It is only valid when using TMDS encoding and 8 bit per color mode.
104 */
105 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200106 bool color_range_auto;
Chris Wilsone953fd72011-02-21 22:23:52 +0000107
108 /**
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800109 * This is set if we're going to treat the device as TV-out.
110 *
111 * While we have these nice friendly flags for output types that ought
112 * to decide this for us, the S-Video output on our HDMI+S-Video card
113 * shows up as RGB1 (VGA).
114 */
115 bool is_tv;
116
Daniel Vettereef4eac2012-03-23 23:43:35 +0100117 /* On different gens SDVOB is at different places. */
118 bool is_sdvob;
119
Zhao Yakuice6feab2009-08-24 13:50:26 +0800120 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100121 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800122
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800123 /**
124 * This is set if we treat the device as HDMI, instead of DVI.
125 */
126 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000127 bool has_hdmi_monitor;
128 bool has_hdmi_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200129 bool rgb_quant_range_selectable;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800130
Ma Ling7086c872009-05-13 11:20:06 +0800131 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100132 * This is set if we detect output of sdvo device as LVDS and
133 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800134 */
135 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800136
137 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800138 * This is sdvo fixed pannel mode pointer
139 */
140 struct drm_display_mode *sdvo_lvds_fixed_mode;
141
Eric Anholtc751ce42010-03-25 11:48:48 -0700142 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800143 uint8_t ddc_bus;
Egbert Eiche7518232012-10-13 14:29:31 +0200144
145 /*
146 * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
147 */
148 uint8_t dtd_sdvo_flags;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800149};
150
151struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100152 struct intel_connector base;
153
Zhenyu Wang14571b42010-03-30 14:06:33 +0800154 /* Mark the type of connector */
155 uint16_t output_flag;
156
Daniel Vetterc3e5f672012-02-23 17:14:47 +0100157 enum hdmi_force_audio force_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100158
Zhenyu Wang14571b42010-03-30 14:06:33 +0800159 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100160 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800161 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100162 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800163
Zhao Yakuib9219c52009-09-10 15:45:46 +0800164 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100165 struct drm_property *left;
166 struct drm_property *right;
167 struct drm_property *top;
168 struct drm_property *bottom;
169 struct drm_property *hpos;
170 struct drm_property *vpos;
171 struct drm_property *contrast;
172 struct drm_property *saturation;
173 struct drm_property *hue;
174 struct drm_property *sharpness;
175 struct drm_property *flicker_filter;
176 struct drm_property *flicker_filter_adaptive;
177 struct drm_property *flicker_filter_2d;
178 struct drm_property *tv_chroma_filter;
179 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100180 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800181
182 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100183 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800184
185 /* Add variable to record current setting for the above property */
186 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100187
Zhao Yakuib9219c52009-09-10 15:45:46 +0800188 /* this is to get the range of margin.*/
189 u32 max_hscan, max_vscan;
190 u32 max_hpos, cur_hpos;
191 u32 max_vpos, cur_vpos;
192 u32 cur_brightness, max_brightness;
193 u32 cur_contrast, max_contrast;
194 u32 cur_saturation, max_saturation;
195 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100196 u32 cur_sharpness, max_sharpness;
197 u32 cur_flicker_filter, max_flicker_filter;
198 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
199 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
200 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
201 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100202 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800203};
204
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200205static struct intel_sdvo *to_sdvo(struct intel_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100206{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200207 return container_of(encoder, struct intel_sdvo, base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100208}
209
Chris Wilsondf0e9242010-09-09 16:20:55 +0100210static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
211{
Daniel Vetter8aca63a2013-07-21 21:37:01 +0200212 return to_sdvo(intel_attached_encoder(connector));
Chris Wilsondf0e9242010-09-09 16:20:55 +0100213}
214
Chris Wilson615fb932010-08-04 13:50:24 +0100215static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
216{
217 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
218}
219
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800220static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100221intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100222static bool
223intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
224 struct intel_sdvo_connector *intel_sdvo_connector,
225 int type);
226static bool
227intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
228 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800229
Jesse Barnes79e53942008-11-07 14:24:08 -0800230/**
231 * Writes the SDVOB or SDVOC with the given value, but always writes both
232 * SDVOB and SDVOC to work around apparent hardware issues (according to
233 * comments in the BIOS).
234 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100235static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800236{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100237 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800238 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800239 u32 bval = val, cval = val;
240 int i;
241
Chris Wilsonea5b2132010-08-04 13:50:23 +0100242 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
243 I915_WRITE(intel_sdvo->sdvo_reg, val);
244 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800245 return;
246 }
247
Paulo Zanonie2debe92013-02-18 19:00:27 -0300248 if (intel_sdvo->sdvo_reg == GEN3_SDVOB)
249 cval = I915_READ(GEN3_SDVOC);
250 else
251 bval = I915_READ(GEN3_SDVOB);
252
Jesse Barnes79e53942008-11-07 14:24:08 -0800253 /*
254 * Write the registers twice for luck. Sometimes,
255 * writing them only once doesn't appear to 'stick'.
256 * The BIOS does this too. Yay, magic
257 */
258 for (i = 0; i < 2; i++)
259 {
Paulo Zanonie2debe92013-02-18 19:00:27 -0300260 I915_WRITE(GEN3_SDVOB, bval);
261 I915_READ(GEN3_SDVOB);
262 I915_WRITE(GEN3_SDVOC, cval);
263 I915_READ(GEN3_SDVOC);
Jesse Barnes79e53942008-11-07 14:24:08 -0800264 }
265}
266
Chris Wilson32aad862010-08-04 13:50:25 +0100267static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800268{
Jesse Barnes79e53942008-11-07 14:24:08 -0800269 struct i2c_msg msgs[] = {
270 {
Chris Wilsone957d772010-09-24 12:52:03 +0100271 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800272 .flags = 0,
273 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100274 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800275 },
276 {
Chris Wilsone957d772010-09-24 12:52:03 +0100277 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800278 .flags = I2C_M_RD,
279 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100280 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800281 }
282 };
Chris Wilson32aad862010-08-04 13:50:25 +0100283 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800284
Chris Wilsonf899fc62010-07-20 15:44:45 -0700285 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800286 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800287
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800288 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800289 return false;
290}
291
Jesse Barnes79e53942008-11-07 14:24:08 -0800292#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
293/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100294static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800295 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100296 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800297} sdvo_cmd_names[] = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400298 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100341
Akshay Joshi0206e352011-08-16 15:34:10 -0400342 /* Add the op code for SDVO enhancements */
343 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
Chris Wilsonc5521702010-08-04 13:50:28 +0100387
Akshay Joshi0206e352011-08-16 15:34:10 -0400388 /* HDMI op code */
389 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
401 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
404 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
405 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
406 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
407 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
408 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800409};
410
Daniel Vettereef4eac2012-03-23 23:43:35 +0100411#define SDVO_NAME(svdo) ((svdo)->is_sdvob ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800412
Chris Wilsonea5b2132010-08-04 13:50:23 +0100413static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100414 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800415{
Jesse Barnes79e53942008-11-07 14:24:08 -0800416 int i;
417
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800418 DRM_DEBUG_KMS("%s: W: %02X ",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100419 SDVO_NAME(intel_sdvo), cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800420 for (i = 0; i < args_len; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800421 DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 for (; i < 8; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800423 DRM_LOG_KMS(" ");
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400424 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800425 if (cmd == sdvo_cmd_names[i].cmd) {
yakui_zhao342dc382009-06-02 14:12:00 +0800426 DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800427 break;
428 }
429 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400430 if (i == ARRAY_SIZE(sdvo_cmd_names))
yakui_zhao342dc382009-06-02 14:12:00 +0800431 DRM_LOG_KMS("(%02X)", cmd);
432 DRM_LOG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800433}
Jesse Barnes79e53942008-11-07 14:24:08 -0800434
Jesse Barnes79e53942008-11-07 14:24:08 -0800435static const char *cmd_status_names[] = {
436 "Power on",
437 "Success",
438 "Not supported",
439 "Invalid arg",
440 "Pending",
441 "Target not specified",
442 "Scaling not supported"
443};
444
Chris Wilsone957d772010-09-24 12:52:03 +0100445static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
446 const void *args, int args_len)
447{
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700448 u8 *buf, status;
449 struct i2c_msg *msgs;
450 int i, ret = true;
451
Alan Cox0274df32012-07-25 13:51:04 +0100452 /* Would be simpler to allocate both in one go ? */
Mihnea Dobrescu-Balaur5c67eeb2013-03-10 14:22:48 +0200453 buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700454 if (!buf)
455 return false;
456
457 msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
Alan Cox0274df32012-07-25 13:51:04 +0100458 if (!msgs) {
459 kfree(buf);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700460 return false;
Alan Cox0274df32012-07-25 13:51:04 +0100461 }
Chris Wilsone957d772010-09-24 12:52:03 +0100462
463 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
464
465 for (i = 0; i < args_len; i++) {
466 msgs[i].addr = intel_sdvo->slave_addr;
467 msgs[i].flags = 0;
468 msgs[i].len = 2;
469 msgs[i].buf = buf + 2 *i;
470 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
471 buf[2*i + 1] = ((u8*)args)[i];
472 }
473 msgs[i].addr = intel_sdvo->slave_addr;
474 msgs[i].flags = 0;
475 msgs[i].len = 2;
476 msgs[i].buf = buf + 2*i;
477 buf[2*i + 0] = SDVO_I2C_OPCODE;
478 buf[2*i + 1] = cmd;
479
480 /* the following two are to read the response */
481 status = SDVO_I2C_CMD_STATUS;
482 msgs[i+1].addr = intel_sdvo->slave_addr;
483 msgs[i+1].flags = 0;
484 msgs[i+1].len = 1;
485 msgs[i+1].buf = &status;
486
487 msgs[i+2].addr = intel_sdvo->slave_addr;
488 msgs[i+2].flags = I2C_M_RD;
489 msgs[i+2].len = 1;
490 msgs[i+2].buf = &status;
491
492 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
493 if (ret < 0) {
494 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700495 ret = false;
496 goto out;
Chris Wilsone957d772010-09-24 12:52:03 +0100497 }
498 if (ret != i+3) {
499 /* failure in I2C transfer */
500 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700501 ret = false;
Chris Wilsone957d772010-09-24 12:52:03 +0100502 }
503
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700504out:
505 kfree(msgs);
506 kfree(buf);
507 return ret;
Chris Wilsone957d772010-09-24 12:52:03 +0100508}
509
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100510static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
511 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800512{
Chris Wilsonfc373812012-11-23 11:57:56 +0000513 u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100514 u8 status;
Zhenyu Wang33b52962009-03-24 14:02:40 +0800515 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -0800516
Chris Wilsond121a5d2011-01-25 15:00:01 +0000517 DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(intel_sdvo));
518
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100519 /*
520 * The documentation states that all commands will be
521 * processed within 15µs, and that we need only poll
522 * the status byte a maximum of 3 times in order for the
523 * command to be complete.
524 *
525 * Check 5 times in case the hardware failed to read the docs.
Chris Wilsonfc373812012-11-23 11:57:56 +0000526 *
527 * Also beware that the first response by many devices is to
528 * reply PENDING and stall for time. TVs are notorious for
529 * requiring longer than specified to complete their replies.
530 * Originally (in the DDX long ago), the delay was only ever 15ms
531 * with an additional delay of 30ms applied for TVs added later after
532 * many experiments. To accommodate both sets of delays, we do a
533 * sequence of slow checks if the device is falling behind and fails
534 * to reply within 5*15µs.
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100535 */
Chris Wilsond121a5d2011-01-25 15:00:01 +0000536 if (!intel_sdvo_read_byte(intel_sdvo,
537 SDVO_I2C_CMD_STATUS,
538 &status))
539 goto log_fail;
540
Guillaume Clement1ad87e72013-08-10 21:57:57 +0200541 while ((status == SDVO_CMD_STATUS_PENDING ||
542 status == SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED) && --retry) {
Chris Wilsonfc373812012-11-23 11:57:56 +0000543 if (retry < 10)
544 msleep(15);
545 else
546 udelay(15);
547
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100548 if (!intel_sdvo_read_byte(intel_sdvo,
549 SDVO_I2C_CMD_STATUS,
550 &status))
Chris Wilsond121a5d2011-01-25 15:00:01 +0000551 goto log_fail;
552 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100553
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
yakui_zhao342dc382009-06-02 14:12:00 +0800555 DRM_LOG_KMS("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 else
yakui_zhao342dc382009-06-02 14:12:00 +0800557 DRM_LOG_KMS("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800558
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100559 if (status != SDVO_CMD_STATUS_SUCCESS)
560 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800561
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100562 /* Read the command response */
563 for (i = 0; i < response_len; i++) {
564 if (!intel_sdvo_read_byte(intel_sdvo,
565 SDVO_I2C_RETURN_0 + i,
566 &((u8 *)response)[i]))
567 goto log_fail;
Chris Wilsone957d772010-09-24 12:52:03 +0100568 DRM_LOG_KMS(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100570 DRM_LOG_KMS("\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100571 return true;
572
573log_fail:
Chris Wilsond121a5d2011-01-25 15:00:01 +0000574 DRM_LOG_KMS("... failed\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100575 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800576}
577
Hannes Ederb358d0a2008-12-18 21:18:47 +0100578static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800579{
580 if (mode->clock >= 100000)
581 return 1;
582 else if (mode->clock >= 50000)
583 return 2;
584 else
585 return 4;
586}
587
Chris Wilsone957d772010-09-24 12:52:03 +0100588static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
589 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800590{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000591 /* This must be the immediately preceding write before the i2c xfer */
Chris Wilsone957d772010-09-24 12:52:03 +0100592 return intel_sdvo_write_cmd(intel_sdvo,
593 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
594 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800595}
596
Chris Wilson32aad862010-08-04 13:50:25 +0100597static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
598{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000599 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
600 return false;
601
602 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100603}
604
605static bool
606intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
607{
608 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
609 return false;
610
611 return intel_sdvo_read_response(intel_sdvo, value, len);
612}
613
614static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800615{
616 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100617 return intel_sdvo_set_value(intel_sdvo,
618 SDVO_CMD_SET_TARGET_INPUT,
619 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800620}
621
622/**
623 * Return whether each input is trained.
624 *
625 * This function is making an assumption about the layout of the response,
626 * which should be checked against the docs.
627 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100628static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800629{
630 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631
Chris Wilson1a3665c2011-01-25 13:59:37 +0000632 BUILD_BUG_ON(sizeof(response) != 1);
Chris Wilson32aad862010-08-04 13:50:25 +0100633 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
634 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 return false;
636
637 *input_1 = response.input0_trained;
638 *input_2 = response.input1_trained;
639 return true;
640}
641
Chris Wilsonea5b2132010-08-04 13:50:23 +0100642static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 u16 outputs)
644{
Chris Wilson32aad862010-08-04 13:50:25 +0100645 return intel_sdvo_set_value(intel_sdvo,
646 SDVO_CMD_SET_ACTIVE_OUTPUTS,
647 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800648}
649
Daniel Vetter4ac41f42012-07-02 14:54:00 +0200650static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
651 u16 *outputs)
652{
653 return intel_sdvo_get_value(intel_sdvo,
654 SDVO_CMD_GET_ACTIVE_OUTPUTS,
655 outputs, sizeof(*outputs));
656}
657
Chris Wilsonea5b2132010-08-04 13:50:23 +0100658static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 int mode)
660{
Chris Wilson32aad862010-08-04 13:50:25 +0100661 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800662
663 switch (mode) {
664 case DRM_MODE_DPMS_ON:
665 state = SDVO_ENCODER_STATE_ON;
666 break;
667 case DRM_MODE_DPMS_STANDBY:
668 state = SDVO_ENCODER_STATE_STANDBY;
669 break;
670 case DRM_MODE_DPMS_SUSPEND:
671 state = SDVO_ENCODER_STATE_SUSPEND;
672 break;
673 case DRM_MODE_DPMS_OFF:
674 state = SDVO_ENCODER_STATE_OFF;
675 break;
676 }
677
Chris Wilson32aad862010-08-04 13:50:25 +0100678 return intel_sdvo_set_value(intel_sdvo,
679 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800680}
681
Chris Wilsonea5b2132010-08-04 13:50:23 +0100682static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 int *clock_min,
684 int *clock_max)
685{
686 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800687
Chris Wilson1a3665c2011-01-25 13:59:37 +0000688 BUILD_BUG_ON(sizeof(clocks) != 4);
Chris Wilson32aad862010-08-04 13:50:25 +0100689 if (!intel_sdvo_get_value(intel_sdvo,
690 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
691 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800692 return false;
693
694 /* Convert the values from units of 10 kHz to kHz. */
695 *clock_min = clocks.min * 10;
696 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800697 return true;
698}
699
Chris Wilsonea5b2132010-08-04 13:50:23 +0100700static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 u16 outputs)
702{
Chris Wilson32aad862010-08-04 13:50:25 +0100703 return intel_sdvo_set_value(intel_sdvo,
704 SDVO_CMD_SET_TARGET_OUTPUT,
705 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800706}
707
Chris Wilsonea5b2132010-08-04 13:50:23 +0100708static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800709 struct intel_sdvo_dtd *dtd)
710{
Chris Wilson32aad862010-08-04 13:50:25 +0100711 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
712 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800713}
714
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700715static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
716 struct intel_sdvo_dtd *dtd)
717{
718 return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
719 intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
720}
721
Chris Wilsonea5b2132010-08-04 13:50:23 +0100722static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800723 struct intel_sdvo_dtd *dtd)
724{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100725 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
727}
728
Chris Wilsonea5b2132010-08-04 13:50:23 +0100729static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 struct intel_sdvo_dtd *dtd)
731{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100732 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800733 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
734}
735
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700736static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
737 struct intel_sdvo_dtd *dtd)
738{
739 return intel_sdvo_get_timing(intel_sdvo,
740 SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
741}
742
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800743static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100744intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800745 uint16_t clock,
746 uint16_t width,
747 uint16_t height)
748{
749 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800750
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800751 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800752 args.clock = clock;
753 args.width = width;
754 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800755 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800756
Chris Wilsonea5b2132010-08-04 13:50:23 +0100757 if (intel_sdvo->is_lvds &&
758 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
759 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800760 args.scaled = 1;
761
Chris Wilson32aad862010-08-04 13:50:25 +0100762 return intel_sdvo_set_value(intel_sdvo,
763 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
764 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800765}
766
Chris Wilsonea5b2132010-08-04 13:50:23 +0100767static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800768 struct intel_sdvo_dtd *dtd)
769{
Chris Wilson1a3665c2011-01-25 13:59:37 +0000770 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
771 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
Chris Wilson32aad862010-08-04 13:50:25 +0100772 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
773 &dtd->part1, sizeof(dtd->part1)) &&
774 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
775 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800776}
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Chris Wilsonea5b2132010-08-04 13:50:23 +0100778static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800779{
Chris Wilson32aad862010-08-04 13:50:25 +0100780 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800781}
782
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800783static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100784 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800785{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800786 uint16_t width, height;
787 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
788 uint16_t h_sync_offset, v_sync_offset;
Daniel Vetter66518192012-04-01 19:16:18 +0200789 int mode_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800790
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200791 width = mode->hdisplay;
792 height = mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800793
794 /* do some mode translations */
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200795 h_blank_len = mode->htotal - mode->hdisplay;
796 h_sync_len = mode->hsync_end - mode->hsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800797
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200798 v_blank_len = mode->vtotal - mode->vdisplay;
799 v_sync_len = mode->vsync_end - mode->vsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800800
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200801 h_sync_offset = mode->hsync_start - mode->hdisplay;
802 v_sync_offset = mode->vsync_start - mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800803
Daniel Vetter66518192012-04-01 19:16:18 +0200804 mode_clock = mode->clock;
Daniel Vetter66518192012-04-01 19:16:18 +0200805 mode_clock /= 10;
806 dtd->part1.clock = mode_clock;
807
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800808 dtd->part1.h_active = width & 0xff;
809 dtd->part1.h_blank = h_blank_len & 0xff;
810 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800811 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800812 dtd->part1.v_active = height & 0xff;
813 dtd->part1.v_blank = v_blank_len & 0xff;
814 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800815 ((v_blank_len >> 8) & 0xf);
816
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800817 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800818 dtd->part2.h_sync_width = h_sync_len & 0xff;
819 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800820 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800821 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800822 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
823 ((v_sync_len & 0x30) >> 4);
824
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800825 dtd->part2.dtd_flags = 0x18;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200826 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
827 dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800828 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200829 dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800830 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200831 dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800832
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800833 dtd->part2.sdvo_flags = 0;
834 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
835 dtd->part2.reserved = 0;
836}
Jesse Barnes79e53942008-11-07 14:24:08 -0800837
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800838static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
Chris Wilson32aad862010-08-04 13:50:25 +0100839 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800840{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800841 mode->hdisplay = dtd->part1.h_active;
842 mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
843 mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800844 mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800845 mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
846 mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
847 mode->htotal = mode->hdisplay + dtd->part1.h_blank;
848 mode->htotal += (dtd->part1.h_high & 0xf) << 8;
849
850 mode->vdisplay = dtd->part1.v_active;
851 mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
852 mode->vsync_start = mode->vdisplay;
853 mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800854 mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800855 mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
856 mode->vsync_end = mode->vsync_start +
857 (dtd->part2.v_sync_off_width & 0xf);
858 mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
859 mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
860 mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
861
862 mode->clock = dtd->part1.clock * 10;
863
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800864 mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200865 if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
866 mode->flags |= DRM_MODE_FLAG_INTERLACE;
867 if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800868 mode->flags |= DRM_MODE_FLAG_PHSYNC;
Daniel Vetter3cea2102013-09-10 10:02:48 +0200869 else
870 mode->flags |= DRM_MODE_FLAG_NHSYNC;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200871 if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800872 mode->flags |= DRM_MODE_FLAG_PVSYNC;
Daniel Vetter3cea2102013-09-10 10:02:48 +0200873 else
874 mode->flags |= DRM_MODE_FLAG_NVSYNC;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800875}
876
Chris Wilsone27d8532010-10-22 09:15:22 +0100877static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800878{
Chris Wilsone27d8532010-10-22 09:15:22 +0100879 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800880
Chris Wilson1a3665c2011-01-25 13:59:37 +0000881 BUILD_BUG_ON(sizeof(encode) != 2);
Chris Wilsone27d8532010-10-22 09:15:22 +0100882 return intel_sdvo_get_value(intel_sdvo,
883 SDVO_CMD_GET_SUPP_ENCODE,
884 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800885}
886
Chris Wilsonea5b2132010-08-04 13:50:23 +0100887static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700888 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800889{
Chris Wilson32aad862010-08-04 13:50:25 +0100890 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800891}
892
Chris Wilsonea5b2132010-08-04 13:50:23 +0100893static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800894 uint8_t mode)
895{
Chris Wilson32aad862010-08-04 13:50:25 +0100896 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800897}
898
899#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100900static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800901{
902 int i, j;
903 uint8_t set_buf_index[2];
904 uint8_t av_split;
905 uint8_t buf_size;
906 uint8_t buf[48];
907 uint8_t *pos;
908
Chris Wilson32aad862010-08-04 13:50:25 +0100909 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800910
911 for (i = 0; i <= av_split; i++) {
912 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700913 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800914 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700915 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
916 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800917
918 pos = buf;
919 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700920 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800921 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700922 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800923 pos += 8;
924 }
925 }
926}
927#endif
928
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200929static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
930 unsigned if_index, uint8_t tx_rate,
931 uint8_t *data, unsigned length)
932{
933 uint8_t set_buf_index[2] = { if_index, 0 };
934 uint8_t hbuf_size, tmp[8];
935 int i;
936
937 if (!intel_sdvo_set_value(intel_sdvo,
938 SDVO_CMD_SET_HBUF_INDEX,
939 set_buf_index, 2))
940 return false;
941
942 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
943 &hbuf_size, 1))
944 return false;
945
946 /* Buffer size is 0 based, hooray! */
947 hbuf_size++;
948
949 DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
950 if_index, length, hbuf_size);
951
952 for (i = 0; i < hbuf_size; i += 8) {
953 memset(tmp, 0, 8);
954 if (i < length)
955 memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
956
957 if (!intel_sdvo_set_value(intel_sdvo,
958 SDVO_CMD_SET_HBUF_DATA,
959 tmp, 8))
960 return false;
961 }
962
963 return intel_sdvo_set_value(intel_sdvo,
964 SDVO_CMD_SET_HBUF_TXRATE,
965 &tx_rate, 1);
966}
967
Ville Syrjäläabedc072013-01-17 16:31:31 +0200968static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
969 const struct drm_display_mode *adjusted_mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800970{
Damien Lespiau15dcd352013-08-06 20:32:20 +0100971 uint8_t sdvo_data[HDMI_INFOFRAME_SIZE(AVI)];
972 struct drm_crtc *crtc = intel_sdvo->base.base.crtc;
973 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
974 union hdmi_infoframe frame;
975 int ret;
976 ssize_t len;
977
978 ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
979 adjusted_mode);
980 if (ret < 0) {
981 DRM_ERROR("couldn't fill AVI infoframe\n");
982 return false;
983 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800984
Ville Syrjäläabedc072013-01-17 16:31:31 +0200985 if (intel_sdvo->rgb_quant_range_selectable) {
Daniel Vetter50f3b012013-03-27 00:44:56 +0100986 if (intel_crtc->config.limited_color_range)
Damien Lespiau15dcd352013-08-06 20:32:20 +0100987 frame.avi.quantization_range =
988 HDMI_QUANTIZATION_RANGE_LIMITED;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200989 else
Damien Lespiau15dcd352013-08-06 20:32:20 +0100990 frame.avi.quantization_range =
991 HDMI_QUANTIZATION_RANGE_FULL;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200992 }
993
Damien Lespiau15dcd352013-08-06 20:32:20 +0100994 len = hdmi_infoframe_pack(&frame, sdvo_data, sizeof(sdvo_data));
995 if (len < 0)
996 return false;
Daniel Vetter81014b92012-05-12 20:22:00 +0200997
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200998 return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
999 SDVO_HBUF_TX_VSYNC,
1000 sdvo_data, sizeof(sdvo_data));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001001}
1002
Chris Wilson32aad862010-08-04 13:50:25 +01001003static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001004{
Zhao Yakuice6feab2009-08-24 13:50:26 +08001005 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +01001006 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001007
Chris Wilson40039752010-08-04 13:50:26 +01001008 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001009 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +01001010 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001011
Chris Wilson32aad862010-08-04 13:50:25 +01001012 BUILD_BUG_ON(sizeof(format) != 6);
1013 return intel_sdvo_set_value(intel_sdvo,
1014 SDVO_CMD_SET_TV_FORMAT,
1015 &format, sizeof(format));
1016}
Zhao Yakuice6feab2009-08-24 13:50:26 +08001017
Chris Wilson32aad862010-08-04 13:50:25 +01001018static bool
1019intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001020 const struct drm_display_mode *mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001021{
1022 struct intel_sdvo_dtd output_dtd;
1023
1024 if (!intel_sdvo_set_target_output(intel_sdvo,
1025 intel_sdvo->attached_output))
1026 return false;
1027
1028 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1029 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1030 return false;
1031
1032 return true;
1033}
1034
Daniel Vetterc9a29692012-04-10 13:55:47 +02001035/* Asks the sdvo controller for the preferred input mode given the output mode.
1036 * Unfortunately we have to set up the full output mode to do that. */
Chris Wilson32aad862010-08-04 13:50:25 +01001037static bool
Daniel Vetterc9a29692012-04-10 13:55:47 +02001038intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001039 const struct drm_display_mode *mode,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001040 struct drm_display_mode *adjusted_mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001041{
Daniel Vetterc9a29692012-04-10 13:55:47 +02001042 struct intel_sdvo_dtd input_dtd;
1043
Chris Wilson32aad862010-08-04 13:50:25 +01001044 /* Reset the input timing to the screen. Assume always input 0. */
1045 if (!intel_sdvo_set_target_input(intel_sdvo))
1046 return false;
1047
1048 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1049 mode->clock / 10,
1050 mode->hdisplay,
1051 mode->vdisplay))
1052 return false;
1053
1054 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001055 &input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +01001056 return false;
1057
Daniel Vetterc9a29692012-04-10 13:55:47 +02001058 intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
Egbert Eiche7518232012-10-13 14:29:31 +02001059 intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
Chris Wilson32aad862010-08-04 13:50:25 +01001060
Chris Wilson32aad862010-08-04 13:50:25 +01001061 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001062}
1063
Daniel Vetter70484552013-04-30 14:01:41 +02001064static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_config *pipe_config)
1065{
1066 unsigned dotclock = pipe_config->adjusted_mode.clock;
1067 struct dpll *clock = &pipe_config->dpll;
1068
1069 /* SDVO TV has fixed PLL values depend on its clock range,
1070 this mirrors vbios setting. */
1071 if (dotclock >= 100000 && dotclock < 140500) {
1072 clock->p1 = 2;
1073 clock->p2 = 10;
1074 clock->n = 3;
1075 clock->m1 = 16;
1076 clock->m2 = 8;
1077 } else if (dotclock >= 140500 && dotclock <= 200000) {
1078 clock->p1 = 1;
1079 clock->p2 = 10;
1080 clock->n = 6;
1081 clock->m1 = 12;
1082 clock->m2 = 8;
1083 } else {
1084 WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
1085 }
1086
1087 pipe_config->clock_set = true;
1088}
1089
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001090static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
1091 struct intel_crtc_config *pipe_config)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001092{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001093 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001094 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
1095 struct drm_display_mode *mode = &pipe_config->requested_mode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001096
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01001097 DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
1098 pipe_config->pipe_bpp = 8*3;
1099
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001100 if (HAS_PCH_SPLIT(encoder->base.dev))
1101 pipe_config->has_pch_encoder = true;
1102
Chris Wilson32aad862010-08-04 13:50:25 +01001103 /* We need to construct preferred input timings based on our
1104 * output timings. To do that, we have to set the output
1105 * timings, even though this isn't really the right place in
1106 * the sequence to do it. Oh well.
1107 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001108 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +01001109 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001110 return false;
Chris Wilson32aad862010-08-04 13:50:25 +01001111
Daniel Vetterc9a29692012-04-10 13:55:47 +02001112 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1113 mode,
1114 adjusted_mode);
Daniel Vetter09ede542013-04-30 14:01:45 +02001115 pipe_config->sdvo_tv_clock = true;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001116 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +01001117 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +01001118 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001119 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001120
Daniel Vetterc9a29692012-04-10 13:55:47 +02001121 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1122 mode,
1123 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001124 }
Chris Wilson32aad862010-08-04 13:50:25 +01001125
1126 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +01001127 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +01001128 */
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001129 pipe_config->pixel_multiplier =
1130 intel_sdvo_get_pixel_multiplier(adjusted_mode);
1131 adjusted_mode->clock *= pipe_config->pixel_multiplier;
Chris Wilson32aad862010-08-04 13:50:25 +01001132
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001133 if (intel_sdvo->color_range_auto) {
1134 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001135 /* FIXME: This bit is only valid when using TMDS encoding and 8
1136 * bit per color mode. */
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001137 if (intel_sdvo->has_hdmi_monitor &&
Thierry Reding18316c82012-12-20 15:41:44 +01001138 drm_match_cea_mode(adjusted_mode) > 1)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001139 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001140 else
1141 intel_sdvo->color_range = 0;
1142 }
1143
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001144 if (intel_sdvo->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001145 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001146
Daniel Vetter70484552013-04-30 14:01:41 +02001147 /* Clock computation needs to happen after pixel multiplier. */
1148 if (intel_sdvo->is_tv)
1149 i9xx_adjust_sdvo_tv_clock(pipe_config);
1150
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001151 return true;
1152}
1153
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001154static void intel_sdvo_mode_set(struct intel_encoder *intel_encoder)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001155{
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001156 struct drm_device *dev = intel_encoder->base.dev;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001157 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereeb47932013-09-03 20:40:36 +02001158 struct intel_crtc *crtc = to_intel_crtc(intel_encoder->base.crtc);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001159 struct drm_display_mode *adjusted_mode =
Daniel Vettereeb47932013-09-03 20:40:36 +02001160 &crtc->config.adjusted_mode;
1161 struct drm_display_mode *mode = &crtc->config.requested_mode;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001162 struct intel_sdvo *intel_sdvo = to_sdvo(intel_encoder);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001163 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001164 struct intel_sdvo_in_out_map in_out;
Daniel Vetter66518192012-04-01 19:16:18 +02001165 struct intel_sdvo_dtd input_dtd, output_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001166 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001167
1168 if (!mode)
1169 return;
1170
1171 /* First, set the input mapping for the first input to our controlled
1172 * output. This is only correct if we're a single-input device, in
1173 * which case the first input is the output from the appropriate SDVO
1174 * channel on the motherboard. In a two-input device, the first input
1175 * will be SDVOB and the second SDVOC.
1176 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001177 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001178 in_out.in1 = 0;
1179
Pavel Roskinc74696b2010-09-02 14:46:34 -04001180 intel_sdvo_set_value(intel_sdvo,
1181 SDVO_CMD_SET_IN_OUT_MAP,
1182 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001183
Chris Wilson6c9547f2010-08-25 10:05:17 +01001184 /* Set the output timings to the screen */
1185 if (!intel_sdvo_set_target_output(intel_sdvo,
1186 intel_sdvo->attached_output))
1187 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001188
Daniel Vetter66518192012-04-01 19:16:18 +02001189 /* lvds has a special fixed output timing. */
1190 if (intel_sdvo->is_lvds)
1191 intel_sdvo_get_dtd_from_mode(&output_dtd,
1192 intel_sdvo->sdvo_lvds_fixed_mode);
1193 else
1194 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001195 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1196 DRM_INFO("Setting output timings on %s failed\n",
1197 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001198
1199 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001200 if (!intel_sdvo_set_target_input(intel_sdvo))
1201 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001202
Chris Wilson97aaf912011-01-04 20:10:52 +00001203 if (intel_sdvo->has_hdmi_monitor) {
1204 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1205 intel_sdvo_set_colorimetry(intel_sdvo,
1206 SDVO_COLORIMETRY_RGB256);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001207 intel_sdvo_set_avi_infoframe(intel_sdvo, adjusted_mode);
Chris Wilson97aaf912011-01-04 20:10:52 +00001208 } else
1209 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001210
Chris Wilson6c9547f2010-08-25 10:05:17 +01001211 if (intel_sdvo->is_tv &&
1212 !intel_sdvo_set_tv_format(intel_sdvo))
1213 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001214
Daniel Vetter66518192012-04-01 19:16:18 +02001215 /* We have tried to get input timing in mode_fixup, and filled into
1216 * adjusted_mode.
1217 */
1218 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Daniel Vettereeb47932013-09-03 20:40:36 +02001219 input_dtd.part1.clock /= crtc->config.pixel_multiplier;
1220
Egbert Eiche7518232012-10-13 14:29:31 +02001221 if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
1222 input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001223 if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
1224 DRM_INFO("Setting input timings on %s failed\n",
1225 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001226
Daniel Vettereeb47932013-09-03 20:40:36 +02001227 switch (crtc->config.pixel_multiplier) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001228 default:
Daniel Vetteref1b4602013-06-01 17:17:04 +02001229 WARN(1, "unknown pixel mutlipler specified\n");
Chris Wilson32aad862010-08-04 13:50:25 +01001230 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1231 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1232 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001233 }
Chris Wilson32aad862010-08-04 13:50:25 +01001234 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1235 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001236
1237 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001238 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoniba68e082012-01-06 19:45:34 -02001239 /* The real mode polarity is set by the SDVO commands, using
1240 * struct intel_sdvo_dtd. */
1241 sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001242 if (!HAS_PCH_SPLIT(dev) && intel_sdvo->is_hdmi)
Chris Wilsone953fd72011-02-21 22:23:52 +00001243 sdvox |= intel_sdvo->color_range;
Chris Wilson6714afb2010-12-17 04:10:51 +00001244 if (INTEL_INFO(dev)->gen < 5)
1245 sdvox |= SDVO_BORDER_ENABLE;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001246 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001247 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001248 switch (intel_sdvo->sdvo_reg) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03001249 case GEN3_SDVOB:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001250 sdvox &= SDVOB_PRESERVE_MASK;
1251 break;
Paulo Zanonie2debe92013-02-18 19:00:27 -03001252 case GEN3_SDVOC:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001253 sdvox &= SDVOC_PRESERVE_MASK;
1254 break;
1255 }
1256 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1257 }
Paulo Zanoni3573c412011-10-14 18:16:22 -03001258
1259 if (INTEL_PCH_TYPE(dev) >= PCH_CPT)
Daniel Vettereeb47932013-09-03 20:40:36 +02001260 sdvox |= SDVO_PIPE_SEL_CPT(crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001261 else
Daniel Vettereeb47932013-09-03 20:40:36 +02001262 sdvox |= SDVO_PIPE_SEL(crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001263
Chris Wilsonda79de92010-11-22 11:12:46 +00001264 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001265 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001266
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001267 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001268 /* done in crtc_mode_set as the dpll_md reg must be written early */
1269 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1270 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001271 } else {
Daniel Vettereeb47932013-09-03 20:40:36 +02001272 sdvox |= (crtc->config.pixel_multiplier - 1)
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001273 << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001274 }
1275
Chris Wilson6714afb2010-12-17 04:10:51 +00001276 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1277 INTEL_INFO(dev)->gen < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001278 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001279 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001280}
1281
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001282static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001283{
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001284 struct intel_sdvo_connector *intel_sdvo_connector =
1285 to_intel_sdvo_connector(&connector->base);
1286 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001287 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001288
1289 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
1290
1291 if (active_outputs & intel_sdvo_connector->output_flag)
1292 return true;
1293 else
1294 return false;
1295}
1296
1297static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
1298 enum pipe *pipe)
1299{
1300 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001301 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001302 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Damien Lespiau2f28c502013-06-10 13:49:25 +01001303 u16 active_outputs = 0;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001304 u32 tmp;
1305
1306 tmp = I915_READ(intel_sdvo->sdvo_reg);
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001307 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001308
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001309 if (!(tmp & SDVO_ENABLE) && (active_outputs == 0))
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001310 return false;
1311
1312 if (HAS_PCH_CPT(dev))
1313 *pipe = PORT_TO_PIPE_CPT(tmp);
1314 else
1315 *pipe = PORT_TO_PIPE(tmp);
1316
1317 return true;
1318}
1319
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001320static void intel_sdvo_get_config(struct intel_encoder *encoder,
1321 struct intel_crtc_config *pipe_config)
1322{
Daniel Vetter6c49f242013-06-06 12:45:25 +02001323 struct drm_device *dev = encoder->base.dev;
1324 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001325 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001326 struct intel_sdvo_dtd dtd;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001327 int encoder_pixel_multiplier = 0;
1328 u32 flags = 0, sdvox;
1329 u8 val;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001330 bool ret;
1331
1332 ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
1333 if (!ret) {
Daniel Vetterbb760062013-06-06 14:55:52 +02001334 /* Some sdvo encoders are not spec compliant and don't
1335 * implement the mandatory get_timings function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001336 DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
Daniel Vetterbb760062013-06-06 14:55:52 +02001337 pipe_config->quirks |= PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS;
1338 } else {
1339 if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
1340 flags |= DRM_MODE_FLAG_PHSYNC;
1341 else
1342 flags |= DRM_MODE_FLAG_NHSYNC;
1343
1344 if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
1345 flags |= DRM_MODE_FLAG_PVSYNC;
1346 else
1347 flags |= DRM_MODE_FLAG_NVSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001348 }
1349
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001350 pipe_config->adjusted_mode.flags |= flags;
Daniel Vetter6c49f242013-06-06 12:45:25 +02001351
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001352 /*
1353 * pixel multiplier readout is tricky: Only on i915g/gm it is stored in
1354 * the sdvo port register, on all other platforms it is part of the dpll
1355 * state. Since the general pipe state readout happens before the
1356 * encoder->get_config we so already have a valid pixel multplier on all
1357 * other platfroms.
1358 */
Daniel Vetter6c49f242013-06-06 12:45:25 +02001359 if (IS_I915G(dev) || IS_I915GM(dev)) {
1360 sdvox = I915_READ(intel_sdvo->sdvo_reg);
1361 pipe_config->pixel_multiplier =
1362 ((sdvox & SDVO_PORT_MULTIPLY_MASK)
1363 >> SDVO_PORT_MULTIPLY_SHIFT) + 1;
1364 }
1365
1366 /* Cross check the port pixel multiplier with the sdvo encoder state. */
Damien Lespiau53b91402013-07-12 16:24:40 +01001367 if (intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_CLOCK_RATE_MULT,
1368 &val, 1)) {
1369 switch (val) {
1370 case SDVO_CLOCK_RATE_MULT_1X:
1371 encoder_pixel_multiplier = 1;
1372 break;
1373 case SDVO_CLOCK_RATE_MULT_2X:
1374 encoder_pixel_multiplier = 2;
1375 break;
1376 case SDVO_CLOCK_RATE_MULT_4X:
1377 encoder_pixel_multiplier = 4;
1378 break;
1379 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02001380 }
Daniel Vetterfdafa9e2013-06-12 11:47:24 +02001381
Daniel Vetter6c49f242013-06-06 12:45:25 +02001382 WARN(encoder_pixel_multiplier != pipe_config->pixel_multiplier,
1383 "SDVO pixel multiplier mismatch, port: %i, encoder: %i\n",
1384 pipe_config->pixel_multiplier, encoder_pixel_multiplier);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001385}
1386
Daniel Vetterce22c322012-07-01 15:31:04 +02001387static void intel_disable_sdvo(struct intel_encoder *encoder)
1388{
1389 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001390 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001391 u32 temp;
1392
Daniel Vetterce22c322012-07-01 15:31:04 +02001393 intel_sdvo_set_active_outputs(intel_sdvo, 0);
1394 if (0)
1395 intel_sdvo_set_encoder_power_state(intel_sdvo,
1396 DRM_MODE_DPMS_OFF);
1397
1398 temp = I915_READ(intel_sdvo->sdvo_reg);
1399 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilson776ca7c2012-11-21 10:44:23 +00001400 /* HW workaround for IBX, we need to move the port to
1401 * transcoder A before disabling it. */
1402 if (HAS_PCH_IBX(encoder->base.dev)) {
1403 struct drm_crtc *crtc = encoder->base.crtc;
1404 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
1405
1406 if (temp & SDVO_PIPE_B_SELECT) {
1407 temp &= ~SDVO_PIPE_B_SELECT;
1408 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1409 POSTING_READ(intel_sdvo->sdvo_reg);
1410
1411 /* Again we need to write this twice. */
1412 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1413 POSTING_READ(intel_sdvo->sdvo_reg);
1414
1415 /* Transcoder selection bits only update
1416 * effectively on vblank. */
1417 if (crtc)
1418 intel_wait_for_vblank(encoder->base.dev, pipe);
1419 else
1420 msleep(50);
1421 }
1422 }
1423
Daniel Vetterce22c322012-07-01 15:31:04 +02001424 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
1425 }
1426}
1427
1428static void intel_enable_sdvo(struct intel_encoder *encoder)
1429{
1430 struct drm_device *dev = encoder->base.dev;
1431 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001432 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Daniel Vetterce22c322012-07-01 15:31:04 +02001433 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1434 u32 temp;
1435 bool input1, input2;
1436 int i;
1437 u8 status;
1438
1439 temp = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001440 if ((temp & SDVO_ENABLE) == 0) {
1441 /* HW workaround for IBX, we need to move the port
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001442 * to transcoder A before disabling it, so restore it here. */
1443 if (HAS_PCH_IBX(dev))
1444 temp |= SDVO_PIPE_SEL(intel_crtc->pipe);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001445
Daniel Vetterce22c322012-07-01 15:31:04 +02001446 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001447 }
Daniel Vetterce22c322012-07-01 15:31:04 +02001448 for (i = 0; i < 2; i++)
1449 intel_wait_for_vblank(dev, intel_crtc->pipe);
1450
1451 status = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
1452 /* Warn if the device reported failure to sync.
1453 * A lot of SDVO devices fail to notify of sync, but it's
1454 * a given it the status is a success, we succeeded.
1455 */
1456 if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
1457 DRM_DEBUG_KMS("First %s output reported failure to "
1458 "sync\n", SDVO_NAME(intel_sdvo));
1459 }
1460
1461 if (0)
1462 intel_sdvo_set_encoder_power_state(intel_sdvo,
1463 DRM_MODE_DPMS_ON);
1464 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
1465}
1466
Jani Nikula6b1c087b2013-05-28 12:35:02 +03001467/* Special dpms function to support cloning between dvo/sdvo/crt. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001468static void intel_sdvo_dpms(struct drm_connector *connector, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001469{
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001470 struct drm_crtc *crtc;
1471 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1472
1473 /* dvo supports only 2 dpms states. */
1474 if (mode != DRM_MODE_DPMS_ON)
1475 mode = DRM_MODE_DPMS_OFF;
1476
1477 if (mode == connector->dpms)
1478 return;
1479
1480 connector->dpms = mode;
1481
1482 /* Only need to change hw state when actually enabled */
1483 crtc = intel_sdvo->base.base.crtc;
1484 if (!crtc) {
1485 intel_sdvo->base.connectors_active = false;
1486 return;
1487 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001488
Jani Nikula6b1c087b2013-05-28 12:35:02 +03001489 /* We set active outputs manually below in case pipe dpms doesn't change
1490 * due to cloning. */
Jesse Barnes79e53942008-11-07 14:24:08 -08001491 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001492 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001493 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001494 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001495
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001496 intel_sdvo->base.connectors_active = false;
1497
1498 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001499 } else {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001500 intel_sdvo->base.connectors_active = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001501
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001502 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001503
1504 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001505 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1506 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001507 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02001508
Daniel Vetterb9805142012-08-31 17:37:33 +02001509 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001510}
1511
Jesse Barnes79e53942008-11-07 14:24:08 -08001512static int intel_sdvo_mode_valid(struct drm_connector *connector,
1513 struct drm_display_mode *mode)
1514{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001515 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001516
1517 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1518 return MODE_NO_DBLESCAN;
1519
Chris Wilsonea5b2132010-08-04 13:50:23 +01001520 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001521 return MODE_CLOCK_LOW;
1522
Chris Wilsonea5b2132010-08-04 13:50:23 +01001523 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001524 return MODE_CLOCK_HIGH;
1525
Chris Wilson85454232010-08-08 14:28:23 +01001526 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001527 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001528 return MODE_PANEL;
1529
Chris Wilsonea5b2132010-08-04 13:50:23 +01001530 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001531 return MODE_PANEL;
1532 }
1533
Jesse Barnes79e53942008-11-07 14:24:08 -08001534 return MODE_OK;
1535}
1536
Chris Wilsonea5b2132010-08-04 13:50:23 +01001537static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001538{
Chris Wilson1a3665c2011-01-25 13:59:37 +00001539 BUILD_BUG_ON(sizeof(*caps) != 8);
Chris Wilsone957d772010-09-24 12:52:03 +01001540 if (!intel_sdvo_get_value(intel_sdvo,
1541 SDVO_CMD_GET_DEVICE_CAPS,
1542 caps, sizeof(*caps)))
1543 return false;
1544
1545 DRM_DEBUG_KMS("SDVO capabilities:\n"
1546 " vendor_id: %d\n"
1547 " device_id: %d\n"
1548 " device_rev_id: %d\n"
1549 " sdvo_version_major: %d\n"
1550 " sdvo_version_minor: %d\n"
1551 " sdvo_inputs_mask: %d\n"
1552 " smooth_scaling: %d\n"
1553 " sharp_scaling: %d\n"
1554 " up_scaling: %d\n"
1555 " down_scaling: %d\n"
1556 " stall_support: %d\n"
1557 " output_flags: %d\n",
1558 caps->vendor_id,
1559 caps->device_id,
1560 caps->device_rev_id,
1561 caps->sdvo_version_major,
1562 caps->sdvo_version_minor,
1563 caps->sdvo_inputs_mask,
1564 caps->smooth_scaling,
1565 caps->sharp_scaling,
1566 caps->up_scaling,
1567 caps->down_scaling,
1568 caps->stall_support,
1569 caps->output_flags);
1570
1571 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001572}
1573
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001574static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -08001575{
Daniel Vetter768b1072012-05-04 11:29:56 +02001576 struct drm_device *dev = intel_sdvo->base.base.dev;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001577 uint16_t hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001578
Daniel Vetter768b1072012-05-04 11:29:56 +02001579 /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
1580 * on the line. */
1581 if (IS_I945G(dev) || IS_I945GM(dev))
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001582 return 0;
Daniel Vetter768b1072012-05-04 11:29:56 +02001583
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001584 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1585 &hotplug, sizeof(hotplug)))
1586 return 0;
1587
1588 return hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001589}
1590
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001591static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001592{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02001593 struct intel_sdvo *intel_sdvo = to_sdvo(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08001594
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001595 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
1596 &intel_sdvo->hotplug_active, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001597}
1598
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001599static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001600intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001601{
Chris Wilsonbc652122011-01-25 13:28:29 +00001602 /* Is there more than one type of output? */
Adam Jackson22944882011-06-16 16:36:24 -04001603 return hweight16(intel_sdvo->caps.output_flags) > 1;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001604}
1605
Chris Wilsonf899fc62010-07-20 15:44:45 -07001606static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001607intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001608{
Chris Wilsone957d772010-09-24 12:52:03 +01001609 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1610 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001611}
1612
Chris Wilsonff482d82010-09-15 10:40:38 +01001613/* Mac mini hack -- use the same DDC as the analog connector */
1614static struct edid *
1615intel_sdvo_get_analog_edid(struct drm_connector *connector)
1616{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001617 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001618
Chris Wilson0c1dab82010-11-23 22:37:01 +00001619 return drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001620 intel_gmbus_get_adapter(dev_priv,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001621 dev_priv->vbt.crt_ddc_pin));
Chris Wilsonff482d82010-09-15 10:40:38 +01001622}
1623
Ben Widawskyc43b5632012-04-16 14:07:40 -07001624static enum drm_connector_status
Adam Jackson8bf38482011-06-16 16:36:25 -04001625intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001626{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001627 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001628 enum drm_connector_status status;
1629 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001630
Chris Wilsone957d772010-09-24 12:52:03 +01001631 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001632
Chris Wilsonea5b2132010-08-04 13:50:23 +01001633 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001634 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001635
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001636 /*
1637 * Don't use the 1 as the argument of DDC bus switch to get
1638 * the EDID. It is used for SDVO SPD ROM.
1639 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001640 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001641 intel_sdvo->ddc_bus = ddc;
1642 edid = intel_sdvo_get_edid(connector);
1643 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001644 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001645 }
Chris Wilsone957d772010-09-24 12:52:03 +01001646 /*
1647 * If we found the EDID on the other bus,
1648 * assume that is the correct DDC bus.
1649 */
1650 if (edid == NULL)
1651 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001652 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001653
1654 /*
1655 * When there is no edid and no monitor is connected with VGA
1656 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001657 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001658 if (edid == NULL)
1659 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001660
Chris Wilson2f551c82010-09-15 10:42:50 +01001661 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001662 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001663 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001664 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1665 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001666 if (intel_sdvo->is_hdmi) {
1667 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1668 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001669 intel_sdvo->rgb_quant_range_selectable =
1670 drm_rgb_quant_range_selectable(edid);
Chris Wilsonda79de92010-11-22 11:12:46 +00001671 }
Chris Wilson139467432011-02-09 20:01:16 +00001672 } else
1673 status = connector_status_disconnected;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001674 kfree(edid);
1675 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001676
1677 if (status == connector_status_connected) {
1678 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001679 if (intel_sdvo_connector->force_audio != HDMI_AUDIO_AUTO)
1680 intel_sdvo->has_hdmi_audio = (intel_sdvo_connector->force_audio == HDMI_AUDIO_ON);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001681 }
1682
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001683 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001684}
1685
Chris Wilson52220082011-06-20 14:45:50 +01001686static bool
1687intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
1688 struct edid *edid)
1689{
1690 bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1691 bool connector_is_digital = !!IS_DIGITAL(sdvo);
1692
1693 DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
1694 connector_is_digital, monitor_is_digital);
1695 return connector_is_digital == monitor_is_digital;
1696}
1697
Chris Wilson7b334fc2010-09-09 23:51:02 +01001698static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001699intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001700{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001701 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001702 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001703 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001704 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001705
Chris Wilson164c8592013-07-20 20:27:08 +01001706 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
1707 connector->base.id, drm_get_connector_name(connector));
1708
Chris Wilsonfc373812012-11-23 11:57:56 +00001709 if (!intel_sdvo_get_value(intel_sdvo,
1710 SDVO_CMD_GET_ATTACHED_DISPLAYS,
1711 &response, 2))
Chris Wilson32aad862010-08-04 13:50:25 +01001712 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001713
Chris Wilsone957d772010-09-24 12:52:03 +01001714 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1715 response & 0xff, response >> 8,
1716 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001717
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001718 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001719 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001720
Chris Wilsonea5b2132010-08-04 13:50:23 +01001721 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001722
Chris Wilson97aaf912011-01-04 20:10:52 +00001723 intel_sdvo->has_hdmi_monitor = false;
1724 intel_sdvo->has_hdmi_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001725 intel_sdvo->rgb_quant_range_selectable = false;
Chris Wilson97aaf912011-01-04 20:10:52 +00001726
Chris Wilson615fb932010-08-04 13:50:24 +01001727 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001728 ret = connector_status_disconnected;
Chris Wilson139467432011-02-09 20:01:16 +00001729 else if (IS_TMDS(intel_sdvo_connector))
Adam Jackson8bf38482011-06-16 16:36:25 -04001730 ret = intel_sdvo_tmds_sink_detect(connector);
Chris Wilson139467432011-02-09 20:01:16 +00001731 else {
1732 struct edid *edid;
1733
1734 /* if we have an edid check it matches the connection */
1735 edid = intel_sdvo_get_edid(connector);
1736 if (edid == NULL)
1737 edid = intel_sdvo_get_analog_edid(connector);
1738 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001739 if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
1740 edid))
Chris Wilson139467432011-02-09 20:01:16 +00001741 ret = connector_status_connected;
Chris Wilson52220082011-06-20 14:45:50 +01001742 else
1743 ret = connector_status_disconnected;
1744
Chris Wilson139467432011-02-09 20:01:16 +00001745 kfree(edid);
1746 } else
1747 ret = connector_status_connected;
1748 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001749
1750 /* May update encoder flag for like clock for SDVO TV, etc.*/
1751 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001752 intel_sdvo->is_tv = false;
1753 intel_sdvo->is_lvds = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001754
Daniel Vetter09ede542013-04-30 14:01:45 +02001755 if (response & SDVO_TV_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001756 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001757 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001758 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001759 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001760
1761 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001762}
1763
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001764static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001765{
Chris Wilsonff482d82010-09-15 10:40:38 +01001766 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001767
1768 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001769 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001770
Keith Packard57cdaf92009-09-04 13:07:54 +08001771 /*
1772 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1773 * link between analog and digital outputs. So, if the regular SDVO
1774 * DDC fails, check to see if the analog output is disconnected, in
1775 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001776 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001777 if (edid == NULL)
1778 edid = intel_sdvo_get_analog_edid(connector);
1779
Chris Wilsonff482d82010-09-15 10:40:38 +01001780 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001781 if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
1782 edid)) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001783 drm_mode_connector_update_edid_property(connector, edid);
1784 drm_add_edid_modes(connector, edid);
1785 }
Chris Wilson139467432011-02-09 20:01:16 +00001786
Chris Wilsonff482d82010-09-15 10:40:38 +01001787 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001788 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001789}
1790
1791/*
1792 * Set of SDVO TV modes.
1793 * Note! This is in reply order (see loop in get_tv_modes).
1794 * XXX: all 60Hz refresh?
1795 */
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001796static const struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001797 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1798 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001799 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001800 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1801 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001802 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001803 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1804 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001805 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001806 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1807 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001808 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001809 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1810 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001811 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001812 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1813 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001814 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001815 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1816 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001817 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001818 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1819 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001820 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001821 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1822 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001823 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001824 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1825 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001826 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001827 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1828 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001829 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001830 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1831 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001832 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001833 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1834 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001835 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001836 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1837 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001838 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001839 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1840 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001841 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001842 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1843 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001844 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001845 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1846 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001847 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001848 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1849 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001850 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001851 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1852 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001853 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1854};
1855
1856static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1857{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001858 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001859 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001860 uint32_t reply = 0, format_map = 0;
1861 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001862
1863 /* Read the list of supported input resolutions for the selected TV
1864 * format.
1865 */
Chris Wilson40039752010-08-04 13:50:26 +01001866 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001867 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001868 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001869
Chris Wilson32aad862010-08-04 13:50:25 +01001870 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1871 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001872
Chris Wilson32aad862010-08-04 13:50:25 +01001873 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001874 if (!intel_sdvo_write_cmd(intel_sdvo,
1875 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001876 &tv_res, sizeof(tv_res)))
1877 return;
1878 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001879 return;
1880
1881 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001882 if (reply & (1 << i)) {
1883 struct drm_display_mode *nmode;
1884 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001885 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001886 if (nmode)
1887 drm_mode_probed_add(connector, nmode);
1888 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001889}
1890
Ma Ling7086c872009-05-13 11:20:06 +08001891static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1892{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001893 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001894 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001895 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001896
1897 /*
Daniel Vetterc3456fb2013-06-10 09:47:58 +02001898 * Fetch modes from VBT. For SDVO prefer the VBT mode since some
Dave Airlie4300a0f2013-06-27 20:40:44 +10001899 * SDVO->LVDS transcoders can't cope with the EDID mode.
Ma Ling7086c872009-05-13 11:20:06 +08001900 */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001901 if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001902 newmode = drm_mode_duplicate(connector->dev,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001903 dev_priv->vbt.sdvo_lvds_vbt_mode);
Ma Ling7086c872009-05-13 11:20:06 +08001904 if (newmode != NULL) {
1905 /* Guarantee the mode is preferred */
1906 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1907 DRM_MODE_TYPE_DRIVER);
1908 drm_mode_probed_add(connector, newmode);
1909 }
1910 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001911
Dave Airlie4300a0f2013-06-27 20:40:44 +10001912 /*
1913 * Attempt to get the mode list from DDC.
1914 * Assume that the preferred modes are
1915 * arranged in priority order.
1916 */
1917 intel_ddc_get_modes(connector, &intel_sdvo->ddc);
1918
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001919 list_for_each_entry(newmode, &connector->probed_modes, head) {
1920 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001921 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001922 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001923
Chris Wilson85454232010-08-08 14:28:23 +01001924 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001925 break;
1926 }
1927 }
1928
Ma Ling7086c872009-05-13 11:20:06 +08001929}
1930
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001931static int intel_sdvo_get_modes(struct drm_connector *connector)
1932{
Chris Wilson615fb932010-08-04 13:50:24 +01001933 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001934
Chris Wilson615fb932010-08-04 13:50:24 +01001935 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001936 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001937 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001938 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001939 else
1940 intel_sdvo_get_ddc_modes(connector);
1941
Chris Wilson32aad862010-08-04 13:50:25 +01001942 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001943}
1944
Chris Wilsonfcc8d672010-08-04 13:50:27 +01001945static void
1946intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001947{
Chris Wilson615fb932010-08-04 13:50:24 +01001948 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001949 struct drm_device *dev = connector->dev;
1950
Chris Wilsonc5521702010-08-04 13:50:28 +01001951 if (intel_sdvo_connector->left)
1952 drm_property_destroy(dev, intel_sdvo_connector->left);
1953 if (intel_sdvo_connector->right)
1954 drm_property_destroy(dev, intel_sdvo_connector->right);
1955 if (intel_sdvo_connector->top)
1956 drm_property_destroy(dev, intel_sdvo_connector->top);
1957 if (intel_sdvo_connector->bottom)
1958 drm_property_destroy(dev, intel_sdvo_connector->bottom);
1959 if (intel_sdvo_connector->hpos)
1960 drm_property_destroy(dev, intel_sdvo_connector->hpos);
1961 if (intel_sdvo_connector->vpos)
1962 drm_property_destroy(dev, intel_sdvo_connector->vpos);
1963 if (intel_sdvo_connector->saturation)
1964 drm_property_destroy(dev, intel_sdvo_connector->saturation);
1965 if (intel_sdvo_connector->contrast)
1966 drm_property_destroy(dev, intel_sdvo_connector->contrast);
1967 if (intel_sdvo_connector->hue)
1968 drm_property_destroy(dev, intel_sdvo_connector->hue);
1969 if (intel_sdvo_connector->sharpness)
1970 drm_property_destroy(dev, intel_sdvo_connector->sharpness);
1971 if (intel_sdvo_connector->flicker_filter)
1972 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter);
1973 if (intel_sdvo_connector->flicker_filter_2d)
1974 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d);
1975 if (intel_sdvo_connector->flicker_filter_adaptive)
1976 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive);
1977 if (intel_sdvo_connector->tv_luma_filter)
1978 drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter);
1979 if (intel_sdvo_connector->tv_chroma_filter)
1980 drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter);
Chris Wilsone0442182010-08-04 13:50:29 +01001981 if (intel_sdvo_connector->dot_crawl)
1982 drm_property_destroy(dev, intel_sdvo_connector->dot_crawl);
Chris Wilsonc5521702010-08-04 13:50:28 +01001983 if (intel_sdvo_connector->brightness)
1984 drm_property_destroy(dev, intel_sdvo_connector->brightness);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001985}
1986
Jesse Barnes79e53942008-11-07 14:24:08 -08001987static void intel_sdvo_destroy(struct drm_connector *connector)
1988{
Chris Wilson615fb932010-08-04 13:50:24 +01001989 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001990
Chris Wilsonc5521702010-08-04 13:50:28 +01001991 if (intel_sdvo_connector->tv_format)
Zhao Yakuice6feab2009-08-24 13:50:26 +08001992 drm_property_destroy(connector->dev,
Chris Wilsonc5521702010-08-04 13:50:28 +01001993 intel_sdvo_connector->tv_format);
Zhao Yakuice6feab2009-08-24 13:50:26 +08001994
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001995 intel_sdvo_destroy_enhance_property(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001996 drm_sysfs_connector_remove(connector);
1997 drm_connector_cleanup(connector);
Jani Nikula4b745b12012-11-12 18:31:36 +02001998 kfree(intel_sdvo_connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001999}
2000
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002001static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
2002{
2003 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
2004 struct edid *edid;
2005 bool has_audio = false;
2006
2007 if (!intel_sdvo->is_hdmi)
2008 return false;
2009
2010 edid = intel_sdvo_get_edid(connector);
2011 if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
2012 has_audio = drm_detect_monitor_audio(edid);
Jani Nikula38ab8a202012-08-15 12:32:36 +03002013 kfree(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002014
2015 return has_audio;
2016}
2017
Zhao Yakuice6feab2009-08-24 13:50:26 +08002018static int
2019intel_sdvo_set_property(struct drm_connector *connector,
2020 struct drm_property *property,
2021 uint64_t val)
2022{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002023 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01002024 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002025 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002026 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01002027 uint8_t cmd;
2028 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002029
Rob Clark662595d2012-10-11 20:36:04 -05002030 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01002031 if (ret)
2032 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002033
Chris Wilson3f43c482011-05-12 22:17:24 +01002034 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002035 int i = val;
2036 bool has_audio;
2037
2038 if (i == intel_sdvo_connector->force_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002039 return 0;
2040
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002041 intel_sdvo_connector->force_audio = i;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002042
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002043 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002044 has_audio = intel_sdvo_detect_hdmi_audio(connector);
2045 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002046 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002047
2048 if (has_audio == intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002049 return 0;
2050
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002051 intel_sdvo->has_hdmi_audio = has_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002052 goto done;
2053 }
2054
Chris Wilsone953fd72011-02-21 22:23:52 +00002055 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02002056 bool old_auto = intel_sdvo->color_range_auto;
2057 uint32_t old_range = intel_sdvo->color_range;
2058
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002059 switch (val) {
2060 case INTEL_BROADCAST_RGB_AUTO:
2061 intel_sdvo->color_range_auto = true;
2062 break;
2063 case INTEL_BROADCAST_RGB_FULL:
2064 intel_sdvo->color_range_auto = false;
2065 intel_sdvo->color_range = 0;
2066 break;
2067 case INTEL_BROADCAST_RGB_LIMITED:
2068 intel_sdvo->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002069 /* FIXME: this bit is only valid when using TMDS
2070 * encoding and 8 bit per color mode. */
2071 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002072 break;
2073 default:
2074 return -EINVAL;
2075 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02002076
2077 if (old_auto == intel_sdvo->color_range_auto &&
2078 old_range == intel_sdvo->color_range)
2079 return 0;
2080
Zhao Yakuice6feab2009-08-24 13:50:26 +08002081 goto done;
2082 }
2083
Chris Wilsonc5521702010-08-04 13:50:28 +01002084#define CHECK_PROPERTY(name, NAME) \
2085 if (intel_sdvo_connector->name == property) { \
2086 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
2087 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
2088 cmd = SDVO_CMD_SET_##NAME; \
2089 intel_sdvo_connector->cur_##name = temp_value; \
2090 goto set_value; \
2091 }
2092
2093 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01002094 if (val >= TV_FORMAT_NUM)
2095 return -EINVAL;
2096
Chris Wilson40039752010-08-04 13:50:26 +01002097 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01002098 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01002099 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002100
Chris Wilson40039752010-08-04 13:50:26 +01002101 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01002102 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01002103 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002104 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01002105 if (intel_sdvo_connector->left == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002106 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002107 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002108 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002109 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002110
Chris Wilson615fb932010-08-04 13:50:24 +01002111 intel_sdvo_connector->left_margin = temp_value;
2112 intel_sdvo_connector->right_margin = temp_value;
2113 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002114 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002115 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002116 goto set_value;
2117 } else if (intel_sdvo_connector->right == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002118 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002119 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002120 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002121 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002122
Chris Wilson615fb932010-08-04 13:50:24 +01002123 intel_sdvo_connector->left_margin = temp_value;
2124 intel_sdvo_connector->right_margin = temp_value;
2125 temp_value = intel_sdvo_connector->max_hscan -
2126 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002127 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002128 goto set_value;
2129 } else if (intel_sdvo_connector->top == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002130 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002131 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002132 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002133 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002134
Chris Wilson615fb932010-08-04 13:50:24 +01002135 intel_sdvo_connector->top_margin = temp_value;
2136 intel_sdvo_connector->bottom_margin = temp_value;
2137 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002138 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002139 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002140 goto set_value;
2141 } else if (intel_sdvo_connector->bottom == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002142 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002143 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002144 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002145 return 0;
2146
Chris Wilson615fb932010-08-04 13:50:24 +01002147 intel_sdvo_connector->top_margin = temp_value;
2148 intel_sdvo_connector->bottom_margin = temp_value;
2149 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002150 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002151 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002152 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002153 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002154 CHECK_PROPERTY(hpos, HPOS)
2155 CHECK_PROPERTY(vpos, VPOS)
2156 CHECK_PROPERTY(saturation, SATURATION)
2157 CHECK_PROPERTY(contrast, CONTRAST)
2158 CHECK_PROPERTY(hue, HUE)
2159 CHECK_PROPERTY(brightness, BRIGHTNESS)
2160 CHECK_PROPERTY(sharpness, SHARPNESS)
2161 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
2162 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
2163 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
2164 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
2165 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01002166 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002167 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002168
2169 return -EINVAL; /* unknown property */
2170
2171set_value:
2172 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
2173 return -EIO;
2174
2175
2176done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002177 if (intel_sdvo->base.base.crtc)
2178 intel_crtc_restore_mode(intel_sdvo->base.base.crtc);
Chris Wilsonc5521702010-08-04 13:50:28 +01002179
Chris Wilson32aad862010-08-04 13:50:25 +01002180 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01002181#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08002182}
2183
Jesse Barnes79e53942008-11-07 14:24:08 -08002184static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02002185 .dpms = intel_sdvo_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08002186 .detect = intel_sdvo_detect,
2187 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08002188 .set_property = intel_sdvo_set_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08002189 .destroy = intel_sdvo_destroy,
2190};
2191
2192static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
2193 .get_modes = intel_sdvo_get_modes,
2194 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002195 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08002196};
2197
Hannes Ederb358d0a2008-12-18 21:18:47 +01002198static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08002199{
Daniel Vetter8aca63a2013-07-21 21:37:01 +02002200 struct intel_sdvo *intel_sdvo = to_sdvo(to_intel_encoder(encoder));
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002201
Chris Wilsonea5b2132010-08-04 13:50:23 +01002202 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002203 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002204 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002205
Chris Wilsone957d772010-09-24 12:52:03 +01002206 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002207 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08002208}
2209
2210static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
2211 .destroy = intel_sdvo_enc_destroy,
2212};
2213
Chris Wilsonb66d8422010-08-12 15:26:41 +01002214static void
2215intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
2216{
2217 uint16_t mask = 0;
2218 unsigned int num_bits;
2219
2220 /* Make a mask of outputs less than or equal to our own priority in the
2221 * list.
2222 */
2223 switch (sdvo->controlled_output) {
2224 case SDVO_OUTPUT_LVDS1:
2225 mask |= SDVO_OUTPUT_LVDS1;
2226 case SDVO_OUTPUT_LVDS0:
2227 mask |= SDVO_OUTPUT_LVDS0;
2228 case SDVO_OUTPUT_TMDS1:
2229 mask |= SDVO_OUTPUT_TMDS1;
2230 case SDVO_OUTPUT_TMDS0:
2231 mask |= SDVO_OUTPUT_TMDS0;
2232 case SDVO_OUTPUT_RGB1:
2233 mask |= SDVO_OUTPUT_RGB1;
2234 case SDVO_OUTPUT_RGB0:
2235 mask |= SDVO_OUTPUT_RGB0;
2236 break;
2237 }
2238
2239 /* Count bits to find what number we are in the priority list. */
2240 mask &= sdvo->caps.output_flags;
2241 num_bits = hweight16(mask);
2242 /* If more than 3 outputs, default to DDC bus 3 for now. */
2243 if (num_bits > 3)
2244 num_bits = 3;
2245
2246 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
2247 sdvo->ddc_bus = 1 << num_bits;
2248}
Jesse Barnes79e53942008-11-07 14:24:08 -08002249
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002250/**
2251 * Choose the appropriate DDC bus for control bus switch command for this
2252 * SDVO output based on the controlled output.
2253 *
2254 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
2255 * outputs, then LVDS outputs.
2256 */
2257static void
Adam Jacksonb1083332010-04-23 16:07:40 -04002258intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002259 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002260{
Adam Jacksonb1083332010-04-23 16:07:40 -04002261 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002262
Daniel Vettereef4eac2012-03-23 23:43:35 +01002263 if (sdvo->is_sdvob)
Adam Jacksonb1083332010-04-23 16:07:40 -04002264 mapping = &(dev_priv->sdvo_mappings[0]);
2265 else
2266 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002267
Chris Wilsonb66d8422010-08-12 15:26:41 +01002268 if (mapping->initialized)
2269 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
2270 else
2271 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002272}
2273
Chris Wilsone957d772010-09-24 12:52:03 +01002274static void
2275intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
2276 struct intel_sdvo *sdvo, u32 reg)
2277{
2278 struct sdvo_device_mapping *mapping;
Adam Jackson46eb3032011-06-16 16:36:23 -04002279 u8 pin;
Chris Wilsone957d772010-09-24 12:52:03 +01002280
Daniel Vettereef4eac2012-03-23 23:43:35 +01002281 if (sdvo->is_sdvob)
Chris Wilsone957d772010-09-24 12:52:03 +01002282 mapping = &dev_priv->sdvo_mappings[0];
2283 else
2284 mapping = &dev_priv->sdvo_mappings[1];
2285
Jani Nikula6cb16122012-10-22 16:12:17 +03002286 if (mapping->initialized && intel_gmbus_is_port_valid(mapping->i2c_pin))
Chris Wilsone957d772010-09-24 12:52:03 +01002287 pin = mapping->i2c_pin;
Jani Nikula6cb16122012-10-22 16:12:17 +03002288 else
2289 pin = GMBUS_PORT_DPB;
Chris Wilsone957d772010-09-24 12:52:03 +01002290
Jani Nikula6cb16122012-10-22 16:12:17 +03002291 sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
2292
2293 /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
2294 * our code totally fails once we start using gmbus. Hence fall back to
2295 * bit banging for now. */
2296 intel_gmbus_force_bit(sdvo->i2c, true);
Chris Wilsone957d772010-09-24 12:52:03 +01002297}
2298
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002299/* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
2300static void
2301intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
2302{
2303 intel_gmbus_force_bit(sdvo->i2c, false);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002304}
2305
2306static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01002307intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002308{
Chris Wilson97aaf912011-01-04 20:10:52 +00002309 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002310}
2311
yakui_zhao714605e2009-05-31 17:18:07 +08002312static u8
Daniel Vettereef4eac2012-03-23 23:43:35 +01002313intel_sdvo_get_slave_addr(struct drm_device *dev, struct intel_sdvo *sdvo)
yakui_zhao714605e2009-05-31 17:18:07 +08002314{
2315 struct drm_i915_private *dev_priv = dev->dev_private;
2316 struct sdvo_device_mapping *my_mapping, *other_mapping;
2317
Daniel Vettereef4eac2012-03-23 23:43:35 +01002318 if (sdvo->is_sdvob) {
yakui_zhao714605e2009-05-31 17:18:07 +08002319 my_mapping = &dev_priv->sdvo_mappings[0];
2320 other_mapping = &dev_priv->sdvo_mappings[1];
2321 } else {
2322 my_mapping = &dev_priv->sdvo_mappings[1];
2323 other_mapping = &dev_priv->sdvo_mappings[0];
2324 }
2325
2326 /* If the BIOS described our SDVO device, take advantage of it. */
2327 if (my_mapping->slave_addr)
2328 return my_mapping->slave_addr;
2329
2330 /* If the BIOS only described a different SDVO device, use the
2331 * address that it isn't using.
2332 */
2333 if (other_mapping->slave_addr) {
2334 if (other_mapping->slave_addr == 0x70)
2335 return 0x72;
2336 else
2337 return 0x70;
2338 }
2339
2340 /* No SDVO device info is found for another DVO port,
2341 * so use mapping assumption we had before BIOS parsing.
2342 */
Daniel Vettereef4eac2012-03-23 23:43:35 +01002343 if (sdvo->is_sdvob)
yakui_zhao714605e2009-05-31 17:18:07 +08002344 return 0x70;
2345 else
2346 return 0x72;
2347}
2348
Zhenyu Wang14571b42010-03-30 14:06:33 +08002349static void
Chris Wilsondf0e9242010-09-09 16:20:55 +01002350intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2351 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002352{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002353 drm_connector_init(encoder->base.base.dev,
2354 &connector->base.base,
2355 &intel_sdvo_connector_funcs,
2356 connector->base.base.connector_type);
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002357
Chris Wilsondf0e9242010-09-09 16:20:55 +01002358 drm_connector_helper_add(&connector->base.base,
2359 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002360
Peter Ross8f4839e2012-01-28 14:49:25 +01002361 connector->base.base.interlace_allowed = 1;
Chris Wilsondf0e9242010-09-09 16:20:55 +01002362 connector->base.base.doublescan_allowed = 0;
2363 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002364 connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002365
Chris Wilsondf0e9242010-09-09 16:20:55 +01002366 intel_connector_attach_encoder(&connector->base, &encoder->base);
2367 drm_sysfs_connector_add(&connector->base.base);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002368}
2369
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002370static void
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002371intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
2372 struct intel_sdvo_connector *connector)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002373{
2374 struct drm_device *dev = connector->base.base.dev;
2375
Chris Wilson3f43c482011-05-12 22:17:24 +01002376 intel_attach_force_audio_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002377 if (INTEL_INFO(dev)->gen >= 4 && IS_MOBILE(dev)) {
Chris Wilsone953fd72011-02-21 22:23:52 +00002378 intel_attach_broadcast_rgb_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002379 intel_sdvo->color_range_auto = true;
2380 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002381}
2382
Zhenyu Wang14571b42010-03-30 14:06:33 +08002383static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002384intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002385{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002386 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002387 struct drm_connector *connector;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002388 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002389 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002390 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002391
Chris Wilson615fb932010-08-04 13:50:24 +01002392 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2393 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002394 return false;
2395
Zhenyu Wang14571b42010-03-30 14:06:33 +08002396 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002397 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002398 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002399 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002400 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002401 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002402 }
2403
Chris Wilson615fb932010-08-04 13:50:24 +01002404 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002405 connector = &intel_connector->base;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002406 if (intel_sdvo_get_hotplug_support(intel_sdvo) &
2407 intel_sdvo_connector->output_flag) {
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002408 intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002409 /* Some SDVO devices have one-shot hotplug interrupts.
2410 * Ensure that they get re-enabled when an interrupt happens.
2411 */
2412 intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
2413 intel_sdvo_enable_hotplug(intel_encoder);
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002414 } else {
Egbert Eich821450c2013-04-16 13:36:55 +02002415 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002416 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002417 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2418 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2419
Chris Wilsone27d8532010-10-22 09:15:22 +01002420 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002421 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002422 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002423 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002424
Chris Wilsondf0e9242010-09-09 16:20:55 +01002425 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilsonf797d222010-12-23 09:43:48 +00002426 if (intel_sdvo->is_hdmi)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002427 intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002428
2429 return true;
2430}
2431
2432static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002433intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002434{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002435 struct drm_encoder *encoder = &intel_sdvo->base.base;
2436 struct drm_connector *connector;
2437 struct intel_connector *intel_connector;
2438 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002439
Chris Wilson615fb932010-08-04 13:50:24 +01002440 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2441 if (!intel_sdvo_connector)
2442 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002443
Chris Wilson615fb932010-08-04 13:50:24 +01002444 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002445 connector = &intel_connector->base;
2446 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2447 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002448
Chris Wilson4ef69c72010-09-09 15:14:28 +01002449 intel_sdvo->controlled_output |= type;
2450 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002451
Chris Wilson4ef69c72010-09-09 15:14:28 +01002452 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002453
Chris Wilsondf0e9242010-09-09 16:20:55 +01002454 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002455
Chris Wilson4ef69c72010-09-09 15:14:28 +01002456 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002457 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002458
Chris Wilson4ef69c72010-09-09 15:14:28 +01002459 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002460 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002461
Chris Wilson4ef69c72010-09-09 15:14:28 +01002462 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002463
2464err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002465 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002466 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002467}
2468
2469static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002470intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002471{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002472 struct drm_encoder *encoder = &intel_sdvo->base.base;
2473 struct drm_connector *connector;
2474 struct intel_connector *intel_connector;
2475 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002476
Chris Wilson615fb932010-08-04 13:50:24 +01002477 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2478 if (!intel_sdvo_connector)
2479 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002480
Chris Wilson615fb932010-08-04 13:50:24 +01002481 intel_connector = &intel_sdvo_connector->base;
2482 connector = &intel_connector->base;
Egbert Eich821450c2013-04-16 13:36:55 +02002483 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002484 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2485 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002486
Chris Wilson4ef69c72010-09-09 15:14:28 +01002487 if (device == 0) {
2488 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2489 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2490 } else if (device == 1) {
2491 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2492 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2493 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002494
Chris Wilsondf0e9242010-09-09 16:20:55 +01002495 intel_sdvo_connector_init(intel_sdvo_connector,
2496 intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002497 return true;
2498}
2499
2500static bool
2501intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2502{
2503 struct drm_encoder *encoder = &intel_sdvo->base.base;
2504 struct drm_connector *connector;
2505 struct intel_connector *intel_connector;
2506 struct intel_sdvo_connector *intel_sdvo_connector;
2507
2508 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2509 if (!intel_sdvo_connector)
2510 return false;
2511
2512 intel_connector = &intel_sdvo_connector->base;
2513 connector = &intel_connector->base;
2514 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2515 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2516
2517 if (device == 0) {
2518 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2519 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2520 } else if (device == 1) {
2521 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2522 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2523 }
2524
Chris Wilsondf0e9242010-09-09 16:20:55 +01002525 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002526 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002527 goto err;
2528
2529 return true;
2530
2531err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002532 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002533 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002534}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002535
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002536static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002537intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002538{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002539 intel_sdvo->is_tv = false;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002540 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002541
Zhenyu Wang14571b42010-03-30 14:06:33 +08002542 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002543
Zhenyu Wang14571b42010-03-30 14:06:33 +08002544 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002545 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002546 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002547
Zhenyu Wang14571b42010-03-30 14:06:33 +08002548 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002549 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002550 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002551
Zhenyu Wang14571b42010-03-30 14:06:33 +08002552 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002553 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002554 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002555 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002556
Zhenyu Wang14571b42010-03-30 14:06:33 +08002557 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002558 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002559 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002560
Chris Wilsona0b1c7a2011-09-30 22:56:41 +01002561 if (flags & SDVO_OUTPUT_YPRPB0)
2562 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
2563 return false;
2564
Zhenyu Wang14571b42010-03-30 14:06:33 +08002565 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002566 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002567 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002568
Zhenyu Wang14571b42010-03-30 14:06:33 +08002569 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002570 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002571 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002572
Zhenyu Wang14571b42010-03-30 14:06:33 +08002573 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002574 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002575 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002576
Zhenyu Wang14571b42010-03-30 14:06:33 +08002577 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002578 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002579 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002580
Zhenyu Wang14571b42010-03-30 14:06:33 +08002581 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002582 unsigned char bytes[2];
2583
Chris Wilsonea5b2132010-08-04 13:50:23 +01002584 intel_sdvo->controlled_output = 0;
2585 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002586 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002587 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002588 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002589 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002590 }
Jesse Barnes27f82272011-09-02 12:54:37 -07002591 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002592
Zhenyu Wang14571b42010-03-30 14:06:33 +08002593 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002594}
2595
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002596static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
2597{
2598 struct drm_device *dev = intel_sdvo->base.base.dev;
2599 struct drm_connector *connector, *tmp;
2600
2601 list_for_each_entry_safe(connector, tmp,
2602 &dev->mode_config.connector_list, head) {
2603 if (intel_attached_encoder(connector) == &intel_sdvo->base)
2604 intel_sdvo_destroy(connector);
2605 }
2606}
2607
Chris Wilson32aad862010-08-04 13:50:25 +01002608static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2609 struct intel_sdvo_connector *intel_sdvo_connector,
2610 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002611{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002612 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002613 struct intel_sdvo_tv_format format;
2614 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002615
Chris Wilson32aad862010-08-04 13:50:25 +01002616 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2617 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002618
Chris Wilson1a3665c2011-01-25 13:59:37 +00002619 BUILD_BUG_ON(sizeof(format) != 6);
Chris Wilson32aad862010-08-04 13:50:25 +01002620 if (!intel_sdvo_get_value(intel_sdvo,
2621 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2622 &format, sizeof(format)))
2623 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002624
Chris Wilson32aad862010-08-04 13:50:25 +01002625 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002626
2627 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002628 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002629
Chris Wilson615fb932010-08-04 13:50:24 +01002630 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002631 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002632 if (format_map & (1 << i))
2633 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002634
2635
Chris Wilsonc5521702010-08-04 13:50:28 +01002636 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002637 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2638 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002639 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002640 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002641
Chris Wilson615fb932010-08-04 13:50:24 +01002642 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002643 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002644 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002645 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002646
Chris Wilson40039752010-08-04 13:50:26 +01002647 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Rob Clark662595d2012-10-11 20:36:04 -05002648 drm_object_attach_property(&intel_sdvo_connector->base.base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002649 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002650 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002651
2652}
2653
Chris Wilsonc5521702010-08-04 13:50:28 +01002654#define ENHANCEMENT(name, NAME) do { \
2655 if (enhancements.name) { \
2656 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2657 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2658 return false; \
2659 intel_sdvo_connector->max_##name = data_value[0]; \
2660 intel_sdvo_connector->cur_##name = response; \
2661 intel_sdvo_connector->name = \
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002662 drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
Chris Wilsonc5521702010-08-04 13:50:28 +01002663 if (!intel_sdvo_connector->name) return false; \
Rob Clark662595d2012-10-11 20:36:04 -05002664 drm_object_attach_property(&connector->base, \
Chris Wilsonc5521702010-08-04 13:50:28 +01002665 intel_sdvo_connector->name, \
2666 intel_sdvo_connector->cur_##name); \
2667 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2668 data_value[0], data_value[1], response); \
2669 } \
Akshay Joshi0206e352011-08-16 15:34:10 -04002670} while (0)
Chris Wilsonc5521702010-08-04 13:50:28 +01002671
2672static bool
2673intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2674 struct intel_sdvo_connector *intel_sdvo_connector,
2675 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002676{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002677 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002678 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002679 uint16_t response, data_value[2];
2680
Chris Wilsonc5521702010-08-04 13:50:28 +01002681 /* when horizontal overscan is supported, Add the left/right property */
2682 if (enhancements.overscan_h) {
2683 if (!intel_sdvo_get_value(intel_sdvo,
2684 SDVO_CMD_GET_MAX_OVERSCAN_H,
2685 &data_value, 4))
2686 return false;
2687
2688 if (!intel_sdvo_get_value(intel_sdvo,
2689 SDVO_CMD_GET_OVERSCAN_H,
2690 &response, 2))
2691 return false;
2692
2693 intel_sdvo_connector->max_hscan = data_value[0];
2694 intel_sdvo_connector->left_margin = data_value[0] - response;
2695 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2696 intel_sdvo_connector->left =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002697 drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002698 if (!intel_sdvo_connector->left)
2699 return false;
2700
Rob Clark662595d2012-10-11 20:36:04 -05002701 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002702 intel_sdvo_connector->left,
2703 intel_sdvo_connector->left_margin);
2704
2705 intel_sdvo_connector->right =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002706 drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002707 if (!intel_sdvo_connector->right)
2708 return false;
2709
Rob Clark662595d2012-10-11 20:36:04 -05002710 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002711 intel_sdvo_connector->right,
2712 intel_sdvo_connector->right_margin);
2713 DRM_DEBUG_KMS("h_overscan: max %d, "
2714 "default %d, current %d\n",
2715 data_value[0], data_value[1], response);
2716 }
2717
2718 if (enhancements.overscan_v) {
2719 if (!intel_sdvo_get_value(intel_sdvo,
2720 SDVO_CMD_GET_MAX_OVERSCAN_V,
2721 &data_value, 4))
2722 return false;
2723
2724 if (!intel_sdvo_get_value(intel_sdvo,
2725 SDVO_CMD_GET_OVERSCAN_V,
2726 &response, 2))
2727 return false;
2728
2729 intel_sdvo_connector->max_vscan = data_value[0];
2730 intel_sdvo_connector->top_margin = data_value[0] - response;
2731 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2732 intel_sdvo_connector->top =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002733 drm_property_create_range(dev, 0,
2734 "top_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002735 if (!intel_sdvo_connector->top)
2736 return false;
2737
Rob Clark662595d2012-10-11 20:36:04 -05002738 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002739 intel_sdvo_connector->top,
2740 intel_sdvo_connector->top_margin);
2741
2742 intel_sdvo_connector->bottom =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002743 drm_property_create_range(dev, 0,
2744 "bottom_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002745 if (!intel_sdvo_connector->bottom)
2746 return false;
2747
Rob Clark662595d2012-10-11 20:36:04 -05002748 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002749 intel_sdvo_connector->bottom,
2750 intel_sdvo_connector->bottom_margin);
2751 DRM_DEBUG_KMS("v_overscan: max %d, "
2752 "default %d, current %d\n",
2753 data_value[0], data_value[1], response);
2754 }
2755
2756 ENHANCEMENT(hpos, HPOS);
2757 ENHANCEMENT(vpos, VPOS);
2758 ENHANCEMENT(saturation, SATURATION);
2759 ENHANCEMENT(contrast, CONTRAST);
2760 ENHANCEMENT(hue, HUE);
2761 ENHANCEMENT(sharpness, SHARPNESS);
2762 ENHANCEMENT(brightness, BRIGHTNESS);
2763 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2764 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2765 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2766 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2767 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2768
Chris Wilsone0442182010-08-04 13:50:29 +01002769 if (enhancements.dot_crawl) {
2770 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2771 return false;
2772
2773 intel_sdvo_connector->max_dot_crawl = 1;
2774 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2775 intel_sdvo_connector->dot_crawl =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002776 drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
Chris Wilsone0442182010-08-04 13:50:29 +01002777 if (!intel_sdvo_connector->dot_crawl)
2778 return false;
2779
Rob Clark662595d2012-10-11 20:36:04 -05002780 drm_object_attach_property(&connector->base,
Chris Wilsone0442182010-08-04 13:50:29 +01002781 intel_sdvo_connector->dot_crawl,
2782 intel_sdvo_connector->cur_dot_crawl);
2783 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2784 }
2785
Chris Wilsonc5521702010-08-04 13:50:28 +01002786 return true;
2787}
2788
2789static bool
2790intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2791 struct intel_sdvo_connector *intel_sdvo_connector,
2792 struct intel_sdvo_enhancements_reply enhancements)
2793{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002794 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002795 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2796 uint16_t response, data_value[2];
2797
2798 ENHANCEMENT(brightness, BRIGHTNESS);
2799
2800 return true;
2801}
2802#undef ENHANCEMENT
2803
2804static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2805 struct intel_sdvo_connector *intel_sdvo_connector)
2806{
2807 union {
2808 struct intel_sdvo_enhancements_reply reply;
2809 uint16_t response;
2810 } enhancements;
2811
Chris Wilson1a3665c2011-01-25 13:59:37 +00002812 BUILD_BUG_ON(sizeof(enhancements) != 2);
2813
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002814 enhancements.response = 0;
2815 intel_sdvo_get_value(intel_sdvo,
2816 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2817 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002818 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002819 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002820 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002821 }
Chris Wilson32aad862010-08-04 13:50:25 +01002822
Chris Wilsonc5521702010-08-04 13:50:28 +01002823 if (IS_TV(intel_sdvo_connector))
2824 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
Akshay Joshi0206e352011-08-16 15:34:10 -04002825 else if (IS_LVDS(intel_sdvo_connector))
Chris Wilsonc5521702010-08-04 13:50:28 +01002826 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2827 else
2828 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002829}
Chris Wilson32aad862010-08-04 13:50:25 +01002830
Chris Wilsone957d772010-09-24 12:52:03 +01002831static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2832 struct i2c_msg *msgs,
2833 int num)
2834{
2835 struct intel_sdvo *sdvo = adapter->algo_data;
2836
2837 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2838 return -EIO;
2839
2840 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2841}
2842
2843static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2844{
2845 struct intel_sdvo *sdvo = adapter->algo_data;
2846 return sdvo->i2c->algo->functionality(sdvo->i2c);
2847}
2848
2849static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2850 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2851 .functionality = intel_sdvo_ddc_proxy_func
2852};
2853
2854static bool
2855intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2856 struct drm_device *dev)
2857{
2858 sdvo->ddc.owner = THIS_MODULE;
2859 sdvo->ddc.class = I2C_CLASS_DDC;
2860 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2861 sdvo->ddc.dev.parent = &dev->pdev->dev;
2862 sdvo->ddc.algo_data = sdvo;
2863 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2864
2865 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002866}
2867
Daniel Vettereef4eac2012-03-23 23:43:35 +01002868bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob)
Jesse Barnes79e53942008-11-07 14:24:08 -08002869{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002870 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002871 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002872 struct intel_sdvo *intel_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -08002873 int i;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002874 intel_sdvo = kzalloc(sizeof(struct intel_sdvo), GFP_KERNEL);
2875 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002876 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002877
Chris Wilson56184e32011-05-17 14:03:50 +01002878 intel_sdvo->sdvo_reg = sdvo_reg;
Daniel Vettereef4eac2012-03-23 23:43:35 +01002879 intel_sdvo->is_sdvob = is_sdvob;
2880 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, intel_sdvo) >> 1;
Chris Wilson56184e32011-05-17 14:03:50 +01002881 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002882 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev))
2883 goto err_i2c_bus;
Chris Wilsone957d772010-09-24 12:52:03 +01002884
Chris Wilson56184e32011-05-17 14:03:50 +01002885 /* encoder type will be decided later */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002886 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002887 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002888 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002889
Jesse Barnes79e53942008-11-07 14:24:08 -08002890 /* Read the regs to test if we can talk to the device */
2891 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002892 u8 byte;
2893
2894 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002895 DRM_DEBUG_KMS("No SDVO device found on %s\n",
2896 SDVO_NAME(intel_sdvo));
Chris Wilsonf899fc62010-07-20 15:44:45 -07002897 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002898 }
2899 }
2900
Daniel Vetter6cc5f342013-03-27 00:44:53 +01002901 intel_encoder->compute_config = intel_sdvo_compute_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002902 intel_encoder->disable = intel_disable_sdvo;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01002903 intel_encoder->mode_set = intel_sdvo_mode_set;
Daniel Vetterce22c322012-07-01 15:31:04 +02002904 intel_encoder->enable = intel_enable_sdvo;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002905 intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002906 intel_encoder->get_config = intel_sdvo_get_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002907
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002908 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002909 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002910 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002911
Chris Wilsonea5b2132010-08-04 13:50:23 +01002912 if (intel_sdvo_output_setup(intel_sdvo,
2913 intel_sdvo->caps.output_flags) != true) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002914 DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
2915 SDVO_NAME(intel_sdvo));
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002916 /* Output_setup can leave behind connectors! */
2917 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002918 }
2919
Chris Wilson7ba220c2013-06-09 16:02:04 +01002920 /* Only enable the hotplug irq if we need it, to work around noisy
2921 * hotplug lines.
2922 */
2923 if (intel_sdvo->hotplug_active) {
2924 intel_encoder->hpd_pin =
2925 intel_sdvo->is_sdvob ? HPD_SDVO_B : HPD_SDVO_C;
2926 }
2927
Daniel Vettere506d6f2012-11-13 17:24:43 +01002928 /*
2929 * Cloning SDVO with anything is often impossible, since the SDVO
2930 * encoder can request a special input timing mode. And even if that's
2931 * not the case we have evidence that cloning a plain unscaled mode with
2932 * VGA doesn't really work. Furthermore the cloning flags are way too
2933 * simplistic anyway to express such constraints, so just give up on
2934 * cloning for SDVO encoders.
2935 */
2936 intel_sdvo->base.cloneable = false;
2937
Chris Wilsonea5b2132010-08-04 13:50:23 +01002938 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002939
Jesse Barnes79e53942008-11-07 14:24:08 -08002940 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01002941 if (!intel_sdvo_set_target_input(intel_sdvo))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002942 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002943
Chris Wilson32aad862010-08-04 13:50:25 +01002944 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
2945 &intel_sdvo->pixel_clock_min,
2946 &intel_sdvo->pixel_clock_max))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002947 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002948
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002949 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08002950 "clock range %dMHz - %dMHz, "
2951 "input 1: %c, input 2: %c, "
2952 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002953 SDVO_NAME(intel_sdvo),
2954 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
2955 intel_sdvo->caps.device_rev_id,
2956 intel_sdvo->pixel_clock_min / 1000,
2957 intel_sdvo->pixel_clock_max / 1000,
2958 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
2959 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08002960 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002961 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002962 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01002963 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002964 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08002965 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08002966
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002967err_output:
2968 intel_sdvo_output_cleanup(intel_sdvo);
2969
Chris Wilsonf899fc62010-07-20 15:44:45 -07002970err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01002971 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01002972 i2c_del_adapter(&intel_sdvo->ddc);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002973err_i2c_bus:
2974 intel_sdvo_unselect_i2c_bus(intel_sdvo);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002975 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08002976
Eric Anholt7d573822009-01-02 13:33:00 -08002977 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002978}