blob: 6f4b69d712b11ae8078cba12b1145282d4194879 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Catalin Marinas1d18c472012-03-05 11:49:27 +00002/*
3 * Based on arch/arm/mm/fault.c
4 *
5 * Copyright (C) 1995 Linus Torvalds
6 * Copyright (C) 1995-2004 Russell King
7 * Copyright (C) 2012 ARM Ltd.
Catalin Marinas1d18c472012-03-05 11:49:27 +00008 */
9
James Morsed44f1b82019-01-29 18:48:50 +000010#include <linux/acpi.h>
Will Deacon42f91092019-08-22 17:22:14 +010011#include <linux/bitfield.h>
Paul Gortmaker0edfa832016-09-19 17:38:55 -040012#include <linux/extable.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000013#include <linux/signal.h>
14#include <linux/mm.h>
15#include <linux/hardirq.h>
16#include <linux/init.h>
17#include <linux/kprobes.h>
18#include <linux/uaccess.h>
19#include <linux/page-flags.h>
Ingo Molnar3f07c012017-02-08 18:51:30 +010020#include <linux/sched/signal.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010021#include <linux/sched/debug.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000022#include <linux/highmem.h>
23#include <linux/perf_event.h>
James Morse7209c862016-10-18 11:27:47 +010024#include <linux/preempt.h>
Jonathan (Zhixiong) Zhange7c600f2017-06-08 18:25:27 +010025#include <linux/hugetlb.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000026
James Morsed44f1b82019-01-29 18:48:50 +000027#include <asm/acpi.h>
James Morse7209c862016-10-18 11:27:47 +010028#include <asm/bug.h>
Catalin Marinas3bbf7152017-06-26 14:27:36 +010029#include <asm/cmpxchg.h>
James Morse338d4f42015-07-22 19:05:54 +010030#include <asm/cpufeature.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000031#include <asm/exception.h>
Julien Thierry9a0c0322018-08-28 16:51:15 +010032#include <asm/daifflags.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000033#include <asm/debug-monitors.h>
Catalin Marinas91413002014-04-06 23:04:12 +010034#include <asm/esr.h>
James Morseb6e43c02019-10-25 17:42:10 +010035#include <asm/kprobes.h>
James Morsebfe29872019-10-25 17:42:16 +010036#include <asm/processor.h>
James Morse338d4f42015-07-22 19:05:54 +010037#include <asm/sysreg.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000038#include <asm/system_misc.h>
39#include <asm/pgtable.h>
40#include <asm/tlbflush.h>
Will Deacon92ff0672018-02-20 14:53:22 +000041#include <asm/traps.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000042
Victor Kamensky09a6adf2017-04-03 22:51:01 -070043struct fault_info {
44 int (*fn)(unsigned long addr, unsigned int esr,
45 struct pt_regs *regs);
46 int sig;
47 int code;
48 const char *name;
49};
50
51static const struct fault_info fault_info[];
Anshuman Khandual359048f2018-09-22 21:09:54 +053052static struct fault_info debug_fault_info[];
Victor Kamensky09a6adf2017-04-03 22:51:01 -070053
54static inline const struct fault_info *esr_to_fault_info(unsigned int esr)
55{
Anshuman Khandual00bbd5d2018-09-22 21:09:52 +053056 return fault_info + (esr & ESR_ELx_FSC);
Victor Kamensky09a6adf2017-04-03 22:51:01 -070057}
Catalin Marinas3495386b2012-10-24 16:34:02 +010058
Anshuman Khandual359048f2018-09-22 21:09:54 +053059static inline const struct fault_info *esr_to_debug_fault_info(unsigned int esr)
60{
61 return debug_fault_info + DBG_ESR_EVT(esr);
62}
63
Julien Thierry1f9b8932017-08-04 09:31:42 +010064static void data_abort_decode(unsigned int esr)
65{
66 pr_alert("Data abort info:\n");
67
68 if (esr & ESR_ELx_ISV) {
69 pr_alert(" Access size = %u byte(s)\n",
70 1U << ((esr & ESR_ELx_SAS) >> ESR_ELx_SAS_SHIFT));
71 pr_alert(" SSE = %lu, SRT = %lu\n",
72 (esr & ESR_ELx_SSE) >> ESR_ELx_SSE_SHIFT,
73 (esr & ESR_ELx_SRT_MASK) >> ESR_ELx_SRT_SHIFT);
74 pr_alert(" SF = %lu, AR = %lu\n",
75 (esr & ESR_ELx_SF) >> ESR_ELx_SF_SHIFT,
76 (esr & ESR_ELx_AR) >> ESR_ELx_AR_SHIFT);
77 } else {
Mark Rutland0a6de8b2017-10-02 12:42:00 +010078 pr_alert(" ISV = 0, ISS = 0x%08lx\n", esr & ESR_ELx_ISS_MASK);
Julien Thierry1f9b8932017-08-04 09:31:42 +010079 }
80
81 pr_alert(" CM = %lu, WnR = %lu\n",
82 (esr & ESR_ELx_CM) >> ESR_ELx_CM_SHIFT,
83 (esr & ESR_ELx_WNR) >> ESR_ELx_WNR_SHIFT);
84}
85
Julien Thierry1f9b8932017-08-04 09:31:42 +010086static void mem_abort_decode(unsigned int esr)
87{
88 pr_alert("Mem abort info:\n");
89
Mark Rutland42dbf542017-10-19 11:19:55 +010090 pr_alert(" ESR = 0x%08x\n", esr);
Miles Chen2951d5e2019-08-07 08:33:36 +080091 pr_alert(" EC = 0x%02lx: %s, IL = %u bits\n",
92 ESR_ELx_EC(esr), esr_get_class_string(esr),
Julien Thierry1f9b8932017-08-04 09:31:42 +010093 (esr & ESR_ELx_IL) ? 32 : 16);
94 pr_alert(" SET = %lu, FnV = %lu\n",
95 (esr & ESR_ELx_SET_MASK) >> ESR_ELx_SET_SHIFT,
96 (esr & ESR_ELx_FnV) >> ESR_ELx_FnV_SHIFT);
97 pr_alert(" EA = %lu, S1PTW = %lu\n",
98 (esr & ESR_ELx_EA) >> ESR_ELx_EA_SHIFT,
99 (esr & ESR_ELx_S1PTW) >> ESR_ELx_S1PTW_SHIFT);
100
101 if (esr_is_data_abort(esr))
102 data_abort_decode(esr);
103}
104
Mark Rutlande4365f92019-10-03 10:49:32 +0100105static inline unsigned long mm_to_pgd_phys(struct mm_struct *mm)
106{
107 /* Either init_pg_dir or swapper_pg_dir */
108 if (mm == &init_mm)
109 return __pa_symbol(mm->pgd);
110
111 return (unsigned long)virt_to_phys(mm->pgd);
112}
113
Catalin Marinas1d18c472012-03-05 11:49:27 +0000114/*
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100115 * Dump out the page tables associated with 'addr' in the currently active mm.
Catalin Marinas1d18c472012-03-05 11:49:27 +0000116 */
Will Deacon7048a592019-04-03 13:36:54 +0100117static void show_pte(unsigned long addr)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000118{
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100119 struct mm_struct *mm;
Will Deacon20a004e2018-02-15 11:14:56 +0000120 pgd_t *pgdp;
121 pgd_t pgd;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000122
Andrey Konovalov356607f2018-12-28 00:30:27 -0800123 if (is_ttbr0_addr(addr)) {
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100124 /* TTBR0 */
125 mm = current->active_mm;
126 if (mm == &init_mm) {
127 pr_alert("[%016lx] user address but active_mm is swapper\n",
128 addr);
129 return;
130 }
Andrey Konovalov356607f2018-12-28 00:30:27 -0800131 } else if (is_ttbr1_addr(addr)) {
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100132 /* TTBR1 */
Catalin Marinas1d18c472012-03-05 11:49:27 +0000133 mm = &init_mm;
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100134 } else {
135 pr_alert("[%016lx] address between user and kernel address ranges\n",
136 addr);
137 return;
138 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000139
Steve Capper5383cc62019-08-07 16:55:18 +0100140 pr_alert("%s pgtable: %luk pages, %llu-bit VAs, pgdp=%016lx\n",
Will Deacon1eb34b62017-05-15 15:23:58 +0100141 mm == &init_mm ? "swapper" : "user", PAGE_SIZE / SZ_1K,
Mark Rutlande4365f92019-10-03 10:49:32 +0100142 vabits_actual, mm_to_pgd_phys(mm));
Will Deacon20a004e2018-02-15 11:14:56 +0000143 pgdp = pgd_offset(mm, addr);
144 pgd = READ_ONCE(*pgdp);
145 pr_alert("[%016lx] pgd=%016llx", addr, pgd_val(pgd));
Catalin Marinas1d18c472012-03-05 11:49:27 +0000146
147 do {
Will Deacon20a004e2018-02-15 11:14:56 +0000148 pud_t *pudp, pud;
149 pmd_t *pmdp, pmd;
150 pte_t *ptep, pte;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000151
Will Deacon20a004e2018-02-15 11:14:56 +0000152 if (pgd_none(pgd) || pgd_bad(pgd))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000153 break;
154
Will Deacon20a004e2018-02-15 11:14:56 +0000155 pudp = pud_offset(pgdp, addr);
156 pud = READ_ONCE(*pudp);
157 pr_cont(", pud=%016llx", pud_val(pud));
158 if (pud_none(pud) || pud_bad(pud))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000159 break;
160
Will Deacon20a004e2018-02-15 11:14:56 +0000161 pmdp = pmd_offset(pudp, addr);
162 pmd = READ_ONCE(*pmdp);
163 pr_cont(", pmd=%016llx", pmd_val(pmd));
164 if (pmd_none(pmd) || pmd_bad(pmd))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000165 break;
166
Will Deacon20a004e2018-02-15 11:14:56 +0000167 ptep = pte_offset_map(pmdp, addr);
168 pte = READ_ONCE(*ptep);
169 pr_cont(", pte=%016llx", pte_val(pte));
170 pte_unmap(ptep);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000171 } while(0);
172
Mark Rutland6ef4fb32017-01-03 14:27:26 +0000173 pr_cont("\n");
Catalin Marinas1d18c472012-03-05 11:49:27 +0000174}
175
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100176/*
177 * This function sets the access flags (dirty, accessed), as well as write
178 * permission, and only to a more permissive setting.
179 *
180 * It needs to cope with hardware update of the accessed/dirty state by other
181 * agents in the system and can safely skip the __sync_icache_dcache() call as,
182 * like set_pte_at(), the PTE is never changed from no-exec to exec here.
183 *
184 * Returns whether or not the PTE actually changed.
185 */
186int ptep_set_access_flags(struct vm_area_struct *vma,
187 unsigned long address, pte_t *ptep,
188 pte_t entry, int dirty)
189{
Catalin Marinas3bbf7152017-06-26 14:27:36 +0100190 pteval_t old_pteval, pteval;
Will Deacon20a004e2018-02-15 11:14:56 +0000191 pte_t pte = READ_ONCE(*ptep);
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100192
Will Deacon20a004e2018-02-15 11:14:56 +0000193 if (pte_same(pte, entry))
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100194 return 0;
195
196 /* only preserve the access flags and write permission */
Catalin Marinas73e86cb2017-07-04 19:04:18 +0100197 pte_val(entry) &= PTE_RDONLY | PTE_AF | PTE_WRITE | PTE_DIRTY;
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100198
199 /*
200 * Setting the flags must be done atomically to avoid racing with the
Catalin Marinas6d332742017-07-25 14:53:03 +0100201 * hardware update of the access/dirty state. The PTE_RDONLY bit must
202 * be set to the most permissive (lowest value) of *ptep and entry
203 * (calculated as: a & b == ~(~a | ~b)).
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100204 */
Catalin Marinas6d332742017-07-25 14:53:03 +0100205 pte_val(entry) ^= PTE_RDONLY;
Will Deacon20a004e2018-02-15 11:14:56 +0000206 pteval = pte_val(pte);
Catalin Marinas3bbf7152017-06-26 14:27:36 +0100207 do {
208 old_pteval = pteval;
209 pteval ^= PTE_RDONLY;
210 pteval |= pte_val(entry);
211 pteval ^= PTE_RDONLY;
212 pteval = cmpxchg_relaxed(&pte_val(*ptep), old_pteval, pteval);
213 } while (pteval != old_pteval);
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100214
215 flush_tlb_fix_spurious_fault(vma, address);
216 return 1;
217}
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100218
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700219static bool is_el1_instruction_abort(unsigned int esr)
220{
221 return ESR_ELx_EC(esr) == ESR_ELx_EC_IABT_CUR;
222}
223
Anshuman Khandualdbfe3822018-09-22 21:09:53 +0530224static inline bool is_el1_permission_fault(unsigned long addr, unsigned int esr,
225 struct pt_regs *regs)
Stephen Boydb824b932017-04-05 12:18:31 -0700226{
227 unsigned int ec = ESR_ELx_EC(esr);
228 unsigned int fsc_type = esr & ESR_ELx_FSC_TYPE;
229
230 if (ec != ESR_ELx_EC_DABT_CUR && ec != ESR_ELx_EC_IABT_CUR)
231 return false;
232
233 if (fsc_type == ESR_ELx_FSC_PERM)
234 return true;
235
Andrey Konovalov356607f2018-12-28 00:30:27 -0800236 if (is_ttbr0_addr(addr) && system_uses_ttbr0_pan())
Stephen Boydb824b932017-04-05 12:18:31 -0700237 return fsc_type == ESR_ELx_FSC_FAULT &&
238 (regs->pstate & PSR_PAN_BIT);
239
240 return false;
241}
242
Will Deacon42f91092019-08-22 17:22:14 +0100243static bool __kprobes is_spurious_el1_translation_fault(unsigned long addr,
244 unsigned int esr,
245 struct pt_regs *regs)
246{
247 unsigned long flags;
248 u64 par, dfsc;
249
250 if (ESR_ELx_EC(esr) != ESR_ELx_EC_DABT_CUR ||
251 (esr & ESR_ELx_FSC_TYPE) != ESR_ELx_FSC_FAULT)
252 return false;
253
254 local_irq_save(flags);
255 asm volatile("at s1e1r, %0" :: "r" (addr));
256 isb();
257 par = read_sysreg(par_el1);
258 local_irq_restore(flags);
259
Mark Rutland38137332019-10-16 12:03:04 +0100260 /*
261 * If we now have a valid translation, treat the translation fault as
262 * spurious.
263 */
Will Deacon42f91092019-08-22 17:22:14 +0100264 if (!(par & SYS_PAR_EL1_F))
Mark Rutland38137332019-10-16 12:03:04 +0100265 return true;
Will Deacon42f91092019-08-22 17:22:14 +0100266
267 /*
268 * If we got a different type of fault from the AT instruction,
269 * treat the translation fault as spurious.
270 */
Mark Rutland308c5152019-10-04 14:58:47 +0100271 dfsc = FIELD_GET(SYS_PAR_EL1_FST, par);
Will Deacon42f91092019-08-22 17:22:14 +0100272 return (dfsc & ESR_ELx_FSC_TYPE) != ESR_ELx_FSC_FAULT;
273}
274
Mark Rutlandc870f142018-05-21 14:14:51 +0100275static void die_kernel_fault(const char *msg, unsigned long addr,
276 unsigned int esr, struct pt_regs *regs)
277{
278 bust_spinlocks(1);
279
280 pr_alert("Unable to handle kernel %s at virtual address %016lx\n", msg,
281 addr);
282
283 mem_abort_decode(esr);
284
285 show_pte(addr);
286 die("Oops", regs, esr);
287 bust_spinlocks(0);
288 do_exit(SIGKILL);
289}
290
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100291static void __do_kernel_fault(unsigned long addr, unsigned int esr,
292 struct pt_regs *regs)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000293{
Stephen Boydb824b932017-04-05 12:18:31 -0700294 const char *msg;
295
Catalin Marinas1d18c472012-03-05 11:49:27 +0000296 /*
297 * Are we prepared to handle this kernel fault?
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700298 * We are almost certainly not prepared to handle instruction faults.
Catalin Marinas1d18c472012-03-05 11:49:27 +0000299 */
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700300 if (!is_el1_instruction_abort(esr) && fixup_exception(regs))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000301 return;
302
Will Deacon42f91092019-08-22 17:22:14 +0100303 if (WARN_RATELIMIT(is_spurious_el1_translation_fault(addr, esr, regs),
304 "Ignoring spurious kernel translation fault at virtual address %016lx\n", addr))
305 return;
306
Anshuman Khandualdbfe3822018-09-22 21:09:53 +0530307 if (is_el1_permission_fault(addr, esr, regs)) {
Stephen Boydb824b932017-04-05 12:18:31 -0700308 if (esr & ESR_ELx_WNR)
309 msg = "write to read-only memory";
Xiang Zhenge44ec4a2019-10-29 20:41:31 +0800310 else if (is_el1_instruction_abort(esr))
311 msg = "execute from non-executable memory";
Stephen Boydb824b932017-04-05 12:18:31 -0700312 else
313 msg = "read from unreadable memory";
314 } else if (addr < PAGE_SIZE) {
315 msg = "NULL pointer dereference";
316 } else {
317 msg = "paging request";
318 }
319
Mark Rutlandc870f142018-05-21 14:14:51 +0100320 die_kernel_fault(msg, addr, esr, regs);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000321}
322
Eric W. Biedermanf29ad202018-09-22 09:37:55 +0200323static void set_thread_esr(unsigned long address, unsigned int esr)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000324{
Eric W. Biedermanf29ad202018-09-22 09:37:55 +0200325 current->thread.fault_address = address;
Peter Maydellcc198462018-05-22 17:11:20 +0100326
327 /*
328 * If the faulting address is in the kernel, we must sanitize the ESR.
329 * From userspace's point of view, kernel-only mappings don't exist
330 * at all, so we report them as level 0 translation faults.
331 * (This is not quite the way that "no mapping there at all" behaves:
332 * an alignment fault not caused by the memory type would take
333 * precedence over translation fault for a real access to empty
334 * space. Unfortunately we can't easily distinguish "alignment fault
335 * not caused by memory type" from "alignment fault caused by memory
336 * type", so we ignore this wrinkle and just return the translation
337 * fault.)
338 */
Andrey Konovalov356607f2018-12-28 00:30:27 -0800339 if (!is_ttbr0_addr(current->thread.fault_address)) {
Peter Maydellcc198462018-05-22 17:11:20 +0100340 switch (ESR_ELx_EC(esr)) {
341 case ESR_ELx_EC_DABT_LOW:
342 /*
343 * These bits provide only information about the
344 * faulting instruction, which userspace knows already.
345 * We explicitly clear bits which are architecturally
346 * RES0 in case they are given meanings in future.
347 * We always report the ESR as if the fault was taken
348 * to EL1 and so ISV and the bits in ISS[23:14] are
349 * clear. (In fact it always will be a fault to EL1.)
350 */
351 esr &= ESR_ELx_EC_MASK | ESR_ELx_IL |
352 ESR_ELx_CM | ESR_ELx_WNR;
353 esr |= ESR_ELx_FSC_FAULT;
354 break;
355 case ESR_ELx_EC_IABT_LOW:
356 /*
357 * Claim a level 0 translation fault.
358 * All other bits are architecturally RES0 for faults
359 * reported with that DFSC value, so we clear them.
360 */
361 esr &= ESR_ELx_EC_MASK | ESR_ELx_IL;
362 esr |= ESR_ELx_FSC_FAULT;
363 break;
364 default:
365 /*
366 * This should never happen (entry.S only brings us
367 * into this code for insn and data aborts from a lower
368 * exception level). Fail safe by not providing an ESR
369 * context record at all.
370 */
371 WARN(1, "ESR 0x%x is not DABT or IABT from EL0\n", esr);
372 esr = 0;
373 break;
374 }
375 }
376
Will Deacon92ff0672018-02-20 14:53:22 +0000377 current->thread.fault_code = esr;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000378}
379
Catalin Marinas59f67e12013-09-16 15:18:28 +0100380static void do_bad_area(unsigned long addr, unsigned int esr, struct pt_regs *regs)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000381{
Catalin Marinas1d18c472012-03-05 11:49:27 +0000382 /*
383 * If we are in kernel mode at this point, we have no context to
384 * handle this fault with.
385 */
Victor Kamensky09a6adf2017-04-03 22:51:01 -0700386 if (user_mode(regs)) {
Will Deacon92ff0672018-02-20 14:53:22 +0000387 const struct fault_info *inf = esr_to_fault_info(esr);
Eric W. Biederman3eb0f512018-04-17 15:26:37 -0500388
Eric W. Biedermaneffb0932018-09-22 10:05:41 +0200389 set_thread_esr(addr, esr);
Eric W. Biedermanfeca3552018-09-22 10:26:57 +0200390 arm64_force_sig_fault(inf->sig, inf->code, (void __user *)addr,
391 inf->name);
Will Deacon92ff0672018-02-20 14:53:22 +0000392 } else {
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100393 __do_kernel_fault(addr, esr, regs);
Will Deacon92ff0672018-02-20 14:53:22 +0000394 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000395}
396
397#define VM_FAULT_BADMAP 0x010000
398#define VM_FAULT_BADACCESS 0x020000
399
Souptick Joarder50a7ca32018-08-17 15:44:47 -0700400static vm_fault_t __do_page_fault(struct mm_struct *mm, unsigned long addr,
Anshuman Khandual61681032019-06-03 12:11:23 +0530401 unsigned int mm_flags, unsigned long vm_flags)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000402{
Anshuman Khandual47452242019-06-07 14:43:06 +0530403 struct vm_area_struct *vma = find_vma(mm, addr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000404
Catalin Marinas1d18c472012-03-05 11:49:27 +0000405 if (unlikely(!vma))
Anshuman Khandual47452242019-06-07 14:43:06 +0530406 return VM_FAULT_BADMAP;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000407
408 /*
409 * Ok, we have a good vm_area for this memory access, so we can handle
410 * it.
411 */
Anshuman Khandual47452242019-06-07 14:43:06 +0530412 if (unlikely(vma->vm_start > addr)) {
413 if (!(vma->vm_flags & VM_GROWSDOWN))
414 return VM_FAULT_BADMAP;
415 if (expand_stack(vma, addr))
416 return VM_FAULT_BADMAP;
417 }
418
Will Deacondb6f4102013-07-19 15:37:12 +0100419 /*
420 * Check that the permissions on the VMA allow for the fault which
Catalin Marinascab15ce2016-08-11 18:44:50 +0100421 * occurred.
Will Deacondb6f4102013-07-19 15:37:12 +0100422 */
Anshuman Khandual47452242019-06-07 14:43:06 +0530423 if (!(vma->vm_flags & vm_flags))
424 return VM_FAULT_BADACCESS;
Kirill A. Shutemovdcddffd2016-07-26 15:25:18 -0700425 return handle_mm_fault(vma, addr & PAGE_MASK, mm_flags);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000426}
427
Mark Rutland541ec872016-05-31 12:33:03 +0100428static bool is_el0_instruction_abort(unsigned int esr)
429{
430 return ESR_ELx_EC(esr) == ESR_ELx_EC_IABT_LOW;
431}
432
Anshuman Khandualc49bd022019-06-07 14:43:05 +0530433/*
434 * Note: not valid for EL1 DC IVAC, but we never use that such that it
435 * should fault. EL0 cannot issue DC IVAC (undef).
436 */
437static bool is_write_abort(unsigned int esr)
438{
439 return (esr & ESR_ELx_WNR) && !(esr & ESR_ELx_CM);
440}
441
Catalin Marinas1d18c472012-03-05 11:49:27 +0000442static int __kprobes do_page_fault(unsigned long addr, unsigned int esr,
443 struct pt_regs *regs)
444{
Eric W. Biederman2d2837f2018-09-22 10:16:42 +0200445 const struct fault_info *inf;
Anshuman Khandual61681032019-06-03 12:11:23 +0530446 struct mm_struct *mm = current->mm;
Souptick Joarder50a7ca32018-08-17 15:44:47 -0700447 vm_fault_t fault, major = 0;
Catalin Marinas24cecc32020-01-06 14:35:39 +0000448 unsigned long vm_flags = VM_READ | VM_WRITE | VM_EXEC;
Will Deacondb6f4102013-07-19 15:37:12 +0100449 unsigned int mm_flags = FAULT_FLAG_ALLOW_RETRY | FAULT_FLAG_KILLABLE;
450
Anshuman Khandualb98cca42019-07-16 16:28:00 -0700451 if (kprobe_page_fault(regs, esr))
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400452 return 0;
453
Catalin Marinas1d18c472012-03-05 11:49:27 +0000454 /*
455 * If we're in an interrupt or have no user context, we must not take
456 * the fault.
457 */
David Hildenbrand70ffdb92015-05-11 17:52:11 +0200458 if (faulthandler_disabled() || !mm)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000459 goto no_context;
460
Johannes Weiner759496b2013-09-12 15:13:39 -0700461 if (user_mode(regs))
462 mm_flags |= FAULT_FLAG_USER;
463
Mark Rutland541ec872016-05-31 12:33:03 +0100464 if (is_el0_instruction_abort(esr)) {
Johannes Weiner759496b2013-09-12 15:13:39 -0700465 vm_flags = VM_EXEC;
Anshuman Khandual01de1772019-05-05 09:45:12 +0530466 mm_flags |= FAULT_FLAG_INSTRUCTION;
Anshuman Khandualc49bd022019-06-07 14:43:05 +0530467 } else if (is_write_abort(esr)) {
Johannes Weiner759496b2013-09-12 15:13:39 -0700468 vm_flags = VM_WRITE;
469 mm_flags |= FAULT_FLAG_WRITE;
470 }
471
Andrey Konovalov356607f2018-12-28 00:30:27 -0800472 if (is_ttbr0_addr(addr) && is_el1_permission_fault(addr, esr, regs)) {
James Morsee19a6ee2016-06-20 18:28:01 +0100473 /* regs->orig_addr_limit may be 0 if we entered from EL0 */
474 if (regs->orig_addr_limit == KERNEL_DS)
Mark Rutlandc870f142018-05-21 14:14:51 +0100475 die_kernel_fault("access to user memory with fs=KERNEL_DS",
476 addr, esr, regs);
James Morse70544192016-02-05 14:58:50 +0000477
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700478 if (is_el1_instruction_abort(esr))
Mark Rutlandc870f142018-05-21 14:14:51 +0100479 die_kernel_fault("execution of user memory",
480 addr, esr, regs);
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700481
James Morse57f49592016-02-05 14:58:48 +0000482 if (!search_exception_tables(regs->pc))
Mark Rutlandc870f142018-05-21 14:14:51 +0100483 die_kernel_fault("access to user memory outside uaccess routines",
484 addr, esr, regs);
James Morse57f49592016-02-05 14:58:48 +0000485 }
James Morse338d4f42015-07-22 19:05:54 +0100486
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100487 perf_sw_event(PERF_COUNT_SW_PAGE_FAULTS, 1, regs, addr);
488
James Morse338d4f42015-07-22 19:05:54 +0100489 /*
Catalin Marinas1d18c472012-03-05 11:49:27 +0000490 * As per x86, we may deadlock here. However, since the kernel only
491 * validly references user space from well defined areas of the code,
492 * we can bug out early if this is from code which shouldn't.
493 */
494 if (!down_read_trylock(&mm->mmap_sem)) {
495 if (!user_mode(regs) && !search_exception_tables(regs->pc))
496 goto no_context;
497retry:
498 down_read(&mm->mmap_sem);
499 } else {
500 /*
501 * The above down_read_trylock() might have succeeded in which
502 * case, we'll have missed the might_sleep() from down_read().
503 */
504 might_sleep();
505#ifdef CONFIG_DEBUG_VM
Anshuman Khanduala0509312019-06-03 12:11:22 +0530506 if (!user_mode(regs) && !search_exception_tables(regs->pc)) {
507 up_read(&mm->mmap_sem);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000508 goto no_context;
Anshuman Khanduala0509312019-06-03 12:11:22 +0530509 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000510#endif
511 }
512
Anshuman Khandual61681032019-06-03 12:11:23 +0530513 fault = __do_page_fault(mm, addr, mm_flags, vm_flags);
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100514 major |= fault & VM_FAULT_MAJOR;
515
Peter Xub502f032020-04-01 21:08:18 -0700516 /* Quick path to respond to signals */
517 if (fault_signal_pending(fault, regs)) {
518 if (!user_mode(regs))
519 goto no_context;
520 return 0;
521 }
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100522
Peter Xub502f032020-04-01 21:08:18 -0700523 if (fault & VM_FAULT_RETRY) {
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100524 /*
525 * Clear FAULT_FLAG_ALLOW_RETRY to avoid any risk of
526 * starvation.
527 */
528 if (mm_flags & FAULT_FLAG_ALLOW_RETRY) {
529 mm_flags &= ~FAULT_FLAG_ALLOW_RETRY;
530 mm_flags |= FAULT_FLAG_TRIED;
531 goto retry;
532 }
533 }
534 up_read(&mm->mmap_sem);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000535
536 /*
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100537 * Handle the "normal" (no error) case first.
Catalin Marinas1d18c472012-03-05 11:49:27 +0000538 */
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100539 if (likely(!(fault & (VM_FAULT_ERROR | VM_FAULT_BADMAP |
540 VM_FAULT_BADACCESS)))) {
541 /*
542 * Major/minor page fault accounting is only done
543 * once. If we go through a retry, it is extremely
544 * likely that the page will be found in page cache at
545 * that point.
546 */
547 if (major) {
Anshuman Khandual61681032019-06-03 12:11:23 +0530548 current->maj_flt++;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000549 perf_sw_event(PERF_COUNT_SW_PAGE_FAULTS_MAJ, 1, regs,
550 addr);
551 } else {
Anshuman Khandual61681032019-06-03 12:11:23 +0530552 current->min_flt++;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000553 perf_sw_event(PERF_COUNT_SW_PAGE_FAULTS_MIN, 1, regs,
554 addr);
555 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000556
Catalin Marinas1d18c472012-03-05 11:49:27 +0000557 return 0;
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100558 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000559
Johannes Weiner87134102013-09-12 15:13:38 -0700560 /*
561 * If we are in kernel mode at this point, we have no context to
562 * handle this fault with.
563 */
564 if (!user_mode(regs))
565 goto no_context;
566
Catalin Marinas1d18c472012-03-05 11:49:27 +0000567 if (fault & VM_FAULT_OOM) {
568 /*
569 * We ran out of memory, call the OOM killer, and return to
570 * userspace (which will retry the fault, or kill us if we got
571 * oom-killed).
572 */
573 pagefault_out_of_memory();
574 return 0;
575 }
576
Eric W. Biederman2d2837f2018-09-22 10:16:42 +0200577 inf = esr_to_fault_info(esr);
Eric W. Biederman559d8d92018-09-22 10:18:42 +0200578 set_thread_esr(addr, esr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000579 if (fault & VM_FAULT_SIGBUS) {
580 /*
581 * We had some memory, but were unable to successfully fix up
582 * this page fault.
583 */
Eric W. Biedermanfeca3552018-09-22 10:26:57 +0200584 arm64_force_sig_fault(SIGBUS, BUS_ADRERR, (void __user *)addr,
585 inf->name);
Eric W. Biederman9ea3a972018-09-22 09:46:39 +0200586 } else if (fault & (VM_FAULT_HWPOISON_LARGE | VM_FAULT_HWPOISON)) {
587 unsigned int lsb;
Will Deacon92ff0672018-02-20 14:53:22 +0000588
Eric W. Biederman9ea3a972018-09-22 09:46:39 +0200589 lsb = PAGE_SHIFT;
590 if (fault & VM_FAULT_HWPOISON_LARGE)
591 lsb = hstate_index_to_shift(VM_FAULT_GET_HINDEX(fault));
Will Deacon92ff0672018-02-20 14:53:22 +0000592
Eric W. Biedermanb4d55572018-09-22 10:37:15 +0200593 arm64_force_sig_mceerr(BUS_MCEERR_AR, (void __user *)addr, lsb,
594 inf->name);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000595 } else {
596 /*
597 * Something tried to access memory that isn't in our memory
598 * map.
599 */
Eric W. Biedermanfeca3552018-09-22 10:26:57 +0200600 arm64_force_sig_fault(SIGSEGV,
601 fault == VM_FAULT_BADACCESS ? SEGV_ACCERR : SEGV_MAPERR,
602 (void __user *)addr,
603 inf->name);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000604 }
605
Catalin Marinas1d18c472012-03-05 11:49:27 +0000606 return 0;
607
608no_context:
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100609 __do_kernel_fault(addr, esr, regs);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000610 return 0;
611}
612
Catalin Marinas1d18c472012-03-05 11:49:27 +0000613static int __kprobes do_translation_fault(unsigned long addr,
614 unsigned int esr,
615 struct pt_regs *regs)
616{
Andrey Konovalov356607f2018-12-28 00:30:27 -0800617 if (is_ttbr0_addr(addr))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000618 return do_page_fault(addr, esr, regs);
619
620 do_bad_area(addr, esr, regs);
621 return 0;
622}
623
EunTaik Lee52d75232016-02-16 04:44:35 +0000624static int do_alignment_fault(unsigned long addr, unsigned int esr,
625 struct pt_regs *regs)
626{
627 do_bad_area(addr, esr, regs);
628 return 0;
629}
630
Catalin Marinas1d18c472012-03-05 11:49:27 +0000631static int do_bad(unsigned long addr, unsigned int esr, struct pt_regs *regs)
632{
Will Deaconf67d5c42017-09-22 11:01:26 +0100633 return 1; /* "fault" */
Catalin Marinas1d18c472012-03-05 11:49:27 +0000634}
635
Tyler Baicar32015c22017-06-21 12:17:08 -0600636static int do_sea(unsigned long addr, unsigned int esr, struct pt_regs *regs)
637{
Tyler Baicar32015c22017-06-21 12:17:08 -0600638 const struct fault_info *inf;
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200639 void __user *siaddr;
Tyler Baicar32015c22017-06-21 12:17:08 -0600640
641 inf = esr_to_fault_info(esr);
Tyler Baicar32015c22017-06-21 12:17:08 -0600642
Tyler Baicar7edda082017-06-21 12:17:09 -0600643 /*
James Morsed44f1b82019-01-29 18:48:50 +0000644 * Return value ignored as we rely on signal merging.
645 * Future patches will make this more robust.
Tyler Baicar7edda082017-06-21 12:17:09 -0600646 */
James Morsed44f1b82019-01-29 18:48:50 +0000647 apei_claim_sea(regs);
Tyler Baicar7edda082017-06-21 12:17:09 -0600648
Tyler Baicar32015c22017-06-21 12:17:08 -0600649 if (esr & ESR_ELx_FnV)
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200650 siaddr = NULL;
Tyler Baicar32015c22017-06-21 12:17:08 -0600651 else
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200652 siaddr = (void __user *)addr;
653 arm64_notify_die(inf->name, regs, inf->sig, inf->code, siaddr, esr);
Tyler Baicar32015c22017-06-21 12:17:08 -0600654
Dongjiu Gengfaa75e12017-12-13 18:36:47 +0800655 return 0;
Tyler Baicar32015c22017-06-21 12:17:08 -0600656}
657
Victor Kamensky09a6adf2017-04-03 22:51:01 -0700658static const struct fault_info fault_info[] = {
Dave Martinaf40ff62018-03-08 17:41:05 +0000659 { do_bad, SIGKILL, SI_KERNEL, "ttbr address size fault" },
660 { do_bad, SIGKILL, SI_KERNEL, "level 1 address size fault" },
661 { do_bad, SIGKILL, SI_KERNEL, "level 2 address size fault" },
662 { do_bad, SIGKILL, SI_KERNEL, "level 3 address size fault" },
Will Deacon7f73f7a2014-11-21 14:22:22 +0000663 { do_translation_fault, SIGSEGV, SEGV_MAPERR, "level 0 translation fault" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000664 { do_translation_fault, SIGSEGV, SEGV_MAPERR, "level 1 translation fault" },
665 { do_translation_fault, SIGSEGV, SEGV_MAPERR, "level 2 translation fault" },
Will Deacon760bfb42017-09-29 12:27:41 +0100666 { do_translation_fault, SIGSEGV, SEGV_MAPERR, "level 3 translation fault" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000667 { do_bad, SIGKILL, SI_KERNEL, "unknown 8" },
Steve Capper084bd292013-04-10 13:48:00 +0100668 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 1 access flag fault" },
669 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 2 access flag fault" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000670 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 3 access flag fault" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000671 { do_bad, SIGKILL, SI_KERNEL, "unknown 12" },
Steve Capper084bd292013-04-10 13:48:00 +0100672 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 1 permission fault" },
673 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 2 permission fault" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000674 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 3 permission fault" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000675 { do_sea, SIGBUS, BUS_OBJERR, "synchronous external abort" },
676 { do_bad, SIGKILL, SI_KERNEL, "unknown 17" },
677 { do_bad, SIGKILL, SI_KERNEL, "unknown 18" },
678 { do_bad, SIGKILL, SI_KERNEL, "unknown 19" },
679 { do_sea, SIGKILL, SI_KERNEL, "level 0 (translation table walk)" },
680 { do_sea, SIGKILL, SI_KERNEL, "level 1 (translation table walk)" },
681 { do_sea, SIGKILL, SI_KERNEL, "level 2 (translation table walk)" },
682 { do_sea, SIGKILL, SI_KERNEL, "level 3 (translation table walk)" },
683 { do_sea, SIGBUS, BUS_OBJERR, "synchronous parity or ECC error" }, // Reserved when RAS is implemented
684 { do_bad, SIGKILL, SI_KERNEL, "unknown 25" },
685 { do_bad, SIGKILL, SI_KERNEL, "unknown 26" },
686 { do_bad, SIGKILL, SI_KERNEL, "unknown 27" },
687 { do_sea, SIGKILL, SI_KERNEL, "level 0 synchronous parity error (translation table walk)" }, // Reserved when RAS is implemented
688 { do_sea, SIGKILL, SI_KERNEL, "level 1 synchronous parity error (translation table walk)" }, // Reserved when RAS is implemented
689 { do_sea, SIGKILL, SI_KERNEL, "level 2 synchronous parity error (translation table walk)" }, // Reserved when RAS is implemented
690 { do_sea, SIGKILL, SI_KERNEL, "level 3 synchronous parity error (translation table walk)" }, // Reserved when RAS is implemented
691 { do_bad, SIGKILL, SI_KERNEL, "unknown 32" },
EunTaik Lee52d75232016-02-16 04:44:35 +0000692 { do_alignment_fault, SIGBUS, BUS_ADRALN, "alignment fault" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000693 { do_bad, SIGKILL, SI_KERNEL, "unknown 34" },
694 { do_bad, SIGKILL, SI_KERNEL, "unknown 35" },
695 { do_bad, SIGKILL, SI_KERNEL, "unknown 36" },
696 { do_bad, SIGKILL, SI_KERNEL, "unknown 37" },
697 { do_bad, SIGKILL, SI_KERNEL, "unknown 38" },
698 { do_bad, SIGKILL, SI_KERNEL, "unknown 39" },
699 { do_bad, SIGKILL, SI_KERNEL, "unknown 40" },
700 { do_bad, SIGKILL, SI_KERNEL, "unknown 41" },
701 { do_bad, SIGKILL, SI_KERNEL, "unknown 42" },
702 { do_bad, SIGKILL, SI_KERNEL, "unknown 43" },
703 { do_bad, SIGKILL, SI_KERNEL, "unknown 44" },
704 { do_bad, SIGKILL, SI_KERNEL, "unknown 45" },
705 { do_bad, SIGKILL, SI_KERNEL, "unknown 46" },
706 { do_bad, SIGKILL, SI_KERNEL, "unknown 47" },
707 { do_bad, SIGKILL, SI_KERNEL, "TLB conflict abort" },
708 { do_bad, SIGKILL, SI_KERNEL, "Unsupported atomic hardware update fault" },
709 { do_bad, SIGKILL, SI_KERNEL, "unknown 50" },
710 { do_bad, SIGKILL, SI_KERNEL, "unknown 51" },
711 { do_bad, SIGKILL, SI_KERNEL, "implementation fault (lockdown abort)" },
712 { do_bad, SIGBUS, BUS_OBJERR, "implementation fault (unsupported exclusive)" },
713 { do_bad, SIGKILL, SI_KERNEL, "unknown 54" },
714 { do_bad, SIGKILL, SI_KERNEL, "unknown 55" },
715 { do_bad, SIGKILL, SI_KERNEL, "unknown 56" },
716 { do_bad, SIGKILL, SI_KERNEL, "unknown 57" },
717 { do_bad, SIGKILL, SI_KERNEL, "unknown 58" },
718 { do_bad, SIGKILL, SI_KERNEL, "unknown 59" },
719 { do_bad, SIGKILL, SI_KERNEL, "unknown 60" },
720 { do_bad, SIGKILL, SI_KERNEL, "section domain fault" },
721 { do_bad, SIGKILL, SI_KERNEL, "page domain fault" },
722 { do_bad, SIGKILL, SI_KERNEL, "unknown 63" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000723};
724
James Morseafa7c0e2019-10-25 17:42:15 +0100725void do_mem_abort(unsigned long addr, unsigned int esr, struct pt_regs *regs)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000726{
Victor Kamensky09a6adf2017-04-03 22:51:01 -0700727 const struct fault_info *inf = esr_to_fault_info(esr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000728
729 if (!inf->fn(addr, esr, regs))
730 return;
731
Will Deacon1049c302018-02-20 14:41:02 +0000732 if (!user_mode(regs)) {
733 pr_alert("Unhandled fault at 0x%016lx\n", addr);
734 mem_abort_decode(esr);
Will Deacon80b6eb02017-10-31 15:56:11 +0000735 show_pte(addr);
Will Deacon1049c302018-02-20 14:41:02 +0000736 }
Mark Rutland42dbf542017-10-19 11:19:55 +0100737
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200738 arm64_notify_die(inf->name, regs,
739 inf->sig, inf->code, (void __user *)addr, esr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000740}
James Morseb6e43c02019-10-25 17:42:10 +0100741NOKPROBE_SYMBOL(do_mem_abort);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000742
James Morseafa7c0e2019-10-25 17:42:15 +0100743void do_el0_irq_bp_hardening(void)
Will Deacon30d88c02018-02-02 17:31:40 +0000744{
745 /* PC has already been checked in entry.S */
746 arm64_apply_bp_hardening();
747}
James Morseb6e43c02019-10-25 17:42:10 +0100748NOKPROBE_SYMBOL(do_el0_irq_bp_hardening);
Will Deacon30d88c02018-02-02 17:31:40 +0000749
James Morseafa7c0e2019-10-25 17:42:15 +0100750void do_sp_pc_abort(unsigned long addr, unsigned int esr, struct pt_regs *regs)
Will Deacon0f15adb2018-01-03 11:17:58 +0000751{
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200752 arm64_notify_die("SP/PC alignment exception", regs,
753 SIGBUS, BUS_ADRALN, (void __user *)addr, esr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000754}
James Morseb6e43c02019-10-25 17:42:10 +0100755NOKPROBE_SYMBOL(do_sp_pc_abort);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000756
Dave P Martin9fb74102015-07-24 16:37:48 +0100757int __init early_brk64(unsigned long addr, unsigned int esr,
758 struct pt_regs *regs);
759
760/*
761 * __refdata because early_brk64 is __init, but the reference to it is
762 * clobbered at arch_initcall time.
763 * See traps.c and debug-monitors.c:debug_traps_init().
764 */
765static struct fault_info __refdata debug_fault_info[] = {
Catalin Marinas1d18c472012-03-05 11:49:27 +0000766 { do_bad, SIGTRAP, TRAP_HWBKPT, "hardware breakpoint" },
767 { do_bad, SIGTRAP, TRAP_HWBKPT, "hardware single-step" },
768 { do_bad, SIGTRAP, TRAP_HWBKPT, "hardware watchpoint" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000769 { do_bad, SIGKILL, SI_KERNEL, "unknown 3" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000770 { do_bad, SIGTRAP, TRAP_BRKPT, "aarch32 BKPT" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000771 { do_bad, SIGKILL, SI_KERNEL, "aarch32 vector catch" },
Dave P Martin9fb74102015-07-24 16:37:48 +0100772 { early_brk64, SIGTRAP, TRAP_BRKPT, "aarch64 BRK" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000773 { do_bad, SIGKILL, SI_KERNEL, "unknown 7" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000774};
775
776void __init hook_debug_fault_code(int nr,
777 int (*fn)(unsigned long, unsigned int, struct pt_regs *),
778 int sig, int code, const char *name)
779{
780 BUG_ON(nr < 0 || nr >= ARRAY_SIZE(debug_fault_info));
781
782 debug_fault_info[nr].fn = fn;
783 debug_fault_info[nr].sig = sig;
784 debug_fault_info[nr].code = code;
785 debug_fault_info[nr].name = name;
786}
787
Masami Hiramatsud8bb6712019-08-01 23:36:14 +0900788/*
789 * In debug exception context, we explicitly disable preemption despite
790 * having interrupts disabled.
791 * This serves two purposes: it makes it much less likely that we would
792 * accidentally schedule in exception context and it will force a warning
793 * if we somehow manage to schedule by accident.
794 */
795static void debug_exception_enter(struct pt_regs *regs)
796{
797 /*
798 * Tell lockdep we disabled irqs in entry.S. Do nothing if they were
799 * already disabled to preserve the last enabled/disabled addresses.
800 */
801 if (interrupts_enabled(regs))
802 trace_hardirqs_off();
803
804 if (user_mode(regs)) {
805 RCU_LOCKDEP_WARN(!rcu_is_watching(), "entry code didn't wake RCU");
806 } else {
807 /*
808 * We might have interrupted pretty much anything. In
809 * fact, if we're a debug exception, we can even interrupt
810 * NMI processing. We don't want this code makes in_nmi()
811 * to return true, but we need to notify RCU.
812 */
813 rcu_nmi_enter();
814 }
815
816 preempt_disable();
817
818 /* This code is a bit fragile. Test it. */
819 RCU_LOCKDEP_WARN(!rcu_is_watching(), "exception_enter didn't work");
820}
821NOKPROBE_SYMBOL(debug_exception_enter);
822
823static void debug_exception_exit(struct pt_regs *regs)
824{
825 preempt_enable_no_resched();
826
827 if (!user_mode(regs))
828 rcu_nmi_exit();
829
830 if (interrupts_enabled(regs))
831 trace_hardirqs_on();
832}
833NOKPROBE_SYMBOL(debug_exception_exit);
834
Will Deacon969f5ea2019-04-29 13:03:57 +0100835#ifdef CONFIG_ARM64_ERRATUM_1463225
836DECLARE_PER_CPU(int, __in_cortex_a76_erratum_1463225_wa);
837
James Morseb6e43c02019-10-25 17:42:10 +0100838static int cortex_a76_erratum_1463225_debug_handler(struct pt_regs *regs)
Will Deacon969f5ea2019-04-29 13:03:57 +0100839{
840 if (user_mode(regs))
841 return 0;
842
843 if (!__this_cpu_read(__in_cortex_a76_erratum_1463225_wa))
844 return 0;
845
846 /*
847 * We've taken a dummy step exception from the kernel to ensure
848 * that interrupts are re-enabled on the syscall path. Return back
849 * to cortex_a76_erratum_1463225_svc_handler() with debug exceptions
850 * masked so that we can safely restore the mdscr and get on with
851 * handling the syscall.
852 */
853 regs->pstate |= PSR_D_BIT;
854 return 1;
855}
856#else
James Morseb6e43c02019-10-25 17:42:10 +0100857static int cortex_a76_erratum_1463225_debug_handler(struct pt_regs *regs)
Will Deacon969f5ea2019-04-29 13:03:57 +0100858{
859 return 0;
860}
861#endif /* CONFIG_ARM64_ERRATUM_1463225 */
James Morseb6e43c02019-10-25 17:42:10 +0100862NOKPROBE_SYMBOL(cortex_a76_erratum_1463225_debug_handler);
Will Deacon969f5ea2019-04-29 13:03:57 +0100863
James Morseafa7c0e2019-10-25 17:42:15 +0100864void do_debug_exception(unsigned long addr_if_watchpoint, unsigned int esr,
865 struct pt_regs *regs)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000866{
Anshuman Khandual359048f2018-09-22 21:09:54 +0530867 const struct fault_info *inf = esr_to_debug_fault_info(esr);
Will Deaconb9a4b9d2019-03-01 13:28:00 +0000868 unsigned long pc = instruction_pointer(regs);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000869
Will Deacon969f5ea2019-04-29 13:03:57 +0100870 if (cortex_a76_erratum_1463225_debug_handler(regs))
871 return;
872
Masami Hiramatsud8bb6712019-08-01 23:36:14 +0900873 debug_exception_enter(regs);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000874
Will Deaconb9a4b9d2019-03-01 13:28:00 +0000875 if (user_mode(regs) && !is_ttbr0_addr(pc))
Will Deacon5dfc6ed2018-02-02 17:31:39 +0000876 arm64_apply_bp_hardening();
877
Will Deacon52c6d142019-02-25 12:06:43 +0000878 if (inf->fn(addr_if_watchpoint, esr, regs)) {
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200879 arm64_notify_die(inf->name, regs,
Will Deaconb9a4b9d2019-03-01 13:28:00 +0000880 inf->sig, inf->code, (void __user *)pc, esr);
James Morse6afedcd2016-04-13 13:40:00 +0100881 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000882
Masami Hiramatsud8bb6712019-08-01 23:36:14 +0900883 debug_exception_exit(regs);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000884}
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400885NOKPROBE_SYMBOL(do_debug_exception);