blob: 66c295019a9aa55751a928980f9fc5a0a577741f [file] [log] [blame]
Catalin Marinas1d18c472012-03-05 11:49:27 +00001/*
2 * Based on arch/arm/mm/fault.c
3 *
4 * Copyright (C) 1995 Linus Torvalds
5 * Copyright (C) 1995-2004 Russell King
6 * Copyright (C) 2012 ARM Ltd.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
Paul Gortmaker0edfa832016-09-19 17:38:55 -040021#include <linux/extable.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000022#include <linux/signal.h>
23#include <linux/mm.h>
24#include <linux/hardirq.h>
25#include <linux/init.h>
26#include <linux/kprobes.h>
27#include <linux/uaccess.h>
28#include <linux/page-flags.h>
Ingo Molnar3f07c012017-02-08 18:51:30 +010029#include <linux/sched/signal.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010030#include <linux/sched/debug.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000031#include <linux/highmem.h>
32#include <linux/perf_event.h>
James Morse7209c862016-10-18 11:27:47 +010033#include <linux/preempt.h>
Jonathan (Zhixiong) Zhange7c600f2017-06-08 18:25:27 +010034#include <linux/hugetlb.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000035
James Morse7209c862016-10-18 11:27:47 +010036#include <asm/bug.h>
Catalin Marinas3bbf7152017-06-26 14:27:36 +010037#include <asm/cmpxchg.h>
James Morse338d4f42015-07-22 19:05:54 +010038#include <asm/cpufeature.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000039#include <asm/exception.h>
40#include <asm/debug-monitors.h>
Catalin Marinas91413002014-04-06 23:04:12 +010041#include <asm/esr.h>
James Morse338d4f42015-07-22 19:05:54 +010042#include <asm/sysreg.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000043#include <asm/system_misc.h>
44#include <asm/pgtable.h>
45#include <asm/tlbflush.h>
Will Deacon92ff0672018-02-20 14:53:22 +000046#include <asm/traps.h>
Catalin Marinas1d18c472012-03-05 11:49:27 +000047
Tyler Baicar7edda082017-06-21 12:17:09 -060048#include <acpi/ghes.h>
49
Victor Kamensky09a6adf2017-04-03 22:51:01 -070050struct fault_info {
51 int (*fn)(unsigned long addr, unsigned int esr,
52 struct pt_regs *regs);
53 int sig;
54 int code;
55 const char *name;
56};
57
58static const struct fault_info fault_info[];
59
60static inline const struct fault_info *esr_to_fault_info(unsigned int esr)
61{
62 return fault_info + (esr & 63);
63}
Catalin Marinas3495386b2012-10-24 16:34:02 +010064
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -040065#ifdef CONFIG_KPROBES
66static inline int notify_page_fault(struct pt_regs *regs, unsigned int esr)
67{
68 int ret = 0;
69
70 /* kprobe_running() needs smp_processor_id() */
71 if (!user_mode(regs)) {
72 preempt_disable();
73 if (kprobe_running() && kprobe_fault_handler(regs, esr))
74 ret = 1;
75 preempt_enable();
76 }
77
78 return ret;
79}
80#else
81static inline int notify_page_fault(struct pt_regs *regs, unsigned int esr)
82{
83 return 0;
84}
85#endif
86
Julien Thierry1f9b8932017-08-04 09:31:42 +010087static void data_abort_decode(unsigned int esr)
88{
89 pr_alert("Data abort info:\n");
90
91 if (esr & ESR_ELx_ISV) {
92 pr_alert(" Access size = %u byte(s)\n",
93 1U << ((esr & ESR_ELx_SAS) >> ESR_ELx_SAS_SHIFT));
94 pr_alert(" SSE = %lu, SRT = %lu\n",
95 (esr & ESR_ELx_SSE) >> ESR_ELx_SSE_SHIFT,
96 (esr & ESR_ELx_SRT_MASK) >> ESR_ELx_SRT_SHIFT);
97 pr_alert(" SF = %lu, AR = %lu\n",
98 (esr & ESR_ELx_SF) >> ESR_ELx_SF_SHIFT,
99 (esr & ESR_ELx_AR) >> ESR_ELx_AR_SHIFT);
100 } else {
Mark Rutland0a6de8b2017-10-02 12:42:00 +0100101 pr_alert(" ISV = 0, ISS = 0x%08lx\n", esr & ESR_ELx_ISS_MASK);
Julien Thierry1f9b8932017-08-04 09:31:42 +0100102 }
103
104 pr_alert(" CM = %lu, WnR = %lu\n",
105 (esr & ESR_ELx_CM) >> ESR_ELx_CM_SHIFT,
106 (esr & ESR_ELx_WNR) >> ESR_ELx_WNR_SHIFT);
107}
108
Julien Thierry1f9b8932017-08-04 09:31:42 +0100109static void mem_abort_decode(unsigned int esr)
110{
111 pr_alert("Mem abort info:\n");
112
Mark Rutland42dbf542017-10-19 11:19:55 +0100113 pr_alert(" ESR = 0x%08x\n", esr);
Julien Thierry1f9b8932017-08-04 09:31:42 +0100114 pr_alert(" Exception class = %s, IL = %u bits\n",
115 esr_get_class_string(esr),
116 (esr & ESR_ELx_IL) ? 32 : 16);
117 pr_alert(" SET = %lu, FnV = %lu\n",
118 (esr & ESR_ELx_SET_MASK) >> ESR_ELx_SET_SHIFT,
119 (esr & ESR_ELx_FnV) >> ESR_ELx_FnV_SHIFT);
120 pr_alert(" EA = %lu, S1PTW = %lu\n",
121 (esr & ESR_ELx_EA) >> ESR_ELx_EA_SHIFT,
122 (esr & ESR_ELx_S1PTW) >> ESR_ELx_S1PTW_SHIFT);
123
124 if (esr_is_data_abort(esr))
125 data_abort_decode(esr);
126}
127
Catalin Marinas1d18c472012-03-05 11:49:27 +0000128/*
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100129 * Dump out the page tables associated with 'addr' in the currently active mm.
Catalin Marinas1d18c472012-03-05 11:49:27 +0000130 */
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100131void show_pte(unsigned long addr)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000132{
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100133 struct mm_struct *mm;
Will Deacon20a004e2018-02-15 11:14:56 +0000134 pgd_t *pgdp;
135 pgd_t pgd;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000136
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100137 if (addr < TASK_SIZE) {
138 /* TTBR0 */
139 mm = current->active_mm;
140 if (mm == &init_mm) {
141 pr_alert("[%016lx] user address but active_mm is swapper\n",
142 addr);
143 return;
144 }
145 } else if (addr >= VA_START) {
146 /* TTBR1 */
Catalin Marinas1d18c472012-03-05 11:49:27 +0000147 mm = &init_mm;
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100148 } else {
149 pr_alert("[%016lx] address between user and kernel address ranges\n",
150 addr);
151 return;
152 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000153
Will Deacon20a004e2018-02-15 11:14:56 +0000154 pr_alert("%s pgtable: %luk pages, %u-bit VAs, pgdp = %p\n",
Will Deacon1eb34b62017-05-15 15:23:58 +0100155 mm == &init_mm ? "swapper" : "user", PAGE_SIZE / SZ_1K,
156 VA_BITS, mm->pgd);
Will Deacon20a004e2018-02-15 11:14:56 +0000157 pgdp = pgd_offset(mm, addr);
158 pgd = READ_ONCE(*pgdp);
159 pr_alert("[%016lx] pgd=%016llx", addr, pgd_val(pgd));
Catalin Marinas1d18c472012-03-05 11:49:27 +0000160
161 do {
Will Deacon20a004e2018-02-15 11:14:56 +0000162 pud_t *pudp, pud;
163 pmd_t *pmdp, pmd;
164 pte_t *ptep, pte;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000165
Will Deacon20a004e2018-02-15 11:14:56 +0000166 if (pgd_none(pgd) || pgd_bad(pgd))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000167 break;
168
Will Deacon20a004e2018-02-15 11:14:56 +0000169 pudp = pud_offset(pgdp, addr);
170 pud = READ_ONCE(*pudp);
171 pr_cont(", pud=%016llx", pud_val(pud));
172 if (pud_none(pud) || pud_bad(pud))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000173 break;
174
Will Deacon20a004e2018-02-15 11:14:56 +0000175 pmdp = pmd_offset(pudp, addr);
176 pmd = READ_ONCE(*pmdp);
177 pr_cont(", pmd=%016llx", pmd_val(pmd));
178 if (pmd_none(pmd) || pmd_bad(pmd))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000179 break;
180
Will Deacon20a004e2018-02-15 11:14:56 +0000181 ptep = pte_offset_map(pmdp, addr);
182 pte = READ_ONCE(*ptep);
183 pr_cont(", pte=%016llx", pte_val(pte));
184 pte_unmap(ptep);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000185 } while(0);
186
Mark Rutland6ef4fb32017-01-03 14:27:26 +0000187 pr_cont("\n");
Catalin Marinas1d18c472012-03-05 11:49:27 +0000188}
189
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100190/*
191 * This function sets the access flags (dirty, accessed), as well as write
192 * permission, and only to a more permissive setting.
193 *
194 * It needs to cope with hardware update of the accessed/dirty state by other
195 * agents in the system and can safely skip the __sync_icache_dcache() call as,
196 * like set_pte_at(), the PTE is never changed from no-exec to exec here.
197 *
198 * Returns whether or not the PTE actually changed.
199 */
200int ptep_set_access_flags(struct vm_area_struct *vma,
201 unsigned long address, pte_t *ptep,
202 pte_t entry, int dirty)
203{
Catalin Marinas3bbf7152017-06-26 14:27:36 +0100204 pteval_t old_pteval, pteval;
Will Deacon20a004e2018-02-15 11:14:56 +0000205 pte_t pte = READ_ONCE(*ptep);
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100206
Will Deacon20a004e2018-02-15 11:14:56 +0000207 if (pte_same(pte, entry))
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100208 return 0;
209
210 /* only preserve the access flags and write permission */
Catalin Marinas73e86cb2017-07-04 19:04:18 +0100211 pte_val(entry) &= PTE_RDONLY | PTE_AF | PTE_WRITE | PTE_DIRTY;
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100212
213 /*
214 * Setting the flags must be done atomically to avoid racing with the
Catalin Marinas6d332742017-07-25 14:53:03 +0100215 * hardware update of the access/dirty state. The PTE_RDONLY bit must
216 * be set to the most permissive (lowest value) of *ptep and entry
217 * (calculated as: a & b == ~(~a | ~b)).
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100218 */
Catalin Marinas6d332742017-07-25 14:53:03 +0100219 pte_val(entry) ^= PTE_RDONLY;
Will Deacon20a004e2018-02-15 11:14:56 +0000220 pteval = pte_val(pte);
Catalin Marinas3bbf7152017-06-26 14:27:36 +0100221 do {
222 old_pteval = pteval;
223 pteval ^= PTE_RDONLY;
224 pteval |= pte_val(entry);
225 pteval ^= PTE_RDONLY;
226 pteval = cmpxchg_relaxed(&pte_val(*ptep), old_pteval, pteval);
227 } while (pteval != old_pteval);
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100228
229 flush_tlb_fix_spurious_fault(vma, address);
230 return 1;
231}
Catalin Marinas66dbd6e2016-04-13 16:01:22 +0100232
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700233static bool is_el1_instruction_abort(unsigned int esr)
234{
235 return ESR_ELx_EC(esr) == ESR_ELx_EC_IABT_CUR;
236}
237
Mark Rutland969e61b2018-05-21 14:14:50 +0100238static inline bool is_el1_permission_fault(unsigned int esr,
239 struct pt_regs *regs,
240 unsigned long addr)
Stephen Boydb824b932017-04-05 12:18:31 -0700241{
242 unsigned int ec = ESR_ELx_EC(esr);
243 unsigned int fsc_type = esr & ESR_ELx_FSC_TYPE;
244
245 if (ec != ESR_ELx_EC_DABT_CUR && ec != ESR_ELx_EC_IABT_CUR)
246 return false;
247
248 if (fsc_type == ESR_ELx_FSC_PERM)
249 return true;
250
Robin Murphy51369e32018-02-05 15:34:18 +0000251 if (addr < TASK_SIZE && system_uses_ttbr0_pan())
Stephen Boydb824b932017-04-05 12:18:31 -0700252 return fsc_type == ESR_ELx_FSC_FAULT &&
253 (regs->pstate & PSR_PAN_BIT);
254
255 return false;
256}
257
Mark Rutlandc870f142018-05-21 14:14:51 +0100258static void die_kernel_fault(const char *msg, unsigned long addr,
259 unsigned int esr, struct pt_regs *regs)
260{
261 bust_spinlocks(1);
262
263 pr_alert("Unable to handle kernel %s at virtual address %016lx\n", msg,
264 addr);
265
266 mem_abort_decode(esr);
267
268 show_pte(addr);
269 die("Oops", regs, esr);
270 bust_spinlocks(0);
271 do_exit(SIGKILL);
272}
273
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100274static void __do_kernel_fault(unsigned long addr, unsigned int esr,
275 struct pt_regs *regs)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000276{
Stephen Boydb824b932017-04-05 12:18:31 -0700277 const char *msg;
278
Catalin Marinas1d18c472012-03-05 11:49:27 +0000279 /*
280 * Are we prepared to handle this kernel fault?
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700281 * We are almost certainly not prepared to handle instruction faults.
Catalin Marinas1d18c472012-03-05 11:49:27 +0000282 */
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700283 if (!is_el1_instruction_abort(esr) && fixup_exception(regs))
Catalin Marinas1d18c472012-03-05 11:49:27 +0000284 return;
285
Mark Rutland969e61b2018-05-21 14:14:50 +0100286 if (is_el1_permission_fault(esr, regs, addr)) {
Stephen Boydb824b932017-04-05 12:18:31 -0700287 if (esr & ESR_ELx_WNR)
288 msg = "write to read-only memory";
289 else
290 msg = "read from unreadable memory";
291 } else if (addr < PAGE_SIZE) {
292 msg = "NULL pointer dereference";
293 } else {
294 msg = "paging request";
295 }
296
Mark Rutlandc870f142018-05-21 14:14:51 +0100297 die_kernel_fault(msg, addr, esr, regs);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000298}
299
Eric W. Biedermanf29ad202018-09-22 09:37:55 +0200300static void set_thread_esr(unsigned long address, unsigned int esr)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000301{
Eric W. Biedermanf29ad202018-09-22 09:37:55 +0200302 current->thread.fault_address = address;
Peter Maydellcc198462018-05-22 17:11:20 +0100303
304 /*
305 * If the faulting address is in the kernel, we must sanitize the ESR.
306 * From userspace's point of view, kernel-only mappings don't exist
307 * at all, so we report them as level 0 translation faults.
308 * (This is not quite the way that "no mapping there at all" behaves:
309 * an alignment fault not caused by the memory type would take
310 * precedence over translation fault for a real access to empty
311 * space. Unfortunately we can't easily distinguish "alignment fault
312 * not caused by memory type" from "alignment fault caused by memory
313 * type", so we ignore this wrinkle and just return the translation
314 * fault.)
315 */
316 if (current->thread.fault_address >= TASK_SIZE) {
317 switch (ESR_ELx_EC(esr)) {
318 case ESR_ELx_EC_DABT_LOW:
319 /*
320 * These bits provide only information about the
321 * faulting instruction, which userspace knows already.
322 * We explicitly clear bits which are architecturally
323 * RES0 in case they are given meanings in future.
324 * We always report the ESR as if the fault was taken
325 * to EL1 and so ISV and the bits in ISS[23:14] are
326 * clear. (In fact it always will be a fault to EL1.)
327 */
328 esr &= ESR_ELx_EC_MASK | ESR_ELx_IL |
329 ESR_ELx_CM | ESR_ELx_WNR;
330 esr |= ESR_ELx_FSC_FAULT;
331 break;
332 case ESR_ELx_EC_IABT_LOW:
333 /*
334 * Claim a level 0 translation fault.
335 * All other bits are architecturally RES0 for faults
336 * reported with that DFSC value, so we clear them.
337 */
338 esr &= ESR_ELx_EC_MASK | ESR_ELx_IL;
339 esr |= ESR_ELx_FSC_FAULT;
340 break;
341 default:
342 /*
343 * This should never happen (entry.S only brings us
344 * into this code for insn and data aborts from a lower
345 * exception level). Fail safe by not providing an ESR
346 * context record at all.
347 */
348 WARN(1, "ESR 0x%x is not DABT or IABT from EL0\n", esr);
349 esr = 0;
350 break;
351 }
352 }
353
Will Deacon92ff0672018-02-20 14:53:22 +0000354 current->thread.fault_code = esr;
Eric W. Biedermanf29ad202018-09-22 09:37:55 +0200355}
356
Catalin Marinas59f67e12013-09-16 15:18:28 +0100357static void do_bad_area(unsigned long addr, unsigned int esr, struct pt_regs *regs)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000358{
Catalin Marinas1d18c472012-03-05 11:49:27 +0000359 /*
360 * If we are in kernel mode at this point, we have no context to
361 * handle this fault with.
362 */
Victor Kamensky09a6adf2017-04-03 22:51:01 -0700363 if (user_mode(regs)) {
Will Deacon92ff0672018-02-20 14:53:22 +0000364 const struct fault_info *inf = esr_to_fault_info(esr);
Will Deacon92ff0672018-02-20 14:53:22 +0000365
Eric W. Biedermaneffb0932018-09-22 10:05:41 +0200366 set_thread_esr(addr, esr);
Eric W. Biedermanfeca3552018-09-22 10:26:57 +0200367 arm64_force_sig_fault(inf->sig, inf->code, (void __user *)addr,
368 inf->name);
Will Deacon92ff0672018-02-20 14:53:22 +0000369 } else {
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100370 __do_kernel_fault(addr, esr, regs);
Will Deacon92ff0672018-02-20 14:53:22 +0000371 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000372}
373
374#define VM_FAULT_BADMAP 0x010000
375#define VM_FAULT_BADACCESS 0x020000
376
Souptick Joarder50a7ca32018-08-17 15:44:47 -0700377static vm_fault_t __do_page_fault(struct mm_struct *mm, unsigned long addr,
Will Deacondb6f4102013-07-19 15:37:12 +0100378 unsigned int mm_flags, unsigned long vm_flags,
Catalin Marinas1d18c472012-03-05 11:49:27 +0000379 struct task_struct *tsk)
380{
381 struct vm_area_struct *vma;
Souptick Joarder50a7ca32018-08-17 15:44:47 -0700382 vm_fault_t fault;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000383
384 vma = find_vma(mm, addr);
385 fault = VM_FAULT_BADMAP;
386 if (unlikely(!vma))
387 goto out;
388 if (unlikely(vma->vm_start > addr))
389 goto check_stack;
390
391 /*
392 * Ok, we have a good vm_area for this memory access, so we can handle
393 * it.
394 */
395good_area:
Will Deacondb6f4102013-07-19 15:37:12 +0100396 /*
397 * Check that the permissions on the VMA allow for the fault which
Catalin Marinascab15ce2016-08-11 18:44:50 +0100398 * occurred.
Will Deacondb6f4102013-07-19 15:37:12 +0100399 */
400 if (!(vma->vm_flags & vm_flags)) {
Catalin Marinas1d18c472012-03-05 11:49:27 +0000401 fault = VM_FAULT_BADACCESS;
402 goto out;
403 }
404
Kirill A. Shutemovdcddffd2016-07-26 15:25:18 -0700405 return handle_mm_fault(vma, addr & PAGE_MASK, mm_flags);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000406
407check_stack:
408 if (vma->vm_flags & VM_GROWSDOWN && !expand_stack(vma, addr))
409 goto good_area;
410out:
411 return fault;
412}
413
Mark Rutland541ec872016-05-31 12:33:03 +0100414static bool is_el0_instruction_abort(unsigned int esr)
415{
416 return ESR_ELx_EC(esr) == ESR_ELx_EC_IABT_LOW;
417}
418
Catalin Marinas1d18c472012-03-05 11:49:27 +0000419static int __kprobes do_page_fault(unsigned long addr, unsigned int esr,
420 struct pt_regs *regs)
421{
Eric W. Biederman2d2837f2018-09-22 10:16:42 +0200422 const struct fault_info *inf;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000423 struct task_struct *tsk;
424 struct mm_struct *mm;
Will Deacon92ff0672018-02-20 14:53:22 +0000425 struct siginfo si;
Souptick Joarder50a7ca32018-08-17 15:44:47 -0700426 vm_fault_t fault, major = 0;
Catalin Marinascab15ce2016-08-11 18:44:50 +0100427 unsigned long vm_flags = VM_READ | VM_WRITE;
Will Deacondb6f4102013-07-19 15:37:12 +0100428 unsigned int mm_flags = FAULT_FLAG_ALLOW_RETRY | FAULT_FLAG_KILLABLE;
429
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400430 if (notify_page_fault(regs, esr))
431 return 0;
432
Catalin Marinas1d18c472012-03-05 11:49:27 +0000433 tsk = current;
434 mm = tsk->mm;
435
Catalin Marinas1d18c472012-03-05 11:49:27 +0000436 /*
437 * If we're in an interrupt or have no user context, we must not take
438 * the fault.
439 */
David Hildenbrand70ffdb92015-05-11 17:52:11 +0200440 if (faulthandler_disabled() || !mm)
Catalin Marinas1d18c472012-03-05 11:49:27 +0000441 goto no_context;
442
Johannes Weiner759496b2013-09-12 15:13:39 -0700443 if (user_mode(regs))
444 mm_flags |= FAULT_FLAG_USER;
445
Mark Rutland541ec872016-05-31 12:33:03 +0100446 if (is_el0_instruction_abort(esr)) {
Johannes Weiner759496b2013-09-12 15:13:39 -0700447 vm_flags = VM_EXEC;
Mark Rutlandaed40e02014-11-24 12:31:40 +0000448 } else if ((esr & ESR_ELx_WNR) && !(esr & ESR_ELx_CM)) {
Johannes Weiner759496b2013-09-12 15:13:39 -0700449 vm_flags = VM_WRITE;
450 mm_flags |= FAULT_FLAG_WRITE;
451 }
452
Mark Rutland969e61b2018-05-21 14:14:50 +0100453 if (addr < TASK_SIZE && is_el1_permission_fault(esr, regs, addr)) {
James Morsee19a6ee2016-06-20 18:28:01 +0100454 /* regs->orig_addr_limit may be 0 if we entered from EL0 */
455 if (regs->orig_addr_limit == KERNEL_DS)
Mark Rutlandc870f142018-05-21 14:14:51 +0100456 die_kernel_fault("access to user memory with fs=KERNEL_DS",
457 addr, esr, regs);
James Morse70544192016-02-05 14:58:50 +0000458
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700459 if (is_el1_instruction_abort(esr))
Mark Rutlandc870f142018-05-21 14:14:51 +0100460 die_kernel_fault("execution of user memory",
461 addr, esr, regs);
Laura Abbott9adeb8e2016-08-09 18:25:26 -0700462
James Morse57f49592016-02-05 14:58:48 +0000463 if (!search_exception_tables(regs->pc))
Mark Rutlandc870f142018-05-21 14:14:51 +0100464 die_kernel_fault("access to user memory outside uaccess routines",
465 addr, esr, regs);
James Morse57f49592016-02-05 14:58:48 +0000466 }
James Morse338d4f42015-07-22 19:05:54 +0100467
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100468 perf_sw_event(PERF_COUNT_SW_PAGE_FAULTS, 1, regs, addr);
469
James Morse338d4f42015-07-22 19:05:54 +0100470 /*
Catalin Marinas1d18c472012-03-05 11:49:27 +0000471 * As per x86, we may deadlock here. However, since the kernel only
472 * validly references user space from well defined areas of the code,
473 * we can bug out early if this is from code which shouldn't.
474 */
475 if (!down_read_trylock(&mm->mmap_sem)) {
476 if (!user_mode(regs) && !search_exception_tables(regs->pc))
477 goto no_context;
478retry:
479 down_read(&mm->mmap_sem);
480 } else {
481 /*
482 * The above down_read_trylock() might have succeeded in which
483 * case, we'll have missed the might_sleep() from down_read().
484 */
485 might_sleep();
486#ifdef CONFIG_DEBUG_VM
487 if (!user_mode(regs) && !search_exception_tables(regs->pc))
488 goto no_context;
489#endif
490 }
491
Will Deacondb6f4102013-07-19 15:37:12 +0100492 fault = __do_page_fault(mm, addr, mm_flags, vm_flags, tsk);
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100493 major |= fault & VM_FAULT_MAJOR;
494
495 if (fault & VM_FAULT_RETRY) {
496 /*
497 * If we need to retry but a fatal signal is pending,
498 * handle the signal first. We do not need to release
499 * the mmap_sem because it would already be released
500 * in __lock_page_or_retry in mm/filemap.c.
501 */
Mark Rutland289d07a2017-07-11 15:19:22 +0100502 if (fatal_signal_pending(current)) {
503 if (!user_mode(regs))
504 goto no_context;
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100505 return 0;
Mark Rutland289d07a2017-07-11 15:19:22 +0100506 }
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100507
508 /*
509 * Clear FAULT_FLAG_ALLOW_RETRY to avoid any risk of
510 * starvation.
511 */
512 if (mm_flags & FAULT_FLAG_ALLOW_RETRY) {
513 mm_flags &= ~FAULT_FLAG_ALLOW_RETRY;
514 mm_flags |= FAULT_FLAG_TRIED;
515 goto retry;
516 }
517 }
518 up_read(&mm->mmap_sem);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000519
520 /*
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100521 * Handle the "normal" (no error) case first.
Catalin Marinas1d18c472012-03-05 11:49:27 +0000522 */
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100523 if (likely(!(fault & (VM_FAULT_ERROR | VM_FAULT_BADMAP |
524 VM_FAULT_BADACCESS)))) {
525 /*
526 * Major/minor page fault accounting is only done
527 * once. If we go through a retry, it is extremely
528 * likely that the page will be found in page cache at
529 * that point.
530 */
531 if (major) {
Catalin Marinas1d18c472012-03-05 11:49:27 +0000532 tsk->maj_flt++;
533 perf_sw_event(PERF_COUNT_SW_PAGE_FAULTS_MAJ, 1, regs,
534 addr);
535 } else {
536 tsk->min_flt++;
537 perf_sw_event(PERF_COUNT_SW_PAGE_FAULTS_MIN, 1, regs,
538 addr);
539 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000540
Catalin Marinas1d18c472012-03-05 11:49:27 +0000541 return 0;
Punit Agrawal0e3a9022017-06-08 18:25:28 +0100542 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000543
Johannes Weiner87134102013-09-12 15:13:38 -0700544 /*
545 * If we are in kernel mode at this point, we have no context to
546 * handle this fault with.
547 */
548 if (!user_mode(regs))
549 goto no_context;
550
Catalin Marinas1d18c472012-03-05 11:49:27 +0000551 if (fault & VM_FAULT_OOM) {
552 /*
553 * We ran out of memory, call the OOM killer, and return to
554 * userspace (which will retry the fault, or kill us if we got
555 * oom-killed).
556 */
557 pagefault_out_of_memory();
558 return 0;
559 }
560
Eric W. Biederman2d2837f2018-09-22 10:16:42 +0200561 inf = esr_to_fault_info(esr);
Eric W. Biederman559d8d92018-09-22 10:18:42 +0200562 set_thread_esr(addr, esr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000563 if (fault & VM_FAULT_SIGBUS) {
564 /*
565 * We had some memory, but were unable to successfully fix up
566 * this page fault.
567 */
Eric W. Biedermanfeca3552018-09-22 10:26:57 +0200568 arm64_force_sig_fault(SIGBUS, BUS_ADRERR, (void __user *)addr,
569 inf->name);
Eric W. Biederman9ea3a972018-09-22 09:46:39 +0200570 } else if (fault & (VM_FAULT_HWPOISON_LARGE | VM_FAULT_HWPOISON)) {
571 unsigned int lsb;
572
573 lsb = PAGE_SHIFT;
574 if (fault & VM_FAULT_HWPOISON_LARGE)
575 lsb = hstate_index_to_shift(VM_FAULT_GET_HINDEX(fault));
Will Deacon92ff0672018-02-20 14:53:22 +0000576
Eric W. Biedermanaefab2b2018-09-22 09:54:33 +0200577 clear_siginfo(&si);
Will Deacon92ff0672018-02-20 14:53:22 +0000578 si.si_signo = SIGBUS;
579 si.si_code = BUS_MCEERR_AR;
Eric W. Biedermanaefab2b2018-09-22 09:54:33 +0200580 si.si_addr = (void __user *)addr;
Eric W. Biederman9ea3a972018-09-22 09:46:39 +0200581 si.si_addr_lsb = lsb;
Eric W. Biederman2d2837f2018-09-22 10:16:42 +0200582 arm64_force_sig_info(&si, inf->name);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000583 } else {
584 /*
585 * Something tried to access memory that isn't in our memory
586 * map.
587 */
Eric W. Biedermanfeca3552018-09-22 10:26:57 +0200588 arm64_force_sig_fault(SIGSEGV,
589 fault == VM_FAULT_BADACCESS ? SEGV_ACCERR : SEGV_MAPERR,
590 (void __user *)addr,
591 inf->name);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000592 }
593
Catalin Marinas1d18c472012-03-05 11:49:27 +0000594 return 0;
595
596no_context:
Kristina Martsenko67ce16e2017-06-09 16:35:52 +0100597 __do_kernel_fault(addr, esr, regs);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000598 return 0;
599}
600
Catalin Marinas1d18c472012-03-05 11:49:27 +0000601static int __kprobes do_translation_fault(unsigned long addr,
602 unsigned int esr,
603 struct pt_regs *regs)
604{
605 if (addr < TASK_SIZE)
606 return do_page_fault(addr, esr, regs);
607
608 do_bad_area(addr, esr, regs);
609 return 0;
610}
611
EunTaik Lee52d75232016-02-16 04:44:35 +0000612static int do_alignment_fault(unsigned long addr, unsigned int esr,
613 struct pt_regs *regs)
614{
615 do_bad_area(addr, esr, regs);
616 return 0;
617}
618
Catalin Marinas1d18c472012-03-05 11:49:27 +0000619static int do_bad(unsigned long addr, unsigned int esr, struct pt_regs *regs)
620{
Will Deaconf67d5c42017-09-22 11:01:26 +0100621 return 1; /* "fault" */
Catalin Marinas1d18c472012-03-05 11:49:27 +0000622}
623
Tyler Baicar32015c22017-06-21 12:17:08 -0600624static int do_sea(unsigned long addr, unsigned int esr, struct pt_regs *regs)
625{
Tyler Baicar32015c22017-06-21 12:17:08 -0600626 const struct fault_info *inf;
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200627 void __user *siaddr;
Tyler Baicar32015c22017-06-21 12:17:08 -0600628
629 inf = esr_to_fault_info(esr);
Tyler Baicar32015c22017-06-21 12:17:08 -0600630
Tyler Baicar7edda082017-06-21 12:17:09 -0600631 /*
632 * Synchronous aborts may interrupt code which had interrupts masked.
633 * Before calling out into the wider kernel tell the interested
634 * subsystems.
635 */
636 if (IS_ENABLED(CONFIG_ACPI_APEI_SEA)) {
637 if (interrupts_enabled(regs))
638 nmi_enter();
639
Dongjiu Gengfaa75e12017-12-13 18:36:47 +0800640 ghes_notify_sea();
Tyler Baicar7edda082017-06-21 12:17:09 -0600641
642 if (interrupts_enabled(regs))
643 nmi_exit();
644 }
645
Tyler Baicar32015c22017-06-21 12:17:08 -0600646 if (esr & ESR_ELx_FnV)
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200647 siaddr = NULL;
Tyler Baicar32015c22017-06-21 12:17:08 -0600648 else
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200649 siaddr = (void __user *)addr;
650 arm64_notify_die(inf->name, regs, inf->sig, inf->code, siaddr, esr);
Tyler Baicar32015c22017-06-21 12:17:08 -0600651
Dongjiu Gengfaa75e12017-12-13 18:36:47 +0800652 return 0;
Tyler Baicar32015c22017-06-21 12:17:08 -0600653}
654
Victor Kamensky09a6adf2017-04-03 22:51:01 -0700655static const struct fault_info fault_info[] = {
Dave Martinaf40ff62018-03-08 17:41:05 +0000656 { do_bad, SIGKILL, SI_KERNEL, "ttbr address size fault" },
657 { do_bad, SIGKILL, SI_KERNEL, "level 1 address size fault" },
658 { do_bad, SIGKILL, SI_KERNEL, "level 2 address size fault" },
659 { do_bad, SIGKILL, SI_KERNEL, "level 3 address size fault" },
Will Deacon7f73f7a2014-11-21 14:22:22 +0000660 { do_translation_fault, SIGSEGV, SEGV_MAPERR, "level 0 translation fault" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000661 { do_translation_fault, SIGSEGV, SEGV_MAPERR, "level 1 translation fault" },
662 { do_translation_fault, SIGSEGV, SEGV_MAPERR, "level 2 translation fault" },
Will Deacon760bfb42017-09-29 12:27:41 +0100663 { do_translation_fault, SIGSEGV, SEGV_MAPERR, "level 3 translation fault" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000664 { do_bad, SIGKILL, SI_KERNEL, "unknown 8" },
Steve Capper084bd292013-04-10 13:48:00 +0100665 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 1 access flag fault" },
666 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 2 access flag fault" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000667 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 3 access flag fault" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000668 { do_bad, SIGKILL, SI_KERNEL, "unknown 12" },
Steve Capper084bd292013-04-10 13:48:00 +0100669 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 1 permission fault" },
670 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 2 permission fault" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000671 { do_page_fault, SIGSEGV, SEGV_ACCERR, "level 3 permission fault" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000672 { do_sea, SIGBUS, BUS_OBJERR, "synchronous external abort" },
673 { do_bad, SIGKILL, SI_KERNEL, "unknown 17" },
674 { do_bad, SIGKILL, SI_KERNEL, "unknown 18" },
675 { do_bad, SIGKILL, SI_KERNEL, "unknown 19" },
676 { do_sea, SIGKILL, SI_KERNEL, "level 0 (translation table walk)" },
677 { do_sea, SIGKILL, SI_KERNEL, "level 1 (translation table walk)" },
678 { do_sea, SIGKILL, SI_KERNEL, "level 2 (translation table walk)" },
679 { do_sea, SIGKILL, SI_KERNEL, "level 3 (translation table walk)" },
680 { do_sea, SIGBUS, BUS_OBJERR, "synchronous parity or ECC error" }, // Reserved when RAS is implemented
681 { do_bad, SIGKILL, SI_KERNEL, "unknown 25" },
682 { do_bad, SIGKILL, SI_KERNEL, "unknown 26" },
683 { do_bad, SIGKILL, SI_KERNEL, "unknown 27" },
684 { do_sea, SIGKILL, SI_KERNEL, "level 0 synchronous parity error (translation table walk)" }, // Reserved when RAS is implemented
685 { do_sea, SIGKILL, SI_KERNEL, "level 1 synchronous parity error (translation table walk)" }, // Reserved when RAS is implemented
686 { do_sea, SIGKILL, SI_KERNEL, "level 2 synchronous parity error (translation table walk)" }, // Reserved when RAS is implemented
687 { do_sea, SIGKILL, SI_KERNEL, "level 3 synchronous parity error (translation table walk)" }, // Reserved when RAS is implemented
688 { do_bad, SIGKILL, SI_KERNEL, "unknown 32" },
EunTaik Lee52d75232016-02-16 04:44:35 +0000689 { do_alignment_fault, SIGBUS, BUS_ADRALN, "alignment fault" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000690 { do_bad, SIGKILL, SI_KERNEL, "unknown 34" },
691 { do_bad, SIGKILL, SI_KERNEL, "unknown 35" },
692 { do_bad, SIGKILL, SI_KERNEL, "unknown 36" },
693 { do_bad, SIGKILL, SI_KERNEL, "unknown 37" },
694 { do_bad, SIGKILL, SI_KERNEL, "unknown 38" },
695 { do_bad, SIGKILL, SI_KERNEL, "unknown 39" },
696 { do_bad, SIGKILL, SI_KERNEL, "unknown 40" },
697 { do_bad, SIGKILL, SI_KERNEL, "unknown 41" },
698 { do_bad, SIGKILL, SI_KERNEL, "unknown 42" },
699 { do_bad, SIGKILL, SI_KERNEL, "unknown 43" },
700 { do_bad, SIGKILL, SI_KERNEL, "unknown 44" },
701 { do_bad, SIGKILL, SI_KERNEL, "unknown 45" },
702 { do_bad, SIGKILL, SI_KERNEL, "unknown 46" },
703 { do_bad, SIGKILL, SI_KERNEL, "unknown 47" },
704 { do_bad, SIGKILL, SI_KERNEL, "TLB conflict abort" },
705 { do_bad, SIGKILL, SI_KERNEL, "Unsupported atomic hardware update fault" },
706 { do_bad, SIGKILL, SI_KERNEL, "unknown 50" },
707 { do_bad, SIGKILL, SI_KERNEL, "unknown 51" },
708 { do_bad, SIGKILL, SI_KERNEL, "implementation fault (lockdown abort)" },
709 { do_bad, SIGBUS, BUS_OBJERR, "implementation fault (unsupported exclusive)" },
710 { do_bad, SIGKILL, SI_KERNEL, "unknown 54" },
711 { do_bad, SIGKILL, SI_KERNEL, "unknown 55" },
712 { do_bad, SIGKILL, SI_KERNEL, "unknown 56" },
713 { do_bad, SIGKILL, SI_KERNEL, "unknown 57" },
714 { do_bad, SIGKILL, SI_KERNEL, "unknown 58" },
715 { do_bad, SIGKILL, SI_KERNEL, "unknown 59" },
716 { do_bad, SIGKILL, SI_KERNEL, "unknown 60" },
717 { do_bad, SIGKILL, SI_KERNEL, "section domain fault" },
718 { do_bad, SIGKILL, SI_KERNEL, "page domain fault" },
719 { do_bad, SIGKILL, SI_KERNEL, "unknown 63" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000720};
721
Tyler Baicar621f48e2017-06-21 12:17:14 -0600722int handle_guest_sea(phys_addr_t addr, unsigned int esr)
723{
Dongjiu Geng1035a072018-08-07 12:26:15 -0400724 return ghes_notify_sea();
Tyler Baicar621f48e2017-06-21 12:17:14 -0600725}
726
Catalin Marinas1d18c472012-03-05 11:49:27 +0000727asmlinkage void __exception do_mem_abort(unsigned long addr, unsigned int esr,
728 struct pt_regs *regs)
729{
Victor Kamensky09a6adf2017-04-03 22:51:01 -0700730 const struct fault_info *inf = esr_to_fault_info(esr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000731
732 if (!inf->fn(addr, esr, regs))
733 return;
734
Will Deacon1049c302018-02-20 14:41:02 +0000735 if (!user_mode(regs)) {
736 pr_alert("Unhandled fault at 0x%016lx\n", addr);
737 mem_abort_decode(esr);
Will Deacon80b6eb02017-10-31 15:56:11 +0000738 show_pte(addr);
Will Deacon1049c302018-02-20 14:41:02 +0000739 }
Mark Rutland42dbf542017-10-19 11:19:55 +0100740
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200741 arm64_notify_die(inf->name, regs,
742 inf->sig, inf->code, (void __user *)addr, esr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000743}
744
Will Deacon30d88c02018-02-02 17:31:40 +0000745asmlinkage void __exception do_el0_irq_bp_hardening(void)
746{
747 /* PC has already been checked in entry.S */
748 arm64_apply_bp_hardening();
749}
750
Will Deacon0f15adb2018-01-03 11:17:58 +0000751asmlinkage void __exception do_el0_ia_bp_hardening(unsigned long addr,
752 unsigned int esr,
753 struct pt_regs *regs)
754{
755 /*
756 * We've taken an instruction abort from userspace and not yet
757 * re-enabled IRQs. If the address is a kernel address, apply
758 * BP hardening prior to enabling IRQs and pre-emption.
759 */
760 if (addr > TASK_SIZE)
761 arm64_apply_bp_hardening();
762
763 local_irq_enable();
764 do_mem_abort(addr, esr, regs);
765}
766
767
Catalin Marinas1d18c472012-03-05 11:49:27 +0000768asmlinkage void __exception do_sp_pc_abort(unsigned long addr,
769 unsigned int esr,
770 struct pt_regs *regs)
771{
Will Deacon5dfc6ed2018-02-02 17:31:39 +0000772 if (user_mode(regs)) {
773 if (instruction_pointer(regs) > TASK_SIZE)
774 arm64_apply_bp_hardening();
775 local_irq_enable();
776 }
777
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200778 arm64_notify_die("SP/PC alignment exception", regs,
779 SIGBUS, BUS_ADRALN, (void __user *)addr, esr);
Catalin Marinas1d18c472012-03-05 11:49:27 +0000780}
781
Dave P Martin9fb74102015-07-24 16:37:48 +0100782int __init early_brk64(unsigned long addr, unsigned int esr,
783 struct pt_regs *regs);
784
785/*
786 * __refdata because early_brk64 is __init, but the reference to it is
787 * clobbered at arch_initcall time.
788 * See traps.c and debug-monitors.c:debug_traps_init().
789 */
790static struct fault_info __refdata debug_fault_info[] = {
Catalin Marinas1d18c472012-03-05 11:49:27 +0000791 { do_bad, SIGTRAP, TRAP_HWBKPT, "hardware breakpoint" },
792 { do_bad, SIGTRAP, TRAP_HWBKPT, "hardware single-step" },
793 { do_bad, SIGTRAP, TRAP_HWBKPT, "hardware watchpoint" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000794 { do_bad, SIGKILL, SI_KERNEL, "unknown 3" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000795 { do_bad, SIGTRAP, TRAP_BRKPT, "aarch32 BKPT" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000796 { do_bad, SIGKILL, SI_KERNEL, "aarch32 vector catch" },
Dave P Martin9fb74102015-07-24 16:37:48 +0100797 { early_brk64, SIGTRAP, TRAP_BRKPT, "aarch64 BRK" },
Dave Martinaf40ff62018-03-08 17:41:05 +0000798 { do_bad, SIGKILL, SI_KERNEL, "unknown 7" },
Catalin Marinas1d18c472012-03-05 11:49:27 +0000799};
800
801void __init hook_debug_fault_code(int nr,
802 int (*fn)(unsigned long, unsigned int, struct pt_regs *),
803 int sig, int code, const char *name)
804{
805 BUG_ON(nr < 0 || nr >= ARRAY_SIZE(debug_fault_info));
806
807 debug_fault_info[nr].fn = fn;
808 debug_fault_info[nr].sig = sig;
809 debug_fault_info[nr].code = code;
810 debug_fault_info[nr].name = name;
811}
812
813asmlinkage int __exception do_debug_exception(unsigned long addr,
814 unsigned int esr,
815 struct pt_regs *regs)
816{
817 const struct fault_info *inf = debug_fault_info + DBG_ESR_EVT(esr);
James Morse6afedcd2016-04-13 13:40:00 +0100818 int rv;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000819
James Morse6afedcd2016-04-13 13:40:00 +0100820 /*
821 * Tell lockdep we disabled irqs in entry.S. Do nothing if they were
822 * already disabled to preserve the last enabled/disabled addresses.
823 */
824 if (interrupts_enabled(regs))
825 trace_hardirqs_off();
Catalin Marinas1d18c472012-03-05 11:49:27 +0000826
Will Deacon5dfc6ed2018-02-02 17:31:39 +0000827 if (user_mode(regs) && instruction_pointer(regs) > TASK_SIZE)
828 arm64_apply_bp_hardening();
829
James Morse6afedcd2016-04-13 13:40:00 +0100830 if (!inf->fn(addr, esr, regs)) {
831 rv = 1;
832 } else {
Eric W. Biederman6fa998e2018-09-21 17:24:40 +0200833 arm64_notify_die(inf->name, regs,
834 inf->sig, inf->code, (void __user *)addr, esr);
James Morse6afedcd2016-04-13 13:40:00 +0100835 rv = 0;
836 }
Catalin Marinas1d18c472012-03-05 11:49:27 +0000837
James Morse6afedcd2016-04-13 13:40:00 +0100838 if (interrupts_enabled(regs))
839 trace_hardirqs_on();
840
841 return rv;
Catalin Marinas1d18c472012-03-05 11:49:27 +0000842}
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400843NOKPROBE_SYMBOL(do_debug_exception);
James Morse338d4f42015-07-22 19:05:54 +0100844
845#ifdef CONFIG_ARM64_PAN
Dave Martinc0cda3b2018-03-26 15:12:28 +0100846void cpu_enable_pan(const struct arm64_cpu_capabilities *__unused)
James Morse338d4f42015-07-22 19:05:54 +0100847{
James Morse7209c862016-10-18 11:27:47 +0100848 /*
849 * We modify PSTATE. This won't work from irq context as the PSTATE
850 * is discarded once we return from the exception.
851 */
852 WARN_ON_ONCE(in_interrupt());
853
Mark Rutland25be5972018-07-11 14:56:38 +0100854 sysreg_clear_set(sctlr_el1, SCTLR_EL1_SPAN, 0);
James Morse7209c862016-10-18 11:27:47 +0100855 asm(SET_PSTATE_PAN(1));
James Morse338d4f42015-07-22 19:05:54 +0100856}
857#endif /* CONFIG_ARM64_PAN */