blob: 1089f0ff5ee3f66980ed091bc116be58c1bd5469 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Chris Wilson2cfcd32a2014-05-20 08:28:43 +010034#include <linux/oom.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
43 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070044static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070045i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
46 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000047static void
48i915_gem_object_retire(struct drm_i915_gem_object *obj);
49
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilsonceabbba52014-03-25 13:23:04 +000056static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100057 struct shrink_control *sc);
Chris Wilsonceabbba52014-03-25 13:23:04 +000058static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100059 struct shrink_control *sc);
Chris Wilson2cfcd32a2014-05-20 08:28:43 +010060static int i915_gem_shrinker_oom(struct notifier_block *nb,
61 unsigned long event,
62 void *ptr);
Chris Wilsond9973b42013-10-04 10:33:00 +010063static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +010064
Chris Wilsonc76ce032013-08-08 14:41:03 +010065static bool cpu_cache_is_coherent(struct drm_device *dev,
66 enum i915_cache_level level)
67{
68 return HAS_LLC(dev) || level != I915_CACHE_NONE;
69}
70
Chris Wilson2c225692013-08-09 12:26:45 +010071static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
72{
73 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
74 return true;
75
76 return obj->pin_display;
77}
78
Chris Wilson61050802012-04-17 15:31:31 +010079static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
80{
81 if (obj->tiling_mode)
82 i915_gem_release_mmap(obj);
83
84 /* As we do not have an associated fence register, we will force
85 * a tiling change if we ever need to acquire one.
86 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010087 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010088 obj->fence_reg = I915_FENCE_REG_NONE;
89}
90
Chris Wilson73aa8082010-09-30 11:46:12 +010091/* some bookkeeping */
92static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
93 size_t size)
94{
Daniel Vetterc20e8352013-07-24 22:40:23 +020095 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010096 dev_priv->mm.object_count++;
97 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020098 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010099}
100
101static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
102 size_t size)
103{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200104 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100105 dev_priv->mm.object_count--;
106 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200107 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100108}
109
Chris Wilson21dd3732011-01-26 15:55:56 +0000110static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100111i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113 int ret;
114
Daniel Vetter7abb6902013-05-24 21:29:32 +0200115#define EXIT_COND (!i915_reset_in_progress(error) || \
116 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118 return 0;
119
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200120 /*
121 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
122 * userspace. If it takes that long something really bad is going on and
123 * we should simply try to bail out and fail as gracefully as possible.
124 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100125 ret = wait_event_interruptible_timeout(error->reset_queue,
126 EXIT_COND,
127 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200128 if (ret == 0) {
129 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
130 return -EIO;
131 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100132 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200133 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100134#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100135
Chris Wilson21dd3732011-01-26 15:55:56 +0000136 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137}
138
Chris Wilson54cf91d2010-11-25 18:00:26 +0000139int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140{
Daniel Vetter33196de2012-11-14 17:14:05 +0100141 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100142 int ret;
143
Daniel Vetter33196de2012-11-14 17:14:05 +0100144 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100145 if (ret)
146 return ret;
147
148 ret = mutex_lock_interruptible(&dev->struct_mutex);
149 if (ret)
150 return ret;
151
Chris Wilson23bc5982010-09-29 16:10:57 +0100152 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100153 return 0;
154}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100155
Chris Wilson7d1c4802010-08-07 21:45:03 +0100156static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000157i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100158{
Ben Widawsky98438772013-07-31 17:00:12 -0700159 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100160}
161
Eric Anholt673a3942008-07-30 12:06:12 -0700162int
Eric Anholt5a125c32008-10-22 21:40:13 -0700163i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000164 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700165{
Chris Wilson73aa8082010-09-30 11:46:12 +0100166 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000168 struct drm_i915_gem_object *obj;
169 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700170
Chris Wilson6299f992010-11-24 12:23:44 +0000171 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100172 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700173 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800174 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700175 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100176 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700177
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700178 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000180
Eric Anholt5a125c32008-10-22 21:40:13 -0700181 return 0;
182}
183
Chris Wilson6a2c4232014-11-04 04:51:40 -0800184static int
185i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100186{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800187 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
188 char *vaddr = obj->phys_handle->vaddr;
189 struct sg_table *st;
190 struct scatterlist *sg;
191 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100192
Chris Wilson6a2c4232014-11-04 04:51:40 -0800193 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
194 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100195
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
197 struct page *page;
198 char *src;
199
200 page = shmem_read_mapping_page(mapping, i);
201 if (IS_ERR(page))
202 return PTR_ERR(page);
203
204 src = kmap_atomic(page);
205 memcpy(vaddr, src, PAGE_SIZE);
206 drm_clflush_virt_range(vaddr, PAGE_SIZE);
207 kunmap_atomic(src);
208
209 page_cache_release(page);
210 vaddr += PAGE_SIZE;
211 }
212
213 i915_gem_chipset_flush(obj->base.dev);
214
215 st = kmalloc(sizeof(*st), GFP_KERNEL);
216 if (st == NULL)
217 return -ENOMEM;
218
219 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
220 kfree(st);
221 return -ENOMEM;
222 }
223
224 sg = st->sgl;
225 sg->offset = 0;
226 sg->length = obj->base.size;
227
228 sg_dma_address(sg) = obj->phys_handle->busaddr;
229 sg_dma_len(sg) = obj->base.size;
230
231 obj->pages = st;
232 obj->has_dma_mapping = true;
233 return 0;
234}
235
236static void
237i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
238{
239 int ret;
240
241 BUG_ON(obj->madv == __I915_MADV_PURGED);
242
243 ret = i915_gem_object_set_to_cpu_domain(obj, true);
244 if (ret) {
245 /* In the event of a disaster, abandon all caches and
246 * hope for the best.
247 */
248 WARN_ON(ret != -EIO);
249 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
250 }
251
252 if (obj->madv == I915_MADV_DONTNEED)
253 obj->dirty = 0;
254
255 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100256 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800257 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100258 int i;
259
260 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800261 struct page *page;
262 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100263
Chris Wilson6a2c4232014-11-04 04:51:40 -0800264 page = shmem_read_mapping_page(mapping, i);
265 if (IS_ERR(page))
266 continue;
267
268 dst = kmap_atomic(page);
269 drm_clflush_virt_range(vaddr, PAGE_SIZE);
270 memcpy(dst, vaddr, PAGE_SIZE);
271 kunmap_atomic(dst);
272
273 set_page_dirty(page);
274 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100275 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800276 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100277 vaddr += PAGE_SIZE;
278 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800279 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100280 }
281
Chris Wilson6a2c4232014-11-04 04:51:40 -0800282 sg_free_table(obj->pages);
283 kfree(obj->pages);
284
285 obj->has_dma_mapping = false;
286}
287
288static void
289i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
290{
291 drm_pci_free(obj->base.dev, obj->phys_handle);
292}
293
294static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
295 .get_pages = i915_gem_object_get_pages_phys,
296 .put_pages = i915_gem_object_put_pages_phys,
297 .release = i915_gem_object_release_phys,
298};
299
300static int
301drop_pages(struct drm_i915_gem_object *obj)
302{
303 struct i915_vma *vma, *next;
304 int ret;
305
306 drm_gem_object_reference(&obj->base);
307 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
308 if (i915_vma_unbind(vma))
309 break;
310
311 ret = i915_gem_object_put_pages(obj);
312 drm_gem_object_unreference(&obj->base);
313
314 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100315}
316
317int
318i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
319 int align)
320{
321 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800322 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100323
324 if (obj->phys_handle) {
325 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
326 return -EBUSY;
327
328 return 0;
329 }
330
331 if (obj->madv != I915_MADV_WILLNEED)
332 return -EFAULT;
333
334 if (obj->base.filp == NULL)
335 return -EINVAL;
336
Chris Wilson6a2c4232014-11-04 04:51:40 -0800337 ret = drop_pages(obj);
338 if (ret)
339 return ret;
340
Chris Wilson00731152014-05-21 12:42:56 +0100341 /* create a new object */
342 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
343 if (!phys)
344 return -ENOMEM;
345
Chris Wilson00731152014-05-21 12:42:56 +0100346 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800347 obj->ops = &i915_gem_phys_ops;
348
349 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100350}
351
352static int
353i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
354 struct drm_i915_gem_pwrite *args,
355 struct drm_file *file_priv)
356{
357 struct drm_device *dev = obj->base.dev;
358 void *vaddr = obj->phys_handle->vaddr + args->offset;
359 char __user *user_data = to_user_ptr(args->data_ptr);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800360 int ret;
361
362 /* We manually control the domain here and pretend that it
363 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
364 */
365 ret = i915_gem_object_wait_rendering(obj, false);
366 if (ret)
367 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100368
369 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
370 unsigned long unwritten;
371
372 /* The physical object once assigned is fixed for the lifetime
373 * of the obj, so we can safely drop the lock and continue
374 * to access vaddr.
375 */
376 mutex_unlock(&dev->struct_mutex);
377 unwritten = copy_from_user(vaddr, user_data, args->size);
378 mutex_lock(&dev->struct_mutex);
379 if (unwritten)
380 return -EFAULT;
381 }
382
Chris Wilson6a2c4232014-11-04 04:51:40 -0800383 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100384 i915_gem_chipset_flush(dev);
385 return 0;
386}
387
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388void *i915_gem_object_alloc(struct drm_device *dev)
389{
390 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700391 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000392}
393
394void i915_gem_object_free(struct drm_i915_gem_object *obj)
395{
396 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
397 kmem_cache_free(dev_priv->slab, obj);
398}
399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400static int
401i915_gem_create(struct drm_file *file,
402 struct drm_device *dev,
403 uint64_t size,
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100404 bool dumb,
Dave Airlieff72145b2011-02-07 12:16:14 +1000405 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700406{
Chris Wilson05394f32010-11-08 19:18:58 +0000407 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300408 int ret;
409 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700410
Dave Airlieff72145b2011-02-07 12:16:14 +1000411 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200412 if (size == 0)
413 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700414
415 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000416 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700417 if (obj == NULL)
418 return -ENOMEM;
419
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100420 obj->base.dumb = dumb;
Chris Wilson05394f32010-11-08 19:18:58 +0000421 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100422 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200423 drm_gem_object_unreference_unlocked(&obj->base);
424 if (ret)
425 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100426
Dave Airlieff72145b2011-02-07 12:16:14 +1000427 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700428 return 0;
429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431int
432i915_gem_dumb_create(struct drm_file *file,
433 struct drm_device *dev,
434 struct drm_mode_create_dumb *args)
435{
436 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300437 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000438 args->size = args->pitch * args->height;
439 return i915_gem_create(file, dev,
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100440 args->size, true, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000441}
442
Dave Airlieff72145b2011-02-07 12:16:14 +1000443/**
444 * Creates a new mm object and returns a handle to it.
445 */
446int
447i915_gem_create_ioctl(struct drm_device *dev, void *data,
448 struct drm_file *file)
449{
450 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200451
Dave Airlieff72145b2011-02-07 12:16:14 +1000452 return i915_gem_create(file, dev,
Thomas Hellstrom355a7012014-11-20 09:56:25 +0100453 args->size, false, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000454}
455
Daniel Vetter8c599672011-12-14 13:57:31 +0100456static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100457__copy_to_user_swizzled(char __user *cpu_vaddr,
458 const char *gpu_vaddr, int gpu_offset,
459 int length)
460{
461 int ret, cpu_offset = 0;
462
463 while (length > 0) {
464 int cacheline_end = ALIGN(gpu_offset + 1, 64);
465 int this_length = min(cacheline_end - gpu_offset, length);
466 int swizzled_gpu_offset = gpu_offset ^ 64;
467
468 ret = __copy_to_user(cpu_vaddr + cpu_offset,
469 gpu_vaddr + swizzled_gpu_offset,
470 this_length);
471 if (ret)
472 return ret + length;
473
474 cpu_offset += this_length;
475 gpu_offset += this_length;
476 length -= this_length;
477 }
478
479 return 0;
480}
481
482static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700483__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
484 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100485 int length)
486{
487 int ret, cpu_offset = 0;
488
489 while (length > 0) {
490 int cacheline_end = ALIGN(gpu_offset + 1, 64);
491 int this_length = min(cacheline_end - gpu_offset, length);
492 int swizzled_gpu_offset = gpu_offset ^ 64;
493
494 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
495 cpu_vaddr + cpu_offset,
496 this_length);
497 if (ret)
498 return ret + length;
499
500 cpu_offset += this_length;
501 gpu_offset += this_length;
502 length -= this_length;
503 }
504
505 return 0;
506}
507
Brad Volkin4c914c02014-02-18 10:15:45 -0800508/*
509 * Pins the specified object's pages and synchronizes the object with
510 * GPU accesses. Sets needs_clflush to non-zero if the caller should
511 * flush the object from the CPU cache.
512 */
513int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
514 int *needs_clflush)
515{
516 int ret;
517
518 *needs_clflush = 0;
519
520 if (!obj->base.filp)
521 return -EINVAL;
522
523 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
524 /* If we're not in the cpu read domain, set ourself into the gtt
525 * read domain and manually flush cachelines (if required). This
526 * optimizes for the case when the gpu will dirty the data
527 * anyway again before the next pread happens. */
528 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
529 obj->cache_level);
530 ret = i915_gem_object_wait_rendering(obj, true);
531 if (ret)
532 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000533
534 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800535 }
536
537 ret = i915_gem_object_get_pages(obj);
538 if (ret)
539 return ret;
540
541 i915_gem_object_pin_pages(obj);
542
543 return ret;
544}
545
Daniel Vetterd174bd62012-03-25 19:47:40 +0200546/* Per-page copy function for the shmem pread fastpath.
547 * Flushes invalid cachelines before reading the target if
548 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700549static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200550shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
551 char __user *user_data,
552 bool page_do_bit17_swizzling, bool needs_clflush)
553{
554 char *vaddr;
555 int ret;
556
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200557 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200558 return -EINVAL;
559
560 vaddr = kmap_atomic(page);
561 if (needs_clflush)
562 drm_clflush_virt_range(vaddr + shmem_page_offset,
563 page_length);
564 ret = __copy_to_user_inatomic(user_data,
565 vaddr + shmem_page_offset,
566 page_length);
567 kunmap_atomic(vaddr);
568
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100569 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200570}
571
Daniel Vetter23c18c72012-03-25 19:47:42 +0200572static void
573shmem_clflush_swizzled_range(char *addr, unsigned long length,
574 bool swizzled)
575{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200576 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200577 unsigned long start = (unsigned long) addr;
578 unsigned long end = (unsigned long) addr + length;
579
580 /* For swizzling simply ensure that we always flush both
581 * channels. Lame, but simple and it works. Swizzled
582 * pwrite/pread is far from a hotpath - current userspace
583 * doesn't use it at all. */
584 start = round_down(start, 128);
585 end = round_up(end, 128);
586
587 drm_clflush_virt_range((void *)start, end - start);
588 } else {
589 drm_clflush_virt_range(addr, length);
590 }
591
592}
593
Daniel Vetterd174bd62012-03-25 19:47:40 +0200594/* Only difference to the fast-path function is that this can handle bit17
595 * and uses non-atomic copy and kmap functions. */
596static int
597shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
598 char __user *user_data,
599 bool page_do_bit17_swizzling, bool needs_clflush)
600{
601 char *vaddr;
602 int ret;
603
604 vaddr = kmap(page);
605 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200606 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
607 page_length,
608 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200609
610 if (page_do_bit17_swizzling)
611 ret = __copy_to_user_swizzled(user_data,
612 vaddr, shmem_page_offset,
613 page_length);
614 else
615 ret = __copy_to_user(user_data,
616 vaddr + shmem_page_offset,
617 page_length);
618 kunmap(page);
619
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100620 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200621}
622
Eric Anholteb014592009-03-10 11:44:52 -0700623static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200624i915_gem_shmem_pread(struct drm_device *dev,
625 struct drm_i915_gem_object *obj,
626 struct drm_i915_gem_pread *args,
627 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700628{
Daniel Vetter8461d222011-12-14 13:57:32 +0100629 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700630 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100631 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100632 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100633 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200634 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200635 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200636 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700637
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200638 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700639 remain = args->size;
640
Daniel Vetter8461d222011-12-14 13:57:32 +0100641 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700642
Brad Volkin4c914c02014-02-18 10:15:45 -0800643 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100644 if (ret)
645 return ret;
646
Eric Anholteb014592009-03-10 11:44:52 -0700647 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100648
Imre Deak67d5a502013-02-18 19:28:02 +0200649 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
650 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200651 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100652
653 if (remain <= 0)
654 break;
655
Eric Anholteb014592009-03-10 11:44:52 -0700656 /* Operation in this page
657 *
Eric Anholteb014592009-03-10 11:44:52 -0700658 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700659 * page_length = bytes to copy for this page
660 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100661 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700662 page_length = remain;
663 if ((shmem_page_offset + page_length) > PAGE_SIZE)
664 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700665
Daniel Vetter8461d222011-12-14 13:57:32 +0100666 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
667 (page_to_phys(page) & (1 << 17)) != 0;
668
Daniel Vetterd174bd62012-03-25 19:47:40 +0200669 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
670 user_data, page_do_bit17_swizzling,
671 needs_clflush);
672 if (ret == 0)
673 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700674
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200675 mutex_unlock(&dev->struct_mutex);
676
Jani Nikulad330a952014-01-21 11:24:25 +0200677 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200678 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200679 /* Userspace is tricking us, but we've already clobbered
680 * its pages with the prefault and promised to write the
681 * data up to the first fault. Hence ignore any errors
682 * and just continue. */
683 (void)ret;
684 prefaulted = 1;
685 }
686
Daniel Vetterd174bd62012-03-25 19:47:40 +0200687 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
688 user_data, page_do_bit17_swizzling,
689 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700690
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200691 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100692
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100693 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100694 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100695
Chris Wilson17793c92014-03-07 08:30:36 +0000696next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700697 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100698 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700699 offset += page_length;
700 }
701
Chris Wilson4f27b752010-10-14 15:26:45 +0100702out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100703 i915_gem_object_unpin_pages(obj);
704
Eric Anholteb014592009-03-10 11:44:52 -0700705 return ret;
706}
707
Eric Anholt673a3942008-07-30 12:06:12 -0700708/**
709 * Reads data from the object referenced by handle.
710 *
711 * On error, the contents of *data are undefined.
712 */
713int
714i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000715 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700716{
717 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000718 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100719 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700720
Chris Wilson51311d02010-11-17 09:10:42 +0000721 if (args->size == 0)
722 return 0;
723
724 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200725 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000726 args->size))
727 return -EFAULT;
728
Chris Wilson4f27b752010-10-14 15:26:45 +0100729 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100730 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100731 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700732
Chris Wilson05394f32010-11-08 19:18:58 +0000733 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000734 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100735 ret = -ENOENT;
736 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100737 }
Eric Anholt673a3942008-07-30 12:06:12 -0700738
Chris Wilson7dcd2492010-09-26 20:21:44 +0100739 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000740 if (args->offset > obj->base.size ||
741 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100742 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100743 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100744 }
745
Daniel Vetter1286ff72012-05-10 15:25:09 +0200746 /* prime objects have no backing filp to GEM pread/pwrite
747 * pages from.
748 */
749 if (!obj->base.filp) {
750 ret = -EINVAL;
751 goto out;
752 }
753
Chris Wilsondb53a302011-02-03 11:57:46 +0000754 trace_i915_gem_object_pread(obj, args->offset, args->size);
755
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200756 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700757
Chris Wilson35b62a82010-09-26 20:23:38 +0100758out:
Chris Wilson05394f32010-11-08 19:18:58 +0000759 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100760unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100761 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700762 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700763}
764
Keith Packard0839ccb2008-10-30 19:38:48 -0700765/* This is the fast write path which cannot handle
766 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700767 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700768
Keith Packard0839ccb2008-10-30 19:38:48 -0700769static inline int
770fast_user_write(struct io_mapping *mapping,
771 loff_t page_base, int page_offset,
772 char __user *user_data,
773 int length)
774{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700775 void __iomem *vaddr_atomic;
776 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700777 unsigned long unwritten;
778
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700779 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700780 /* We can use the cpu mem copy function because this is X86. */
781 vaddr = (void __force*)vaddr_atomic + page_offset;
782 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700783 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700784 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100785 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700786}
787
Eric Anholt3de09aa2009-03-09 09:42:23 -0700788/**
789 * This is the fast pwrite path, where we copy the data directly from the
790 * user into the GTT, uncached.
791 */
Eric Anholt673a3942008-07-30 12:06:12 -0700792static int
Chris Wilson05394f32010-11-08 19:18:58 +0000793i915_gem_gtt_pwrite_fast(struct drm_device *dev,
794 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700795 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000796 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700797{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300798 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700799 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700800 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700801 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200802 int page_offset, page_length, ret;
803
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100804 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200805 if (ret)
806 goto out;
807
808 ret = i915_gem_object_set_to_gtt_domain(obj, true);
809 if (ret)
810 goto out_unpin;
811
812 ret = i915_gem_object_put_fence(obj);
813 if (ret)
814 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700815
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200816 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700817 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700818
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700819 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700820
821 while (remain > 0) {
822 /* Operation in this page
823 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700824 * page_base = page offset within aperture
825 * page_offset = offset within page
826 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700827 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100828 page_base = offset & PAGE_MASK;
829 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700830 page_length = remain;
831 if ((page_offset + remain) > PAGE_SIZE)
832 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700833
Keith Packard0839ccb2008-10-30 19:38:48 -0700834 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700835 * source page isn't available. Return the error and we'll
836 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700837 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800838 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200839 page_offset, user_data, page_length)) {
840 ret = -EFAULT;
841 goto out_unpin;
842 }
Eric Anholt673a3942008-07-30 12:06:12 -0700843
Keith Packard0839ccb2008-10-30 19:38:48 -0700844 remain -= page_length;
845 user_data += page_length;
846 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700847 }
Eric Anholt673a3942008-07-30 12:06:12 -0700848
Daniel Vetter935aaa62012-03-25 19:47:35 +0200849out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800850 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200851out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700852 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700853}
854
Daniel Vetterd174bd62012-03-25 19:47:40 +0200855/* Per-page copy function for the shmem pwrite fastpath.
856 * Flushes invalid cachelines before writing to the target if
857 * needs_clflush_before is set and flushes out any written cachelines after
858 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700859static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
861 char __user *user_data,
862 bool page_do_bit17_swizzling,
863 bool needs_clflush_before,
864 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700865{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200866 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700867 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700868
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200869 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200870 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700871
Daniel Vetterd174bd62012-03-25 19:47:40 +0200872 vaddr = kmap_atomic(page);
873 if (needs_clflush_before)
874 drm_clflush_virt_range(vaddr + shmem_page_offset,
875 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000876 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
877 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200878 if (needs_clflush_after)
879 drm_clflush_virt_range(vaddr + shmem_page_offset,
880 page_length);
881 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700882
Chris Wilson755d2212012-09-04 21:02:55 +0100883 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700884}
885
Daniel Vetterd174bd62012-03-25 19:47:40 +0200886/* Only difference to the fast-path function is that this can handle bit17
887 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700888static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200889shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
890 char __user *user_data,
891 bool page_do_bit17_swizzling,
892 bool needs_clflush_before,
893 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700894{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200895 char *vaddr;
896 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700897
Daniel Vetterd174bd62012-03-25 19:47:40 +0200898 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200899 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200900 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
901 page_length,
902 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200903 if (page_do_bit17_swizzling)
904 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100905 user_data,
906 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200907 else
908 ret = __copy_from_user(vaddr + shmem_page_offset,
909 user_data,
910 page_length);
911 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200912 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
913 page_length,
914 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200915 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100916
Chris Wilson755d2212012-09-04 21:02:55 +0100917 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700918}
919
Eric Anholt40123c12009-03-09 13:42:30 -0700920static int
Daniel Vettere244a442012-03-25 19:47:28 +0200921i915_gem_shmem_pwrite(struct drm_device *dev,
922 struct drm_i915_gem_object *obj,
923 struct drm_i915_gem_pwrite *args,
924 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700925{
Eric Anholt40123c12009-03-09 13:42:30 -0700926 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100927 loff_t offset;
928 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100929 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100930 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200931 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200932 int needs_clflush_after = 0;
933 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200934 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700935
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200936 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700937 remain = args->size;
938
Daniel Vetter8c599672011-12-14 13:57:31 +0100939 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700940
Daniel Vetter58642882012-03-25 19:47:37 +0200941 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
942 /* If we're not in the cpu write domain, set ourself into the gtt
943 * write domain and manually flush cachelines (if required). This
944 * optimizes for the case when the gpu will use the data
945 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100946 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700947 ret = i915_gem_object_wait_rendering(obj, false);
948 if (ret)
949 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000950
951 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200952 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100953 /* Same trick applies to invalidate partially written cachelines read
954 * before writing. */
955 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
956 needs_clflush_before =
957 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200958
Chris Wilson755d2212012-09-04 21:02:55 +0100959 ret = i915_gem_object_get_pages(obj);
960 if (ret)
961 return ret;
962
963 i915_gem_object_pin_pages(obj);
964
Eric Anholt40123c12009-03-09 13:42:30 -0700965 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000966 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700967
Imre Deak67d5a502013-02-18 19:28:02 +0200968 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
969 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200970 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200971 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100972
Chris Wilson9da3da62012-06-01 15:20:22 +0100973 if (remain <= 0)
974 break;
975
Eric Anholt40123c12009-03-09 13:42:30 -0700976 /* Operation in this page
977 *
Eric Anholt40123c12009-03-09 13:42:30 -0700978 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700979 * page_length = bytes to copy for this page
980 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100981 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700982
983 page_length = remain;
984 if ((shmem_page_offset + page_length) > PAGE_SIZE)
985 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700986
Daniel Vetter58642882012-03-25 19:47:37 +0200987 /* If we don't overwrite a cacheline completely we need to be
988 * careful to have up-to-date data by first clflushing. Don't
989 * overcomplicate things and flush the entire patch. */
990 partial_cacheline_write = needs_clflush_before &&
991 ((shmem_page_offset | page_length)
992 & (boot_cpu_data.x86_clflush_size - 1));
993
Daniel Vetter8c599672011-12-14 13:57:31 +0100994 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
995 (page_to_phys(page) & (1 << 17)) != 0;
996
Daniel Vetterd174bd62012-03-25 19:47:40 +0200997 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
998 user_data, page_do_bit17_swizzling,
999 partial_cacheline_write,
1000 needs_clflush_after);
1001 if (ret == 0)
1002 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001003
Daniel Vettere244a442012-03-25 19:47:28 +02001004 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001005 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001006 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1007 user_data, page_do_bit17_swizzling,
1008 partial_cacheline_write,
1009 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001010
Daniel Vettere244a442012-03-25 19:47:28 +02001011 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001012
Chris Wilson755d2212012-09-04 21:02:55 +01001013 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001014 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001015
Chris Wilson17793c92014-03-07 08:30:36 +00001016next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001017 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001018 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001019 offset += page_length;
1020 }
1021
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001022out:
Chris Wilson755d2212012-09-04 21:02:55 +01001023 i915_gem_object_unpin_pages(obj);
1024
Daniel Vettere244a442012-03-25 19:47:28 +02001025 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001026 /*
1027 * Fixup: Flush cpu caches in case we didn't flush the dirty
1028 * cachelines in-line while writing and the object moved
1029 * out of the cpu write domain while we've dropped the lock.
1030 */
1031 if (!needs_clflush_after &&
1032 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001033 if (i915_gem_clflush_object(obj, obj->pin_display))
1034 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +02001035 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001036 }
Eric Anholt40123c12009-03-09 13:42:30 -07001037
Daniel Vetter58642882012-03-25 19:47:37 +02001038 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001039 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +02001040
Eric Anholt40123c12009-03-09 13:42:30 -07001041 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001042}
1043
1044/**
1045 * Writes data to the object referenced by handle.
1046 *
1047 * On error, the contents of the buffer that were to be modified are undefined.
1048 */
1049int
1050i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001051 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001052{
1053 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001054 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001055 int ret;
1056
1057 if (args->size == 0)
1058 return 0;
1059
1060 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001061 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001062 args->size))
1063 return -EFAULT;
1064
Jani Nikulad330a952014-01-21 11:24:25 +02001065 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001066 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1067 args->size);
1068 if (ret)
1069 return -EFAULT;
1070 }
Eric Anholt673a3942008-07-30 12:06:12 -07001071
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001072 ret = i915_mutex_lock_interruptible(dev);
1073 if (ret)
1074 return ret;
1075
Chris Wilson05394f32010-11-08 19:18:58 +00001076 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001077 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001078 ret = -ENOENT;
1079 goto unlock;
1080 }
Eric Anholt673a3942008-07-30 12:06:12 -07001081
Chris Wilson7dcd2492010-09-26 20:21:44 +01001082 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001083 if (args->offset > obj->base.size ||
1084 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001085 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001086 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001087 }
1088
Daniel Vetter1286ff72012-05-10 15:25:09 +02001089 /* prime objects have no backing filp to GEM pread/pwrite
1090 * pages from.
1091 */
1092 if (!obj->base.filp) {
1093 ret = -EINVAL;
1094 goto out;
1095 }
1096
Chris Wilsondb53a302011-02-03 11:57:46 +00001097 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1098
Daniel Vetter935aaa62012-03-25 19:47:35 +02001099 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001100 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1101 * it would end up going through the fenced access, and we'll get
1102 * different detiling behavior between reading and writing.
1103 * pread/pwrite currently are reading and writing from the CPU
1104 * perspective, requiring manual detiling by the client.
1105 */
Chris Wilson2c225692013-08-09 12:26:45 +01001106 if (obj->tiling_mode == I915_TILING_NONE &&
1107 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1108 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001109 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001110 /* Note that the gtt paths might fail with non-page-backed user
1111 * pointers (e.g. gtt mappings when moving data between
1112 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001113 }
Eric Anholt673a3942008-07-30 12:06:12 -07001114
Chris Wilson6a2c4232014-11-04 04:51:40 -08001115 if (ret == -EFAULT || ret == -ENOSPC) {
1116 if (obj->phys_handle)
1117 ret = i915_gem_phys_pwrite(obj, args, file);
1118 else
1119 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1120 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001121
Chris Wilson35b62a82010-09-26 20:23:38 +01001122out:
Chris Wilson05394f32010-11-08 19:18:58 +00001123 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001124unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001125 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001126 return ret;
1127}
1128
Chris Wilsonb3612372012-08-24 09:35:08 +01001129int
Daniel Vetter33196de2012-11-14 17:14:05 +01001130i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001131 bool interruptible)
1132{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001133 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001134 /* Non-interruptible callers can't handle -EAGAIN, hence return
1135 * -EIO unconditionally for these. */
1136 if (!interruptible)
1137 return -EIO;
1138
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001139 /* Recovery complete, but the reset failed ... */
1140 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001141 return -EIO;
1142
McAulay, Alistair6689c162014-08-15 18:51:35 +01001143 /*
1144 * Check if GPU Reset is in progress - we need intel_ring_begin
1145 * to work properly to reinit the hw state while the gpu is
1146 * still marked as reset-in-progress. Handle this with a flag.
1147 */
1148 if (!error->reload_in_reset)
1149 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001150 }
1151
1152 return 0;
1153}
1154
1155/*
John Harrisonb6660d52014-11-24 18:49:30 +00001156 * Compare arbitrary request against outstanding lazy request. Emit on match.
Chris Wilsonb3612372012-08-24 09:35:08 +01001157 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301158int
John Harrisonb6660d52014-11-24 18:49:30 +00001159i915_gem_check_olr(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001160{
1161 int ret;
1162
John Harrisonb6660d52014-11-24 18:49:30 +00001163 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001164
1165 ret = 0;
John Harrisonb6660d52014-11-24 18:49:30 +00001166 if (req == req->ring->outstanding_lazy_request)
1167 ret = i915_add_request(req->ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001168
1169 return ret;
1170}
1171
Chris Wilson094f9a52013-09-25 17:34:55 +01001172static void fake_irq(unsigned long data)
1173{
1174 wake_up_process((struct task_struct *)data);
1175}
1176
1177static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001178 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001179{
1180 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1181}
1182
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001183static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1184{
1185 if (file_priv == NULL)
1186 return true;
1187
1188 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1189}
1190
Chris Wilsonb3612372012-08-24 09:35:08 +01001191/**
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001192 * __i915_wait_seqno - wait until execution of seqno has finished
Chris Wilsonb3612372012-08-24 09:35:08 +01001193 * @ring: the ring expected to report seqno
1194 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001195 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001196 * @interruptible: do an interruptible wait (normally yes)
1197 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1198 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001199 * Note: It is of utmost importance that the passed in seqno and reset_counter
1200 * values have been read by the caller in an smp safe manner. Where read-side
1201 * locks are involved, it is sufficient to read the reset_counter before
1202 * unlocking the lock that protects the seqno. For lockless tricks, the
1203 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1204 * inserted.
1205 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001206 * Returns 0 if the seqno was found within the alloted time. Else returns the
1207 * errno with remaining time filled in timeout argument.
1208 */
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001209int __i915_wait_seqno(struct intel_engine_cs *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001210 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001211 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001212 s64 *timeout,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001213 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001214{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001215 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001216 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001217 const bool irq_test_in_progress =
1218 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001219 DEFINE_WAIT(wait);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001220 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001221 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001222 int ret;
1223
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001224 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001225
Chris Wilsonb3612372012-08-24 09:35:08 +01001226 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1227 return 0;
1228
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001229 timeout_expire = timeout ? jiffies + nsecs_to_jiffies((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001230
Chris Wilsonec5cc0f2014-06-12 10:28:55 +01001231 if (INTEL_INFO(dev)->gen >= 6 && ring->id == RCS && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001232 gen6_rps_boost(dev_priv);
1233 if (file_priv)
1234 mod_delayed_work(dev_priv->wq,
1235 &file_priv->mm.idle_work,
1236 msecs_to_jiffies(100));
1237 }
1238
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001239 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001240 return -ENODEV;
1241
Chris Wilson094f9a52013-09-25 17:34:55 +01001242 /* Record current time in case interrupted by signal, or wedged */
1243 trace_i915_gem_request_wait_begin(ring, seqno);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001244 before = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001245 for (;;) {
1246 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001247
Chris Wilson094f9a52013-09-25 17:34:55 +01001248 prepare_to_wait(&ring->irq_queue, &wait,
1249 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001250
Daniel Vetterf69061b2012-12-06 09:01:42 +01001251 /* We need to check whether any gpu reset happened in between
1252 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001253 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1254 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1255 * is truely gone. */
1256 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1257 if (ret == 0)
1258 ret = -EAGAIN;
1259 break;
1260 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001261
Chris Wilson094f9a52013-09-25 17:34:55 +01001262 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1263 ret = 0;
1264 break;
1265 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001266
Chris Wilson094f9a52013-09-25 17:34:55 +01001267 if (interruptible && signal_pending(current)) {
1268 ret = -ERESTARTSYS;
1269 break;
1270 }
1271
Mika Kuoppala47e97662013-12-10 17:02:43 +02001272 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001273 ret = -ETIME;
1274 break;
1275 }
1276
1277 timer.function = NULL;
1278 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e97662013-12-10 17:02:43 +02001279 unsigned long expire;
1280
Chris Wilson094f9a52013-09-25 17:34:55 +01001281 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001282 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001283 mod_timer(&timer, expire);
1284 }
1285
Chris Wilson5035c272013-10-04 09:58:46 +01001286 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001287
Chris Wilson094f9a52013-09-25 17:34:55 +01001288 if (timer.function) {
1289 del_singleshot_timer_sync(&timer);
1290 destroy_timer_on_stack(&timer);
1291 }
1292 }
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001293 now = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001294 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001295
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001296 if (!irq_test_in_progress)
1297 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001298
1299 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001300
1301 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001302 s64 tres = *timeout - (now - before);
1303
1304 *timeout = tres < 0 ? 0 : tres;
Chris Wilsonb3612372012-08-24 09:35:08 +01001305 }
1306
Chris Wilson094f9a52013-09-25 17:34:55 +01001307 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001308}
1309
1310/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001311 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001312 * request and object lists appropriately for that event.
1313 */
1314int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001315i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001316{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001317 struct drm_device *dev;
1318 struct drm_i915_private *dev_priv;
1319 bool interruptible;
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001320 unsigned reset_counter;
Chris Wilsonb3612372012-08-24 09:35:08 +01001321 int ret;
1322
Daniel Vettera4b3a572014-11-26 14:17:05 +01001323 BUG_ON(req == NULL);
1324
1325 dev = req->ring->dev;
1326 dev_priv = dev->dev_private;
1327 interruptible = dev_priv->mm.interruptible;
1328
Chris Wilsonb3612372012-08-24 09:35:08 +01001329 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001330
Daniel Vetter33196de2012-11-14 17:14:05 +01001331 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001332 if (ret)
1333 return ret;
1334
Daniel Vettera4b3a572014-11-26 14:17:05 +01001335 ret = i915_gem_check_olr(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001336 if (ret)
1337 return ret;
1338
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02001339 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Daniel Vettera4b3a572014-11-26 14:17:05 +01001340 i915_gem_request_reference(req);
1341 ret = __i915_wait_seqno(req->ring, i915_gem_request_get_seqno(req),
1342 reset_counter, interruptible, NULL, NULL);
1343 i915_gem_request_unreference(req);
1344 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001345}
1346
Chris Wilsond26e3af2013-06-29 22:05:26 +01001347static int
John Harrison8e6395492014-10-30 18:40:53 +00001348i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001349{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001350 if (!obj->active)
1351 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001352
1353 /* Manually manage the write flush as we may have not yet
1354 * retired the buffer.
1355 *
John Harrison97b2a6a2014-11-24 18:49:26 +00001356 * Note that the last_write_req is always the earlier of
1357 * the two (read/write) requests, so if we haved successfully waited,
Chris Wilsond26e3af2013-06-29 22:05:26 +01001358 * we know we have passed the last write.
1359 */
John Harrison97b2a6a2014-11-24 18:49:26 +00001360 i915_gem_request_assign(&obj->last_write_req, NULL);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001361
1362 return 0;
1363}
1364
Chris Wilsonb3612372012-08-24 09:35:08 +01001365/**
1366 * Ensures that all rendering to the object has completed and the object is
1367 * safe to unbind from the GTT or access from the CPU.
1368 */
1369static __must_check int
1370i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1371 bool readonly)
1372{
John Harrison97b2a6a2014-11-24 18:49:26 +00001373 struct drm_i915_gem_request *req;
Chris Wilsonb3612372012-08-24 09:35:08 +01001374 int ret;
1375
John Harrison97b2a6a2014-11-24 18:49:26 +00001376 req = readonly ? obj->last_write_req : obj->last_read_req;
1377 if (!req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001378 return 0;
1379
Daniel Vettera4b3a572014-11-26 14:17:05 +01001380 ret = i915_wait_request(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001381 if (ret)
1382 return ret;
1383
John Harrison8e6395492014-10-30 18:40:53 +00001384 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilsonb3612372012-08-24 09:35:08 +01001385}
1386
Chris Wilson3236f572012-08-24 09:35:09 +01001387/* A nonblocking variant of the above wait. This is a highly dangerous routine
1388 * as the object state may change during this call.
1389 */
1390static __must_check int
1391i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001392 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001393 bool readonly)
1394{
John Harrison97b2a6a2014-11-24 18:49:26 +00001395 struct drm_i915_gem_request *req;
Chris Wilson3236f572012-08-24 09:35:09 +01001396 struct drm_device *dev = obj->base.dev;
1397 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001398 struct intel_engine_cs *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001399 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001400 int ret;
1401
1402 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1403 BUG_ON(!dev_priv->mm.interruptible);
1404
John Harrison97b2a6a2014-11-24 18:49:26 +00001405 req = readonly ? obj->last_write_req : obj->last_read_req;
1406 if (!req)
Chris Wilson3236f572012-08-24 09:35:09 +01001407 return 0;
1408
Daniel Vetter33196de2012-11-14 17:14:05 +01001409 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001410 if (ret)
1411 return ret;
1412
John Harrisonb6660d52014-11-24 18:49:30 +00001413 ret = i915_gem_check_olr(req);
Chris Wilson3236f572012-08-24 09:35:09 +01001414 if (ret)
1415 return ret;
1416
Daniel Vetterf69061b2012-12-06 09:01:42 +01001417 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00001418 i915_gem_request_reference(req);
Chris Wilson3236f572012-08-24 09:35:09 +01001419 mutex_unlock(&dev->struct_mutex);
John Harrisonb6660d52014-11-24 18:49:30 +00001420 ret = __i915_wait_seqno(ring, i915_gem_request_get_seqno(req),
1421 reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001422 mutex_lock(&dev->struct_mutex);
John Harrisonff865882014-11-24 18:49:28 +00001423 i915_gem_request_unreference(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001424 if (ret)
1425 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001426
John Harrison8e6395492014-10-30 18:40:53 +00001427 return i915_gem_object_wait_rendering__tail(obj);
Chris Wilson3236f572012-08-24 09:35:09 +01001428}
1429
Eric Anholt673a3942008-07-30 12:06:12 -07001430/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001431 * Called when user space prepares to use an object with the CPU, either
1432 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001433 */
1434int
1435i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001436 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001437{
1438 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001439 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001440 uint32_t read_domains = args->read_domains;
1441 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001442 int ret;
1443
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001444 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001445 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001446 return -EINVAL;
1447
Chris Wilson21d509e2009-06-06 09:46:02 +01001448 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001449 return -EINVAL;
1450
1451 /* Having something in the write domain implies it's in the read
1452 * domain, and only that read domain. Enforce that in the request.
1453 */
1454 if (write_domain != 0 && read_domains != write_domain)
1455 return -EINVAL;
1456
Chris Wilson76c1dec2010-09-25 11:22:51 +01001457 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001458 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001459 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001460
Chris Wilson05394f32010-11-08 19:18:58 +00001461 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001462 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001463 ret = -ENOENT;
1464 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001465 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001466
Chris Wilson3236f572012-08-24 09:35:09 +01001467 /* Try to flush the object off the GPU without holding the lock.
1468 * We will repeat the flush holding the lock in the normal manner
1469 * to catch cases where we are gazumped.
1470 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001471 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1472 file->driver_priv,
1473 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001474 if (ret)
1475 goto unref;
1476
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001477 if (read_domains & I915_GEM_DOMAIN_GTT) {
1478 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001479
1480 /* Silently promote "you're not bound, there was nothing to do"
1481 * to success, since the client was just asking us to
1482 * make sure everything was done.
1483 */
1484 if (ret == -EINVAL)
1485 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001486 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001487 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001488 }
1489
Chris Wilson3236f572012-08-24 09:35:09 +01001490unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001491 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001492unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001493 mutex_unlock(&dev->struct_mutex);
1494 return ret;
1495}
1496
1497/**
1498 * Called when user space has done writes to this buffer
1499 */
1500int
1501i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001502 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001503{
1504 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001505 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001506 int ret = 0;
1507
Chris Wilson76c1dec2010-09-25 11:22:51 +01001508 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001509 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001510 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001511
Chris Wilson05394f32010-11-08 19:18:58 +00001512 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001513 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001514 ret = -ENOENT;
1515 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001516 }
1517
Eric Anholt673a3942008-07-30 12:06:12 -07001518 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001519 if (obj->pin_display)
1520 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001521
Chris Wilson05394f32010-11-08 19:18:58 +00001522 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001523unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001524 mutex_unlock(&dev->struct_mutex);
1525 return ret;
1526}
1527
1528/**
1529 * Maps the contents of an object, returning the address it is mapped
1530 * into.
1531 *
1532 * While the mapping holds a reference on the contents of the object, it doesn't
1533 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001534 *
1535 * IMPORTANT:
1536 *
1537 * DRM driver writers who look a this function as an example for how to do GEM
1538 * mmap support, please don't implement mmap support like here. The modern way
1539 * to implement DRM mmap support is with an mmap offset ioctl (like
1540 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1541 * That way debug tooling like valgrind will understand what's going on, hiding
1542 * the mmap call in a driver private ioctl will break that. The i915 driver only
1543 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001544 */
1545int
1546i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001547 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001548{
1549 struct drm_i915_gem_mmap *args = data;
1550 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001551 unsigned long addr;
1552
Chris Wilson05394f32010-11-08 19:18:58 +00001553 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001554 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001555 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001556
Daniel Vetter1286ff72012-05-10 15:25:09 +02001557 /* prime objects have no backing filp to GEM mmap
1558 * pages from.
1559 */
1560 if (!obj->filp) {
1561 drm_gem_object_unreference_unlocked(obj);
1562 return -EINVAL;
1563 }
1564
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001565 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001566 PROT_READ | PROT_WRITE, MAP_SHARED,
1567 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001568 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001569 if (IS_ERR((void *)addr))
1570 return addr;
1571
1572 args->addr_ptr = (uint64_t) addr;
1573
1574 return 0;
1575}
1576
Jesse Barnesde151cf2008-11-12 10:03:55 -08001577/**
1578 * i915_gem_fault - fault a page into the GTT
1579 * vma: VMA in question
1580 * vmf: fault info
1581 *
1582 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1583 * from userspace. The fault handler takes care of binding the object to
1584 * the GTT (if needed), allocating and programming a fence register (again,
1585 * only if needed based on whether the old reg is still valid or the object
1586 * is tiled) and inserting a new PTE into the faulting process.
1587 *
1588 * Note that the faulting process may involve evicting existing objects
1589 * from the GTT and/or fence registers to make room. So performance may
1590 * suffer if the GTT working set is large or there are few fence registers
1591 * left.
1592 */
1593int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1594{
Chris Wilson05394f32010-11-08 19:18:58 +00001595 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1596 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001597 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001598 pgoff_t page_offset;
1599 unsigned long pfn;
1600 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001601 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001602
Paulo Zanonif65c9162013-11-27 18:20:34 -02001603 intel_runtime_pm_get(dev_priv);
1604
Jesse Barnesde151cf2008-11-12 10:03:55 -08001605 /* We don't use vmf->pgoff since that has the fake offset */
1606 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1607 PAGE_SHIFT;
1608
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001609 ret = i915_mutex_lock_interruptible(dev);
1610 if (ret)
1611 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001612
Chris Wilsondb53a302011-02-03 11:57:46 +00001613 trace_i915_gem_object_fault(obj, page_offset, true, write);
1614
Chris Wilson6e4930f2014-02-07 18:37:06 -02001615 /* Try to flush the object off the GPU first without holding the lock.
1616 * Upon reacquiring the lock, we will perform our sanity checks and then
1617 * repeat the flush holding the lock in the normal manner to catch cases
1618 * where we are gazumped.
1619 */
1620 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1621 if (ret)
1622 goto unlock;
1623
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001624 /* Access to snoopable pages through the GTT is incoherent. */
1625 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001626 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001627 goto unlock;
1628 }
1629
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001630 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001631 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001632 if (ret)
1633 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001634
Chris Wilsonc9839302012-11-20 10:45:17 +00001635 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1636 if (ret)
1637 goto unpin;
1638
1639 ret = i915_gem_object_get_fence(obj);
1640 if (ret)
1641 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001642
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001643 /* Finally, remap it using the new GTT offset */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001644 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1645 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001646
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001647 if (!obj->fault_mappable) {
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001648 unsigned long size = min_t(unsigned long,
1649 vma->vm_end - vma->vm_start,
1650 obj->base.size);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001651 int i;
1652
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001653 for (i = 0; i < size >> PAGE_SHIFT; i++) {
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001654 ret = vm_insert_pfn(vma,
1655 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1656 pfn + i);
1657 if (ret)
1658 break;
1659 }
1660
1661 obj->fault_mappable = true;
1662 } else
1663 ret = vm_insert_pfn(vma,
1664 (unsigned long)vmf->virtual_address,
1665 pfn + page_offset);
Chris Wilsonc9839302012-11-20 10:45:17 +00001666unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001667 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001668unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001669 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001670out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001671 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001672 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001673 /*
1674 * We eat errors when the gpu is terminally wedged to avoid
1675 * userspace unduly crashing (gl has no provisions for mmaps to
1676 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1677 * and so needs to be reported.
1678 */
1679 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001680 ret = VM_FAULT_SIGBUS;
1681 break;
1682 }
Chris Wilson045e7692010-11-07 09:18:22 +00001683 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001684 /*
1685 * EAGAIN means the gpu is hung and we'll wait for the error
1686 * handler to reset everything when re-faulting in
1687 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001688 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001689 case 0:
1690 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001691 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001692 case -EBUSY:
1693 /*
1694 * EBUSY is ok: this just means that another thread
1695 * already did the job.
1696 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001697 ret = VM_FAULT_NOPAGE;
1698 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001699 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001700 ret = VM_FAULT_OOM;
1701 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001702 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001703 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001704 ret = VM_FAULT_SIGBUS;
1705 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001706 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001707 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001708 ret = VM_FAULT_SIGBUS;
1709 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001710 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001711
1712 intel_runtime_pm_put(dev_priv);
1713 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001714}
1715
1716/**
Chris Wilson901782b2009-07-10 08:18:50 +01001717 * i915_gem_release_mmap - remove physical page mappings
1718 * @obj: obj in question
1719 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001720 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001721 * relinquish ownership of the pages back to the system.
1722 *
1723 * It is vital that we remove the page mapping if we have mapped a tiled
1724 * object through the GTT and then lose the fence register due to
1725 * resource pressure. Similarly if the object has been moved out of the
1726 * aperture, than pages mapped into userspace must be revoked. Removing the
1727 * mapping will then trigger a page fault on the next user access, allowing
1728 * fixup by i915_gem_fault().
1729 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001730void
Chris Wilson05394f32010-11-08 19:18:58 +00001731i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001732{
Chris Wilson6299f992010-11-24 12:23:44 +00001733 if (!obj->fault_mappable)
1734 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001735
David Herrmann6796cb12014-01-03 14:24:19 +01001736 drm_vma_node_unmap(&obj->base.vma_node,
1737 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001738 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001739}
1740
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001741void
1742i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1743{
1744 struct drm_i915_gem_object *obj;
1745
1746 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1747 i915_gem_release_mmap(obj);
1748}
1749
Imre Deak0fa87792013-01-07 21:47:35 +02001750uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001751i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001752{
Chris Wilsone28f8712011-07-18 13:11:49 -07001753 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001754
1755 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001756 tiling_mode == I915_TILING_NONE)
1757 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001758
1759 /* Previous chips need a power-of-two fence region when tiling */
1760 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001761 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001762 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001763 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001764
Chris Wilsone28f8712011-07-18 13:11:49 -07001765 while (gtt_size < size)
1766 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001767
Chris Wilsone28f8712011-07-18 13:11:49 -07001768 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001769}
1770
Jesse Barnesde151cf2008-11-12 10:03:55 -08001771/**
1772 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1773 * @obj: object to check
1774 *
1775 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001776 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001777 */
Imre Deakd865110c2013-01-07 21:47:33 +02001778uint32_t
1779i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1780 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001781{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001782 /*
1783 * Minimum alignment is 4k (GTT page size), but might be greater
1784 * if a fence register is needed for the object.
1785 */
Imre Deakd865110c2013-01-07 21:47:33 +02001786 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001787 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001788 return 4096;
1789
1790 /*
1791 * Previous chips need to be aligned to the size of the smallest
1792 * fence register that can contain the object.
1793 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001794 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001795}
1796
Chris Wilsond8cb5082012-08-11 15:41:03 +01001797static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1798{
1799 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1800 int ret;
1801
David Herrmann0de23972013-07-24 21:07:52 +02001802 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001803 return 0;
1804
Daniel Vetterda494d72012-12-20 15:11:16 +01001805 dev_priv->mm.shrinker_no_lock_stealing = true;
1806
Chris Wilsond8cb5082012-08-11 15:41:03 +01001807 ret = drm_gem_create_mmap_offset(&obj->base);
1808 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001809 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001810
1811 /* Badly fragmented mmap space? The only way we can recover
1812 * space is by destroying unwanted objects. We can't randomly release
1813 * mmap_offsets as userspace expects them to be persistent for the
1814 * lifetime of the objects. The closest we can is to release the
1815 * offsets on purgeable objects by truncating it and marking it purged,
1816 * which prevents userspace from ever using that object again.
1817 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001818 i915_gem_shrink(dev_priv,
1819 obj->base.size >> PAGE_SHIFT,
1820 I915_SHRINK_BOUND |
1821 I915_SHRINK_UNBOUND |
1822 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001823 ret = drm_gem_create_mmap_offset(&obj->base);
1824 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001825 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001826
1827 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001828 ret = drm_gem_create_mmap_offset(&obj->base);
1829out:
1830 dev_priv->mm.shrinker_no_lock_stealing = false;
1831
1832 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001833}
1834
1835static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1836{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001837 drm_gem_free_mmap_offset(&obj->base);
1838}
1839
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001840static int
Dave Airlieff72145b2011-02-07 12:16:14 +10001841i915_gem_mmap_gtt(struct drm_file *file,
1842 struct drm_device *dev,
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001843 uint32_t handle, bool dumb,
Dave Airlieff72145b2011-02-07 12:16:14 +10001844 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001845{
Chris Wilsonda761a62010-10-27 17:37:08 +01001846 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001847 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001848 int ret;
1849
Chris Wilson76c1dec2010-09-25 11:22:51 +01001850 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001851 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001852 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001853
Dave Airlieff72145b2011-02-07 12:16:14 +10001854 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001855 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001856 ret = -ENOENT;
1857 goto unlock;
1858 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001859
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001860 /*
1861 * We don't allow dumb mmaps on objects created using another
1862 * interface.
1863 */
1864 WARN_ONCE(dumb && !(obj->base.dumb || obj->base.import_attach),
1865 "Illegal dumb map of accelerated buffer.\n");
1866
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001867 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001868 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001869 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001870 }
1871
Chris Wilson05394f32010-11-08 19:18:58 +00001872 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001873 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001874 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001875 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001876 }
1877
Chris Wilsond8cb5082012-08-11 15:41:03 +01001878 ret = i915_gem_object_create_mmap_offset(obj);
1879 if (ret)
1880 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001881
David Herrmann0de23972013-07-24 21:07:52 +02001882 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001883
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001884out:
Chris Wilson05394f32010-11-08 19:18:58 +00001885 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001886unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001887 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001888 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001889}
1890
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001891int
1892i915_gem_dumb_map_offset(struct drm_file *file,
1893 struct drm_device *dev,
1894 uint32_t handle,
1895 uint64_t *offset)
1896{
1897 return i915_gem_mmap_gtt(file, dev, handle, true, offset);
1898}
1899
Dave Airlieff72145b2011-02-07 12:16:14 +10001900/**
1901 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1902 * @dev: DRM device
1903 * @data: GTT mapping ioctl data
1904 * @file: GEM object info
1905 *
1906 * Simply returns the fake offset to userspace so it can mmap it.
1907 * The mmap call will end up in drm_gem_mmap(), which will set things
1908 * up so we can get faults in the handler above.
1909 *
1910 * The fault handler will take care of binding the object into the GTT
1911 * (since it may have been evicted to make room for something), allocating
1912 * a fence register, and mapping the appropriate aperture address into
1913 * userspace.
1914 */
1915int
1916i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1917 struct drm_file *file)
1918{
1919 struct drm_i915_gem_mmap_gtt *args = data;
1920
Thomas Hellstrom355a7012014-11-20 09:56:25 +01001921 return i915_gem_mmap_gtt(file, dev, args->handle, false, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10001922}
1923
Chris Wilson55372522014-03-25 13:23:06 +00001924static inline int
1925i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1926{
1927 return obj->madv == I915_MADV_DONTNEED;
1928}
1929
Daniel Vetter225067e2012-08-20 10:23:20 +02001930/* Immediately discard the backing storage */
1931static void
1932i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001933{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001934 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001935
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001936 if (obj->base.filp == NULL)
1937 return;
1938
Daniel Vetter225067e2012-08-20 10:23:20 +02001939 /* Our goal here is to return as much of the memory as
1940 * is possible back to the system as we are called from OOM.
1941 * To do this we must instruct the shmfs to drop all of its
1942 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001943 */
Chris Wilson55372522014-03-25 13:23:06 +00001944 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001945 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001946}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001947
Chris Wilson55372522014-03-25 13:23:06 +00001948/* Try to discard unwanted pages */
1949static void
1950i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001951{
Chris Wilson55372522014-03-25 13:23:06 +00001952 struct address_space *mapping;
1953
1954 switch (obj->madv) {
1955 case I915_MADV_DONTNEED:
1956 i915_gem_object_truncate(obj);
1957 case __I915_MADV_PURGED:
1958 return;
1959 }
1960
1961 if (obj->base.filp == NULL)
1962 return;
1963
1964 mapping = file_inode(obj->base.filp)->i_mapping,
1965 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001966}
1967
Chris Wilson5cdf5882010-09-27 15:51:07 +01001968static void
Chris Wilson05394f32010-11-08 19:18:58 +00001969i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001970{
Imre Deak90797e62013-02-18 19:28:03 +02001971 struct sg_page_iter sg_iter;
1972 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001973
Chris Wilson05394f32010-11-08 19:18:58 +00001974 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001975
Chris Wilson6c085a72012-08-20 11:40:46 +02001976 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1977 if (ret) {
1978 /* In the event of a disaster, abandon all caches and
1979 * hope for the best.
1980 */
1981 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001982 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001983 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1984 }
1985
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001986 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001987 i915_gem_object_save_bit_17_swizzle(obj);
1988
Chris Wilson05394f32010-11-08 19:18:58 +00001989 if (obj->madv == I915_MADV_DONTNEED)
1990 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001991
Imre Deak90797e62013-02-18 19:28:03 +02001992 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001993 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001994
Chris Wilson05394f32010-11-08 19:18:58 +00001995 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001996 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001997
Chris Wilson05394f32010-11-08 19:18:58 +00001998 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001999 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002000
Chris Wilson9da3da62012-06-01 15:20:22 +01002001 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002002 }
Chris Wilson05394f32010-11-08 19:18:58 +00002003 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002004
Chris Wilson9da3da62012-06-01 15:20:22 +01002005 sg_free_table(obj->pages);
2006 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002007}
2008
Chris Wilsondd624af2013-01-15 12:39:35 +00002009int
Chris Wilson37e680a2012-06-07 15:38:42 +01002010i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2011{
2012 const struct drm_i915_gem_object_ops *ops = obj->ops;
2013
Chris Wilson2f745ad2012-09-04 21:02:58 +01002014 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002015 return 0;
2016
Chris Wilsona5570172012-09-04 21:02:54 +01002017 if (obj->pages_pin_count)
2018 return -EBUSY;
2019
Ben Widawsky98438772013-07-31 17:00:12 -07002020 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002021
Chris Wilsona2165e32012-12-03 11:49:00 +00002022 /* ->put_pages might need to allocate memory for the bit17 swizzle
2023 * array, hence protect them from being reaped by removing them from gtt
2024 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002025 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002026
Chris Wilson37e680a2012-06-07 15:38:42 +01002027 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002028 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002029
Chris Wilson55372522014-03-25 13:23:06 +00002030 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002031
2032 return 0;
2033}
2034
Chris Wilson21ab4e72014-09-09 11:16:08 +01002035unsigned long
2036i915_gem_shrink(struct drm_i915_private *dev_priv,
2037 long target, unsigned flags)
Chris Wilson6c085a72012-08-20 11:40:46 +02002038{
Chris Wilson60a53722014-10-03 10:29:51 +01002039 const struct {
2040 struct list_head *list;
2041 unsigned int bit;
2042 } phases[] = {
2043 { &dev_priv->mm.unbound_list, I915_SHRINK_UNBOUND },
2044 { &dev_priv->mm.bound_list, I915_SHRINK_BOUND },
2045 { NULL, 0 },
2046 }, *phase;
Chris Wilsond9973b42013-10-04 10:33:00 +01002047 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02002048
Chris Wilson57094f82013-09-04 10:45:50 +01002049 /*
Chris Wilsonc8725f32014-03-17 12:21:55 +00002050 * As we may completely rewrite the (un)bound list whilst unbinding
Chris Wilson57094f82013-09-04 10:45:50 +01002051 * (due to retiring requests) we have to strictly process only
2052 * one element of the list at the time, and recheck the list
2053 * on every iteration.
Chris Wilsonc8725f32014-03-17 12:21:55 +00002054 *
2055 * In particular, we must hold a reference whilst removing the
2056 * object as we may end up waiting for and/or retiring the objects.
2057 * This might release the final reference (held by the active list)
2058 * and result in the object being freed from under us. This is
2059 * similar to the precautions the eviction code must take whilst
2060 * removing objects.
2061 *
2062 * Also note that although these lists do not hold a reference to
2063 * the object we can safely grab one here: The final object
2064 * unreferencing and the bound_list are both protected by the
2065 * dev->struct_mutex and so we won't ever be able to observe an
2066 * object on the bound_list with a reference count equals 0.
Chris Wilson57094f82013-09-04 10:45:50 +01002067 */
Chris Wilson60a53722014-10-03 10:29:51 +01002068 for (phase = phases; phase->list; phase++) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002069 struct list_head still_in_list;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002070
Chris Wilson60a53722014-10-03 10:29:51 +01002071 if ((flags & phase->bit) == 0)
2072 continue;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002073
Chris Wilson21ab4e72014-09-09 11:16:08 +01002074 INIT_LIST_HEAD(&still_in_list);
Chris Wilson60a53722014-10-03 10:29:51 +01002075 while (count < target && !list_empty(phase->list)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002076 struct drm_i915_gem_object *obj;
2077 struct i915_vma *vma, *v;
Chris Wilson57094f82013-09-04 10:45:50 +01002078
Chris Wilson60a53722014-10-03 10:29:51 +01002079 obj = list_first_entry(phase->list,
Chris Wilson21ab4e72014-09-09 11:16:08 +01002080 typeof(*obj), global_list);
2081 list_move_tail(&obj->global_list, &still_in_list);
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002082
Chris Wilson60a53722014-10-03 10:29:51 +01002083 if (flags & I915_SHRINK_PURGEABLE &&
2084 !i915_gem_object_is_purgeable(obj))
Chris Wilson21ab4e72014-09-09 11:16:08 +01002085 continue;
Chris Wilson57094f82013-09-04 10:45:50 +01002086
Chris Wilson21ab4e72014-09-09 11:16:08 +01002087 drm_gem_object_reference(&obj->base);
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002088
Chris Wilson60a53722014-10-03 10:29:51 +01002089 /* For the unbound phase, this should be a no-op! */
2090 list_for_each_entry_safe(vma, v,
2091 &obj->vma_list, vma_link)
Chris Wilson21ab4e72014-09-09 11:16:08 +01002092 if (i915_vma_unbind(vma))
2093 break;
Chris Wilson57094f82013-09-04 10:45:50 +01002094
Chris Wilson21ab4e72014-09-09 11:16:08 +01002095 if (i915_gem_object_put_pages(obj) == 0)
2096 count += obj->base.size >> PAGE_SHIFT;
2097
2098 drm_gem_object_unreference(&obj->base);
2099 }
Chris Wilson60a53722014-10-03 10:29:51 +01002100 list_splice(&still_in_list, phase->list);
Chris Wilson6c085a72012-08-20 11:40:46 +02002101 }
2102
2103 return count;
2104}
2105
Chris Wilsond9973b42013-10-04 10:33:00 +01002106static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02002107i915_gem_shrink_all(struct drm_i915_private *dev_priv)
2108{
Chris Wilson6c085a72012-08-20 11:40:46 +02002109 i915_gem_evict_everything(dev_priv->dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002110 return i915_gem_shrink(dev_priv, LONG_MAX,
2111 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND);
Daniel Vetter225067e2012-08-20 10:23:20 +02002112}
2113
Chris Wilson37e680a2012-06-07 15:38:42 +01002114static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002115i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002116{
Chris Wilson6c085a72012-08-20 11:40:46 +02002117 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002118 int page_count, i;
2119 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002120 struct sg_table *st;
2121 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002122 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002123 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002124 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002125 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002126
Chris Wilson6c085a72012-08-20 11:40:46 +02002127 /* Assert that the object is not currently in any GPU domain. As it
2128 * wasn't in the GTT, there shouldn't be any way it could have been in
2129 * a GPU cache
2130 */
2131 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2132 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2133
Chris Wilson9da3da62012-06-01 15:20:22 +01002134 st = kmalloc(sizeof(*st), GFP_KERNEL);
2135 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002136 return -ENOMEM;
2137
Chris Wilson9da3da62012-06-01 15:20:22 +01002138 page_count = obj->base.size / PAGE_SIZE;
2139 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002140 kfree(st);
2141 return -ENOMEM;
2142 }
2143
2144 /* Get the list of pages out of our struct file. They'll be pinned
2145 * at this point until we release them.
2146 *
2147 * Fail silently without starting the shrinker
2148 */
Al Viro496ad9a2013-01-23 17:07:38 -05002149 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002150 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002151 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002152 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002153 sg = st->sgl;
2154 st->nents = 0;
2155 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002156 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2157 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002158 i915_gem_shrink(dev_priv,
2159 page_count,
2160 I915_SHRINK_BOUND |
2161 I915_SHRINK_UNBOUND |
2162 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002163 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2164 }
2165 if (IS_ERR(page)) {
2166 /* We've tried hard to allocate the memory by reaping
2167 * our own buffer, now let the real VM do its job and
2168 * go down in flames if truly OOM.
2169 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002170 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1be22014-05-25 14:34:10 +02002171 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002172 if (IS_ERR(page))
2173 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002174 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002175#ifdef CONFIG_SWIOTLB
2176 if (swiotlb_nr_tbl()) {
2177 st->nents++;
2178 sg_set_page(sg, page, PAGE_SIZE, 0);
2179 sg = sg_next(sg);
2180 continue;
2181 }
2182#endif
Imre Deak90797e62013-02-18 19:28:03 +02002183 if (!i || page_to_pfn(page) != last_pfn + 1) {
2184 if (i)
2185 sg = sg_next(sg);
2186 st->nents++;
2187 sg_set_page(sg, page, PAGE_SIZE, 0);
2188 } else {
2189 sg->length += PAGE_SIZE;
2190 }
2191 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002192
2193 /* Check that the i965g/gm workaround works. */
2194 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002195 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002196#ifdef CONFIG_SWIOTLB
2197 if (!swiotlb_nr_tbl())
2198#endif
2199 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002200 obj->pages = st;
2201
Eric Anholt673a3942008-07-30 12:06:12 -07002202 if (i915_gem_object_needs_bit17_swizzle(obj))
2203 i915_gem_object_do_bit_17_swizzle(obj);
2204
Daniel Vetter656bfa32014-11-20 09:26:30 +01002205 if (obj->tiling_mode != I915_TILING_NONE &&
2206 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2207 i915_gem_object_pin_pages(obj);
2208
Eric Anholt673a3942008-07-30 12:06:12 -07002209 return 0;
2210
2211err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002212 sg_mark_end(sg);
2213 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002214 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002215 sg_free_table(st);
2216 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002217
2218 /* shmemfs first checks if there is enough memory to allocate the page
2219 * and reports ENOSPC should there be insufficient, along with the usual
2220 * ENOMEM for a genuine allocation failure.
2221 *
2222 * We use ENOSPC in our driver to mean that we have run out of aperture
2223 * space and so want to translate the error from shmemfs back to our
2224 * usual understanding of ENOMEM.
2225 */
2226 if (PTR_ERR(page) == -ENOSPC)
2227 return -ENOMEM;
2228 else
2229 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002230}
2231
Chris Wilson37e680a2012-06-07 15:38:42 +01002232/* Ensure that the associated pages are gathered from the backing storage
2233 * and pinned into our object. i915_gem_object_get_pages() may be called
2234 * multiple times before they are released by a single call to
2235 * i915_gem_object_put_pages() - once the pages are no longer referenced
2236 * either as a result of memory pressure (reaping pages under the shrinker)
2237 * or as the object is itself released.
2238 */
2239int
2240i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2241{
2242 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2243 const struct drm_i915_gem_object_ops *ops = obj->ops;
2244 int ret;
2245
Chris Wilson2f745ad2012-09-04 21:02:58 +01002246 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002247 return 0;
2248
Chris Wilson43e28f02013-01-08 10:53:09 +00002249 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002250 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002251 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002252 }
2253
Chris Wilsona5570172012-09-04 21:02:54 +01002254 BUG_ON(obj->pages_pin_count);
2255
Chris Wilson37e680a2012-06-07 15:38:42 +01002256 ret = ops->get_pages(obj);
2257 if (ret)
2258 return ret;
2259
Ben Widawsky35c20a62013-05-31 11:28:48 -07002260 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002261 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002262}
2263
Ben Widawskye2d05a82013-09-24 09:57:58 -07002264static void
Chris Wilson05394f32010-11-08 19:18:58 +00002265i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002266 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002267{
John Harrison97b2a6a2014-11-24 18:49:26 +00002268 struct drm_i915_gem_request *req = intel_ring_get_request(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002269
Zou Nan hai852835f2010-05-21 09:08:56 +08002270 BUG_ON(ring == NULL);
John Harrison97b2a6a2014-11-24 18:49:26 +00002271 if (obj->ring != ring && obj->last_write_req) {
2272 /* Keep the request relative to the current ring */
2273 i915_gem_request_assign(&obj->last_write_req, req);
Chris Wilson02978ff2013-07-09 09:22:39 +01002274 }
Chris Wilson05394f32010-11-08 19:18:58 +00002275 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002276
2277 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002278 if (!obj->active) {
2279 drm_gem_object_reference(&obj->base);
2280 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002281 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002282
Chris Wilson05394f32010-11-08 19:18:58 +00002283 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002284
John Harrison97b2a6a2014-11-24 18:49:26 +00002285 i915_gem_request_assign(&obj->last_read_req, req);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002286}
2287
Ben Widawskye2d05a82013-09-24 09:57:58 -07002288void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002289 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002290{
2291 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2292 return i915_gem_object_move_to_active(vma->obj, ring);
2293}
2294
Chris Wilsoncaea7472010-11-12 13:53:37 +00002295static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002296i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2297{
Ben Widawskyca191b12013-07-31 17:00:14 -07002298 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002299 struct i915_address_space *vm;
2300 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002301
Chris Wilson65ce3022012-07-20 12:41:02 +01002302 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002303 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002304
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002305 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2306 vma = i915_gem_obj_to_vma(obj, vm);
2307 if (vma && !list_empty(&vma->mm_list))
2308 list_move_tail(&vma->mm_list, &vm->inactive_list);
2309 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002310
Daniel Vetterf99d7062014-06-19 16:01:59 +02002311 intel_fb_obj_flush(obj, true);
2312
Chris Wilson65ce3022012-07-20 12:41:02 +01002313 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002314 obj->ring = NULL;
2315
John Harrison97b2a6a2014-11-24 18:49:26 +00002316 i915_gem_request_assign(&obj->last_read_req, NULL);
2317 i915_gem_request_assign(&obj->last_write_req, NULL);
Chris Wilson65ce3022012-07-20 12:41:02 +01002318 obj->base.write_domain = 0;
2319
John Harrison97b2a6a2014-11-24 18:49:26 +00002320 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002321
2322 obj->active = 0;
2323 drm_gem_object_unreference(&obj->base);
2324
2325 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002326}
Eric Anholt673a3942008-07-30 12:06:12 -07002327
Chris Wilsonc8725f32014-03-17 12:21:55 +00002328static void
2329i915_gem_object_retire(struct drm_i915_gem_object *obj)
2330{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002331 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002332
2333 if (ring == NULL)
2334 return;
2335
2336 if (i915_seqno_passed(ring->get_seqno(ring, true),
John Harrison97b2a6a2014-11-24 18:49:26 +00002337 i915_gem_request_get_seqno(obj->last_read_req)))
Chris Wilsonc8725f32014-03-17 12:21:55 +00002338 i915_gem_object_move_to_inactive(obj);
2339}
2340
Chris Wilson9d7730912012-11-27 16:22:52 +00002341static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002342i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002343{
Chris Wilson9d7730912012-11-27 16:22:52 +00002344 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002345 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002346 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002347
Chris Wilson107f27a52012-12-10 13:56:17 +02002348 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002349 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002350 ret = intel_ring_idle(ring);
2351 if (ret)
2352 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002353 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002354 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002355
2356 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002357 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002358 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002359
Ben Widawskyebc348b2014-04-29 14:52:28 -07002360 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2361 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002362 }
2363
2364 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002365}
2366
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002367int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2368{
2369 struct drm_i915_private *dev_priv = dev->dev_private;
2370 int ret;
2371
2372 if (seqno == 0)
2373 return -EINVAL;
2374
2375 /* HWS page needs to be set less than what we
2376 * will inject to ring
2377 */
2378 ret = i915_gem_init_seqno(dev, seqno - 1);
2379 if (ret)
2380 return ret;
2381
2382 /* Carefully set the last_seqno value so that wrap
2383 * detection still works
2384 */
2385 dev_priv->next_seqno = seqno;
2386 dev_priv->last_seqno = seqno - 1;
2387 if (dev_priv->last_seqno == 0)
2388 dev_priv->last_seqno--;
2389
2390 return 0;
2391}
2392
Chris Wilson9d7730912012-11-27 16:22:52 +00002393int
2394i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002395{
Chris Wilson9d7730912012-11-27 16:22:52 +00002396 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002397
Chris Wilson9d7730912012-11-27 16:22:52 +00002398 /* reserve 0 for non-seqno */
2399 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002400 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002401 if (ret)
2402 return ret;
2403
2404 dev_priv->next_seqno = 1;
2405 }
2406
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002407 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002408 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002409}
2410
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002411int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002412 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002413 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002414 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002415{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002416 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002417 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002418 struct intel_ringbuffer *ringbuf;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002419 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002420 int ret;
2421
John Harrison6259cea2014-11-24 18:49:29 +00002422 request = ring->outstanding_lazy_request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002423 if (WARN_ON(request == NULL))
2424 return -ENOMEM;
2425
2426 if (i915.enable_execlists) {
2427 struct intel_context *ctx = request->ctx;
2428 ringbuf = ctx->engine[ring->id].ringbuf;
2429 } else
2430 ringbuf = ring->buffer;
2431
2432 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002433 /*
2434 * Emit any outstanding flushes - execbuf can fail to emit the flush
2435 * after having emitted the batchbuffer command. Hence we need to fix
2436 * things up similar to emitting the lazy request. The difference here
2437 * is that the flush _must_ happen before the next request, no matter
2438 * what.
2439 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002440 if (i915.enable_execlists) {
2441 ret = logical_ring_flush_all_caches(ringbuf);
2442 if (ret)
2443 return ret;
2444 } else {
2445 ret = intel_ring_flush_all_caches(ring);
2446 if (ret)
2447 return ret;
2448 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002449
Chris Wilsona71d8d92012-02-15 11:25:36 +00002450 /* Record the position of the start of the request so that
2451 * should we detect the updated seqno part-way through the
2452 * GPU processing the request, we never over-estimate the
2453 * position of the head.
2454 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002455 request_ring_position = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002456
Oscar Mateo48e29f52014-07-24 17:04:29 +01002457 if (i915.enable_execlists) {
2458 ret = ring->emit_request(ringbuf);
2459 if (ret)
2460 return ret;
2461 } else {
2462 ret = ring->add_request(ring);
2463 if (ret)
2464 return ret;
2465 }
Eric Anholt673a3942008-07-30 12:06:12 -07002466
Zou Nan hai852835f2010-05-21 09:08:56 +08002467 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002468 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002469 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002470
2471 /* Whilst this request exists, batch_obj will be on the
2472 * active_list, and so will hold the active reference. Only when this
2473 * request is retired will the the batch_obj be moved onto the
2474 * inactive_list and lose its active reference. Hence we do not need
2475 * to explicitly hold another reference here.
2476 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002477 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002478
Oscar Mateo48e29f52014-07-24 17:04:29 +01002479 if (!i915.enable_execlists) {
2480 /* Hold a reference to the current context so that we can inspect
2481 * it later in case a hangcheck error event fires.
2482 */
2483 request->ctx = ring->last_context;
2484 if (request->ctx)
2485 i915_gem_context_reference(request->ctx);
2486 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002487
Eric Anholt673a3942008-07-30 12:06:12 -07002488 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002489 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002490 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002491
Chris Wilsondb53a302011-02-03 11:57:46 +00002492 if (file) {
2493 struct drm_i915_file_private *file_priv = file->driver_priv;
2494
Chris Wilson1c255952010-09-26 11:03:27 +01002495 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002496 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002497 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002498 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002499 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002500 }
Eric Anholt673a3942008-07-30 12:06:12 -07002501
Chris Wilson9d7730912012-11-27 16:22:52 +00002502 trace_i915_gem_request_add(ring, request->seqno);
John Harrison6259cea2014-11-24 18:49:29 +00002503 ring->outstanding_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002504
Daniel Vetter87255482014-11-19 20:36:48 +01002505 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002506
Daniel Vetter87255482014-11-19 20:36:48 +01002507 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2508 queue_delayed_work(dev_priv->wq,
2509 &dev_priv->mm.retire_work,
2510 round_jiffies_up_relative(HZ));
2511 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002512
Chris Wilsonacb868d2012-09-26 13:47:30 +01002513 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002514 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002515 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002516}
2517
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002518static inline void
2519i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002520{
Chris Wilson1c255952010-09-26 11:03:27 +01002521 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002522
Chris Wilson1c255952010-09-26 11:03:27 +01002523 if (!file_priv)
2524 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002525
Chris Wilson1c255952010-09-26 11:03:27 +01002526 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002527 list_del(&request->client_list);
2528 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002529 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002530}
2531
Mika Kuoppala939fd762014-01-30 19:04:44 +02002532static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002533 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002534{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002535 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002536
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002537 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2538
2539 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002540 return true;
2541
2542 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002543 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002544 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002545 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002546 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2547 if (i915_stop_ring_allow_warn(dev_priv))
2548 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002549 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002550 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002551 }
2552
2553 return false;
2554}
2555
Mika Kuoppala939fd762014-01-30 19:04:44 +02002556static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002557 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002558 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002559{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002560 struct i915_ctx_hang_stats *hs;
2561
2562 if (WARN_ON(!ctx))
2563 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002564
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002565 hs = &ctx->hang_stats;
2566
2567 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002568 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002569 hs->batch_active++;
2570 hs->guilty_ts = get_seconds();
2571 } else {
2572 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002573 }
2574}
2575
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002576static void i915_gem_free_request(struct drm_i915_gem_request *request)
2577{
2578 list_del(&request->list);
2579 i915_gem_request_remove_from_client(request);
2580
John Harrisonabfe2622014-11-24 18:49:24 +00002581 i915_gem_request_unreference(request);
2582}
2583
2584void i915_gem_request_free(struct kref *req_ref)
2585{
2586 struct drm_i915_gem_request *req = container_of(req_ref,
2587 typeof(*req), ref);
2588 struct intel_context *ctx = req->ctx;
2589
Thomas Daniel0794aed2014-11-25 10:39:25 +00002590 if (ctx) {
2591 if (i915.enable_execlists) {
John Harrisonabfe2622014-11-24 18:49:24 +00002592 struct intel_engine_cs *ring = req->ring;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002593
Thomas Daniel0794aed2014-11-25 10:39:25 +00002594 if (ctx != ring->default_context)
2595 intel_lr_context_unpin(ring, ctx);
2596 }
John Harrisonabfe2622014-11-24 18:49:24 +00002597
Oscar Mateodcb4c122014-11-13 10:28:10 +00002598 i915_gem_context_unreference(ctx);
2599 }
John Harrisonabfe2622014-11-24 18:49:24 +00002600
2601 kfree(req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002602}
2603
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002604struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002605i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002606{
Chris Wilson4db080f2013-12-04 11:37:09 +00002607 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002608 u32 completed_seqno;
2609
2610 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002611
Chris Wilson4db080f2013-12-04 11:37:09 +00002612 list_for_each_entry(request, &ring->request_list, list) {
2613 if (i915_seqno_passed(completed_seqno, request->seqno))
2614 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002615
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002616 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002617 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002618
2619 return NULL;
2620}
2621
2622static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002623 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002624{
2625 struct drm_i915_gem_request *request;
2626 bool ring_hung;
2627
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002628 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002629
2630 if (request == NULL)
2631 return;
2632
2633 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2634
Mika Kuoppala939fd762014-01-30 19:04:44 +02002635 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002636
2637 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002638 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002639}
2640
2641static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002642 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002643{
Chris Wilsondfaae392010-09-22 10:31:52 +01002644 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002645 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002646
Chris Wilson05394f32010-11-08 19:18:58 +00002647 obj = list_first_entry(&ring->active_list,
2648 struct drm_i915_gem_object,
2649 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002650
Chris Wilson05394f32010-11-08 19:18:58 +00002651 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002652 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002653
2654 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002655 * Clear the execlists queue up before freeing the requests, as those
2656 * are the ones that keep the context and ringbuffer backing objects
2657 * pinned in place.
2658 */
2659 while (!list_empty(&ring->execlist_queue)) {
2660 struct intel_ctx_submit_request *submit_req;
2661
2662 submit_req = list_first_entry(&ring->execlist_queue,
2663 struct intel_ctx_submit_request,
2664 execlist_link);
2665 list_del(&submit_req->execlist_link);
2666 intel_runtime_pm_put(dev_priv);
2667 i915_gem_context_unreference(submit_req->ctx);
2668 kfree(submit_req);
2669 }
2670
2671 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002672 * We must free the requests after all the corresponding objects have
2673 * been moved off active lists. Which is the same order as the normal
2674 * retire_requests function does. This is important if object hold
2675 * implicit references on things like e.g. ppgtt address spaces through
2676 * the request.
2677 */
2678 while (!list_empty(&ring->request_list)) {
2679 struct drm_i915_gem_request *request;
2680
2681 request = list_first_entry(&ring->request_list,
2682 struct drm_i915_gem_request,
2683 list);
2684
2685 i915_gem_free_request(request);
2686 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002687
John Harrison6259cea2014-11-24 18:49:29 +00002688 /* This may not have been flushed before the reset, so clean it now */
2689 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07002690}
2691
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002692void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002693{
2694 struct drm_i915_private *dev_priv = dev->dev_private;
2695 int i;
2696
Daniel Vetter4b9de732011-10-09 21:52:02 +02002697 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002698 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002699
Daniel Vetter94a335d2013-07-17 14:51:28 +02002700 /*
2701 * Commit delayed tiling changes if we have an object still
2702 * attached to the fence, otherwise just clear the fence.
2703 */
2704 if (reg->obj) {
2705 i915_gem_object_update_fence(reg->obj, reg,
2706 reg->obj->tiling_mode);
2707 } else {
2708 i915_gem_write_fence(dev, i, NULL);
2709 }
Chris Wilson312817a2010-11-22 11:50:11 +00002710 }
2711}
2712
Chris Wilson069efc12010-09-30 16:53:18 +01002713void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002714{
Chris Wilsondfaae392010-09-22 10:31:52 +01002715 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002716 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002717 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002718
Chris Wilson4db080f2013-12-04 11:37:09 +00002719 /*
2720 * Before we free the objects from the requests, we need to inspect
2721 * them for finding the guilty party. As the requests only borrow
2722 * their reference to the objects, the inspection must be done first.
2723 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002724 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002725 i915_gem_reset_ring_status(dev_priv, ring);
2726
2727 for_each_ring(ring, dev_priv, i)
2728 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002729
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002730 i915_gem_context_reset(dev);
2731
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002732 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002733}
2734
2735/**
2736 * This function clears the request list as sequence numbers are passed.
2737 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002738void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002739i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002740{
Eric Anholt673a3942008-07-30 12:06:12 -07002741 uint32_t seqno;
2742
Chris Wilsondb53a302011-02-03 11:57:46 +00002743 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002744 return;
2745
Chris Wilsondb53a302011-02-03 11:57:46 +00002746 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002747
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002748 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002749
Chris Wilsone9103032014-01-07 11:45:14 +00002750 /* Move any buffers on the active list that are no longer referenced
2751 * by the ringbuffer to the flushing/inactive lists as appropriate,
2752 * before we free the context associated with the requests.
2753 */
2754 while (!list_empty(&ring->active_list)) {
2755 struct drm_i915_gem_object *obj;
2756
2757 obj = list_first_entry(&ring->active_list,
2758 struct drm_i915_gem_object,
2759 ring_list);
2760
John Harrison97b2a6a2014-11-24 18:49:26 +00002761 if (!i915_seqno_passed(seqno,
2762 i915_gem_request_get_seqno(obj->last_read_req)))
Chris Wilsone9103032014-01-07 11:45:14 +00002763 break;
2764
2765 i915_gem_object_move_to_inactive(obj);
2766 }
2767
2768
Zou Nan hai852835f2010-05-21 09:08:56 +08002769 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002770 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002771 struct intel_ringbuffer *ringbuf;
Eric Anholt673a3942008-07-30 12:06:12 -07002772
Zou Nan hai852835f2010-05-21 09:08:56 +08002773 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002774 struct drm_i915_gem_request,
2775 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002776
Chris Wilsondfaae392010-09-22 10:31:52 +01002777 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002778 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002779
Chris Wilsondb53a302011-02-03 11:57:46 +00002780 trace_i915_gem_request_retire(ring, request->seqno);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002781
2782 /* This is one of the few common intersection points
2783 * between legacy ringbuffer submission and execlists:
2784 * we need to tell them apart in order to find the correct
2785 * ringbuffer to which the request belongs to.
2786 */
2787 if (i915.enable_execlists) {
2788 struct intel_context *ctx = request->ctx;
2789 ringbuf = ctx->engine[ring->id].ringbuf;
2790 } else
2791 ringbuf = ring->buffer;
2792
Chris Wilsona71d8d92012-02-15 11:25:36 +00002793 /* We know the GPU must have read the request to have
2794 * sent us the seqno + interrupt, so use the position
2795 * of tail of the request to update the last known position
2796 * of the GPU head.
2797 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002798 ringbuf->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002799
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002800 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002801 }
2802
Chris Wilsondb53a302011-02-03 11:57:46 +00002803 if (unlikely(ring->trace_irq_seqno &&
2804 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002805 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002806 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002807 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002808
Chris Wilsondb53a302011-02-03 11:57:46 +00002809 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002810}
2811
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002812bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002813i915_gem_retire_requests(struct drm_device *dev)
2814{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002815 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002816 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002817 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002818 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002819
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002820 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002821 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002822 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002823 if (i915.enable_execlists) {
2824 unsigned long flags;
2825
2826 spin_lock_irqsave(&ring->execlist_lock, flags);
2827 idle &= list_empty(&ring->execlist_queue);
2828 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2829
2830 intel_execlists_retire_requests(ring);
2831 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002832 }
2833
2834 if (idle)
2835 mod_delayed_work(dev_priv->wq,
2836 &dev_priv->mm.idle_work,
2837 msecs_to_jiffies(100));
2838
2839 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002840}
2841
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002842static void
Eric Anholt673a3942008-07-30 12:06:12 -07002843i915_gem_retire_work_handler(struct work_struct *work)
2844{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002845 struct drm_i915_private *dev_priv =
2846 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2847 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002848 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002849
Chris Wilson891b48c2010-09-29 12:26:37 +01002850 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002851 idle = false;
2852 if (mutex_trylock(&dev->struct_mutex)) {
2853 idle = i915_gem_retire_requests(dev);
2854 mutex_unlock(&dev->struct_mutex);
2855 }
2856 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002857 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2858 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002859}
Chris Wilson891b48c2010-09-29 12:26:37 +01002860
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002861static void
2862i915_gem_idle_work_handler(struct work_struct *work)
2863{
2864 struct drm_i915_private *dev_priv =
2865 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002866
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002867 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002868}
2869
Ben Widawsky5816d642012-04-11 11:18:19 -07002870/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002871 * Ensures that an object will eventually get non-busy by flushing any required
2872 * write domains, emitting any outstanding lazy request and retiring and
2873 * completed requests.
2874 */
2875static int
2876i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2877{
2878 int ret;
2879
2880 if (obj->active) {
John Harrisonb6660d52014-11-24 18:49:30 +00002881 ret = i915_gem_check_olr(obj->last_read_req);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002882 if (ret)
2883 return ret;
2884
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002885 i915_gem_retire_requests_ring(obj->ring);
2886 }
2887
2888 return 0;
2889}
2890
2891/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002892 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2893 * @DRM_IOCTL_ARGS: standard ioctl arguments
2894 *
2895 * Returns 0 if successful, else an error is returned with the remaining time in
2896 * the timeout parameter.
2897 * -ETIME: object is still busy after timeout
2898 * -ERESTARTSYS: signal interrupted the wait
2899 * -ENONENT: object doesn't exist
2900 * Also possible, but rare:
2901 * -EAGAIN: GPU wedged
2902 * -ENOMEM: damn
2903 * -ENODEV: Internal IRQ fail
2904 * -E?: The add request failed
2905 *
2906 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2907 * non-zero timeout parameter the wait ioctl will wait for the given number of
2908 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2909 * without holding struct_mutex the object may become re-busied before this
2910 * function completes. A similar but shorter * race condition exists in the busy
2911 * ioctl
2912 */
2913int
2914i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2915{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002916 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002917 struct drm_i915_gem_wait *args = data;
2918 struct drm_i915_gem_object *obj;
John Harrisonff865882014-11-24 18:49:28 +00002919 struct drm_i915_gem_request *req;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002920 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002921 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002922 u32 seqno = 0;
2923 int ret = 0;
2924
Daniel Vetter11b5d512014-09-29 15:31:26 +02002925 if (args->flags != 0)
2926 return -EINVAL;
2927
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002928 ret = i915_mutex_lock_interruptible(dev);
2929 if (ret)
2930 return ret;
2931
2932 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2933 if (&obj->base == NULL) {
2934 mutex_unlock(&dev->struct_mutex);
2935 return -ENOENT;
2936 }
2937
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002938 /* Need to make sure the object gets inactive eventually. */
2939 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002940 if (ret)
2941 goto out;
2942
John Harrison97b2a6a2014-11-24 18:49:26 +00002943 if (!obj->active || !obj->last_read_req)
2944 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002945
John Harrisonff865882014-11-24 18:49:28 +00002946 req = obj->last_read_req;
2947 seqno = i915_gem_request_get_seqno(req);
John Harrison97b2a6a2014-11-24 18:49:26 +00002948 WARN_ON(seqno == 0);
2949 ring = obj->ring;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002950
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002951 /* Do this after OLR check to make sure we make forward progress polling
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002952 * on this IOCTL with a timeout <=0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002953 */
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002954 if (args->timeout_ns <= 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002955 ret = -ETIME;
2956 goto out;
2957 }
2958
2959 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002960 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00002961 i915_gem_request_reference(req);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002962 mutex_unlock(&dev->struct_mutex);
2963
John Harrisonff865882014-11-24 18:49:28 +00002964 ret = __i915_wait_seqno(ring, seqno, reset_counter, true, &args->timeout_ns,
2965 file->driver_priv);
2966 mutex_lock(&dev->struct_mutex);
2967 i915_gem_request_unreference(req);
2968 mutex_unlock(&dev->struct_mutex);
2969 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002970
2971out:
2972 drm_gem_object_unreference(&obj->base);
2973 mutex_unlock(&dev->struct_mutex);
2974 return ret;
2975}
2976
2977/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002978 * i915_gem_object_sync - sync an object to a ring.
2979 *
2980 * @obj: object which may be in use on another ring.
2981 * @to: ring we wish to use the object on. May be NULL.
2982 *
2983 * This code is meant to abstract object synchronization with the GPU.
2984 * Calling with NULL implies synchronizing the object with the CPU
2985 * rather than a particular GPU ring.
2986 *
2987 * Returns 0 if successful, else propagates up the lower layer error.
2988 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002989int
2990i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002991 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002992{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002993 struct intel_engine_cs *from = obj->ring;
Ben Widawsky2911a352012-04-05 14:47:36 -07002994 u32 seqno;
2995 int ret, idx;
2996
2997 if (from == NULL || to == from)
2998 return 0;
2999
Ben Widawsky5816d642012-04-11 11:18:19 -07003000 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01003001 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07003002
3003 idx = intel_ring_sync_index(from, to);
3004
John Harrison97b2a6a2014-11-24 18:49:26 +00003005 seqno = i915_gem_request_get_seqno(obj->last_read_req);
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -07003006 /* Optimization: Avoid semaphore sync when we are sure we already
3007 * waited for an object with higher seqno */
Ben Widawskyebc348b2014-04-29 14:52:28 -07003008 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07003009 return 0;
3010
John Harrisonb6660d52014-11-24 18:49:30 +00003011 ret = i915_gem_check_olr(obj->last_read_req);
Ben Widawskyb4aca012012-04-25 20:50:12 -07003012 if (ret)
3013 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07003014
Chris Wilsonb52b89d2013-09-25 11:43:28 +01003015 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawskyebc348b2014-04-29 14:52:28 -07003016 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07003017 if (!ret)
John Harrison97b2a6a2014-11-24 18:49:26 +00003018 /* We use last_read_req because sync_to()
Mika Kuoppala7b01e262012-11-28 17:18:45 +02003019 * might have just caused seqno wrap under
3020 * the radar.
3021 */
John Harrison97b2a6a2014-11-24 18:49:26 +00003022 from->semaphore.sync_seqno[idx] =
3023 i915_gem_request_get_seqno(obj->last_read_req);
Ben Widawsky2911a352012-04-05 14:47:36 -07003024
Ben Widawskye3a5a222012-04-11 11:18:20 -07003025 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07003026}
3027
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003028static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3029{
3030 u32 old_write_domain, old_read_domains;
3031
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003032 /* Force a pagefault for domain tracking on next user access */
3033 i915_gem_release_mmap(obj);
3034
Keith Packardb97c3d92011-06-24 21:02:59 -07003035 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3036 return;
3037
Chris Wilson97c809fd2012-10-09 19:24:38 +01003038 /* Wait for any direct GTT access to complete */
3039 mb();
3040
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003041 old_read_domains = obj->base.read_domains;
3042 old_write_domain = obj->base.write_domain;
3043
3044 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3045 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3046
3047 trace_i915_gem_object_change_domain(obj,
3048 old_read_domains,
3049 old_write_domain);
3050}
3051
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003052int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07003053{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003054 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003055 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003056 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003057
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003058 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003059 return 0;
3060
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003061 if (!drm_mm_node_allocated(&vma->node)) {
3062 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003063 return 0;
3064 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003065
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003066 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003067 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003068
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003069 BUG_ON(obj->pages == NULL);
3070
Chris Wilsona8198ee2011-04-13 22:04:09 +01003071 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01003072 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003073 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01003074 /* Continue on if we fail due to EIO, the GPU is hung so we
3075 * should be safe and we need to cleanup or else we might
3076 * cause memory corruption through use-after-free.
3077 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01003078
Chris Wilson1d1ef21d2014-09-09 07:02:43 +01003079 /* Throw away the active reference before moving to the unbound list */
3080 i915_gem_object_retire(obj);
3081
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003082 if (i915_is_ggtt(vma->vm)) {
3083 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003084
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003085 /* release the fence reg _after_ flushing */
3086 ret = i915_gem_object_put_fence(obj);
3087 if (ret)
3088 return ret;
3089 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003090
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003091 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003092
Ben Widawsky6f65e292013-12-06 14:10:56 -08003093 vma->unbind_vma(vma);
3094
Chris Wilson64bf9302014-02-25 14:23:28 +00003095 list_del_init(&vma->mm_list);
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003096 if (i915_is_ggtt(vma->vm))
Chris Wilsone6a84462014-08-11 12:00:12 +02003097 obj->map_and_fenceable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003098
Ben Widawsky2f633152013-07-17 12:19:03 -07003099 drm_mm_remove_node(&vma->node);
3100 i915_gem_vma_destroy(vma);
3101
3102 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003103 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07003104 if (list_empty(&obj->vma_list)) {
3105 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003106 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07003107 }
Eric Anholt673a3942008-07-30 12:06:12 -07003108
Chris Wilson70903c32013-12-04 09:59:09 +00003109 /* And finally now the object is completely decoupled from this vma,
3110 * we can drop its hold on the backing storage and allow it to be
3111 * reaped by the shrinker.
3112 */
3113 i915_gem_object_unpin_pages(obj);
3114
Chris Wilson88241782011-01-07 17:09:48 +00003115 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003116}
3117
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003118int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003119{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003120 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003121 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003122 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003123
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003124 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003125 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003126 if (!i915.enable_execlists) {
3127 ret = i915_switch_context(ring, ring->default_context);
3128 if (ret)
3129 return ret;
3130 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003131
Chris Wilson3e960502012-11-27 16:22:54 +00003132 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003133 if (ret)
3134 return ret;
3135 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003136
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003137 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003138}
3139
Chris Wilson9ce079e2012-04-17 15:31:30 +01003140static void i965_write_fence_reg(struct drm_device *dev, int reg,
3141 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003142{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003143 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003144 int fence_reg;
3145 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003146
Imre Deak56c844e2013-01-07 21:47:34 +02003147 if (INTEL_INFO(dev)->gen >= 6) {
3148 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3149 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3150 } else {
3151 fence_reg = FENCE_REG_965_0;
3152 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3153 }
3154
Chris Wilsond18b9612013-07-10 13:36:23 +01003155 fence_reg += reg * 8;
3156
3157 /* To w/a incoherency with non-atomic 64-bit register updates,
3158 * we split the 64-bit update into two 32-bit writes. In order
3159 * for a partial fence not to be evaluated between writes, we
3160 * precede the update with write to turn off the fence register,
3161 * and only enable the fence as the last step.
3162 *
3163 * For extra levels of paranoia, we make sure each step lands
3164 * before applying the next step.
3165 */
3166 I915_WRITE(fence_reg, 0);
3167 POSTING_READ(fence_reg);
3168
Chris Wilson9ce079e2012-04-17 15:31:30 +01003169 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003170 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003171 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003172
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003173 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003174 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003175 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003176 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003177 if (obj->tiling_mode == I915_TILING_Y)
3178 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3179 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003180
Chris Wilsond18b9612013-07-10 13:36:23 +01003181 I915_WRITE(fence_reg + 4, val >> 32);
3182 POSTING_READ(fence_reg + 4);
3183
3184 I915_WRITE(fence_reg + 0, val);
3185 POSTING_READ(fence_reg);
3186 } else {
3187 I915_WRITE(fence_reg + 4, 0);
3188 POSTING_READ(fence_reg + 4);
3189 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003190}
3191
Chris Wilson9ce079e2012-04-17 15:31:30 +01003192static void i915_write_fence_reg(struct drm_device *dev, int reg,
3193 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003194{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003195 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003196 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003197
Chris Wilson9ce079e2012-04-17 15:31:30 +01003198 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003199 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003200 int pitch_val;
3201 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003202
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003203 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003204 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003205 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3206 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3207 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003208
3209 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3210 tile_width = 128;
3211 else
3212 tile_width = 512;
3213
3214 /* Note: pitch better be a power of two tile widths */
3215 pitch_val = obj->stride / tile_width;
3216 pitch_val = ffs(pitch_val) - 1;
3217
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003218 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003219 if (obj->tiling_mode == I915_TILING_Y)
3220 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3221 val |= I915_FENCE_SIZE_BITS(size);
3222 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3223 val |= I830_FENCE_REG_VALID;
3224 } else
3225 val = 0;
3226
3227 if (reg < 8)
3228 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003229 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003230 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003231
Chris Wilson9ce079e2012-04-17 15:31:30 +01003232 I915_WRITE(reg, val);
3233 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003234}
3235
Chris Wilson9ce079e2012-04-17 15:31:30 +01003236static void i830_write_fence_reg(struct drm_device *dev, int reg,
3237 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003238{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003239 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003240 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003241
Chris Wilson9ce079e2012-04-17 15:31:30 +01003242 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003243 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003244 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003245
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003246 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003247 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003248 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3249 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3250 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003251
Chris Wilson9ce079e2012-04-17 15:31:30 +01003252 pitch_val = obj->stride / 128;
3253 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003254
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003255 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003256 if (obj->tiling_mode == I915_TILING_Y)
3257 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3258 val |= I830_FENCE_SIZE_BITS(size);
3259 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3260 val |= I830_FENCE_REG_VALID;
3261 } else
3262 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003263
Chris Wilson9ce079e2012-04-17 15:31:30 +01003264 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3265 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3266}
3267
Chris Wilsond0a57782012-10-09 19:24:37 +01003268inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3269{
3270 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3271}
3272
Chris Wilson9ce079e2012-04-17 15:31:30 +01003273static void i915_gem_write_fence(struct drm_device *dev, int reg,
3274 struct drm_i915_gem_object *obj)
3275{
Chris Wilsond0a57782012-10-09 19:24:37 +01003276 struct drm_i915_private *dev_priv = dev->dev_private;
3277
3278 /* Ensure that all CPU reads are completed before installing a fence
3279 * and all writes before removing the fence.
3280 */
3281 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3282 mb();
3283
Daniel Vetter94a335d2013-07-17 14:51:28 +02003284 WARN(obj && (!obj->stride || !obj->tiling_mode),
3285 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3286 obj->stride, obj->tiling_mode);
3287
Chris Wilson9ce079e2012-04-17 15:31:30 +01003288 switch (INTEL_INFO(dev)->gen) {
Damien Lespiau01209dd2013-02-13 15:27:25 +00003289 case 9:
Ben Widawsky5ab31332013-11-02 21:07:03 -07003290 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003291 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02003292 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003293 case 5:
3294 case 4: i965_write_fence_reg(dev, reg, obj); break;
3295 case 3: i915_write_fence_reg(dev, reg, obj); break;
3296 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08003297 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01003298 }
Chris Wilsond0a57782012-10-09 19:24:37 +01003299
3300 /* And similarly be paranoid that no direct access to this region
3301 * is reordered to before the fence is installed.
3302 */
3303 if (i915_gem_object_needs_mb(obj))
3304 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003305}
3306
Chris Wilson61050802012-04-17 15:31:31 +01003307static inline int fence_number(struct drm_i915_private *dev_priv,
3308 struct drm_i915_fence_reg *fence)
3309{
3310 return fence - dev_priv->fence_regs;
3311}
3312
3313static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3314 struct drm_i915_fence_reg *fence,
3315 bool enable)
3316{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003317 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003318 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003319
Chris Wilson46a0b632013-07-10 13:36:24 +01003320 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003321
3322 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003323 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003324 fence->obj = obj;
3325 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3326 } else {
3327 obj->fence_reg = I915_FENCE_REG_NONE;
3328 fence->obj = NULL;
3329 list_del_init(&fence->lru_list);
3330 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003331 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003332}
3333
Chris Wilsond9e86c02010-11-10 16:40:20 +00003334static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003335i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003336{
John Harrison97b2a6a2014-11-24 18:49:26 +00003337 if (obj->last_fenced_req) {
Daniel Vettera4b3a572014-11-26 14:17:05 +01003338 int ret = i915_wait_request(obj->last_fenced_req);
Chris Wilson18991842012-04-17 15:31:29 +01003339 if (ret)
3340 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003341
John Harrison97b2a6a2014-11-24 18:49:26 +00003342 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003343 }
3344
3345 return 0;
3346}
3347
3348int
3349i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3350{
Chris Wilson61050802012-04-17 15:31:31 +01003351 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003352 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003353 int ret;
3354
Chris Wilsond0a57782012-10-09 19:24:37 +01003355 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003356 if (ret)
3357 return ret;
3358
Chris Wilson61050802012-04-17 15:31:31 +01003359 if (obj->fence_reg == I915_FENCE_REG_NONE)
3360 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003361
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003362 fence = &dev_priv->fence_regs[obj->fence_reg];
3363
Daniel Vetteraff10b302014-02-14 14:06:05 +01003364 if (WARN_ON(fence->pin_count))
3365 return -EBUSY;
3366
Chris Wilson61050802012-04-17 15:31:31 +01003367 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003368 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003369
3370 return 0;
3371}
3372
3373static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003374i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003375{
Daniel Vetterae3db242010-02-19 11:51:58 +01003376 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003377 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003378 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003379
3380 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003381 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003382 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3383 reg = &dev_priv->fence_regs[i];
3384 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003385 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003386
Chris Wilson1690e1e2011-12-14 13:57:08 +01003387 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003388 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003389 }
3390
Chris Wilsond9e86c02010-11-10 16:40:20 +00003391 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003392 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003393
3394 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003395 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003396 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003397 continue;
3398
Chris Wilson8fe301a2012-04-17 15:31:28 +01003399 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003400 }
3401
Chris Wilson5dce5b932014-01-20 10:17:36 +00003402deadlock:
3403 /* Wait for completion of pending flips which consume fences */
3404 if (intel_has_pending_fb_unpin(dev))
3405 return ERR_PTR(-EAGAIN);
3406
3407 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003408}
3409
Jesse Barnesde151cf2008-11-12 10:03:55 -08003410/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003411 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003412 * @obj: object to map through a fence reg
3413 *
3414 * When mapping objects through the GTT, userspace wants to be able to write
3415 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003416 * This function walks the fence regs looking for a free one for @obj,
3417 * stealing one if it can't find any.
3418 *
3419 * It then sets up the reg based on the object's properties: address, pitch
3420 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003421 *
3422 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003423 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003424int
Chris Wilson06d98132012-04-17 15:31:24 +01003425i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003426{
Chris Wilson05394f32010-11-08 19:18:58 +00003427 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003428 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003429 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003430 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003431 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003432
Chris Wilson14415742012-04-17 15:31:33 +01003433 /* Have we updated the tiling parameters upon the object and so
3434 * will need to serialise the write to the associated fence register?
3435 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003436 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003437 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003438 if (ret)
3439 return ret;
3440 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003441
Chris Wilsond9e86c02010-11-10 16:40:20 +00003442 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003443 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3444 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003445 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003446 list_move_tail(&reg->lru_list,
3447 &dev_priv->mm.fence_list);
3448 return 0;
3449 }
3450 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003451 if (WARN_ON(!obj->map_and_fenceable))
3452 return -EINVAL;
3453
Chris Wilson14415742012-04-17 15:31:33 +01003454 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003455 if (IS_ERR(reg))
3456 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003457
Chris Wilson14415742012-04-17 15:31:33 +01003458 if (reg->obj) {
3459 struct drm_i915_gem_object *old = reg->obj;
3460
Chris Wilsond0a57782012-10-09 19:24:37 +01003461 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003462 if (ret)
3463 return ret;
3464
Chris Wilson14415742012-04-17 15:31:33 +01003465 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003466 }
Chris Wilson14415742012-04-17 15:31:33 +01003467 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003468 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003469
Chris Wilson14415742012-04-17 15:31:33 +01003470 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003471
Chris Wilson9ce079e2012-04-17 15:31:30 +01003472 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003473}
3474
Chris Wilson4144f9b2014-09-11 08:43:48 +01003475static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003476 unsigned long cache_level)
3477{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003478 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003479 struct drm_mm_node *other;
3480
Chris Wilson4144f9b2014-09-11 08:43:48 +01003481 /*
3482 * On some machines we have to be careful when putting differing types
3483 * of snoopable memory together to avoid the prefetcher crossing memory
3484 * domains and dying. During vm initialisation, we decide whether or not
3485 * these constraints apply and set the drm_mm.color_adjust
3486 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003487 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003488 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003489 return true;
3490
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003491 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003492 return true;
3493
3494 if (list_empty(&gtt_space->node_list))
3495 return true;
3496
3497 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3498 if (other->allocated && !other->hole_follows && other->color != cache_level)
3499 return false;
3500
3501 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3502 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3503 return false;
3504
3505 return true;
3506}
3507
Jesse Barnesde151cf2008-11-12 10:03:55 -08003508/**
Eric Anholt673a3942008-07-30 12:06:12 -07003509 * Finds free space in the GTT aperture and binds the object there.
3510 */
Daniel Vetter262de142014-02-14 14:01:20 +01003511static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003512i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3513 struct i915_address_space *vm,
3514 unsigned alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003515 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003516{
Chris Wilson05394f32010-11-08 19:18:58 +00003517 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003518 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003519 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003520 unsigned long start =
3521 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3522 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003523 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003524 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003525 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003526
Chris Wilsone28f8712011-07-18 13:11:49 -07003527 fence_size = i915_gem_get_gtt_size(dev,
3528 obj->base.size,
3529 obj->tiling_mode);
3530 fence_alignment = i915_gem_get_gtt_alignment(dev,
3531 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003532 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003533 unfenced_alignment =
Imre Deakd865110c2013-01-07 21:47:33 +02003534 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003535 obj->base.size,
3536 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003537
Eric Anholt673a3942008-07-30 12:06:12 -07003538 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003539 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003540 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003541 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003542 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003543 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003544 }
3545
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003546 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003547
Chris Wilson654fc602010-05-27 13:18:21 +01003548 /* If the object is bigger than the entire aperture, reject it early
3549 * before evicting everything in a vain attempt to find space.
3550 */
Chris Wilsond23db882014-05-23 08:48:08 +02003551 if (obj->base.size > end) {
3552 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003553 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003554 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003555 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003556 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003557 }
3558
Chris Wilson37e680a2012-06-07 15:38:42 +01003559 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003560 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003561 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003562
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003563 i915_gem_object_pin_pages(obj);
3564
Ben Widawskyaccfef22013-08-14 11:38:35 +02003565 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003566 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003567 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003568
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003569search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003570 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003571 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003572 obj->cache_level,
3573 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003574 DRM_MM_SEARCH_DEFAULT,
3575 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003576 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003577 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003578 obj->cache_level,
3579 start, end,
3580 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003581 if (ret == 0)
3582 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003583
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003584 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003585 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003586 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003587 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003588 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003589 }
3590
Daniel Vetter74163902012-02-15 23:50:21 +01003591 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003592 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003593 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003594
Ben Widawsky35c20a62013-05-31 11:28:48 -07003595 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003596 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003597
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003598 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003599 vma->bind_vma(vma, obj->cache_level,
Chris Wilsonc826c442014-10-31 13:53:53 +00003600 flags & PIN_GLOBAL ? GLOBAL_BIND : 0);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003601
Daniel Vetter262de142014-02-14 14:01:20 +01003602 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003603
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003604err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003605 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003606err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003607 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003608 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003609err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003610 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003611 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003612}
3613
Chris Wilson000433b2013-08-08 14:41:09 +01003614bool
Chris Wilson2c225692013-08-09 12:26:45 +01003615i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3616 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003617{
Eric Anholt673a3942008-07-30 12:06:12 -07003618 /* If we don't have a page list set up, then we're not pinned
3619 * to GPU, and we can ignore the cache flush because it'll happen
3620 * again at bind time.
3621 */
Chris Wilson05394f32010-11-08 19:18:58 +00003622 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003623 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003624
Imre Deak769ce462013-02-13 21:56:05 +02003625 /*
3626 * Stolen memory is always coherent with the GPU as it is explicitly
3627 * marked as wc by the system, or the system is cache-coherent.
3628 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003629 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003630 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003631
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003632 /* If the GPU is snooping the contents of the CPU cache,
3633 * we do not need to manually clear the CPU cache lines. However,
3634 * the caches are only snooped when the render cache is
3635 * flushed/invalidated. As we always have to emit invalidations
3636 * and flushes when moving into and out of the RENDER domain, correct
3637 * snooping behaviour occurs naturally as the result of our domain
3638 * tracking.
3639 */
Chris Wilson2c225692013-08-09 12:26:45 +01003640 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003641 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003642
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003643 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003644 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003645
3646 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003647}
3648
3649/** Flushes the GTT write domain for the object if it's dirty. */
3650static void
Chris Wilson05394f32010-11-08 19:18:58 +00003651i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003652{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003653 uint32_t old_write_domain;
3654
Chris Wilson05394f32010-11-08 19:18:58 +00003655 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003656 return;
3657
Chris Wilson63256ec2011-01-04 18:42:07 +00003658 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003659 * to it immediately go to main memory as far as we know, so there's
3660 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003661 *
3662 * However, we do have to enforce the order so that all writes through
3663 * the GTT land before any writes to the device, such as updates to
3664 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003665 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003666 wmb();
3667
Chris Wilson05394f32010-11-08 19:18:58 +00003668 old_write_domain = obj->base.write_domain;
3669 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003670
Daniel Vetterf99d7062014-06-19 16:01:59 +02003671 intel_fb_obj_flush(obj, false);
3672
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003673 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003674 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003675 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003676}
3677
3678/** Flushes the CPU write domain for the object if it's dirty. */
3679static void
Chris Wilson2c225692013-08-09 12:26:45 +01003680i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3681 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003682{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003683 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003684
Chris Wilson05394f32010-11-08 19:18:58 +00003685 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003686 return;
3687
Chris Wilson000433b2013-08-08 14:41:09 +01003688 if (i915_gem_clflush_object(obj, force))
3689 i915_gem_chipset_flush(obj->base.dev);
3690
Chris Wilson05394f32010-11-08 19:18:58 +00003691 old_write_domain = obj->base.write_domain;
3692 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003693
Daniel Vetterf99d7062014-06-19 16:01:59 +02003694 intel_fb_obj_flush(obj, false);
3695
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003696 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003697 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003698 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003699}
3700
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003701/**
3702 * Moves a single object to the GTT read, and possibly write domain.
3703 *
3704 * This function returns when the move is complete, including waiting on
3705 * flushes to occur.
3706 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003707int
Chris Wilson20217462010-11-23 15:26:33 +00003708i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003709{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003710 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003711 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003712 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003713 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003714
Eric Anholt02354392008-11-26 13:58:13 -08003715 /* Not valid to be called on unbound objects. */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003716 if (vma == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003717 return -EINVAL;
3718
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003719 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3720 return 0;
3721
Chris Wilson0201f1e2012-07-20 12:41:01 +01003722 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003723 if (ret)
3724 return ret;
3725
Chris Wilsonc8725f32014-03-17 12:21:55 +00003726 i915_gem_object_retire(obj);
Chris Wilson2c225692013-08-09 12:26:45 +01003727 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003728
Chris Wilsond0a57782012-10-09 19:24:37 +01003729 /* Serialise direct access to this object with the barriers for
3730 * coherent writes from the GPU, by effectively invalidating the
3731 * GTT domain upon first access.
3732 */
3733 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3734 mb();
3735
Chris Wilson05394f32010-11-08 19:18:58 +00003736 old_write_domain = obj->base.write_domain;
3737 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003738
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003739 /* It should now be out of any other write domains, and we can update
3740 * the domain values for our changes.
3741 */
Chris Wilson05394f32010-11-08 19:18:58 +00003742 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3743 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003744 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003745 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3746 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3747 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003748 }
3749
Daniel Vetterf99d7062014-06-19 16:01:59 +02003750 if (write)
3751 intel_fb_obj_invalidate(obj, NULL);
3752
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003753 trace_i915_gem_object_change_domain(obj,
3754 old_read_domains,
3755 old_write_domain);
3756
Chris Wilson8325a092012-04-24 15:52:35 +01003757 /* And bump the LRU for this access */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003758 if (i915_gem_object_is_inactive(obj))
3759 list_move_tail(&vma->mm_list,
3760 &dev_priv->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003761
Eric Anholte47c68e2008-11-14 13:35:19 -08003762 return 0;
3763}
3764
Chris Wilsone4ffd172011-04-04 09:44:39 +01003765int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3766 enum i915_cache_level cache_level)
3767{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003768 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003769 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003770 int ret;
3771
3772 if (obj->cache_level == cache_level)
3773 return 0;
3774
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003775 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003776 DRM_DEBUG("can not change the cache level of pinned objects\n");
3777 return -EBUSY;
3778 }
3779
Chris Wilsondf6f7832014-03-21 07:40:56 +00003780 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01003781 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003782 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003783 if (ret)
3784 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003785 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003786 }
3787
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003788 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003789 ret = i915_gem_object_finish_gpu(obj);
3790 if (ret)
3791 return ret;
3792
3793 i915_gem_object_finish_gtt(obj);
3794
3795 /* Before SandyBridge, you could not use tiling or fence
3796 * registers with snooped memory, so relinquish any fences
3797 * currently pointing to our region in the aperture.
3798 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003799 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003800 ret = i915_gem_object_put_fence(obj);
3801 if (ret)
3802 return ret;
3803 }
3804
Ben Widawsky6f65e292013-12-06 14:10:56 -08003805 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003806 if (drm_mm_node_allocated(&vma->node))
3807 vma->bind_vma(vma, cache_level,
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01003808 vma->bound & GLOBAL_BIND);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003809 }
3810
Chris Wilson2c225692013-08-09 12:26:45 +01003811 list_for_each_entry(vma, &obj->vma_list, vma_link)
3812 vma->node.color = cache_level;
3813 obj->cache_level = cache_level;
3814
3815 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003816 u32 old_read_domains, old_write_domain;
3817
3818 /* If we're coming from LLC cached, then we haven't
3819 * actually been tracking whether the data is in the
3820 * CPU cache or not, since we only allow one bit set
3821 * in obj->write_domain and have been skipping the clflushes.
3822 * Just set it to the CPU cache for now.
3823 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00003824 i915_gem_object_retire(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003825 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003826
3827 old_read_domains = obj->base.read_domains;
3828 old_write_domain = obj->base.write_domain;
3829
3830 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3831 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3832
3833 trace_i915_gem_object_change_domain(obj,
3834 old_read_domains,
3835 old_write_domain);
3836 }
3837
Chris Wilsone4ffd172011-04-04 09:44:39 +01003838 return 0;
3839}
3840
Ben Widawsky199adf42012-09-21 17:01:20 -07003841int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3842 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003843{
Ben Widawsky199adf42012-09-21 17:01:20 -07003844 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003845 struct drm_i915_gem_object *obj;
3846 int ret;
3847
3848 ret = i915_mutex_lock_interruptible(dev);
3849 if (ret)
3850 return ret;
3851
3852 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3853 if (&obj->base == NULL) {
3854 ret = -ENOENT;
3855 goto unlock;
3856 }
3857
Chris Wilson651d7942013-08-08 14:41:10 +01003858 switch (obj->cache_level) {
3859 case I915_CACHE_LLC:
3860 case I915_CACHE_L3_LLC:
3861 args->caching = I915_CACHING_CACHED;
3862 break;
3863
Chris Wilson4257d3b2013-08-08 14:41:11 +01003864 case I915_CACHE_WT:
3865 args->caching = I915_CACHING_DISPLAY;
3866 break;
3867
Chris Wilson651d7942013-08-08 14:41:10 +01003868 default:
3869 args->caching = I915_CACHING_NONE;
3870 break;
3871 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003872
3873 drm_gem_object_unreference(&obj->base);
3874unlock:
3875 mutex_unlock(&dev->struct_mutex);
3876 return ret;
3877}
3878
Ben Widawsky199adf42012-09-21 17:01:20 -07003879int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3880 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003881{
Ben Widawsky199adf42012-09-21 17:01:20 -07003882 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003883 struct drm_i915_gem_object *obj;
3884 enum i915_cache_level level;
3885 int ret;
3886
Ben Widawsky199adf42012-09-21 17:01:20 -07003887 switch (args->caching) {
3888 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003889 level = I915_CACHE_NONE;
3890 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003891 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003892 level = I915_CACHE_LLC;
3893 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003894 case I915_CACHING_DISPLAY:
3895 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3896 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003897 default:
3898 return -EINVAL;
3899 }
3900
Ben Widawsky3bc29132012-09-26 16:15:20 -07003901 ret = i915_mutex_lock_interruptible(dev);
3902 if (ret)
3903 return ret;
3904
Chris Wilsone6994ae2012-07-10 10:27:08 +01003905 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3906 if (&obj->base == NULL) {
3907 ret = -ENOENT;
3908 goto unlock;
3909 }
3910
3911 ret = i915_gem_object_set_cache_level(obj, level);
3912
3913 drm_gem_object_unreference(&obj->base);
3914unlock:
3915 mutex_unlock(&dev->struct_mutex);
3916 return ret;
3917}
3918
Chris Wilsoncc98b412013-08-09 12:25:09 +01003919static bool is_pin_display(struct drm_i915_gem_object *obj)
3920{
Oscar Mateo19656432014-05-16 14:20:43 +01003921 struct i915_vma *vma;
3922
Oscar Mateo19656432014-05-16 14:20:43 +01003923 vma = i915_gem_obj_to_ggtt(obj);
3924 if (!vma)
3925 return false;
3926
Daniel Vetter4feb7652014-11-24 11:21:52 +01003927 /* There are 2 sources that pin objects:
Chris Wilsoncc98b412013-08-09 12:25:09 +01003928 * 1. The display engine (scanouts, sprites, cursors);
3929 * 2. Reservations for execbuffer;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003930 *
3931 * We can ignore reservations as we hold the struct_mutex and
Daniel Vetter4feb7652014-11-24 11:21:52 +01003932 * are only called outside of the reservation path.
Chris Wilsoncc98b412013-08-09 12:25:09 +01003933 */
Daniel Vetter4feb7652014-11-24 11:21:52 +01003934 return vma->pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003935}
3936
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003937/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003938 * Prepare buffer for display plane (scanout, cursors, etc).
3939 * Can be called from an uninterruptible phase (modesetting) and allows
3940 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003941 */
3942int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003943i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3944 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003945 struct intel_engine_cs *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003946{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003947 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003948 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003949 int ret;
3950
Chris Wilson0be73282010-12-06 14:36:27 +00003951 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003952 ret = i915_gem_object_sync(obj, pipelined);
3953 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003954 return ret;
3955 }
3956
Chris Wilsoncc98b412013-08-09 12:25:09 +01003957 /* Mark the pin_display early so that we account for the
3958 * display coherency whilst setting up the cache domains.
3959 */
Oscar Mateo19656432014-05-16 14:20:43 +01003960 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003961 obj->pin_display = true;
3962
Eric Anholta7ef0642011-03-29 16:59:54 -07003963 /* The display engine is not coherent with the LLC cache on gen6. As
3964 * a result, we make sure that the pinning that is about to occur is
3965 * done with uncached PTEs. This is lowest common denominator for all
3966 * chipsets.
3967 *
3968 * However for gen6+, we could do better by using the GFDT bit instead
3969 * of uncaching, which would allow us to flush all the LLC-cached data
3970 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3971 */
Chris Wilson651d7942013-08-08 14:41:10 +01003972 ret = i915_gem_object_set_cache_level(obj,
3973 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003974 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003975 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003976
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003977 /* As the user may map the buffer once pinned in the display plane
3978 * (e.g. libkms for the bootup splash), we have to ensure that we
3979 * always use map_and_fenceable for all scanout buffers.
3980 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003981 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003982 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003983 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003984
Chris Wilson2c225692013-08-09 12:26:45 +01003985 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003986
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003987 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003988 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003989
3990 /* It should now be out of any other write domains, and we can update
3991 * the domain values for our changes.
3992 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003993 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003994 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003995
3996 trace_i915_gem_object_change_domain(obj,
3997 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003998 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003999
4000 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004001
4002err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01004003 WARN_ON(was_pin_display != is_pin_display(obj));
4004 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004005 return ret;
4006}
4007
4008void
4009i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
4010{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004011 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01004012 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004013}
4014
Chris Wilson85345512010-11-13 09:49:11 +00004015int
Chris Wilsona8198ee2011-04-13 22:04:09 +01004016i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00004017{
Chris Wilson88241782011-01-07 17:09:48 +00004018 int ret;
4019
Chris Wilsona8198ee2011-04-13 22:04:09 +01004020 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00004021 return 0;
4022
Chris Wilson0201f1e2012-07-20 12:41:01 +01004023 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01004024 if (ret)
4025 return ret;
4026
Chris Wilsona8198ee2011-04-13 22:04:09 +01004027 /* Ensure that we invalidate the GPU's caches and TLBs. */
4028 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01004029 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00004030}
4031
Eric Anholte47c68e2008-11-14 13:35:19 -08004032/**
4033 * Moves a single object to the CPU read, and possibly write domain.
4034 *
4035 * This function returns when the move is complete, including waiting on
4036 * flushes to occur.
4037 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004038int
Chris Wilson919926a2010-11-12 13:42:53 +00004039i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004040{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004041 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004042 int ret;
4043
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004044 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4045 return 0;
4046
Chris Wilson0201f1e2012-07-20 12:41:01 +01004047 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004048 if (ret)
4049 return ret;
4050
Chris Wilsonc8725f32014-03-17 12:21:55 +00004051 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08004052 i915_gem_object_flush_gtt_write_domain(obj);
4053
Chris Wilson05394f32010-11-08 19:18:58 +00004054 old_write_domain = obj->base.write_domain;
4055 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004056
Eric Anholte47c68e2008-11-14 13:35:19 -08004057 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004058 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004059 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004060
Chris Wilson05394f32010-11-08 19:18:58 +00004061 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004062 }
4063
4064 /* It should now be out of any other write domains, and we can update
4065 * the domain values for our changes.
4066 */
Chris Wilson05394f32010-11-08 19:18:58 +00004067 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004068
4069 /* If we're writing through the CPU, then the GPU read domains will
4070 * need to be invalidated at next use.
4071 */
4072 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004073 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4074 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004075 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004076
Daniel Vetterf99d7062014-06-19 16:01:59 +02004077 if (write)
4078 intel_fb_obj_invalidate(obj, NULL);
4079
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004080 trace_i915_gem_object_change_domain(obj,
4081 old_read_domains,
4082 old_write_domain);
4083
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004084 return 0;
4085}
4086
Eric Anholt673a3942008-07-30 12:06:12 -07004087/* Throttle our rendering by waiting until the ring has completed our requests
4088 * emitted over 20 msec ago.
4089 *
Eric Anholtb9624422009-06-03 07:27:35 +00004090 * Note that if we were to use the current jiffies each time around the loop,
4091 * we wouldn't escape the function with any frames outstanding if the time to
4092 * render a frame was over 20ms.
4093 *
Eric Anholt673a3942008-07-30 12:06:12 -07004094 * This should get us reasonable parallelism between CPU and GPU but also
4095 * relatively low latency when blocking on a particular request to finish.
4096 */
4097static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004098i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004099{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004100 struct drm_i915_private *dev_priv = dev->dev_private;
4101 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004102 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
John Harrison54fb2412014-11-24 18:49:27 +00004103 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004104 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004105 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004106
Daniel Vetter308887a2012-11-14 17:14:06 +01004107 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4108 if (ret)
4109 return ret;
4110
4111 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4112 if (ret)
4113 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004114
Chris Wilson1c255952010-09-26 11:03:27 +01004115 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004116 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004117 if (time_after_eq(request->emitted_jiffies, recent_enough))
4118 break;
4119
John Harrison54fb2412014-11-24 18:49:27 +00004120 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004121 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004122 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004123 if (target)
4124 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004125 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004126
John Harrison54fb2412014-11-24 18:49:27 +00004127 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004128 return 0;
4129
John Harrison54fb2412014-11-24 18:49:27 +00004130 ret = __i915_wait_seqno(i915_gem_request_get_ring(target),
4131 i915_gem_request_get_seqno(target),
4132 reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004133 if (ret == 0)
4134 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004135
John Harrisonff865882014-11-24 18:49:28 +00004136 mutex_lock(&dev->struct_mutex);
4137 i915_gem_request_unreference(target);
4138 mutex_unlock(&dev->struct_mutex);
4139
Eric Anholt673a3942008-07-30 12:06:12 -07004140 return ret;
4141}
4142
Chris Wilsond23db882014-05-23 08:48:08 +02004143static bool
4144i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4145{
4146 struct drm_i915_gem_object *obj = vma->obj;
4147
4148 if (alignment &&
4149 vma->node.start & (alignment - 1))
4150 return true;
4151
4152 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4153 return true;
4154
4155 if (flags & PIN_OFFSET_BIAS &&
4156 vma->node.start < (flags & PIN_OFFSET_MASK))
4157 return true;
4158
4159 return false;
4160}
4161
Eric Anholt673a3942008-07-30 12:06:12 -07004162int
Chris Wilson05394f32010-11-08 19:18:58 +00004163i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07004164 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00004165 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004166 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004167{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004168 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004169 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004170 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004171 int ret;
4172
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004173 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4174 return -ENODEV;
4175
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004176 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004177 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004178
Chris Wilsonc826c442014-10-31 13:53:53 +00004179 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4180 return -EINVAL;
4181
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004182 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004183 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004184 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4185 return -EBUSY;
4186
Chris Wilsond23db882014-05-23 08:48:08 +02004187 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004188 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004189 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004190 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004191 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004192 i915_gem_obj_offset(obj, vm), alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004193 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004194 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004195 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004196 if (ret)
4197 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004198
4199 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004200 }
4201 }
4202
Chris Wilsonef79e172014-10-31 13:53:52 +00004203 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004204 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01004205 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
4206 if (IS_ERR(vma))
4207 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004208 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004209
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01004210 if (flags & PIN_GLOBAL && !(vma->bound & GLOBAL_BIND))
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004211 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01004212
Chris Wilsonef79e172014-10-31 13:53:52 +00004213 if ((bound ^ vma->bound) & GLOBAL_BIND) {
4214 bool mappable, fenceable;
4215 u32 fence_size, fence_alignment;
4216
4217 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4218 obj->base.size,
4219 obj->tiling_mode);
4220 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4221 obj->base.size,
4222 obj->tiling_mode,
4223 true);
4224
4225 fenceable = (vma->node.size == fence_size &&
4226 (vma->node.start & (fence_alignment - 1)) == 0);
4227
4228 mappable = (vma->node.start + obj->base.size <=
4229 dev_priv->gtt.mappable_end);
4230
4231 obj->map_and_fenceable = mappable && fenceable;
4232 }
4233
4234 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4235
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004236 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004237 if (flags & PIN_MAPPABLE)
4238 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004239
4240 return 0;
4241}
4242
4243void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004244i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004245{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004246 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004247
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004248 BUG_ON(!vma);
4249 BUG_ON(vma->pin_count == 0);
4250 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
4251
4252 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00004253 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004254}
4255
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004256bool
4257i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4258{
4259 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4260 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4261 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4262
4263 WARN_ON(!ggtt_vma ||
4264 dev_priv->fence_regs[obj->fence_reg].pin_count >
4265 ggtt_vma->pin_count);
4266 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4267 return true;
4268 } else
4269 return false;
4270}
4271
4272void
4273i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4274{
4275 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4276 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4277 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4278 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4279 }
4280}
4281
Eric Anholt673a3942008-07-30 12:06:12 -07004282int
Eric Anholt673a3942008-07-30 12:06:12 -07004283i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004284 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004285{
4286 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004287 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004288 int ret;
4289
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004290 ret = i915_mutex_lock_interruptible(dev);
4291 if (ret)
4292 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004293
Chris Wilson05394f32010-11-08 19:18:58 +00004294 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004295 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004296 ret = -ENOENT;
4297 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004298 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004299
Chris Wilson0be555b2010-08-04 15:36:30 +01004300 /* Count all active objects as busy, even if they are currently not used
4301 * by the gpu. Users of this interface expect objects to eventually
4302 * become non-busy without any further actions, therefore emit any
4303 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004304 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004305 ret = i915_gem_object_flush_active(obj);
4306
Chris Wilson05394f32010-11-08 19:18:58 +00004307 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004308 if (obj->ring) {
4309 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4310 args->busy |= intel_ring_flag(obj->ring) << 16;
4311 }
Eric Anholt673a3942008-07-30 12:06:12 -07004312
Chris Wilson05394f32010-11-08 19:18:58 +00004313 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004314unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004315 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004316 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004317}
4318
4319int
4320i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4321 struct drm_file *file_priv)
4322{
Akshay Joshi0206e352011-08-16 15:34:10 -04004323 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004324}
4325
Chris Wilson3ef94da2009-09-14 16:50:29 +01004326int
4327i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4328 struct drm_file *file_priv)
4329{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004330 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004331 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004332 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004333 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004334
4335 switch (args->madv) {
4336 case I915_MADV_DONTNEED:
4337 case I915_MADV_WILLNEED:
4338 break;
4339 default:
4340 return -EINVAL;
4341 }
4342
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004343 ret = i915_mutex_lock_interruptible(dev);
4344 if (ret)
4345 return ret;
4346
Chris Wilson05394f32010-11-08 19:18:58 +00004347 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004348 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004349 ret = -ENOENT;
4350 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004351 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004352
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004353 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004354 ret = -EINVAL;
4355 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004356 }
4357
Daniel Vetter656bfa32014-11-20 09:26:30 +01004358 if (obj->pages &&
4359 obj->tiling_mode != I915_TILING_NONE &&
4360 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4361 if (obj->madv == I915_MADV_WILLNEED)
4362 i915_gem_object_unpin_pages(obj);
4363 if (args->madv == I915_MADV_WILLNEED)
4364 i915_gem_object_pin_pages(obj);
4365 }
4366
Chris Wilson05394f32010-11-08 19:18:58 +00004367 if (obj->madv != __I915_MADV_PURGED)
4368 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004369
Chris Wilson6c085a72012-08-20 11:40:46 +02004370 /* if the object is no longer attached, discard its backing storage */
4371 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004372 i915_gem_object_truncate(obj);
4373
Chris Wilson05394f32010-11-08 19:18:58 +00004374 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004375
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004376out:
Chris Wilson05394f32010-11-08 19:18:58 +00004377 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004378unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004379 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004380 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004381}
4382
Chris Wilson37e680a2012-06-07 15:38:42 +01004383void i915_gem_object_init(struct drm_i915_gem_object *obj,
4384 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004385{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004386 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004387 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004388 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004389 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004390
Chris Wilson37e680a2012-06-07 15:38:42 +01004391 obj->ops = ops;
4392
Chris Wilson0327d6b2012-08-11 15:41:06 +01004393 obj->fence_reg = I915_FENCE_REG_NONE;
4394 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004395
4396 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4397}
4398
Chris Wilson37e680a2012-06-07 15:38:42 +01004399static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4400 .get_pages = i915_gem_object_get_pages_gtt,
4401 .put_pages = i915_gem_object_put_pages_gtt,
4402};
4403
Chris Wilson05394f32010-11-08 19:18:58 +00004404struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4405 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004406{
Daniel Vetterc397b902010-04-09 19:05:07 +00004407 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004408 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004409 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004410
Chris Wilson42dcedd2012-11-15 11:32:30 +00004411 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004412 if (obj == NULL)
4413 return NULL;
4414
4415 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004416 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004417 return NULL;
4418 }
4419
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004420 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4421 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4422 /* 965gm cannot relocate objects above 4GiB. */
4423 mask &= ~__GFP_HIGHMEM;
4424 mask |= __GFP_DMA32;
4425 }
4426
Al Viro496ad9a2013-01-23 17:07:38 -05004427 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004428 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004429
Chris Wilson37e680a2012-06-07 15:38:42 +01004430 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004431
Daniel Vetterc397b902010-04-09 19:05:07 +00004432 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4433 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4434
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004435 if (HAS_LLC(dev)) {
4436 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004437 * cache) for about a 10% performance improvement
4438 * compared to uncached. Graphics requests other than
4439 * display scanout are coherent with the CPU in
4440 * accessing this cache. This means in this mode we
4441 * don't need to clflush on the CPU side, and on the
4442 * GPU side we only need to flush internal caches to
4443 * get data visible to the CPU.
4444 *
4445 * However, we maintain the display planes as UC, and so
4446 * need to rebind when first used as such.
4447 */
4448 obj->cache_level = I915_CACHE_LLC;
4449 } else
4450 obj->cache_level = I915_CACHE_NONE;
4451
Daniel Vetterd861e332013-07-24 23:25:03 +02004452 trace_i915_gem_object_create(obj);
4453
Chris Wilson05394f32010-11-08 19:18:58 +00004454 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004455}
4456
Chris Wilson340fbd82014-05-22 09:16:52 +01004457static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4458{
4459 /* If we are the last user of the backing storage (be it shmemfs
4460 * pages or stolen etc), we know that the pages are going to be
4461 * immediately released. In this case, we can then skip copying
4462 * back the contents from the GPU.
4463 */
4464
4465 if (obj->madv != I915_MADV_WILLNEED)
4466 return false;
4467
4468 if (obj->base.filp == NULL)
4469 return true;
4470
4471 /* At first glance, this looks racy, but then again so would be
4472 * userspace racing mmap against close. However, the first external
4473 * reference to the filp can only be obtained through the
4474 * i915_gem_mmap_ioctl() which safeguards us against the user
4475 * acquiring such a reference whilst we are in the middle of
4476 * freeing the object.
4477 */
4478 return atomic_long_read(&obj->base.filp->f_count) == 1;
4479}
4480
Chris Wilson1488fc02012-04-24 15:47:31 +01004481void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004482{
Chris Wilson1488fc02012-04-24 15:47:31 +01004483 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004484 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004485 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004486 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004487
Paulo Zanonif65c9162013-11-27 18:20:34 -02004488 intel_runtime_pm_get(dev_priv);
4489
Chris Wilson26e12f82011-03-20 11:20:19 +00004490 trace_i915_gem_object_destroy(obj);
4491
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004492 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004493 int ret;
4494
4495 vma->pin_count = 0;
4496 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004497 if (WARN_ON(ret == -ERESTARTSYS)) {
4498 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004499
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004500 was_interruptible = dev_priv->mm.interruptible;
4501 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004502
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004503 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004504
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004505 dev_priv->mm.interruptible = was_interruptible;
4506 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004507 }
4508
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004509 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4510 * before progressing. */
4511 if (obj->stolen)
4512 i915_gem_object_unpin_pages(obj);
4513
Daniel Vettera071fa02014-06-18 23:28:09 +02004514 WARN_ON(obj->frontbuffer_bits);
4515
Daniel Vetter656bfa32014-11-20 09:26:30 +01004516 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4517 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4518 obj->tiling_mode != I915_TILING_NONE)
4519 i915_gem_object_unpin_pages(obj);
4520
Ben Widawsky401c29f2013-05-31 11:28:47 -07004521 if (WARN_ON(obj->pages_pin_count))
4522 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004523 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004524 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004525 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004526 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004527
Chris Wilson9da3da62012-06-01 15:20:22 +01004528 BUG_ON(obj->pages);
4529
Chris Wilson2f745ad2012-09-04 21:02:58 +01004530 if (obj->base.import_attach)
4531 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004532
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004533 if (obj->ops->release)
4534 obj->ops->release(obj);
4535
Chris Wilson05394f32010-11-08 19:18:58 +00004536 drm_gem_object_release(&obj->base);
4537 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004538
Chris Wilson05394f32010-11-08 19:18:58 +00004539 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004540 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004541
4542 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004543}
4544
Daniel Vettere656a6c2013-08-14 14:14:04 +02004545struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004546 struct i915_address_space *vm)
4547{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004548 struct i915_vma *vma;
4549 list_for_each_entry(vma, &obj->vma_list, vma_link)
4550 if (vma->vm == vm)
4551 return vma;
4552
4553 return NULL;
4554}
4555
Ben Widawsky2f633152013-07-17 12:19:03 -07004556void i915_gem_vma_destroy(struct i915_vma *vma)
4557{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004558 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004559 WARN_ON(vma->node.allocated);
Chris Wilsonaaa056672013-08-20 12:56:40 +01004560
4561 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4562 if (!list_empty(&vma->exec_list))
4563 return;
4564
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004565 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004566
Daniel Vetter841cd772014-08-06 15:04:48 +02004567 if (!i915_is_ggtt(vm))
4568 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004569
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004570 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004571
Ben Widawsky2f633152013-07-17 12:19:03 -07004572 kfree(vma);
4573}
4574
Chris Wilsone3efda42014-04-09 09:19:41 +01004575static void
4576i915_gem_stop_ringbuffers(struct drm_device *dev)
4577{
4578 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004579 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004580 int i;
4581
4582 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004583 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004584}
4585
Jesse Barnes5669fca2009-02-17 15:13:31 -08004586int
Chris Wilson45c5f202013-10-16 11:50:01 +01004587i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004588{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004589 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004590 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004591
Chris Wilson45c5f202013-10-16 11:50:01 +01004592 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004593 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004594 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004595 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004596
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004597 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004598
Chris Wilson29105cc2010-01-07 10:39:13 +00004599 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004600 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004601 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004602
Chris Wilsone3efda42014-04-09 09:19:41 +01004603 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004604 mutex_unlock(&dev->struct_mutex);
4605
4606 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004607 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004608 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004609
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004610 /* Assert that we sucessfully flushed all the work and
4611 * reset the GPU back to its idle, low power state.
4612 */
4613 WARN_ON(dev_priv->mm.busy);
4614
Eric Anholt673a3942008-07-30 12:06:12 -07004615 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004616
4617err:
4618 mutex_unlock(&dev->struct_mutex);
4619 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004620}
4621
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004622int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004623{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004624 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004625 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004626 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4627 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004628 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004629
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004630 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004631 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004632
Ben Widawskyc3787e22013-09-17 21:12:44 -07004633 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4634 if (ret)
4635 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004636
Ben Widawskyc3787e22013-09-17 21:12:44 -07004637 /*
4638 * Note: We do not worry about the concurrent register cacheline hang
4639 * here because no other code should access these registers other than
4640 * at initialization time.
4641 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004642 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004643 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4644 intel_ring_emit(ring, reg_base + i);
4645 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004646 }
4647
Ben Widawskyc3787e22013-09-17 21:12:44 -07004648 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004649
Ben Widawskyc3787e22013-09-17 21:12:44 -07004650 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004651}
4652
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004653void i915_gem_init_swizzling(struct drm_device *dev)
4654{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004655 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004656
Daniel Vetter11782b02012-01-31 16:47:55 +01004657 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004658 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4659 return;
4660
4661 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4662 DISP_TILE_SURFACE_SWIZZLING);
4663
Daniel Vetter11782b02012-01-31 16:47:55 +01004664 if (IS_GEN5(dev))
4665 return;
4666
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004667 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4668 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004669 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004670 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004671 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004672 else if (IS_GEN8(dev))
4673 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004674 else
4675 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004676}
Daniel Vettere21af882012-02-09 20:53:27 +01004677
Chris Wilson67b1b572012-07-05 23:49:40 +01004678static bool
4679intel_enable_blt(struct drm_device *dev)
4680{
4681 if (!HAS_BLT(dev))
4682 return false;
4683
4684 /* The blitter was dysfunctional on early prototypes */
4685 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4686 DRM_INFO("BLT not supported on this pre-production hardware;"
4687 " graphics performance will be degraded.\n");
4688 return false;
4689 }
4690
4691 return true;
4692}
4693
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004694static void init_unused_ring(struct drm_device *dev, u32 base)
4695{
4696 struct drm_i915_private *dev_priv = dev->dev_private;
4697
4698 I915_WRITE(RING_CTL(base), 0);
4699 I915_WRITE(RING_HEAD(base), 0);
4700 I915_WRITE(RING_TAIL(base), 0);
4701 I915_WRITE(RING_START(base), 0);
4702}
4703
4704static void init_unused_rings(struct drm_device *dev)
4705{
4706 if (IS_I830(dev)) {
4707 init_unused_ring(dev, PRB1_BASE);
4708 init_unused_ring(dev, SRB0_BASE);
4709 init_unused_ring(dev, SRB1_BASE);
4710 init_unused_ring(dev, SRB2_BASE);
4711 init_unused_ring(dev, SRB3_BASE);
4712 } else if (IS_GEN2(dev)) {
4713 init_unused_ring(dev, SRB0_BASE);
4714 init_unused_ring(dev, SRB1_BASE);
4715 } else if (IS_GEN3(dev)) {
4716 init_unused_ring(dev, PRB1_BASE);
4717 init_unused_ring(dev, PRB2_BASE);
4718 }
4719}
4720
Oscar Mateoa83014d2014-07-24 17:04:21 +01004721int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004722{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004723 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004724 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004725
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004726 /*
4727 * At least 830 can leave some of the unused rings
4728 * "active" (ie. head != tail) after resume which
4729 * will prevent c3 entry. Makes sure all unused rings
4730 * are totally idle.
4731 */
4732 init_unused_rings(dev);
4733
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004734 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004735 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004736 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004737
4738 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004739 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004740 if (ret)
4741 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004742 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004743
Chris Wilson67b1b572012-07-05 23:49:40 +01004744 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004745 ret = intel_init_blt_ring_buffer(dev);
4746 if (ret)
4747 goto cleanup_bsd_ring;
4748 }
4749
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004750 if (HAS_VEBOX(dev)) {
4751 ret = intel_init_vebox_ring_buffer(dev);
4752 if (ret)
4753 goto cleanup_blt_ring;
4754 }
4755
Zhao Yakui845f74a2014-04-17 10:37:37 +08004756 if (HAS_BSD2(dev)) {
4757 ret = intel_init_bsd2_ring_buffer(dev);
4758 if (ret)
4759 goto cleanup_vebox_ring;
4760 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004761
Mika Kuoppala99433932013-01-22 14:12:17 +02004762 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4763 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004764 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004765
4766 return 0;
4767
Zhao Yakui845f74a2014-04-17 10:37:37 +08004768cleanup_bsd2_ring:
4769 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004770cleanup_vebox_ring:
4771 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004772cleanup_blt_ring:
4773 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4774cleanup_bsd_ring:
4775 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4776cleanup_render_ring:
4777 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4778
4779 return ret;
4780}
4781
4782int
4783i915_gem_init_hw(struct drm_device *dev)
4784{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004785 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004786 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004787
4788 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4789 return -EIO;
4790
Ben Widawsky59124502013-07-04 11:02:05 -07004791 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004792 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004793
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004794 if (IS_HASWELL(dev))
4795 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4796 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004797
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004798 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004799 if (IS_IVYBRIDGE(dev)) {
4800 u32 temp = I915_READ(GEN7_MSG_CTL);
4801 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4802 I915_WRITE(GEN7_MSG_CTL, temp);
4803 } else if (INTEL_INFO(dev)->gen >= 7) {
4804 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4805 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4806 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4807 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004808 }
4809
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004810 i915_gem_init_swizzling(dev);
4811
Oscar Mateoa83014d2014-07-24 17:04:21 +01004812 ret = dev_priv->gt.init_rings(dev);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004813 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004814 return ret;
4815
Ben Widawskyc3787e22013-09-17 21:12:44 -07004816 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4817 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4818
Ben Widawsky254f9652012-06-04 14:42:42 -07004819 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004820 * XXX: Contexts should only be initialized once. Doing a switch to the
4821 * default context switch however is something we'd like to do after
4822 * reset or thaw (the latter may not actually be necessary for HW, but
4823 * goes with our code better). Context switching requires rings (for
4824 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004825 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004826 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004827 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004828 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004829 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02004830
4831 return ret;
4832 }
4833
4834 ret = i915_ppgtt_init_hw(dev);
4835 if (ret && ret != -EIO) {
4836 DRM_ERROR("PPGTT enable failed %d\n", ret);
4837 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004838 }
Daniel Vettere21af882012-02-09 20:53:27 +01004839
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004840 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004841}
4842
Chris Wilson1070a422012-04-24 15:47:41 +01004843int i915_gem_init(struct drm_device *dev)
4844{
4845 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004846 int ret;
4847
Oscar Mateo127f1002014-07-24 17:04:11 +01004848 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4849 i915.enable_execlists);
4850
Chris Wilson1070a422012-04-24 15:47:41 +01004851 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004852
4853 if (IS_VALLEYVIEW(dev)) {
4854 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004855 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4856 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4857 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004858 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4859 }
4860
Oscar Mateoa83014d2014-07-24 17:04:21 +01004861 if (!i915.enable_execlists) {
4862 dev_priv->gt.do_execbuf = i915_gem_ringbuffer_submission;
4863 dev_priv->gt.init_rings = i915_gem_init_rings;
4864 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4865 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004866 } else {
4867 dev_priv->gt.do_execbuf = intel_execlists_submission;
4868 dev_priv->gt.init_rings = intel_logical_rings_init;
4869 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4870 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004871 }
4872
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004873 ret = i915_gem_init_userptr(dev);
4874 if (ret) {
4875 mutex_unlock(&dev->struct_mutex);
4876 return ret;
4877 }
4878
Ben Widawskyd7e50082012-12-18 10:31:25 -08004879 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004880
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004881 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004882 if (ret) {
4883 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004884 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004885 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004886
Chris Wilson1070a422012-04-24 15:47:41 +01004887 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004888 if (ret == -EIO) {
4889 /* Allow ring initialisation to fail by marking the GPU as
4890 * wedged. But we only want to do this where the GPU is angry,
4891 * for all other failure, such as an allocation failure, bail.
4892 */
4893 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4894 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4895 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004896 }
Chris Wilson60990322014-04-09 09:19:42 +01004897 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004898
Chris Wilson60990322014-04-09 09:19:42 +01004899 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004900}
4901
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004902void
4903i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4904{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004905 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004906 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004907 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004908
Chris Wilsonb4519512012-05-11 14:29:30 +01004909 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004910 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004911}
4912
Chris Wilson64193402010-10-24 12:38:05 +01004913static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004914init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004915{
4916 INIT_LIST_HEAD(&ring->active_list);
4917 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004918}
4919
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004920void i915_init_vm(struct drm_i915_private *dev_priv,
4921 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004922{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004923 if (!i915_is_ggtt(vm))
4924 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004925 vm->dev = dev_priv->dev;
4926 INIT_LIST_HEAD(&vm->active_list);
4927 INIT_LIST_HEAD(&vm->inactive_list);
4928 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004929 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004930}
4931
Eric Anholt673a3942008-07-30 12:06:12 -07004932void
4933i915_gem_load(struct drm_device *dev)
4934{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004935 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004936 int i;
4937
4938 dev_priv->slab =
4939 kmem_cache_create("i915_gem_object",
4940 sizeof(struct drm_i915_gem_object), 0,
4941 SLAB_HWCACHE_ALIGN,
4942 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004943
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004944 INIT_LIST_HEAD(&dev_priv->vm_list);
4945 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4946
Ben Widawskya33afea2013-09-17 21:12:45 -07004947 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004948 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4949 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004950 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004951 for (i = 0; i < I915_NUM_RINGS; i++)
4952 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004953 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004954 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004955 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4956 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004957 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4958 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004959 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004960
Dave Airlie94400122010-07-20 13:15:31 +10004961 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Ville Syrjälädbb42742014-02-25 15:13:41 +02004962 if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004963 I915_WRITE(MI_ARB_STATE,
4964 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004965 }
4966
Chris Wilson72bfa192010-12-19 11:42:05 +00004967 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4968
Jesse Barnesde151cf2008-11-12 10:03:55 -08004969 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004970 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4971 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004972
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004973 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4974 dev_priv->num_fence_regs = 32;
4975 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004976 dev_priv->num_fence_regs = 16;
4977 else
4978 dev_priv->num_fence_regs = 8;
4979
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004980 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004981 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4982 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004983
Eric Anholt673a3942008-07-30 12:06:12 -07004984 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004985 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004986
Chris Wilsonce453d82011-02-21 14:43:56 +00004987 dev_priv->mm.interruptible = true;
4988
Chris Wilsonceabbba52014-03-25 13:23:04 +00004989 dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
4990 dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
4991 dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
4992 register_shrinker(&dev_priv->mm.shrinker);
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01004993
4994 dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
4995 register_oom_notifier(&dev_priv->mm.oom_notifier);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004996
4997 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004998}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004999
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005000void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005001{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005002 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005003
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005004 cancel_delayed_work_sync(&file_priv->mm.idle_work);
5005
Eric Anholtb9624422009-06-03 07:27:35 +00005006 /* Clean up our request list when the client is going away, so that
5007 * later retire_requests won't dereference our soon-to-be-gone
5008 * file_priv.
5009 */
Chris Wilson1c255952010-09-26 11:03:27 +01005010 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005011 while (!list_empty(&file_priv->mm.request_list)) {
5012 struct drm_i915_gem_request *request;
5013
5014 request = list_first_entry(&file_priv->mm.request_list,
5015 struct drm_i915_gem_request,
5016 client_list);
5017 list_del(&request->client_list);
5018 request->file_priv = NULL;
5019 }
Chris Wilson1c255952010-09-26 11:03:27 +01005020 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005021}
Chris Wilson31169712009-09-14 16:50:28 +01005022
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005023static void
5024i915_gem_file_idle_work_handler(struct work_struct *work)
5025{
5026 struct drm_i915_file_private *file_priv =
5027 container_of(work, typeof(*file_priv), mm.idle_work.work);
5028
5029 atomic_set(&file_priv->rps_wait_boost, false);
5030}
5031
5032int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5033{
5034 struct drm_i915_file_private *file_priv;
Ben Widawskye422b8882013-12-06 14:10:58 -08005035 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005036
5037 DRM_DEBUG_DRIVER("\n");
5038
5039 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5040 if (!file_priv)
5041 return -ENOMEM;
5042
5043 file->driver_priv = file_priv;
5044 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005045 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005046
5047 spin_lock_init(&file_priv->mm.lock);
5048 INIT_LIST_HEAD(&file_priv->mm.request_list);
5049 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
5050 i915_gem_file_idle_work_handler);
5051
Ben Widawskye422b8882013-12-06 14:10:58 -08005052 ret = i915_gem_context_open(dev, file);
5053 if (ret)
5054 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005055
Ben Widawskye422b8882013-12-06 14:10:58 -08005056 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005057}
5058
Daniel Vetterb680c372014-09-19 18:27:27 +02005059/**
5060 * i915_gem_track_fb - update frontbuffer tracking
5061 * old: current GEM buffer for the frontbuffer slots
5062 * new: new GEM buffer for the frontbuffer slots
5063 * frontbuffer_bits: bitmask of frontbuffer slots
5064 *
5065 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5066 * from @old and setting them in @new. Both @old and @new can be NULL.
5067 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005068void i915_gem_track_fb(struct drm_i915_gem_object *old,
5069 struct drm_i915_gem_object *new,
5070 unsigned frontbuffer_bits)
5071{
5072 if (old) {
5073 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5074 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5075 old->frontbuffer_bits &= ~frontbuffer_bits;
5076 }
5077
5078 if (new) {
5079 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5080 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5081 new->frontbuffer_bits |= frontbuffer_bits;
5082 }
5083}
5084
Chris Wilson57745062012-11-21 13:04:04 +00005085static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
5086{
5087 if (!mutex_is_locked(mutex))
5088 return false;
5089
5090#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
5091 return mutex->owner == task;
5092#else
5093 /* Since UP may be pre-empted, we cannot assume that we own the lock */
5094 return false;
5095#endif
5096}
5097
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005098static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
5099{
5100 if (!mutex_trylock(&dev->struct_mutex)) {
5101 if (!mutex_is_locked_by(&dev->struct_mutex, current))
5102 return false;
5103
5104 if (to_i915(dev)->mm.shrinker_no_lock_stealing)
5105 return false;
5106
5107 *unlock = false;
5108 } else
5109 *unlock = true;
5110
5111 return true;
5112}
5113
Chris Wilsonceabbba52014-03-25 13:23:04 +00005114static int num_vma_bound(struct drm_i915_gem_object *obj)
5115{
5116 struct i915_vma *vma;
5117 int count = 0;
5118
5119 list_for_each_entry(vma, &obj->vma_list, vma_link)
5120 if (drm_mm_node_allocated(&vma->node))
5121 count++;
5122
5123 return count;
5124}
5125
Dave Chinner7dc19d52013-08-28 10:18:11 +10005126static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005127i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01005128{
Chris Wilson17250b72010-10-28 12:51:39 +01005129 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005130 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01005131 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02005132 struct drm_i915_gem_object *obj;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005133 unsigned long count;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005134 bool unlock;
Chris Wilson17250b72010-10-28 12:51:39 +01005135
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005136 if (!i915_gem_shrinker_lock(dev, &unlock))
5137 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005138
Dave Chinner7dc19d52013-08-28 10:18:11 +10005139 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07005140 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01005141 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005142 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005143
5144 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilsonceabbba52014-03-25 13:23:04 +00005145 if (!i915_gem_obj_is_pinned(obj) &&
5146 obj->pages_pin_count == num_vma_bound(obj))
Dave Chinner7dc19d52013-08-28 10:18:11 +10005147 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005148 }
Chris Wilson31169712009-09-14 16:50:28 +01005149
Chris Wilson57745062012-11-21 13:04:04 +00005150 if (unlock)
5151 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005152
Dave Chinner7dc19d52013-08-28 10:18:11 +10005153 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005154}
Ben Widawskya70a3142013-07-31 16:59:56 -07005155
5156/* All the new VM stuff */
5157unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5158 struct i915_address_space *vm)
5159{
5160 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5161 struct i915_vma *vma;
5162
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005163 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005164
Ben Widawskya70a3142013-07-31 16:59:56 -07005165 list_for_each_entry(vma, &o->vma_list, vma_link) {
5166 if (vma->vm == vm)
5167 return vma->node.start;
5168
5169 }
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005170 WARN(1, "%s vma for this object not found.\n",
5171 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005172 return -1;
5173}
5174
5175bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5176 struct i915_address_space *vm)
5177{
5178 struct i915_vma *vma;
5179
5180 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005181 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005182 return true;
5183
5184 return false;
5185}
5186
5187bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5188{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005189 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005190
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005191 list_for_each_entry(vma, &o->vma_list, vma_link)
5192 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005193 return true;
5194
5195 return false;
5196}
5197
5198unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5199 struct i915_address_space *vm)
5200{
5201 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5202 struct i915_vma *vma;
5203
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005204 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005205
5206 BUG_ON(list_empty(&o->vma_list));
5207
5208 list_for_each_entry(vma, &o->vma_list, vma_link)
5209 if (vma->vm == vm)
5210 return vma->node.size;
5211
5212 return 0;
5213}
5214
Dave Chinner7dc19d52013-08-28 10:18:11 +10005215static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005216i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005217{
5218 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005219 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005220 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005221 unsigned long freed;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005222 bool unlock;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005223
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005224 if (!i915_gem_shrinker_lock(dev, &unlock))
5225 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005226
Chris Wilson21ab4e72014-09-09 11:16:08 +01005227 freed = i915_gem_shrink(dev_priv,
5228 sc->nr_to_scan,
5229 I915_SHRINK_BOUND |
5230 I915_SHRINK_UNBOUND |
5231 I915_SHRINK_PURGEABLE);
Chris Wilsond9973b42013-10-04 10:33:00 +01005232 if (freed < sc->nr_to_scan)
Chris Wilson21ab4e72014-09-09 11:16:08 +01005233 freed += i915_gem_shrink(dev_priv,
5234 sc->nr_to_scan - freed,
5235 I915_SHRINK_BOUND |
5236 I915_SHRINK_UNBOUND);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005237 if (unlock)
5238 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005239
Dave Chinner7dc19d52013-08-28 10:18:11 +10005240 return freed;
5241}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005242
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005243static int
5244i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
5245{
5246 struct drm_i915_private *dev_priv =
5247 container_of(nb, struct drm_i915_private, mm.oom_notifier);
5248 struct drm_device *dev = dev_priv->dev;
5249 struct drm_i915_gem_object *obj;
5250 unsigned long timeout = msecs_to_jiffies(5000) + 1;
Chris Wilson005445c2014-10-08 11:25:16 +01005251 unsigned long pinned, bound, unbound, freed_pages;
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005252 bool was_interruptible;
5253 bool unlock;
5254
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005255 while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout) {
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005256 schedule_timeout_killable(1);
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005257 if (fatal_signal_pending(current))
5258 return NOTIFY_DONE;
5259 }
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005260 if (timeout == 0) {
5261 pr_err("Unable to purge GPU memory due lock contention.\n");
5262 return NOTIFY_DONE;
5263 }
5264
5265 was_interruptible = dev_priv->mm.interruptible;
5266 dev_priv->mm.interruptible = false;
5267
Chris Wilson005445c2014-10-08 11:25:16 +01005268 freed_pages = i915_gem_shrink_all(dev_priv);
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005269
5270 dev_priv->mm.interruptible = was_interruptible;
5271
5272 /* Because we may be allocating inside our own driver, we cannot
5273 * assert that there are no objects with pinned pages that are not
5274 * being pointed to by hardware.
5275 */
5276 unbound = bound = pinned = 0;
5277 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5278 if (!obj->base.filp) /* not backed by a freeable object */
5279 continue;
5280
5281 if (obj->pages_pin_count)
5282 pinned += obj->base.size;
5283 else
5284 unbound += obj->base.size;
5285 }
5286 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5287 if (!obj->base.filp)
5288 continue;
5289
5290 if (obj->pages_pin_count)
5291 pinned += obj->base.size;
5292 else
5293 bound += obj->base.size;
5294 }
5295
5296 if (unlock)
5297 mutex_unlock(&dev->struct_mutex);
5298
Chris Wilsonbb9059d2014-10-08 11:25:17 +01005299 if (freed_pages || unbound || bound)
5300 pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
5301 freed_pages << PAGE_SHIFT, pinned);
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005302 if (unbound || bound)
5303 pr_err("%lu and %lu bytes still available in the "
5304 "bound and unbound GPU page lists.\n",
5305 bound, unbound);
5306
Chris Wilson005445c2014-10-08 11:25:16 +01005307 *(unsigned long *)ptr += freed_pages;
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005308 return NOTIFY_DONE;
5309}
5310
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005311struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5312{
5313 struct i915_vma *vma;
5314
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005315 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Daniel Vetter5dc383b2014-08-06 15:04:49 +02005316 if (vma->vm != i915_obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005317 return NULL;
5318
5319 return vma;
5320}