blob: 827edb5898832e98465cf63fdceaf82cf828d556 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Chris Wilson2cfcd32a2014-05-20 08:28:43 +010034#include <linux/oom.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
43 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070044static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070045i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
46 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000047static void
48i915_gem_object_retire(struct drm_i915_gem_object *obj);
49
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilsonceabbba52014-03-25 13:23:04 +000056static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100057 struct shrink_control *sc);
Chris Wilsonceabbba52014-03-25 13:23:04 +000058static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100059 struct shrink_control *sc);
Chris Wilson2cfcd32a2014-05-20 08:28:43 +010060static int i915_gem_shrinker_oom(struct notifier_block *nb,
61 unsigned long event,
62 void *ptr);
Chris Wilsond9973b42013-10-04 10:33:00 +010063static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +010064
Chris Wilsonc76ce032013-08-08 14:41:03 +010065static bool cpu_cache_is_coherent(struct drm_device *dev,
66 enum i915_cache_level level)
67{
68 return HAS_LLC(dev) || level != I915_CACHE_NONE;
69}
70
Chris Wilson2c225692013-08-09 12:26:45 +010071static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
72{
73 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
74 return true;
75
76 return obj->pin_display;
77}
78
Chris Wilson61050802012-04-17 15:31:31 +010079static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
80{
81 if (obj->tiling_mode)
82 i915_gem_release_mmap(obj);
83
84 /* As we do not have an associated fence register, we will force
85 * a tiling change if we ever need to acquire one.
86 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010087 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010088 obj->fence_reg = I915_FENCE_REG_NONE;
89}
90
Chris Wilson73aa8082010-09-30 11:46:12 +010091/* some bookkeeping */
92static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
93 size_t size)
94{
Daniel Vetterc20e8352013-07-24 22:40:23 +020095 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010096 dev_priv->mm.object_count++;
97 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020098 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010099}
100
101static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
102 size_t size)
103{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200104 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100105 dev_priv->mm.object_count--;
106 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200107 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100108}
109
Chris Wilson21dd3732011-01-26 15:55:56 +0000110static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100111i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113 int ret;
114
Daniel Vetter7abb6902013-05-24 21:29:32 +0200115#define EXIT_COND (!i915_reset_in_progress(error) || \
116 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100118 return 0;
119
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200120 /*
121 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
122 * userspace. If it takes that long something really bad is going on and
123 * we should simply try to bail out and fail as gracefully as possible.
124 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100125 ret = wait_event_interruptible_timeout(error->reset_queue,
126 EXIT_COND,
127 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200128 if (ret == 0) {
129 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
130 return -EIO;
131 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100132 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200133 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100134#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100135
Chris Wilson21dd3732011-01-26 15:55:56 +0000136 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100137}
138
Chris Wilson54cf91d2010-11-25 18:00:26 +0000139int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100140{
Daniel Vetter33196de2012-11-14 17:14:05 +0100141 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100142 int ret;
143
Daniel Vetter33196de2012-11-14 17:14:05 +0100144 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100145 if (ret)
146 return ret;
147
148 ret = mutex_lock_interruptible(&dev->struct_mutex);
149 if (ret)
150 return ret;
151
Chris Wilson23bc5982010-09-29 16:10:57 +0100152 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100153 return 0;
154}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100155
Chris Wilson7d1c4802010-08-07 21:45:03 +0100156static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000157i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100158{
Ben Widawsky98438772013-07-31 17:00:12 -0700159 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100160}
161
Eric Anholt673a3942008-07-30 12:06:12 -0700162int
163i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000164 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700165{
Ben Widawsky93d18792013-01-17 12:45:17 -0800166 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700167 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000168
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200169 if (drm_core_check_feature(dev, DRIVER_MODESET))
170 return -ENODEV;
171
Chris Wilson20217462010-11-23 15:26:33 +0000172 if (args->gtt_start >= args->gtt_end ||
173 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
174 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700175
Daniel Vetterf534bc02012-03-26 22:37:04 +0200176 /* GEM with user mode setting was never supported on ilk and later. */
177 if (INTEL_INFO(dev)->gen >= 5)
178 return -ENODEV;
179
Eric Anholt673a3942008-07-30 12:06:12 -0700180 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800181 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
182 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800183 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700184 mutex_unlock(&dev->struct_mutex);
185
Chris Wilson20217462010-11-23 15:26:33 +0000186 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700187}
188
Eric Anholt5a125c32008-10-22 21:40:13 -0700189int
190i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000191 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700192{
Chris Wilson73aa8082010-09-30 11:46:12 +0100193 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700194 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000195 struct drm_i915_gem_object *obj;
196 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700197
Chris Wilson6299f992010-11-24 12:23:44 +0000198 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100199 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700200 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800201 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700202 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100203 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700204
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700205 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400206 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000207
Eric Anholt5a125c32008-10-22 21:40:13 -0700208 return 0;
209}
210
Chris Wilson00731152014-05-21 12:42:56 +0100211static void i915_gem_object_detach_phys(struct drm_i915_gem_object *obj)
212{
213 drm_dma_handle_t *phys = obj->phys_handle;
214
215 if (!phys)
216 return;
217
218 if (obj->madv == I915_MADV_WILLNEED) {
219 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
220 char *vaddr = phys->vaddr;
221 int i;
222
223 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
224 struct page *page = shmem_read_mapping_page(mapping, i);
225 if (!IS_ERR(page)) {
226 char *dst = kmap_atomic(page);
227 memcpy(dst, vaddr, PAGE_SIZE);
228 drm_clflush_virt_range(dst, PAGE_SIZE);
229 kunmap_atomic(dst);
230
231 set_page_dirty(page);
232 mark_page_accessed(page);
233 page_cache_release(page);
234 }
235 vaddr += PAGE_SIZE;
236 }
237 i915_gem_chipset_flush(obj->base.dev);
238 }
239
240#ifdef CONFIG_X86
241 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
242#endif
243 drm_pci_free(obj->base.dev, phys);
244 obj->phys_handle = NULL;
245}
246
247int
248i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
249 int align)
250{
251 drm_dma_handle_t *phys;
252 struct address_space *mapping;
253 char *vaddr;
254 int i;
255
256 if (obj->phys_handle) {
257 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
258 return -EBUSY;
259
260 return 0;
261 }
262
263 if (obj->madv != I915_MADV_WILLNEED)
264 return -EFAULT;
265
266 if (obj->base.filp == NULL)
267 return -EINVAL;
268
269 /* create a new object */
270 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
271 if (!phys)
272 return -ENOMEM;
273
274 vaddr = phys->vaddr;
275#ifdef CONFIG_X86
276 set_memory_wc((unsigned long)vaddr, phys->size / PAGE_SIZE);
277#endif
278 mapping = file_inode(obj->base.filp)->i_mapping;
279 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
280 struct page *page;
281 char *src;
282
283 page = shmem_read_mapping_page(mapping, i);
284 if (IS_ERR(page)) {
285#ifdef CONFIG_X86
286 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
287#endif
288 drm_pci_free(obj->base.dev, phys);
289 return PTR_ERR(page);
290 }
291
292 src = kmap_atomic(page);
293 memcpy(vaddr, src, PAGE_SIZE);
294 kunmap_atomic(src);
295
296 mark_page_accessed(page);
297 page_cache_release(page);
298
299 vaddr += PAGE_SIZE;
300 }
301
302 obj->phys_handle = phys;
303 return 0;
304}
305
306static int
307i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
308 struct drm_i915_gem_pwrite *args,
309 struct drm_file *file_priv)
310{
311 struct drm_device *dev = obj->base.dev;
312 void *vaddr = obj->phys_handle->vaddr + args->offset;
313 char __user *user_data = to_user_ptr(args->data_ptr);
314
315 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
316 unsigned long unwritten;
317
318 /* The physical object once assigned is fixed for the lifetime
319 * of the obj, so we can safely drop the lock and continue
320 * to access vaddr.
321 */
322 mutex_unlock(&dev->struct_mutex);
323 unwritten = copy_from_user(vaddr, user_data, args->size);
324 mutex_lock(&dev->struct_mutex);
325 if (unwritten)
326 return -EFAULT;
327 }
328
329 i915_gem_chipset_flush(dev);
330 return 0;
331}
332
Chris Wilson42dcedd2012-11-15 11:32:30 +0000333void *i915_gem_object_alloc(struct drm_device *dev)
334{
335 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700336 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000337}
338
339void i915_gem_object_free(struct drm_i915_gem_object *obj)
340{
341 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
342 kmem_cache_free(dev_priv->slab, obj);
343}
344
Dave Airlieff72145b2011-02-07 12:16:14 +1000345static int
346i915_gem_create(struct drm_file *file,
347 struct drm_device *dev,
348 uint64_t size,
349 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700350{
Chris Wilson05394f32010-11-08 19:18:58 +0000351 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300352 int ret;
353 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700354
Dave Airlieff72145b2011-02-07 12:16:14 +1000355 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200356 if (size == 0)
357 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700358
359 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000360 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700361 if (obj == NULL)
362 return -ENOMEM;
363
Chris Wilson05394f32010-11-08 19:18:58 +0000364 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100365 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200366 drm_gem_object_unreference_unlocked(&obj->base);
367 if (ret)
368 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100369
Dave Airlieff72145b2011-02-07 12:16:14 +1000370 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700371 return 0;
372}
373
Dave Airlieff72145b2011-02-07 12:16:14 +1000374int
375i915_gem_dumb_create(struct drm_file *file,
376 struct drm_device *dev,
377 struct drm_mode_create_dumb *args)
378{
379 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300380 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000381 args->size = args->pitch * args->height;
382 return i915_gem_create(file, dev,
383 args->size, &args->handle);
384}
385
Dave Airlieff72145b2011-02-07 12:16:14 +1000386/**
387 * Creates a new mm object and returns a handle to it.
388 */
389int
390i915_gem_create_ioctl(struct drm_device *dev, void *data,
391 struct drm_file *file)
392{
393 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200394
Dave Airlieff72145b2011-02-07 12:16:14 +1000395 return i915_gem_create(file, dev,
396 args->size, &args->handle);
397}
398
Daniel Vetter8c599672011-12-14 13:57:31 +0100399static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100400__copy_to_user_swizzled(char __user *cpu_vaddr,
401 const char *gpu_vaddr, int gpu_offset,
402 int length)
403{
404 int ret, cpu_offset = 0;
405
406 while (length > 0) {
407 int cacheline_end = ALIGN(gpu_offset + 1, 64);
408 int this_length = min(cacheline_end - gpu_offset, length);
409 int swizzled_gpu_offset = gpu_offset ^ 64;
410
411 ret = __copy_to_user(cpu_vaddr + cpu_offset,
412 gpu_vaddr + swizzled_gpu_offset,
413 this_length);
414 if (ret)
415 return ret + length;
416
417 cpu_offset += this_length;
418 gpu_offset += this_length;
419 length -= this_length;
420 }
421
422 return 0;
423}
424
425static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700426__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
427 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100428 int length)
429{
430 int ret, cpu_offset = 0;
431
432 while (length > 0) {
433 int cacheline_end = ALIGN(gpu_offset + 1, 64);
434 int this_length = min(cacheline_end - gpu_offset, length);
435 int swizzled_gpu_offset = gpu_offset ^ 64;
436
437 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
438 cpu_vaddr + cpu_offset,
439 this_length);
440 if (ret)
441 return ret + length;
442
443 cpu_offset += this_length;
444 gpu_offset += this_length;
445 length -= this_length;
446 }
447
448 return 0;
449}
450
Brad Volkin4c914c02014-02-18 10:15:45 -0800451/*
452 * Pins the specified object's pages and synchronizes the object with
453 * GPU accesses. Sets needs_clflush to non-zero if the caller should
454 * flush the object from the CPU cache.
455 */
456int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
457 int *needs_clflush)
458{
459 int ret;
460
461 *needs_clflush = 0;
462
463 if (!obj->base.filp)
464 return -EINVAL;
465
466 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
467 /* If we're not in the cpu read domain, set ourself into the gtt
468 * read domain and manually flush cachelines (if required). This
469 * optimizes for the case when the gpu will dirty the data
470 * anyway again before the next pread happens. */
471 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
472 obj->cache_level);
473 ret = i915_gem_object_wait_rendering(obj, true);
474 if (ret)
475 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000476
477 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800478 }
479
480 ret = i915_gem_object_get_pages(obj);
481 if (ret)
482 return ret;
483
484 i915_gem_object_pin_pages(obj);
485
486 return ret;
487}
488
Daniel Vetterd174bd62012-03-25 19:47:40 +0200489/* Per-page copy function for the shmem pread fastpath.
490 * Flushes invalid cachelines before reading the target if
491 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700492static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200493shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
494 char __user *user_data,
495 bool page_do_bit17_swizzling, bool needs_clflush)
496{
497 char *vaddr;
498 int ret;
499
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200500 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200501 return -EINVAL;
502
503 vaddr = kmap_atomic(page);
504 if (needs_clflush)
505 drm_clflush_virt_range(vaddr + shmem_page_offset,
506 page_length);
507 ret = __copy_to_user_inatomic(user_data,
508 vaddr + shmem_page_offset,
509 page_length);
510 kunmap_atomic(vaddr);
511
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100512 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200513}
514
Daniel Vetter23c18c72012-03-25 19:47:42 +0200515static void
516shmem_clflush_swizzled_range(char *addr, unsigned long length,
517 bool swizzled)
518{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200519 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200520 unsigned long start = (unsigned long) addr;
521 unsigned long end = (unsigned long) addr + length;
522
523 /* For swizzling simply ensure that we always flush both
524 * channels. Lame, but simple and it works. Swizzled
525 * pwrite/pread is far from a hotpath - current userspace
526 * doesn't use it at all. */
527 start = round_down(start, 128);
528 end = round_up(end, 128);
529
530 drm_clflush_virt_range((void *)start, end - start);
531 } else {
532 drm_clflush_virt_range(addr, length);
533 }
534
535}
536
Daniel Vetterd174bd62012-03-25 19:47:40 +0200537/* Only difference to the fast-path function is that this can handle bit17
538 * and uses non-atomic copy and kmap functions. */
539static int
540shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
541 char __user *user_data,
542 bool page_do_bit17_swizzling, bool needs_clflush)
543{
544 char *vaddr;
545 int ret;
546
547 vaddr = kmap(page);
548 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200549 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
550 page_length,
551 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200552
553 if (page_do_bit17_swizzling)
554 ret = __copy_to_user_swizzled(user_data,
555 vaddr, shmem_page_offset,
556 page_length);
557 else
558 ret = __copy_to_user(user_data,
559 vaddr + shmem_page_offset,
560 page_length);
561 kunmap(page);
562
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100563 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200564}
565
Eric Anholteb014592009-03-10 11:44:52 -0700566static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200567i915_gem_shmem_pread(struct drm_device *dev,
568 struct drm_i915_gem_object *obj,
569 struct drm_i915_gem_pread *args,
570 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700571{
Daniel Vetter8461d222011-12-14 13:57:32 +0100572 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700573 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100574 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100575 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100576 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200577 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200578 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200579 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700580
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200581 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700582 remain = args->size;
583
Daniel Vetter8461d222011-12-14 13:57:32 +0100584 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700585
Brad Volkin4c914c02014-02-18 10:15:45 -0800586 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100587 if (ret)
588 return ret;
589
Eric Anholteb014592009-03-10 11:44:52 -0700590 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100591
Imre Deak67d5a502013-02-18 19:28:02 +0200592 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
593 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200594 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100595
596 if (remain <= 0)
597 break;
598
Eric Anholteb014592009-03-10 11:44:52 -0700599 /* Operation in this page
600 *
Eric Anholteb014592009-03-10 11:44:52 -0700601 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700602 * page_length = bytes to copy for this page
603 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100604 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700605 page_length = remain;
606 if ((shmem_page_offset + page_length) > PAGE_SIZE)
607 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700608
Daniel Vetter8461d222011-12-14 13:57:32 +0100609 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
610 (page_to_phys(page) & (1 << 17)) != 0;
611
Daniel Vetterd174bd62012-03-25 19:47:40 +0200612 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
613 user_data, page_do_bit17_swizzling,
614 needs_clflush);
615 if (ret == 0)
616 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700617
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200618 mutex_unlock(&dev->struct_mutex);
619
Jani Nikulad330a952014-01-21 11:24:25 +0200620 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200621 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200622 /* Userspace is tricking us, but we've already clobbered
623 * its pages with the prefault and promised to write the
624 * data up to the first fault. Hence ignore any errors
625 * and just continue. */
626 (void)ret;
627 prefaulted = 1;
628 }
629
Daniel Vetterd174bd62012-03-25 19:47:40 +0200630 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
631 user_data, page_do_bit17_swizzling,
632 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700633
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200634 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100635
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100636 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100637 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100638
Chris Wilson17793c92014-03-07 08:30:36 +0000639next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700640 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100641 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700642 offset += page_length;
643 }
644
Chris Wilson4f27b752010-10-14 15:26:45 +0100645out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100646 i915_gem_object_unpin_pages(obj);
647
Eric Anholteb014592009-03-10 11:44:52 -0700648 return ret;
649}
650
Eric Anholt673a3942008-07-30 12:06:12 -0700651/**
652 * Reads data from the object referenced by handle.
653 *
654 * On error, the contents of *data are undefined.
655 */
656int
657i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000658 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700659{
660 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000661 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100662 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700663
Chris Wilson51311d02010-11-17 09:10:42 +0000664 if (args->size == 0)
665 return 0;
666
667 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200668 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000669 args->size))
670 return -EFAULT;
671
Chris Wilson4f27b752010-10-14 15:26:45 +0100672 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100673 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100674 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700675
Chris Wilson05394f32010-11-08 19:18:58 +0000676 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000677 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100678 ret = -ENOENT;
679 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100680 }
Eric Anholt673a3942008-07-30 12:06:12 -0700681
Chris Wilson7dcd2492010-09-26 20:21:44 +0100682 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000683 if (args->offset > obj->base.size ||
684 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100685 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100686 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100687 }
688
Daniel Vetter1286ff72012-05-10 15:25:09 +0200689 /* prime objects have no backing filp to GEM pread/pwrite
690 * pages from.
691 */
692 if (!obj->base.filp) {
693 ret = -EINVAL;
694 goto out;
695 }
696
Chris Wilsondb53a302011-02-03 11:57:46 +0000697 trace_i915_gem_object_pread(obj, args->offset, args->size);
698
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200699 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700700
Chris Wilson35b62a82010-09-26 20:23:38 +0100701out:
Chris Wilson05394f32010-11-08 19:18:58 +0000702 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100703unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100704 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700705 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700706}
707
Keith Packard0839ccb2008-10-30 19:38:48 -0700708/* This is the fast write path which cannot handle
709 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700710 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700711
Keith Packard0839ccb2008-10-30 19:38:48 -0700712static inline int
713fast_user_write(struct io_mapping *mapping,
714 loff_t page_base, int page_offset,
715 char __user *user_data,
716 int length)
717{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700718 void __iomem *vaddr_atomic;
719 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700720 unsigned long unwritten;
721
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700722 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700723 /* We can use the cpu mem copy function because this is X86. */
724 vaddr = (void __force*)vaddr_atomic + page_offset;
725 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700726 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700727 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100728 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700729}
730
Eric Anholt3de09aa2009-03-09 09:42:23 -0700731/**
732 * This is the fast pwrite path, where we copy the data directly from the
733 * user into the GTT, uncached.
734 */
Eric Anholt673a3942008-07-30 12:06:12 -0700735static int
Chris Wilson05394f32010-11-08 19:18:58 +0000736i915_gem_gtt_pwrite_fast(struct drm_device *dev,
737 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700738 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000739 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700740{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300741 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700742 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700743 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700744 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200745 int page_offset, page_length, ret;
746
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100747 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200748 if (ret)
749 goto out;
750
751 ret = i915_gem_object_set_to_gtt_domain(obj, true);
752 if (ret)
753 goto out_unpin;
754
755 ret = i915_gem_object_put_fence(obj);
756 if (ret)
757 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700758
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200759 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700760 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700761
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700762 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700763
764 while (remain > 0) {
765 /* Operation in this page
766 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700767 * page_base = page offset within aperture
768 * page_offset = offset within page
769 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700770 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100771 page_base = offset & PAGE_MASK;
772 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700773 page_length = remain;
774 if ((page_offset + remain) > PAGE_SIZE)
775 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700776
Keith Packard0839ccb2008-10-30 19:38:48 -0700777 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700778 * source page isn't available. Return the error and we'll
779 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700780 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800781 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200782 page_offset, user_data, page_length)) {
783 ret = -EFAULT;
784 goto out_unpin;
785 }
Eric Anholt673a3942008-07-30 12:06:12 -0700786
Keith Packard0839ccb2008-10-30 19:38:48 -0700787 remain -= page_length;
788 user_data += page_length;
789 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700790 }
Eric Anholt673a3942008-07-30 12:06:12 -0700791
Daniel Vetter935aaa62012-03-25 19:47:35 +0200792out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800793 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200794out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700795 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700796}
797
Daniel Vetterd174bd62012-03-25 19:47:40 +0200798/* Per-page copy function for the shmem pwrite fastpath.
799 * Flushes invalid cachelines before writing to the target if
800 * needs_clflush_before is set and flushes out any written cachelines after
801 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700802static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200803shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
804 char __user *user_data,
805 bool page_do_bit17_swizzling,
806 bool needs_clflush_before,
807 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700808{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200809 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700810 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700811
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200812 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200813 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700814
Daniel Vetterd174bd62012-03-25 19:47:40 +0200815 vaddr = kmap_atomic(page);
816 if (needs_clflush_before)
817 drm_clflush_virt_range(vaddr + shmem_page_offset,
818 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000819 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
820 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200821 if (needs_clflush_after)
822 drm_clflush_virt_range(vaddr + shmem_page_offset,
823 page_length);
824 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700825
Chris Wilson755d2212012-09-04 21:02:55 +0100826 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700827}
828
Daniel Vetterd174bd62012-03-25 19:47:40 +0200829/* Only difference to the fast-path function is that this can handle bit17
830 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700831static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200832shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
833 char __user *user_data,
834 bool page_do_bit17_swizzling,
835 bool needs_clflush_before,
836 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700837{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200838 char *vaddr;
839 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700840
Daniel Vetterd174bd62012-03-25 19:47:40 +0200841 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200842 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200843 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
844 page_length,
845 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200846 if (page_do_bit17_swizzling)
847 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100848 user_data,
849 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200850 else
851 ret = __copy_from_user(vaddr + shmem_page_offset,
852 user_data,
853 page_length);
854 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200855 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
856 page_length,
857 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200858 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100859
Chris Wilson755d2212012-09-04 21:02:55 +0100860 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700861}
862
Eric Anholt40123c12009-03-09 13:42:30 -0700863static int
Daniel Vettere244a442012-03-25 19:47:28 +0200864i915_gem_shmem_pwrite(struct drm_device *dev,
865 struct drm_i915_gem_object *obj,
866 struct drm_i915_gem_pwrite *args,
867 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700868{
Eric Anholt40123c12009-03-09 13:42:30 -0700869 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100870 loff_t offset;
871 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100872 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100873 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200874 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200875 int needs_clflush_after = 0;
876 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200877 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700878
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200879 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700880 remain = args->size;
881
Daniel Vetter8c599672011-12-14 13:57:31 +0100882 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700883
Daniel Vetter58642882012-03-25 19:47:37 +0200884 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
885 /* If we're not in the cpu write domain, set ourself into the gtt
886 * write domain and manually flush cachelines (if required). This
887 * optimizes for the case when the gpu will use the data
888 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100889 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700890 ret = i915_gem_object_wait_rendering(obj, false);
891 if (ret)
892 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000893
894 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200895 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100896 /* Same trick applies to invalidate partially written cachelines read
897 * before writing. */
898 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
899 needs_clflush_before =
900 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200901
Chris Wilson755d2212012-09-04 21:02:55 +0100902 ret = i915_gem_object_get_pages(obj);
903 if (ret)
904 return ret;
905
906 i915_gem_object_pin_pages(obj);
907
Eric Anholt40123c12009-03-09 13:42:30 -0700908 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000909 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700910
Imre Deak67d5a502013-02-18 19:28:02 +0200911 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
912 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200913 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200914 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100915
Chris Wilson9da3da62012-06-01 15:20:22 +0100916 if (remain <= 0)
917 break;
918
Eric Anholt40123c12009-03-09 13:42:30 -0700919 /* Operation in this page
920 *
Eric Anholt40123c12009-03-09 13:42:30 -0700921 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700922 * page_length = bytes to copy for this page
923 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100924 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700925
926 page_length = remain;
927 if ((shmem_page_offset + page_length) > PAGE_SIZE)
928 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700929
Daniel Vetter58642882012-03-25 19:47:37 +0200930 /* If we don't overwrite a cacheline completely we need to be
931 * careful to have up-to-date data by first clflushing. Don't
932 * overcomplicate things and flush the entire patch. */
933 partial_cacheline_write = needs_clflush_before &&
934 ((shmem_page_offset | page_length)
935 & (boot_cpu_data.x86_clflush_size - 1));
936
Daniel Vetter8c599672011-12-14 13:57:31 +0100937 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
938 (page_to_phys(page) & (1 << 17)) != 0;
939
Daniel Vetterd174bd62012-03-25 19:47:40 +0200940 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
941 user_data, page_do_bit17_swizzling,
942 partial_cacheline_write,
943 needs_clflush_after);
944 if (ret == 0)
945 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700946
Daniel Vettere244a442012-03-25 19:47:28 +0200947 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200948 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200949 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
950 user_data, page_do_bit17_swizzling,
951 partial_cacheline_write,
952 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700953
Daniel Vettere244a442012-03-25 19:47:28 +0200954 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100955
Chris Wilson755d2212012-09-04 21:02:55 +0100956 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100957 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100958
Chris Wilson17793c92014-03-07 08:30:36 +0000959next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700960 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100961 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700962 offset += page_length;
963 }
964
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100965out:
Chris Wilson755d2212012-09-04 21:02:55 +0100966 i915_gem_object_unpin_pages(obj);
967
Daniel Vettere244a442012-03-25 19:47:28 +0200968 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100969 /*
970 * Fixup: Flush cpu caches in case we didn't flush the dirty
971 * cachelines in-line while writing and the object moved
972 * out of the cpu write domain while we've dropped the lock.
973 */
974 if (!needs_clflush_after &&
975 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100976 if (i915_gem_clflush_object(obj, obj->pin_display))
977 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200978 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100979 }
Eric Anholt40123c12009-03-09 13:42:30 -0700980
Daniel Vetter58642882012-03-25 19:47:37 +0200981 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800982 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200983
Eric Anholt40123c12009-03-09 13:42:30 -0700984 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700985}
986
987/**
988 * Writes data to the object referenced by handle.
989 *
990 * On error, the contents of the buffer that were to be modified are undefined.
991 */
992int
993i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100994 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700995{
996 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000997 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000998 int ret;
999
1000 if (args->size == 0)
1001 return 0;
1002
1003 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001004 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001005 args->size))
1006 return -EFAULT;
1007
Jani Nikulad330a952014-01-21 11:24:25 +02001008 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001009 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1010 args->size);
1011 if (ret)
1012 return -EFAULT;
1013 }
Eric Anholt673a3942008-07-30 12:06:12 -07001014
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001015 ret = i915_mutex_lock_interruptible(dev);
1016 if (ret)
1017 return ret;
1018
Chris Wilson05394f32010-11-08 19:18:58 +00001019 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001020 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001021 ret = -ENOENT;
1022 goto unlock;
1023 }
Eric Anholt673a3942008-07-30 12:06:12 -07001024
Chris Wilson7dcd2492010-09-26 20:21:44 +01001025 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001026 if (args->offset > obj->base.size ||
1027 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001028 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001029 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001030 }
1031
Daniel Vetter1286ff72012-05-10 15:25:09 +02001032 /* prime objects have no backing filp to GEM pread/pwrite
1033 * pages from.
1034 */
1035 if (!obj->base.filp) {
1036 ret = -EINVAL;
1037 goto out;
1038 }
1039
Chris Wilsondb53a302011-02-03 11:57:46 +00001040 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1041
Daniel Vetter935aaa62012-03-25 19:47:35 +02001042 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001043 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1044 * it would end up going through the fenced access, and we'll get
1045 * different detiling behavior between reading and writing.
1046 * pread/pwrite currently are reading and writing from the CPU
1047 * perspective, requiring manual detiling by the client.
1048 */
Chris Wilson00731152014-05-21 12:42:56 +01001049 if (obj->phys_handle) {
1050 ret = i915_gem_phys_pwrite(obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001051 goto out;
1052 }
1053
Chris Wilson2c225692013-08-09 12:26:45 +01001054 if (obj->tiling_mode == I915_TILING_NONE &&
1055 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1056 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001057 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001058 /* Note that the gtt paths might fail with non-page-backed user
1059 * pointers (e.g. gtt mappings when moving data between
1060 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001061 }
Eric Anholt673a3942008-07-30 12:06:12 -07001062
Chris Wilson86a1ee22012-08-11 15:41:04 +01001063 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +02001064 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001065
Chris Wilson35b62a82010-09-26 20:23:38 +01001066out:
Chris Wilson05394f32010-11-08 19:18:58 +00001067 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001068unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001069 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001070 return ret;
1071}
1072
Chris Wilsonb3612372012-08-24 09:35:08 +01001073int
Daniel Vetter33196de2012-11-14 17:14:05 +01001074i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001075 bool interruptible)
1076{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001077 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001078 /* Non-interruptible callers can't handle -EAGAIN, hence return
1079 * -EIO unconditionally for these. */
1080 if (!interruptible)
1081 return -EIO;
1082
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001083 /* Recovery complete, but the reset failed ... */
1084 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001085 return -EIO;
1086
McAulay, Alistair6689c162014-08-15 18:51:35 +01001087 /*
1088 * Check if GPU Reset is in progress - we need intel_ring_begin
1089 * to work properly to reinit the hw state while the gpu is
1090 * still marked as reset-in-progress. Handle this with a flag.
1091 */
1092 if (!error->reload_in_reset)
1093 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001094 }
1095
1096 return 0;
1097}
1098
1099/*
1100 * Compare seqno against outstanding lazy request. Emit a request if they are
1101 * equal.
1102 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301103int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001104i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001105{
1106 int ret;
1107
1108 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1109
1110 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +01001111 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +03001112 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001113
1114 return ret;
1115}
1116
Chris Wilson094f9a52013-09-25 17:34:55 +01001117static void fake_irq(unsigned long data)
1118{
1119 wake_up_process((struct task_struct *)data);
1120}
1121
1122static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001123 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001124{
1125 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1126}
1127
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001128static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1129{
1130 if (file_priv == NULL)
1131 return true;
1132
1133 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1134}
1135
Chris Wilsonb3612372012-08-24 09:35:08 +01001136/**
1137 * __wait_seqno - wait until execution of seqno has finished
1138 * @ring: the ring expected to report seqno
1139 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001140 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001141 * @interruptible: do an interruptible wait (normally yes)
1142 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1143 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001144 * Note: It is of utmost importance that the passed in seqno and reset_counter
1145 * values have been read by the caller in an smp safe manner. Where read-side
1146 * locks are involved, it is sufficient to read the reset_counter before
1147 * unlocking the lock that protects the seqno. For lockless tricks, the
1148 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1149 * inserted.
1150 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001151 * Returns 0 if the seqno was found within the alloted time. Else returns the
1152 * errno with remaining time filled in timeout argument.
1153 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001154static int __wait_seqno(struct intel_engine_cs *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001155 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001156 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001157 s64 *timeout,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001158 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001159{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001160 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001161 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001162 const bool irq_test_in_progress =
1163 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001164 DEFINE_WAIT(wait);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001165 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001166 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001167 int ret;
1168
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001169 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001170
Chris Wilsonb3612372012-08-24 09:35:08 +01001171 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1172 return 0;
1173
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001174 timeout_expire = timeout ? jiffies + nsecs_to_jiffies((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001175
Chris Wilsonec5cc0f2014-06-12 10:28:55 +01001176 if (INTEL_INFO(dev)->gen >= 6 && ring->id == RCS && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001177 gen6_rps_boost(dev_priv);
1178 if (file_priv)
1179 mod_delayed_work(dev_priv->wq,
1180 &file_priv->mm.idle_work,
1181 msecs_to_jiffies(100));
1182 }
1183
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001184 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001185 return -ENODEV;
1186
Chris Wilson094f9a52013-09-25 17:34:55 +01001187 /* Record current time in case interrupted by signal, or wedged */
1188 trace_i915_gem_request_wait_begin(ring, seqno);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001189 before = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001190 for (;;) {
1191 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001192
Chris Wilson094f9a52013-09-25 17:34:55 +01001193 prepare_to_wait(&ring->irq_queue, &wait,
1194 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001195
Daniel Vetterf69061b2012-12-06 09:01:42 +01001196 /* We need to check whether any gpu reset happened in between
1197 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001198 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1199 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1200 * is truely gone. */
1201 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1202 if (ret == 0)
1203 ret = -EAGAIN;
1204 break;
1205 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001206
Chris Wilson094f9a52013-09-25 17:34:55 +01001207 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1208 ret = 0;
1209 break;
1210 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001211
Chris Wilson094f9a52013-09-25 17:34:55 +01001212 if (interruptible && signal_pending(current)) {
1213 ret = -ERESTARTSYS;
1214 break;
1215 }
1216
Mika Kuoppala47e97662013-12-10 17:02:43 +02001217 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001218 ret = -ETIME;
1219 break;
1220 }
1221
1222 timer.function = NULL;
1223 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e97662013-12-10 17:02:43 +02001224 unsigned long expire;
1225
Chris Wilson094f9a52013-09-25 17:34:55 +01001226 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001227 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001228 mod_timer(&timer, expire);
1229 }
1230
Chris Wilson5035c272013-10-04 09:58:46 +01001231 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001232
Chris Wilson094f9a52013-09-25 17:34:55 +01001233 if (timer.function) {
1234 del_singleshot_timer_sync(&timer);
1235 destroy_timer_on_stack(&timer);
1236 }
1237 }
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001238 now = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001239 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001240
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001241 if (!irq_test_in_progress)
1242 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001243
1244 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001245
1246 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001247 s64 tres = *timeout - (now - before);
1248
1249 *timeout = tres < 0 ? 0 : tres;
Chris Wilsonb3612372012-08-24 09:35:08 +01001250 }
1251
Chris Wilson094f9a52013-09-25 17:34:55 +01001252 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001253}
1254
1255/**
1256 * Waits for a sequence number to be signaled, and cleans up the
1257 * request and object lists appropriately for that event.
1258 */
1259int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001260i915_wait_seqno(struct intel_engine_cs *ring, uint32_t seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001261{
1262 struct drm_device *dev = ring->dev;
1263 struct drm_i915_private *dev_priv = dev->dev_private;
1264 bool interruptible = dev_priv->mm.interruptible;
1265 int ret;
1266
1267 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1268 BUG_ON(seqno == 0);
1269
Daniel Vetter33196de2012-11-14 17:14:05 +01001270 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001271 if (ret)
1272 return ret;
1273
1274 ret = i915_gem_check_olr(ring, seqno);
1275 if (ret)
1276 return ret;
1277
Daniel Vetterf69061b2012-12-06 09:01:42 +01001278 return __wait_seqno(ring, seqno,
1279 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001280 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001281}
1282
Chris Wilsond26e3af2013-06-29 22:05:26 +01001283static int
1284i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001285 struct intel_engine_cs *ring)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001286{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001287 if (!obj->active)
1288 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001289
1290 /* Manually manage the write flush as we may have not yet
1291 * retired the buffer.
1292 *
1293 * Note that the last_write_seqno is always the earlier of
1294 * the two (read/write) seqno, so if we haved successfully waited,
1295 * we know we have passed the last write.
1296 */
1297 obj->last_write_seqno = 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001298
1299 return 0;
1300}
1301
Chris Wilsonb3612372012-08-24 09:35:08 +01001302/**
1303 * Ensures that all rendering to the object has completed and the object is
1304 * safe to unbind from the GTT or access from the CPU.
1305 */
1306static __must_check int
1307i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1308 bool readonly)
1309{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001310 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonb3612372012-08-24 09:35:08 +01001311 u32 seqno;
1312 int ret;
1313
1314 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1315 if (seqno == 0)
1316 return 0;
1317
1318 ret = i915_wait_seqno(ring, seqno);
1319 if (ret)
1320 return ret;
1321
Chris Wilsond26e3af2013-06-29 22:05:26 +01001322 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001323}
1324
Chris Wilson3236f572012-08-24 09:35:09 +01001325/* A nonblocking variant of the above wait. This is a highly dangerous routine
1326 * as the object state may change during this call.
1327 */
1328static __must_check int
1329i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001330 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001331 bool readonly)
1332{
1333 struct drm_device *dev = obj->base.dev;
1334 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001335 struct intel_engine_cs *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001336 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001337 u32 seqno;
1338 int ret;
1339
1340 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1341 BUG_ON(!dev_priv->mm.interruptible);
1342
1343 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1344 if (seqno == 0)
1345 return 0;
1346
Daniel Vetter33196de2012-11-14 17:14:05 +01001347 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001348 if (ret)
1349 return ret;
1350
1351 ret = i915_gem_check_olr(ring, seqno);
1352 if (ret)
1353 return ret;
1354
Daniel Vetterf69061b2012-12-06 09:01:42 +01001355 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001356 mutex_unlock(&dev->struct_mutex);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001357 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001358 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001359 if (ret)
1360 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001361
Chris Wilsond26e3af2013-06-29 22:05:26 +01001362 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001363}
1364
Eric Anholt673a3942008-07-30 12:06:12 -07001365/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001366 * Called when user space prepares to use an object with the CPU, either
1367 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001368 */
1369int
1370i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001371 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001372{
1373 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001374 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001375 uint32_t read_domains = args->read_domains;
1376 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001377 int ret;
1378
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001379 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001380 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001381 return -EINVAL;
1382
Chris Wilson21d509e2009-06-06 09:46:02 +01001383 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001384 return -EINVAL;
1385
1386 /* Having something in the write domain implies it's in the read
1387 * domain, and only that read domain. Enforce that in the request.
1388 */
1389 if (write_domain != 0 && read_domains != write_domain)
1390 return -EINVAL;
1391
Chris Wilson76c1dec2010-09-25 11:22:51 +01001392 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001393 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001394 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001395
Chris Wilson05394f32010-11-08 19:18:58 +00001396 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001397 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001398 ret = -ENOENT;
1399 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001400 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001401
Chris Wilson3236f572012-08-24 09:35:09 +01001402 /* Try to flush the object off the GPU without holding the lock.
1403 * We will repeat the flush holding the lock in the normal manner
1404 * to catch cases where we are gazumped.
1405 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001406 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1407 file->driver_priv,
1408 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001409 if (ret)
1410 goto unref;
1411
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001412 if (read_domains & I915_GEM_DOMAIN_GTT) {
1413 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001414
1415 /* Silently promote "you're not bound, there was nothing to do"
1416 * to success, since the client was just asking us to
1417 * make sure everything was done.
1418 */
1419 if (ret == -EINVAL)
1420 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001421 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001422 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001423 }
1424
Chris Wilson3236f572012-08-24 09:35:09 +01001425unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001426 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001427unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001428 mutex_unlock(&dev->struct_mutex);
1429 return ret;
1430}
1431
1432/**
1433 * Called when user space has done writes to this buffer
1434 */
1435int
1436i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001437 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001438{
1439 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001440 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001441 int ret = 0;
1442
Chris Wilson76c1dec2010-09-25 11:22:51 +01001443 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001444 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001445 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001446
Chris Wilson05394f32010-11-08 19:18:58 +00001447 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001448 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001449 ret = -ENOENT;
1450 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001451 }
1452
Eric Anholt673a3942008-07-30 12:06:12 -07001453 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001454 if (obj->pin_display)
1455 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001456
Chris Wilson05394f32010-11-08 19:18:58 +00001457 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001458unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001459 mutex_unlock(&dev->struct_mutex);
1460 return ret;
1461}
1462
1463/**
1464 * Maps the contents of an object, returning the address it is mapped
1465 * into.
1466 *
1467 * While the mapping holds a reference on the contents of the object, it doesn't
1468 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001469 *
1470 * IMPORTANT:
1471 *
1472 * DRM driver writers who look a this function as an example for how to do GEM
1473 * mmap support, please don't implement mmap support like here. The modern way
1474 * to implement DRM mmap support is with an mmap offset ioctl (like
1475 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1476 * That way debug tooling like valgrind will understand what's going on, hiding
1477 * the mmap call in a driver private ioctl will break that. The i915 driver only
1478 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001479 */
1480int
1481i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001482 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001483{
1484 struct drm_i915_gem_mmap *args = data;
1485 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001486 unsigned long addr;
1487
Chris Wilson05394f32010-11-08 19:18:58 +00001488 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001489 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001490 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001491
Daniel Vetter1286ff72012-05-10 15:25:09 +02001492 /* prime objects have no backing filp to GEM mmap
1493 * pages from.
1494 */
1495 if (!obj->filp) {
1496 drm_gem_object_unreference_unlocked(obj);
1497 return -EINVAL;
1498 }
1499
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001500 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001501 PROT_READ | PROT_WRITE, MAP_SHARED,
1502 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001503 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001504 if (IS_ERR((void *)addr))
1505 return addr;
1506
1507 args->addr_ptr = (uint64_t) addr;
1508
1509 return 0;
1510}
1511
Jesse Barnesde151cf2008-11-12 10:03:55 -08001512/**
1513 * i915_gem_fault - fault a page into the GTT
1514 * vma: VMA in question
1515 * vmf: fault info
1516 *
1517 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1518 * from userspace. The fault handler takes care of binding the object to
1519 * the GTT (if needed), allocating and programming a fence register (again,
1520 * only if needed based on whether the old reg is still valid or the object
1521 * is tiled) and inserting a new PTE into the faulting process.
1522 *
1523 * Note that the faulting process may involve evicting existing objects
1524 * from the GTT and/or fence registers to make room. So performance may
1525 * suffer if the GTT working set is large or there are few fence registers
1526 * left.
1527 */
1528int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1529{
Chris Wilson05394f32010-11-08 19:18:58 +00001530 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1531 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001532 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001533 pgoff_t page_offset;
1534 unsigned long pfn;
1535 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001536 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001537
Paulo Zanonif65c9162013-11-27 18:20:34 -02001538 intel_runtime_pm_get(dev_priv);
1539
Jesse Barnesde151cf2008-11-12 10:03:55 -08001540 /* We don't use vmf->pgoff since that has the fake offset */
1541 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1542 PAGE_SHIFT;
1543
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001544 ret = i915_mutex_lock_interruptible(dev);
1545 if (ret)
1546 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001547
Chris Wilsondb53a302011-02-03 11:57:46 +00001548 trace_i915_gem_object_fault(obj, page_offset, true, write);
1549
Chris Wilson6e4930f2014-02-07 18:37:06 -02001550 /* Try to flush the object off the GPU first without holding the lock.
1551 * Upon reacquiring the lock, we will perform our sanity checks and then
1552 * repeat the flush holding the lock in the normal manner to catch cases
1553 * where we are gazumped.
1554 */
1555 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1556 if (ret)
1557 goto unlock;
1558
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001559 /* Access to snoopable pages through the GTT is incoherent. */
1560 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001561 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001562 goto unlock;
1563 }
1564
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001565 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001566 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001567 if (ret)
1568 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001569
Chris Wilsonc9839302012-11-20 10:45:17 +00001570 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1571 if (ret)
1572 goto unpin;
1573
1574 ret = i915_gem_object_get_fence(obj);
1575 if (ret)
1576 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001577
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001578 /* Finally, remap it using the new GTT offset */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001579 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1580 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001581
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001582 if (!obj->fault_mappable) {
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001583 unsigned long size = min_t(unsigned long,
1584 vma->vm_end - vma->vm_start,
1585 obj->base.size);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001586 int i;
1587
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001588 for (i = 0; i < size >> PAGE_SHIFT; i++) {
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001589 ret = vm_insert_pfn(vma,
1590 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1591 pfn + i);
1592 if (ret)
1593 break;
1594 }
1595
1596 obj->fault_mappable = true;
1597 } else
1598 ret = vm_insert_pfn(vma,
1599 (unsigned long)vmf->virtual_address,
1600 pfn + page_offset);
Chris Wilsonc9839302012-11-20 10:45:17 +00001601unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001602 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001603unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001604 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001605out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001606 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001607 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001608 /*
1609 * We eat errors when the gpu is terminally wedged to avoid
1610 * userspace unduly crashing (gl has no provisions for mmaps to
1611 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1612 * and so needs to be reported.
1613 */
1614 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001615 ret = VM_FAULT_SIGBUS;
1616 break;
1617 }
Chris Wilson045e7692010-11-07 09:18:22 +00001618 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001619 /*
1620 * EAGAIN means the gpu is hung and we'll wait for the error
1621 * handler to reset everything when re-faulting in
1622 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001623 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001624 case 0:
1625 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001626 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001627 case -EBUSY:
1628 /*
1629 * EBUSY is ok: this just means that another thread
1630 * already did the job.
1631 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001632 ret = VM_FAULT_NOPAGE;
1633 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001634 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001635 ret = VM_FAULT_OOM;
1636 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001637 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001638 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001639 ret = VM_FAULT_SIGBUS;
1640 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001641 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001642 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001643 ret = VM_FAULT_SIGBUS;
1644 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001645 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001646
1647 intel_runtime_pm_put(dev_priv);
1648 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001649}
1650
1651/**
Chris Wilson901782b2009-07-10 08:18:50 +01001652 * i915_gem_release_mmap - remove physical page mappings
1653 * @obj: obj in question
1654 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001655 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001656 * relinquish ownership of the pages back to the system.
1657 *
1658 * It is vital that we remove the page mapping if we have mapped a tiled
1659 * object through the GTT and then lose the fence register due to
1660 * resource pressure. Similarly if the object has been moved out of the
1661 * aperture, than pages mapped into userspace must be revoked. Removing the
1662 * mapping will then trigger a page fault on the next user access, allowing
1663 * fixup by i915_gem_fault().
1664 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001665void
Chris Wilson05394f32010-11-08 19:18:58 +00001666i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001667{
Chris Wilson6299f992010-11-24 12:23:44 +00001668 if (!obj->fault_mappable)
1669 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001670
David Herrmann6796cb12014-01-03 14:24:19 +01001671 drm_vma_node_unmap(&obj->base.vma_node,
1672 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001673 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001674}
1675
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001676void
1677i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1678{
1679 struct drm_i915_gem_object *obj;
1680
1681 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1682 i915_gem_release_mmap(obj);
1683}
1684
Imre Deak0fa87792013-01-07 21:47:35 +02001685uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001686i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001687{
Chris Wilsone28f8712011-07-18 13:11:49 -07001688 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001689
1690 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001691 tiling_mode == I915_TILING_NONE)
1692 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001693
1694 /* Previous chips need a power-of-two fence region when tiling */
1695 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001696 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001697 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001698 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001699
Chris Wilsone28f8712011-07-18 13:11:49 -07001700 while (gtt_size < size)
1701 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001702
Chris Wilsone28f8712011-07-18 13:11:49 -07001703 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001704}
1705
Jesse Barnesde151cf2008-11-12 10:03:55 -08001706/**
1707 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1708 * @obj: object to check
1709 *
1710 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001711 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001712 */
Imre Deakd865110c2013-01-07 21:47:33 +02001713uint32_t
1714i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1715 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001716{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001717 /*
1718 * Minimum alignment is 4k (GTT page size), but might be greater
1719 * if a fence register is needed for the object.
1720 */
Imre Deakd865110c2013-01-07 21:47:33 +02001721 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001722 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001723 return 4096;
1724
1725 /*
1726 * Previous chips need to be aligned to the size of the smallest
1727 * fence register that can contain the object.
1728 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001729 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001730}
1731
Chris Wilsond8cb5082012-08-11 15:41:03 +01001732static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1733{
1734 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1735 int ret;
1736
David Herrmann0de23972013-07-24 21:07:52 +02001737 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001738 return 0;
1739
Daniel Vetterda494d72012-12-20 15:11:16 +01001740 dev_priv->mm.shrinker_no_lock_stealing = true;
1741
Chris Wilsond8cb5082012-08-11 15:41:03 +01001742 ret = drm_gem_create_mmap_offset(&obj->base);
1743 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001744 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001745
1746 /* Badly fragmented mmap space? The only way we can recover
1747 * space is by destroying unwanted objects. We can't randomly release
1748 * mmap_offsets as userspace expects them to be persistent for the
1749 * lifetime of the objects. The closest we can is to release the
1750 * offsets on purgeable objects by truncating it and marking it purged,
1751 * which prevents userspace from ever using that object again.
1752 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001753 i915_gem_shrink(dev_priv,
1754 obj->base.size >> PAGE_SHIFT,
1755 I915_SHRINK_BOUND |
1756 I915_SHRINK_UNBOUND |
1757 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01001758 ret = drm_gem_create_mmap_offset(&obj->base);
1759 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001760 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001761
1762 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001763 ret = drm_gem_create_mmap_offset(&obj->base);
1764out:
1765 dev_priv->mm.shrinker_no_lock_stealing = false;
1766
1767 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001768}
1769
1770static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1771{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001772 drm_gem_free_mmap_offset(&obj->base);
1773}
1774
Jesse Barnesde151cf2008-11-12 10:03:55 -08001775int
Dave Airlieff72145b2011-02-07 12:16:14 +10001776i915_gem_mmap_gtt(struct drm_file *file,
1777 struct drm_device *dev,
1778 uint32_t handle,
1779 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001780{
Chris Wilsonda761a62010-10-27 17:37:08 +01001781 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001782 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001783 int ret;
1784
Chris Wilson76c1dec2010-09-25 11:22:51 +01001785 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001786 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001787 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001788
Dave Airlieff72145b2011-02-07 12:16:14 +10001789 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001790 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001791 ret = -ENOENT;
1792 goto unlock;
1793 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001794
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001795 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001796 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001797 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001798 }
1799
Chris Wilson05394f32010-11-08 19:18:58 +00001800 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001801 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001802 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001803 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001804 }
1805
Chris Wilsond8cb5082012-08-11 15:41:03 +01001806 ret = i915_gem_object_create_mmap_offset(obj);
1807 if (ret)
1808 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001809
David Herrmann0de23972013-07-24 21:07:52 +02001810 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001811
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001812out:
Chris Wilson05394f32010-11-08 19:18:58 +00001813 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001814unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001815 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001816 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001817}
1818
Dave Airlieff72145b2011-02-07 12:16:14 +10001819/**
1820 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1821 * @dev: DRM device
1822 * @data: GTT mapping ioctl data
1823 * @file: GEM object info
1824 *
1825 * Simply returns the fake offset to userspace so it can mmap it.
1826 * The mmap call will end up in drm_gem_mmap(), which will set things
1827 * up so we can get faults in the handler above.
1828 *
1829 * The fault handler will take care of binding the object into the GTT
1830 * (since it may have been evicted to make room for something), allocating
1831 * a fence register, and mapping the appropriate aperture address into
1832 * userspace.
1833 */
1834int
1835i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1836 struct drm_file *file)
1837{
1838 struct drm_i915_gem_mmap_gtt *args = data;
1839
Dave Airlieff72145b2011-02-07 12:16:14 +10001840 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1841}
1842
Chris Wilson55372522014-03-25 13:23:06 +00001843static inline int
1844i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1845{
1846 return obj->madv == I915_MADV_DONTNEED;
1847}
1848
Daniel Vetter225067e2012-08-20 10:23:20 +02001849/* Immediately discard the backing storage */
1850static void
1851i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001852{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001853 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001854
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001855 if (obj->base.filp == NULL)
1856 return;
1857
Daniel Vetter225067e2012-08-20 10:23:20 +02001858 /* Our goal here is to return as much of the memory as
1859 * is possible back to the system as we are called from OOM.
1860 * To do this we must instruct the shmfs to drop all of its
1861 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001862 */
Chris Wilson55372522014-03-25 13:23:06 +00001863 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001864 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001865}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001866
Chris Wilson55372522014-03-25 13:23:06 +00001867/* Try to discard unwanted pages */
1868static void
1869i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001870{
Chris Wilson55372522014-03-25 13:23:06 +00001871 struct address_space *mapping;
1872
1873 switch (obj->madv) {
1874 case I915_MADV_DONTNEED:
1875 i915_gem_object_truncate(obj);
1876 case __I915_MADV_PURGED:
1877 return;
1878 }
1879
1880 if (obj->base.filp == NULL)
1881 return;
1882
1883 mapping = file_inode(obj->base.filp)->i_mapping,
1884 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001885}
1886
Chris Wilson5cdf5882010-09-27 15:51:07 +01001887static void
Chris Wilson05394f32010-11-08 19:18:58 +00001888i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001889{
Imre Deak90797e62013-02-18 19:28:03 +02001890 struct sg_page_iter sg_iter;
1891 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001892
Chris Wilson05394f32010-11-08 19:18:58 +00001893 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001894
Chris Wilson6c085a72012-08-20 11:40:46 +02001895 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1896 if (ret) {
1897 /* In the event of a disaster, abandon all caches and
1898 * hope for the best.
1899 */
1900 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001901 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001902 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1903 }
1904
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001905 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001906 i915_gem_object_save_bit_17_swizzle(obj);
1907
Chris Wilson05394f32010-11-08 19:18:58 +00001908 if (obj->madv == I915_MADV_DONTNEED)
1909 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001910
Imre Deak90797e62013-02-18 19:28:03 +02001911 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001912 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001913
Chris Wilson05394f32010-11-08 19:18:58 +00001914 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001915 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001916
Chris Wilson05394f32010-11-08 19:18:58 +00001917 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001918 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001919
Chris Wilson9da3da62012-06-01 15:20:22 +01001920 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001921 }
Chris Wilson05394f32010-11-08 19:18:58 +00001922 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001923
Chris Wilson9da3da62012-06-01 15:20:22 +01001924 sg_free_table(obj->pages);
1925 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001926}
1927
Chris Wilsondd624af2013-01-15 12:39:35 +00001928int
Chris Wilson37e680a2012-06-07 15:38:42 +01001929i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1930{
1931 const struct drm_i915_gem_object_ops *ops = obj->ops;
1932
Chris Wilson2f745ad2012-09-04 21:02:58 +01001933 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001934 return 0;
1935
Chris Wilsona5570172012-09-04 21:02:54 +01001936 if (obj->pages_pin_count)
1937 return -EBUSY;
1938
Ben Widawsky98438772013-07-31 17:00:12 -07001939 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001940
Chris Wilsona2165e32012-12-03 11:49:00 +00001941 /* ->put_pages might need to allocate memory for the bit17 swizzle
1942 * array, hence protect them from being reaped by removing them from gtt
1943 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001944 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001945
Chris Wilson37e680a2012-06-07 15:38:42 +01001946 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001947 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001948
Chris Wilson55372522014-03-25 13:23:06 +00001949 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02001950
1951 return 0;
1952}
1953
Chris Wilson21ab4e72014-09-09 11:16:08 +01001954unsigned long
1955i915_gem_shrink(struct drm_i915_private *dev_priv,
1956 long target, unsigned flags)
Chris Wilson6c085a72012-08-20 11:40:46 +02001957{
Chris Wilson60a53722014-10-03 10:29:51 +01001958 const struct {
1959 struct list_head *list;
1960 unsigned int bit;
1961 } phases[] = {
1962 { &dev_priv->mm.unbound_list, I915_SHRINK_UNBOUND },
1963 { &dev_priv->mm.bound_list, I915_SHRINK_BOUND },
1964 { NULL, 0 },
1965 }, *phase;
Chris Wilsond9973b42013-10-04 10:33:00 +01001966 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001967
Chris Wilson57094f82013-09-04 10:45:50 +01001968 /*
Chris Wilsonc8725f32014-03-17 12:21:55 +00001969 * As we may completely rewrite the (un)bound list whilst unbinding
Chris Wilson57094f82013-09-04 10:45:50 +01001970 * (due to retiring requests) we have to strictly process only
1971 * one element of the list at the time, and recheck the list
1972 * on every iteration.
Chris Wilsonc8725f32014-03-17 12:21:55 +00001973 *
1974 * In particular, we must hold a reference whilst removing the
1975 * object as we may end up waiting for and/or retiring the objects.
1976 * This might release the final reference (held by the active list)
1977 * and result in the object being freed from under us. This is
1978 * similar to the precautions the eviction code must take whilst
1979 * removing objects.
1980 *
1981 * Also note that although these lists do not hold a reference to
1982 * the object we can safely grab one here: The final object
1983 * unreferencing and the bound_list are both protected by the
1984 * dev->struct_mutex and so we won't ever be able to observe an
1985 * object on the bound_list with a reference count equals 0.
Chris Wilson57094f82013-09-04 10:45:50 +01001986 */
Chris Wilson60a53722014-10-03 10:29:51 +01001987 for (phase = phases; phase->list; phase++) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01001988 struct list_head still_in_list;
Chris Wilsonc8725f32014-03-17 12:21:55 +00001989
Chris Wilson60a53722014-10-03 10:29:51 +01001990 if ((flags & phase->bit) == 0)
1991 continue;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001992
Chris Wilson21ab4e72014-09-09 11:16:08 +01001993 INIT_LIST_HEAD(&still_in_list);
Chris Wilson60a53722014-10-03 10:29:51 +01001994 while (count < target && !list_empty(phase->list)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01001995 struct drm_i915_gem_object *obj;
1996 struct i915_vma *vma, *v;
Chris Wilson57094f82013-09-04 10:45:50 +01001997
Chris Wilson60a53722014-10-03 10:29:51 +01001998 obj = list_first_entry(phase->list,
Chris Wilson21ab4e72014-09-09 11:16:08 +01001999 typeof(*obj), global_list);
2000 list_move_tail(&obj->global_list, &still_in_list);
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002001
Chris Wilson60a53722014-10-03 10:29:51 +01002002 if (flags & I915_SHRINK_PURGEABLE &&
2003 !i915_gem_object_is_purgeable(obj))
Chris Wilson21ab4e72014-09-09 11:16:08 +01002004 continue;
Chris Wilson57094f82013-09-04 10:45:50 +01002005
Chris Wilson21ab4e72014-09-09 11:16:08 +01002006 drm_gem_object_reference(&obj->base);
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002007
Chris Wilson60a53722014-10-03 10:29:51 +01002008 /* For the unbound phase, this should be a no-op! */
2009 list_for_each_entry_safe(vma, v,
2010 &obj->vma_list, vma_link)
Chris Wilson21ab4e72014-09-09 11:16:08 +01002011 if (i915_vma_unbind(vma))
2012 break;
Chris Wilson57094f82013-09-04 10:45:50 +01002013
Chris Wilson21ab4e72014-09-09 11:16:08 +01002014 if (i915_gem_object_put_pages(obj) == 0)
2015 count += obj->base.size >> PAGE_SHIFT;
2016
2017 drm_gem_object_unreference(&obj->base);
2018 }
Chris Wilson60a53722014-10-03 10:29:51 +01002019 list_splice(&still_in_list, phase->list);
Chris Wilson6c085a72012-08-20 11:40:46 +02002020 }
2021
2022 return count;
2023}
2024
Chris Wilsond9973b42013-10-04 10:33:00 +01002025static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02002026i915_gem_shrink_all(struct drm_i915_private *dev_priv)
2027{
Chris Wilson6c085a72012-08-20 11:40:46 +02002028 i915_gem_evict_everything(dev_priv->dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002029 return i915_gem_shrink(dev_priv, LONG_MAX,
2030 I915_SHRINK_BOUND | I915_SHRINK_UNBOUND);
Daniel Vetter225067e2012-08-20 10:23:20 +02002031}
2032
Chris Wilson37e680a2012-06-07 15:38:42 +01002033static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002034i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002035{
Chris Wilson6c085a72012-08-20 11:40:46 +02002036 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002037 int page_count, i;
2038 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002039 struct sg_table *st;
2040 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002041 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002042 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002043 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002044 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002045
Chris Wilson6c085a72012-08-20 11:40:46 +02002046 /* Assert that the object is not currently in any GPU domain. As it
2047 * wasn't in the GTT, there shouldn't be any way it could have been in
2048 * a GPU cache
2049 */
2050 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2051 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2052
Chris Wilson9da3da62012-06-01 15:20:22 +01002053 st = kmalloc(sizeof(*st), GFP_KERNEL);
2054 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002055 return -ENOMEM;
2056
Chris Wilson9da3da62012-06-01 15:20:22 +01002057 page_count = obj->base.size / PAGE_SIZE;
2058 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002059 kfree(st);
2060 return -ENOMEM;
2061 }
2062
2063 /* Get the list of pages out of our struct file. They'll be pinned
2064 * at this point until we release them.
2065 *
2066 * Fail silently without starting the shrinker
2067 */
Al Viro496ad9a2013-01-23 17:07:38 -05002068 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002069 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002070 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002071 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002072 sg = st->sgl;
2073 st->nents = 0;
2074 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002075 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2076 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002077 i915_gem_shrink(dev_priv,
2078 page_count,
2079 I915_SHRINK_BOUND |
2080 I915_SHRINK_UNBOUND |
2081 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002082 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2083 }
2084 if (IS_ERR(page)) {
2085 /* We've tried hard to allocate the memory by reaping
2086 * our own buffer, now let the real VM do its job and
2087 * go down in flames if truly OOM.
2088 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002089 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1be22014-05-25 14:34:10 +02002090 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002091 if (IS_ERR(page))
2092 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002093 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002094#ifdef CONFIG_SWIOTLB
2095 if (swiotlb_nr_tbl()) {
2096 st->nents++;
2097 sg_set_page(sg, page, PAGE_SIZE, 0);
2098 sg = sg_next(sg);
2099 continue;
2100 }
2101#endif
Imre Deak90797e62013-02-18 19:28:03 +02002102 if (!i || page_to_pfn(page) != last_pfn + 1) {
2103 if (i)
2104 sg = sg_next(sg);
2105 st->nents++;
2106 sg_set_page(sg, page, PAGE_SIZE, 0);
2107 } else {
2108 sg->length += PAGE_SIZE;
2109 }
2110 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002111
2112 /* Check that the i965g/gm workaround works. */
2113 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002114 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002115#ifdef CONFIG_SWIOTLB
2116 if (!swiotlb_nr_tbl())
2117#endif
2118 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002119 obj->pages = st;
2120
Eric Anholt673a3942008-07-30 12:06:12 -07002121 if (i915_gem_object_needs_bit17_swizzle(obj))
2122 i915_gem_object_do_bit_17_swizzle(obj);
2123
2124 return 0;
2125
2126err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002127 sg_mark_end(sg);
2128 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002129 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002130 sg_free_table(st);
2131 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002132
2133 /* shmemfs first checks if there is enough memory to allocate the page
2134 * and reports ENOSPC should there be insufficient, along with the usual
2135 * ENOMEM for a genuine allocation failure.
2136 *
2137 * We use ENOSPC in our driver to mean that we have run out of aperture
2138 * space and so want to translate the error from shmemfs back to our
2139 * usual understanding of ENOMEM.
2140 */
2141 if (PTR_ERR(page) == -ENOSPC)
2142 return -ENOMEM;
2143 else
2144 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002145}
2146
Chris Wilson37e680a2012-06-07 15:38:42 +01002147/* Ensure that the associated pages are gathered from the backing storage
2148 * and pinned into our object. i915_gem_object_get_pages() may be called
2149 * multiple times before they are released by a single call to
2150 * i915_gem_object_put_pages() - once the pages are no longer referenced
2151 * either as a result of memory pressure (reaping pages under the shrinker)
2152 * or as the object is itself released.
2153 */
2154int
2155i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2156{
2157 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2158 const struct drm_i915_gem_object_ops *ops = obj->ops;
2159 int ret;
2160
Chris Wilson2f745ad2012-09-04 21:02:58 +01002161 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002162 return 0;
2163
Chris Wilson43e28f02013-01-08 10:53:09 +00002164 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002165 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002166 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002167 }
2168
Chris Wilsona5570172012-09-04 21:02:54 +01002169 BUG_ON(obj->pages_pin_count);
2170
Chris Wilson37e680a2012-06-07 15:38:42 +01002171 ret = ops->get_pages(obj);
2172 if (ret)
2173 return ret;
2174
Ben Widawsky35c20a62013-05-31 11:28:48 -07002175 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002176 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002177}
2178
Ben Widawskye2d05a82013-09-24 09:57:58 -07002179static void
Chris Wilson05394f32010-11-08 19:18:58 +00002180i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002181 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002182{
Chris Wilson9d7730912012-11-27 16:22:52 +00002183 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002184
Zou Nan hai852835f2010-05-21 09:08:56 +08002185 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002186 if (obj->ring != ring && obj->last_write_seqno) {
2187 /* Keep the seqno relative to the current ring */
2188 obj->last_write_seqno = seqno;
2189 }
Chris Wilson05394f32010-11-08 19:18:58 +00002190 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002191
2192 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002193 if (!obj->active) {
2194 drm_gem_object_reference(&obj->base);
2195 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002196 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002197
Chris Wilson05394f32010-11-08 19:18:58 +00002198 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002199
Chris Wilson0201f1e2012-07-20 12:41:01 +01002200 obj->last_read_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002201}
2202
Ben Widawskye2d05a82013-09-24 09:57:58 -07002203void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002204 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002205{
2206 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2207 return i915_gem_object_move_to_active(vma->obj, ring);
2208}
2209
Chris Wilsoncaea7472010-11-12 13:53:37 +00002210static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002211i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2212{
Ben Widawskyca191b12013-07-31 17:00:14 -07002213 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002214 struct i915_address_space *vm;
2215 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002216
Chris Wilson65ce3022012-07-20 12:41:02 +01002217 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002218 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002219
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002220 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2221 vma = i915_gem_obj_to_vma(obj, vm);
2222 if (vma && !list_empty(&vma->mm_list))
2223 list_move_tail(&vma->mm_list, &vm->inactive_list);
2224 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002225
Daniel Vetterf99d7062014-06-19 16:01:59 +02002226 intel_fb_obj_flush(obj, true);
2227
Chris Wilson65ce3022012-07-20 12:41:02 +01002228 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002229 obj->ring = NULL;
2230
Chris Wilson65ce3022012-07-20 12:41:02 +01002231 obj->last_read_seqno = 0;
2232 obj->last_write_seqno = 0;
2233 obj->base.write_domain = 0;
2234
2235 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002236
2237 obj->active = 0;
2238 drm_gem_object_unreference(&obj->base);
2239
2240 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002241}
Eric Anholt673a3942008-07-30 12:06:12 -07002242
Chris Wilsonc8725f32014-03-17 12:21:55 +00002243static void
2244i915_gem_object_retire(struct drm_i915_gem_object *obj)
2245{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002246 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002247
2248 if (ring == NULL)
2249 return;
2250
2251 if (i915_seqno_passed(ring->get_seqno(ring, true),
2252 obj->last_read_seqno))
2253 i915_gem_object_move_to_inactive(obj);
2254}
2255
Chris Wilson9d7730912012-11-27 16:22:52 +00002256static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002257i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002258{
Chris Wilson9d7730912012-11-27 16:22:52 +00002259 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002260 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002261 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002262
Chris Wilson107f27a52012-12-10 13:56:17 +02002263 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002264 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002265 ret = intel_ring_idle(ring);
2266 if (ret)
2267 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002268 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002269 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002270
2271 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002272 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002273 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002274
Ben Widawskyebc348b2014-04-29 14:52:28 -07002275 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2276 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002277 }
2278
2279 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002280}
2281
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002282int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2283{
2284 struct drm_i915_private *dev_priv = dev->dev_private;
2285 int ret;
2286
2287 if (seqno == 0)
2288 return -EINVAL;
2289
2290 /* HWS page needs to be set less than what we
2291 * will inject to ring
2292 */
2293 ret = i915_gem_init_seqno(dev, seqno - 1);
2294 if (ret)
2295 return ret;
2296
2297 /* Carefully set the last_seqno value so that wrap
2298 * detection still works
2299 */
2300 dev_priv->next_seqno = seqno;
2301 dev_priv->last_seqno = seqno - 1;
2302 if (dev_priv->last_seqno == 0)
2303 dev_priv->last_seqno--;
2304
2305 return 0;
2306}
2307
Chris Wilson9d7730912012-11-27 16:22:52 +00002308int
2309i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002310{
Chris Wilson9d7730912012-11-27 16:22:52 +00002311 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002312
Chris Wilson9d7730912012-11-27 16:22:52 +00002313 /* reserve 0 for non-seqno */
2314 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002315 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002316 if (ret)
2317 return ret;
2318
2319 dev_priv->next_seqno = 1;
2320 }
2321
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002322 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002323 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002324}
2325
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002326int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002327 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002328 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002329 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002330{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002331 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002332 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002333 struct intel_ringbuffer *ringbuf;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002334 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002335 int ret;
2336
Oscar Mateo48e29f52014-07-24 17:04:29 +01002337 request = ring->preallocated_lazy_request;
2338 if (WARN_ON(request == NULL))
2339 return -ENOMEM;
2340
2341 if (i915.enable_execlists) {
2342 struct intel_context *ctx = request->ctx;
2343 ringbuf = ctx->engine[ring->id].ringbuf;
2344 } else
2345 ringbuf = ring->buffer;
2346
2347 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002348 /*
2349 * Emit any outstanding flushes - execbuf can fail to emit the flush
2350 * after having emitted the batchbuffer command. Hence we need to fix
2351 * things up similar to emitting the lazy request. The difference here
2352 * is that the flush _must_ happen before the next request, no matter
2353 * what.
2354 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002355 if (i915.enable_execlists) {
2356 ret = logical_ring_flush_all_caches(ringbuf);
2357 if (ret)
2358 return ret;
2359 } else {
2360 ret = intel_ring_flush_all_caches(ring);
2361 if (ret)
2362 return ret;
2363 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002364
Chris Wilsona71d8d92012-02-15 11:25:36 +00002365 /* Record the position of the start of the request so that
2366 * should we detect the updated seqno part-way through the
2367 * GPU processing the request, we never over-estimate the
2368 * position of the head.
2369 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002370 request_ring_position = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002371
Oscar Mateo48e29f52014-07-24 17:04:29 +01002372 if (i915.enable_execlists) {
2373 ret = ring->emit_request(ringbuf);
2374 if (ret)
2375 return ret;
2376 } else {
2377 ret = ring->add_request(ring);
2378 if (ret)
2379 return ret;
2380 }
Eric Anholt673a3942008-07-30 12:06:12 -07002381
Chris Wilson9d7730912012-11-27 16:22:52 +00002382 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002383 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002384 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002385 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002386
2387 /* Whilst this request exists, batch_obj will be on the
2388 * active_list, and so will hold the active reference. Only when this
2389 * request is retired will the the batch_obj be moved onto the
2390 * inactive_list and lose its active reference. Hence we do not need
2391 * to explicitly hold another reference here.
2392 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002393 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002394
Oscar Mateo48e29f52014-07-24 17:04:29 +01002395 if (!i915.enable_execlists) {
2396 /* Hold a reference to the current context so that we can inspect
2397 * it later in case a hangcheck error event fires.
2398 */
2399 request->ctx = ring->last_context;
2400 if (request->ctx)
2401 i915_gem_context_reference(request->ctx);
2402 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002403
Eric Anholt673a3942008-07-30 12:06:12 -07002404 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002405 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002406 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002407
Chris Wilsondb53a302011-02-03 11:57:46 +00002408 if (file) {
2409 struct drm_i915_file_private *file_priv = file->driver_priv;
2410
Chris Wilson1c255952010-09-26 11:03:27 +01002411 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002412 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002413 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002414 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002415 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002416 }
Eric Anholt673a3942008-07-30 12:06:12 -07002417
Chris Wilson9d7730912012-11-27 16:22:52 +00002418 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002419 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002420 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002421
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002422 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002423 i915_queue_hangcheck(ring->dev);
2424
Chris Wilsonf62a0072014-02-21 17:55:39 +00002425 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2426 queue_delayed_work(dev_priv->wq,
2427 &dev_priv->mm.retire_work,
2428 round_jiffies_up_relative(HZ));
2429 intel_mark_busy(dev_priv->dev);
Ben Gamarif65d9422009-09-14 17:48:44 -04002430 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002431
Chris Wilsonacb868d2012-09-26 13:47:30 +01002432 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002433 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002434 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002435}
2436
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002437static inline void
2438i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002439{
Chris Wilson1c255952010-09-26 11:03:27 +01002440 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002441
Chris Wilson1c255952010-09-26 11:03:27 +01002442 if (!file_priv)
2443 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002444
Chris Wilson1c255952010-09-26 11:03:27 +01002445 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002446 list_del(&request->client_list);
2447 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002448 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002449}
2450
Mika Kuoppala939fd762014-01-30 19:04:44 +02002451static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002452 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002453{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002454 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002455
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002456 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2457
2458 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002459 return true;
2460
2461 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002462 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002463 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002464 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002465 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2466 if (i915_stop_ring_allow_warn(dev_priv))
2467 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002468 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002469 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002470 }
2471
2472 return false;
2473}
2474
Mika Kuoppala939fd762014-01-30 19:04:44 +02002475static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002476 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002477 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002478{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002479 struct i915_ctx_hang_stats *hs;
2480
2481 if (WARN_ON(!ctx))
2482 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002483
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002484 hs = &ctx->hang_stats;
2485
2486 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002487 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002488 hs->batch_active++;
2489 hs->guilty_ts = get_seconds();
2490 } else {
2491 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002492 }
2493}
2494
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002495static void i915_gem_free_request(struct drm_i915_gem_request *request)
2496{
2497 list_del(&request->list);
2498 i915_gem_request_remove_from_client(request);
2499
2500 if (request->ctx)
2501 i915_gem_context_unreference(request->ctx);
2502
2503 kfree(request);
2504}
2505
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002506struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002507i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002508{
Chris Wilson4db080f2013-12-04 11:37:09 +00002509 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002510 u32 completed_seqno;
2511
2512 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002513
Chris Wilson4db080f2013-12-04 11:37:09 +00002514 list_for_each_entry(request, &ring->request_list, list) {
2515 if (i915_seqno_passed(completed_seqno, request->seqno))
2516 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002517
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002518 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002519 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002520
2521 return NULL;
2522}
2523
2524static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002525 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002526{
2527 struct drm_i915_gem_request *request;
2528 bool ring_hung;
2529
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002530 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002531
2532 if (request == NULL)
2533 return;
2534
2535 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2536
Mika Kuoppala939fd762014-01-30 19:04:44 +02002537 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002538
2539 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002540 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002541}
2542
2543static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002544 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002545{
Chris Wilsondfaae392010-09-22 10:31:52 +01002546 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002547 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002548
Chris Wilson05394f32010-11-08 19:18:58 +00002549 obj = list_first_entry(&ring->active_list,
2550 struct drm_i915_gem_object,
2551 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002552
Chris Wilson05394f32010-11-08 19:18:58 +00002553 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002554 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002555
2556 /*
2557 * We must free the requests after all the corresponding objects have
2558 * been moved off active lists. Which is the same order as the normal
2559 * retire_requests function does. This is important if object hold
2560 * implicit references on things like e.g. ppgtt address spaces through
2561 * the request.
2562 */
2563 while (!list_empty(&ring->request_list)) {
2564 struct drm_i915_gem_request *request;
2565
2566 request = list_first_entry(&ring->request_list,
2567 struct drm_i915_gem_request,
2568 list);
2569
2570 i915_gem_free_request(request);
2571 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002572
Oscar Mateocc9130b2014-07-24 17:04:42 +01002573 while (!list_empty(&ring->execlist_queue)) {
2574 struct intel_ctx_submit_request *submit_req;
2575
2576 submit_req = list_first_entry(&ring->execlist_queue,
2577 struct intel_ctx_submit_request,
2578 execlist_link);
2579 list_del(&submit_req->execlist_link);
2580 intel_runtime_pm_put(dev_priv);
2581 i915_gem_context_unreference(submit_req->ctx);
2582 kfree(submit_req);
2583 }
2584
Chris Wilsone3efda42014-04-09 09:19:41 +01002585 /* These may not have been flush before the reset, do so now */
2586 kfree(ring->preallocated_lazy_request);
2587 ring->preallocated_lazy_request = NULL;
2588 ring->outstanding_lazy_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002589}
2590
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002591void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002592{
2593 struct drm_i915_private *dev_priv = dev->dev_private;
2594 int i;
2595
Daniel Vetter4b9de732011-10-09 21:52:02 +02002596 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002597 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002598
Daniel Vetter94a335d2013-07-17 14:51:28 +02002599 /*
2600 * Commit delayed tiling changes if we have an object still
2601 * attached to the fence, otherwise just clear the fence.
2602 */
2603 if (reg->obj) {
2604 i915_gem_object_update_fence(reg->obj, reg,
2605 reg->obj->tiling_mode);
2606 } else {
2607 i915_gem_write_fence(dev, i, NULL);
2608 }
Chris Wilson312817a2010-11-22 11:50:11 +00002609 }
2610}
2611
Chris Wilson069efc12010-09-30 16:53:18 +01002612void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002613{
Chris Wilsondfaae392010-09-22 10:31:52 +01002614 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002615 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002616 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002617
Chris Wilson4db080f2013-12-04 11:37:09 +00002618 /*
2619 * Before we free the objects from the requests, we need to inspect
2620 * them for finding the guilty party. As the requests only borrow
2621 * their reference to the objects, the inspection must be done first.
2622 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002623 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002624 i915_gem_reset_ring_status(dev_priv, ring);
2625
2626 for_each_ring(ring, dev_priv, i)
2627 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002628
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002629 i915_gem_context_reset(dev);
2630
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002631 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002632}
2633
2634/**
2635 * This function clears the request list as sequence numbers are passed.
2636 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002637void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002638i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002639{
Eric Anholt673a3942008-07-30 12:06:12 -07002640 uint32_t seqno;
2641
Chris Wilsondb53a302011-02-03 11:57:46 +00002642 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002643 return;
2644
Chris Wilsondb53a302011-02-03 11:57:46 +00002645 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002646
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002647 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002648
Chris Wilsone9103032014-01-07 11:45:14 +00002649 /* Move any buffers on the active list that are no longer referenced
2650 * by the ringbuffer to the flushing/inactive lists as appropriate,
2651 * before we free the context associated with the requests.
2652 */
2653 while (!list_empty(&ring->active_list)) {
2654 struct drm_i915_gem_object *obj;
2655
2656 obj = list_first_entry(&ring->active_list,
2657 struct drm_i915_gem_object,
2658 ring_list);
2659
2660 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2661 break;
2662
2663 i915_gem_object_move_to_inactive(obj);
2664 }
2665
2666
Zou Nan hai852835f2010-05-21 09:08:56 +08002667 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002668 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002669 struct intel_ringbuffer *ringbuf;
Eric Anholt673a3942008-07-30 12:06:12 -07002670
Zou Nan hai852835f2010-05-21 09:08:56 +08002671 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002672 struct drm_i915_gem_request,
2673 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002674
Chris Wilsondfaae392010-09-22 10:31:52 +01002675 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002676 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002677
Chris Wilsondb53a302011-02-03 11:57:46 +00002678 trace_i915_gem_request_retire(ring, request->seqno);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002679
2680 /* This is one of the few common intersection points
2681 * between legacy ringbuffer submission and execlists:
2682 * we need to tell them apart in order to find the correct
2683 * ringbuffer to which the request belongs to.
2684 */
2685 if (i915.enable_execlists) {
2686 struct intel_context *ctx = request->ctx;
2687 ringbuf = ctx->engine[ring->id].ringbuf;
2688 } else
2689 ringbuf = ring->buffer;
2690
Chris Wilsona71d8d92012-02-15 11:25:36 +00002691 /* We know the GPU must have read the request to have
2692 * sent us the seqno + interrupt, so use the position
2693 * of tail of the request to update the last known position
2694 * of the GPU head.
2695 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002696 ringbuf->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002697
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002698 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002699 }
2700
Chris Wilsondb53a302011-02-03 11:57:46 +00002701 if (unlikely(ring->trace_irq_seqno &&
2702 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002703 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002704 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002705 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002706
Chris Wilsondb53a302011-02-03 11:57:46 +00002707 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002708}
2709
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002710bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002711i915_gem_retire_requests(struct drm_device *dev)
2712{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002713 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002714 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002715 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002716 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002717
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002718 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002719 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002720 idle &= list_empty(&ring->request_list);
2721 }
2722
2723 if (idle)
2724 mod_delayed_work(dev_priv->wq,
2725 &dev_priv->mm.idle_work,
2726 msecs_to_jiffies(100));
2727
2728 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002729}
2730
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002731static void
Eric Anholt673a3942008-07-30 12:06:12 -07002732i915_gem_retire_work_handler(struct work_struct *work)
2733{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002734 struct drm_i915_private *dev_priv =
2735 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2736 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002737 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002738
Chris Wilson891b48c2010-09-29 12:26:37 +01002739 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002740 idle = false;
2741 if (mutex_trylock(&dev->struct_mutex)) {
2742 idle = i915_gem_retire_requests(dev);
2743 mutex_unlock(&dev->struct_mutex);
2744 }
2745 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002746 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2747 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002748}
Chris Wilson891b48c2010-09-29 12:26:37 +01002749
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002750static void
2751i915_gem_idle_work_handler(struct work_struct *work)
2752{
2753 struct drm_i915_private *dev_priv =
2754 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002755
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002756 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002757}
2758
Ben Widawsky5816d642012-04-11 11:18:19 -07002759/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002760 * Ensures that an object will eventually get non-busy by flushing any required
2761 * write domains, emitting any outstanding lazy request and retiring and
2762 * completed requests.
2763 */
2764static int
2765i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2766{
2767 int ret;
2768
2769 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002770 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002771 if (ret)
2772 return ret;
2773
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002774 i915_gem_retire_requests_ring(obj->ring);
2775 }
2776
2777 return 0;
2778}
2779
2780/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002781 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2782 * @DRM_IOCTL_ARGS: standard ioctl arguments
2783 *
2784 * Returns 0 if successful, else an error is returned with the remaining time in
2785 * the timeout parameter.
2786 * -ETIME: object is still busy after timeout
2787 * -ERESTARTSYS: signal interrupted the wait
2788 * -ENONENT: object doesn't exist
2789 * Also possible, but rare:
2790 * -EAGAIN: GPU wedged
2791 * -ENOMEM: damn
2792 * -ENODEV: Internal IRQ fail
2793 * -E?: The add request failed
2794 *
2795 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2796 * non-zero timeout parameter the wait ioctl will wait for the given number of
2797 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2798 * without holding struct_mutex the object may become re-busied before this
2799 * function completes. A similar but shorter * race condition exists in the busy
2800 * ioctl
2801 */
2802int
2803i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2804{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002805 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002806 struct drm_i915_gem_wait *args = data;
2807 struct drm_i915_gem_object *obj;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002808 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002809 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002810 u32 seqno = 0;
2811 int ret = 0;
2812
Daniel Vetter11b5d512014-09-29 15:31:26 +02002813 if (args->flags != 0)
2814 return -EINVAL;
2815
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002816 ret = i915_mutex_lock_interruptible(dev);
2817 if (ret)
2818 return ret;
2819
2820 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2821 if (&obj->base == NULL) {
2822 mutex_unlock(&dev->struct_mutex);
2823 return -ENOENT;
2824 }
2825
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002826 /* Need to make sure the object gets inactive eventually. */
2827 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002828 if (ret)
2829 goto out;
2830
2831 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002832 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002833 ring = obj->ring;
2834 }
2835
2836 if (seqno == 0)
2837 goto out;
2838
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002839 /* Do this after OLR check to make sure we make forward progress polling
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002840 * on this IOCTL with a timeout <=0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002841 */
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002842 if (args->timeout_ns <= 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002843 ret = -ETIME;
2844 goto out;
2845 }
2846
2847 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002848 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002849 mutex_unlock(&dev->struct_mutex);
2850
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002851 return __wait_seqno(ring, seqno, reset_counter, true, &args->timeout_ns,
2852 file->driver_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002853
2854out:
2855 drm_gem_object_unreference(&obj->base);
2856 mutex_unlock(&dev->struct_mutex);
2857 return ret;
2858}
2859
2860/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002861 * i915_gem_object_sync - sync an object to a ring.
2862 *
2863 * @obj: object which may be in use on another ring.
2864 * @to: ring we wish to use the object on. May be NULL.
2865 *
2866 * This code is meant to abstract object synchronization with the GPU.
2867 * Calling with NULL implies synchronizing the object with the CPU
2868 * rather than a particular GPU ring.
2869 *
2870 * Returns 0 if successful, else propagates up the lower layer error.
2871 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002872int
2873i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002874 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002875{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002876 struct intel_engine_cs *from = obj->ring;
Ben Widawsky2911a352012-04-05 14:47:36 -07002877 u32 seqno;
2878 int ret, idx;
2879
2880 if (from == NULL || to == from)
2881 return 0;
2882
Ben Widawsky5816d642012-04-11 11:18:19 -07002883 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002884 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002885
2886 idx = intel_ring_sync_index(from, to);
2887
Chris Wilson0201f1e2012-07-20 12:41:01 +01002888 seqno = obj->last_read_seqno;
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -07002889 /* Optimization: Avoid semaphore sync when we are sure we already
2890 * waited for an object with higher seqno */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002891 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07002892 return 0;
2893
Ben Widawskyb4aca012012-04-25 20:50:12 -07002894 ret = i915_gem_check_olr(obj->ring, seqno);
2895 if (ret)
2896 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002897
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002898 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002899 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002900 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002901 /* We use last_read_seqno because sync_to()
2902 * might have just caused seqno wrap under
2903 * the radar.
2904 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002905 from->semaphore.sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002906
Ben Widawskye3a5a222012-04-11 11:18:20 -07002907 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002908}
2909
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002910static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2911{
2912 u32 old_write_domain, old_read_domains;
2913
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002914 /* Force a pagefault for domain tracking on next user access */
2915 i915_gem_release_mmap(obj);
2916
Keith Packardb97c3d92011-06-24 21:02:59 -07002917 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2918 return;
2919
Chris Wilson97c809fd2012-10-09 19:24:38 +01002920 /* Wait for any direct GTT access to complete */
2921 mb();
2922
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002923 old_read_domains = obj->base.read_domains;
2924 old_write_domain = obj->base.write_domain;
2925
2926 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2927 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2928
2929 trace_i915_gem_object_change_domain(obj,
2930 old_read_domains,
2931 old_write_domain);
2932}
2933
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002934int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002935{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002936 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002937 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002938 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002939
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002940 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002941 return 0;
2942
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002943 if (!drm_mm_node_allocated(&vma->node)) {
2944 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002945 return 0;
2946 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002947
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002948 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002949 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002950
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002951 BUG_ON(obj->pages == NULL);
2952
Chris Wilsona8198ee2011-04-13 22:04:09 +01002953 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002954 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002955 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002956 /* Continue on if we fail due to EIO, the GPU is hung so we
2957 * should be safe and we need to cleanup or else we might
2958 * cause memory corruption through use-after-free.
2959 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002960
Chris Wilson1d1ef21d2014-09-09 07:02:43 +01002961 /* Throw away the active reference before moving to the unbound list */
2962 i915_gem_object_retire(obj);
2963
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002964 if (i915_is_ggtt(vma->vm)) {
2965 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002966
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002967 /* release the fence reg _after_ flushing */
2968 ret = i915_gem_object_put_fence(obj);
2969 if (ret)
2970 return ret;
2971 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002972
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002973 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002974
Ben Widawsky6f65e292013-12-06 14:10:56 -08002975 vma->unbind_vma(vma);
2976
Chris Wilson64bf9302014-02-25 14:23:28 +00002977 list_del_init(&vma->mm_list);
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002978 if (i915_is_ggtt(vma->vm))
Chris Wilsone6a84462014-08-11 12:00:12 +02002979 obj->map_and_fenceable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002980
Ben Widawsky2f633152013-07-17 12:19:03 -07002981 drm_mm_remove_node(&vma->node);
2982 i915_gem_vma_destroy(vma);
2983
2984 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002985 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07002986 if (list_empty(&obj->vma_list)) {
2987 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002988 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07002989 }
Eric Anholt673a3942008-07-30 12:06:12 -07002990
Chris Wilson70903c32013-12-04 09:59:09 +00002991 /* And finally now the object is completely decoupled from this vma,
2992 * we can drop its hold on the backing storage and allow it to be
2993 * reaped by the shrinker.
2994 */
2995 i915_gem_object_unpin_pages(obj);
2996
Chris Wilson88241782011-01-07 17:09:48 +00002997 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002998}
2999
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003000int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003001{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003002 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003003 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003004 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003005
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003006 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003007 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003008 if (!i915.enable_execlists) {
3009 ret = i915_switch_context(ring, ring->default_context);
3010 if (ret)
3011 return ret;
3012 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003013
Chris Wilson3e960502012-11-27 16:22:54 +00003014 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003015 if (ret)
3016 return ret;
3017 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003018
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003019 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003020}
3021
Chris Wilson9ce079e2012-04-17 15:31:30 +01003022static void i965_write_fence_reg(struct drm_device *dev, int reg,
3023 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003024{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003025 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003026 int fence_reg;
3027 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003028
Imre Deak56c844e2013-01-07 21:47:34 +02003029 if (INTEL_INFO(dev)->gen >= 6) {
3030 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3031 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3032 } else {
3033 fence_reg = FENCE_REG_965_0;
3034 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3035 }
3036
Chris Wilsond18b9612013-07-10 13:36:23 +01003037 fence_reg += reg * 8;
3038
3039 /* To w/a incoherency with non-atomic 64-bit register updates,
3040 * we split the 64-bit update into two 32-bit writes. In order
3041 * for a partial fence not to be evaluated between writes, we
3042 * precede the update with write to turn off the fence register,
3043 * and only enable the fence as the last step.
3044 *
3045 * For extra levels of paranoia, we make sure each step lands
3046 * before applying the next step.
3047 */
3048 I915_WRITE(fence_reg, 0);
3049 POSTING_READ(fence_reg);
3050
Chris Wilson9ce079e2012-04-17 15:31:30 +01003051 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003052 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003053 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003054
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003055 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003056 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003057 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003058 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003059 if (obj->tiling_mode == I915_TILING_Y)
3060 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3061 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003062
Chris Wilsond18b9612013-07-10 13:36:23 +01003063 I915_WRITE(fence_reg + 4, val >> 32);
3064 POSTING_READ(fence_reg + 4);
3065
3066 I915_WRITE(fence_reg + 0, val);
3067 POSTING_READ(fence_reg);
3068 } else {
3069 I915_WRITE(fence_reg + 4, 0);
3070 POSTING_READ(fence_reg + 4);
3071 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003072}
3073
Chris Wilson9ce079e2012-04-17 15:31:30 +01003074static void i915_write_fence_reg(struct drm_device *dev, int reg,
3075 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003076{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003077 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003078 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003079
Chris Wilson9ce079e2012-04-17 15:31:30 +01003080 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003081 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003082 int pitch_val;
3083 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003084
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003085 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003086 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003087 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3088 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3089 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003090
3091 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3092 tile_width = 128;
3093 else
3094 tile_width = 512;
3095
3096 /* Note: pitch better be a power of two tile widths */
3097 pitch_val = obj->stride / tile_width;
3098 pitch_val = ffs(pitch_val) - 1;
3099
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003100 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003101 if (obj->tiling_mode == I915_TILING_Y)
3102 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3103 val |= I915_FENCE_SIZE_BITS(size);
3104 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3105 val |= I830_FENCE_REG_VALID;
3106 } else
3107 val = 0;
3108
3109 if (reg < 8)
3110 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003111 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003112 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003113
Chris Wilson9ce079e2012-04-17 15:31:30 +01003114 I915_WRITE(reg, val);
3115 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003116}
3117
Chris Wilson9ce079e2012-04-17 15:31:30 +01003118static void i830_write_fence_reg(struct drm_device *dev, int reg,
3119 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003120{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003121 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003122 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003123
Chris Wilson9ce079e2012-04-17 15:31:30 +01003124 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003125 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003126 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003127
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003128 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003129 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003130 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3131 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3132 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003133
Chris Wilson9ce079e2012-04-17 15:31:30 +01003134 pitch_val = obj->stride / 128;
3135 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003136
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003137 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003138 if (obj->tiling_mode == I915_TILING_Y)
3139 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3140 val |= I830_FENCE_SIZE_BITS(size);
3141 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3142 val |= I830_FENCE_REG_VALID;
3143 } else
3144 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003145
Chris Wilson9ce079e2012-04-17 15:31:30 +01003146 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3147 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3148}
3149
Chris Wilsond0a57782012-10-09 19:24:37 +01003150inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3151{
3152 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3153}
3154
Chris Wilson9ce079e2012-04-17 15:31:30 +01003155static void i915_gem_write_fence(struct drm_device *dev, int reg,
3156 struct drm_i915_gem_object *obj)
3157{
Chris Wilsond0a57782012-10-09 19:24:37 +01003158 struct drm_i915_private *dev_priv = dev->dev_private;
3159
3160 /* Ensure that all CPU reads are completed before installing a fence
3161 * and all writes before removing the fence.
3162 */
3163 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3164 mb();
3165
Daniel Vetter94a335d2013-07-17 14:51:28 +02003166 WARN(obj && (!obj->stride || !obj->tiling_mode),
3167 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3168 obj->stride, obj->tiling_mode);
3169
Chris Wilson9ce079e2012-04-17 15:31:30 +01003170 switch (INTEL_INFO(dev)->gen) {
Damien Lespiau01209dd2013-02-13 15:27:25 +00003171 case 9:
Ben Widawsky5ab31332013-11-02 21:07:03 -07003172 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003173 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02003174 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003175 case 5:
3176 case 4: i965_write_fence_reg(dev, reg, obj); break;
3177 case 3: i915_write_fence_reg(dev, reg, obj); break;
3178 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08003179 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01003180 }
Chris Wilsond0a57782012-10-09 19:24:37 +01003181
3182 /* And similarly be paranoid that no direct access to this region
3183 * is reordered to before the fence is installed.
3184 */
3185 if (i915_gem_object_needs_mb(obj))
3186 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003187}
3188
Chris Wilson61050802012-04-17 15:31:31 +01003189static inline int fence_number(struct drm_i915_private *dev_priv,
3190 struct drm_i915_fence_reg *fence)
3191{
3192 return fence - dev_priv->fence_regs;
3193}
3194
3195static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3196 struct drm_i915_fence_reg *fence,
3197 bool enable)
3198{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003199 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003200 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003201
Chris Wilson46a0b632013-07-10 13:36:24 +01003202 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003203
3204 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003205 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003206 fence->obj = obj;
3207 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3208 } else {
3209 obj->fence_reg = I915_FENCE_REG_NONE;
3210 fence->obj = NULL;
3211 list_del_init(&fence->lru_list);
3212 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003213 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003214}
3215
Chris Wilsond9e86c02010-11-10 16:40:20 +00003216static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003217i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003218{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003219 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003220 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003221 if (ret)
3222 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003223
3224 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003225 }
3226
3227 return 0;
3228}
3229
3230int
3231i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3232{
Chris Wilson61050802012-04-17 15:31:31 +01003233 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003234 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003235 int ret;
3236
Chris Wilsond0a57782012-10-09 19:24:37 +01003237 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003238 if (ret)
3239 return ret;
3240
Chris Wilson61050802012-04-17 15:31:31 +01003241 if (obj->fence_reg == I915_FENCE_REG_NONE)
3242 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003243
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003244 fence = &dev_priv->fence_regs[obj->fence_reg];
3245
Daniel Vetteraff10b302014-02-14 14:06:05 +01003246 if (WARN_ON(fence->pin_count))
3247 return -EBUSY;
3248
Chris Wilson61050802012-04-17 15:31:31 +01003249 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003250 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003251
3252 return 0;
3253}
3254
3255static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003256i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003257{
Daniel Vetterae3db242010-02-19 11:51:58 +01003258 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003259 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003260 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003261
3262 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003263 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003264 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3265 reg = &dev_priv->fence_regs[i];
3266 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003267 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003268
Chris Wilson1690e1e2011-12-14 13:57:08 +01003269 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003270 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003271 }
3272
Chris Wilsond9e86c02010-11-10 16:40:20 +00003273 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003274 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003275
3276 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003277 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003278 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003279 continue;
3280
Chris Wilson8fe301a2012-04-17 15:31:28 +01003281 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003282 }
3283
Chris Wilson5dce5b932014-01-20 10:17:36 +00003284deadlock:
3285 /* Wait for completion of pending flips which consume fences */
3286 if (intel_has_pending_fb_unpin(dev))
3287 return ERR_PTR(-EAGAIN);
3288
3289 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003290}
3291
Jesse Barnesde151cf2008-11-12 10:03:55 -08003292/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003293 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003294 * @obj: object to map through a fence reg
3295 *
3296 * When mapping objects through the GTT, userspace wants to be able to write
3297 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003298 * This function walks the fence regs looking for a free one for @obj,
3299 * stealing one if it can't find any.
3300 *
3301 * It then sets up the reg based on the object's properties: address, pitch
3302 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003303 *
3304 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003305 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003306int
Chris Wilson06d98132012-04-17 15:31:24 +01003307i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003308{
Chris Wilson05394f32010-11-08 19:18:58 +00003309 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003310 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003311 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003312 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003313 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003314
Chris Wilson14415742012-04-17 15:31:33 +01003315 /* Have we updated the tiling parameters upon the object and so
3316 * will need to serialise the write to the associated fence register?
3317 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003318 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003319 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003320 if (ret)
3321 return ret;
3322 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003323
Chris Wilsond9e86c02010-11-10 16:40:20 +00003324 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003325 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3326 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003327 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003328 list_move_tail(&reg->lru_list,
3329 &dev_priv->mm.fence_list);
3330 return 0;
3331 }
3332 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003333 if (WARN_ON(!obj->map_and_fenceable))
3334 return -EINVAL;
3335
Chris Wilson14415742012-04-17 15:31:33 +01003336 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003337 if (IS_ERR(reg))
3338 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003339
Chris Wilson14415742012-04-17 15:31:33 +01003340 if (reg->obj) {
3341 struct drm_i915_gem_object *old = reg->obj;
3342
Chris Wilsond0a57782012-10-09 19:24:37 +01003343 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003344 if (ret)
3345 return ret;
3346
Chris Wilson14415742012-04-17 15:31:33 +01003347 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003348 }
Chris Wilson14415742012-04-17 15:31:33 +01003349 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003350 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003351
Chris Wilson14415742012-04-17 15:31:33 +01003352 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003353
Chris Wilson9ce079e2012-04-17 15:31:30 +01003354 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003355}
3356
Chris Wilson4144f9b2014-09-11 08:43:48 +01003357static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003358 unsigned long cache_level)
3359{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003360 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003361 struct drm_mm_node *other;
3362
Chris Wilson4144f9b2014-09-11 08:43:48 +01003363 /*
3364 * On some machines we have to be careful when putting differing types
3365 * of snoopable memory together to avoid the prefetcher crossing memory
3366 * domains and dying. During vm initialisation, we decide whether or not
3367 * these constraints apply and set the drm_mm.color_adjust
3368 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003369 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003370 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003371 return true;
3372
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003373 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003374 return true;
3375
3376 if (list_empty(&gtt_space->node_list))
3377 return true;
3378
3379 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3380 if (other->allocated && !other->hole_follows && other->color != cache_level)
3381 return false;
3382
3383 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3384 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3385 return false;
3386
3387 return true;
3388}
3389
Jesse Barnesde151cf2008-11-12 10:03:55 -08003390/**
Eric Anholt673a3942008-07-30 12:06:12 -07003391 * Finds free space in the GTT aperture and binds the object there.
3392 */
Daniel Vetter262de142014-02-14 14:01:20 +01003393static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003394i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3395 struct i915_address_space *vm,
3396 unsigned alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003397 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003398{
Chris Wilson05394f32010-11-08 19:18:58 +00003399 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003400 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003401 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003402 unsigned long start =
3403 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3404 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003405 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003406 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003407 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003408
Chris Wilsone28f8712011-07-18 13:11:49 -07003409 fence_size = i915_gem_get_gtt_size(dev,
3410 obj->base.size,
3411 obj->tiling_mode);
3412 fence_alignment = i915_gem_get_gtt_alignment(dev,
3413 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003414 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003415 unfenced_alignment =
Imre Deakd865110c2013-01-07 21:47:33 +02003416 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003417 obj->base.size,
3418 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003419
Eric Anholt673a3942008-07-30 12:06:12 -07003420 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003421 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003422 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003423 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003424 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003425 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003426 }
3427
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003428 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003429
Chris Wilson654fc602010-05-27 13:18:21 +01003430 /* If the object is bigger than the entire aperture, reject it early
3431 * before evicting everything in a vain attempt to find space.
3432 */
Chris Wilsond23db882014-05-23 08:48:08 +02003433 if (obj->base.size > end) {
3434 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003435 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003436 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003437 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003438 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003439 }
3440
Chris Wilson37e680a2012-06-07 15:38:42 +01003441 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003442 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003443 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003444
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003445 i915_gem_object_pin_pages(obj);
3446
Ben Widawskyaccfef22013-08-14 11:38:35 +02003447 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003448 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003449 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003450
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003451search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003452 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003453 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003454 obj->cache_level,
3455 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003456 DRM_MM_SEARCH_DEFAULT,
3457 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003458 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003459 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003460 obj->cache_level,
3461 start, end,
3462 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003463 if (ret == 0)
3464 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003465
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003466 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003467 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003468 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003469 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003470 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003471 }
3472
Daniel Vetter74163902012-02-15 23:50:21 +01003473 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003474 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003475 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003476
Ben Widawsky35c20a62013-05-31 11:28:48 -07003477 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003478 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003479
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003480 if (i915_is_ggtt(vm)) {
3481 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003482
Daniel Vetter49987092013-08-14 10:21:23 +02003483 fenceable = (vma->node.size == fence_size &&
3484 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003485
Daniel Vetter49987092013-08-14 10:21:23 +02003486 mappable = (vma->node.start + obj->base.size <=
3487 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003488
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003489 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003490 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003491
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003492 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003493
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003494 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003495 vma->bind_vma(vma, obj->cache_level,
3496 flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);
3497
Daniel Vetter262de142014-02-14 14:01:20 +01003498 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003499
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003500err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003501 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003502err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003503 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003504 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003505err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003506 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003507 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003508}
3509
Chris Wilson000433b2013-08-08 14:41:09 +01003510bool
Chris Wilson2c225692013-08-09 12:26:45 +01003511i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3512 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003513{
Eric Anholt673a3942008-07-30 12:06:12 -07003514 /* If we don't have a page list set up, then we're not pinned
3515 * to GPU, and we can ignore the cache flush because it'll happen
3516 * again at bind time.
3517 */
Chris Wilson05394f32010-11-08 19:18:58 +00003518 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003519 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003520
Imre Deak769ce462013-02-13 21:56:05 +02003521 /*
3522 * Stolen memory is always coherent with the GPU as it is explicitly
3523 * marked as wc by the system, or the system is cache-coherent.
3524 */
3525 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003526 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003527
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003528 /* If the GPU is snooping the contents of the CPU cache,
3529 * we do not need to manually clear the CPU cache lines. However,
3530 * the caches are only snooped when the render cache is
3531 * flushed/invalidated. As we always have to emit invalidations
3532 * and flushes when moving into and out of the RENDER domain, correct
3533 * snooping behaviour occurs naturally as the result of our domain
3534 * tracking.
3535 */
Chris Wilson2c225692013-08-09 12:26:45 +01003536 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003537 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003538
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003539 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003540 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003541
3542 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003543}
3544
3545/** Flushes the GTT write domain for the object if it's dirty. */
3546static void
Chris Wilson05394f32010-11-08 19:18:58 +00003547i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003548{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003549 uint32_t old_write_domain;
3550
Chris Wilson05394f32010-11-08 19:18:58 +00003551 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003552 return;
3553
Chris Wilson63256ec2011-01-04 18:42:07 +00003554 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003555 * to it immediately go to main memory as far as we know, so there's
3556 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003557 *
3558 * However, we do have to enforce the order so that all writes through
3559 * the GTT land before any writes to the device, such as updates to
3560 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003561 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003562 wmb();
3563
Chris Wilson05394f32010-11-08 19:18:58 +00003564 old_write_domain = obj->base.write_domain;
3565 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003566
Daniel Vetterf99d7062014-06-19 16:01:59 +02003567 intel_fb_obj_flush(obj, false);
3568
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003569 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003570 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003571 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003572}
3573
3574/** Flushes the CPU write domain for the object if it's dirty. */
3575static void
Chris Wilson2c225692013-08-09 12:26:45 +01003576i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3577 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003578{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003579 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003580
Chris Wilson05394f32010-11-08 19:18:58 +00003581 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003582 return;
3583
Chris Wilson000433b2013-08-08 14:41:09 +01003584 if (i915_gem_clflush_object(obj, force))
3585 i915_gem_chipset_flush(obj->base.dev);
3586
Chris Wilson05394f32010-11-08 19:18:58 +00003587 old_write_domain = obj->base.write_domain;
3588 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003589
Daniel Vetterf99d7062014-06-19 16:01:59 +02003590 intel_fb_obj_flush(obj, false);
3591
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003592 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003593 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003594 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003595}
3596
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003597/**
3598 * Moves a single object to the GTT read, and possibly write domain.
3599 *
3600 * This function returns when the move is complete, including waiting on
3601 * flushes to occur.
3602 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003603int
Chris Wilson20217462010-11-23 15:26:33 +00003604i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003605{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003606 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003607 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003608 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003609 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003610
Eric Anholt02354392008-11-26 13:58:13 -08003611 /* Not valid to be called on unbound objects. */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003612 if (vma == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003613 return -EINVAL;
3614
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003615 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3616 return 0;
3617
Chris Wilson0201f1e2012-07-20 12:41:01 +01003618 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003619 if (ret)
3620 return ret;
3621
Chris Wilsonc8725f32014-03-17 12:21:55 +00003622 i915_gem_object_retire(obj);
Chris Wilson2c225692013-08-09 12:26:45 +01003623 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003624
Chris Wilsond0a57782012-10-09 19:24:37 +01003625 /* Serialise direct access to this object with the barriers for
3626 * coherent writes from the GPU, by effectively invalidating the
3627 * GTT domain upon first access.
3628 */
3629 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3630 mb();
3631
Chris Wilson05394f32010-11-08 19:18:58 +00003632 old_write_domain = obj->base.write_domain;
3633 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003634
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003635 /* It should now be out of any other write domains, and we can update
3636 * the domain values for our changes.
3637 */
Chris Wilson05394f32010-11-08 19:18:58 +00003638 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3639 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003640 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003641 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3642 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3643 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003644 }
3645
Daniel Vetterf99d7062014-06-19 16:01:59 +02003646 if (write)
3647 intel_fb_obj_invalidate(obj, NULL);
3648
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003649 trace_i915_gem_object_change_domain(obj,
3650 old_read_domains,
3651 old_write_domain);
3652
Chris Wilson8325a092012-04-24 15:52:35 +01003653 /* And bump the LRU for this access */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003654 if (i915_gem_object_is_inactive(obj))
3655 list_move_tail(&vma->mm_list,
3656 &dev_priv->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003657
Eric Anholte47c68e2008-11-14 13:35:19 -08003658 return 0;
3659}
3660
Chris Wilsone4ffd172011-04-04 09:44:39 +01003661int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3662 enum i915_cache_level cache_level)
3663{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003664 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003665 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003666 int ret;
3667
3668 if (obj->cache_level == cache_level)
3669 return 0;
3670
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003671 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003672 DRM_DEBUG("can not change the cache level of pinned objects\n");
3673 return -EBUSY;
3674 }
3675
Chris Wilsondf6f7832014-03-21 07:40:56 +00003676 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilson4144f9b2014-09-11 08:43:48 +01003677 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003678 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003679 if (ret)
3680 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003681 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003682 }
3683
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003684 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003685 ret = i915_gem_object_finish_gpu(obj);
3686 if (ret)
3687 return ret;
3688
3689 i915_gem_object_finish_gtt(obj);
3690
3691 /* Before SandyBridge, you could not use tiling or fence
3692 * registers with snooped memory, so relinquish any fences
3693 * currently pointing to our region in the aperture.
3694 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003695 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003696 ret = i915_gem_object_put_fence(obj);
3697 if (ret)
3698 return ret;
3699 }
3700
Ben Widawsky6f65e292013-12-06 14:10:56 -08003701 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003702 if (drm_mm_node_allocated(&vma->node))
3703 vma->bind_vma(vma, cache_level,
3704 obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003705 }
3706
Chris Wilson2c225692013-08-09 12:26:45 +01003707 list_for_each_entry(vma, &obj->vma_list, vma_link)
3708 vma->node.color = cache_level;
3709 obj->cache_level = cache_level;
3710
3711 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003712 u32 old_read_domains, old_write_domain;
3713
3714 /* If we're coming from LLC cached, then we haven't
3715 * actually been tracking whether the data is in the
3716 * CPU cache or not, since we only allow one bit set
3717 * in obj->write_domain and have been skipping the clflushes.
3718 * Just set it to the CPU cache for now.
3719 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00003720 i915_gem_object_retire(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003721 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003722
3723 old_read_domains = obj->base.read_domains;
3724 old_write_domain = obj->base.write_domain;
3725
3726 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3727 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3728
3729 trace_i915_gem_object_change_domain(obj,
3730 old_read_domains,
3731 old_write_domain);
3732 }
3733
Chris Wilsone4ffd172011-04-04 09:44:39 +01003734 return 0;
3735}
3736
Ben Widawsky199adf42012-09-21 17:01:20 -07003737int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3738 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003739{
Ben Widawsky199adf42012-09-21 17:01:20 -07003740 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003741 struct drm_i915_gem_object *obj;
3742 int ret;
3743
3744 ret = i915_mutex_lock_interruptible(dev);
3745 if (ret)
3746 return ret;
3747
3748 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3749 if (&obj->base == NULL) {
3750 ret = -ENOENT;
3751 goto unlock;
3752 }
3753
Chris Wilson651d7942013-08-08 14:41:10 +01003754 switch (obj->cache_level) {
3755 case I915_CACHE_LLC:
3756 case I915_CACHE_L3_LLC:
3757 args->caching = I915_CACHING_CACHED;
3758 break;
3759
Chris Wilson4257d3b2013-08-08 14:41:11 +01003760 case I915_CACHE_WT:
3761 args->caching = I915_CACHING_DISPLAY;
3762 break;
3763
Chris Wilson651d7942013-08-08 14:41:10 +01003764 default:
3765 args->caching = I915_CACHING_NONE;
3766 break;
3767 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003768
3769 drm_gem_object_unreference(&obj->base);
3770unlock:
3771 mutex_unlock(&dev->struct_mutex);
3772 return ret;
3773}
3774
Ben Widawsky199adf42012-09-21 17:01:20 -07003775int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3776 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003777{
Ben Widawsky199adf42012-09-21 17:01:20 -07003778 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003779 struct drm_i915_gem_object *obj;
3780 enum i915_cache_level level;
3781 int ret;
3782
Ben Widawsky199adf42012-09-21 17:01:20 -07003783 switch (args->caching) {
3784 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003785 level = I915_CACHE_NONE;
3786 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003787 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003788 level = I915_CACHE_LLC;
3789 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003790 case I915_CACHING_DISPLAY:
3791 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3792 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003793 default:
3794 return -EINVAL;
3795 }
3796
Ben Widawsky3bc29132012-09-26 16:15:20 -07003797 ret = i915_mutex_lock_interruptible(dev);
3798 if (ret)
3799 return ret;
3800
Chris Wilsone6994ae2012-07-10 10:27:08 +01003801 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3802 if (&obj->base == NULL) {
3803 ret = -ENOENT;
3804 goto unlock;
3805 }
3806
3807 ret = i915_gem_object_set_cache_level(obj, level);
3808
3809 drm_gem_object_unreference(&obj->base);
3810unlock:
3811 mutex_unlock(&dev->struct_mutex);
3812 return ret;
3813}
3814
Chris Wilsoncc98b412013-08-09 12:25:09 +01003815static bool is_pin_display(struct drm_i915_gem_object *obj)
3816{
Oscar Mateo19656432014-05-16 14:20:43 +01003817 struct i915_vma *vma;
3818
Oscar Mateo19656432014-05-16 14:20:43 +01003819 vma = i915_gem_obj_to_ggtt(obj);
3820 if (!vma)
3821 return false;
3822
Chris Wilsoncc98b412013-08-09 12:25:09 +01003823 /* There are 3 sources that pin objects:
3824 * 1. The display engine (scanouts, sprites, cursors);
3825 * 2. Reservations for execbuffer;
3826 * 3. The user.
3827 *
3828 * We can ignore reservations as we hold the struct_mutex and
3829 * are only called outside of the reservation path. The user
3830 * can only increment pin_count once, and so if after
3831 * subtracting the potential reference by the user, any pin_count
3832 * remains, it must be due to another use by the display engine.
3833 */
Oscar Mateo19656432014-05-16 14:20:43 +01003834 return vma->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003835}
3836
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003837/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003838 * Prepare buffer for display plane (scanout, cursors, etc).
3839 * Can be called from an uninterruptible phase (modesetting) and allows
3840 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003841 */
3842int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003843i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3844 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003845 struct intel_engine_cs *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003846{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003847 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003848 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003849 int ret;
3850
Chris Wilson0be73282010-12-06 14:36:27 +00003851 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003852 ret = i915_gem_object_sync(obj, pipelined);
3853 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003854 return ret;
3855 }
3856
Chris Wilsoncc98b412013-08-09 12:25:09 +01003857 /* Mark the pin_display early so that we account for the
3858 * display coherency whilst setting up the cache domains.
3859 */
Oscar Mateo19656432014-05-16 14:20:43 +01003860 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003861 obj->pin_display = true;
3862
Eric Anholta7ef0642011-03-29 16:59:54 -07003863 /* The display engine is not coherent with the LLC cache on gen6. As
3864 * a result, we make sure that the pinning that is about to occur is
3865 * done with uncached PTEs. This is lowest common denominator for all
3866 * chipsets.
3867 *
3868 * However for gen6+, we could do better by using the GFDT bit instead
3869 * of uncaching, which would allow us to flush all the LLC-cached data
3870 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3871 */
Chris Wilson651d7942013-08-08 14:41:10 +01003872 ret = i915_gem_object_set_cache_level(obj,
3873 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003874 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003875 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003876
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003877 /* As the user may map the buffer once pinned in the display plane
3878 * (e.g. libkms for the bootup splash), we have to ensure that we
3879 * always use map_and_fenceable for all scanout buffers.
3880 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003881 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003882 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003883 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003884
Chris Wilson2c225692013-08-09 12:26:45 +01003885 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003886
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003887 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003888 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003889
3890 /* It should now be out of any other write domains, and we can update
3891 * the domain values for our changes.
3892 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003893 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003894 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003895
3896 trace_i915_gem_object_change_domain(obj,
3897 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003898 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003899
3900 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003901
3902err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01003903 WARN_ON(was_pin_display != is_pin_display(obj));
3904 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003905 return ret;
3906}
3907
3908void
3909i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3910{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003911 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003912 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003913}
3914
Chris Wilson85345512010-11-13 09:49:11 +00003915int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003916i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003917{
Chris Wilson88241782011-01-07 17:09:48 +00003918 int ret;
3919
Chris Wilsona8198ee2011-04-13 22:04:09 +01003920 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003921 return 0;
3922
Chris Wilson0201f1e2012-07-20 12:41:01 +01003923 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003924 if (ret)
3925 return ret;
3926
Chris Wilsona8198ee2011-04-13 22:04:09 +01003927 /* Ensure that we invalidate the GPU's caches and TLBs. */
3928 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003929 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003930}
3931
Eric Anholte47c68e2008-11-14 13:35:19 -08003932/**
3933 * Moves a single object to the CPU read, and possibly write domain.
3934 *
3935 * This function returns when the move is complete, including waiting on
3936 * flushes to occur.
3937 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003938int
Chris Wilson919926a2010-11-12 13:42:53 +00003939i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003940{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003941 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003942 int ret;
3943
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003944 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3945 return 0;
3946
Chris Wilson0201f1e2012-07-20 12:41:01 +01003947 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003948 if (ret)
3949 return ret;
3950
Chris Wilsonc8725f32014-03-17 12:21:55 +00003951 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003952 i915_gem_object_flush_gtt_write_domain(obj);
3953
Chris Wilson05394f32010-11-08 19:18:58 +00003954 old_write_domain = obj->base.write_domain;
3955 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003956
Eric Anholte47c68e2008-11-14 13:35:19 -08003957 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003958 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003959 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003960
Chris Wilson05394f32010-11-08 19:18:58 +00003961 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003962 }
3963
3964 /* It should now be out of any other write domains, and we can update
3965 * the domain values for our changes.
3966 */
Chris Wilson05394f32010-11-08 19:18:58 +00003967 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003968
3969 /* If we're writing through the CPU, then the GPU read domains will
3970 * need to be invalidated at next use.
3971 */
3972 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003973 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3974 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003975 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003976
Daniel Vetterf99d7062014-06-19 16:01:59 +02003977 if (write)
3978 intel_fb_obj_invalidate(obj, NULL);
3979
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003980 trace_i915_gem_object_change_domain(obj,
3981 old_read_domains,
3982 old_write_domain);
3983
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003984 return 0;
3985}
3986
Eric Anholt673a3942008-07-30 12:06:12 -07003987/* Throttle our rendering by waiting until the ring has completed our requests
3988 * emitted over 20 msec ago.
3989 *
Eric Anholtb9624422009-06-03 07:27:35 +00003990 * Note that if we were to use the current jiffies each time around the loop,
3991 * we wouldn't escape the function with any frames outstanding if the time to
3992 * render a frame was over 20ms.
3993 *
Eric Anholt673a3942008-07-30 12:06:12 -07003994 * This should get us reasonable parallelism between CPU and GPU but also
3995 * relatively low latency when blocking on a particular request to finish.
3996 */
3997static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003998i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003999{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004000 struct drm_i915_private *dev_priv = dev->dev_private;
4001 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004002 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004003 struct drm_i915_gem_request *request;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004004 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004005 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004006 u32 seqno = 0;
4007 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004008
Daniel Vetter308887a2012-11-14 17:14:06 +01004009 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4010 if (ret)
4011 return ret;
4012
4013 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4014 if (ret)
4015 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004016
Chris Wilson1c255952010-09-26 11:03:27 +01004017 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004018 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004019 if (time_after_eq(request->emitted_jiffies, recent_enough))
4020 break;
4021
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004022 ring = request->ring;
4023 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00004024 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004025 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01004026 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004027
4028 if (seqno == 0)
4029 return 0;
4030
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004031 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004032 if (ret == 0)
4033 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004034
Eric Anholt673a3942008-07-30 12:06:12 -07004035 return ret;
4036}
4037
Chris Wilsond23db882014-05-23 08:48:08 +02004038static bool
4039i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4040{
4041 struct drm_i915_gem_object *obj = vma->obj;
4042
4043 if (alignment &&
4044 vma->node.start & (alignment - 1))
4045 return true;
4046
4047 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4048 return true;
4049
4050 if (flags & PIN_OFFSET_BIAS &&
4051 vma->node.start < (flags & PIN_OFFSET_MASK))
4052 return true;
4053
4054 return false;
4055}
4056
Eric Anholt673a3942008-07-30 12:06:12 -07004057int
Chris Wilson05394f32010-11-08 19:18:58 +00004058i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07004059 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00004060 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004061 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004062{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004063 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004064 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004065 int ret;
4066
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004067 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4068 return -ENODEV;
4069
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004070 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004071 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004072
4073 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004074 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004075 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4076 return -EBUSY;
4077
Chris Wilsond23db882014-05-23 08:48:08 +02004078 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004079 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004080 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004081 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004082 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004083 i915_gem_obj_offset(obj, vm), alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004084 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004085 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004086 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004087 if (ret)
4088 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004089
4090 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004091 }
4092 }
4093
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004094 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01004095 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
4096 if (IS_ERR(vma))
4097 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004098 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004099
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004100 if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
4101 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01004102
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004103 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004104 if (flags & PIN_MAPPABLE)
4105 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004106
4107 return 0;
4108}
4109
4110void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004111i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004112{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004113 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004114
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004115 BUG_ON(!vma);
4116 BUG_ON(vma->pin_count == 0);
4117 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
4118
4119 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00004120 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004121}
4122
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004123bool
4124i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4125{
4126 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4127 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4128 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4129
4130 WARN_ON(!ggtt_vma ||
4131 dev_priv->fence_regs[obj->fence_reg].pin_count >
4132 ggtt_vma->pin_count);
4133 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4134 return true;
4135 } else
4136 return false;
4137}
4138
4139void
4140i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4141{
4142 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4143 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4144 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4145 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4146 }
4147}
4148
Eric Anholt673a3942008-07-30 12:06:12 -07004149int
4150i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004151 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004152{
4153 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004154 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07004155 int ret;
4156
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01004157 if (INTEL_INFO(dev)->gen >= 6)
4158 return -ENODEV;
4159
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004160 ret = i915_mutex_lock_interruptible(dev);
4161 if (ret)
4162 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004163
Chris Wilson05394f32010-11-08 19:18:58 +00004164 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004165 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004166 ret = -ENOENT;
4167 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004168 }
Eric Anholt673a3942008-07-30 12:06:12 -07004169
Chris Wilson05394f32010-11-08 19:18:58 +00004170 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004171 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00004172 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004173 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004174 }
4175
Chris Wilson05394f32010-11-08 19:18:58 +00004176 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004177 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004178 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004179 ret = -EINVAL;
4180 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004181 }
4182
Daniel Vetteraa5f8022013-10-10 14:46:37 +02004183 if (obj->user_pin_count == ULONG_MAX) {
4184 ret = -EBUSY;
4185 goto out;
4186 }
4187
Chris Wilson93be8782013-01-02 10:31:22 +00004188 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004189 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004190 if (ret)
4191 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004192 }
4193
Chris Wilson93be8782013-01-02 10:31:22 +00004194 obj->user_pin_count++;
4195 obj->pin_filp = file;
4196
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004197 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004198out:
Chris Wilson05394f32010-11-08 19:18:58 +00004199 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004200unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004201 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004202 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004203}
4204
4205int
4206i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004207 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004208{
4209 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004210 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004211 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004212
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004213 ret = i915_mutex_lock_interruptible(dev);
4214 if (ret)
4215 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004216
Chris Wilson05394f32010-11-08 19:18:58 +00004217 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004218 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004219 ret = -ENOENT;
4220 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004221 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01004222
Chris Wilson05394f32010-11-08 19:18:58 +00004223 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004224 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004225 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004226 ret = -EINVAL;
4227 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004228 }
Chris Wilson05394f32010-11-08 19:18:58 +00004229 obj->user_pin_count--;
4230 if (obj->user_pin_count == 0) {
4231 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004232 i915_gem_object_ggtt_unpin(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004233 }
Eric Anholt673a3942008-07-30 12:06:12 -07004234
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004235out:
Chris Wilson05394f32010-11-08 19:18:58 +00004236 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004237unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004238 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004239 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004240}
4241
4242int
4243i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004244 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004245{
4246 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004247 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004248 int ret;
4249
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004250 ret = i915_mutex_lock_interruptible(dev);
4251 if (ret)
4252 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004253
Chris Wilson05394f32010-11-08 19:18:58 +00004254 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004255 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004256 ret = -ENOENT;
4257 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004258 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004259
Chris Wilson0be555b2010-08-04 15:36:30 +01004260 /* Count all active objects as busy, even if they are currently not used
4261 * by the gpu. Users of this interface expect objects to eventually
4262 * become non-busy without any further actions, therefore emit any
4263 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004264 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004265 ret = i915_gem_object_flush_active(obj);
4266
Chris Wilson05394f32010-11-08 19:18:58 +00004267 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004268 if (obj->ring) {
4269 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4270 args->busy |= intel_ring_flag(obj->ring) << 16;
4271 }
Eric Anholt673a3942008-07-30 12:06:12 -07004272
Chris Wilson05394f32010-11-08 19:18:58 +00004273 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004274unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004275 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004276 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004277}
4278
4279int
4280i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4281 struct drm_file *file_priv)
4282{
Akshay Joshi0206e352011-08-16 15:34:10 -04004283 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004284}
4285
Chris Wilson3ef94da2009-09-14 16:50:29 +01004286int
4287i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4288 struct drm_file *file_priv)
4289{
4290 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004291 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004292 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004293
4294 switch (args->madv) {
4295 case I915_MADV_DONTNEED:
4296 case I915_MADV_WILLNEED:
4297 break;
4298 default:
4299 return -EINVAL;
4300 }
4301
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004302 ret = i915_mutex_lock_interruptible(dev);
4303 if (ret)
4304 return ret;
4305
Chris Wilson05394f32010-11-08 19:18:58 +00004306 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004307 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004308 ret = -ENOENT;
4309 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004310 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004311
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004312 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004313 ret = -EINVAL;
4314 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004315 }
4316
Chris Wilson05394f32010-11-08 19:18:58 +00004317 if (obj->madv != __I915_MADV_PURGED)
4318 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004319
Chris Wilson6c085a72012-08-20 11:40:46 +02004320 /* if the object is no longer attached, discard its backing storage */
4321 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004322 i915_gem_object_truncate(obj);
4323
Chris Wilson05394f32010-11-08 19:18:58 +00004324 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004325
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004326out:
Chris Wilson05394f32010-11-08 19:18:58 +00004327 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004328unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004329 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004330 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004331}
4332
Chris Wilson37e680a2012-06-07 15:38:42 +01004333void i915_gem_object_init(struct drm_i915_gem_object *obj,
4334 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004335{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004336 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004337 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004338 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004339 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004340
Chris Wilson37e680a2012-06-07 15:38:42 +01004341 obj->ops = ops;
4342
Chris Wilson0327d6b2012-08-11 15:41:06 +01004343 obj->fence_reg = I915_FENCE_REG_NONE;
4344 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004345
4346 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4347}
4348
Chris Wilson37e680a2012-06-07 15:38:42 +01004349static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4350 .get_pages = i915_gem_object_get_pages_gtt,
4351 .put_pages = i915_gem_object_put_pages_gtt,
4352};
4353
Chris Wilson05394f32010-11-08 19:18:58 +00004354struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4355 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004356{
Daniel Vetterc397b902010-04-09 19:05:07 +00004357 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004358 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004359 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004360
Chris Wilson42dcedd2012-11-15 11:32:30 +00004361 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004362 if (obj == NULL)
4363 return NULL;
4364
4365 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004366 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004367 return NULL;
4368 }
4369
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004370 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4371 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4372 /* 965gm cannot relocate objects above 4GiB. */
4373 mask &= ~__GFP_HIGHMEM;
4374 mask |= __GFP_DMA32;
4375 }
4376
Al Viro496ad9a2013-01-23 17:07:38 -05004377 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004378 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004379
Chris Wilson37e680a2012-06-07 15:38:42 +01004380 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004381
Daniel Vetterc397b902010-04-09 19:05:07 +00004382 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4383 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4384
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004385 if (HAS_LLC(dev)) {
4386 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004387 * cache) for about a 10% performance improvement
4388 * compared to uncached. Graphics requests other than
4389 * display scanout are coherent with the CPU in
4390 * accessing this cache. This means in this mode we
4391 * don't need to clflush on the CPU side, and on the
4392 * GPU side we only need to flush internal caches to
4393 * get data visible to the CPU.
4394 *
4395 * However, we maintain the display planes as UC, and so
4396 * need to rebind when first used as such.
4397 */
4398 obj->cache_level = I915_CACHE_LLC;
4399 } else
4400 obj->cache_level = I915_CACHE_NONE;
4401
Daniel Vetterd861e332013-07-24 23:25:03 +02004402 trace_i915_gem_object_create(obj);
4403
Chris Wilson05394f32010-11-08 19:18:58 +00004404 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004405}
4406
Chris Wilson340fbd82014-05-22 09:16:52 +01004407static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4408{
4409 /* If we are the last user of the backing storage (be it shmemfs
4410 * pages or stolen etc), we know that the pages are going to be
4411 * immediately released. In this case, we can then skip copying
4412 * back the contents from the GPU.
4413 */
4414
4415 if (obj->madv != I915_MADV_WILLNEED)
4416 return false;
4417
4418 if (obj->base.filp == NULL)
4419 return true;
4420
4421 /* At first glance, this looks racy, but then again so would be
4422 * userspace racing mmap against close. However, the first external
4423 * reference to the filp can only be obtained through the
4424 * i915_gem_mmap_ioctl() which safeguards us against the user
4425 * acquiring such a reference whilst we are in the middle of
4426 * freeing the object.
4427 */
4428 return atomic_long_read(&obj->base.filp->f_count) == 1;
4429}
4430
Chris Wilson1488fc02012-04-24 15:47:31 +01004431void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004432{
Chris Wilson1488fc02012-04-24 15:47:31 +01004433 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004434 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004435 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004436 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004437
Paulo Zanonif65c9162013-11-27 18:20:34 -02004438 intel_runtime_pm_get(dev_priv);
4439
Chris Wilson26e12f82011-03-20 11:20:19 +00004440 trace_i915_gem_object_destroy(obj);
4441
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004442 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004443 int ret;
4444
4445 vma->pin_count = 0;
4446 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004447 if (WARN_ON(ret == -ERESTARTSYS)) {
4448 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004449
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004450 was_interruptible = dev_priv->mm.interruptible;
4451 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004452
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004453 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004454
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004455 dev_priv->mm.interruptible = was_interruptible;
4456 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004457 }
4458
Chris Wilson00731152014-05-21 12:42:56 +01004459 i915_gem_object_detach_phys(obj);
4460
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004461 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4462 * before progressing. */
4463 if (obj->stolen)
4464 i915_gem_object_unpin_pages(obj);
4465
Daniel Vettera071fa02014-06-18 23:28:09 +02004466 WARN_ON(obj->frontbuffer_bits);
4467
Ben Widawsky401c29f2013-05-31 11:28:47 -07004468 if (WARN_ON(obj->pages_pin_count))
4469 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004470 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004471 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004472 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004473 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004474
Chris Wilson9da3da62012-06-01 15:20:22 +01004475 BUG_ON(obj->pages);
4476
Chris Wilson2f745ad2012-09-04 21:02:58 +01004477 if (obj->base.import_attach)
4478 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004479
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004480 if (obj->ops->release)
4481 obj->ops->release(obj);
4482
Chris Wilson05394f32010-11-08 19:18:58 +00004483 drm_gem_object_release(&obj->base);
4484 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004485
Chris Wilson05394f32010-11-08 19:18:58 +00004486 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004487 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004488
4489 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004490}
4491
Daniel Vettere656a6c2013-08-14 14:14:04 +02004492struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004493 struct i915_address_space *vm)
4494{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004495 struct i915_vma *vma;
4496 list_for_each_entry(vma, &obj->vma_list, vma_link)
4497 if (vma->vm == vm)
4498 return vma;
4499
4500 return NULL;
4501}
4502
Ben Widawsky2f633152013-07-17 12:19:03 -07004503void i915_gem_vma_destroy(struct i915_vma *vma)
4504{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004505 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004506 WARN_ON(vma->node.allocated);
Chris Wilsonaaa056672013-08-20 12:56:40 +01004507
4508 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4509 if (!list_empty(&vma->exec_list))
4510 return;
4511
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004512 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004513
Daniel Vetter841cd772014-08-06 15:04:48 +02004514 if (!i915_is_ggtt(vm))
4515 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004516
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004517 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004518
Ben Widawsky2f633152013-07-17 12:19:03 -07004519 kfree(vma);
4520}
4521
Chris Wilsone3efda42014-04-09 09:19:41 +01004522static void
4523i915_gem_stop_ringbuffers(struct drm_device *dev)
4524{
4525 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004526 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004527 int i;
4528
4529 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004530 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004531}
4532
Jesse Barnes5669fca2009-02-17 15:13:31 -08004533int
Chris Wilson45c5f202013-10-16 11:50:01 +01004534i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004535{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004536 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004537 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004538
Chris Wilson45c5f202013-10-16 11:50:01 +01004539 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004540 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004541 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004542
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004543 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004544 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004545 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004546
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004547 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004548
Chris Wilson29105cc2010-01-07 10:39:13 +00004549 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004550 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004551 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004552
Chris Wilson29105cc2010-01-07 10:39:13 +00004553 i915_kernel_lost_context(dev);
Chris Wilsone3efda42014-04-09 09:19:41 +01004554 i915_gem_stop_ringbuffers(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004555
Chris Wilson45c5f202013-10-16 11:50:01 +01004556 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4557 * We need to replace this with a semaphore, or something.
4558 * And not confound ums.mm_suspended!
4559 */
4560 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4561 DRIVER_MODESET);
4562 mutex_unlock(&dev->struct_mutex);
4563
4564 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004565 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004566 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004567
Eric Anholt673a3942008-07-30 12:06:12 -07004568 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004569
4570err:
4571 mutex_unlock(&dev->struct_mutex);
4572 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004573}
4574
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004575int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004576{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004577 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004578 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004579 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4580 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004581 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004582
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004583 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004584 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004585
Ben Widawskyc3787e22013-09-17 21:12:44 -07004586 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4587 if (ret)
4588 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004589
Ben Widawskyc3787e22013-09-17 21:12:44 -07004590 /*
4591 * Note: We do not worry about the concurrent register cacheline hang
4592 * here because no other code should access these registers other than
4593 * at initialization time.
4594 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004595 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004596 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4597 intel_ring_emit(ring, reg_base + i);
4598 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004599 }
4600
Ben Widawskyc3787e22013-09-17 21:12:44 -07004601 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004602
Ben Widawskyc3787e22013-09-17 21:12:44 -07004603 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004604}
4605
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004606void i915_gem_init_swizzling(struct drm_device *dev)
4607{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004608 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004609
Daniel Vetter11782b02012-01-31 16:47:55 +01004610 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004611 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4612 return;
4613
4614 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4615 DISP_TILE_SURFACE_SWIZZLING);
4616
Daniel Vetter11782b02012-01-31 16:47:55 +01004617 if (IS_GEN5(dev))
4618 return;
4619
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004620 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4621 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004622 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004623 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004624 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004625 else if (IS_GEN8(dev))
4626 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004627 else
4628 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004629}
Daniel Vettere21af882012-02-09 20:53:27 +01004630
Chris Wilson67b1b572012-07-05 23:49:40 +01004631static bool
4632intel_enable_blt(struct drm_device *dev)
4633{
4634 if (!HAS_BLT(dev))
4635 return false;
4636
4637 /* The blitter was dysfunctional on early prototypes */
4638 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4639 DRM_INFO("BLT not supported on this pre-production hardware;"
4640 " graphics performance will be degraded.\n");
4641 return false;
4642 }
4643
4644 return true;
4645}
4646
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004647static void init_unused_ring(struct drm_device *dev, u32 base)
4648{
4649 struct drm_i915_private *dev_priv = dev->dev_private;
4650
4651 I915_WRITE(RING_CTL(base), 0);
4652 I915_WRITE(RING_HEAD(base), 0);
4653 I915_WRITE(RING_TAIL(base), 0);
4654 I915_WRITE(RING_START(base), 0);
4655}
4656
4657static void init_unused_rings(struct drm_device *dev)
4658{
4659 if (IS_I830(dev)) {
4660 init_unused_ring(dev, PRB1_BASE);
4661 init_unused_ring(dev, SRB0_BASE);
4662 init_unused_ring(dev, SRB1_BASE);
4663 init_unused_ring(dev, SRB2_BASE);
4664 init_unused_ring(dev, SRB3_BASE);
4665 } else if (IS_GEN2(dev)) {
4666 init_unused_ring(dev, SRB0_BASE);
4667 init_unused_ring(dev, SRB1_BASE);
4668 } else if (IS_GEN3(dev)) {
4669 init_unused_ring(dev, PRB1_BASE);
4670 init_unused_ring(dev, PRB2_BASE);
4671 }
4672}
4673
Oscar Mateoa83014d2014-07-24 17:04:21 +01004674int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004675{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004676 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004677 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004678
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004679 /*
4680 * At least 830 can leave some of the unused rings
4681 * "active" (ie. head != tail) after resume which
4682 * will prevent c3 entry. Makes sure all unused rings
4683 * are totally idle.
4684 */
4685 init_unused_rings(dev);
4686
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004687 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004688 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004689 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004690
4691 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004692 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004693 if (ret)
4694 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004695 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004696
Chris Wilson67b1b572012-07-05 23:49:40 +01004697 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004698 ret = intel_init_blt_ring_buffer(dev);
4699 if (ret)
4700 goto cleanup_bsd_ring;
4701 }
4702
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004703 if (HAS_VEBOX(dev)) {
4704 ret = intel_init_vebox_ring_buffer(dev);
4705 if (ret)
4706 goto cleanup_blt_ring;
4707 }
4708
Zhao Yakui845f74a2014-04-17 10:37:37 +08004709 if (HAS_BSD2(dev)) {
4710 ret = intel_init_bsd2_ring_buffer(dev);
4711 if (ret)
4712 goto cleanup_vebox_ring;
4713 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004714
Mika Kuoppala99433932013-01-22 14:12:17 +02004715 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4716 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004717 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004718
4719 return 0;
4720
Zhao Yakui845f74a2014-04-17 10:37:37 +08004721cleanup_bsd2_ring:
4722 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004723cleanup_vebox_ring:
4724 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004725cleanup_blt_ring:
4726 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4727cleanup_bsd_ring:
4728 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4729cleanup_render_ring:
4730 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4731
4732 return ret;
4733}
4734
4735int
4736i915_gem_init_hw(struct drm_device *dev)
4737{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004738 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004739 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004740
4741 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4742 return -EIO;
4743
Ben Widawsky59124502013-07-04 11:02:05 -07004744 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004745 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004746
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004747 if (IS_HASWELL(dev))
4748 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4749 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004750
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004751 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004752 if (IS_IVYBRIDGE(dev)) {
4753 u32 temp = I915_READ(GEN7_MSG_CTL);
4754 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4755 I915_WRITE(GEN7_MSG_CTL, temp);
4756 } else if (INTEL_INFO(dev)->gen >= 7) {
4757 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4758 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4759 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4760 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004761 }
4762
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004763 i915_gem_init_swizzling(dev);
4764
Oscar Mateoa83014d2014-07-24 17:04:21 +01004765 ret = dev_priv->gt.init_rings(dev);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004766 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004767 return ret;
4768
Ben Widawskyc3787e22013-09-17 21:12:44 -07004769 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4770 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4771
Ben Widawsky254f9652012-06-04 14:42:42 -07004772 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004773 * XXX: Contexts should only be initialized once. Doing a switch to the
4774 * default context switch however is something we'd like to do after
4775 * reset or thaw (the latter may not actually be necessary for HW, but
4776 * goes with our code better). Context switching requires rings (for
4777 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004778 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004779 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004780 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004781 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004782 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02004783
4784 return ret;
4785 }
4786
4787 ret = i915_ppgtt_init_hw(dev);
4788 if (ret && ret != -EIO) {
4789 DRM_ERROR("PPGTT enable failed %d\n", ret);
4790 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004791 }
Daniel Vettere21af882012-02-09 20:53:27 +01004792
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004793 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004794}
4795
Chris Wilson1070a422012-04-24 15:47:41 +01004796int i915_gem_init(struct drm_device *dev)
4797{
4798 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004799 int ret;
4800
Oscar Mateo127f1002014-07-24 17:04:11 +01004801 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4802 i915.enable_execlists);
4803
Chris Wilson1070a422012-04-24 15:47:41 +01004804 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004805
4806 if (IS_VALLEYVIEW(dev)) {
4807 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004808 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4809 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4810 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004811 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4812 }
4813
Oscar Mateoa83014d2014-07-24 17:04:21 +01004814 if (!i915.enable_execlists) {
4815 dev_priv->gt.do_execbuf = i915_gem_ringbuffer_submission;
4816 dev_priv->gt.init_rings = i915_gem_init_rings;
4817 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4818 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004819 } else {
4820 dev_priv->gt.do_execbuf = intel_execlists_submission;
4821 dev_priv->gt.init_rings = intel_logical_rings_init;
4822 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4823 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004824 }
4825
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004826 ret = i915_gem_init_userptr(dev);
4827 if (ret) {
4828 mutex_unlock(&dev->struct_mutex);
4829 return ret;
4830 }
4831
Ben Widawskyd7e50082012-12-18 10:31:25 -08004832 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004833
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004834 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004835 if (ret) {
4836 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004837 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004838 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004839
Chris Wilson1070a422012-04-24 15:47:41 +01004840 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004841 if (ret == -EIO) {
4842 /* Allow ring initialisation to fail by marking the GPU as
4843 * wedged. But we only want to do this where the GPU is angry,
4844 * for all other failure, such as an allocation failure, bail.
4845 */
4846 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4847 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4848 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004849 }
Chris Wilson60990322014-04-09 09:19:42 +01004850 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004851
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004852 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4853 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4854 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson60990322014-04-09 09:19:42 +01004855 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004856}
4857
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004858void
4859i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4860{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004861 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004862 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004863 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004864
Chris Wilsonb4519512012-05-11 14:29:30 +01004865 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004866 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004867}
4868
4869int
Eric Anholt673a3942008-07-30 12:06:12 -07004870i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4871 struct drm_file *file_priv)
4872{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004873 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004874 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004875
Jesse Barnes79e53942008-11-07 14:24:08 -08004876 if (drm_core_check_feature(dev, DRIVER_MODESET))
4877 return 0;
4878
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004879 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004880 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004881 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004882 }
4883
Eric Anholt673a3942008-07-30 12:06:12 -07004884 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004885 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004886
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004887 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004888 if (ret != 0) {
4889 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004890 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004891 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004892
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004893 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004894
Daniel Vetterbb0f1b52013-11-03 21:09:27 +01004895 ret = drm_irq_install(dev, dev->pdev->irq);
Chris Wilson5f353082010-06-07 14:03:03 +01004896 if (ret)
4897 goto cleanup_ringbuffer;
Daniel Vettere090c532013-11-03 20:27:05 +01004898 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004899
Eric Anholt673a3942008-07-30 12:06:12 -07004900 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004901
4902cleanup_ringbuffer:
Chris Wilson5f353082010-06-07 14:03:03 +01004903 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004904 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004905 mutex_unlock(&dev->struct_mutex);
4906
4907 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004908}
4909
4910int
4911i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4912 struct drm_file *file_priv)
4913{
Jesse Barnes79e53942008-11-07 14:24:08 -08004914 if (drm_core_check_feature(dev, DRIVER_MODESET))
4915 return 0;
4916
Daniel Vettere090c532013-11-03 20:27:05 +01004917 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004918 drm_irq_uninstall(dev);
Daniel Vettere090c532013-11-03 20:27:05 +01004919 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004920
Chris Wilson45c5f202013-10-16 11:50:01 +01004921 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004922}
4923
4924void
4925i915_gem_lastclose(struct drm_device *dev)
4926{
4927 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004928
Eric Anholte806b492009-01-22 09:56:58 -08004929 if (drm_core_check_feature(dev, DRIVER_MODESET))
4930 return;
4931
Chris Wilson45c5f202013-10-16 11:50:01 +01004932 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004933 if (ret)
4934 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004935}
4936
Chris Wilson64193402010-10-24 12:38:05 +01004937static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004938init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004939{
4940 INIT_LIST_HEAD(&ring->active_list);
4941 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004942}
4943
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004944void i915_init_vm(struct drm_i915_private *dev_priv,
4945 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004946{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004947 if (!i915_is_ggtt(vm))
4948 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004949 vm->dev = dev_priv->dev;
4950 INIT_LIST_HEAD(&vm->active_list);
4951 INIT_LIST_HEAD(&vm->inactive_list);
4952 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004953 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004954}
4955
Eric Anholt673a3942008-07-30 12:06:12 -07004956void
4957i915_gem_load(struct drm_device *dev)
4958{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004959 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004960 int i;
4961
4962 dev_priv->slab =
4963 kmem_cache_create("i915_gem_object",
4964 sizeof(struct drm_i915_gem_object), 0,
4965 SLAB_HWCACHE_ALIGN,
4966 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004967
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004968 INIT_LIST_HEAD(&dev_priv->vm_list);
4969 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4970
Ben Widawskya33afea2013-09-17 21:12:45 -07004971 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004972 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4973 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004974 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004975 for (i = 0; i < I915_NUM_RINGS; i++)
4976 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004977 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004978 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004979 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4980 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004981 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4982 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004983 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004984
Dave Airlie94400122010-07-20 13:15:31 +10004985 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Ville Syrjälädbb42742014-02-25 15:13:41 +02004986 if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004987 I915_WRITE(MI_ARB_STATE,
4988 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004989 }
4990
Chris Wilson72bfa192010-12-19 11:42:05 +00004991 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4992
Jesse Barnesde151cf2008-11-12 10:03:55 -08004993 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004994 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4995 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004996
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004997 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4998 dev_priv->num_fence_regs = 32;
4999 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08005000 dev_priv->num_fence_regs = 16;
5001 else
5002 dev_priv->num_fence_regs = 8;
5003
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005004 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005005 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5006 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005007
Eric Anholt673a3942008-07-30 12:06:12 -07005008 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005009 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005010
Chris Wilsonce453d82011-02-21 14:43:56 +00005011 dev_priv->mm.interruptible = true;
5012
Chris Wilsonceabbba52014-03-25 13:23:04 +00005013 dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
5014 dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
5015 dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
5016 register_shrinker(&dev_priv->mm.shrinker);
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005017
5018 dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
5019 register_oom_notifier(&dev_priv->mm.oom_notifier);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005020
5021 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005022}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005023
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005024void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005025{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005026 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005027
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005028 cancel_delayed_work_sync(&file_priv->mm.idle_work);
5029
Eric Anholtb9624422009-06-03 07:27:35 +00005030 /* Clean up our request list when the client is going away, so that
5031 * later retire_requests won't dereference our soon-to-be-gone
5032 * file_priv.
5033 */
Chris Wilson1c255952010-09-26 11:03:27 +01005034 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005035 while (!list_empty(&file_priv->mm.request_list)) {
5036 struct drm_i915_gem_request *request;
5037
5038 request = list_first_entry(&file_priv->mm.request_list,
5039 struct drm_i915_gem_request,
5040 client_list);
5041 list_del(&request->client_list);
5042 request->file_priv = NULL;
5043 }
Chris Wilson1c255952010-09-26 11:03:27 +01005044 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005045}
Chris Wilson31169712009-09-14 16:50:28 +01005046
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005047static void
5048i915_gem_file_idle_work_handler(struct work_struct *work)
5049{
5050 struct drm_i915_file_private *file_priv =
5051 container_of(work, typeof(*file_priv), mm.idle_work.work);
5052
5053 atomic_set(&file_priv->rps_wait_boost, false);
5054}
5055
5056int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5057{
5058 struct drm_i915_file_private *file_priv;
Ben Widawskye422b8882013-12-06 14:10:58 -08005059 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005060
5061 DRM_DEBUG_DRIVER("\n");
5062
5063 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5064 if (!file_priv)
5065 return -ENOMEM;
5066
5067 file->driver_priv = file_priv;
5068 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005069 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005070
5071 spin_lock_init(&file_priv->mm.lock);
5072 INIT_LIST_HEAD(&file_priv->mm.request_list);
5073 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
5074 i915_gem_file_idle_work_handler);
5075
Ben Widawskye422b8882013-12-06 14:10:58 -08005076 ret = i915_gem_context_open(dev, file);
5077 if (ret)
5078 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005079
Ben Widawskye422b8882013-12-06 14:10:58 -08005080 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005081}
5082
Daniel Vetterb680c372014-09-19 18:27:27 +02005083/**
5084 * i915_gem_track_fb - update frontbuffer tracking
5085 * old: current GEM buffer for the frontbuffer slots
5086 * new: new GEM buffer for the frontbuffer slots
5087 * frontbuffer_bits: bitmask of frontbuffer slots
5088 *
5089 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5090 * from @old and setting them in @new. Both @old and @new can be NULL.
5091 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005092void i915_gem_track_fb(struct drm_i915_gem_object *old,
5093 struct drm_i915_gem_object *new,
5094 unsigned frontbuffer_bits)
5095{
5096 if (old) {
5097 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5098 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5099 old->frontbuffer_bits &= ~frontbuffer_bits;
5100 }
5101
5102 if (new) {
5103 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5104 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5105 new->frontbuffer_bits |= frontbuffer_bits;
5106 }
5107}
5108
Chris Wilson57745062012-11-21 13:04:04 +00005109static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
5110{
5111 if (!mutex_is_locked(mutex))
5112 return false;
5113
5114#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
5115 return mutex->owner == task;
5116#else
5117 /* Since UP may be pre-empted, we cannot assume that we own the lock */
5118 return false;
5119#endif
5120}
5121
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005122static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
5123{
5124 if (!mutex_trylock(&dev->struct_mutex)) {
5125 if (!mutex_is_locked_by(&dev->struct_mutex, current))
5126 return false;
5127
5128 if (to_i915(dev)->mm.shrinker_no_lock_stealing)
5129 return false;
5130
5131 *unlock = false;
5132 } else
5133 *unlock = true;
5134
5135 return true;
5136}
5137
Chris Wilsonceabbba52014-03-25 13:23:04 +00005138static int num_vma_bound(struct drm_i915_gem_object *obj)
5139{
5140 struct i915_vma *vma;
5141 int count = 0;
5142
5143 list_for_each_entry(vma, &obj->vma_list, vma_link)
5144 if (drm_mm_node_allocated(&vma->node))
5145 count++;
5146
5147 return count;
5148}
5149
Dave Chinner7dc19d52013-08-28 10:18:11 +10005150static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005151i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01005152{
Chris Wilson17250b72010-10-28 12:51:39 +01005153 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005154 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01005155 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02005156 struct drm_i915_gem_object *obj;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005157 unsigned long count;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005158 bool unlock;
Chris Wilson17250b72010-10-28 12:51:39 +01005159
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005160 if (!i915_gem_shrinker_lock(dev, &unlock))
5161 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005162
Dave Chinner7dc19d52013-08-28 10:18:11 +10005163 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07005164 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01005165 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005166 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005167
5168 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilsonceabbba52014-03-25 13:23:04 +00005169 if (!i915_gem_obj_is_pinned(obj) &&
5170 obj->pages_pin_count == num_vma_bound(obj))
Dave Chinner7dc19d52013-08-28 10:18:11 +10005171 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005172 }
Chris Wilson31169712009-09-14 16:50:28 +01005173
Chris Wilson57745062012-11-21 13:04:04 +00005174 if (unlock)
5175 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005176
Dave Chinner7dc19d52013-08-28 10:18:11 +10005177 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005178}
Ben Widawskya70a3142013-07-31 16:59:56 -07005179
5180/* All the new VM stuff */
5181unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5182 struct i915_address_space *vm)
5183{
5184 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5185 struct i915_vma *vma;
5186
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005187 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005188
Ben Widawskya70a3142013-07-31 16:59:56 -07005189 list_for_each_entry(vma, &o->vma_list, vma_link) {
5190 if (vma->vm == vm)
5191 return vma->node.start;
5192
5193 }
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005194 WARN(1, "%s vma for this object not found.\n",
5195 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005196 return -1;
5197}
5198
5199bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5200 struct i915_address_space *vm)
5201{
5202 struct i915_vma *vma;
5203
5204 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005205 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005206 return true;
5207
5208 return false;
5209}
5210
5211bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5212{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005213 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005214
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005215 list_for_each_entry(vma, &o->vma_list, vma_link)
5216 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005217 return true;
5218
5219 return false;
5220}
5221
5222unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5223 struct i915_address_space *vm)
5224{
5225 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5226 struct i915_vma *vma;
5227
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005228 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005229
5230 BUG_ON(list_empty(&o->vma_list));
5231
5232 list_for_each_entry(vma, &o->vma_list, vma_link)
5233 if (vma->vm == vm)
5234 return vma->node.size;
5235
5236 return 0;
5237}
5238
Dave Chinner7dc19d52013-08-28 10:18:11 +10005239static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005240i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005241{
5242 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005243 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005244 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005245 unsigned long freed;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005246 bool unlock;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005247
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005248 if (!i915_gem_shrinker_lock(dev, &unlock))
5249 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005250
Chris Wilson21ab4e72014-09-09 11:16:08 +01005251 freed = i915_gem_shrink(dev_priv,
5252 sc->nr_to_scan,
5253 I915_SHRINK_BOUND |
5254 I915_SHRINK_UNBOUND |
5255 I915_SHRINK_PURGEABLE);
Chris Wilsond9973b42013-10-04 10:33:00 +01005256 if (freed < sc->nr_to_scan)
Chris Wilson21ab4e72014-09-09 11:16:08 +01005257 freed += i915_gem_shrink(dev_priv,
5258 sc->nr_to_scan - freed,
5259 I915_SHRINK_BOUND |
5260 I915_SHRINK_UNBOUND);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005261 if (unlock)
5262 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005263
Dave Chinner7dc19d52013-08-28 10:18:11 +10005264 return freed;
5265}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005266
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005267static int
5268i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
5269{
5270 struct drm_i915_private *dev_priv =
5271 container_of(nb, struct drm_i915_private, mm.oom_notifier);
5272 struct drm_device *dev = dev_priv->dev;
5273 struct drm_i915_gem_object *obj;
5274 unsigned long timeout = msecs_to_jiffies(5000) + 1;
Chris Wilson005445c2014-10-08 11:25:16 +01005275 unsigned long pinned, bound, unbound, freed_pages;
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005276 bool was_interruptible;
5277 bool unlock;
5278
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005279 while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout) {
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005280 schedule_timeout_killable(1);
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005281 if (fatal_signal_pending(current))
5282 return NOTIFY_DONE;
5283 }
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005284 if (timeout == 0) {
5285 pr_err("Unable to purge GPU memory due lock contention.\n");
5286 return NOTIFY_DONE;
5287 }
5288
5289 was_interruptible = dev_priv->mm.interruptible;
5290 dev_priv->mm.interruptible = false;
5291
Chris Wilson005445c2014-10-08 11:25:16 +01005292 freed_pages = i915_gem_shrink_all(dev_priv);
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005293
5294 dev_priv->mm.interruptible = was_interruptible;
5295
5296 /* Because we may be allocating inside our own driver, we cannot
5297 * assert that there are no objects with pinned pages that are not
5298 * being pointed to by hardware.
5299 */
5300 unbound = bound = pinned = 0;
5301 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5302 if (!obj->base.filp) /* not backed by a freeable object */
5303 continue;
5304
5305 if (obj->pages_pin_count)
5306 pinned += obj->base.size;
5307 else
5308 unbound += obj->base.size;
5309 }
5310 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5311 if (!obj->base.filp)
5312 continue;
5313
5314 if (obj->pages_pin_count)
5315 pinned += obj->base.size;
5316 else
5317 bound += obj->base.size;
5318 }
5319
5320 if (unlock)
5321 mutex_unlock(&dev->struct_mutex);
5322
Chris Wilsonbb9059d2014-10-08 11:25:17 +01005323 if (freed_pages || unbound || bound)
5324 pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
5325 freed_pages << PAGE_SHIFT, pinned);
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005326 if (unbound || bound)
5327 pr_err("%lu and %lu bytes still available in the "
5328 "bound and unbound GPU page lists.\n",
5329 bound, unbound);
5330
Chris Wilson005445c2014-10-08 11:25:16 +01005331 *(unsigned long *)ptr += freed_pages;
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005332 return NOTIFY_DONE;
5333}
5334
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005335struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5336{
5337 struct i915_vma *vma;
5338
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005339 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Daniel Vetter5dc383b2014-08-06 15:04:49 +02005340 if (vma->vm != i915_obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005341 return NULL;
5342
5343 return vma;
5344}