blob: 2a38ef27bfcda2f9ac829deb5b2af2b07cc838ed [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Chris Wilson2cfcd32a2014-05-20 08:28:43 +010034#include <linux/oom.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilson05394f32010-11-08 19:18:58 +000041static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson2c225692013-08-09 12:26:45 +010042static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
43 bool force);
Ben Widawsky07fe0b12013-07-31 17:00:10 -070044static __must_check int
Ben Widawsky23f54482013-09-11 14:57:48 -070045i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
46 bool readonly);
Chris Wilsonc8725f32014-03-17 12:21:55 +000047static void
48i915_gem_object_retire(struct drm_i915_gem_object *obj);
49
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilsonceabbba52014-03-25 13:23:04 +000056static unsigned long i915_gem_shrinker_count(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100057 struct shrink_control *sc);
Chris Wilsonceabbba52014-03-25 13:23:04 +000058static unsigned long i915_gem_shrinker_scan(struct shrinker *shrinker,
Dave Chinner7dc19d52013-08-28 10:18:11 +100059 struct shrink_control *sc);
Chris Wilson2cfcd32a2014-05-20 08:28:43 +010060static int i915_gem_shrinker_oom(struct notifier_block *nb,
61 unsigned long event,
62 void *ptr);
Chris Wilsond9973b42013-10-04 10:33:00 +010063static unsigned long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
64static unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +010065
Chris Wilsonc76ce032013-08-08 14:41:03 +010066static bool cpu_cache_is_coherent(struct drm_device *dev,
67 enum i915_cache_level level)
68{
69 return HAS_LLC(dev) || level != I915_CACHE_NONE;
70}
71
Chris Wilson2c225692013-08-09 12:26:45 +010072static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
73{
74 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
75 return true;
76
77 return obj->pin_display;
78}
79
Chris Wilson61050802012-04-17 15:31:31 +010080static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
81{
82 if (obj->tiling_mode)
83 i915_gem_release_mmap(obj);
84
85 /* As we do not have an associated fence register, we will force
86 * a tiling change if we ever need to acquire one.
87 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010088 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010089 obj->fence_reg = I915_FENCE_REG_NONE;
90}
91
Chris Wilson73aa8082010-09-30 11:46:12 +010092/* some bookkeeping */
93static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count++;
98 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
102static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
103 size_t size)
104{
Daniel Vetterc20e8352013-07-24 22:40:23 +0200105 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100106 dev_priv->mm.object_count--;
107 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200108 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100109}
110
Chris Wilson21dd3732011-01-26 15:55:56 +0000111static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100112i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100113{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114 int ret;
115
Daniel Vetter7abb6902013-05-24 21:29:32 +0200116#define EXIT_COND (!i915_reset_in_progress(error) || \
117 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100119 return 0;
120
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200121 /*
122 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
123 * userspace. If it takes that long something really bad is going on and
124 * we should simply try to bail out and fail as gracefully as possible.
125 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100126 ret = wait_event_interruptible_timeout(error->reset_queue,
127 EXIT_COND,
128 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200129 if (ret == 0) {
130 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
131 return -EIO;
132 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100133 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200134 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100135#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100136
Chris Wilson21dd3732011-01-26 15:55:56 +0000137 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100138}
139
Chris Wilson54cf91d2010-11-25 18:00:26 +0000140int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141{
Daniel Vetter33196de2012-11-14 17:14:05 +0100142 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 int ret;
144
Daniel Vetter33196de2012-11-14 17:14:05 +0100145 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100146 if (ret)
147 return ret;
148
149 ret = mutex_lock_interruptible(&dev->struct_mutex);
150 if (ret)
151 return ret;
152
Chris Wilson23bc5982010-09-29 16:10:57 +0100153 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100154 return 0;
155}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100156
Chris Wilson7d1c4802010-08-07 21:45:03 +0100157static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000158i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100159{
Ben Widawsky98438772013-07-31 17:00:12 -0700160 return i915_gem_obj_bound_any(obj) && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100161}
162
Eric Anholt673a3942008-07-30 12:06:12 -0700163int
164i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000165 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700166{
Ben Widawsky93d18792013-01-17 12:45:17 -0800167 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700168 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000169
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200170 if (drm_core_check_feature(dev, DRIVER_MODESET))
171 return -ENODEV;
172
Chris Wilson20217462010-11-23 15:26:33 +0000173 if (args->gtt_start >= args->gtt_end ||
174 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
175 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700176
Daniel Vetterf534bc02012-03-26 22:37:04 +0200177 /* GEM with user mode setting was never supported on ilk and later. */
178 if (INTEL_INFO(dev)->gen >= 5)
179 return -ENODEV;
180
Eric Anholt673a3942008-07-30 12:06:12 -0700181 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800182 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
183 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800184 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700185 mutex_unlock(&dev->struct_mutex);
186
Chris Wilson20217462010-11-23 15:26:33 +0000187 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700188}
189
Eric Anholt5a125c32008-10-22 21:40:13 -0700190int
191i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000192 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700193{
Chris Wilson73aa8082010-09-30 11:46:12 +0100194 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700195 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000196 struct drm_i915_gem_object *obj;
197 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700198
Chris Wilson6299f992010-11-24 12:23:44 +0000199 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100200 mutex_lock(&dev->struct_mutex);
Ben Widawsky35c20a62013-05-31 11:28:48 -0700201 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800202 if (i915_gem_obj_is_pinned(obj))
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700203 pinned += i915_gem_obj_ggtt_size(obj);
Chris Wilson73aa8082010-09-30 11:46:12 +0100204 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700205
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700206 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000208
Eric Anholt5a125c32008-10-22 21:40:13 -0700209 return 0;
210}
211
Chris Wilson00731152014-05-21 12:42:56 +0100212static void i915_gem_object_detach_phys(struct drm_i915_gem_object *obj)
213{
214 drm_dma_handle_t *phys = obj->phys_handle;
215
216 if (!phys)
217 return;
218
219 if (obj->madv == I915_MADV_WILLNEED) {
220 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
221 char *vaddr = phys->vaddr;
222 int i;
223
224 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
225 struct page *page = shmem_read_mapping_page(mapping, i);
226 if (!IS_ERR(page)) {
227 char *dst = kmap_atomic(page);
228 memcpy(dst, vaddr, PAGE_SIZE);
229 drm_clflush_virt_range(dst, PAGE_SIZE);
230 kunmap_atomic(dst);
231
232 set_page_dirty(page);
233 mark_page_accessed(page);
234 page_cache_release(page);
235 }
236 vaddr += PAGE_SIZE;
237 }
238 i915_gem_chipset_flush(obj->base.dev);
239 }
240
241#ifdef CONFIG_X86
242 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
243#endif
244 drm_pci_free(obj->base.dev, phys);
245 obj->phys_handle = NULL;
246}
247
248int
249i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
250 int align)
251{
252 drm_dma_handle_t *phys;
253 struct address_space *mapping;
254 char *vaddr;
255 int i;
256
257 if (obj->phys_handle) {
258 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
259 return -EBUSY;
260
261 return 0;
262 }
263
264 if (obj->madv != I915_MADV_WILLNEED)
265 return -EFAULT;
266
267 if (obj->base.filp == NULL)
268 return -EINVAL;
269
270 /* create a new object */
271 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
272 if (!phys)
273 return -ENOMEM;
274
275 vaddr = phys->vaddr;
276#ifdef CONFIG_X86
277 set_memory_wc((unsigned long)vaddr, phys->size / PAGE_SIZE);
278#endif
279 mapping = file_inode(obj->base.filp)->i_mapping;
280 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
281 struct page *page;
282 char *src;
283
284 page = shmem_read_mapping_page(mapping, i);
285 if (IS_ERR(page)) {
286#ifdef CONFIG_X86
287 set_memory_wb((unsigned long)phys->vaddr, phys->size / PAGE_SIZE);
288#endif
289 drm_pci_free(obj->base.dev, phys);
290 return PTR_ERR(page);
291 }
292
293 src = kmap_atomic(page);
294 memcpy(vaddr, src, PAGE_SIZE);
295 kunmap_atomic(src);
296
297 mark_page_accessed(page);
298 page_cache_release(page);
299
300 vaddr += PAGE_SIZE;
301 }
302
303 obj->phys_handle = phys;
304 return 0;
305}
306
307static int
308i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
309 struct drm_i915_gem_pwrite *args,
310 struct drm_file *file_priv)
311{
312 struct drm_device *dev = obj->base.dev;
313 void *vaddr = obj->phys_handle->vaddr + args->offset;
314 char __user *user_data = to_user_ptr(args->data_ptr);
315
316 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
317 unsigned long unwritten;
318
319 /* The physical object once assigned is fixed for the lifetime
320 * of the obj, so we can safely drop the lock and continue
321 * to access vaddr.
322 */
323 mutex_unlock(&dev->struct_mutex);
324 unwritten = copy_from_user(vaddr, user_data, args->size);
325 mutex_lock(&dev->struct_mutex);
326 if (unwritten)
327 return -EFAULT;
328 }
329
330 i915_gem_chipset_flush(dev);
331 return 0;
332}
333
Chris Wilson42dcedd2012-11-15 11:32:30 +0000334void *i915_gem_object_alloc(struct drm_device *dev)
335{
336 struct drm_i915_private *dev_priv = dev->dev_private;
Joe Perchesfac15c12013-08-29 13:11:07 -0700337 return kmem_cache_zalloc(dev_priv->slab, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000338}
339
340void i915_gem_object_free(struct drm_i915_gem_object *obj)
341{
342 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
343 kmem_cache_free(dev_priv->slab, obj);
344}
345
Dave Airlieff72145b2011-02-07 12:16:14 +1000346static int
347i915_gem_create(struct drm_file *file,
348 struct drm_device *dev,
349 uint64_t size,
350 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700351{
Chris Wilson05394f32010-11-08 19:18:58 +0000352 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300353 int ret;
354 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700355
Dave Airlieff72145b2011-02-07 12:16:14 +1000356 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200357 if (size == 0)
358 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700359
360 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000361 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700362 if (obj == NULL)
363 return -ENOMEM;
364
Chris Wilson05394f32010-11-08 19:18:58 +0000365 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100366 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200367 drm_gem_object_unreference_unlocked(&obj->base);
368 if (ret)
369 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100370
Dave Airlieff72145b2011-02-07 12:16:14 +1000371 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700372 return 0;
373}
374
Dave Airlieff72145b2011-02-07 12:16:14 +1000375int
376i915_gem_dumb_create(struct drm_file *file,
377 struct drm_device *dev,
378 struct drm_mode_create_dumb *args)
379{
380 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300381 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000382 args->size = args->pitch * args->height;
383 return i915_gem_create(file, dev,
384 args->size, &args->handle);
385}
386
Dave Airlieff72145b2011-02-07 12:16:14 +1000387/**
388 * Creates a new mm object and returns a handle to it.
389 */
390int
391i915_gem_create_ioctl(struct drm_device *dev, void *data,
392 struct drm_file *file)
393{
394 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200395
Dave Airlieff72145b2011-02-07 12:16:14 +1000396 return i915_gem_create(file, dev,
397 args->size, &args->handle);
398}
399
Daniel Vetter8c599672011-12-14 13:57:31 +0100400static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100401__copy_to_user_swizzled(char __user *cpu_vaddr,
402 const char *gpu_vaddr, int gpu_offset,
403 int length)
404{
405 int ret, cpu_offset = 0;
406
407 while (length > 0) {
408 int cacheline_end = ALIGN(gpu_offset + 1, 64);
409 int this_length = min(cacheline_end - gpu_offset, length);
410 int swizzled_gpu_offset = gpu_offset ^ 64;
411
412 ret = __copy_to_user(cpu_vaddr + cpu_offset,
413 gpu_vaddr + swizzled_gpu_offset,
414 this_length);
415 if (ret)
416 return ret + length;
417
418 cpu_offset += this_length;
419 gpu_offset += this_length;
420 length -= this_length;
421 }
422
423 return 0;
424}
425
426static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700427__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
428 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100429 int length)
430{
431 int ret, cpu_offset = 0;
432
433 while (length > 0) {
434 int cacheline_end = ALIGN(gpu_offset + 1, 64);
435 int this_length = min(cacheline_end - gpu_offset, length);
436 int swizzled_gpu_offset = gpu_offset ^ 64;
437
438 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
439 cpu_vaddr + cpu_offset,
440 this_length);
441 if (ret)
442 return ret + length;
443
444 cpu_offset += this_length;
445 gpu_offset += this_length;
446 length -= this_length;
447 }
448
449 return 0;
450}
451
Brad Volkin4c914c02014-02-18 10:15:45 -0800452/*
453 * Pins the specified object's pages and synchronizes the object with
454 * GPU accesses. Sets needs_clflush to non-zero if the caller should
455 * flush the object from the CPU cache.
456 */
457int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
458 int *needs_clflush)
459{
460 int ret;
461
462 *needs_clflush = 0;
463
464 if (!obj->base.filp)
465 return -EINVAL;
466
467 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
468 /* If we're not in the cpu read domain, set ourself into the gtt
469 * read domain and manually flush cachelines (if required). This
470 * optimizes for the case when the gpu will dirty the data
471 * anyway again before the next pread happens. */
472 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
473 obj->cache_level);
474 ret = i915_gem_object_wait_rendering(obj, true);
475 if (ret)
476 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000477
478 i915_gem_object_retire(obj);
Brad Volkin4c914c02014-02-18 10:15:45 -0800479 }
480
481 ret = i915_gem_object_get_pages(obj);
482 if (ret)
483 return ret;
484
485 i915_gem_object_pin_pages(obj);
486
487 return ret;
488}
489
Daniel Vetterd174bd62012-03-25 19:47:40 +0200490/* Per-page copy function for the shmem pread fastpath.
491 * Flushes invalid cachelines before reading the target if
492 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700493static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200494shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
495 char __user *user_data,
496 bool page_do_bit17_swizzling, bool needs_clflush)
497{
498 char *vaddr;
499 int ret;
500
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200501 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200502 return -EINVAL;
503
504 vaddr = kmap_atomic(page);
505 if (needs_clflush)
506 drm_clflush_virt_range(vaddr + shmem_page_offset,
507 page_length);
508 ret = __copy_to_user_inatomic(user_data,
509 vaddr + shmem_page_offset,
510 page_length);
511 kunmap_atomic(vaddr);
512
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100513 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200514}
515
Daniel Vetter23c18c72012-03-25 19:47:42 +0200516static void
517shmem_clflush_swizzled_range(char *addr, unsigned long length,
518 bool swizzled)
519{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200520 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200521 unsigned long start = (unsigned long) addr;
522 unsigned long end = (unsigned long) addr + length;
523
524 /* For swizzling simply ensure that we always flush both
525 * channels. Lame, but simple and it works. Swizzled
526 * pwrite/pread is far from a hotpath - current userspace
527 * doesn't use it at all. */
528 start = round_down(start, 128);
529 end = round_up(end, 128);
530
531 drm_clflush_virt_range((void *)start, end - start);
532 } else {
533 drm_clflush_virt_range(addr, length);
534 }
535
536}
537
Daniel Vetterd174bd62012-03-25 19:47:40 +0200538/* Only difference to the fast-path function is that this can handle bit17
539 * and uses non-atomic copy and kmap functions. */
540static int
541shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
542 char __user *user_data,
543 bool page_do_bit17_swizzling, bool needs_clflush)
544{
545 char *vaddr;
546 int ret;
547
548 vaddr = kmap(page);
549 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200550 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
551 page_length,
552 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200553
554 if (page_do_bit17_swizzling)
555 ret = __copy_to_user_swizzled(user_data,
556 vaddr, shmem_page_offset,
557 page_length);
558 else
559 ret = __copy_to_user(user_data,
560 vaddr + shmem_page_offset,
561 page_length);
562 kunmap(page);
563
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100564 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200565}
566
Eric Anholteb014592009-03-10 11:44:52 -0700567static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200568i915_gem_shmem_pread(struct drm_device *dev,
569 struct drm_i915_gem_object *obj,
570 struct drm_i915_gem_pread *args,
571 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700572{
Daniel Vetter8461d222011-12-14 13:57:32 +0100573 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700574 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100575 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100576 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100577 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200578 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200579 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200580 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700581
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200582 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700583 remain = args->size;
584
Daniel Vetter8461d222011-12-14 13:57:32 +0100585 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700586
Brad Volkin4c914c02014-02-18 10:15:45 -0800587 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100588 if (ret)
589 return ret;
590
Eric Anholteb014592009-03-10 11:44:52 -0700591 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100592
Imre Deak67d5a502013-02-18 19:28:02 +0200593 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
594 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200595 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100596
597 if (remain <= 0)
598 break;
599
Eric Anholteb014592009-03-10 11:44:52 -0700600 /* Operation in this page
601 *
Eric Anholteb014592009-03-10 11:44:52 -0700602 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700603 * page_length = bytes to copy for this page
604 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100605 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700606 page_length = remain;
607 if ((shmem_page_offset + page_length) > PAGE_SIZE)
608 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700609
Daniel Vetter8461d222011-12-14 13:57:32 +0100610 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
611 (page_to_phys(page) & (1 << 17)) != 0;
612
Daniel Vetterd174bd62012-03-25 19:47:40 +0200613 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
614 user_data, page_do_bit17_swizzling,
615 needs_clflush);
616 if (ret == 0)
617 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700618
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200619 mutex_unlock(&dev->struct_mutex);
620
Jani Nikulad330a952014-01-21 11:24:25 +0200621 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200622 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200623 /* Userspace is tricking us, but we've already clobbered
624 * its pages with the prefault and promised to write the
625 * data up to the first fault. Hence ignore any errors
626 * and just continue. */
627 (void)ret;
628 prefaulted = 1;
629 }
630
Daniel Vetterd174bd62012-03-25 19:47:40 +0200631 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
632 user_data, page_do_bit17_swizzling,
633 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700634
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200635 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100636
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100637 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100638 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100639
Chris Wilson17793c92014-03-07 08:30:36 +0000640next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700641 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100642 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700643 offset += page_length;
644 }
645
Chris Wilson4f27b752010-10-14 15:26:45 +0100646out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100647 i915_gem_object_unpin_pages(obj);
648
Eric Anholteb014592009-03-10 11:44:52 -0700649 return ret;
650}
651
Eric Anholt673a3942008-07-30 12:06:12 -0700652/**
653 * Reads data from the object referenced by handle.
654 *
655 * On error, the contents of *data are undefined.
656 */
657int
658i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000659 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700660{
661 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000662 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100663 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700664
Chris Wilson51311d02010-11-17 09:10:42 +0000665 if (args->size == 0)
666 return 0;
667
668 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200669 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000670 args->size))
671 return -EFAULT;
672
Chris Wilson4f27b752010-10-14 15:26:45 +0100673 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100674 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100675 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700676
Chris Wilson05394f32010-11-08 19:18:58 +0000677 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000678 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100679 ret = -ENOENT;
680 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100681 }
Eric Anholt673a3942008-07-30 12:06:12 -0700682
Chris Wilson7dcd2492010-09-26 20:21:44 +0100683 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000684 if (args->offset > obj->base.size ||
685 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100686 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100687 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100688 }
689
Daniel Vetter1286ff72012-05-10 15:25:09 +0200690 /* prime objects have no backing filp to GEM pread/pwrite
691 * pages from.
692 */
693 if (!obj->base.filp) {
694 ret = -EINVAL;
695 goto out;
696 }
697
Chris Wilsondb53a302011-02-03 11:57:46 +0000698 trace_i915_gem_object_pread(obj, args->offset, args->size);
699
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200700 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700701
Chris Wilson35b62a82010-09-26 20:23:38 +0100702out:
Chris Wilson05394f32010-11-08 19:18:58 +0000703 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100704unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100705 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700706 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700707}
708
Keith Packard0839ccb2008-10-30 19:38:48 -0700709/* This is the fast write path which cannot handle
710 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700711 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700712
Keith Packard0839ccb2008-10-30 19:38:48 -0700713static inline int
714fast_user_write(struct io_mapping *mapping,
715 loff_t page_base, int page_offset,
716 char __user *user_data,
717 int length)
718{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700719 void __iomem *vaddr_atomic;
720 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700721 unsigned long unwritten;
722
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700723 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700724 /* We can use the cpu mem copy function because this is X86. */
725 vaddr = (void __force*)vaddr_atomic + page_offset;
726 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700727 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700728 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100729 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700730}
731
Eric Anholt3de09aa2009-03-09 09:42:23 -0700732/**
733 * This is the fast pwrite path, where we copy the data directly from the
734 * user into the GTT, uncached.
735 */
Eric Anholt673a3942008-07-30 12:06:12 -0700736static int
Chris Wilson05394f32010-11-08 19:18:58 +0000737i915_gem_gtt_pwrite_fast(struct drm_device *dev,
738 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700739 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000740 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700741{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300742 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700743 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700744 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700745 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200746 int page_offset, page_length, ret;
747
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100748 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200749 if (ret)
750 goto out;
751
752 ret = i915_gem_object_set_to_gtt_domain(obj, true);
753 if (ret)
754 goto out_unpin;
755
756 ret = i915_gem_object_put_fence(obj);
757 if (ret)
758 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700759
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200760 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700761 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700762
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700763 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700764
765 while (remain > 0) {
766 /* Operation in this page
767 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700768 * page_base = page offset within aperture
769 * page_offset = offset within page
770 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700771 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100772 page_base = offset & PAGE_MASK;
773 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700774 page_length = remain;
775 if ((page_offset + remain) > PAGE_SIZE)
776 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700777
Keith Packard0839ccb2008-10-30 19:38:48 -0700778 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700779 * source page isn't available. Return the error and we'll
780 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700781 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800782 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200783 page_offset, user_data, page_length)) {
784 ret = -EFAULT;
785 goto out_unpin;
786 }
Eric Anholt673a3942008-07-30 12:06:12 -0700787
Keith Packard0839ccb2008-10-30 19:38:48 -0700788 remain -= page_length;
789 user_data += page_length;
790 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700791 }
Eric Anholt673a3942008-07-30 12:06:12 -0700792
Daniel Vetter935aaa62012-03-25 19:47:35 +0200793out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800794 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200795out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700796 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700797}
798
Daniel Vetterd174bd62012-03-25 19:47:40 +0200799/* Per-page copy function for the shmem pwrite fastpath.
800 * Flushes invalid cachelines before writing to the target if
801 * needs_clflush_before is set and flushes out any written cachelines after
802 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700803static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200804shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
805 char __user *user_data,
806 bool page_do_bit17_swizzling,
807 bool needs_clflush_before,
808 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700809{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200810 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700811 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700812
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200813 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200814 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700815
Daniel Vetterd174bd62012-03-25 19:47:40 +0200816 vaddr = kmap_atomic(page);
817 if (needs_clflush_before)
818 drm_clflush_virt_range(vaddr + shmem_page_offset,
819 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000820 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
821 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200822 if (needs_clflush_after)
823 drm_clflush_virt_range(vaddr + shmem_page_offset,
824 page_length);
825 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700826
Chris Wilson755d2212012-09-04 21:02:55 +0100827 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700828}
829
Daniel Vetterd174bd62012-03-25 19:47:40 +0200830/* Only difference to the fast-path function is that this can handle bit17
831 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700832static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200833shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
834 char __user *user_data,
835 bool page_do_bit17_swizzling,
836 bool needs_clflush_before,
837 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700838{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200839 char *vaddr;
840 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700841
Daniel Vetterd174bd62012-03-25 19:47:40 +0200842 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200843 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200844 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
845 page_length,
846 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200847 if (page_do_bit17_swizzling)
848 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100849 user_data,
850 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200851 else
852 ret = __copy_from_user(vaddr + shmem_page_offset,
853 user_data,
854 page_length);
855 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200856 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
857 page_length,
858 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200859 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100860
Chris Wilson755d2212012-09-04 21:02:55 +0100861 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700862}
863
Eric Anholt40123c12009-03-09 13:42:30 -0700864static int
Daniel Vettere244a442012-03-25 19:47:28 +0200865i915_gem_shmem_pwrite(struct drm_device *dev,
866 struct drm_i915_gem_object *obj,
867 struct drm_i915_gem_pwrite *args,
868 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700869{
Eric Anholt40123c12009-03-09 13:42:30 -0700870 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100871 loff_t offset;
872 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100873 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100874 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200875 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200876 int needs_clflush_after = 0;
877 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200878 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700879
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200880 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700881 remain = args->size;
882
Daniel Vetter8c599672011-12-14 13:57:31 +0100883 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700884
Daniel Vetter58642882012-03-25 19:47:37 +0200885 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
886 /* If we're not in the cpu write domain, set ourself into the gtt
887 * write domain and manually flush cachelines (if required). This
888 * optimizes for the case when the gpu will use the data
889 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100890 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700891 ret = i915_gem_object_wait_rendering(obj, false);
892 if (ret)
893 return ret;
Chris Wilsonc8725f32014-03-17 12:21:55 +0000894
895 i915_gem_object_retire(obj);
Daniel Vetter58642882012-03-25 19:47:37 +0200896 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100897 /* Same trick applies to invalidate partially written cachelines read
898 * before writing. */
899 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
900 needs_clflush_before =
901 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200902
Chris Wilson755d2212012-09-04 21:02:55 +0100903 ret = i915_gem_object_get_pages(obj);
904 if (ret)
905 return ret;
906
907 i915_gem_object_pin_pages(obj);
908
Eric Anholt40123c12009-03-09 13:42:30 -0700909 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000910 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700911
Imre Deak67d5a502013-02-18 19:28:02 +0200912 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
913 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200914 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200915 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100916
Chris Wilson9da3da62012-06-01 15:20:22 +0100917 if (remain <= 0)
918 break;
919
Eric Anholt40123c12009-03-09 13:42:30 -0700920 /* Operation in this page
921 *
Eric Anholt40123c12009-03-09 13:42:30 -0700922 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700923 * page_length = bytes to copy for this page
924 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100925 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700926
927 page_length = remain;
928 if ((shmem_page_offset + page_length) > PAGE_SIZE)
929 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700930
Daniel Vetter58642882012-03-25 19:47:37 +0200931 /* If we don't overwrite a cacheline completely we need to be
932 * careful to have up-to-date data by first clflushing. Don't
933 * overcomplicate things and flush the entire patch. */
934 partial_cacheline_write = needs_clflush_before &&
935 ((shmem_page_offset | page_length)
936 & (boot_cpu_data.x86_clflush_size - 1));
937
Daniel Vetter8c599672011-12-14 13:57:31 +0100938 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
939 (page_to_phys(page) & (1 << 17)) != 0;
940
Daniel Vetterd174bd62012-03-25 19:47:40 +0200941 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
942 user_data, page_do_bit17_swizzling,
943 partial_cacheline_write,
944 needs_clflush_after);
945 if (ret == 0)
946 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700947
Daniel Vettere244a442012-03-25 19:47:28 +0200948 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200949 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200950 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
951 user_data, page_do_bit17_swizzling,
952 partial_cacheline_write,
953 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700954
Daniel Vettere244a442012-03-25 19:47:28 +0200955 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100956
Chris Wilson755d2212012-09-04 21:02:55 +0100957 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100958 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100959
Chris Wilson17793c92014-03-07 08:30:36 +0000960next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700961 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100962 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700963 offset += page_length;
964 }
965
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100966out:
Chris Wilson755d2212012-09-04 21:02:55 +0100967 i915_gem_object_unpin_pages(obj);
968
Daniel Vettere244a442012-03-25 19:47:28 +0200969 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100970 /*
971 * Fixup: Flush cpu caches in case we didn't flush the dirty
972 * cachelines in-line while writing and the object moved
973 * out of the cpu write domain while we've dropped the lock.
974 */
975 if (!needs_clflush_after &&
976 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +0100977 if (i915_gem_clflush_object(obj, obj->pin_display))
978 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200979 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100980 }
Eric Anholt40123c12009-03-09 13:42:30 -0700981
Daniel Vetter58642882012-03-25 19:47:37 +0200982 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800983 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200984
Eric Anholt40123c12009-03-09 13:42:30 -0700985 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700986}
987
988/**
989 * Writes data to the object referenced by handle.
990 *
991 * On error, the contents of the buffer that were to be modified are undefined.
992 */
993int
994i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100995 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700996{
997 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000998 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000999 int ret;
1000
1001 if (args->size == 0)
1002 return 0;
1003
1004 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001005 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001006 args->size))
1007 return -EFAULT;
1008
Jani Nikulad330a952014-01-21 11:24:25 +02001009 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001010 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1011 args->size);
1012 if (ret)
1013 return -EFAULT;
1014 }
Eric Anholt673a3942008-07-30 12:06:12 -07001015
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001016 ret = i915_mutex_lock_interruptible(dev);
1017 if (ret)
1018 return ret;
1019
Chris Wilson05394f32010-11-08 19:18:58 +00001020 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001021 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001022 ret = -ENOENT;
1023 goto unlock;
1024 }
Eric Anholt673a3942008-07-30 12:06:12 -07001025
Chris Wilson7dcd2492010-09-26 20:21:44 +01001026 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001027 if (args->offset > obj->base.size ||
1028 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001029 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001030 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001031 }
1032
Daniel Vetter1286ff72012-05-10 15:25:09 +02001033 /* prime objects have no backing filp to GEM pread/pwrite
1034 * pages from.
1035 */
1036 if (!obj->base.filp) {
1037 ret = -EINVAL;
1038 goto out;
1039 }
1040
Chris Wilsondb53a302011-02-03 11:57:46 +00001041 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1042
Daniel Vetter935aaa62012-03-25 19:47:35 +02001043 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001044 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1045 * it would end up going through the fenced access, and we'll get
1046 * different detiling behavior between reading and writing.
1047 * pread/pwrite currently are reading and writing from the CPU
1048 * perspective, requiring manual detiling by the client.
1049 */
Chris Wilson00731152014-05-21 12:42:56 +01001050 if (obj->phys_handle) {
1051 ret = i915_gem_phys_pwrite(obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001052 goto out;
1053 }
1054
Chris Wilson2c225692013-08-09 12:26:45 +01001055 if (obj->tiling_mode == I915_TILING_NONE &&
1056 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1057 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001058 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001059 /* Note that the gtt paths might fail with non-page-backed user
1060 * pointers (e.g. gtt mappings when moving data between
1061 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001062 }
Eric Anholt673a3942008-07-30 12:06:12 -07001063
Chris Wilson86a1ee22012-08-11 15:41:04 +01001064 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +02001065 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001066
Chris Wilson35b62a82010-09-26 20:23:38 +01001067out:
Chris Wilson05394f32010-11-08 19:18:58 +00001068 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001069unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001070 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07001071 return ret;
1072}
1073
Chris Wilsonb3612372012-08-24 09:35:08 +01001074int
Daniel Vetter33196de2012-11-14 17:14:05 +01001075i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001076 bool interruptible)
1077{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001078 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001079 /* Non-interruptible callers can't handle -EAGAIN, hence return
1080 * -EIO unconditionally for these. */
1081 if (!interruptible)
1082 return -EIO;
1083
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001084 /* Recovery complete, but the reset failed ... */
1085 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001086 return -EIO;
1087
McAulay, Alistair6689c162014-08-15 18:51:35 +01001088 /*
1089 * Check if GPU Reset is in progress - we need intel_ring_begin
1090 * to work properly to reinit the hw state while the gpu is
1091 * still marked as reset-in-progress. Handle this with a flag.
1092 */
1093 if (!error->reload_in_reset)
1094 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001095 }
1096
1097 return 0;
1098}
1099
1100/*
1101 * Compare seqno against outstanding lazy request. Emit a request if they are
1102 * equal.
1103 */
Sourab Gupta84c33a62014-06-02 16:47:17 +05301104int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001105i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001106{
1107 int ret;
1108
1109 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
1110
1111 ret = 0;
Chris Wilson18235212013-09-04 10:45:51 +01001112 if (seqno == ring->outstanding_lazy_seqno)
Mika Kuoppala0025c072013-06-12 12:35:30 +03001113 ret = i915_add_request(ring, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001114
1115 return ret;
1116}
1117
Chris Wilson094f9a52013-09-25 17:34:55 +01001118static void fake_irq(unsigned long data)
1119{
1120 wake_up_process((struct task_struct *)data);
1121}
1122
1123static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001124 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001125{
1126 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1127}
1128
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001129static bool can_wait_boost(struct drm_i915_file_private *file_priv)
1130{
1131 if (file_priv == NULL)
1132 return true;
1133
1134 return !atomic_xchg(&file_priv->rps_wait_boost, true);
1135}
1136
Chris Wilsonb3612372012-08-24 09:35:08 +01001137/**
1138 * __wait_seqno - wait until execution of seqno has finished
1139 * @ring: the ring expected to report seqno
1140 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +01001141 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +01001142 * @interruptible: do an interruptible wait (normally yes)
1143 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1144 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001145 * Note: It is of utmost importance that the passed in seqno and reset_counter
1146 * values have been read by the caller in an smp safe manner. Where read-side
1147 * locks are involved, it is sufficient to read the reset_counter before
1148 * unlocking the lock that protects the seqno. For lockless tricks, the
1149 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1150 * inserted.
1151 *
Chris Wilsonb3612372012-08-24 09:35:08 +01001152 * Returns 0 if the seqno was found within the alloted time. Else returns the
1153 * errno with remaining time filled in timeout argument.
1154 */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001155static int __wait_seqno(struct intel_engine_cs *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001156 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001157 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001158 s64 *timeout,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001159 struct drm_i915_file_private *file_priv)
Chris Wilsonb3612372012-08-24 09:35:08 +01001160{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001161 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001162 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001163 const bool irq_test_in_progress =
1164 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001165 DEFINE_WAIT(wait);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001166 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001167 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001168 int ret;
1169
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001170 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001171
Chris Wilsonb3612372012-08-24 09:35:08 +01001172 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
1173 return 0;
1174
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001175 timeout_expire = timeout ? jiffies + nsecs_to_jiffies((u64)*timeout) : 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001176
Chris Wilsonec5cc0f2014-06-12 10:28:55 +01001177 if (INTEL_INFO(dev)->gen >= 6 && ring->id == RCS && can_wait_boost(file_priv)) {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001178 gen6_rps_boost(dev_priv);
1179 if (file_priv)
1180 mod_delayed_work(dev_priv->wq,
1181 &file_priv->mm.idle_work,
1182 msecs_to_jiffies(100));
1183 }
1184
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001185 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring)))
Chris Wilsonb3612372012-08-24 09:35:08 +01001186 return -ENODEV;
1187
Chris Wilson094f9a52013-09-25 17:34:55 +01001188 /* Record current time in case interrupted by signal, or wedged */
1189 trace_i915_gem_request_wait_begin(ring, seqno);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001190 before = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001191 for (;;) {
1192 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001193
Chris Wilson094f9a52013-09-25 17:34:55 +01001194 prepare_to_wait(&ring->irq_queue, &wait,
1195 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001196
Daniel Vetterf69061b2012-12-06 09:01:42 +01001197 /* We need to check whether any gpu reset happened in between
1198 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001199 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1200 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1201 * is truely gone. */
1202 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1203 if (ret == 0)
1204 ret = -EAGAIN;
1205 break;
1206 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001207
Chris Wilson094f9a52013-09-25 17:34:55 +01001208 if (i915_seqno_passed(ring->get_seqno(ring, false), seqno)) {
1209 ret = 0;
1210 break;
1211 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001212
Chris Wilson094f9a52013-09-25 17:34:55 +01001213 if (interruptible && signal_pending(current)) {
1214 ret = -ERESTARTSYS;
1215 break;
1216 }
1217
Mika Kuoppala47e97662013-12-10 17:02:43 +02001218 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001219 ret = -ETIME;
1220 break;
1221 }
1222
1223 timer.function = NULL;
1224 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e97662013-12-10 17:02:43 +02001225 unsigned long expire;
1226
Chris Wilson094f9a52013-09-25 17:34:55 +01001227 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e97662013-12-10 17:02:43 +02001228 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001229 mod_timer(&timer, expire);
1230 }
1231
Chris Wilson5035c272013-10-04 09:58:46 +01001232 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001233
Chris Wilson094f9a52013-09-25 17:34:55 +01001234 if (timer.function) {
1235 del_singleshot_timer_sync(&timer);
1236 destroy_timer_on_stack(&timer);
1237 }
1238 }
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001239 now = ktime_get_raw_ns();
Chris Wilson094f9a52013-09-25 17:34:55 +01001240 trace_i915_gem_request_wait_end(ring, seqno);
Chris Wilsonb3612372012-08-24 09:35:08 +01001241
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001242 if (!irq_test_in_progress)
1243 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001244
1245 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001246
1247 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001248 s64 tres = *timeout - (now - before);
1249
1250 *timeout = tres < 0 ? 0 : tres;
Chris Wilsonb3612372012-08-24 09:35:08 +01001251 }
1252
Chris Wilson094f9a52013-09-25 17:34:55 +01001253 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001254}
1255
1256/**
1257 * Waits for a sequence number to be signaled, and cleans up the
1258 * request and object lists appropriately for that event.
1259 */
1260int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001261i915_wait_seqno(struct intel_engine_cs *ring, uint32_t seqno)
Chris Wilsonb3612372012-08-24 09:35:08 +01001262{
1263 struct drm_device *dev = ring->dev;
1264 struct drm_i915_private *dev_priv = dev->dev_private;
1265 bool interruptible = dev_priv->mm.interruptible;
1266 int ret;
1267
1268 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1269 BUG_ON(seqno == 0);
1270
Daniel Vetter33196de2012-11-14 17:14:05 +01001271 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001272 if (ret)
1273 return ret;
1274
1275 ret = i915_gem_check_olr(ring, seqno);
1276 if (ret)
1277 return ret;
1278
Daniel Vetterf69061b2012-12-06 09:01:42 +01001279 return __wait_seqno(ring, seqno,
1280 atomic_read(&dev_priv->gpu_error.reset_counter),
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001281 interruptible, NULL, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001282}
1283
Chris Wilsond26e3af2013-06-29 22:05:26 +01001284static int
1285i915_gem_object_wait_rendering__tail(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001286 struct intel_engine_cs *ring)
Chris Wilsond26e3af2013-06-29 22:05:26 +01001287{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001288 if (!obj->active)
1289 return 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001290
1291 /* Manually manage the write flush as we may have not yet
1292 * retired the buffer.
1293 *
1294 * Note that the last_write_seqno is always the earlier of
1295 * the two (read/write) seqno, so if we haved successfully waited,
1296 * we know we have passed the last write.
1297 */
1298 obj->last_write_seqno = 0;
Chris Wilsond26e3af2013-06-29 22:05:26 +01001299
1300 return 0;
1301}
1302
Chris Wilsonb3612372012-08-24 09:35:08 +01001303/**
1304 * Ensures that all rendering to the object has completed and the object is
1305 * safe to unbind from the GTT or access from the CPU.
1306 */
1307static __must_check int
1308i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1309 bool readonly)
1310{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001311 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonb3612372012-08-24 09:35:08 +01001312 u32 seqno;
1313 int ret;
1314
1315 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1316 if (seqno == 0)
1317 return 0;
1318
1319 ret = i915_wait_seqno(ring, seqno);
1320 if (ret)
1321 return ret;
1322
Chris Wilsond26e3af2013-06-29 22:05:26 +01001323 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilsonb3612372012-08-24 09:35:08 +01001324}
1325
Chris Wilson3236f572012-08-24 09:35:09 +01001326/* A nonblocking variant of the above wait. This is a highly dangerous routine
1327 * as the object state may change during this call.
1328 */
1329static __must_check int
1330i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson6e4930f2014-02-07 18:37:06 -02001331 struct drm_i915_file_private *file_priv,
Chris Wilson3236f572012-08-24 09:35:09 +01001332 bool readonly)
1333{
1334 struct drm_device *dev = obj->base.dev;
1335 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001336 struct intel_engine_cs *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001337 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001338 u32 seqno;
1339 int ret;
1340
1341 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1342 BUG_ON(!dev_priv->mm.interruptible);
1343
1344 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1345 if (seqno == 0)
1346 return 0;
1347
Daniel Vetter33196de2012-11-14 17:14:05 +01001348 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001349 if (ret)
1350 return ret;
1351
1352 ret = i915_gem_check_olr(ring, seqno);
1353 if (ret)
1354 return ret;
1355
Daniel Vetterf69061b2012-12-06 09:01:42 +01001356 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001357 mutex_unlock(&dev->struct_mutex);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001358 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, file_priv);
Chris Wilson3236f572012-08-24 09:35:09 +01001359 mutex_lock(&dev->struct_mutex);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001360 if (ret)
1361 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001362
Chris Wilsond26e3af2013-06-29 22:05:26 +01001363 return i915_gem_object_wait_rendering__tail(obj, ring);
Chris Wilson3236f572012-08-24 09:35:09 +01001364}
1365
Eric Anholt673a3942008-07-30 12:06:12 -07001366/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001367 * Called when user space prepares to use an object with the CPU, either
1368 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001369 */
1370int
1371i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001372 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001373{
1374 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001375 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001376 uint32_t read_domains = args->read_domains;
1377 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001378 int ret;
1379
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001380 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001381 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001382 return -EINVAL;
1383
Chris Wilson21d509e2009-06-06 09:46:02 +01001384 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001385 return -EINVAL;
1386
1387 /* Having something in the write domain implies it's in the read
1388 * domain, and only that read domain. Enforce that in the request.
1389 */
1390 if (write_domain != 0 && read_domains != write_domain)
1391 return -EINVAL;
1392
Chris Wilson76c1dec2010-09-25 11:22:51 +01001393 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001394 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001395 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001396
Chris Wilson05394f32010-11-08 19:18:58 +00001397 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001398 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001399 ret = -ENOENT;
1400 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001401 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001402
Chris Wilson3236f572012-08-24 09:35:09 +01001403 /* Try to flush the object off the GPU without holding the lock.
1404 * We will repeat the flush holding the lock in the normal manner
1405 * to catch cases where we are gazumped.
1406 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001407 ret = i915_gem_object_wait_rendering__nonblocking(obj,
1408 file->driver_priv,
1409 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001410 if (ret)
1411 goto unref;
1412
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001413 if (read_domains & I915_GEM_DOMAIN_GTT) {
1414 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001415
1416 /* Silently promote "you're not bound, there was nothing to do"
1417 * to success, since the client was just asking us to
1418 * make sure everything was done.
1419 */
1420 if (ret == -EINVAL)
1421 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001422 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001423 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001424 }
1425
Chris Wilson3236f572012-08-24 09:35:09 +01001426unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001427 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001428unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001429 mutex_unlock(&dev->struct_mutex);
1430 return ret;
1431}
1432
1433/**
1434 * Called when user space has done writes to this buffer
1435 */
1436int
1437i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001438 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001439{
1440 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001441 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001442 int ret = 0;
1443
Chris Wilson76c1dec2010-09-25 11:22:51 +01001444 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001445 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001446 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001447
Chris Wilson05394f32010-11-08 19:18:58 +00001448 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001449 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001450 ret = -ENOENT;
1451 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001452 }
1453
Eric Anholt673a3942008-07-30 12:06:12 -07001454 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001455 if (obj->pin_display)
1456 i915_gem_object_flush_cpu_write_domain(obj, true);
Eric Anholte47c68e2008-11-14 13:35:19 -08001457
Chris Wilson05394f32010-11-08 19:18:58 +00001458 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001459unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001460 mutex_unlock(&dev->struct_mutex);
1461 return ret;
1462}
1463
1464/**
1465 * Maps the contents of an object, returning the address it is mapped
1466 * into.
1467 *
1468 * While the mapping holds a reference on the contents of the object, it doesn't
1469 * imply a ref on the object itself.
1470 */
1471int
1472i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001473 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001474{
1475 struct drm_i915_gem_mmap *args = data;
1476 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001477 unsigned long addr;
1478
Chris Wilson05394f32010-11-08 19:18:58 +00001479 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001480 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001481 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001482
Daniel Vetter1286ff72012-05-10 15:25:09 +02001483 /* prime objects have no backing filp to GEM mmap
1484 * pages from.
1485 */
1486 if (!obj->filp) {
1487 drm_gem_object_unreference_unlocked(obj);
1488 return -EINVAL;
1489 }
1490
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001491 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001492 PROT_READ | PROT_WRITE, MAP_SHARED,
1493 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001494 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001495 if (IS_ERR((void *)addr))
1496 return addr;
1497
1498 args->addr_ptr = (uint64_t) addr;
1499
1500 return 0;
1501}
1502
Jesse Barnesde151cf2008-11-12 10:03:55 -08001503/**
1504 * i915_gem_fault - fault a page into the GTT
1505 * vma: VMA in question
1506 * vmf: fault info
1507 *
1508 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1509 * from userspace. The fault handler takes care of binding the object to
1510 * the GTT (if needed), allocating and programming a fence register (again,
1511 * only if needed based on whether the old reg is still valid or the object
1512 * is tiled) and inserting a new PTE into the faulting process.
1513 *
1514 * Note that the faulting process may involve evicting existing objects
1515 * from the GTT and/or fence registers to make room. So performance may
1516 * suffer if the GTT working set is large or there are few fence registers
1517 * left.
1518 */
1519int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1520{
Chris Wilson05394f32010-11-08 19:18:58 +00001521 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1522 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001523 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001524 pgoff_t page_offset;
1525 unsigned long pfn;
1526 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001527 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001528
Paulo Zanonif65c9162013-11-27 18:20:34 -02001529 intel_runtime_pm_get(dev_priv);
1530
Jesse Barnesde151cf2008-11-12 10:03:55 -08001531 /* We don't use vmf->pgoff since that has the fake offset */
1532 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1533 PAGE_SHIFT;
1534
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001535 ret = i915_mutex_lock_interruptible(dev);
1536 if (ret)
1537 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001538
Chris Wilsondb53a302011-02-03 11:57:46 +00001539 trace_i915_gem_object_fault(obj, page_offset, true, write);
1540
Chris Wilson6e4930f2014-02-07 18:37:06 -02001541 /* Try to flush the object off the GPU first without holding the lock.
1542 * Upon reacquiring the lock, we will perform our sanity checks and then
1543 * repeat the flush holding the lock in the normal manner to catch cases
1544 * where we are gazumped.
1545 */
1546 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1547 if (ret)
1548 goto unlock;
1549
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001550 /* Access to snoopable pages through the GTT is incoherent. */
1551 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001552 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001553 goto unlock;
1554 }
1555
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001556 /* Now bind it into the GTT if needed */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01001557 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001558 if (ret)
1559 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001560
Chris Wilsonc9839302012-11-20 10:45:17 +00001561 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1562 if (ret)
1563 goto unpin;
1564
1565 ret = i915_gem_object_get_fence(obj);
1566 if (ret)
1567 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001568
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001569 /* Finally, remap it using the new GTT offset */
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001570 pfn = dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj);
1571 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001572
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001573 if (!obj->fault_mappable) {
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001574 unsigned long size = min_t(unsigned long,
1575 vma->vm_end - vma->vm_start,
1576 obj->base.size);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001577 int i;
1578
Ville Syrjäläbeff0d02014-06-17 21:03:00 +03001579 for (i = 0; i < size >> PAGE_SHIFT; i++) {
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001580 ret = vm_insert_pfn(vma,
1581 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1582 pfn + i);
1583 if (ret)
1584 break;
1585 }
1586
1587 obj->fault_mappable = true;
1588 } else
1589 ret = vm_insert_pfn(vma,
1590 (unsigned long)vmf->virtual_address,
1591 pfn + page_offset);
Chris Wilsonc9839302012-11-20 10:45:17 +00001592unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001593 i915_gem_object_ggtt_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001594unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001595 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001596out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001597 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001598 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001599 /*
1600 * We eat errors when the gpu is terminally wedged to avoid
1601 * userspace unduly crashing (gl has no provisions for mmaps to
1602 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1603 * and so needs to be reported.
1604 */
1605 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001606 ret = VM_FAULT_SIGBUS;
1607 break;
1608 }
Chris Wilson045e7692010-11-07 09:18:22 +00001609 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001610 /*
1611 * EAGAIN means the gpu is hung and we'll wait for the error
1612 * handler to reset everything when re-faulting in
1613 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001614 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001615 case 0:
1616 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001617 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001618 case -EBUSY:
1619 /*
1620 * EBUSY is ok: this just means that another thread
1621 * already did the job.
1622 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001623 ret = VM_FAULT_NOPAGE;
1624 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001625 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001626 ret = VM_FAULT_OOM;
1627 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001628 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001629 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001630 ret = VM_FAULT_SIGBUS;
1631 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001632 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001633 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001634 ret = VM_FAULT_SIGBUS;
1635 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001636 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001637
1638 intel_runtime_pm_put(dev_priv);
1639 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001640}
1641
1642/**
Chris Wilson901782b2009-07-10 08:18:50 +01001643 * i915_gem_release_mmap - remove physical page mappings
1644 * @obj: obj in question
1645 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001646 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001647 * relinquish ownership of the pages back to the system.
1648 *
1649 * It is vital that we remove the page mapping if we have mapped a tiled
1650 * object through the GTT and then lose the fence register due to
1651 * resource pressure. Similarly if the object has been moved out of the
1652 * aperture, than pages mapped into userspace must be revoked. Removing the
1653 * mapping will then trigger a page fault on the next user access, allowing
1654 * fixup by i915_gem_fault().
1655 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001656void
Chris Wilson05394f32010-11-08 19:18:58 +00001657i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001658{
Chris Wilson6299f992010-11-24 12:23:44 +00001659 if (!obj->fault_mappable)
1660 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001661
David Herrmann6796cb12014-01-03 14:24:19 +01001662 drm_vma_node_unmap(&obj->base.vma_node,
1663 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001664 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001665}
1666
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001667void
1668i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1669{
1670 struct drm_i915_gem_object *obj;
1671
1672 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1673 i915_gem_release_mmap(obj);
1674}
1675
Imre Deak0fa87792013-01-07 21:47:35 +02001676uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001677i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001678{
Chris Wilsone28f8712011-07-18 13:11:49 -07001679 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001680
1681 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001682 tiling_mode == I915_TILING_NONE)
1683 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001684
1685 /* Previous chips need a power-of-two fence region when tiling */
1686 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001687 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001688 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001689 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001690
Chris Wilsone28f8712011-07-18 13:11:49 -07001691 while (gtt_size < size)
1692 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001693
Chris Wilsone28f8712011-07-18 13:11:49 -07001694 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001695}
1696
Jesse Barnesde151cf2008-11-12 10:03:55 -08001697/**
1698 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1699 * @obj: object to check
1700 *
1701 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001702 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001703 */
Imre Deakd865110c2013-01-07 21:47:33 +02001704uint32_t
1705i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1706 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001707{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001708 /*
1709 * Minimum alignment is 4k (GTT page size), but might be greater
1710 * if a fence register is needed for the object.
1711 */
Imre Deakd865110c2013-01-07 21:47:33 +02001712 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001713 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001714 return 4096;
1715
1716 /*
1717 * Previous chips need to be aligned to the size of the smallest
1718 * fence register that can contain the object.
1719 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001720 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001721}
1722
Chris Wilsond8cb5082012-08-11 15:41:03 +01001723static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1724{
1725 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1726 int ret;
1727
David Herrmann0de23972013-07-24 21:07:52 +02001728 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001729 return 0;
1730
Daniel Vetterda494d72012-12-20 15:11:16 +01001731 dev_priv->mm.shrinker_no_lock_stealing = true;
1732
Chris Wilsond8cb5082012-08-11 15:41:03 +01001733 ret = drm_gem_create_mmap_offset(&obj->base);
1734 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001735 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001736
1737 /* Badly fragmented mmap space? The only way we can recover
1738 * space is by destroying unwanted objects. We can't randomly release
1739 * mmap_offsets as userspace expects them to be persistent for the
1740 * lifetime of the objects. The closest we can is to release the
1741 * offsets on purgeable objects by truncating it and marking it purged,
1742 * which prevents userspace from ever using that object again.
1743 */
1744 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1745 ret = drm_gem_create_mmap_offset(&obj->base);
1746 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001747 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001748
1749 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001750 ret = drm_gem_create_mmap_offset(&obj->base);
1751out:
1752 dev_priv->mm.shrinker_no_lock_stealing = false;
1753
1754 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001755}
1756
1757static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1758{
Chris Wilsond8cb5082012-08-11 15:41:03 +01001759 drm_gem_free_mmap_offset(&obj->base);
1760}
1761
Jesse Barnesde151cf2008-11-12 10:03:55 -08001762int
Dave Airlieff72145b2011-02-07 12:16:14 +10001763i915_gem_mmap_gtt(struct drm_file *file,
1764 struct drm_device *dev,
1765 uint32_t handle,
1766 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001767{
Chris Wilsonda761a62010-10-27 17:37:08 +01001768 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001769 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001770 int ret;
1771
Chris Wilson76c1dec2010-09-25 11:22:51 +01001772 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001773 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001774 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001775
Dave Airlieff72145b2011-02-07 12:16:14 +10001776 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001777 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001778 ret = -ENOENT;
1779 goto unlock;
1780 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001781
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001782 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001783 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001784 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001785 }
1786
Chris Wilson05394f32010-11-08 19:18:58 +00001787 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00001788 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00001789 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001790 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001791 }
1792
Chris Wilsond8cb5082012-08-11 15:41:03 +01001793 ret = i915_gem_object_create_mmap_offset(obj);
1794 if (ret)
1795 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001796
David Herrmann0de23972013-07-24 21:07:52 +02001797 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001798
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001799out:
Chris Wilson05394f32010-11-08 19:18:58 +00001800 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001801unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001802 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001803 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001804}
1805
Dave Airlieff72145b2011-02-07 12:16:14 +10001806/**
1807 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1808 * @dev: DRM device
1809 * @data: GTT mapping ioctl data
1810 * @file: GEM object info
1811 *
1812 * Simply returns the fake offset to userspace so it can mmap it.
1813 * The mmap call will end up in drm_gem_mmap(), which will set things
1814 * up so we can get faults in the handler above.
1815 *
1816 * The fault handler will take care of binding the object into the GTT
1817 * (since it may have been evicted to make room for something), allocating
1818 * a fence register, and mapping the appropriate aperture address into
1819 * userspace.
1820 */
1821int
1822i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1823 struct drm_file *file)
1824{
1825 struct drm_i915_gem_mmap_gtt *args = data;
1826
Dave Airlieff72145b2011-02-07 12:16:14 +10001827 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1828}
1829
Chris Wilson55372522014-03-25 13:23:06 +00001830static inline int
1831i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1832{
1833 return obj->madv == I915_MADV_DONTNEED;
1834}
1835
Daniel Vetter225067e2012-08-20 10:23:20 +02001836/* Immediately discard the backing storage */
1837static void
1838i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001839{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001840 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001841
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001842 if (obj->base.filp == NULL)
1843 return;
1844
Daniel Vetter225067e2012-08-20 10:23:20 +02001845 /* Our goal here is to return as much of the memory as
1846 * is possible back to the system as we are called from OOM.
1847 * To do this we must instruct the shmfs to drop all of its
1848 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001849 */
Chris Wilson55372522014-03-25 13:23:06 +00001850 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02001851 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001852}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001853
Chris Wilson55372522014-03-25 13:23:06 +00001854/* Try to discard unwanted pages */
1855static void
1856i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02001857{
Chris Wilson55372522014-03-25 13:23:06 +00001858 struct address_space *mapping;
1859
1860 switch (obj->madv) {
1861 case I915_MADV_DONTNEED:
1862 i915_gem_object_truncate(obj);
1863 case __I915_MADV_PURGED:
1864 return;
1865 }
1866
1867 if (obj->base.filp == NULL)
1868 return;
1869
1870 mapping = file_inode(obj->base.filp)->i_mapping,
1871 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001872}
1873
Chris Wilson5cdf5882010-09-27 15:51:07 +01001874static void
Chris Wilson05394f32010-11-08 19:18:58 +00001875i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001876{
Imre Deak90797e62013-02-18 19:28:03 +02001877 struct sg_page_iter sg_iter;
1878 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001879
Chris Wilson05394f32010-11-08 19:18:58 +00001880 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001881
Chris Wilson6c085a72012-08-20 11:40:46 +02001882 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1883 if (ret) {
1884 /* In the event of a disaster, abandon all caches and
1885 * hope for the best.
1886 */
1887 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01001888 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02001889 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1890 }
1891
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001892 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001893 i915_gem_object_save_bit_17_swizzle(obj);
1894
Chris Wilson05394f32010-11-08 19:18:58 +00001895 if (obj->madv == I915_MADV_DONTNEED)
1896 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001897
Imre Deak90797e62013-02-18 19:28:03 +02001898 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001899 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001900
Chris Wilson05394f32010-11-08 19:18:58 +00001901 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001902 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001903
Chris Wilson05394f32010-11-08 19:18:58 +00001904 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001905 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001906
Chris Wilson9da3da62012-06-01 15:20:22 +01001907 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001908 }
Chris Wilson05394f32010-11-08 19:18:58 +00001909 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001910
Chris Wilson9da3da62012-06-01 15:20:22 +01001911 sg_free_table(obj->pages);
1912 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001913}
1914
Chris Wilsondd624af2013-01-15 12:39:35 +00001915int
Chris Wilson37e680a2012-06-07 15:38:42 +01001916i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1917{
1918 const struct drm_i915_gem_object_ops *ops = obj->ops;
1919
Chris Wilson2f745ad2012-09-04 21:02:58 +01001920 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001921 return 0;
1922
Chris Wilsona5570172012-09-04 21:02:54 +01001923 if (obj->pages_pin_count)
1924 return -EBUSY;
1925
Ben Widawsky98438772013-07-31 17:00:12 -07001926 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07001927
Chris Wilsona2165e32012-12-03 11:49:00 +00001928 /* ->put_pages might need to allocate memory for the bit17 swizzle
1929 * array, hence protect them from being reaped by removing them from gtt
1930 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07001931 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00001932
Chris Wilson37e680a2012-06-07 15:38:42 +01001933 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001934 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001935
Chris Wilson55372522014-03-25 13:23:06 +00001936 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02001937
1938 return 0;
1939}
1940
Chris Wilsond9973b42013-10-04 10:33:00 +01001941static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001942__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1943 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001944{
Chris Wilsonc8725f32014-03-17 12:21:55 +00001945 struct list_head still_in_list;
1946 struct drm_i915_gem_object *obj;
Chris Wilsond9973b42013-10-04 10:33:00 +01001947 unsigned long count = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02001948
Chris Wilson57094f82013-09-04 10:45:50 +01001949 /*
Chris Wilsonc8725f32014-03-17 12:21:55 +00001950 * As we may completely rewrite the (un)bound list whilst unbinding
Chris Wilson57094f82013-09-04 10:45:50 +01001951 * (due to retiring requests) we have to strictly process only
1952 * one element of the list at the time, and recheck the list
1953 * on every iteration.
Chris Wilsonc8725f32014-03-17 12:21:55 +00001954 *
1955 * In particular, we must hold a reference whilst removing the
1956 * object as we may end up waiting for and/or retiring the objects.
1957 * This might release the final reference (held by the active list)
1958 * and result in the object being freed from under us. This is
1959 * similar to the precautions the eviction code must take whilst
1960 * removing objects.
1961 *
1962 * Also note that although these lists do not hold a reference to
1963 * the object we can safely grab one here: The final object
1964 * unreferencing and the bound_list are both protected by the
1965 * dev->struct_mutex and so we won't ever be able to observe an
1966 * object on the bound_list with a reference count equals 0.
Chris Wilson57094f82013-09-04 10:45:50 +01001967 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00001968 INIT_LIST_HEAD(&still_in_list);
1969 while (count < target && !list_empty(&dev_priv->mm.unbound_list)) {
1970 obj = list_first_entry(&dev_priv->mm.unbound_list,
1971 typeof(*obj), global_list);
1972 list_move_tail(&obj->global_list, &still_in_list);
1973
1974 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1975 continue;
1976
1977 drm_gem_object_reference(&obj->base);
1978
1979 if (i915_gem_object_put_pages(obj) == 0)
1980 count += obj->base.size >> PAGE_SHIFT;
1981
1982 drm_gem_object_unreference(&obj->base);
1983 }
1984 list_splice(&still_in_list, &dev_priv->mm.unbound_list);
1985
1986 INIT_LIST_HEAD(&still_in_list);
Chris Wilson57094f82013-09-04 10:45:50 +01001987 while (count < target && !list_empty(&dev_priv->mm.bound_list)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001988 struct i915_vma *vma, *v;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001989
Chris Wilson57094f82013-09-04 10:45:50 +01001990 obj = list_first_entry(&dev_priv->mm.bound_list,
1991 typeof(*obj), global_list);
Chris Wilsonc8725f32014-03-17 12:21:55 +00001992 list_move_tail(&obj->global_list, &still_in_list);
Chris Wilson57094f82013-09-04 10:45:50 +01001993
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07001994 if (!i915_gem_object_is_purgeable(obj) && purgeable_only)
1995 continue;
1996
Chris Wilson57094f82013-09-04 10:45:50 +01001997 drm_gem_object_reference(&obj->base);
1998
Ben Widawsky07fe0b12013-07-31 17:00:10 -07001999 list_for_each_entry_safe(vma, v, &obj->vma_list, vma_link)
2000 if (i915_vma_unbind(vma))
2001 break;
Ben Widawsky80dcfdb2013-07-31 17:00:01 -07002002
Chris Wilson57094f82013-09-04 10:45:50 +01002003 if (i915_gem_object_put_pages(obj) == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02002004 count += obj->base.size >> PAGE_SHIFT;
Chris Wilson57094f82013-09-04 10:45:50 +01002005
2006 drm_gem_object_unreference(&obj->base);
Chris Wilson6c085a72012-08-20 11:40:46 +02002007 }
Chris Wilsonc8725f32014-03-17 12:21:55 +00002008 list_splice(&still_in_list, &dev_priv->mm.bound_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02002009
2010 return count;
2011}
2012
Chris Wilsond9973b42013-10-04 10:33:00 +01002013static unsigned long
Daniel Vetter93927ca2013-01-10 18:03:00 +01002014i915_gem_purge(struct drm_i915_private *dev_priv, long target)
2015{
2016 return __i915_gem_shrink(dev_priv, target, true);
2017}
2018
Chris Wilsond9973b42013-10-04 10:33:00 +01002019static unsigned long
Chris Wilson6c085a72012-08-20 11:40:46 +02002020i915_gem_shrink_all(struct drm_i915_private *dev_priv)
2021{
Chris Wilson6c085a72012-08-20 11:40:46 +02002022 i915_gem_evict_everything(dev_priv->dev);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002023 return __i915_gem_shrink(dev_priv, LONG_MAX, false);
Daniel Vetter225067e2012-08-20 10:23:20 +02002024}
2025
Chris Wilson37e680a2012-06-07 15:38:42 +01002026static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002027i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002028{
Chris Wilson6c085a72012-08-20 11:40:46 +02002029 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002030 int page_count, i;
2031 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002032 struct sg_table *st;
2033 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002034 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002035 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002036 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02002037 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002038
Chris Wilson6c085a72012-08-20 11:40:46 +02002039 /* Assert that the object is not currently in any GPU domain. As it
2040 * wasn't in the GTT, there shouldn't be any way it could have been in
2041 * a GPU cache
2042 */
2043 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2044 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2045
Chris Wilson9da3da62012-06-01 15:20:22 +01002046 st = kmalloc(sizeof(*st), GFP_KERNEL);
2047 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002048 return -ENOMEM;
2049
Chris Wilson9da3da62012-06-01 15:20:22 +01002050 page_count = obj->base.size / PAGE_SIZE;
2051 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002052 kfree(st);
2053 return -ENOMEM;
2054 }
2055
2056 /* Get the list of pages out of our struct file. They'll be pinned
2057 * at this point until we release them.
2058 *
2059 * Fail silently without starting the shrinker
2060 */
Al Viro496ad9a2013-01-23 17:07:38 -05002061 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02002062 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08002063 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02002064 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02002065 sg = st->sgl;
2066 st->nents = 0;
2067 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002068 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2069 if (IS_ERR(page)) {
2070 i915_gem_purge(dev_priv, page_count);
2071 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2072 }
2073 if (IS_ERR(page)) {
2074 /* We've tried hard to allocate the memory by reaping
2075 * our own buffer, now let the real VM do its job and
2076 * go down in flames if truly OOM.
2077 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002078 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1be22014-05-25 14:34:10 +02002079 page = shmem_read_mapping_page(mapping, i);
Chris Wilson6c085a72012-08-20 11:40:46 +02002080 if (IS_ERR(page))
2081 goto err_pages;
Chris Wilson6c085a72012-08-20 11:40:46 +02002082 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002083#ifdef CONFIG_SWIOTLB
2084 if (swiotlb_nr_tbl()) {
2085 st->nents++;
2086 sg_set_page(sg, page, PAGE_SIZE, 0);
2087 sg = sg_next(sg);
2088 continue;
2089 }
2090#endif
Imre Deak90797e62013-02-18 19:28:03 +02002091 if (!i || page_to_pfn(page) != last_pfn + 1) {
2092 if (i)
2093 sg = sg_next(sg);
2094 st->nents++;
2095 sg_set_page(sg, page, PAGE_SIZE, 0);
2096 } else {
2097 sg->length += PAGE_SIZE;
2098 }
2099 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002100
2101 /* Check that the i965g/gm workaround works. */
2102 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002103 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002104#ifdef CONFIG_SWIOTLB
2105 if (!swiotlb_nr_tbl())
2106#endif
2107 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002108 obj->pages = st;
2109
Eric Anholt673a3942008-07-30 12:06:12 -07002110 if (i915_gem_object_needs_bit17_swizzle(obj))
2111 i915_gem_object_do_bit_17_swizzle(obj);
2112
2113 return 0;
2114
2115err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002116 sg_mark_end(sg);
2117 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002118 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002119 sg_free_table(st);
2120 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002121
2122 /* shmemfs first checks if there is enough memory to allocate the page
2123 * and reports ENOSPC should there be insufficient, along with the usual
2124 * ENOMEM for a genuine allocation failure.
2125 *
2126 * We use ENOSPC in our driver to mean that we have run out of aperture
2127 * space and so want to translate the error from shmemfs back to our
2128 * usual understanding of ENOMEM.
2129 */
2130 if (PTR_ERR(page) == -ENOSPC)
2131 return -ENOMEM;
2132 else
2133 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002134}
2135
Chris Wilson37e680a2012-06-07 15:38:42 +01002136/* Ensure that the associated pages are gathered from the backing storage
2137 * and pinned into our object. i915_gem_object_get_pages() may be called
2138 * multiple times before they are released by a single call to
2139 * i915_gem_object_put_pages() - once the pages are no longer referenced
2140 * either as a result of memory pressure (reaping pages under the shrinker)
2141 * or as the object is itself released.
2142 */
2143int
2144i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2145{
2146 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2147 const struct drm_i915_gem_object_ops *ops = obj->ops;
2148 int ret;
2149
Chris Wilson2f745ad2012-09-04 21:02:58 +01002150 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002151 return 0;
2152
Chris Wilson43e28f02013-01-08 10:53:09 +00002153 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002154 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002155 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002156 }
2157
Chris Wilsona5570172012-09-04 21:02:54 +01002158 BUG_ON(obj->pages_pin_count);
2159
Chris Wilson37e680a2012-06-07 15:38:42 +01002160 ret = ops->get_pages(obj);
2161 if (ret)
2162 return ret;
2163
Ben Widawsky35c20a62013-05-31 11:28:48 -07002164 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilson37e680a2012-06-07 15:38:42 +01002165 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002166}
2167
Ben Widawskye2d05a82013-09-24 09:57:58 -07002168static void
Chris Wilson05394f32010-11-08 19:18:58 +00002169i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002170 struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002171{
Chris Wilson9d7730912012-11-27 16:22:52 +00002172 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01002173
Zou Nan hai852835f2010-05-21 09:08:56 +08002174 BUG_ON(ring == NULL);
Chris Wilson02978ff2013-07-09 09:22:39 +01002175 if (obj->ring != ring && obj->last_write_seqno) {
2176 /* Keep the seqno relative to the current ring */
2177 obj->last_write_seqno = seqno;
2178 }
Chris Wilson05394f32010-11-08 19:18:58 +00002179 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002180
2181 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00002182 if (!obj->active) {
2183 drm_gem_object_reference(&obj->base);
2184 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07002185 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01002186
Chris Wilson05394f32010-11-08 19:18:58 +00002187 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002188
Chris Wilson0201f1e2012-07-20 12:41:01 +01002189 obj->last_read_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002190}
2191
Ben Widawskye2d05a82013-09-24 09:57:58 -07002192void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002193 struct intel_engine_cs *ring)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002194{
2195 list_move_tail(&vma->mm_list, &vma->vm->active_list);
2196 return i915_gem_object_move_to_active(vma->obj, ring);
2197}
2198
Chris Wilsoncaea7472010-11-12 13:53:37 +00002199static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00002200i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
2201{
Ben Widawskyca191b12013-07-31 17:00:14 -07002202 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002203 struct i915_address_space *vm;
2204 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002205
Chris Wilson65ce3022012-07-20 12:41:02 +01002206 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002207 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01002208
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002209 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2210 vma = i915_gem_obj_to_vma(obj, vm);
2211 if (vma && !list_empty(&vma->mm_list))
2212 list_move_tail(&vma->mm_list, &vm->inactive_list);
2213 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002214
Daniel Vetterf99d7062014-06-19 16:01:59 +02002215 intel_fb_obj_flush(obj, true);
2216
Chris Wilson65ce3022012-07-20 12:41:02 +01002217 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002218 obj->ring = NULL;
2219
Chris Wilson65ce3022012-07-20 12:41:02 +01002220 obj->last_read_seqno = 0;
2221 obj->last_write_seqno = 0;
2222 obj->base.write_domain = 0;
2223
2224 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002225
2226 obj->active = 0;
2227 drm_gem_object_unreference(&obj->base);
2228
2229 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08002230}
Eric Anholt673a3942008-07-30 12:06:12 -07002231
Chris Wilsonc8725f32014-03-17 12:21:55 +00002232static void
2233i915_gem_object_retire(struct drm_i915_gem_object *obj)
2234{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002235 struct intel_engine_cs *ring = obj->ring;
Chris Wilsonc8725f32014-03-17 12:21:55 +00002236
2237 if (ring == NULL)
2238 return;
2239
2240 if (i915_seqno_passed(ring->get_seqno(ring, true),
2241 obj->last_read_seqno))
2242 i915_gem_object_move_to_inactive(obj);
2243}
2244
Chris Wilson9d7730912012-11-27 16:22:52 +00002245static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002246i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002247{
Chris Wilson9d7730912012-11-27 16:22:52 +00002248 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002249 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002250 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002251
Chris Wilson107f27a52012-12-10 13:56:17 +02002252 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002253 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002254 ret = intel_ring_idle(ring);
2255 if (ret)
2256 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002257 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002258 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002259
2260 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002261 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002262 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002263
Ben Widawskyebc348b2014-04-29 14:52:28 -07002264 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2265 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002266 }
2267
2268 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002269}
2270
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002271int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2272{
2273 struct drm_i915_private *dev_priv = dev->dev_private;
2274 int ret;
2275
2276 if (seqno == 0)
2277 return -EINVAL;
2278
2279 /* HWS page needs to be set less than what we
2280 * will inject to ring
2281 */
2282 ret = i915_gem_init_seqno(dev, seqno - 1);
2283 if (ret)
2284 return ret;
2285
2286 /* Carefully set the last_seqno value so that wrap
2287 * detection still works
2288 */
2289 dev_priv->next_seqno = seqno;
2290 dev_priv->last_seqno = seqno - 1;
2291 if (dev_priv->last_seqno == 0)
2292 dev_priv->last_seqno--;
2293
2294 return 0;
2295}
2296
Chris Wilson9d7730912012-11-27 16:22:52 +00002297int
2298i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002299{
Chris Wilson9d7730912012-11-27 16:22:52 +00002300 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002301
Chris Wilson9d7730912012-11-27 16:22:52 +00002302 /* reserve 0 for non-seqno */
2303 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002304 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002305 if (ret)
2306 return ret;
2307
2308 dev_priv->next_seqno = 1;
2309 }
2310
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002311 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002312 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002313}
2314
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002315int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002316 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002317 struct drm_i915_gem_object *obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002318 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002319{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002320 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002321 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002322 struct intel_ringbuffer *ringbuf;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002323 u32 request_ring_position, request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002324 int ret;
2325
Oscar Mateo48e29f52014-07-24 17:04:29 +01002326 request = ring->preallocated_lazy_request;
2327 if (WARN_ON(request == NULL))
2328 return -ENOMEM;
2329
2330 if (i915.enable_execlists) {
2331 struct intel_context *ctx = request->ctx;
2332 ringbuf = ctx->engine[ring->id].ringbuf;
2333 } else
2334 ringbuf = ring->buffer;
2335
2336 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002337 /*
2338 * Emit any outstanding flushes - execbuf can fail to emit the flush
2339 * after having emitted the batchbuffer command. Hence we need to fix
2340 * things up similar to emitting the lazy request. The difference here
2341 * is that the flush _must_ happen before the next request, no matter
2342 * what.
2343 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002344 if (i915.enable_execlists) {
2345 ret = logical_ring_flush_all_caches(ringbuf);
2346 if (ret)
2347 return ret;
2348 } else {
2349 ret = intel_ring_flush_all_caches(ring);
2350 if (ret)
2351 return ret;
2352 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002353
Chris Wilsona71d8d92012-02-15 11:25:36 +00002354 /* Record the position of the start of the request so that
2355 * should we detect the updated seqno part-way through the
2356 * GPU processing the request, we never over-estimate the
2357 * position of the head.
2358 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002359 request_ring_position = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002360
Oscar Mateo48e29f52014-07-24 17:04:29 +01002361 if (i915.enable_execlists) {
2362 ret = ring->emit_request(ringbuf);
2363 if (ret)
2364 return ret;
2365 } else {
2366 ret = ring->add_request(ring);
2367 if (ret)
2368 return ret;
2369 }
Eric Anholt673a3942008-07-30 12:06:12 -07002370
Chris Wilson9d7730912012-11-27 16:22:52 +00002371 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002372 request->ring = ring;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002373 request->head = request_start;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002374 request->tail = request_ring_position;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002375
2376 /* Whilst this request exists, batch_obj will be on the
2377 * active_list, and so will hold the active reference. Only when this
2378 * request is retired will the the batch_obj be moved onto the
2379 * inactive_list and lose its active reference. Hence we do not need
2380 * to explicitly hold another reference here.
2381 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002382 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002383
Oscar Mateo48e29f52014-07-24 17:04:29 +01002384 if (!i915.enable_execlists) {
2385 /* Hold a reference to the current context so that we can inspect
2386 * it later in case a hangcheck error event fires.
2387 */
2388 request->ctx = ring->last_context;
2389 if (request->ctx)
2390 i915_gem_context_reference(request->ctx);
2391 }
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002392
Eric Anholt673a3942008-07-30 12:06:12 -07002393 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002394 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002395 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002396
Chris Wilsondb53a302011-02-03 11:57:46 +00002397 if (file) {
2398 struct drm_i915_file_private *file_priv = file->driver_priv;
2399
Chris Wilson1c255952010-09-26 11:03:27 +01002400 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002401 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002402 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002403 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002404 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002405 }
Eric Anholt673a3942008-07-30 12:06:12 -07002406
Chris Wilson9d7730912012-11-27 16:22:52 +00002407 trace_i915_gem_request_add(ring, request->seqno);
Chris Wilson18235212013-09-04 10:45:51 +01002408 ring->outstanding_lazy_seqno = 0;
Chris Wilson3c0e2342013-09-04 10:45:52 +01002409 ring->preallocated_lazy_request = NULL;
Chris Wilsondb53a302011-02-03 11:57:46 +00002410
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02002411 if (!dev_priv->ums.mm_suspended) {
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002412 i915_queue_hangcheck(ring->dev);
2413
Chris Wilsonf62a0072014-02-21 17:55:39 +00002414 cancel_delayed_work_sync(&dev_priv->mm.idle_work);
2415 queue_delayed_work(dev_priv->wq,
2416 &dev_priv->mm.retire_work,
2417 round_jiffies_up_relative(HZ));
2418 intel_mark_busy(dev_priv->dev);
Ben Gamarif65d9422009-09-14 17:48:44 -04002419 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002420
Chris Wilsonacb868d2012-09-26 13:47:30 +01002421 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002422 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002423 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002424}
2425
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002426static inline void
2427i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002428{
Chris Wilson1c255952010-09-26 11:03:27 +01002429 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002430
Chris Wilson1c255952010-09-26 11:03:27 +01002431 if (!file_priv)
2432 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002433
Chris Wilson1c255952010-09-26 11:03:27 +01002434 spin_lock(&file_priv->mm.lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002435 list_del(&request->client_list);
2436 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01002437 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002438}
2439
Mika Kuoppala939fd762014-01-30 19:04:44 +02002440static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002441 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002442{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002443 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002444
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002445 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2446
2447 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002448 return true;
2449
2450 if (elapsed <= DRM_I915_CTX_BAN_PERIOD) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002451 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002452 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002453 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002454 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2455 if (i915_stop_ring_allow_warn(dev_priv))
2456 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002457 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002458 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002459 }
2460
2461 return false;
2462}
2463
Mika Kuoppala939fd762014-01-30 19:04:44 +02002464static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002465 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002466 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002467{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002468 struct i915_ctx_hang_stats *hs;
2469
2470 if (WARN_ON(!ctx))
2471 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002472
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002473 hs = &ctx->hang_stats;
2474
2475 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002476 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002477 hs->batch_active++;
2478 hs->guilty_ts = get_seconds();
2479 } else {
2480 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002481 }
2482}
2483
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002484static void i915_gem_free_request(struct drm_i915_gem_request *request)
2485{
2486 list_del(&request->list);
2487 i915_gem_request_remove_from_client(request);
2488
2489 if (request->ctx)
2490 i915_gem_context_unreference(request->ctx);
2491
2492 kfree(request);
2493}
2494
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002495struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002496i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002497{
Chris Wilson4db080f2013-12-04 11:37:09 +00002498 struct drm_i915_gem_request *request;
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002499 u32 completed_seqno;
2500
2501 completed_seqno = ring->get_seqno(ring, false);
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002502
Chris Wilson4db080f2013-12-04 11:37:09 +00002503 list_for_each_entry(request, &ring->request_list, list) {
2504 if (i915_seqno_passed(completed_seqno, request->seqno))
2505 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002506
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002507 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002508 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002509
2510 return NULL;
2511}
2512
2513static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002514 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002515{
2516 struct drm_i915_gem_request *request;
2517 bool ring_hung;
2518
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002519 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002520
2521 if (request == NULL)
2522 return;
2523
2524 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2525
Mika Kuoppala939fd762014-01-30 19:04:44 +02002526 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002527
2528 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002529 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002530}
2531
2532static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002533 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002534{
Chris Wilsondfaae392010-09-22 10:31:52 +01002535 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002536 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002537
Chris Wilson05394f32010-11-08 19:18:58 +00002538 obj = list_first_entry(&ring->active_list,
2539 struct drm_i915_gem_object,
2540 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002541
Chris Wilson05394f32010-11-08 19:18:58 +00002542 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002543 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002544
2545 /*
2546 * We must free the requests after all the corresponding objects have
2547 * been moved off active lists. Which is the same order as the normal
2548 * retire_requests function does. This is important if object hold
2549 * implicit references on things like e.g. ppgtt address spaces through
2550 * the request.
2551 */
2552 while (!list_empty(&ring->request_list)) {
2553 struct drm_i915_gem_request *request;
2554
2555 request = list_first_entry(&ring->request_list,
2556 struct drm_i915_gem_request,
2557 list);
2558
2559 i915_gem_free_request(request);
2560 }
Chris Wilsone3efda42014-04-09 09:19:41 +01002561
Oscar Mateocc9130b2014-07-24 17:04:42 +01002562 while (!list_empty(&ring->execlist_queue)) {
2563 struct intel_ctx_submit_request *submit_req;
2564
2565 submit_req = list_first_entry(&ring->execlist_queue,
2566 struct intel_ctx_submit_request,
2567 execlist_link);
2568 list_del(&submit_req->execlist_link);
2569 intel_runtime_pm_put(dev_priv);
2570 i915_gem_context_unreference(submit_req->ctx);
2571 kfree(submit_req);
2572 }
2573
Chris Wilsone3efda42014-04-09 09:19:41 +01002574 /* These may not have been flush before the reset, do so now */
2575 kfree(ring->preallocated_lazy_request);
2576 ring->preallocated_lazy_request = NULL;
2577 ring->outstanding_lazy_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002578}
2579
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002580void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002581{
2582 struct drm_i915_private *dev_priv = dev->dev_private;
2583 int i;
2584
Daniel Vetter4b9de732011-10-09 21:52:02 +02002585 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002586 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00002587
Daniel Vetter94a335d2013-07-17 14:51:28 +02002588 /*
2589 * Commit delayed tiling changes if we have an object still
2590 * attached to the fence, otherwise just clear the fence.
2591 */
2592 if (reg->obj) {
2593 i915_gem_object_update_fence(reg->obj, reg,
2594 reg->obj->tiling_mode);
2595 } else {
2596 i915_gem_write_fence(dev, i, NULL);
2597 }
Chris Wilson312817a2010-11-22 11:50:11 +00002598 }
2599}
2600
Chris Wilson069efc12010-09-30 16:53:18 +01002601void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002602{
Chris Wilsondfaae392010-09-22 10:31:52 +01002603 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002604 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002605 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002606
Chris Wilson4db080f2013-12-04 11:37:09 +00002607 /*
2608 * Before we free the objects from the requests, we need to inspect
2609 * them for finding the guilty party. As the requests only borrow
2610 * their reference to the objects, the inspection must be done first.
2611 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002612 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002613 i915_gem_reset_ring_status(dev_priv, ring);
2614
2615 for_each_ring(ring, dev_priv, i)
2616 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002617
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002618 i915_gem_context_reset(dev);
2619
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002620 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002621}
2622
2623/**
2624 * This function clears the request list as sequence numbers are passed.
2625 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002626void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002627i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002628{
Eric Anholt673a3942008-07-30 12:06:12 -07002629 uint32_t seqno;
2630
Chris Wilsondb53a302011-02-03 11:57:46 +00002631 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002632 return;
2633
Chris Wilsondb53a302011-02-03 11:57:46 +00002634 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002635
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002636 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002637
Chris Wilsone9103032014-01-07 11:45:14 +00002638 /* Move any buffers on the active list that are no longer referenced
2639 * by the ringbuffer to the flushing/inactive lists as appropriate,
2640 * before we free the context associated with the requests.
2641 */
2642 while (!list_empty(&ring->active_list)) {
2643 struct drm_i915_gem_object *obj;
2644
2645 obj = list_first_entry(&ring->active_list,
2646 struct drm_i915_gem_object,
2647 ring_list);
2648
2649 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
2650 break;
2651
2652 i915_gem_object_move_to_inactive(obj);
2653 }
2654
2655
Zou Nan hai852835f2010-05-21 09:08:56 +08002656 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002657 struct drm_i915_gem_request *request;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002658 struct intel_ringbuffer *ringbuf;
Eric Anholt673a3942008-07-30 12:06:12 -07002659
Zou Nan hai852835f2010-05-21 09:08:56 +08002660 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002661 struct drm_i915_gem_request,
2662 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002663
Chris Wilsondfaae392010-09-22 10:31:52 +01002664 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002665 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002666
Chris Wilsondb53a302011-02-03 11:57:46 +00002667 trace_i915_gem_request_retire(ring, request->seqno);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002668
2669 /* This is one of the few common intersection points
2670 * between legacy ringbuffer submission and execlists:
2671 * we need to tell them apart in order to find the correct
2672 * ringbuffer to which the request belongs to.
2673 */
2674 if (i915.enable_execlists) {
2675 struct intel_context *ctx = request->ctx;
2676 ringbuf = ctx->engine[ring->id].ringbuf;
2677 } else
2678 ringbuf = ring->buffer;
2679
Chris Wilsona71d8d92012-02-15 11:25:36 +00002680 /* We know the GPU must have read the request to have
2681 * sent us the seqno + interrupt, so use the position
2682 * of tail of the request to update the last known position
2683 * of the GPU head.
2684 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002685 ringbuf->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002686
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002687 i915_gem_free_request(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002688 }
2689
Chris Wilsondb53a302011-02-03 11:57:46 +00002690 if (unlikely(ring->trace_irq_seqno &&
2691 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002692 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002693 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002694 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002695
Chris Wilsondb53a302011-02-03 11:57:46 +00002696 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002697}
2698
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002699bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002700i915_gem_retire_requests(struct drm_device *dev)
2701{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002702 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002703 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002704 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002705 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002706
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002707 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002708 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002709 idle &= list_empty(&ring->request_list);
2710 }
2711
2712 if (idle)
2713 mod_delayed_work(dev_priv->wq,
2714 &dev_priv->mm.idle_work,
2715 msecs_to_jiffies(100));
2716
2717 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002718}
2719
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002720static void
Eric Anholt673a3942008-07-30 12:06:12 -07002721i915_gem_retire_work_handler(struct work_struct *work)
2722{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002723 struct drm_i915_private *dev_priv =
2724 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2725 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002726 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002727
Chris Wilson891b48c2010-09-29 12:26:37 +01002728 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002729 idle = false;
2730 if (mutex_trylock(&dev->struct_mutex)) {
2731 idle = i915_gem_retire_requests(dev);
2732 mutex_unlock(&dev->struct_mutex);
2733 }
2734 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002735 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2736 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002737}
Chris Wilson891b48c2010-09-29 12:26:37 +01002738
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002739static void
2740i915_gem_idle_work_handler(struct work_struct *work)
2741{
2742 struct drm_i915_private *dev_priv =
2743 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002744
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002745 intel_mark_idle(dev_priv->dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002746}
2747
Ben Widawsky5816d642012-04-11 11:18:19 -07002748/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002749 * Ensures that an object will eventually get non-busy by flushing any required
2750 * write domains, emitting any outstanding lazy request and retiring and
2751 * completed requests.
2752 */
2753static int
2754i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2755{
2756 int ret;
2757
2758 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002759 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002760 if (ret)
2761 return ret;
2762
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002763 i915_gem_retire_requests_ring(obj->ring);
2764 }
2765
2766 return 0;
2767}
2768
2769/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002770 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2771 * @DRM_IOCTL_ARGS: standard ioctl arguments
2772 *
2773 * Returns 0 if successful, else an error is returned with the remaining time in
2774 * the timeout parameter.
2775 * -ETIME: object is still busy after timeout
2776 * -ERESTARTSYS: signal interrupted the wait
2777 * -ENONENT: object doesn't exist
2778 * Also possible, but rare:
2779 * -EAGAIN: GPU wedged
2780 * -ENOMEM: damn
2781 * -ENODEV: Internal IRQ fail
2782 * -E?: The add request failed
2783 *
2784 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2785 * non-zero timeout parameter the wait ioctl will wait for the given number of
2786 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2787 * without holding struct_mutex the object may become re-busied before this
2788 * function completes. A similar but shorter * race condition exists in the busy
2789 * ioctl
2790 */
2791int
2792i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2793{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002794 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002795 struct drm_i915_gem_wait *args = data;
2796 struct drm_i915_gem_object *obj;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002797 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002798 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002799 u32 seqno = 0;
2800 int ret = 0;
2801
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002802 ret = i915_mutex_lock_interruptible(dev);
2803 if (ret)
2804 return ret;
2805
2806 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2807 if (&obj->base == NULL) {
2808 mutex_unlock(&dev->struct_mutex);
2809 return -ENOENT;
2810 }
2811
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002812 /* Need to make sure the object gets inactive eventually. */
2813 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002814 if (ret)
2815 goto out;
2816
2817 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002818 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002819 ring = obj->ring;
2820 }
2821
2822 if (seqno == 0)
2823 goto out;
2824
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002825 /* Do this after OLR check to make sure we make forward progress polling
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002826 * on this IOCTL with a timeout <=0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002827 */
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002828 if (args->timeout_ns <= 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002829 ret = -ETIME;
2830 goto out;
2831 }
2832
2833 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002834 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002835 mutex_unlock(&dev->struct_mutex);
2836
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00002837 return __wait_seqno(ring, seqno, reset_counter, true, &args->timeout_ns,
2838 file->driver_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002839
2840out:
2841 drm_gem_object_unreference(&obj->base);
2842 mutex_unlock(&dev->struct_mutex);
2843 return ret;
2844}
2845
2846/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002847 * i915_gem_object_sync - sync an object to a ring.
2848 *
2849 * @obj: object which may be in use on another ring.
2850 * @to: ring we wish to use the object on. May be NULL.
2851 *
2852 * This code is meant to abstract object synchronization with the GPU.
2853 * Calling with NULL implies synchronizing the object with the CPU
2854 * rather than a particular GPU ring.
2855 *
2856 * Returns 0 if successful, else propagates up the lower layer error.
2857 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002858int
2859i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002860 struct intel_engine_cs *to)
Ben Widawsky2911a352012-04-05 14:47:36 -07002861{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002862 struct intel_engine_cs *from = obj->ring;
Ben Widawsky2911a352012-04-05 14:47:36 -07002863 u32 seqno;
2864 int ret, idx;
2865
2866 if (from == NULL || to == from)
2867 return 0;
2868
Ben Widawsky5816d642012-04-11 11:18:19 -07002869 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002870 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002871
2872 idx = intel_ring_sync_index(from, to);
2873
Chris Wilson0201f1e2012-07-20 12:41:01 +01002874 seqno = obj->last_read_seqno;
Rodrigo Vividdd4dbc2014-06-30 09:51:11 -07002875 /* Optimization: Avoid semaphore sync when we are sure we already
2876 * waited for an object with higher seqno */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002877 if (seqno <= from->semaphore.sync_seqno[idx])
Ben Widawsky2911a352012-04-05 14:47:36 -07002878 return 0;
2879
Ben Widawskyb4aca012012-04-25 20:50:12 -07002880 ret = i915_gem_check_olr(obj->ring, seqno);
2881 if (ret)
2882 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002883
Chris Wilsonb52b89d2013-09-25 11:43:28 +01002884 trace_i915_gem_ring_sync_to(from, to, seqno);
Ben Widawskyebc348b2014-04-29 14:52:28 -07002885 ret = to->semaphore.sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002886 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002887 /* We use last_read_seqno because sync_to()
2888 * might have just caused seqno wrap under
2889 * the radar.
2890 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002891 from->semaphore.sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002892
Ben Widawskye3a5a222012-04-11 11:18:20 -07002893 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002894}
2895
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002896static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2897{
2898 u32 old_write_domain, old_read_domains;
2899
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002900 /* Force a pagefault for domain tracking on next user access */
2901 i915_gem_release_mmap(obj);
2902
Keith Packardb97c3d92011-06-24 21:02:59 -07002903 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2904 return;
2905
Chris Wilson97c809fd2012-10-09 19:24:38 +01002906 /* Wait for any direct GTT access to complete */
2907 mb();
2908
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002909 old_read_domains = obj->base.read_domains;
2910 old_write_domain = obj->base.write_domain;
2911
2912 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2913 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2914
2915 trace_i915_gem_object_change_domain(obj,
2916 old_read_domains,
2917 old_write_domain);
2918}
2919
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002920int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002921{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002922 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002923 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002924 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002925
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002926 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07002927 return 0;
2928
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002929 if (!drm_mm_node_allocated(&vma->node)) {
2930 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02002931 return 0;
2932 }
Ben Widawsky433544b2013-08-13 18:09:06 -07002933
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002934 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01002935 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002936
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002937 BUG_ON(obj->pages == NULL);
2938
Chris Wilsona8198ee2011-04-13 22:04:09 +01002939 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002940 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002941 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002942 /* Continue on if we fail due to EIO, the GPU is hung so we
2943 * should be safe and we need to cleanup or else we might
2944 * cause memory corruption through use-after-free.
2945 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002946
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002947 if (i915_is_ggtt(vma->vm)) {
2948 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002949
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002950 /* release the fence reg _after_ flushing */
2951 ret = i915_gem_object_put_fence(obj);
2952 if (ret)
2953 return ret;
2954 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002955
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002956 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00002957
Ben Widawsky6f65e292013-12-06 14:10:56 -08002958 vma->unbind_vma(vma);
2959
Chris Wilson64bf9302014-02-25 14:23:28 +00002960 list_del_init(&vma->mm_list);
Ben Widawsky5cacaac2013-07-31 17:00:13 -07002961 if (i915_is_ggtt(vma->vm))
Chris Wilsone6a84462014-08-11 12:00:12 +02002962 obj->map_and_fenceable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002963
Ben Widawsky2f633152013-07-17 12:19:03 -07002964 drm_mm_remove_node(&vma->node);
2965 i915_gem_vma_destroy(vma);
2966
2967 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002968 * no more VMAs exist. */
Armin Reese9490edb2014-07-11 10:20:07 -07002969 if (list_empty(&obj->vma_list)) {
2970 i915_gem_gtt_finish_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002971 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Armin Reese9490edb2014-07-11 10:20:07 -07002972 }
Eric Anholt673a3942008-07-30 12:06:12 -07002973
Chris Wilson70903c32013-12-04 09:59:09 +00002974 /* And finally now the object is completely decoupled from this vma,
2975 * we can drop its hold on the backing storage and allow it to be
2976 * reaped by the shrinker.
2977 */
2978 i915_gem_object_unpin_pages(obj);
2979
Chris Wilson88241782011-01-07 17:09:48 +00002980 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002981}
2982
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002983int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002984{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002985 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002986 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002987 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002988
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002989 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002990 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01002991 if (!i915.enable_execlists) {
2992 ret = i915_switch_context(ring, ring->default_context);
2993 if (ret)
2994 return ret;
2995 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07002996
Chris Wilson3e960502012-11-27 16:22:54 +00002997 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002998 if (ret)
2999 return ret;
3000 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003001
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003002 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003003}
3004
Chris Wilson9ce079e2012-04-17 15:31:30 +01003005static void i965_write_fence_reg(struct drm_device *dev, int reg,
3006 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003007{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003008 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02003009 int fence_reg;
3010 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003011
Imre Deak56c844e2013-01-07 21:47:34 +02003012 if (INTEL_INFO(dev)->gen >= 6) {
3013 fence_reg = FENCE_REG_SANDYBRIDGE_0;
3014 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
3015 } else {
3016 fence_reg = FENCE_REG_965_0;
3017 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
3018 }
3019
Chris Wilsond18b9612013-07-10 13:36:23 +01003020 fence_reg += reg * 8;
3021
3022 /* To w/a incoherency with non-atomic 64-bit register updates,
3023 * we split the 64-bit update into two 32-bit writes. In order
3024 * for a partial fence not to be evaluated between writes, we
3025 * precede the update with write to turn off the fence register,
3026 * and only enable the fence as the last step.
3027 *
3028 * For extra levels of paranoia, we make sure each step lands
3029 * before applying the next step.
3030 */
3031 I915_WRITE(fence_reg, 0);
3032 POSTING_READ(fence_reg);
3033
Chris Wilson9ce079e2012-04-17 15:31:30 +01003034 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003035 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilsond18b9612013-07-10 13:36:23 +01003036 uint64_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003037
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003038 val = (uint64_t)((i915_gem_obj_ggtt_offset(obj) + size - 4096) &
Chris Wilson9ce079e2012-04-17 15:31:30 +01003039 0xfffff000) << 32;
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003040 val |= i915_gem_obj_ggtt_offset(obj) & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02003041 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003042 if (obj->tiling_mode == I915_TILING_Y)
3043 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
3044 val |= I965_FENCE_REG_VALID;
Daniel Vetterc6642782010-11-12 13:46:18 +00003045
Chris Wilsond18b9612013-07-10 13:36:23 +01003046 I915_WRITE(fence_reg + 4, val >> 32);
3047 POSTING_READ(fence_reg + 4);
3048
3049 I915_WRITE(fence_reg + 0, val);
3050 POSTING_READ(fence_reg);
3051 } else {
3052 I915_WRITE(fence_reg + 4, 0);
3053 POSTING_READ(fence_reg + 4);
3054 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08003055}
3056
Chris Wilson9ce079e2012-04-17 15:31:30 +01003057static void i915_write_fence_reg(struct drm_device *dev, int reg,
3058 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003059{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003060 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01003061 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003062
Chris Wilson9ce079e2012-04-17 15:31:30 +01003063 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003064 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003065 int pitch_val;
3066 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003067
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003068 WARN((i915_gem_obj_ggtt_offset(obj) & ~I915_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003069 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003070 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3071 "object 0x%08lx [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
3072 i915_gem_obj_ggtt_offset(obj), obj->map_and_fenceable, size);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003073
3074 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
3075 tile_width = 128;
3076 else
3077 tile_width = 512;
3078
3079 /* Note: pitch better be a power of two tile widths */
3080 pitch_val = obj->stride / tile_width;
3081 pitch_val = ffs(pitch_val) - 1;
3082
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003083 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003084 if (obj->tiling_mode == I915_TILING_Y)
3085 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3086 val |= I915_FENCE_SIZE_BITS(size);
3087 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3088 val |= I830_FENCE_REG_VALID;
3089 } else
3090 val = 0;
3091
3092 if (reg < 8)
3093 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003094 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01003095 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08003096
Chris Wilson9ce079e2012-04-17 15:31:30 +01003097 I915_WRITE(reg, val);
3098 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003099}
3100
Chris Wilson9ce079e2012-04-17 15:31:30 +01003101static void i830_write_fence_reg(struct drm_device *dev, int reg,
3102 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003103{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003104 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003105 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003106
Chris Wilson9ce079e2012-04-17 15:31:30 +01003107 if (obj) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003108 u32 size = i915_gem_obj_ggtt_size(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003109 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003110
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003111 WARN((i915_gem_obj_ggtt_offset(obj) & ~I830_FENCE_START_MASK) ||
Chris Wilson9ce079e2012-04-17 15:31:30 +01003112 (size & -size) != size ||
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003113 (i915_gem_obj_ggtt_offset(obj) & (size - 1)),
3114 "object 0x%08lx not 512K or pot-size 0x%08x aligned\n",
3115 i915_gem_obj_ggtt_offset(obj), size);
Eric Anholte76a16d2009-05-26 17:44:56 -07003116
Chris Wilson9ce079e2012-04-17 15:31:30 +01003117 pitch_val = obj->stride / 128;
3118 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003119
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003120 val = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9ce079e2012-04-17 15:31:30 +01003121 if (obj->tiling_mode == I915_TILING_Y)
3122 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
3123 val |= I830_FENCE_SIZE_BITS(size);
3124 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
3125 val |= I830_FENCE_REG_VALID;
3126 } else
3127 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00003128
Chris Wilson9ce079e2012-04-17 15:31:30 +01003129 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
3130 POSTING_READ(FENCE_REG_830_0 + reg * 4);
3131}
3132
Chris Wilsond0a57782012-10-09 19:24:37 +01003133inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
3134{
3135 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
3136}
3137
Chris Wilson9ce079e2012-04-17 15:31:30 +01003138static void i915_gem_write_fence(struct drm_device *dev, int reg,
3139 struct drm_i915_gem_object *obj)
3140{
Chris Wilsond0a57782012-10-09 19:24:37 +01003141 struct drm_i915_private *dev_priv = dev->dev_private;
3142
3143 /* Ensure that all CPU reads are completed before installing a fence
3144 * and all writes before removing the fence.
3145 */
3146 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
3147 mb();
3148
Daniel Vetter94a335d2013-07-17 14:51:28 +02003149 WARN(obj && (!obj->stride || !obj->tiling_mode),
3150 "bogus fence setup with stride: 0x%x, tiling mode: %i\n",
3151 obj->stride, obj->tiling_mode);
3152
Chris Wilson9ce079e2012-04-17 15:31:30 +01003153 switch (INTEL_INFO(dev)->gen) {
Damien Lespiau01209dd2013-02-13 15:27:25 +00003154 case 9:
Ben Widawsky5ab31332013-11-02 21:07:03 -07003155 case 8:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003156 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02003157 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01003158 case 5:
3159 case 4: i965_write_fence_reg(dev, reg, obj); break;
3160 case 3: i915_write_fence_reg(dev, reg, obj); break;
3161 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08003162 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01003163 }
Chris Wilsond0a57782012-10-09 19:24:37 +01003164
3165 /* And similarly be paranoid that no direct access to this region
3166 * is reordered to before the fence is installed.
3167 */
3168 if (i915_gem_object_needs_mb(obj))
3169 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003170}
3171
Chris Wilson61050802012-04-17 15:31:31 +01003172static inline int fence_number(struct drm_i915_private *dev_priv,
3173 struct drm_i915_fence_reg *fence)
3174{
3175 return fence - dev_priv->fence_regs;
3176}
3177
3178static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
3179 struct drm_i915_fence_reg *fence,
3180 bool enable)
3181{
Chris Wilson2dc8aae2013-05-22 17:08:06 +01003182 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson46a0b632013-07-10 13:36:24 +01003183 int reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01003184
Chris Wilson46a0b632013-07-10 13:36:24 +01003185 i915_gem_write_fence(obj->base.dev, reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01003186
3187 if (enable) {
Chris Wilson46a0b632013-07-10 13:36:24 +01003188 obj->fence_reg = reg;
Chris Wilson61050802012-04-17 15:31:31 +01003189 fence->obj = obj;
3190 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
3191 } else {
3192 obj->fence_reg = I915_FENCE_REG_NONE;
3193 fence->obj = NULL;
3194 list_del_init(&fence->lru_list);
3195 }
Daniel Vetter94a335d2013-07-17 14:51:28 +02003196 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +01003197}
3198
Chris Wilsond9e86c02010-11-10 16:40:20 +00003199static int
Chris Wilsond0a57782012-10-09 19:24:37 +01003200i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003201{
Chris Wilson1c293ea2012-04-17 15:31:27 +01003202 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01003203 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01003204 if (ret)
3205 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003206
3207 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003208 }
3209
3210 return 0;
3211}
3212
3213int
3214i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
3215{
Chris Wilson61050802012-04-17 15:31:31 +01003216 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003217 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003218 int ret;
3219
Chris Wilsond0a57782012-10-09 19:24:37 +01003220 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003221 if (ret)
3222 return ret;
3223
Chris Wilson61050802012-04-17 15:31:31 +01003224 if (obj->fence_reg == I915_FENCE_REG_NONE)
3225 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01003226
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003227 fence = &dev_priv->fence_regs[obj->fence_reg];
3228
Daniel Vetteraff10b302014-02-14 14:06:05 +01003229 if (WARN_ON(fence->pin_count))
3230 return -EBUSY;
3231
Chris Wilson61050802012-04-17 15:31:31 +01003232 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00003233 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003234
3235 return 0;
3236}
3237
3238static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01003239i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01003240{
Daniel Vetterae3db242010-02-19 11:51:58 +01003241 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01003242 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003243 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01003244
3245 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003246 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01003247 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
3248 reg = &dev_priv->fence_regs[i];
3249 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003250 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003251
Chris Wilson1690e1e2011-12-14 13:57:08 +01003252 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00003253 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003254 }
3255
Chris Wilsond9e86c02010-11-10 16:40:20 +00003256 if (avail == NULL)
Chris Wilson5dce5b932014-01-20 10:17:36 +00003257 goto deadlock;
Daniel Vetterae3db242010-02-19 11:51:58 +01003258
3259 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00003260 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01003261 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01003262 continue;
3263
Chris Wilson8fe301a2012-04-17 15:31:28 +01003264 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003265 }
3266
Chris Wilson5dce5b932014-01-20 10:17:36 +00003267deadlock:
3268 /* Wait for completion of pending flips which consume fences */
3269 if (intel_has_pending_fb_unpin(dev))
3270 return ERR_PTR(-EAGAIN);
3271
3272 return ERR_PTR(-EDEADLK);
Daniel Vetterae3db242010-02-19 11:51:58 +01003273}
3274
Jesse Barnesde151cf2008-11-12 10:03:55 -08003275/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003276 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08003277 * @obj: object to map through a fence reg
3278 *
3279 * When mapping objects through the GTT, userspace wants to be able to write
3280 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003281 * This function walks the fence regs looking for a free one for @obj,
3282 * stealing one if it can't find any.
3283 *
3284 * It then sets up the reg based on the object's properties: address, pitch
3285 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003286 *
3287 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08003288 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01003289int
Chris Wilson06d98132012-04-17 15:31:24 +01003290i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08003291{
Chris Wilson05394f32010-11-08 19:18:58 +00003292 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003293 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01003294 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00003295 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01003296 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003297
Chris Wilson14415742012-04-17 15:31:33 +01003298 /* Have we updated the tiling parameters upon the object and so
3299 * will need to serialise the write to the associated fence register?
3300 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003301 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01003302 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01003303 if (ret)
3304 return ret;
3305 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00003306
Chris Wilsond9e86c02010-11-10 16:40:20 +00003307 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00003308 if (obj->fence_reg != I915_FENCE_REG_NONE) {
3309 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01003310 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01003311 list_move_tail(&reg->lru_list,
3312 &dev_priv->mm.fence_list);
3313 return 0;
3314 }
3315 } else if (enable) {
Chris Wilsone6a84462014-08-11 12:00:12 +02003316 if (WARN_ON(!obj->map_and_fenceable))
3317 return -EINVAL;
3318
Chris Wilson14415742012-04-17 15:31:33 +01003319 reg = i915_find_fence_reg(dev);
Chris Wilson5dce5b932014-01-20 10:17:36 +00003320 if (IS_ERR(reg))
3321 return PTR_ERR(reg);
Chris Wilsond9e86c02010-11-10 16:40:20 +00003322
Chris Wilson14415742012-04-17 15:31:33 +01003323 if (reg->obj) {
3324 struct drm_i915_gem_object *old = reg->obj;
3325
Chris Wilsond0a57782012-10-09 19:24:37 +01003326 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003327 if (ret)
3328 return ret;
3329
Chris Wilson14415742012-04-17 15:31:33 +01003330 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00003331 }
Chris Wilson14415742012-04-17 15:31:33 +01003332 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07003333 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07003334
Chris Wilson14415742012-04-17 15:31:33 +01003335 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson14415742012-04-17 15:31:33 +01003336
Chris Wilson9ce079e2012-04-17 15:31:30 +01003337 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003338}
3339
Chris Wilson42d6ab42012-07-26 11:49:32 +01003340static bool i915_gem_valid_gtt_space(struct drm_device *dev,
3341 struct drm_mm_node *gtt_space,
3342 unsigned long cache_level)
3343{
3344 struct drm_mm_node *other;
3345
3346 /* On non-LLC machines we have to be careful when putting differing
3347 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00003348 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003349 */
3350 if (HAS_LLC(dev))
3351 return true;
3352
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003353 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003354 return true;
3355
3356 if (list_empty(&gtt_space->node_list))
3357 return true;
3358
3359 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3360 if (other->allocated && !other->hole_follows && other->color != cache_level)
3361 return false;
3362
3363 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3364 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3365 return false;
3366
3367 return true;
3368}
3369
3370static void i915_gem_verify_gtt(struct drm_device *dev)
3371{
3372#if WATCH_GTT
3373 struct drm_i915_private *dev_priv = dev->dev_private;
3374 struct drm_i915_gem_object *obj;
3375 int err = 0;
3376
Ben Widawsky35c20a62013-05-31 11:28:48 -07003377 list_for_each_entry(obj, &dev_priv->mm.gtt_list, global_list) {
Chris Wilson42d6ab42012-07-26 11:49:32 +01003378 if (obj->gtt_space == NULL) {
3379 printk(KERN_ERR "object found on GTT list with no space reserved\n");
3380 err++;
3381 continue;
3382 }
3383
3384 if (obj->cache_level != obj->gtt_space->color) {
3385 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003386 i915_gem_obj_ggtt_offset(obj),
3387 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003388 obj->cache_level,
3389 obj->gtt_space->color);
3390 err++;
3391 continue;
3392 }
3393
3394 if (!i915_gem_valid_gtt_space(dev,
3395 obj->gtt_space,
3396 obj->cache_level)) {
3397 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
Ben Widawskyf343c5f2013-07-05 14:41:04 -07003398 i915_gem_obj_ggtt_offset(obj),
3399 i915_gem_obj_ggtt_offset(obj) + i915_gem_obj_ggtt_size(obj),
Chris Wilson42d6ab42012-07-26 11:49:32 +01003400 obj->cache_level);
3401 err++;
3402 continue;
3403 }
3404 }
3405
3406 WARN_ON(err);
3407#endif
3408}
3409
Jesse Barnesde151cf2008-11-12 10:03:55 -08003410/**
Eric Anholt673a3942008-07-30 12:06:12 -07003411 * Finds free space in the GTT aperture and binds the object there.
3412 */
Daniel Vetter262de142014-02-14 14:01:20 +01003413static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003414i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3415 struct i915_address_space *vm,
3416 unsigned alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003417 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003418{
Chris Wilson05394f32010-11-08 19:18:58 +00003419 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003420 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5e783302010-11-14 22:32:36 +01003421 u32 size, fence_size, fence_alignment, unfenced_alignment;
Chris Wilsond23db882014-05-23 08:48:08 +02003422 unsigned long start =
3423 flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3424 unsigned long end =
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003425 flags & PIN_MAPPABLE ? dev_priv->gtt.mappable_end : vm->total;
Ben Widawsky2f633152013-07-17 12:19:03 -07003426 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003427 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003428
Chris Wilsone28f8712011-07-18 13:11:49 -07003429 fence_size = i915_gem_get_gtt_size(dev,
3430 obj->base.size,
3431 obj->tiling_mode);
3432 fence_alignment = i915_gem_get_gtt_alignment(dev,
3433 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02003434 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07003435 unfenced_alignment =
Imre Deakd865110c2013-01-07 21:47:33 +02003436 i915_gem_get_gtt_alignment(dev,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003437 obj->base.size,
3438 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003439
Eric Anholt673a3942008-07-30 12:06:12 -07003440 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003441 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003442 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003443 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00003444 DRM_DEBUG("Invalid object alignment requested %u\n", alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003445 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003446 }
3447
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003448 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003449
Chris Wilson654fc602010-05-27 13:18:21 +01003450 /* If the object is bigger than the entire aperture, reject it early
3451 * before evicting everything in a vain attempt to find space.
3452 */
Chris Wilsond23db882014-05-23 08:48:08 +02003453 if (obj->base.size > end) {
3454 DRM_DEBUG("Attempting to bind an object larger than the aperture: object=%zd > %s aperture=%lu\n",
Chris Wilsona36689c2013-05-21 16:58:49 +01003455 obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003456 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003457 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003458 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003459 }
3460
Chris Wilson37e680a2012-06-07 15:38:42 +01003461 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003462 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003463 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003464
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003465 i915_gem_object_pin_pages(obj);
3466
Ben Widawskyaccfef22013-08-14 11:38:35 +02003467 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Daniel Vetter262de142014-02-14 14:01:20 +01003468 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003469 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003470
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003471search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003472 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003473 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003474 obj->cache_level,
3475 start, end,
Lauri Kasanen62347f92014-04-02 20:03:57 +03003476 DRM_MM_SEARCH_DEFAULT,
3477 DRM_MM_CREATE_DEFAULT);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003478 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003479 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003480 obj->cache_level,
3481 start, end,
3482 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003483 if (ret == 0)
3484 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003485
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003486 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003487 }
Ben Widawsky2f633152013-07-17 12:19:03 -07003488 if (WARN_ON(!i915_gem_valid_gtt_space(dev, &vma->node,
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003489 obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003490 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003491 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003492 }
3493
Daniel Vetter74163902012-02-15 23:50:21 +01003494 ret = i915_gem_gtt_prepare_object(obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07003495 if (ret)
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003496 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003497
Ben Widawsky35c20a62013-05-31 11:28:48 -07003498 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003499 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003500
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003501 if (i915_is_ggtt(vm)) {
3502 bool mappable, fenceable;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003503
Daniel Vetter49987092013-08-14 10:21:23 +02003504 fenceable = (vma->node.size == fence_size &&
3505 (vma->node.start & (fence_alignment - 1)) == 0);
Chris Wilsona00b10c2010-09-24 21:15:47 +01003506
Daniel Vetter49987092013-08-14 10:21:23 +02003507 mappable = (vma->node.start + obj->base.size <=
3508 dev_priv->gtt.mappable_end);
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003509
Ben Widawsky5cacaac2013-07-31 17:00:13 -07003510 obj->map_and_fenceable = mappable && fenceable;
Ben Widawsky4bd561b2013-08-13 18:09:07 -07003511 }
Daniel Vetter75e9e912010-11-04 17:11:09 +01003512
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003513 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003514
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003515 trace_i915_vma_bind(vma, flags);
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003516 vma->bind_vma(vma, obj->cache_level,
3517 flags & (PIN_MAPPABLE | PIN_GLOBAL) ? GLOBAL_BIND : 0);
3518
Chris Wilson42d6ab42012-07-26 11:49:32 +01003519 i915_gem_verify_gtt(dev);
Daniel Vetter262de142014-02-14 14:01:20 +01003520 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003521
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003522err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003523 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003524err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003525 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003526 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003527err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003528 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003529 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003530}
3531
Chris Wilson000433b2013-08-08 14:41:09 +01003532bool
Chris Wilson2c225692013-08-09 12:26:45 +01003533i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3534 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003535{
Eric Anholt673a3942008-07-30 12:06:12 -07003536 /* If we don't have a page list set up, then we're not pinned
3537 * to GPU, and we can ignore the cache flush because it'll happen
3538 * again at bind time.
3539 */
Chris Wilson05394f32010-11-08 19:18:58 +00003540 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003541 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003542
Imre Deak769ce462013-02-13 21:56:05 +02003543 /*
3544 * Stolen memory is always coherent with the GPU as it is explicitly
3545 * marked as wc by the system, or the system is cache-coherent.
3546 */
3547 if (obj->stolen)
Chris Wilson000433b2013-08-08 14:41:09 +01003548 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003549
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003550 /* If the GPU is snooping the contents of the CPU cache,
3551 * we do not need to manually clear the CPU cache lines. However,
3552 * the caches are only snooped when the render cache is
3553 * flushed/invalidated. As we always have to emit invalidations
3554 * and flushes when moving into and out of the RENDER domain, correct
3555 * snooping behaviour occurs naturally as the result of our domain
3556 * tracking.
3557 */
Chris Wilson2c225692013-08-09 12:26:45 +01003558 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson000433b2013-08-08 14:41:09 +01003559 return false;
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003560
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003561 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003562 drm_clflush_sg(obj->pages);
Chris Wilson000433b2013-08-08 14:41:09 +01003563
3564 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003565}
3566
3567/** Flushes the GTT write domain for the object if it's dirty. */
3568static void
Chris Wilson05394f32010-11-08 19:18:58 +00003569i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003570{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003571 uint32_t old_write_domain;
3572
Chris Wilson05394f32010-11-08 19:18:58 +00003573 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003574 return;
3575
Chris Wilson63256ec2011-01-04 18:42:07 +00003576 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003577 * to it immediately go to main memory as far as we know, so there's
3578 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003579 *
3580 * However, we do have to enforce the order so that all writes through
3581 * the GTT land before any writes to the device, such as updates to
3582 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003583 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003584 wmb();
3585
Chris Wilson05394f32010-11-08 19:18:58 +00003586 old_write_domain = obj->base.write_domain;
3587 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003588
Daniel Vetterf99d7062014-06-19 16:01:59 +02003589 intel_fb_obj_flush(obj, false);
3590
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003591 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003592 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003593 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003594}
3595
3596/** Flushes the CPU write domain for the object if it's dirty. */
3597static void
Chris Wilson2c225692013-08-09 12:26:45 +01003598i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj,
3599 bool force)
Eric Anholte47c68e2008-11-14 13:35:19 -08003600{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003601 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003602
Chris Wilson05394f32010-11-08 19:18:58 +00003603 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003604 return;
3605
Chris Wilson000433b2013-08-08 14:41:09 +01003606 if (i915_gem_clflush_object(obj, force))
3607 i915_gem_chipset_flush(obj->base.dev);
3608
Chris Wilson05394f32010-11-08 19:18:58 +00003609 old_write_domain = obj->base.write_domain;
3610 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003611
Daniel Vetterf99d7062014-06-19 16:01:59 +02003612 intel_fb_obj_flush(obj, false);
3613
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003614 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003615 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003616 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003617}
3618
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003619/**
3620 * Moves a single object to the GTT read, and possibly write domain.
3621 *
3622 * This function returns when the move is complete, including waiting on
3623 * flushes to occur.
3624 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003625int
Chris Wilson20217462010-11-23 15:26:33 +00003626i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003627{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003628 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003629 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003630 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003631 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003632
Eric Anholt02354392008-11-26 13:58:13 -08003633 /* Not valid to be called on unbound objects. */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003634 if (vma == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003635 return -EINVAL;
3636
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003637 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3638 return 0;
3639
Chris Wilson0201f1e2012-07-20 12:41:01 +01003640 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003641 if (ret)
3642 return ret;
3643
Chris Wilsonc8725f32014-03-17 12:21:55 +00003644 i915_gem_object_retire(obj);
Chris Wilson2c225692013-08-09 12:26:45 +01003645 i915_gem_object_flush_cpu_write_domain(obj, false);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003646
Chris Wilsond0a57782012-10-09 19:24:37 +01003647 /* Serialise direct access to this object with the barriers for
3648 * coherent writes from the GPU, by effectively invalidating the
3649 * GTT domain upon first access.
3650 */
3651 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3652 mb();
3653
Chris Wilson05394f32010-11-08 19:18:58 +00003654 old_write_domain = obj->base.write_domain;
3655 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003656
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003657 /* It should now be out of any other write domains, and we can update
3658 * the domain values for our changes.
3659 */
Chris Wilson05394f32010-11-08 19:18:58 +00003660 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3661 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003662 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003663 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3664 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3665 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003666 }
3667
Daniel Vetterf99d7062014-06-19 16:01:59 +02003668 if (write)
3669 intel_fb_obj_invalidate(obj, NULL);
3670
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003671 trace_i915_gem_object_change_domain(obj,
3672 old_read_domains,
3673 old_write_domain);
3674
Chris Wilson8325a092012-04-24 15:52:35 +01003675 /* And bump the LRU for this access */
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003676 if (i915_gem_object_is_inactive(obj))
3677 list_move_tail(&vma->mm_list,
3678 &dev_priv->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003679
Eric Anholte47c68e2008-11-14 13:35:19 -08003680 return 0;
3681}
3682
Chris Wilsone4ffd172011-04-04 09:44:39 +01003683int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3684 enum i915_cache_level cache_level)
3685{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003686 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003687 struct i915_vma *vma, *next;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003688 int ret;
3689
3690 if (obj->cache_level == cache_level)
3691 return 0;
3692
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003693 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003694 DRM_DEBUG("can not change the cache level of pinned objects\n");
3695 return -EBUSY;
3696 }
3697
Chris Wilsondf6f7832014-03-21 07:40:56 +00003698 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003699 if (!i915_gem_valid_gtt_space(dev, &vma->node, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003700 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003701 if (ret)
3702 return ret;
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003703 }
Chris Wilson42d6ab42012-07-26 11:49:32 +01003704 }
3705
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003706 if (i915_gem_obj_bound_any(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003707 ret = i915_gem_object_finish_gpu(obj);
3708 if (ret)
3709 return ret;
3710
3711 i915_gem_object_finish_gtt(obj);
3712
3713 /* Before SandyBridge, you could not use tiling or fence
3714 * registers with snooped memory, so relinquish any fences
3715 * currently pointing to our region in the aperture.
3716 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003717 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003718 ret = i915_gem_object_put_fence(obj);
3719 if (ret)
3720 return ret;
3721 }
3722
Ben Widawsky6f65e292013-12-06 14:10:56 -08003723 list_for_each_entry(vma, &obj->vma_list, vma_link)
Daniel Vetter8ea99c92014-02-14 14:01:21 +01003724 if (drm_mm_node_allocated(&vma->node))
3725 vma->bind_vma(vma, cache_level,
3726 obj->has_global_gtt_mapping ? GLOBAL_BIND : 0);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003727 }
3728
Chris Wilson2c225692013-08-09 12:26:45 +01003729 list_for_each_entry(vma, &obj->vma_list, vma_link)
3730 vma->node.color = cache_level;
3731 obj->cache_level = cache_level;
3732
3733 if (cpu_write_needs_clflush(obj)) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003734 u32 old_read_domains, old_write_domain;
3735
3736 /* If we're coming from LLC cached, then we haven't
3737 * actually been tracking whether the data is in the
3738 * CPU cache or not, since we only allow one bit set
3739 * in obj->write_domain and have been skipping the clflushes.
3740 * Just set it to the CPU cache for now.
3741 */
Chris Wilsonc8725f32014-03-17 12:21:55 +00003742 i915_gem_object_retire(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003743 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003744
3745 old_read_domains = obj->base.read_domains;
3746 old_write_domain = obj->base.write_domain;
3747
3748 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3749 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3750
3751 trace_i915_gem_object_change_domain(obj,
3752 old_read_domains,
3753 old_write_domain);
3754 }
3755
Chris Wilson42d6ab42012-07-26 11:49:32 +01003756 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003757 return 0;
3758}
3759
Ben Widawsky199adf42012-09-21 17:01:20 -07003760int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3761 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003762{
Ben Widawsky199adf42012-09-21 17:01:20 -07003763 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003764 struct drm_i915_gem_object *obj;
3765 int ret;
3766
3767 ret = i915_mutex_lock_interruptible(dev);
3768 if (ret)
3769 return ret;
3770
3771 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3772 if (&obj->base == NULL) {
3773 ret = -ENOENT;
3774 goto unlock;
3775 }
3776
Chris Wilson651d7942013-08-08 14:41:10 +01003777 switch (obj->cache_level) {
3778 case I915_CACHE_LLC:
3779 case I915_CACHE_L3_LLC:
3780 args->caching = I915_CACHING_CACHED;
3781 break;
3782
Chris Wilson4257d3b2013-08-08 14:41:11 +01003783 case I915_CACHE_WT:
3784 args->caching = I915_CACHING_DISPLAY;
3785 break;
3786
Chris Wilson651d7942013-08-08 14:41:10 +01003787 default:
3788 args->caching = I915_CACHING_NONE;
3789 break;
3790 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003791
3792 drm_gem_object_unreference(&obj->base);
3793unlock:
3794 mutex_unlock(&dev->struct_mutex);
3795 return ret;
3796}
3797
Ben Widawsky199adf42012-09-21 17:01:20 -07003798int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3799 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003800{
Ben Widawsky199adf42012-09-21 17:01:20 -07003801 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003802 struct drm_i915_gem_object *obj;
3803 enum i915_cache_level level;
3804 int ret;
3805
Ben Widawsky199adf42012-09-21 17:01:20 -07003806 switch (args->caching) {
3807 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003808 level = I915_CACHE_NONE;
3809 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003810 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003811 level = I915_CACHE_LLC;
3812 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003813 case I915_CACHING_DISPLAY:
3814 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3815 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003816 default:
3817 return -EINVAL;
3818 }
3819
Ben Widawsky3bc29132012-09-26 16:15:20 -07003820 ret = i915_mutex_lock_interruptible(dev);
3821 if (ret)
3822 return ret;
3823
Chris Wilsone6994ae2012-07-10 10:27:08 +01003824 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3825 if (&obj->base == NULL) {
3826 ret = -ENOENT;
3827 goto unlock;
3828 }
3829
3830 ret = i915_gem_object_set_cache_level(obj, level);
3831
3832 drm_gem_object_unreference(&obj->base);
3833unlock:
3834 mutex_unlock(&dev->struct_mutex);
3835 return ret;
3836}
3837
Chris Wilsoncc98b412013-08-09 12:25:09 +01003838static bool is_pin_display(struct drm_i915_gem_object *obj)
3839{
Oscar Mateo19656432014-05-16 14:20:43 +01003840 struct i915_vma *vma;
3841
Oscar Mateo19656432014-05-16 14:20:43 +01003842 vma = i915_gem_obj_to_ggtt(obj);
3843 if (!vma)
3844 return false;
3845
Chris Wilsoncc98b412013-08-09 12:25:09 +01003846 /* There are 3 sources that pin objects:
3847 * 1. The display engine (scanouts, sprites, cursors);
3848 * 2. Reservations for execbuffer;
3849 * 3. The user.
3850 *
3851 * We can ignore reservations as we hold the struct_mutex and
3852 * are only called outside of the reservation path. The user
3853 * can only increment pin_count once, and so if after
3854 * subtracting the potential reference by the user, any pin_count
3855 * remains, it must be due to another use by the display engine.
3856 */
Oscar Mateo19656432014-05-16 14:20:43 +01003857 return vma->pin_count - !!obj->user_pin_count;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003858}
3859
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003860/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003861 * Prepare buffer for display plane (scanout, cursors, etc).
3862 * Can be called from an uninterruptible phase (modesetting) and allows
3863 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003864 */
3865int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003866i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3867 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003868 struct intel_engine_cs *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003869{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003870 u32 old_read_domains, old_write_domain;
Oscar Mateo19656432014-05-16 14:20:43 +01003871 bool was_pin_display;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003872 int ret;
3873
Chris Wilson0be73282010-12-06 14:36:27 +00003874 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003875 ret = i915_gem_object_sync(obj, pipelined);
3876 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003877 return ret;
3878 }
3879
Chris Wilsoncc98b412013-08-09 12:25:09 +01003880 /* Mark the pin_display early so that we account for the
3881 * display coherency whilst setting up the cache domains.
3882 */
Oscar Mateo19656432014-05-16 14:20:43 +01003883 was_pin_display = obj->pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003884 obj->pin_display = true;
3885
Eric Anholta7ef0642011-03-29 16:59:54 -07003886 /* The display engine is not coherent with the LLC cache on gen6. As
3887 * a result, we make sure that the pinning that is about to occur is
3888 * done with uncached PTEs. This is lowest common denominator for all
3889 * chipsets.
3890 *
3891 * However for gen6+, we could do better by using the GFDT bit instead
3892 * of uncaching, which would allow us to flush all the LLC-cached data
3893 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3894 */
Chris Wilson651d7942013-08-08 14:41:10 +01003895 ret = i915_gem_object_set_cache_level(obj,
3896 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003897 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003898 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003899
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003900 /* As the user may map the buffer once pinned in the display plane
3901 * (e.g. libkms for the bootup splash), we have to ensure that we
3902 * always use map_and_fenceable for all scanout buffers.
3903 */
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003904 ret = i915_gem_obj_ggtt_pin(obj, alignment, PIN_MAPPABLE);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003905 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003906 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003907
Chris Wilson2c225692013-08-09 12:26:45 +01003908 i915_gem_object_flush_cpu_write_domain(obj, true);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003909
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003910 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003911 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003912
3913 /* It should now be out of any other write domains, and we can update
3914 * the domain values for our changes.
3915 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003916 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003917 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003918
3919 trace_i915_gem_object_change_domain(obj,
3920 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003921 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003922
3923 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003924
3925err_unpin_display:
Oscar Mateo19656432014-05-16 14:20:43 +01003926 WARN_ON(was_pin_display != is_pin_display(obj));
3927 obj->pin_display = was_pin_display;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003928 return ret;
3929}
3930
3931void
3932i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj)
3933{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003934 i915_gem_object_ggtt_unpin(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003935 obj->pin_display = is_pin_display(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003936}
3937
Chris Wilson85345512010-11-13 09:49:11 +00003938int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003939i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003940{
Chris Wilson88241782011-01-07 17:09:48 +00003941 int ret;
3942
Chris Wilsona8198ee2011-04-13 22:04:09 +01003943 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003944 return 0;
3945
Chris Wilson0201f1e2012-07-20 12:41:01 +01003946 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003947 if (ret)
3948 return ret;
3949
Chris Wilsona8198ee2011-04-13 22:04:09 +01003950 /* Ensure that we invalidate the GPU's caches and TLBs. */
3951 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003952 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003953}
3954
Eric Anholte47c68e2008-11-14 13:35:19 -08003955/**
3956 * Moves a single object to the CPU read, and possibly write domain.
3957 *
3958 * This function returns when the move is complete, including waiting on
3959 * flushes to occur.
3960 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003961int
Chris Wilson919926a2010-11-12 13:42:53 +00003962i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003963{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003964 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003965 int ret;
3966
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003967 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3968 return 0;
3969
Chris Wilson0201f1e2012-07-20 12:41:01 +01003970 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003971 if (ret)
3972 return ret;
3973
Chris Wilsonc8725f32014-03-17 12:21:55 +00003974 i915_gem_object_retire(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003975 i915_gem_object_flush_gtt_write_domain(obj);
3976
Chris Wilson05394f32010-11-08 19:18:58 +00003977 old_write_domain = obj->base.write_domain;
3978 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003979
Eric Anholte47c68e2008-11-14 13:35:19 -08003980 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003981 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003982 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003983
Chris Wilson05394f32010-11-08 19:18:58 +00003984 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003985 }
3986
3987 /* It should now be out of any other write domains, and we can update
3988 * the domain values for our changes.
3989 */
Chris Wilson05394f32010-11-08 19:18:58 +00003990 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003991
3992 /* If we're writing through the CPU, then the GPU read domains will
3993 * need to be invalidated at next use.
3994 */
3995 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003996 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3997 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003998 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003999
Daniel Vetterf99d7062014-06-19 16:01:59 +02004000 if (write)
4001 intel_fb_obj_invalidate(obj, NULL);
4002
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004003 trace_i915_gem_object_change_domain(obj,
4004 old_read_domains,
4005 old_write_domain);
4006
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004007 return 0;
4008}
4009
Eric Anholt673a3942008-07-30 12:06:12 -07004010/* Throttle our rendering by waiting until the ring has completed our requests
4011 * emitted over 20 msec ago.
4012 *
Eric Anholtb9624422009-06-03 07:27:35 +00004013 * Note that if we were to use the current jiffies each time around the loop,
4014 * we wouldn't escape the function with any frames outstanding if the time to
4015 * render a frame was over 20ms.
4016 *
Eric Anholt673a3942008-07-30 12:06:12 -07004017 * This should get us reasonable parallelism between CPU and GPU but also
4018 * relatively low latency when blocking on a particular request to finish.
4019 */
4020static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004021i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004022{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004023 struct drm_i915_private *dev_priv = dev->dev_private;
4024 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004025 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004026 struct drm_i915_gem_request *request;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004027 struct intel_engine_cs *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004028 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004029 u32 seqno = 0;
4030 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004031
Daniel Vetter308887a2012-11-14 17:14:06 +01004032 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4033 if (ret)
4034 return ret;
4035
4036 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4037 if (ret)
4038 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004039
Chris Wilson1c255952010-09-26 11:03:27 +01004040 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004041 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004042 if (time_after_eq(request->emitted_jiffies, recent_enough))
4043 break;
4044
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004045 ring = request->ring;
4046 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00004047 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004048 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01004049 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004050
4051 if (seqno == 0)
4052 return 0;
4053
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004054 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004055 if (ret == 0)
4056 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004057
Eric Anholt673a3942008-07-30 12:06:12 -07004058 return ret;
4059}
4060
Chris Wilsond23db882014-05-23 08:48:08 +02004061static bool
4062i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4063{
4064 struct drm_i915_gem_object *obj = vma->obj;
4065
4066 if (alignment &&
4067 vma->node.start & (alignment - 1))
4068 return true;
4069
4070 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4071 return true;
4072
4073 if (flags & PIN_OFFSET_BIAS &&
4074 vma->node.start < (flags & PIN_OFFSET_MASK))
4075 return true;
4076
4077 return false;
4078}
4079
Eric Anholt673a3942008-07-30 12:06:12 -07004080int
Chris Wilson05394f32010-11-08 19:18:58 +00004081i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07004082 struct i915_address_space *vm,
Chris Wilson05394f32010-11-08 19:18:58 +00004083 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004084 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004085{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004086 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004087 struct i915_vma *vma;
Eric Anholt673a3942008-07-30 12:06:12 -07004088 int ret;
4089
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004090 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4091 return -ENODEV;
4092
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004093 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004094 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004095
4096 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004097 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004098 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4099 return -EBUSY;
4100
Chris Wilsond23db882014-05-23 08:48:08 +02004101 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004102 WARN(vma->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01004103 "bo is already pinned with incorrect alignment:"
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004104 " offset=%lx, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004105 " obj->map_and_fenceable=%d\n",
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004106 i915_gem_obj_offset(obj, vm), alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004107 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004108 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004109 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004110 if (ret)
4111 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004112
4113 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004114 }
4115 }
4116
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004117 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Daniel Vetter262de142014-02-14 14:01:20 +01004118 vma = i915_gem_object_bind_to_vm(obj, vm, alignment, flags);
4119 if (IS_ERR(vma))
4120 return PTR_ERR(vma);
Chris Wilson22c344e2009-02-11 14:26:45 +00004121 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004122
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004123 if (flags & PIN_GLOBAL && !obj->has_global_gtt_mapping)
4124 vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
Daniel Vetter74898d72012-02-15 23:50:22 +01004125
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004126 vma->pin_count++;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004127 if (flags & PIN_MAPPABLE)
4128 obj->pin_mappable |= true;
Eric Anholt673a3942008-07-30 12:06:12 -07004129
4130 return 0;
4131}
4132
4133void
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004134i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07004135{
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004136 struct i915_vma *vma = i915_gem_obj_to_ggtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004137
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004138 BUG_ON(!vma);
4139 BUG_ON(vma->pin_count == 0);
4140 BUG_ON(!i915_gem_obj_ggtt_bound(obj));
4141
4142 if (--vma->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00004143 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07004144}
4145
Daniel Vetterd8ffa602014-05-13 12:11:26 +02004146bool
4147i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
4148{
4149 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4150 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4151 struct i915_vma *ggtt_vma = i915_gem_obj_to_ggtt(obj);
4152
4153 WARN_ON(!ggtt_vma ||
4154 dev_priv->fence_regs[obj->fence_reg].pin_count >
4155 ggtt_vma->pin_count);
4156 dev_priv->fence_regs[obj->fence_reg].pin_count++;
4157 return true;
4158 } else
4159 return false;
4160}
4161
4162void
4163i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
4164{
4165 if (obj->fence_reg != I915_FENCE_REG_NONE) {
4166 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
4167 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
4168 dev_priv->fence_regs[obj->fence_reg].pin_count--;
4169 }
4170}
4171
Eric Anholt673a3942008-07-30 12:06:12 -07004172int
4173i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004174 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004175{
4176 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004177 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07004178 int ret;
4179
Daniel Vetter02f6bcc2013-12-18 16:30:22 +01004180 if (INTEL_INFO(dev)->gen >= 6)
4181 return -ENODEV;
4182
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004183 ret = i915_mutex_lock_interruptible(dev);
4184 if (ret)
4185 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004186
Chris Wilson05394f32010-11-08 19:18:58 +00004187 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004188 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004189 ret = -ENOENT;
4190 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004191 }
Eric Anholt673a3942008-07-30 12:06:12 -07004192
Chris Wilson05394f32010-11-08 19:18:58 +00004193 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004194 DRM_DEBUG("Attempting to pin a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00004195 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004196 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004197 }
4198
Chris Wilson05394f32010-11-08 19:18:58 +00004199 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004200 DRM_DEBUG("Already pinned in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004201 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004202 ret = -EINVAL;
4203 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004204 }
4205
Daniel Vetteraa5f8022013-10-10 14:46:37 +02004206 if (obj->user_pin_count == ULONG_MAX) {
4207 ret = -EBUSY;
4208 goto out;
4209 }
4210
Chris Wilson93be8782013-01-02 10:31:22 +00004211 if (obj->user_pin_count == 0) {
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004212 ret = i915_gem_obj_ggtt_pin(obj, args->alignment, PIN_MAPPABLE);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004213 if (ret)
4214 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07004215 }
4216
Chris Wilson93be8782013-01-02 10:31:22 +00004217 obj->user_pin_count++;
4218 obj->pin_filp = file;
4219
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004220 args->offset = i915_gem_obj_ggtt_offset(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004221out:
Chris Wilson05394f32010-11-08 19:18:58 +00004222 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004223unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004224 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004225 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004226}
4227
4228int
4229i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004230 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004231{
4232 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004233 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004234 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004235
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004236 ret = i915_mutex_lock_interruptible(dev);
4237 if (ret)
4238 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004239
Chris Wilson05394f32010-11-08 19:18:58 +00004240 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004241 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004242 ret = -ENOENT;
4243 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004244 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01004245
Chris Wilson05394f32010-11-08 19:18:58 +00004246 if (obj->pin_filp != file) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00004247 DRM_DEBUG("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
Jesse Barnes79e53942008-11-07 14:24:08 -08004248 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004249 ret = -EINVAL;
4250 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08004251 }
Chris Wilson05394f32010-11-08 19:18:58 +00004252 obj->user_pin_count--;
4253 if (obj->user_pin_count == 0) {
4254 obj->pin_filp = NULL;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004255 i915_gem_object_ggtt_unpin(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004256 }
Eric Anholt673a3942008-07-30 12:06:12 -07004257
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004258out:
Chris Wilson05394f32010-11-08 19:18:58 +00004259 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004260unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004261 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004262 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004263}
4264
4265int
4266i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004267 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004268{
4269 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004270 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004271 int ret;
4272
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004273 ret = i915_mutex_lock_interruptible(dev);
4274 if (ret)
4275 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004276
Chris Wilson05394f32010-11-08 19:18:58 +00004277 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004278 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004279 ret = -ENOENT;
4280 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004281 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004282
Chris Wilson0be555b2010-08-04 15:36:30 +01004283 /* Count all active objects as busy, even if they are currently not used
4284 * by the gpu. Users of this interface expect objects to eventually
4285 * become non-busy without any further actions, therefore emit any
4286 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004287 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004288 ret = i915_gem_object_flush_active(obj);
4289
Chris Wilson05394f32010-11-08 19:18:58 +00004290 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01004291 if (obj->ring) {
4292 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4293 args->busy |= intel_ring_flag(obj->ring) << 16;
4294 }
Eric Anholt673a3942008-07-30 12:06:12 -07004295
Chris Wilson05394f32010-11-08 19:18:58 +00004296 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004297unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004298 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004299 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004300}
4301
4302int
4303i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4304 struct drm_file *file_priv)
4305{
Akshay Joshi0206e352011-08-16 15:34:10 -04004306 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004307}
4308
Chris Wilson3ef94da2009-09-14 16:50:29 +01004309int
4310i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4311 struct drm_file *file_priv)
4312{
4313 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004314 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004315 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004316
4317 switch (args->madv) {
4318 case I915_MADV_DONTNEED:
4319 case I915_MADV_WILLNEED:
4320 break;
4321 default:
4322 return -EINVAL;
4323 }
4324
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004325 ret = i915_mutex_lock_interruptible(dev);
4326 if (ret)
4327 return ret;
4328
Chris Wilson05394f32010-11-08 19:18:58 +00004329 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004330 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004331 ret = -ENOENT;
4332 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004333 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004334
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004335 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004336 ret = -EINVAL;
4337 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004338 }
4339
Chris Wilson05394f32010-11-08 19:18:58 +00004340 if (obj->madv != __I915_MADV_PURGED)
4341 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004342
Chris Wilson6c085a72012-08-20 11:40:46 +02004343 /* if the object is no longer attached, discard its backing storage */
4344 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004345 i915_gem_object_truncate(obj);
4346
Chris Wilson05394f32010-11-08 19:18:58 +00004347 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004348
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004349out:
Chris Wilson05394f32010-11-08 19:18:58 +00004350 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004351unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004352 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004353 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004354}
4355
Chris Wilson37e680a2012-06-07 15:38:42 +01004356void i915_gem_object_init(struct drm_i915_gem_object *obj,
4357 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004358{
Ben Widawsky35c20a62013-05-31 11:28:48 -07004359 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004360 INIT_LIST_HEAD(&obj->ring_list);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004361 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004362 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004363
Chris Wilson37e680a2012-06-07 15:38:42 +01004364 obj->ops = ops;
4365
Chris Wilson0327d6b2012-08-11 15:41:06 +01004366 obj->fence_reg = I915_FENCE_REG_NONE;
4367 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004368
4369 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4370}
4371
Chris Wilson37e680a2012-06-07 15:38:42 +01004372static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4373 .get_pages = i915_gem_object_get_pages_gtt,
4374 .put_pages = i915_gem_object_put_pages_gtt,
4375};
4376
Chris Wilson05394f32010-11-08 19:18:58 +00004377struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4378 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004379{
Daniel Vetterc397b902010-04-09 19:05:07 +00004380 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004381 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004382 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004383
Chris Wilson42dcedd2012-11-15 11:32:30 +00004384 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004385 if (obj == NULL)
4386 return NULL;
4387
4388 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004389 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004390 return NULL;
4391 }
4392
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004393 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4394 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4395 /* 965gm cannot relocate objects above 4GiB. */
4396 mask &= ~__GFP_HIGHMEM;
4397 mask |= __GFP_DMA32;
4398 }
4399
Al Viro496ad9a2013-01-23 17:07:38 -05004400 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004401 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004402
Chris Wilson37e680a2012-06-07 15:38:42 +01004403 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004404
Daniel Vetterc397b902010-04-09 19:05:07 +00004405 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4406 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4407
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004408 if (HAS_LLC(dev)) {
4409 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004410 * cache) for about a 10% performance improvement
4411 * compared to uncached. Graphics requests other than
4412 * display scanout are coherent with the CPU in
4413 * accessing this cache. This means in this mode we
4414 * don't need to clflush on the CPU side, and on the
4415 * GPU side we only need to flush internal caches to
4416 * get data visible to the CPU.
4417 *
4418 * However, we maintain the display planes as UC, and so
4419 * need to rebind when first used as such.
4420 */
4421 obj->cache_level = I915_CACHE_LLC;
4422 } else
4423 obj->cache_level = I915_CACHE_NONE;
4424
Daniel Vetterd861e332013-07-24 23:25:03 +02004425 trace_i915_gem_object_create(obj);
4426
Chris Wilson05394f32010-11-08 19:18:58 +00004427 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004428}
4429
Chris Wilson340fbd82014-05-22 09:16:52 +01004430static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4431{
4432 /* If we are the last user of the backing storage (be it shmemfs
4433 * pages or stolen etc), we know that the pages are going to be
4434 * immediately released. In this case, we can then skip copying
4435 * back the contents from the GPU.
4436 */
4437
4438 if (obj->madv != I915_MADV_WILLNEED)
4439 return false;
4440
4441 if (obj->base.filp == NULL)
4442 return true;
4443
4444 /* At first glance, this looks racy, but then again so would be
4445 * userspace racing mmap against close. However, the first external
4446 * reference to the filp can only be obtained through the
4447 * i915_gem_mmap_ioctl() which safeguards us against the user
4448 * acquiring such a reference whilst we are in the middle of
4449 * freeing the object.
4450 */
4451 return atomic_long_read(&obj->base.filp->f_count) == 1;
4452}
4453
Chris Wilson1488fc02012-04-24 15:47:31 +01004454void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004455{
Chris Wilson1488fc02012-04-24 15:47:31 +01004456 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004457 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004458 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004459 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004460
Paulo Zanonif65c9162013-11-27 18:20:34 -02004461 intel_runtime_pm_get(dev_priv);
4462
Chris Wilson26e12f82011-03-20 11:20:19 +00004463 trace_i915_gem_object_destroy(obj);
4464
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004465 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004466 int ret;
4467
4468 vma->pin_count = 0;
4469 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004470 if (WARN_ON(ret == -ERESTARTSYS)) {
4471 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004472
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004473 was_interruptible = dev_priv->mm.interruptible;
4474 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004475
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004476 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004477
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004478 dev_priv->mm.interruptible = was_interruptible;
4479 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004480 }
4481
Chris Wilson00731152014-05-21 12:42:56 +01004482 i915_gem_object_detach_phys(obj);
4483
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004484 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4485 * before progressing. */
4486 if (obj->stolen)
4487 i915_gem_object_unpin_pages(obj);
4488
Daniel Vettera071fa02014-06-18 23:28:09 +02004489 WARN_ON(obj->frontbuffer_bits);
4490
Ben Widawsky401c29f2013-05-31 11:28:47 -07004491 if (WARN_ON(obj->pages_pin_count))
4492 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004493 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004494 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004495 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004496 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004497
Chris Wilson9da3da62012-06-01 15:20:22 +01004498 BUG_ON(obj->pages);
4499
Chris Wilson2f745ad2012-09-04 21:02:58 +01004500 if (obj->base.import_attach)
4501 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004502
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004503 if (obj->ops->release)
4504 obj->ops->release(obj);
4505
Chris Wilson05394f32010-11-08 19:18:58 +00004506 drm_gem_object_release(&obj->base);
4507 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004508
Chris Wilson05394f32010-11-08 19:18:58 +00004509 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004510 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004511
4512 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004513}
4514
Daniel Vettere656a6c2013-08-14 14:14:04 +02004515struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Ben Widawsky2f633152013-07-17 12:19:03 -07004516 struct i915_address_space *vm)
4517{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004518 struct i915_vma *vma;
4519 list_for_each_entry(vma, &obj->vma_list, vma_link)
4520 if (vma->vm == vm)
4521 return vma;
4522
4523 return NULL;
4524}
4525
Ben Widawsky2f633152013-07-17 12:19:03 -07004526void i915_gem_vma_destroy(struct i915_vma *vma)
4527{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004528 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004529 WARN_ON(vma->node.allocated);
Chris Wilsonaaa056672013-08-20 12:56:40 +01004530
4531 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4532 if (!list_empty(&vma->exec_list))
4533 return;
4534
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004535 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004536
Daniel Vetter841cd772014-08-06 15:04:48 +02004537 if (!i915_is_ggtt(vm))
4538 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004539
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004540 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004541
Ben Widawsky2f633152013-07-17 12:19:03 -07004542 kfree(vma);
4543}
4544
Chris Wilsone3efda42014-04-09 09:19:41 +01004545static void
4546i915_gem_stop_ringbuffers(struct drm_device *dev)
4547{
4548 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004549 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004550 int i;
4551
4552 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004553 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004554}
4555
Jesse Barnes5669fca2009-02-17 15:13:31 -08004556int
Chris Wilson45c5f202013-10-16 11:50:01 +01004557i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004558{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004559 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004560 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004561
Chris Wilson45c5f202013-10-16 11:50:01 +01004562 mutex_lock(&dev->struct_mutex);
Chris Wilsonf7403342013-09-13 23:57:04 +01004563 if (dev_priv->ums.mm_suspended)
Chris Wilson45c5f202013-10-16 11:50:01 +01004564 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07004565
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004566 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004567 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004568 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004569
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004570 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004571
Chris Wilson29105cc2010-01-07 10:39:13 +00004572 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01004573 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02004574 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004575
Chris Wilson29105cc2010-01-07 10:39:13 +00004576 i915_kernel_lost_context(dev);
Chris Wilsone3efda42014-04-09 09:19:41 +01004577 i915_gem_stop_ringbuffers(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004578
Chris Wilson45c5f202013-10-16 11:50:01 +01004579 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4580 * We need to replace this with a semaphore, or something.
4581 * And not confound ums.mm_suspended!
4582 */
4583 dev_priv->ums.mm_suspended = !drm_core_check_feature(dev,
4584 DRIVER_MODESET);
4585 mutex_unlock(&dev->struct_mutex);
4586
4587 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00004588 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004589 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004590
Eric Anholt673a3942008-07-30 12:06:12 -07004591 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004592
4593err:
4594 mutex_unlock(&dev->struct_mutex);
4595 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004596}
4597
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004598int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004599{
Ben Widawskyc3787e22013-09-17 21:12:44 -07004600 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004601 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004602 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4603 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004604 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004605
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004606 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004607 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004608
Ben Widawskyc3787e22013-09-17 21:12:44 -07004609 ret = intel_ring_begin(ring, GEN7_L3LOG_SIZE / 4 * 3);
4610 if (ret)
4611 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004612
Ben Widawskyc3787e22013-09-17 21:12:44 -07004613 /*
4614 * Note: We do not worry about the concurrent register cacheline hang
4615 * here because no other code should access these registers other than
4616 * at initialization time.
4617 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004618 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004619 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4620 intel_ring_emit(ring, reg_base + i);
4621 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004622 }
4623
Ben Widawskyc3787e22013-09-17 21:12:44 -07004624 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004625
Ben Widawskyc3787e22013-09-17 21:12:44 -07004626 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004627}
4628
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004629void i915_gem_init_swizzling(struct drm_device *dev)
4630{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004631 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004632
Daniel Vetter11782b02012-01-31 16:47:55 +01004633 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004634 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4635 return;
4636
4637 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4638 DISP_TILE_SURFACE_SWIZZLING);
4639
Daniel Vetter11782b02012-01-31 16:47:55 +01004640 if (IS_GEN5(dev))
4641 return;
4642
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004643 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4644 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004645 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004646 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004647 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004648 else if (IS_GEN8(dev))
4649 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004650 else
4651 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004652}
Daniel Vettere21af882012-02-09 20:53:27 +01004653
Chris Wilson67b1b572012-07-05 23:49:40 +01004654static bool
4655intel_enable_blt(struct drm_device *dev)
4656{
4657 if (!HAS_BLT(dev))
4658 return false;
4659
4660 /* The blitter was dysfunctional on early prototypes */
4661 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
4662 DRM_INFO("BLT not supported on this pre-production hardware;"
4663 " graphics performance will be degraded.\n");
4664 return false;
4665 }
4666
4667 return true;
4668}
4669
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004670static void init_unused_ring(struct drm_device *dev, u32 base)
4671{
4672 struct drm_i915_private *dev_priv = dev->dev_private;
4673
4674 I915_WRITE(RING_CTL(base), 0);
4675 I915_WRITE(RING_HEAD(base), 0);
4676 I915_WRITE(RING_TAIL(base), 0);
4677 I915_WRITE(RING_START(base), 0);
4678}
4679
4680static void init_unused_rings(struct drm_device *dev)
4681{
4682 if (IS_I830(dev)) {
4683 init_unused_ring(dev, PRB1_BASE);
4684 init_unused_ring(dev, SRB0_BASE);
4685 init_unused_ring(dev, SRB1_BASE);
4686 init_unused_ring(dev, SRB2_BASE);
4687 init_unused_ring(dev, SRB3_BASE);
4688 } else if (IS_GEN2(dev)) {
4689 init_unused_ring(dev, SRB0_BASE);
4690 init_unused_ring(dev, SRB1_BASE);
4691 } else if (IS_GEN3(dev)) {
4692 init_unused_ring(dev, PRB1_BASE);
4693 init_unused_ring(dev, PRB2_BASE);
4694 }
4695}
4696
Oscar Mateoa83014d2014-07-24 17:04:21 +01004697int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004698{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004699 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004700 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004701
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004702 /*
4703 * At least 830 can leave some of the unused rings
4704 * "active" (ie. head != tail) after resume which
4705 * will prevent c3 entry. Makes sure all unused rings
4706 * are totally idle.
4707 */
4708 init_unused_rings(dev);
4709
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004710 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004711 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004712 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004713
4714 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004715 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004716 if (ret)
4717 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004718 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004719
Chris Wilson67b1b572012-07-05 23:49:40 +01004720 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004721 ret = intel_init_blt_ring_buffer(dev);
4722 if (ret)
4723 goto cleanup_bsd_ring;
4724 }
4725
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004726 if (HAS_VEBOX(dev)) {
4727 ret = intel_init_vebox_ring_buffer(dev);
4728 if (ret)
4729 goto cleanup_blt_ring;
4730 }
4731
Zhao Yakui845f74a2014-04-17 10:37:37 +08004732 if (HAS_BSD2(dev)) {
4733 ret = intel_init_bsd2_ring_buffer(dev);
4734 if (ret)
4735 goto cleanup_vebox_ring;
4736 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004737
Mika Kuoppala99433932013-01-22 14:12:17 +02004738 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
4739 if (ret)
Zhao Yakui845f74a2014-04-17 10:37:37 +08004740 goto cleanup_bsd2_ring;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004741
4742 return 0;
4743
Zhao Yakui845f74a2014-04-17 10:37:37 +08004744cleanup_bsd2_ring:
4745 intel_cleanup_ring_buffer(&dev_priv->ring[VCS2]);
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004746cleanup_vebox_ring:
4747 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004748cleanup_blt_ring:
4749 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4750cleanup_bsd_ring:
4751 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4752cleanup_render_ring:
4753 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4754
4755 return ret;
4756}
4757
4758int
4759i915_gem_init_hw(struct drm_device *dev)
4760{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004761 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004762 int ret, i;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004763
4764 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4765 return -EIO;
4766
Ben Widawsky59124502013-07-04 11:02:05 -07004767 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004768 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004769
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004770 if (IS_HASWELL(dev))
4771 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4772 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004773
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004774 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004775 if (IS_IVYBRIDGE(dev)) {
4776 u32 temp = I915_READ(GEN7_MSG_CTL);
4777 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4778 I915_WRITE(GEN7_MSG_CTL, temp);
4779 } else if (INTEL_INFO(dev)->gen >= 7) {
4780 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4781 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4782 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4783 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004784 }
4785
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004786 i915_gem_init_swizzling(dev);
4787
Oscar Mateoa83014d2014-07-24 17:04:21 +01004788 ret = dev_priv->gt.init_rings(dev);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004789 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004790 return ret;
4791
Ben Widawskyc3787e22013-09-17 21:12:44 -07004792 for (i = 0; i < NUM_L3_SLICES(dev); i++)
4793 i915_gem_l3_remap(&dev_priv->ring[RCS], i);
4794
Ben Widawsky254f9652012-06-04 14:42:42 -07004795 /*
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004796 * XXX: Contexts should only be initialized once. Doing a switch to the
4797 * default context switch however is something we'd like to do after
4798 * reset or thaw (the latter may not actually be necessary for HW, but
4799 * goes with our code better). Context switching requires rings (for
4800 * the do_switch), but before enabling PPGTT. So don't move this.
Ben Widawsky254f9652012-06-04 14:42:42 -07004801 */
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004802 ret = i915_gem_context_enable(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004803 if (ret && ret != -EIO) {
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004804 DRM_ERROR("Context enable failed %d\n", ret);
Chris Wilson60990322014-04-09 09:19:42 +01004805 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetter82460d92014-08-06 20:19:53 +02004806
4807 return ret;
4808 }
4809
4810 ret = i915_ppgtt_init_hw(dev);
4811 if (ret && ret != -EIO) {
4812 DRM_ERROR("PPGTT enable failed %d\n", ret);
4813 i915_gem_cleanup_ringbuffer(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004814 }
Daniel Vettere21af882012-02-09 20:53:27 +01004815
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004816 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004817}
4818
Chris Wilson1070a422012-04-24 15:47:41 +01004819int i915_gem_init(struct drm_device *dev)
4820{
4821 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004822 int ret;
4823
Oscar Mateo127f1002014-07-24 17:04:11 +01004824 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4825 i915.enable_execlists);
4826
Chris Wilson1070a422012-04-24 15:47:41 +01004827 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004828
4829 if (IS_VALLEYVIEW(dev)) {
4830 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004831 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4832 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4833 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004834 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4835 }
4836
Oscar Mateoa83014d2014-07-24 17:04:21 +01004837 if (!i915.enable_execlists) {
4838 dev_priv->gt.do_execbuf = i915_gem_ringbuffer_submission;
4839 dev_priv->gt.init_rings = i915_gem_init_rings;
4840 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4841 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004842 } else {
4843 dev_priv->gt.do_execbuf = intel_execlists_submission;
4844 dev_priv->gt.init_rings = intel_logical_rings_init;
4845 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4846 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004847 }
4848
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004849 ret = i915_gem_init_userptr(dev);
4850 if (ret) {
4851 mutex_unlock(&dev->struct_mutex);
4852 return ret;
4853 }
4854
Ben Widawskyd7e50082012-12-18 10:31:25 -08004855 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004856
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004857 ret = i915_gem_context_init(dev);
Mika Kuoppalae3848692014-01-31 17:14:02 +02004858 if (ret) {
4859 mutex_unlock(&dev->struct_mutex);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004860 return ret;
Mika Kuoppalae3848692014-01-31 17:14:02 +02004861 }
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004862
Chris Wilson1070a422012-04-24 15:47:41 +01004863 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004864 if (ret == -EIO) {
4865 /* Allow ring initialisation to fail by marking the GPU as
4866 * wedged. But we only want to do this where the GPU is angry,
4867 * for all other failure, such as an allocation failure, bail.
4868 */
4869 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4870 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
4871 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004872 }
Chris Wilson60990322014-04-09 09:19:42 +01004873 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004874
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004875 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4876 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4877 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson60990322014-04-09 09:19:42 +01004878 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004879}
4880
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004881void
4882i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4883{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004884 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004885 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004886 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004887
Chris Wilsonb4519512012-05-11 14:29:30 +01004888 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004889 dev_priv->gt.cleanup_ring(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004890}
4891
4892int
Eric Anholt673a3942008-07-30 12:06:12 -07004893i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4894 struct drm_file *file_priv)
4895{
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004896 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004897 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004898
Jesse Barnes79e53942008-11-07 14:24:08 -08004899 if (drm_core_check_feature(dev, DRIVER_MODESET))
4900 return 0;
4901
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004902 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004903 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004904 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004905 }
4906
Eric Anholt673a3942008-07-30 12:06:12 -07004907 mutex_lock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004908 dev_priv->ums.mm_suspended = 0;
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004909
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004910 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004911 if (ret != 0) {
4912 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004913 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004914 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004915
Ben Widawsky5cef07e2013-07-16 16:50:08 -07004916 BUG_ON(!list_empty(&dev_priv->gtt.base.active_list));
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004917
Daniel Vetterbb0f1b52013-11-03 21:09:27 +01004918 ret = drm_irq_install(dev, dev->pdev->irq);
Chris Wilson5f353082010-06-07 14:03:03 +01004919 if (ret)
4920 goto cleanup_ringbuffer;
Daniel Vettere090c532013-11-03 20:27:05 +01004921 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004922
Eric Anholt673a3942008-07-30 12:06:12 -07004923 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004924
4925cleanup_ringbuffer:
Chris Wilson5f353082010-06-07 14:03:03 +01004926 i915_gem_cleanup_ringbuffer(dev);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004927 dev_priv->ums.mm_suspended = 1;
Chris Wilson5f353082010-06-07 14:03:03 +01004928 mutex_unlock(&dev->struct_mutex);
4929
4930 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004931}
4932
4933int
4934i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4935 struct drm_file *file_priv)
4936{
Jesse Barnes79e53942008-11-07 14:24:08 -08004937 if (drm_core_check_feature(dev, DRIVER_MODESET))
4938 return 0;
4939
Daniel Vettere090c532013-11-03 20:27:05 +01004940 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004941 drm_irq_uninstall(dev);
Daniel Vettere090c532013-11-03 20:27:05 +01004942 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02004943
Chris Wilson45c5f202013-10-16 11:50:01 +01004944 return i915_gem_suspend(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004945}
4946
4947void
4948i915_gem_lastclose(struct drm_device *dev)
4949{
4950 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004951
Eric Anholte806b492009-01-22 09:56:58 -08004952 if (drm_core_check_feature(dev, DRIVER_MODESET))
4953 return;
4954
Chris Wilson45c5f202013-10-16 11:50:01 +01004955 ret = i915_gem_suspend(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004956 if (ret)
4957 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004958}
4959
Chris Wilson64193402010-10-24 12:38:05 +01004960static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004961init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004962{
4963 INIT_LIST_HEAD(&ring->active_list);
4964 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004965}
4966
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004967void i915_init_vm(struct drm_i915_private *dev_priv,
4968 struct i915_address_space *vm)
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004969{
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08004970 if (!i915_is_ggtt(vm))
4971 drm_mm_init(&vm->mm, vm->start, vm->total);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004972 vm->dev = dev_priv->dev;
4973 INIT_LIST_HEAD(&vm->active_list);
4974 INIT_LIST_HEAD(&vm->inactive_list);
4975 INIT_LIST_HEAD(&vm->global_link);
Chris Wilsonf72d21e2014-01-09 22:57:22 +00004976 list_add_tail(&vm->global_link, &dev_priv->vm_list);
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004977}
4978
Eric Anholt673a3942008-07-30 12:06:12 -07004979void
4980i915_gem_load(struct drm_device *dev)
4981{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004982 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004983 int i;
4984
4985 dev_priv->slab =
4986 kmem_cache_create("i915_gem_object",
4987 sizeof(struct drm_i915_gem_object), 0,
4988 SLAB_HWCACHE_ALIGN,
4989 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004990
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004991 INIT_LIST_HEAD(&dev_priv->vm_list);
4992 i915_init_vm(dev_priv, &dev_priv->gtt.base);
4993
Ben Widawskya33afea2013-09-17 21:12:45 -07004994 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004995 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4996 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004997 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004998 for (i = 0; i < I915_NUM_RINGS; i++)
4999 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005000 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005001 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005002 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5003 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005004 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5005 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005006 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005007
Dave Airlie94400122010-07-20 13:15:31 +10005008 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
Ville Syrjälädbb42742014-02-25 15:13:41 +02005009 if (!drm_core_check_feature(dev, DRIVER_MODESET) && IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02005010 I915_WRITE(MI_ARB_STATE,
5011 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10005012 }
5013
Chris Wilson72bfa192010-12-19 11:42:05 +00005014 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5015
Jesse Barnesde151cf2008-11-12 10:03:55 -08005016 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08005017 if (!drm_core_check_feature(dev, DRIVER_MODESET))
5018 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08005019
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03005020 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
5021 dev_priv->num_fence_regs = 32;
5022 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08005023 dev_priv->num_fence_regs = 16;
5024 else
5025 dev_priv->num_fence_regs = 8;
5026
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005027 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005028 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5029 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005030
Eric Anholt673a3942008-07-30 12:06:12 -07005031 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005032 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005033
Chris Wilsonce453d82011-02-21 14:43:56 +00005034 dev_priv->mm.interruptible = true;
5035
Chris Wilsonceabbba52014-03-25 13:23:04 +00005036 dev_priv->mm.shrinker.scan_objects = i915_gem_shrinker_scan;
5037 dev_priv->mm.shrinker.count_objects = i915_gem_shrinker_count;
5038 dev_priv->mm.shrinker.seeks = DEFAULT_SEEKS;
5039 register_shrinker(&dev_priv->mm.shrinker);
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005040
5041 dev_priv->mm.oom_notifier.notifier_call = i915_gem_shrinker_oom;
5042 register_oom_notifier(&dev_priv->mm.oom_notifier);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005043
5044 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005045}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005046
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005047void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005048{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005049 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005050
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005051 cancel_delayed_work_sync(&file_priv->mm.idle_work);
5052
Eric Anholtb9624422009-06-03 07:27:35 +00005053 /* Clean up our request list when the client is going away, so that
5054 * later retire_requests won't dereference our soon-to-be-gone
5055 * file_priv.
5056 */
Chris Wilson1c255952010-09-26 11:03:27 +01005057 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005058 while (!list_empty(&file_priv->mm.request_list)) {
5059 struct drm_i915_gem_request *request;
5060
5061 request = list_first_entry(&file_priv->mm.request_list,
5062 struct drm_i915_gem_request,
5063 client_list);
5064 list_del(&request->client_list);
5065 request->file_priv = NULL;
5066 }
Chris Wilson1c255952010-09-26 11:03:27 +01005067 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00005068}
Chris Wilson31169712009-09-14 16:50:28 +01005069
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005070static void
5071i915_gem_file_idle_work_handler(struct work_struct *work)
5072{
5073 struct drm_i915_file_private *file_priv =
5074 container_of(work, typeof(*file_priv), mm.idle_work.work);
5075
5076 atomic_set(&file_priv->rps_wait_boost, false);
5077}
5078
5079int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5080{
5081 struct drm_i915_file_private *file_priv;
Ben Widawskye422b8882013-12-06 14:10:58 -08005082 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005083
5084 DRM_DEBUG_DRIVER("\n");
5085
5086 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5087 if (!file_priv)
5088 return -ENOMEM;
5089
5090 file->driver_priv = file_priv;
5091 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005092 file_priv->file = file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005093
5094 spin_lock_init(&file_priv->mm.lock);
5095 INIT_LIST_HEAD(&file_priv->mm.request_list);
5096 INIT_DELAYED_WORK(&file_priv->mm.idle_work,
5097 i915_gem_file_idle_work_handler);
5098
Ben Widawskye422b8882013-12-06 14:10:58 -08005099 ret = i915_gem_context_open(dev, file);
5100 if (ret)
5101 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005102
Ben Widawskye422b8882013-12-06 14:10:58 -08005103 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005104}
5105
Daniel Vettera071fa02014-06-18 23:28:09 +02005106void i915_gem_track_fb(struct drm_i915_gem_object *old,
5107 struct drm_i915_gem_object *new,
5108 unsigned frontbuffer_bits)
5109{
5110 if (old) {
5111 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5112 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5113 old->frontbuffer_bits &= ~frontbuffer_bits;
5114 }
5115
5116 if (new) {
5117 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5118 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5119 new->frontbuffer_bits |= frontbuffer_bits;
5120 }
5121}
5122
Chris Wilson57745062012-11-21 13:04:04 +00005123static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
5124{
5125 if (!mutex_is_locked(mutex))
5126 return false;
5127
5128#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
5129 return mutex->owner == task;
5130#else
5131 /* Since UP may be pre-empted, we cannot assume that we own the lock */
5132 return false;
5133#endif
5134}
5135
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005136static bool i915_gem_shrinker_lock(struct drm_device *dev, bool *unlock)
5137{
5138 if (!mutex_trylock(&dev->struct_mutex)) {
5139 if (!mutex_is_locked_by(&dev->struct_mutex, current))
5140 return false;
5141
5142 if (to_i915(dev)->mm.shrinker_no_lock_stealing)
5143 return false;
5144
5145 *unlock = false;
5146 } else
5147 *unlock = true;
5148
5149 return true;
5150}
5151
Chris Wilsonceabbba52014-03-25 13:23:04 +00005152static int num_vma_bound(struct drm_i915_gem_object *obj)
5153{
5154 struct i915_vma *vma;
5155 int count = 0;
5156
5157 list_for_each_entry(vma, &obj->vma_list, vma_link)
5158 if (drm_mm_node_allocated(&vma->node))
5159 count++;
5160
5161 return count;
5162}
5163
Dave Chinner7dc19d52013-08-28 10:18:11 +10005164static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005165i915_gem_shrinker_count(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01005166{
Chris Wilson17250b72010-10-28 12:51:39 +01005167 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005168 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Chris Wilson17250b72010-10-28 12:51:39 +01005169 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02005170 struct drm_i915_gem_object *obj;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005171 unsigned long count;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005172 bool unlock;
Chris Wilson17250b72010-10-28 12:51:39 +01005173
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005174 if (!i915_gem_shrinker_lock(dev, &unlock))
5175 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01005176
Dave Chinner7dc19d52013-08-28 10:18:11 +10005177 count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -07005178 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list)
Chris Wilsona5570172012-09-04 21:02:54 +01005179 if (obj->pages_pin_count == 0)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005180 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005181
5182 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilsonceabbba52014-03-25 13:23:04 +00005183 if (!i915_gem_obj_is_pinned(obj) &&
5184 obj->pages_pin_count == num_vma_bound(obj))
Dave Chinner7dc19d52013-08-28 10:18:11 +10005185 count += obj->base.size >> PAGE_SHIFT;
Ben Widawskyfcb4a572013-07-31 16:59:57 -07005186 }
Chris Wilson31169712009-09-14 16:50:28 +01005187
Chris Wilson57745062012-11-21 13:04:04 +00005188 if (unlock)
5189 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005190
Dave Chinner7dc19d52013-08-28 10:18:11 +10005191 return count;
Chris Wilson31169712009-09-14 16:50:28 +01005192}
Ben Widawskya70a3142013-07-31 16:59:56 -07005193
5194/* All the new VM stuff */
5195unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
5196 struct i915_address_space *vm)
5197{
5198 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5199 struct i915_vma *vma;
5200
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005201 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005202
Ben Widawskya70a3142013-07-31 16:59:56 -07005203 list_for_each_entry(vma, &o->vma_list, vma_link) {
5204 if (vma->vm == vm)
5205 return vma->node.start;
5206
5207 }
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005208 WARN(1, "%s vma for this object not found.\n",
5209 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005210 return -1;
5211}
5212
5213bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5214 struct i915_address_space *vm)
5215{
5216 struct i915_vma *vma;
5217
5218 list_for_each_entry(vma, &o->vma_list, vma_link)
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07005219 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005220 return true;
5221
5222 return false;
5223}
5224
5225bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5226{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005227 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005228
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005229 list_for_each_entry(vma, &o->vma_list, vma_link)
5230 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005231 return true;
5232
5233 return false;
5234}
5235
5236unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5237 struct i915_address_space *vm)
5238{
5239 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5240 struct i915_vma *vma;
5241
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005242 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005243
5244 BUG_ON(list_empty(&o->vma_list));
5245
5246 list_for_each_entry(vma, &o->vma_list, vma_link)
5247 if (vma->vm == vm)
5248 return vma->node.size;
5249
5250 return 0;
5251}
5252
Dave Chinner7dc19d52013-08-28 10:18:11 +10005253static unsigned long
Chris Wilsonceabbba52014-03-25 13:23:04 +00005254i915_gem_shrinker_scan(struct shrinker *shrinker, struct shrink_control *sc)
Dave Chinner7dc19d52013-08-28 10:18:11 +10005255{
5256 struct drm_i915_private *dev_priv =
Chris Wilsonceabbba52014-03-25 13:23:04 +00005257 container_of(shrinker, struct drm_i915_private, mm.shrinker);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005258 struct drm_device *dev = dev_priv->dev;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005259 unsigned long freed;
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005260 bool unlock;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005261
Chris Wilsonb453c4d2014-03-25 13:23:05 +00005262 if (!i915_gem_shrinker_lock(dev, &unlock))
5263 return SHRINK_STOP;
Dave Chinner7dc19d52013-08-28 10:18:11 +10005264
Chris Wilsond9973b42013-10-04 10:33:00 +01005265 freed = i915_gem_purge(dev_priv, sc->nr_to_scan);
5266 if (freed < sc->nr_to_scan)
5267 freed += __i915_gem_shrink(dev_priv,
5268 sc->nr_to_scan - freed,
5269 false);
Dave Chinner7dc19d52013-08-28 10:18:11 +10005270 if (unlock)
5271 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9973b42013-10-04 10:33:00 +01005272
Dave Chinner7dc19d52013-08-28 10:18:11 +10005273 return freed;
5274}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005275
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005276static int
5277i915_gem_shrinker_oom(struct notifier_block *nb, unsigned long event, void *ptr)
5278{
5279 struct drm_i915_private *dev_priv =
5280 container_of(nb, struct drm_i915_private, mm.oom_notifier);
5281 struct drm_device *dev = dev_priv->dev;
5282 struct drm_i915_gem_object *obj;
5283 unsigned long timeout = msecs_to_jiffies(5000) + 1;
5284 unsigned long pinned, bound, unbound, freed;
5285 bool was_interruptible;
5286 bool unlock;
5287
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005288 while (!i915_gem_shrinker_lock(dev, &unlock) && --timeout) {
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005289 schedule_timeout_killable(1);
Chris Wilsona1db2fa2014-07-11 11:28:00 +01005290 if (fatal_signal_pending(current))
5291 return NOTIFY_DONE;
5292 }
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01005293 if (timeout == 0) {
5294 pr_err("Unable to purge GPU memory due lock contention.\n");
5295 return NOTIFY_DONE;
5296 }
5297
5298 was_interruptible = dev_priv->mm.interruptible;
5299 dev_priv->mm.interruptible = false;
5300
5301 freed = i915_gem_shrink_all(dev_priv);
5302
5303 dev_priv->mm.interruptible = was_interruptible;
5304
5305 /* Because we may be allocating inside our own driver, we cannot
5306 * assert that there are no objects with pinned pages that are not
5307 * being pointed to by hardware.
5308 */
5309 unbound = bound = pinned = 0;
5310 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5311 if (!obj->base.filp) /* not backed by a freeable object */
5312 continue;
5313
5314 if (obj->pages_pin_count)
5315 pinned += obj->base.size;
5316 else
5317 unbound += obj->base.size;
5318 }
5319 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5320 if (!obj->base.filp)
5321 continue;
5322
5323 if (obj->pages_pin_count)
5324 pinned += obj->base.size;
5325 else
5326 bound += obj->base.size;
5327 }
5328
5329 if (unlock)
5330 mutex_unlock(&dev->struct_mutex);
5331
5332 pr_info("Purging GPU memory, %lu bytes freed, %lu bytes still pinned.\n",
5333 freed, pinned);
5334 if (unbound || bound)
5335 pr_err("%lu and %lu bytes still available in the "
5336 "bound and unbound GPU page lists.\n",
5337 bound, unbound);
5338
5339 *(unsigned long *)ptr += freed;
5340 return NOTIFY_DONE;
5341}
5342
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005343struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
5344{
5345 struct i915_vma *vma;
5346
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005347 vma = list_first_entry(&obj->vma_list, typeof(*vma), vma_link);
Daniel Vetter5dc383b2014-08-06 15:04:49 +02005348 if (vma->vm != i915_obj_to_ggtt(obj))
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005349 return NULL;
5350
5351 return vma;
5352}