blob: a06974127f2202d897dc8199bfbaa2568da82b75 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070030#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010031#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070032#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070033#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020037#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson05394f32010-11-08 19:18:58 +000039static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000041static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
42 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +010043 bool map_and_fenceable,
44 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +000045static int i915_gem_phys_pwrite(struct drm_device *dev,
46 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100047 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000048 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -070049
Chris Wilson61050802012-04-17 15:31:31 +010050static void i915_gem_write_fence(struct drm_device *dev, int reg,
51 struct drm_i915_gem_object *obj);
52static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
53 struct drm_i915_fence_reg *fence,
54 bool enable);
55
Chris Wilson17250b72010-10-28 12:51:39 +010056static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070057 struct shrink_control *sc);
Chris Wilson6c085a72012-08-20 11:40:46 +020058static long i915_gem_purge(struct drm_i915_private *dev_priv, long target);
59static void i915_gem_shrink_all(struct drm_i915_private *dev_priv);
Daniel Vetter8c599672011-12-14 13:57:31 +010060static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010061
Chris Wilson61050802012-04-17 15:31:31 +010062static inline void i915_gem_object_fence_lost(struct drm_i915_gem_object *obj)
63{
64 if (obj->tiling_mode)
65 i915_gem_release_mmap(obj);
66
67 /* As we do not have an associated fence register, we will force
68 * a tiling change if we ever need to acquire one.
69 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +010070 obj->fence_dirty = false;
Chris Wilson61050802012-04-17 15:31:31 +010071 obj->fence_reg = I915_FENCE_REG_NONE;
72}
73
Chris Wilson73aa8082010-09-30 11:46:12 +010074/* some bookkeeping */
75static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
76 size_t size)
77{
78 dev_priv->mm.object_count++;
79 dev_priv->mm.object_memory += size;
80}
81
82static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
83 size_t size)
84{
85 dev_priv->mm.object_count--;
86 dev_priv->mm.object_memory -= size;
87}
88
Chris Wilson21dd3732011-01-26 15:55:56 +000089static int
Daniel Vetter33196de2012-11-14 17:14:05 +010090i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010092 int ret;
93
Daniel Vetter7abb6902013-05-24 21:29:32 +020094#define EXIT_COND (!i915_reset_in_progress(error) || \
95 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +010096 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010097 return 0;
98
Daniel Vetter0a6759c2012-07-04 22:18:41 +020099 /*
100 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
101 * userspace. If it takes that long something really bad is going on and
102 * we should simply try to bail out and fail as gracefully as possible.
103 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100104 ret = wait_event_interruptible_timeout(error->reset_queue,
105 EXIT_COND,
106 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200107 if (ret == 0) {
108 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
109 return -EIO;
110 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100111 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200112 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100113#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100114
Chris Wilson21dd3732011-01-26 15:55:56 +0000115 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100116}
117
Chris Wilson54cf91d2010-11-25 18:00:26 +0000118int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100119{
Daniel Vetter33196de2012-11-14 17:14:05 +0100120 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100121 int ret;
122
Daniel Vetter33196de2012-11-14 17:14:05 +0100123 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100124 if (ret)
125 return ret;
126
127 ret = mutex_lock_interruptible(&dev->struct_mutex);
128 if (ret)
129 return ret;
130
Chris Wilson23bc5982010-09-29 16:10:57 +0100131 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 return 0;
133}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100134
Chris Wilson7d1c4802010-08-07 21:45:03 +0100135static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000136i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100137{
Chris Wilson6c085a72012-08-20 11:40:46 +0200138 return obj->gtt_space && !obj->active;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100139}
140
Eric Anholt673a3942008-07-30 12:06:12 -0700141int
142i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000143 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700144{
Ben Widawsky93d18792013-01-17 12:45:17 -0800145 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700146 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000147
Daniel Vetter7bb6fb82012-04-24 08:22:52 +0200148 if (drm_core_check_feature(dev, DRIVER_MODESET))
149 return -ENODEV;
150
Chris Wilson20217462010-11-23 15:26:33 +0000151 if (args->gtt_start >= args->gtt_end ||
152 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
153 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700154
Daniel Vetterf534bc02012-03-26 22:37:04 +0200155 /* GEM with user mode setting was never supported on ilk and later. */
156 if (INTEL_INFO(dev)->gen >= 5)
157 return -ENODEV;
158
Eric Anholt673a3942008-07-30 12:06:12 -0700159 mutex_lock(&dev->struct_mutex);
Ben Widawskyd7e50082012-12-18 10:31:25 -0800160 i915_gem_setup_global_gtt(dev, args->gtt_start, args->gtt_end,
161 args->gtt_end);
Ben Widawsky93d18792013-01-17 12:45:17 -0800162 dev_priv->gtt.mappable_end = args->gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700163 mutex_unlock(&dev->struct_mutex);
164
Chris Wilson20217462010-11-23 15:26:33 +0000165 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700166}
167
Eric Anholt5a125c32008-10-22 21:40:13 -0700168int
169i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000170 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700171{
Chris Wilson73aa8082010-09-30 11:46:12 +0100172 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700173 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000174 struct drm_i915_gem_object *obj;
175 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700176
Chris Wilson6299f992010-11-24 12:23:44 +0000177 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100178 mutex_lock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +0200179 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +0100180 if (obj->pin_count)
181 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100182 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700183
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800184 args->aper_size = dev_priv->gtt.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000186
Eric Anholt5a125c32008-10-22 21:40:13 -0700187 return 0;
188}
189
Chris Wilson42dcedd2012-11-15 11:32:30 +0000190void *i915_gem_object_alloc(struct drm_device *dev)
191{
192 struct drm_i915_private *dev_priv = dev->dev_private;
193 return kmem_cache_alloc(dev_priv->slab, GFP_KERNEL | __GFP_ZERO);
194}
195
196void i915_gem_object_free(struct drm_i915_gem_object *obj)
197{
198 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
199 kmem_cache_free(dev_priv->slab, obj);
200}
201
Dave Airlieff72145b2011-02-07 12:16:14 +1000202static int
203i915_gem_create(struct drm_file *file,
204 struct drm_device *dev,
205 uint64_t size,
206 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700207{
Chris Wilson05394f32010-11-08 19:18:58 +0000208 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300209 int ret;
210 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700211
Dave Airlieff72145b2011-02-07 12:16:14 +1000212 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200213 if (size == 0)
214 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700215
216 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000217 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700218 if (obj == NULL)
219 return -ENOMEM;
220
Chris Wilson05394f32010-11-08 19:18:58 +0000221 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100222 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000223 drm_gem_object_release(&obj->base);
224 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000225 i915_gem_object_free(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700226 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100227 }
228
Chris Wilson202f2fe2010-10-14 13:20:40 +0100229 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000230 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100231 trace_i915_gem_object_create(obj);
232
Dave Airlieff72145b2011-02-07 12:16:14 +1000233 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700234 return 0;
235}
236
Dave Airlieff72145b2011-02-07 12:16:14 +1000237int
238i915_gem_dumb_create(struct drm_file *file,
239 struct drm_device *dev,
240 struct drm_mode_create_dumb *args)
241{
242 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000243 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000244 args->size = args->pitch * args->height;
245 return i915_gem_create(file, dev,
246 args->size, &args->handle);
247}
248
249int i915_gem_dumb_destroy(struct drm_file *file,
250 struct drm_device *dev,
251 uint32_t handle)
252{
253 return drm_gem_handle_delete(file, handle);
254}
255
256/**
257 * Creates a new mm object and returns a handle to it.
258 */
259int
260i915_gem_create_ioctl(struct drm_device *dev, void *data,
261 struct drm_file *file)
262{
263 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200264
Dave Airlieff72145b2011-02-07 12:16:14 +1000265 return i915_gem_create(file, dev,
266 args->size, &args->handle);
267}
268
Daniel Vetter8c599672011-12-14 13:57:31 +0100269static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100270__copy_to_user_swizzled(char __user *cpu_vaddr,
271 const char *gpu_vaddr, int gpu_offset,
272 int length)
273{
274 int ret, cpu_offset = 0;
275
276 while (length > 0) {
277 int cacheline_end = ALIGN(gpu_offset + 1, 64);
278 int this_length = min(cacheline_end - gpu_offset, length);
279 int swizzled_gpu_offset = gpu_offset ^ 64;
280
281 ret = __copy_to_user(cpu_vaddr + cpu_offset,
282 gpu_vaddr + swizzled_gpu_offset,
283 this_length);
284 if (ret)
285 return ret + length;
286
287 cpu_offset += this_length;
288 gpu_offset += this_length;
289 length -= this_length;
290 }
291
292 return 0;
293}
294
295static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700296__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
297 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100298 int length)
299{
300 int ret, cpu_offset = 0;
301
302 while (length > 0) {
303 int cacheline_end = ALIGN(gpu_offset + 1, 64);
304 int this_length = min(cacheline_end - gpu_offset, length);
305 int swizzled_gpu_offset = gpu_offset ^ 64;
306
307 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
308 cpu_vaddr + cpu_offset,
309 this_length);
310 if (ret)
311 return ret + length;
312
313 cpu_offset += this_length;
314 gpu_offset += this_length;
315 length -= this_length;
316 }
317
318 return 0;
319}
320
Daniel Vetterd174bd62012-03-25 19:47:40 +0200321/* Per-page copy function for the shmem pread fastpath.
322 * Flushes invalid cachelines before reading the target if
323 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700324static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200325shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
326 char __user *user_data,
327 bool page_do_bit17_swizzling, bool needs_clflush)
328{
329 char *vaddr;
330 int ret;
331
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200332 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200333 return -EINVAL;
334
335 vaddr = kmap_atomic(page);
336 if (needs_clflush)
337 drm_clflush_virt_range(vaddr + shmem_page_offset,
338 page_length);
339 ret = __copy_to_user_inatomic(user_data,
340 vaddr + shmem_page_offset,
341 page_length);
342 kunmap_atomic(vaddr);
343
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100344 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200345}
346
Daniel Vetter23c18c72012-03-25 19:47:42 +0200347static void
348shmem_clflush_swizzled_range(char *addr, unsigned long length,
349 bool swizzled)
350{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200351 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200352 unsigned long start = (unsigned long) addr;
353 unsigned long end = (unsigned long) addr + length;
354
355 /* For swizzling simply ensure that we always flush both
356 * channels. Lame, but simple and it works. Swizzled
357 * pwrite/pread is far from a hotpath - current userspace
358 * doesn't use it at all. */
359 start = round_down(start, 128);
360 end = round_up(end, 128);
361
362 drm_clflush_virt_range((void *)start, end - start);
363 } else {
364 drm_clflush_virt_range(addr, length);
365 }
366
367}
368
Daniel Vetterd174bd62012-03-25 19:47:40 +0200369/* Only difference to the fast-path function is that this can handle bit17
370 * and uses non-atomic copy and kmap functions. */
371static int
372shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
373 char __user *user_data,
374 bool page_do_bit17_swizzling, bool needs_clflush)
375{
376 char *vaddr;
377 int ret;
378
379 vaddr = kmap(page);
380 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200381 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
382 page_length,
383 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200384
385 if (page_do_bit17_swizzling)
386 ret = __copy_to_user_swizzled(user_data,
387 vaddr, shmem_page_offset,
388 page_length);
389 else
390 ret = __copy_to_user(user_data,
391 vaddr + shmem_page_offset,
392 page_length);
393 kunmap(page);
394
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100395 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200396}
397
Eric Anholteb014592009-03-10 11:44:52 -0700398static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200399i915_gem_shmem_pread(struct drm_device *dev,
400 struct drm_i915_gem_object *obj,
401 struct drm_i915_gem_pread *args,
402 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700403{
Daniel Vetter8461d222011-12-14 13:57:32 +0100404 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700405 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100406 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100407 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100408 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200409 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200410 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200411 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700412
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200413 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700414 remain = args->size;
415
Daniel Vetter8461d222011-12-14 13:57:32 +0100416 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700417
Daniel Vetter84897312012-03-25 19:47:31 +0200418 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
419 /* If we're not in the cpu read domain, set ourself into the gtt
420 * read domain and manually flush cachelines (if required). This
421 * optimizes for the case when the gpu will dirty the data
422 * anyway again before the next pread happens. */
423 if (obj->cache_level == I915_CACHE_NONE)
424 needs_clflush = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200425 if (obj->gtt_space) {
426 ret = i915_gem_object_set_to_gtt_domain(obj, false);
427 if (ret)
428 return ret;
429 }
Daniel Vetter84897312012-03-25 19:47:31 +0200430 }
Eric Anholteb014592009-03-10 11:44:52 -0700431
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100432 ret = i915_gem_object_get_pages(obj);
433 if (ret)
434 return ret;
435
436 i915_gem_object_pin_pages(obj);
437
Eric Anholteb014592009-03-10 11:44:52 -0700438 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100439
Imre Deak67d5a502013-02-18 19:28:02 +0200440 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
441 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200442 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100443
444 if (remain <= 0)
445 break;
446
Eric Anholteb014592009-03-10 11:44:52 -0700447 /* Operation in this page
448 *
Eric Anholteb014592009-03-10 11:44:52 -0700449 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700450 * page_length = bytes to copy for this page
451 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100452 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700453 page_length = remain;
454 if ((shmem_page_offset + page_length) > PAGE_SIZE)
455 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700456
Daniel Vetter8461d222011-12-14 13:57:32 +0100457 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
458 (page_to_phys(page) & (1 << 17)) != 0;
459
Daniel Vetterd174bd62012-03-25 19:47:40 +0200460 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
461 user_data, page_do_bit17_swizzling,
462 needs_clflush);
463 if (ret == 0)
464 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700465
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200466 mutex_unlock(&dev->struct_mutex);
467
Daniel Vetter96d79b52012-03-25 19:47:36 +0200468 if (!prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200469 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200470 /* Userspace is tricking us, but we've already clobbered
471 * its pages with the prefault and promised to write the
472 * data up to the first fault. Hence ignore any errors
473 * and just continue. */
474 (void)ret;
475 prefaulted = 1;
476 }
477
Daniel Vetterd174bd62012-03-25 19:47:40 +0200478 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
479 user_data, page_do_bit17_swizzling,
480 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700481
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200482 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100483
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200484next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100485 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100486
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100487 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100488 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100489
Eric Anholteb014592009-03-10 11:44:52 -0700490 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100491 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700492 offset += page_length;
493 }
494
Chris Wilson4f27b752010-10-14 15:26:45 +0100495out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100496 i915_gem_object_unpin_pages(obj);
497
Eric Anholteb014592009-03-10 11:44:52 -0700498 return ret;
499}
500
Eric Anholt673a3942008-07-30 12:06:12 -0700501/**
502 * Reads data from the object referenced by handle.
503 *
504 * On error, the contents of *data are undefined.
505 */
506int
507i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000508 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700509{
510 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000511 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100512 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700513
Chris Wilson51311d02010-11-17 09:10:42 +0000514 if (args->size == 0)
515 return 0;
516
517 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200518 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000519 args->size))
520 return -EFAULT;
521
Chris Wilson4f27b752010-10-14 15:26:45 +0100522 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100523 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100524 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700525
Chris Wilson05394f32010-11-08 19:18:58 +0000526 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000527 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100528 ret = -ENOENT;
529 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100530 }
Eric Anholt673a3942008-07-30 12:06:12 -0700531
Chris Wilson7dcd2492010-09-26 20:21:44 +0100532 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000533 if (args->offset > obj->base.size ||
534 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100535 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100536 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100537 }
538
Daniel Vetter1286ff72012-05-10 15:25:09 +0200539 /* prime objects have no backing filp to GEM pread/pwrite
540 * pages from.
541 */
542 if (!obj->base.filp) {
543 ret = -EINVAL;
544 goto out;
545 }
546
Chris Wilsondb53a302011-02-03 11:57:46 +0000547 trace_i915_gem_object_pread(obj, args->offset, args->size);
548
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200549 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700550
Chris Wilson35b62a82010-09-26 20:23:38 +0100551out:
Chris Wilson05394f32010-11-08 19:18:58 +0000552 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100553unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100554 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700555 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700556}
557
Keith Packard0839ccb2008-10-30 19:38:48 -0700558/* This is the fast write path which cannot handle
559 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700560 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700561
Keith Packard0839ccb2008-10-30 19:38:48 -0700562static inline int
563fast_user_write(struct io_mapping *mapping,
564 loff_t page_base, int page_offset,
565 char __user *user_data,
566 int length)
567{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700568 void __iomem *vaddr_atomic;
569 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700570 unsigned long unwritten;
571
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700572 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700573 /* We can use the cpu mem copy function because this is X86. */
574 vaddr = (void __force*)vaddr_atomic + page_offset;
575 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700576 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700577 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100578 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700579}
580
Eric Anholt3de09aa2009-03-09 09:42:23 -0700581/**
582 * This is the fast pwrite path, where we copy the data directly from the
583 * user into the GTT, uncached.
584 */
Eric Anholt673a3942008-07-30 12:06:12 -0700585static int
Chris Wilson05394f32010-11-08 19:18:58 +0000586i915_gem_gtt_pwrite_fast(struct drm_device *dev,
587 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700588 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000589 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700590{
Keith Packard0839ccb2008-10-30 19:38:48 -0700591 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700592 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700593 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700594 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200595 int page_offset, page_length, ret;
596
Chris Wilson86a1ee22012-08-11 15:41:04 +0100597 ret = i915_gem_object_pin(obj, 0, true, true);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200598 if (ret)
599 goto out;
600
601 ret = i915_gem_object_set_to_gtt_domain(obj, true);
602 if (ret)
603 goto out_unpin;
604
605 ret = i915_gem_object_put_fence(obj);
606 if (ret)
607 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700608
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200609 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700610 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700611
Chris Wilson05394f32010-11-08 19:18:58 +0000612 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700613
614 while (remain > 0) {
615 /* Operation in this page
616 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700617 * page_base = page offset within aperture
618 * page_offset = offset within page
619 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700620 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100621 page_base = offset & PAGE_MASK;
622 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700623 page_length = remain;
624 if ((page_offset + remain) > PAGE_SIZE)
625 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700626
Keith Packard0839ccb2008-10-30 19:38:48 -0700627 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700628 * source page isn't available. Return the error and we'll
629 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700630 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800631 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200632 page_offset, user_data, page_length)) {
633 ret = -EFAULT;
634 goto out_unpin;
635 }
Eric Anholt673a3942008-07-30 12:06:12 -0700636
Keith Packard0839ccb2008-10-30 19:38:48 -0700637 remain -= page_length;
638 user_data += page_length;
639 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700640 }
Eric Anholt673a3942008-07-30 12:06:12 -0700641
Daniel Vetter935aaa62012-03-25 19:47:35 +0200642out_unpin:
643 i915_gem_object_unpin(obj);
644out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700645 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700646}
647
Daniel Vetterd174bd62012-03-25 19:47:40 +0200648/* Per-page copy function for the shmem pwrite fastpath.
649 * Flushes invalid cachelines before writing to the target if
650 * needs_clflush_before is set and flushes out any written cachelines after
651 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700652static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200653shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
654 char __user *user_data,
655 bool page_do_bit17_swizzling,
656 bool needs_clflush_before,
657 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700658{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200659 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700660 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700661
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200662 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200663 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700664
Daniel Vetterd174bd62012-03-25 19:47:40 +0200665 vaddr = kmap_atomic(page);
666 if (needs_clflush_before)
667 drm_clflush_virt_range(vaddr + shmem_page_offset,
668 page_length);
669 ret = __copy_from_user_inatomic_nocache(vaddr + shmem_page_offset,
670 user_data,
671 page_length);
672 if (needs_clflush_after)
673 drm_clflush_virt_range(vaddr + shmem_page_offset,
674 page_length);
675 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700676
Chris Wilson755d2212012-09-04 21:02:55 +0100677 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700678}
679
Daniel Vetterd174bd62012-03-25 19:47:40 +0200680/* Only difference to the fast-path function is that this can handle bit17
681 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700682static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200683shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
684 char __user *user_data,
685 bool page_do_bit17_swizzling,
686 bool needs_clflush_before,
687 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700688{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200689 char *vaddr;
690 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700691
Daniel Vetterd174bd62012-03-25 19:47:40 +0200692 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200693 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200694 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
695 page_length,
696 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200697 if (page_do_bit17_swizzling)
698 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100699 user_data,
700 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200701 else
702 ret = __copy_from_user(vaddr + shmem_page_offset,
703 user_data,
704 page_length);
705 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200706 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
707 page_length,
708 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200709 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100710
Chris Wilson755d2212012-09-04 21:02:55 +0100711 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700712}
713
Eric Anholt40123c12009-03-09 13:42:30 -0700714static int
Daniel Vettere244a442012-03-25 19:47:28 +0200715i915_gem_shmem_pwrite(struct drm_device *dev,
716 struct drm_i915_gem_object *obj,
717 struct drm_i915_gem_pwrite *args,
718 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700719{
Eric Anholt40123c12009-03-09 13:42:30 -0700720 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100721 loff_t offset;
722 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100723 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100724 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200725 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200726 int needs_clflush_after = 0;
727 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200728 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700729
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200730 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700731 remain = args->size;
732
Daniel Vetter8c599672011-12-14 13:57:31 +0100733 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700734
Daniel Vetter58642882012-03-25 19:47:37 +0200735 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
736 /* If we're not in the cpu write domain, set ourself into the gtt
737 * write domain and manually flush cachelines (if required). This
738 * optimizes for the case when the gpu will use the data
739 * right away and we therefore have to clflush anyway. */
740 if (obj->cache_level == I915_CACHE_NONE)
741 needs_clflush_after = 1;
Chris Wilson6c085a72012-08-20 11:40:46 +0200742 if (obj->gtt_space) {
743 ret = i915_gem_object_set_to_gtt_domain(obj, true);
744 if (ret)
745 return ret;
746 }
Daniel Vetter58642882012-03-25 19:47:37 +0200747 }
748 /* Same trick applies for invalidate partially written cachelines before
749 * writing. */
750 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)
751 && obj->cache_level == I915_CACHE_NONE)
752 needs_clflush_before = 1;
753
Chris Wilson755d2212012-09-04 21:02:55 +0100754 ret = i915_gem_object_get_pages(obj);
755 if (ret)
756 return ret;
757
758 i915_gem_object_pin_pages(obj);
759
Eric Anholt40123c12009-03-09 13:42:30 -0700760 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000761 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700762
Imre Deak67d5a502013-02-18 19:28:02 +0200763 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
764 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200765 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200766 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100767
Chris Wilson9da3da62012-06-01 15:20:22 +0100768 if (remain <= 0)
769 break;
770
Eric Anholt40123c12009-03-09 13:42:30 -0700771 /* Operation in this page
772 *
Eric Anholt40123c12009-03-09 13:42:30 -0700773 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700774 * page_length = bytes to copy for this page
775 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100776 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700777
778 page_length = remain;
779 if ((shmem_page_offset + page_length) > PAGE_SIZE)
780 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700781
Daniel Vetter58642882012-03-25 19:47:37 +0200782 /* If we don't overwrite a cacheline completely we need to be
783 * careful to have up-to-date data by first clflushing. Don't
784 * overcomplicate things and flush the entire patch. */
785 partial_cacheline_write = needs_clflush_before &&
786 ((shmem_page_offset | page_length)
787 & (boot_cpu_data.x86_clflush_size - 1));
788
Daniel Vetter8c599672011-12-14 13:57:31 +0100789 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
790 (page_to_phys(page) & (1 << 17)) != 0;
791
Daniel Vetterd174bd62012-03-25 19:47:40 +0200792 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
793 user_data, page_do_bit17_swizzling,
794 partial_cacheline_write,
795 needs_clflush_after);
796 if (ret == 0)
797 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700798
Daniel Vettere244a442012-03-25 19:47:28 +0200799 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200800 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200801 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
802 user_data, page_do_bit17_swizzling,
803 partial_cacheline_write,
804 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700805
Daniel Vettere244a442012-03-25 19:47:28 +0200806 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100807
Daniel Vettere244a442012-03-25 19:47:28 +0200808next_page:
Chris Wilsone5281cc2010-10-28 13:45:36 +0100809 set_page_dirty(page);
810 mark_page_accessed(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100811
Chris Wilson755d2212012-09-04 21:02:55 +0100812 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100813 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100814
Eric Anholt40123c12009-03-09 13:42:30 -0700815 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100816 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700817 offset += page_length;
818 }
819
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100820out:
Chris Wilson755d2212012-09-04 21:02:55 +0100821 i915_gem_object_unpin_pages(obj);
822
Daniel Vettere244a442012-03-25 19:47:28 +0200823 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +0100824 /*
825 * Fixup: Flush cpu caches in case we didn't flush the dirty
826 * cachelines in-line while writing and the object moved
827 * out of the cpu write domain while we've dropped the lock.
828 */
829 if (!needs_clflush_after &&
830 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vettere244a442012-03-25 19:47:28 +0200831 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800832 i915_gem_chipset_flush(dev);
Daniel Vettere244a442012-03-25 19:47:28 +0200833 }
Daniel Vetter8c599672011-12-14 13:57:31 +0100834 }
Eric Anholt40123c12009-03-09 13:42:30 -0700835
Daniel Vetter58642882012-03-25 19:47:37 +0200836 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800837 i915_gem_chipset_flush(dev);
Daniel Vetter58642882012-03-25 19:47:37 +0200838
Eric Anholt40123c12009-03-09 13:42:30 -0700839 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700840}
841
842/**
843 * Writes data to the object referenced by handle.
844 *
845 * On error, the contents of the buffer that were to be modified are undefined.
846 */
847int
848i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100849 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700850{
851 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000852 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000853 int ret;
854
855 if (args->size == 0)
856 return 0;
857
858 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200859 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000860 args->size))
861 return -EFAULT;
862
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200863 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
Daniel Vetterf56f8212012-03-25 19:47:41 +0200864 args->size);
Chris Wilson51311d02010-11-17 09:10:42 +0000865 if (ret)
866 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700867
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100868 ret = i915_mutex_lock_interruptible(dev);
869 if (ret)
870 return ret;
871
Chris Wilson05394f32010-11-08 19:18:58 +0000872 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000873 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100874 ret = -ENOENT;
875 goto unlock;
876 }
Eric Anholt673a3942008-07-30 12:06:12 -0700877
Chris Wilson7dcd2492010-09-26 20:21:44 +0100878 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000879 if (args->offset > obj->base.size ||
880 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100881 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100882 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100883 }
884
Daniel Vetter1286ff72012-05-10 15:25:09 +0200885 /* prime objects have no backing filp to GEM pread/pwrite
886 * pages from.
887 */
888 if (!obj->base.filp) {
889 ret = -EINVAL;
890 goto out;
891 }
892
Chris Wilsondb53a302011-02-03 11:57:46 +0000893 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
894
Daniel Vetter935aaa62012-03-25 19:47:35 +0200895 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700896 /* We can only do the GTT pwrite on untiled buffers, as otherwise
897 * it would end up going through the fenced access, and we'll get
898 * different detiling behavior between reading and writing.
899 * pread/pwrite currently are reading and writing from the CPU
900 * perspective, requiring manual detiling by the client.
901 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100902 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100903 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100904 goto out;
905 }
906
Chris Wilson86a1ee22012-08-11 15:41:04 +0100907 if (obj->cache_level == I915_CACHE_NONE &&
Daniel Vetterc07496f2012-04-13 15:51:51 +0200908 obj->tiling_mode == I915_TILING_NONE &&
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100909 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100910 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200911 /* Note that the gtt paths might fail with non-page-backed user
912 * pointers (e.g. gtt mappings when moving data between
913 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -0700914 }
Eric Anholt673a3942008-07-30 12:06:12 -0700915
Chris Wilson86a1ee22012-08-11 15:41:04 +0100916 if (ret == -EFAULT || ret == -ENOSPC)
Daniel Vetter935aaa62012-03-25 19:47:35 +0200917 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100918
Chris Wilson35b62a82010-09-26 20:23:38 +0100919out:
Chris Wilson05394f32010-11-08 19:18:58 +0000920 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100921unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100922 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700923 return ret;
924}
925
Chris Wilsonb3612372012-08-24 09:35:08 +0100926int
Daniel Vetter33196de2012-11-14 17:14:05 +0100927i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +0100928 bool interruptible)
929{
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100930 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +0100931 /* Non-interruptible callers can't handle -EAGAIN, hence return
932 * -EIO unconditionally for these. */
933 if (!interruptible)
934 return -EIO;
935
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100936 /* Recovery complete, but the reset failed ... */
937 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +0100938 return -EIO;
939
940 return -EAGAIN;
941 }
942
943 return 0;
944}
945
946/*
947 * Compare seqno against outstanding lazy request. Emit a request if they are
948 * equal.
949 */
950static int
951i915_gem_check_olr(struct intel_ring_buffer *ring, u32 seqno)
952{
953 int ret;
954
955 BUG_ON(!mutex_is_locked(&ring->dev->struct_mutex));
956
957 ret = 0;
958 if (seqno == ring->outstanding_lazy_request)
959 ret = i915_add_request(ring, NULL, NULL);
960
961 return ret;
962}
963
964/**
965 * __wait_seqno - wait until execution of seqno has finished
966 * @ring: the ring expected to report seqno
967 * @seqno: duh!
Daniel Vetterf69061b2012-12-06 09:01:42 +0100968 * @reset_counter: reset sequence associated with the given seqno
Chris Wilsonb3612372012-08-24 09:35:08 +0100969 * @interruptible: do an interruptible wait (normally yes)
970 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
971 *
Daniel Vetterf69061b2012-12-06 09:01:42 +0100972 * Note: It is of utmost importance that the passed in seqno and reset_counter
973 * values have been read by the caller in an smp safe manner. Where read-side
974 * locks are involved, it is sufficient to read the reset_counter before
975 * unlocking the lock that protects the seqno. For lockless tricks, the
976 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
977 * inserted.
978 *
Chris Wilsonb3612372012-08-24 09:35:08 +0100979 * Returns 0 if the seqno was found within the alloted time. Else returns the
980 * errno with remaining time filled in timeout argument.
981 */
982static int __wait_seqno(struct intel_ring_buffer *ring, u32 seqno,
Daniel Vetterf69061b2012-12-06 09:01:42 +0100983 unsigned reset_counter,
Chris Wilsonb3612372012-08-24 09:35:08 +0100984 bool interruptible, struct timespec *timeout)
985{
986 drm_i915_private_t *dev_priv = ring->dev->dev_private;
987 struct timespec before, now, wait_time={1,0};
988 unsigned long timeout_jiffies;
989 long end;
990 bool wait_forever = true;
991 int ret;
992
993 if (i915_seqno_passed(ring->get_seqno(ring, true), seqno))
994 return 0;
995
996 trace_i915_gem_request_wait_begin(ring, seqno);
997
998 if (timeout != NULL) {
999 wait_time = *timeout;
1000 wait_forever = false;
1001 }
1002
Imre Deake054cc32013-05-21 20:03:19 +03001003 timeout_jiffies = timespec_to_jiffies_timeout(&wait_time);
Chris Wilsonb3612372012-08-24 09:35:08 +01001004
1005 if (WARN_ON(!ring->irq_get(ring)))
1006 return -ENODEV;
1007
1008 /* Record current time in case interrupted by signal, or wedged * */
1009 getrawmonotonic(&before);
1010
1011#define EXIT_COND \
1012 (i915_seqno_passed(ring->get_seqno(ring, false), seqno) || \
Daniel Vetterf69061b2012-12-06 09:01:42 +01001013 i915_reset_in_progress(&dev_priv->gpu_error) || \
1014 reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilsonb3612372012-08-24 09:35:08 +01001015 do {
1016 if (interruptible)
1017 end = wait_event_interruptible_timeout(ring->irq_queue,
1018 EXIT_COND,
1019 timeout_jiffies);
1020 else
1021 end = wait_event_timeout(ring->irq_queue, EXIT_COND,
1022 timeout_jiffies);
1023
Daniel Vetterf69061b2012-12-06 09:01:42 +01001024 /* We need to check whether any gpu reset happened in between
1025 * the caller grabbing the seqno and now ... */
1026 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
1027 end = -EAGAIN;
1028
1029 /* ... but upgrade the -EGAIN to an -EIO if the gpu is truely
1030 * gone. */
Daniel Vetter33196de2012-11-14 17:14:05 +01001031 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001032 if (ret)
1033 end = ret;
1034 } while (end == 0 && wait_forever);
1035
1036 getrawmonotonic(&now);
1037
1038 ring->irq_put(ring);
1039 trace_i915_gem_request_wait_end(ring, seqno);
1040#undef EXIT_COND
1041
1042 if (timeout) {
1043 struct timespec sleep_time = timespec_sub(now, before);
1044 *timeout = timespec_sub(*timeout, sleep_time);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03001045 if (!timespec_valid(timeout)) /* i.e. negative time remains */
1046 set_normalized_timespec(timeout, 0, 0);
Chris Wilsonb3612372012-08-24 09:35:08 +01001047 }
1048
1049 switch (end) {
1050 case -EIO:
1051 case -EAGAIN: /* Wedged */
1052 case -ERESTARTSYS: /* Signal */
1053 return (int)end;
1054 case 0: /* Timeout */
Chris Wilsonb3612372012-08-24 09:35:08 +01001055 return -ETIME;
1056 default: /* Completed */
1057 WARN_ON(end < 0); /* We're not aware of other errors */
1058 return 0;
1059 }
1060}
1061
1062/**
1063 * Waits for a sequence number to be signaled, and cleans up the
1064 * request and object lists appropriately for that event.
1065 */
1066int
1067i915_wait_seqno(struct intel_ring_buffer *ring, uint32_t seqno)
1068{
1069 struct drm_device *dev = ring->dev;
1070 struct drm_i915_private *dev_priv = dev->dev_private;
1071 bool interruptible = dev_priv->mm.interruptible;
1072 int ret;
1073
1074 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1075 BUG_ON(seqno == 0);
1076
Daniel Vetter33196de2012-11-14 17:14:05 +01001077 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001078 if (ret)
1079 return ret;
1080
1081 ret = i915_gem_check_olr(ring, seqno);
1082 if (ret)
1083 return ret;
1084
Daniel Vetterf69061b2012-12-06 09:01:42 +01001085 return __wait_seqno(ring, seqno,
1086 atomic_read(&dev_priv->gpu_error.reset_counter),
1087 interruptible, NULL);
Chris Wilsonb3612372012-08-24 09:35:08 +01001088}
1089
1090/**
1091 * Ensures that all rendering to the object has completed and the object is
1092 * safe to unbind from the GTT or access from the CPU.
1093 */
1094static __must_check int
1095i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1096 bool readonly)
1097{
1098 struct intel_ring_buffer *ring = obj->ring;
1099 u32 seqno;
1100 int ret;
1101
1102 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1103 if (seqno == 0)
1104 return 0;
1105
1106 ret = i915_wait_seqno(ring, seqno);
1107 if (ret)
1108 return ret;
1109
1110 i915_gem_retire_requests_ring(ring);
1111
1112 /* Manually manage the write flush as we may have not yet
1113 * retired the buffer.
1114 */
1115 if (obj->last_write_seqno &&
1116 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1117 obj->last_write_seqno = 0;
1118 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1119 }
1120
1121 return 0;
1122}
1123
Chris Wilson3236f572012-08-24 09:35:09 +01001124/* A nonblocking variant of the above wait. This is a highly dangerous routine
1125 * as the object state may change during this call.
1126 */
1127static __must_check int
1128i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
1129 bool readonly)
1130{
1131 struct drm_device *dev = obj->base.dev;
1132 struct drm_i915_private *dev_priv = dev->dev_private;
1133 struct intel_ring_buffer *ring = obj->ring;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001134 unsigned reset_counter;
Chris Wilson3236f572012-08-24 09:35:09 +01001135 u32 seqno;
1136 int ret;
1137
1138 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1139 BUG_ON(!dev_priv->mm.interruptible);
1140
1141 seqno = readonly ? obj->last_write_seqno : obj->last_read_seqno;
1142 if (seqno == 0)
1143 return 0;
1144
Daniel Vetter33196de2012-11-14 17:14:05 +01001145 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001146 if (ret)
1147 return ret;
1148
1149 ret = i915_gem_check_olr(ring, seqno);
1150 if (ret)
1151 return ret;
1152
Daniel Vetterf69061b2012-12-06 09:01:42 +01001153 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001154 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf69061b2012-12-06 09:01:42 +01001155 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilson3236f572012-08-24 09:35:09 +01001156 mutex_lock(&dev->struct_mutex);
1157
1158 i915_gem_retire_requests_ring(ring);
1159
1160 /* Manually manage the write flush as we may have not yet
1161 * retired the buffer.
1162 */
1163 if (obj->last_write_seqno &&
1164 i915_seqno_passed(seqno, obj->last_write_seqno)) {
1165 obj->last_write_seqno = 0;
1166 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
1167 }
1168
1169 return ret;
1170}
1171
Eric Anholt673a3942008-07-30 12:06:12 -07001172/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001173 * Called when user space prepares to use an object with the CPU, either
1174 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001175 */
1176int
1177i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001178 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001179{
1180 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001181 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001182 uint32_t read_domains = args->read_domains;
1183 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001184 int ret;
1185
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001186 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001187 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001188 return -EINVAL;
1189
Chris Wilson21d509e2009-06-06 09:46:02 +01001190 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001191 return -EINVAL;
1192
1193 /* Having something in the write domain implies it's in the read
1194 * domain, and only that read domain. Enforce that in the request.
1195 */
1196 if (write_domain != 0 && read_domains != write_domain)
1197 return -EINVAL;
1198
Chris Wilson76c1dec2010-09-25 11:22:51 +01001199 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001200 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001201 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001202
Chris Wilson05394f32010-11-08 19:18:58 +00001203 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001204 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001205 ret = -ENOENT;
1206 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001207 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001208
Chris Wilson3236f572012-08-24 09:35:09 +01001209 /* Try to flush the object off the GPU without holding the lock.
1210 * We will repeat the flush holding the lock in the normal manner
1211 * to catch cases where we are gazumped.
1212 */
1213 ret = i915_gem_object_wait_rendering__nonblocking(obj, !write_domain);
1214 if (ret)
1215 goto unref;
1216
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001217 if (read_domains & I915_GEM_DOMAIN_GTT) {
1218 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001219
1220 /* Silently promote "you're not bound, there was nothing to do"
1221 * to success, since the client was just asking us to
1222 * make sure everything was done.
1223 */
1224 if (ret == -EINVAL)
1225 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001226 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001227 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001228 }
1229
Chris Wilson3236f572012-08-24 09:35:09 +01001230unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001231 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001232unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001233 mutex_unlock(&dev->struct_mutex);
1234 return ret;
1235}
1236
1237/**
1238 * Called when user space has done writes to this buffer
1239 */
1240int
1241i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001242 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001243{
1244 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001245 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001246 int ret = 0;
1247
Chris Wilson76c1dec2010-09-25 11:22:51 +01001248 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001249 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001250 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001251
Chris Wilson05394f32010-11-08 19:18:58 +00001252 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001253 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001254 ret = -ENOENT;
1255 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001256 }
1257
Eric Anholt673a3942008-07-30 12:06:12 -07001258 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001259 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001260 i915_gem_object_flush_cpu_write_domain(obj);
1261
Chris Wilson05394f32010-11-08 19:18:58 +00001262 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001263unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001264 mutex_unlock(&dev->struct_mutex);
1265 return ret;
1266}
1267
1268/**
1269 * Maps the contents of an object, returning the address it is mapped
1270 * into.
1271 *
1272 * While the mapping holds a reference on the contents of the object, it doesn't
1273 * imply a ref on the object itself.
1274 */
1275int
1276i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001277 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001278{
1279 struct drm_i915_gem_mmap *args = data;
1280 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001281 unsigned long addr;
1282
Chris Wilson05394f32010-11-08 19:18:58 +00001283 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001284 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001285 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001286
Daniel Vetter1286ff72012-05-10 15:25:09 +02001287 /* prime objects have no backing filp to GEM mmap
1288 * pages from.
1289 */
1290 if (!obj->filp) {
1291 drm_gem_object_unreference_unlocked(obj);
1292 return -EINVAL;
1293 }
1294
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001295 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001296 PROT_READ | PROT_WRITE, MAP_SHARED,
1297 args->offset);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001298 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001299 if (IS_ERR((void *)addr))
1300 return addr;
1301
1302 args->addr_ptr = (uint64_t) addr;
1303
1304 return 0;
1305}
1306
Jesse Barnesde151cf2008-11-12 10:03:55 -08001307/**
1308 * i915_gem_fault - fault a page into the GTT
1309 * vma: VMA in question
1310 * vmf: fault info
1311 *
1312 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1313 * from userspace. The fault handler takes care of binding the object to
1314 * the GTT (if needed), allocating and programming a fence register (again,
1315 * only if needed based on whether the old reg is still valid or the object
1316 * is tiled) and inserting a new PTE into the faulting process.
1317 *
1318 * Note that the faulting process may involve evicting existing objects
1319 * from the GTT and/or fence registers to make room. So performance may
1320 * suffer if the GTT working set is large or there are few fence registers
1321 * left.
1322 */
1323int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1324{
Chris Wilson05394f32010-11-08 19:18:58 +00001325 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1326 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001327 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001328 pgoff_t page_offset;
1329 unsigned long pfn;
1330 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001331 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001332
1333 /* We don't use vmf->pgoff since that has the fake offset */
1334 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1335 PAGE_SHIFT;
1336
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001337 ret = i915_mutex_lock_interruptible(dev);
1338 if (ret)
1339 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001340
Chris Wilsondb53a302011-02-03 11:57:46 +00001341 trace_i915_gem_object_fault(obj, page_offset, true, write);
1342
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001343 /* Access to snoopable pages through the GTT is incoherent. */
1344 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
1345 ret = -EINVAL;
1346 goto unlock;
1347 }
1348
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001349 /* Now bind it into the GTT if needed */
Chris Wilsonc9839302012-11-20 10:45:17 +00001350 ret = i915_gem_object_pin(obj, 0, true, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001351 if (ret)
1352 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001353
Chris Wilsonc9839302012-11-20 10:45:17 +00001354 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1355 if (ret)
1356 goto unpin;
1357
1358 ret = i915_gem_object_get_fence(obj);
1359 if (ret)
1360 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001361
Chris Wilson6299f992010-11-24 12:23:44 +00001362 obj->fault_mappable = true;
1363
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001364 pfn = ((dev_priv->gtt.mappable_base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001365 page_offset;
1366
1367 /* Finally, remap it using the new GTT offset */
1368 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc9839302012-11-20 10:45:17 +00001369unpin:
1370 i915_gem_object_unpin(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001371unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001372 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001373out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001374 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001375 case -EIO:
Daniel Vettera9340cc2012-07-04 22:18:42 +02001376 /* If this -EIO is due to a gpu hang, give the reset code a
1377 * chance to clean up the mess. Otherwise return the proper
1378 * SIGBUS. */
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001379 if (i915_terminally_wedged(&dev_priv->gpu_error))
Daniel Vettera9340cc2012-07-04 22:18:42 +02001380 return VM_FAULT_SIGBUS;
Chris Wilson045e7692010-11-07 09:18:22 +00001381 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001382 /* Give the error handler a chance to run and move the
1383 * objects off the GPU active list. Next time we service the
1384 * fault, we should be able to transition the page into the
1385 * GTT without touching the GPU (and so avoid further
1386 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1387 * with coherency, just lost writes.
1388 */
Chris Wilson045e7692010-11-07 09:18:22 +00001389 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001390 case 0:
1391 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001392 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001393 case -EBUSY:
1394 /*
1395 * EBUSY is ok: this just means that another thread
1396 * already did the job.
1397 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001398 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001399 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001400 return VM_FAULT_OOM;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001401 case -ENOSPC:
1402 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001403 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001404 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Chris Wilsonc7150892009-09-23 00:43:56 +01001405 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001406 }
1407}
1408
1409/**
Chris Wilson901782b2009-07-10 08:18:50 +01001410 * i915_gem_release_mmap - remove physical page mappings
1411 * @obj: obj in question
1412 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001413 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001414 * relinquish ownership of the pages back to the system.
1415 *
1416 * It is vital that we remove the page mapping if we have mapped a tiled
1417 * object through the GTT and then lose the fence register due to
1418 * resource pressure. Similarly if the object has been moved out of the
1419 * aperture, than pages mapped into userspace must be revoked. Removing the
1420 * mapping will then trigger a page fault on the next user access, allowing
1421 * fixup by i915_gem_fault().
1422 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001423void
Chris Wilson05394f32010-11-08 19:18:58 +00001424i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001425{
Chris Wilson6299f992010-11-24 12:23:44 +00001426 if (!obj->fault_mappable)
1427 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001428
Chris Wilsonf6e47882011-03-20 21:09:12 +00001429 if (obj->base.dev->dev_mapping)
1430 unmap_mapping_range(obj->base.dev->dev_mapping,
1431 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1432 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001433
Chris Wilson6299f992010-11-24 12:23:44 +00001434 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001435}
1436
Imre Deak0fa87792013-01-07 21:47:35 +02001437uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001438i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001439{
Chris Wilsone28f8712011-07-18 13:11:49 -07001440 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001441
1442 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001443 tiling_mode == I915_TILING_NONE)
1444 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001445
1446 /* Previous chips need a power-of-two fence region when tiling */
1447 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001448 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001449 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001450 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001451
Chris Wilsone28f8712011-07-18 13:11:49 -07001452 while (gtt_size < size)
1453 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001454
Chris Wilsone28f8712011-07-18 13:11:49 -07001455 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001456}
1457
Jesse Barnesde151cf2008-11-12 10:03:55 -08001458/**
1459 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1460 * @obj: object to check
1461 *
1462 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001463 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001464 */
Imre Deakd865110c2013-01-07 21:47:33 +02001465uint32_t
1466i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1467 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001468{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001469 /*
1470 * Minimum alignment is 4k (GTT page size), but might be greater
1471 * if a fence register is needed for the object.
1472 */
Imre Deakd865110c2013-01-07 21:47:33 +02001473 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001474 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001475 return 4096;
1476
1477 /*
1478 * Previous chips need to be aligned to the size of the smallest
1479 * fence register that can contain the object.
1480 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001481 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001482}
1483
Chris Wilsond8cb5082012-08-11 15:41:03 +01001484static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1485{
1486 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1487 int ret;
1488
1489 if (obj->base.map_list.map)
1490 return 0;
1491
Daniel Vetterda494d72012-12-20 15:11:16 +01001492 dev_priv->mm.shrinker_no_lock_stealing = true;
1493
Chris Wilsond8cb5082012-08-11 15:41:03 +01001494 ret = drm_gem_create_mmap_offset(&obj->base);
1495 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001496 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001497
1498 /* Badly fragmented mmap space? The only way we can recover
1499 * space is by destroying unwanted objects. We can't randomly release
1500 * mmap_offsets as userspace expects them to be persistent for the
1501 * lifetime of the objects. The closest we can is to release the
1502 * offsets on purgeable objects by truncating it and marking it purged,
1503 * which prevents userspace from ever using that object again.
1504 */
1505 i915_gem_purge(dev_priv, obj->base.size >> PAGE_SHIFT);
1506 ret = drm_gem_create_mmap_offset(&obj->base);
1507 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001508 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001509
1510 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01001511 ret = drm_gem_create_mmap_offset(&obj->base);
1512out:
1513 dev_priv->mm.shrinker_no_lock_stealing = false;
1514
1515 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001516}
1517
1518static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
1519{
1520 if (!obj->base.map_list.map)
1521 return;
1522
1523 drm_gem_free_mmap_offset(&obj->base);
1524}
1525
Jesse Barnesde151cf2008-11-12 10:03:55 -08001526int
Dave Airlieff72145b2011-02-07 12:16:14 +10001527i915_gem_mmap_gtt(struct drm_file *file,
1528 struct drm_device *dev,
1529 uint32_t handle,
1530 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001531{
Chris Wilsonda761a62010-10-27 17:37:08 +01001532 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001533 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001534 int ret;
1535
Chris Wilson76c1dec2010-09-25 11:22:51 +01001536 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001537 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001538 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001539
Dave Airlieff72145b2011-02-07 12:16:14 +10001540 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001541 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001542 ret = -ENOENT;
1543 goto unlock;
1544 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001545
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001546 if (obj->base.size > dev_priv->gtt.mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001547 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001548 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001549 }
1550
Chris Wilson05394f32010-11-08 19:18:58 +00001551 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001552 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001553 ret = -EINVAL;
1554 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001555 }
1556
Chris Wilsond8cb5082012-08-11 15:41:03 +01001557 ret = i915_gem_object_create_mmap_offset(obj);
1558 if (ret)
1559 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001560
Dave Airlieff72145b2011-02-07 12:16:14 +10001561 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001562
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001563out:
Chris Wilson05394f32010-11-08 19:18:58 +00001564 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001565unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001566 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001567 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001568}
1569
Dave Airlieff72145b2011-02-07 12:16:14 +10001570/**
1571 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1572 * @dev: DRM device
1573 * @data: GTT mapping ioctl data
1574 * @file: GEM object info
1575 *
1576 * Simply returns the fake offset to userspace so it can mmap it.
1577 * The mmap call will end up in drm_gem_mmap(), which will set things
1578 * up so we can get faults in the handler above.
1579 *
1580 * The fault handler will take care of binding the object into the GTT
1581 * (since it may have been evicted to make room for something), allocating
1582 * a fence register, and mapping the appropriate aperture address into
1583 * userspace.
1584 */
1585int
1586i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1587 struct drm_file *file)
1588{
1589 struct drm_i915_gem_mmap_gtt *args = data;
1590
Dave Airlieff72145b2011-02-07 12:16:14 +10001591 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1592}
1593
Daniel Vetter225067e2012-08-20 10:23:20 +02001594/* Immediately discard the backing storage */
1595static void
1596i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001597{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001598 struct inode *inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001599
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001600 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001601
Chris Wilson4d6294bf2012-08-11 15:41:05 +01001602 if (obj->base.filp == NULL)
1603 return;
1604
Daniel Vetter225067e2012-08-20 10:23:20 +02001605 /* Our goal here is to return as much of the memory as
1606 * is possible back to the system as we are called from OOM.
1607 * To do this we must instruct the shmfs to drop all of its
1608 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01001609 */
Al Viro496ad9a2013-01-23 17:07:38 -05001610 inode = file_inode(obj->base.filp);
Daniel Vetter225067e2012-08-20 10:23:20 +02001611 shmem_truncate_range(inode, 0, (loff_t)-1);
Hugh Dickins5949eac2011-06-27 16:18:18 -07001612
Daniel Vetter225067e2012-08-20 10:23:20 +02001613 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001614}
Chris Wilsone5281cc2010-10-28 13:45:36 +01001615
Daniel Vetter225067e2012-08-20 10:23:20 +02001616static inline int
1617i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1618{
1619 return obj->madv == I915_MADV_DONTNEED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001620}
1621
Chris Wilson5cdf5882010-09-27 15:51:07 +01001622static void
Chris Wilson05394f32010-11-08 19:18:58 +00001623i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001624{
Imre Deak90797e62013-02-18 19:28:03 +02001625 struct sg_page_iter sg_iter;
1626 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02001627
Chris Wilson05394f32010-11-08 19:18:58 +00001628 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001629
Chris Wilson6c085a72012-08-20 11:40:46 +02001630 ret = i915_gem_object_set_to_cpu_domain(obj, true);
1631 if (ret) {
1632 /* In the event of a disaster, abandon all caches and
1633 * hope for the best.
1634 */
1635 WARN_ON(ret != -EIO);
1636 i915_gem_clflush_object(obj);
1637 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1638 }
1639
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001640 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001641 i915_gem_object_save_bit_17_swizzle(obj);
1642
Chris Wilson05394f32010-11-08 19:18:58 +00001643 if (obj->madv == I915_MADV_DONTNEED)
1644 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001645
Imre Deak90797e62013-02-18 19:28:03 +02001646 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001647 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01001648
Chris Wilson05394f32010-11-08 19:18:58 +00001649 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01001650 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001651
Chris Wilson05394f32010-11-08 19:18:58 +00001652 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01001653 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001654
Chris Wilson9da3da62012-06-01 15:20:22 +01001655 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001656 }
Chris Wilson05394f32010-11-08 19:18:58 +00001657 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001658
Chris Wilson9da3da62012-06-01 15:20:22 +01001659 sg_free_table(obj->pages);
1660 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01001661}
1662
Chris Wilsondd624af2013-01-15 12:39:35 +00001663int
Chris Wilson37e680a2012-06-07 15:38:42 +01001664i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
1665{
1666 const struct drm_i915_gem_object_ops *ops = obj->ops;
1667
Chris Wilson2f745ad2012-09-04 21:02:58 +01001668 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01001669 return 0;
1670
1671 BUG_ON(obj->gtt_space);
1672
Chris Wilsona5570172012-09-04 21:02:54 +01001673 if (obj->pages_pin_count)
1674 return -EBUSY;
1675
Chris Wilsona2165e32012-12-03 11:49:00 +00001676 /* ->put_pages might need to allocate memory for the bit17 swizzle
1677 * array, hence protect them from being reaped by removing them from gtt
1678 * lists early. */
1679 list_del(&obj->gtt_list);
1680
Chris Wilson37e680a2012-06-07 15:38:42 +01001681 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001682 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02001683
Chris Wilson6c085a72012-08-20 11:40:46 +02001684 if (i915_gem_object_is_purgeable(obj))
1685 i915_gem_object_truncate(obj);
1686
1687 return 0;
1688}
1689
1690static long
Daniel Vetter93927ca2013-01-10 18:03:00 +01001691__i915_gem_shrink(struct drm_i915_private *dev_priv, long target,
1692 bool purgeable_only)
Chris Wilson6c085a72012-08-20 11:40:46 +02001693{
1694 struct drm_i915_gem_object *obj, *next;
1695 long count = 0;
1696
1697 list_for_each_entry_safe(obj, next,
1698 &dev_priv->mm.unbound_list,
1699 gtt_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001700 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001701 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001702 count += obj->base.size >> PAGE_SHIFT;
1703 if (count >= target)
1704 return count;
1705 }
1706 }
1707
1708 list_for_each_entry_safe(obj, next,
1709 &dev_priv->mm.inactive_list,
1710 mm_list) {
Daniel Vetter93927ca2013-01-10 18:03:00 +01001711 if ((i915_gem_object_is_purgeable(obj) || !purgeable_only) &&
Chris Wilson6c085a72012-08-20 11:40:46 +02001712 i915_gem_object_unbind(obj) == 0 &&
Chris Wilson37e680a2012-06-07 15:38:42 +01001713 i915_gem_object_put_pages(obj) == 0) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001714 count += obj->base.size >> PAGE_SHIFT;
1715 if (count >= target)
1716 return count;
1717 }
1718 }
1719
1720 return count;
1721}
1722
Daniel Vetter93927ca2013-01-10 18:03:00 +01001723static long
1724i915_gem_purge(struct drm_i915_private *dev_priv, long target)
1725{
1726 return __i915_gem_shrink(dev_priv, target, true);
1727}
1728
Chris Wilson6c085a72012-08-20 11:40:46 +02001729static void
1730i915_gem_shrink_all(struct drm_i915_private *dev_priv)
1731{
1732 struct drm_i915_gem_object *obj, *next;
1733
1734 i915_gem_evict_everything(dev_priv->dev);
1735
1736 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilson37e680a2012-06-07 15:38:42 +01001737 i915_gem_object_put_pages(obj);
Daniel Vetter225067e2012-08-20 10:23:20 +02001738}
1739
Chris Wilson37e680a2012-06-07 15:38:42 +01001740static int
Chris Wilson6c085a72012-08-20 11:40:46 +02001741i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001742{
Chris Wilson6c085a72012-08-20 11:40:46 +02001743 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001744 int page_count, i;
1745 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01001746 struct sg_table *st;
1747 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02001748 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07001749 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02001750 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson6c085a72012-08-20 11:40:46 +02001751 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07001752
Chris Wilson6c085a72012-08-20 11:40:46 +02001753 /* Assert that the object is not currently in any GPU domain. As it
1754 * wasn't in the GTT, there shouldn't be any way it could have been in
1755 * a GPU cache
1756 */
1757 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
1758 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
1759
Chris Wilson9da3da62012-06-01 15:20:22 +01001760 st = kmalloc(sizeof(*st), GFP_KERNEL);
1761 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07001762 return -ENOMEM;
1763
Chris Wilson9da3da62012-06-01 15:20:22 +01001764 page_count = obj->base.size / PAGE_SIZE;
1765 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
1766 sg_free_table(st);
1767 kfree(st);
1768 return -ENOMEM;
1769 }
1770
1771 /* Get the list of pages out of our struct file. They'll be pinned
1772 * at this point until we release them.
1773 *
1774 * Fail silently without starting the shrinker
1775 */
Al Viro496ad9a2013-01-23 17:07:38 -05001776 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6c085a72012-08-20 11:40:46 +02001777 gfp = mapping_gfp_mask(mapping);
Linus Torvaldscaf49192012-12-10 10:51:16 -08001778 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001779 gfp &= ~(__GFP_IO | __GFP_WAIT);
Imre Deak90797e62013-02-18 19:28:03 +02001780 sg = st->sgl;
1781 st->nents = 0;
1782 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02001783 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1784 if (IS_ERR(page)) {
1785 i915_gem_purge(dev_priv, page_count);
1786 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1787 }
1788 if (IS_ERR(page)) {
1789 /* We've tried hard to allocate the memory by reaping
1790 * our own buffer, now let the real VM do its job and
1791 * go down in flames if truly OOM.
1792 */
Linus Torvaldscaf49192012-12-10 10:51:16 -08001793 gfp &= ~(__GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD);
Chris Wilson6c085a72012-08-20 11:40:46 +02001794 gfp |= __GFP_IO | __GFP_WAIT;
1795
1796 i915_gem_shrink_all(dev_priv);
1797 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
1798 if (IS_ERR(page))
1799 goto err_pages;
1800
Linus Torvaldscaf49192012-12-10 10:51:16 -08001801 gfp |= __GFP_NORETRY | __GFP_NOWARN | __GFP_NO_KSWAPD;
Chris Wilson6c085a72012-08-20 11:40:46 +02001802 gfp &= ~(__GFP_IO | __GFP_WAIT);
1803 }
Eric Anholt673a3942008-07-30 12:06:12 -07001804
Imre Deak90797e62013-02-18 19:28:03 +02001805 if (!i || page_to_pfn(page) != last_pfn + 1) {
1806 if (i)
1807 sg = sg_next(sg);
1808 st->nents++;
1809 sg_set_page(sg, page, PAGE_SIZE, 0);
1810 } else {
1811 sg->length += PAGE_SIZE;
1812 }
1813 last_pfn = page_to_pfn(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001814 }
1815
Imre Deak90797e62013-02-18 19:28:03 +02001816 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01001817 obj->pages = st;
1818
Eric Anholt673a3942008-07-30 12:06:12 -07001819 if (i915_gem_object_needs_bit17_swizzle(obj))
1820 i915_gem_object_do_bit_17_swizzle(obj);
1821
1822 return 0;
1823
1824err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02001825 sg_mark_end(sg);
1826 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02001827 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01001828 sg_free_table(st);
1829 kfree(st);
Eric Anholt673a3942008-07-30 12:06:12 -07001830 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07001831}
1832
Chris Wilson37e680a2012-06-07 15:38:42 +01001833/* Ensure that the associated pages are gathered from the backing storage
1834 * and pinned into our object. i915_gem_object_get_pages() may be called
1835 * multiple times before they are released by a single call to
1836 * i915_gem_object_put_pages() - once the pages are no longer referenced
1837 * either as a result of memory pressure (reaping pages under the shrinker)
1838 * or as the object is itself released.
1839 */
1840int
1841i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
1842{
1843 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1844 const struct drm_i915_gem_object_ops *ops = obj->ops;
1845 int ret;
1846
Chris Wilson2f745ad2012-09-04 21:02:58 +01001847 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01001848 return 0;
1849
Chris Wilson43e28f02013-01-08 10:53:09 +00001850 if (obj->madv != I915_MADV_WILLNEED) {
1851 DRM_ERROR("Attempting to obtain a purgeable object\n");
1852 return -EINVAL;
1853 }
1854
Chris Wilsona5570172012-09-04 21:02:54 +01001855 BUG_ON(obj->pages_pin_count);
1856
Chris Wilson37e680a2012-06-07 15:38:42 +01001857 ret = ops->get_pages(obj);
1858 if (ret)
1859 return ret;
1860
1861 list_add_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
1862 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001863}
1864
Chris Wilson54cf91d2010-11-25 18:00:26 +00001865void
Chris Wilson05394f32010-11-08 19:18:58 +00001866i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001867 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001868{
Chris Wilson05394f32010-11-08 19:18:58 +00001869 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001870 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9d7730912012-11-27 16:22:52 +00001871 u32 seqno = intel_ring_get_seqno(ring);
Daniel Vetter617dbe22010-02-11 22:16:02 +01001872
Zou Nan hai852835f2010-05-21 09:08:56 +08001873 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001874 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001875
1876 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001877 if (!obj->active) {
1878 drm_gem_object_reference(&obj->base);
1879 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001880 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001881
Eric Anholt673a3942008-07-30 12:06:12 -07001882 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001883 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1884 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001885
Chris Wilson0201f1e2012-07-20 12:41:01 +01001886 obj->last_read_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001887
Chris Wilsoncaea7472010-11-12 13:53:37 +00001888 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001889 obj->last_fenced_seqno = seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001890
Chris Wilson7dd49062012-03-21 10:48:18 +00001891 /* Bump MRU to take account of the delayed flush */
1892 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1893 struct drm_i915_fence_reg *reg;
1894
1895 reg = &dev_priv->fence_regs[obj->fence_reg];
1896 list_move_tail(&reg->lru_list,
1897 &dev_priv->mm.fence_list);
1898 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001899 }
1900}
1901
1902static void
Chris Wilsoncaea7472010-11-12 13:53:37 +00001903i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1904{
1905 struct drm_device *dev = obj->base.dev;
1906 struct drm_i915_private *dev_priv = dev->dev_private;
1907
Chris Wilson65ce3022012-07-20 12:41:02 +01001908 BUG_ON(obj->base.write_domain & ~I915_GEM_GPU_DOMAINS);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001909 BUG_ON(!obj->active);
Chris Wilson65ce3022012-07-20 12:41:02 +01001910
Chris Wilsoncaea7472010-11-12 13:53:37 +00001911 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1912
Chris Wilson65ce3022012-07-20 12:41:02 +01001913 list_del_init(&obj->ring_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001914 obj->ring = NULL;
1915
Chris Wilson65ce3022012-07-20 12:41:02 +01001916 obj->last_read_seqno = 0;
1917 obj->last_write_seqno = 0;
1918 obj->base.write_domain = 0;
1919
1920 obj->last_fenced_seqno = 0;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001921 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001922
1923 obj->active = 0;
1924 drm_gem_object_unreference(&obj->base);
1925
1926 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001927}
Eric Anholt673a3942008-07-30 12:06:12 -07001928
Chris Wilson9d7730912012-11-27 16:22:52 +00001929static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001930i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001931{
Chris Wilson9d7730912012-11-27 16:22:52 +00001932 struct drm_i915_private *dev_priv = dev->dev_private;
1933 struct intel_ring_buffer *ring;
1934 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001935
Chris Wilson107f27a52012-12-10 13:56:17 +02001936 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00001937 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02001938 ret = intel_ring_idle(ring);
1939 if (ret)
1940 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00001941 }
Chris Wilson9d7730912012-11-27 16:22:52 +00001942 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02001943
1944 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00001945 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001946 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001947
Chris Wilson9d7730912012-11-27 16:22:52 +00001948 for (j = 0; j < ARRAY_SIZE(ring->sync_seqno); j++)
1949 ring->sync_seqno[j] = 0;
1950 }
1951
1952 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001953}
1954
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001955int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
1956{
1957 struct drm_i915_private *dev_priv = dev->dev_private;
1958 int ret;
1959
1960 if (seqno == 0)
1961 return -EINVAL;
1962
1963 /* HWS page needs to be set less than what we
1964 * will inject to ring
1965 */
1966 ret = i915_gem_init_seqno(dev, seqno - 1);
1967 if (ret)
1968 return ret;
1969
1970 /* Carefully set the last_seqno value so that wrap
1971 * detection still works
1972 */
1973 dev_priv->next_seqno = seqno;
1974 dev_priv->last_seqno = seqno - 1;
1975 if (dev_priv->last_seqno == 0)
1976 dev_priv->last_seqno--;
1977
1978 return 0;
1979}
1980
Chris Wilson9d7730912012-11-27 16:22:52 +00001981int
1982i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01001983{
Chris Wilson9d7730912012-11-27 16:22:52 +00001984 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001985
Chris Wilson9d7730912012-11-27 16:22:52 +00001986 /* reserve 0 for non-seqno */
1987 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001988 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00001989 if (ret)
1990 return ret;
1991
1992 dev_priv->next_seqno = 1;
1993 }
1994
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001995 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00001996 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01001997}
1998
Chris Wilson3cce4692010-10-27 16:11:02 +01001999int
Chris Wilsondb53a302011-02-03 11:57:46 +00002000i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002001 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01002002 u32 *out_seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07002003{
Chris Wilsondb53a302011-02-03 11:57:46 +00002004 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsonacb868d2012-09-26 13:47:30 +01002005 struct drm_i915_gem_request *request;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002006 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002007 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01002008 int ret;
2009
Daniel Vettercc889e02012-06-13 20:45:19 +02002010 /*
2011 * Emit any outstanding flushes - execbuf can fail to emit the flush
2012 * after having emitted the batchbuffer command. Hence we need to fix
2013 * things up similar to emitting the lazy request. The difference here
2014 * is that the flush _must_ happen before the next request, no matter
2015 * what.
2016 */
Chris Wilsona7b97612012-07-20 12:41:08 +01002017 ret = intel_ring_flush_all_caches(ring);
2018 if (ret)
2019 return ret;
Daniel Vettercc889e02012-06-13 20:45:19 +02002020
Chris Wilsonacb868d2012-09-26 13:47:30 +01002021 request = kmalloc(sizeof(*request), GFP_KERNEL);
2022 if (request == NULL)
2023 return -ENOMEM;
Daniel Vettercc889e02012-06-13 20:45:19 +02002024
Eric Anholt673a3942008-07-30 12:06:12 -07002025
Chris Wilsona71d8d92012-02-15 11:25:36 +00002026 /* Record the position of the start of the request so that
2027 * should we detect the updated seqno part-way through the
2028 * GPU processing the request, we never over-estimate the
2029 * position of the head.
2030 */
2031 request_ring_position = intel_ring_get_tail(ring);
2032
Chris Wilson9d7730912012-11-27 16:22:52 +00002033 ret = ring->add_request(ring);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002034 if (ret) {
2035 kfree(request);
2036 return ret;
2037 }
Eric Anholt673a3942008-07-30 12:06:12 -07002038
Chris Wilson9d7730912012-11-27 16:22:52 +00002039 request->seqno = intel_ring_get_seqno(ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08002040 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00002041 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07002042 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08002043 was_empty = list_empty(&ring->request_list);
2044 list_add_tail(&request->list, &ring->request_list);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002045 request->file_priv = NULL;
Zou Nan hai852835f2010-05-21 09:08:56 +08002046
Chris Wilsondb53a302011-02-03 11:57:46 +00002047 if (file) {
2048 struct drm_i915_file_private *file_priv = file->driver_priv;
2049
Chris Wilson1c255952010-09-26 11:03:27 +01002050 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002051 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002052 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002053 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01002054 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00002055 }
Eric Anholt673a3942008-07-30 12:06:12 -07002056
Chris Wilson9d7730912012-11-27 16:22:52 +00002057 trace_i915_gem_request_add(ring, request->seqno);
Daniel Vetter5391d0c2012-01-25 14:03:57 +01002058 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00002059
Ben Gamarif65d9422009-09-14 17:48:44 -04002060 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002061 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +01002062 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002063 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002064 }
Chris Wilsonf047e392012-07-21 12:31:41 +01002065 if (was_empty) {
Chris Wilsonb3b079d2010-09-13 23:44:34 +01002066 queue_delayed_work(dev_priv->wq,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002067 &dev_priv->mm.retire_work,
2068 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002069 intel_mark_busy(dev_priv->dev);
2070 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002071 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002072
Chris Wilsonacb868d2012-09-26 13:47:30 +01002073 if (out_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00002074 *out_seqno = request->seqno;
Chris Wilson3cce4692010-10-27 16:11:02 +01002075 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002076}
2077
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002078static inline void
2079i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07002080{
Chris Wilson1c255952010-09-26 11:03:27 +01002081 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002082
Chris Wilson1c255952010-09-26 11:03:27 +01002083 if (!file_priv)
2084 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002085
Chris Wilson1c255952010-09-26 11:03:27 +01002086 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00002087 if (request->file_priv) {
2088 list_del(&request->client_list);
2089 request->file_priv = NULL;
2090 }
Chris Wilson1c255952010-09-26 11:03:27 +01002091 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002092}
2093
Chris Wilsondfaae392010-09-22 10:31:52 +01002094static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
2095 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002096{
Chris Wilsondfaae392010-09-22 10:31:52 +01002097 while (!list_empty(&ring->request_list)) {
2098 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01002099
Chris Wilsondfaae392010-09-22 10:31:52 +01002100 request = list_first_entry(&ring->request_list,
2101 struct drm_i915_gem_request,
2102 list);
2103
2104 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002105 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01002106 kfree(request);
2107 }
2108
2109 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002110 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002111
Chris Wilson05394f32010-11-08 19:18:58 +00002112 obj = list_first_entry(&ring->active_list,
2113 struct drm_i915_gem_object,
2114 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002115
Chris Wilson05394f32010-11-08 19:18:58 +00002116 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002117 }
Eric Anholt673a3942008-07-30 12:06:12 -07002118}
2119
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002120void i915_gem_restore_fences(struct drm_device *dev)
Chris Wilson312817a2010-11-22 11:50:11 +00002121{
2122 struct drm_i915_private *dev_priv = dev->dev_private;
2123 int i;
2124
Daniel Vetter4b9de732011-10-09 21:52:02 +02002125 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00002126 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002127 i915_gem_write_fence(dev, i, reg->obj);
Chris Wilson312817a2010-11-22 11:50:11 +00002128 }
2129}
2130
Chris Wilson069efc12010-09-30 16:53:18 +01002131void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002132{
Chris Wilsondfaae392010-09-22 10:31:52 +01002133 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002134 struct drm_i915_gem_object *obj;
Chris Wilsonb4519512012-05-11 14:29:30 +01002135 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002136 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002137
Chris Wilsonb4519512012-05-11 14:29:30 +01002138 for_each_ring(ring, dev_priv, i)
2139 i915_gem_reset_ring_lists(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002140
Chris Wilsondfaae392010-09-22 10:31:52 +01002141 /* Move everything out of the GPU domains to ensure we do any
2142 * necessary invalidation upon reuse.
2143 */
Chris Wilson05394f32010-11-08 19:18:58 +00002144 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01002145 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01002146 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01002147 {
Chris Wilson05394f32010-11-08 19:18:58 +00002148 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01002149 }
Chris Wilson069efc12010-09-30 16:53:18 +01002150
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002151 i915_gem_restore_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002152}
2153
2154/**
2155 * This function clears the request list as sequence numbers are passed.
2156 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002157void
Chris Wilsondb53a302011-02-03 11:57:46 +00002158i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002159{
Eric Anholt673a3942008-07-30 12:06:12 -07002160 uint32_t seqno;
2161
Chris Wilsondb53a302011-02-03 11:57:46 +00002162 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01002163 return;
2164
Chris Wilsondb53a302011-02-03 11:57:46 +00002165 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002166
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002167 seqno = ring->get_seqno(ring, true);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002168
Zou Nan hai852835f2010-05-21 09:08:56 +08002169 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002170 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002171
Zou Nan hai852835f2010-05-21 09:08:56 +08002172 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002173 struct drm_i915_gem_request,
2174 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002175
Chris Wilsondfaae392010-09-22 10:31:52 +01002176 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07002177 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002178
Chris Wilsondb53a302011-02-03 11:57:46 +00002179 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002180 /* We know the GPU must have read the request to have
2181 * sent us the seqno + interrupt, so use the position
2182 * of tail of the request to update the last known position
2183 * of the GPU head.
2184 */
2185 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002186
2187 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002188 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002189 kfree(request);
2190 }
2191
2192 /* Move any buffers on the active list that are no longer referenced
2193 * by the ringbuffer to the flushing/inactive lists as appropriate.
2194 */
2195 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002196 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002197
Akshay Joshi0206e352011-08-16 15:34:10 -04002198 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002199 struct drm_i915_gem_object,
2200 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002201
Chris Wilson0201f1e2012-07-20 12:41:01 +01002202 if (!i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002203 break;
2204
Chris Wilson65ce3022012-07-20 12:41:02 +01002205 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002206 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002207
Chris Wilsondb53a302011-02-03 11:57:46 +00002208 if (unlikely(ring->trace_irq_seqno &&
2209 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002210 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00002211 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002212 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002213
Chris Wilsondb53a302011-02-03 11:57:46 +00002214 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002215}
2216
2217void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002218i915_gem_retire_requests(struct drm_device *dev)
2219{
2220 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002221 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002222 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002223
Chris Wilsonb4519512012-05-11 14:29:30 +01002224 for_each_ring(ring, dev_priv, i)
2225 i915_gem_retire_requests_ring(ring);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002226}
2227
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002228static void
Eric Anholt673a3942008-07-30 12:06:12 -07002229i915_gem_retire_work_handler(struct work_struct *work)
2230{
2231 drm_i915_private_t *dev_priv;
2232 struct drm_device *dev;
Chris Wilsonb4519512012-05-11 14:29:30 +01002233 struct intel_ring_buffer *ring;
Chris Wilson0a587052011-01-09 21:05:44 +00002234 bool idle;
2235 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002236
2237 dev_priv = container_of(work, drm_i915_private_t,
2238 mm.retire_work.work);
2239 dev = dev_priv->dev;
2240
Chris Wilson891b48c2010-09-29 12:26:37 +01002241 /* Come back later if the device is busy... */
2242 if (!mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonbcb45082012-10-05 17:02:57 +01002243 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2244 round_jiffies_up_relative(HZ));
Chris Wilson891b48c2010-09-29 12:26:37 +01002245 return;
2246 }
2247
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002248 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002249
Chris Wilson0a587052011-01-09 21:05:44 +00002250 /* Send a periodic flush down the ring so we don't hold onto GEM
2251 * objects indefinitely.
2252 */
2253 idle = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002254 for_each_ring(ring, dev_priv, i) {
Chris Wilson3bb73ab2012-07-20 12:40:59 +01002255 if (ring->gpu_caches_dirty)
2256 i915_add_request(ring, NULL, NULL);
Chris Wilson0a587052011-01-09 21:05:44 +00002257
2258 idle &= list_empty(&ring->request_list);
2259 }
2260
2261 if (!dev_priv->mm.suspended && !idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002262 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2263 round_jiffies_up_relative(HZ));
Chris Wilsonf047e392012-07-21 12:31:41 +01002264 if (idle)
2265 intel_mark_idle(dev);
Chris Wilson0a587052011-01-09 21:05:44 +00002266
Eric Anholt673a3942008-07-30 12:06:12 -07002267 mutex_unlock(&dev->struct_mutex);
2268}
2269
Ben Widawsky5816d642012-04-11 11:18:19 -07002270/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002271 * Ensures that an object will eventually get non-busy by flushing any required
2272 * write domains, emitting any outstanding lazy request and retiring and
2273 * completed requests.
2274 */
2275static int
2276i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2277{
2278 int ret;
2279
2280 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002281 ret = i915_gem_check_olr(obj->ring, obj->last_read_seqno);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002282 if (ret)
2283 return ret;
2284
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002285 i915_gem_retire_requests_ring(obj->ring);
2286 }
2287
2288 return 0;
2289}
2290
2291/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002292 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2293 * @DRM_IOCTL_ARGS: standard ioctl arguments
2294 *
2295 * Returns 0 if successful, else an error is returned with the remaining time in
2296 * the timeout parameter.
2297 * -ETIME: object is still busy after timeout
2298 * -ERESTARTSYS: signal interrupted the wait
2299 * -ENONENT: object doesn't exist
2300 * Also possible, but rare:
2301 * -EAGAIN: GPU wedged
2302 * -ENOMEM: damn
2303 * -ENODEV: Internal IRQ fail
2304 * -E?: The add request failed
2305 *
2306 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2307 * non-zero timeout parameter the wait ioctl will wait for the given number of
2308 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2309 * without holding struct_mutex the object may become re-busied before this
2310 * function completes. A similar but shorter * race condition exists in the busy
2311 * ioctl
2312 */
2313int
2314i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2315{
Daniel Vetterf69061b2012-12-06 09:01:42 +01002316 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002317 struct drm_i915_gem_wait *args = data;
2318 struct drm_i915_gem_object *obj;
2319 struct intel_ring_buffer *ring = NULL;
Ben Widawskyeac1f142012-06-05 15:24:24 -07002320 struct timespec timeout_stack, *timeout = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01002321 unsigned reset_counter;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002322 u32 seqno = 0;
2323 int ret = 0;
2324
Ben Widawskyeac1f142012-06-05 15:24:24 -07002325 if (args->timeout_ns >= 0) {
2326 timeout_stack = ns_to_timespec(args->timeout_ns);
2327 timeout = &timeout_stack;
2328 }
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002329
2330 ret = i915_mutex_lock_interruptible(dev);
2331 if (ret)
2332 return ret;
2333
2334 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
2335 if (&obj->base == NULL) {
2336 mutex_unlock(&dev->struct_mutex);
2337 return -ENOENT;
2338 }
2339
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002340 /* Need to make sure the object gets inactive eventually. */
2341 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002342 if (ret)
2343 goto out;
2344
2345 if (obj->active) {
Chris Wilson0201f1e2012-07-20 12:41:01 +01002346 seqno = obj->last_read_seqno;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002347 ring = obj->ring;
2348 }
2349
2350 if (seqno == 0)
2351 goto out;
2352
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002353 /* Do this after OLR check to make sure we make forward progress polling
2354 * on this IOCTL with a 0 timeout (like busy ioctl)
2355 */
2356 if (!args->timeout_ns) {
2357 ret = -ETIME;
2358 goto out;
2359 }
2360
2361 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01002362 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002363 mutex_unlock(&dev->struct_mutex);
2364
Daniel Vetterf69061b2012-12-06 09:01:42 +01002365 ret = __wait_seqno(ring, seqno, reset_counter, true, timeout);
Chris Wilson4f42f4e2013-04-26 16:22:46 +03002366 if (timeout)
Ben Widawskyeac1f142012-06-05 15:24:24 -07002367 args->timeout_ns = timespec_to_ns(timeout);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002368 return ret;
2369
2370out:
2371 drm_gem_object_unreference(&obj->base);
2372 mutex_unlock(&dev->struct_mutex);
2373 return ret;
2374}
2375
2376/**
Ben Widawsky5816d642012-04-11 11:18:19 -07002377 * i915_gem_object_sync - sync an object to a ring.
2378 *
2379 * @obj: object which may be in use on another ring.
2380 * @to: ring we wish to use the object on. May be NULL.
2381 *
2382 * This code is meant to abstract object synchronization with the GPU.
2383 * Calling with NULL implies synchronizing the object with the CPU
2384 * rather than a particular GPU ring.
2385 *
2386 * Returns 0 if successful, else propagates up the lower layer error.
2387 */
Ben Widawsky2911a352012-04-05 14:47:36 -07002388int
2389i915_gem_object_sync(struct drm_i915_gem_object *obj,
2390 struct intel_ring_buffer *to)
2391{
2392 struct intel_ring_buffer *from = obj->ring;
2393 u32 seqno;
2394 int ret, idx;
2395
2396 if (from == NULL || to == from)
2397 return 0;
2398
Ben Widawsky5816d642012-04-11 11:18:19 -07002399 if (to == NULL || !i915_semaphore_is_enabled(obj->base.dev))
Chris Wilson0201f1e2012-07-20 12:41:01 +01002400 return i915_gem_object_wait_rendering(obj, false);
Ben Widawsky2911a352012-04-05 14:47:36 -07002401
2402 idx = intel_ring_sync_index(from, to);
2403
Chris Wilson0201f1e2012-07-20 12:41:01 +01002404 seqno = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002405 if (seqno <= from->sync_seqno[idx])
2406 return 0;
2407
Ben Widawskyb4aca012012-04-25 20:50:12 -07002408 ret = i915_gem_check_olr(obj->ring, seqno);
2409 if (ret)
2410 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002411
Ben Widawsky1500f7e2012-04-11 11:18:21 -07002412 ret = to->sync_to(to, from, seqno);
Ben Widawskye3a5a222012-04-11 11:18:20 -07002413 if (!ret)
Mika Kuoppala7b01e262012-11-28 17:18:45 +02002414 /* We use last_read_seqno because sync_to()
2415 * might have just caused seqno wrap under
2416 * the radar.
2417 */
2418 from->sync_seqno[idx] = obj->last_read_seqno;
Ben Widawsky2911a352012-04-05 14:47:36 -07002419
Ben Widawskye3a5a222012-04-11 11:18:20 -07002420 return ret;
Ben Widawsky2911a352012-04-05 14:47:36 -07002421}
2422
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002423static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2424{
2425 u32 old_write_domain, old_read_domains;
2426
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002427 /* Force a pagefault for domain tracking on next user access */
2428 i915_gem_release_mmap(obj);
2429
Keith Packardb97c3d92011-06-24 21:02:59 -07002430 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2431 return;
2432
Chris Wilson97c809fd2012-10-09 19:24:38 +01002433 /* Wait for any direct GTT access to complete */
2434 mb();
2435
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002436 old_read_domains = obj->base.read_domains;
2437 old_write_domain = obj->base.write_domain;
2438
2439 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2440 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2441
2442 trace_i915_gem_object_change_domain(obj,
2443 old_read_domains,
2444 old_write_domain);
2445}
2446
Eric Anholt673a3942008-07-30 12:06:12 -07002447/**
2448 * Unbinds an object from the GTT aperture.
2449 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002450int
Chris Wilson05394f32010-11-08 19:18:58 +00002451i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002452{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002453 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00002454 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002455
Chris Wilson05394f32010-11-08 19:18:58 +00002456 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002457 return 0;
2458
Chris Wilson31d8d652012-05-24 19:11:20 +01002459 if (obj->pin_count)
2460 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07002461
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002462 BUG_ON(obj->pages == NULL);
2463
Chris Wilsona8198ee2011-04-13 22:04:09 +01002464 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002465 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002466 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002467 /* Continue on if we fail due to EIO, the GPU is hung so we
2468 * should be safe and we need to cleanup or else we might
2469 * cause memory corruption through use-after-free.
2470 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002471
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002472 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002473
Daniel Vetter96b47b62009-12-15 17:50:00 +01002474 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002475 ret = i915_gem_object_put_fence(obj);
Chris Wilson1488fc02012-04-24 15:47:31 +01002476 if (ret)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002477 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002478
Chris Wilsondb53a302011-02-03 11:57:46 +00002479 trace_i915_gem_object_unbind(obj);
2480
Daniel Vetter74898d72012-02-15 23:50:22 +01002481 if (obj->has_global_gtt_mapping)
2482 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002483 if (obj->has_aliasing_ppgtt_mapping) {
2484 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2485 obj->has_aliasing_ppgtt_mapping = 0;
2486 }
Daniel Vetter74163902012-02-15 23:50:21 +01002487 i915_gem_gtt_finish_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002488
Chris Wilson6c085a72012-08-20 11:40:46 +02002489 list_del(&obj->mm_list);
2490 list_move_tail(&obj->gtt_list, &dev_priv->mm.unbound_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002491 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002492 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002493
Chris Wilson05394f32010-11-08 19:18:58 +00002494 drm_mm_put_block(obj->gtt_space);
2495 obj->gtt_space = NULL;
2496 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002497
Chris Wilson88241782011-01-07 17:09:48 +00002498 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002499}
2500
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002501int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002502{
2503 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002504 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002505 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002506
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002507 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002508 for_each_ring(ring, dev_priv, i) {
Ben Widawskyb6c74882012-08-14 14:35:14 -07002509 ret = i915_switch_context(ring, NULL, DEFAULT_CONTEXT_ID);
2510 if (ret)
2511 return ret;
2512
Chris Wilson3e960502012-11-27 16:22:54 +00002513 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002514 if (ret)
2515 return ret;
2516 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002517
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002518 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002519}
2520
Chris Wilson9ce079e2012-04-17 15:31:30 +01002521static void i965_write_fence_reg(struct drm_device *dev, int reg,
2522 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002523{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002524 drm_i915_private_t *dev_priv = dev->dev_private;
Imre Deak56c844e2013-01-07 21:47:34 +02002525 int fence_reg;
2526 int fence_pitch_shift;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002527 uint64_t val;
2528
Imre Deak56c844e2013-01-07 21:47:34 +02002529 if (INTEL_INFO(dev)->gen >= 6) {
2530 fence_reg = FENCE_REG_SANDYBRIDGE_0;
2531 fence_pitch_shift = SANDYBRIDGE_FENCE_PITCH_SHIFT;
2532 } else {
2533 fence_reg = FENCE_REG_965_0;
2534 fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
2535 }
2536
Chris Wilson9ce079e2012-04-17 15:31:30 +01002537 if (obj) {
2538 u32 size = obj->gtt_space->size;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002539
Chris Wilson9ce079e2012-04-17 15:31:30 +01002540 val = (uint64_t)((obj->gtt_offset + size - 4096) &
2541 0xfffff000) << 32;
2542 val |= obj->gtt_offset & 0xfffff000;
Imre Deak56c844e2013-01-07 21:47:34 +02002543 val |= (uint64_t)((obj->stride / 128) - 1) << fence_pitch_shift;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002544 if (obj->tiling_mode == I915_TILING_Y)
2545 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2546 val |= I965_FENCE_REG_VALID;
2547 } else
2548 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002549
Imre Deak56c844e2013-01-07 21:47:34 +02002550 fence_reg += reg * 8;
2551 I915_WRITE64(fence_reg, val);
2552 POSTING_READ(fence_reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002553}
2554
Chris Wilson9ce079e2012-04-17 15:31:30 +01002555static void i915_write_fence_reg(struct drm_device *dev, int reg,
2556 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002557{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002558 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9ce079e2012-04-17 15:31:30 +01002559 u32 val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002560
Chris Wilson9ce079e2012-04-17 15:31:30 +01002561 if (obj) {
2562 u32 size = obj->gtt_space->size;
2563 int pitch_val;
2564 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002565
Chris Wilson9ce079e2012-04-17 15:31:30 +01002566 WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2567 (size & -size) != size ||
2568 (obj->gtt_offset & (size - 1)),
2569 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2570 obj->gtt_offset, obj->map_and_fenceable, size);
2571
2572 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2573 tile_width = 128;
2574 else
2575 tile_width = 512;
2576
2577 /* Note: pitch better be a power of two tile widths */
2578 pitch_val = obj->stride / tile_width;
2579 pitch_val = ffs(pitch_val) - 1;
2580
2581 val = obj->gtt_offset;
2582 if (obj->tiling_mode == I915_TILING_Y)
2583 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2584 val |= I915_FENCE_SIZE_BITS(size);
2585 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2586 val |= I830_FENCE_REG_VALID;
2587 } else
2588 val = 0;
2589
2590 if (reg < 8)
2591 reg = FENCE_REG_830_0 + reg * 4;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002592 else
Chris Wilson9ce079e2012-04-17 15:31:30 +01002593 reg = FENCE_REG_945_8 + (reg - 8) * 4;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002594
Chris Wilson9ce079e2012-04-17 15:31:30 +01002595 I915_WRITE(reg, val);
2596 POSTING_READ(reg);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002597}
2598
Chris Wilson9ce079e2012-04-17 15:31:30 +01002599static void i830_write_fence_reg(struct drm_device *dev, int reg,
2600 struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002601{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002602 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002603 uint32_t val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002604
Chris Wilson9ce079e2012-04-17 15:31:30 +01002605 if (obj) {
2606 u32 size = obj->gtt_space->size;
2607 uint32_t pitch_val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002608
Chris Wilson9ce079e2012-04-17 15:31:30 +01002609 WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2610 (size & -size) != size ||
2611 (obj->gtt_offset & (size - 1)),
2612 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2613 obj->gtt_offset, size);
Eric Anholte76a16d2009-05-26 17:44:56 -07002614
Chris Wilson9ce079e2012-04-17 15:31:30 +01002615 pitch_val = obj->stride / 128;
2616 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002617
Chris Wilson9ce079e2012-04-17 15:31:30 +01002618 val = obj->gtt_offset;
2619 if (obj->tiling_mode == I915_TILING_Y)
2620 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2621 val |= I830_FENCE_SIZE_BITS(size);
2622 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2623 val |= I830_FENCE_REG_VALID;
2624 } else
2625 val = 0;
Daniel Vetterc6642782010-11-12 13:46:18 +00002626
Chris Wilson9ce079e2012-04-17 15:31:30 +01002627 I915_WRITE(FENCE_REG_830_0 + reg * 4, val);
2628 POSTING_READ(FENCE_REG_830_0 + reg * 4);
2629}
2630
Chris Wilsond0a57782012-10-09 19:24:37 +01002631inline static bool i915_gem_object_needs_mb(struct drm_i915_gem_object *obj)
2632{
2633 return obj && obj->base.read_domains & I915_GEM_DOMAIN_GTT;
2634}
2635
Chris Wilson9ce079e2012-04-17 15:31:30 +01002636static void i915_gem_write_fence(struct drm_device *dev, int reg,
2637 struct drm_i915_gem_object *obj)
2638{
Chris Wilsond0a57782012-10-09 19:24:37 +01002639 struct drm_i915_private *dev_priv = dev->dev_private;
2640
2641 /* Ensure that all CPU reads are completed before installing a fence
2642 * and all writes before removing the fence.
2643 */
2644 if (i915_gem_object_needs_mb(dev_priv->fence_regs[reg].obj))
2645 mb();
2646
Chris Wilson9ce079e2012-04-17 15:31:30 +01002647 switch (INTEL_INFO(dev)->gen) {
2648 case 7:
Imre Deak56c844e2013-01-07 21:47:34 +02002649 case 6:
Chris Wilson9ce079e2012-04-17 15:31:30 +01002650 case 5:
2651 case 4: i965_write_fence_reg(dev, reg, obj); break;
2652 case 3: i915_write_fence_reg(dev, reg, obj); break;
2653 case 2: i830_write_fence_reg(dev, reg, obj); break;
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08002654 default: BUG();
Chris Wilson9ce079e2012-04-17 15:31:30 +01002655 }
Chris Wilsond0a57782012-10-09 19:24:37 +01002656
2657 /* And similarly be paranoid that no direct access to this region
2658 * is reordered to before the fence is installed.
2659 */
2660 if (i915_gem_object_needs_mb(obj))
2661 mb();
Jesse Barnesde151cf2008-11-12 10:03:55 -08002662}
2663
Chris Wilson61050802012-04-17 15:31:31 +01002664static inline int fence_number(struct drm_i915_private *dev_priv,
2665 struct drm_i915_fence_reg *fence)
2666{
2667 return fence - dev_priv->fence_regs;
2668}
2669
Chris Wilson25ff1192013-04-04 21:31:03 +01002670static void i915_gem_write_fence__ipi(void *data)
2671{
2672 wbinvd();
2673}
2674
Chris Wilson61050802012-04-17 15:31:31 +01002675static void i915_gem_object_update_fence(struct drm_i915_gem_object *obj,
2676 struct drm_i915_fence_reg *fence,
2677 bool enable)
2678{
Chris Wilson25ff1192013-04-04 21:31:03 +01002679 struct drm_device *dev = obj->base.dev;
2680 struct drm_i915_private *dev_priv = dev->dev_private;
2681 int fence_reg = fence_number(dev_priv, fence);
Chris Wilson61050802012-04-17 15:31:31 +01002682
Chris Wilson25ff1192013-04-04 21:31:03 +01002683 /* In order to fully serialize access to the fenced region and
2684 * the update to the fence register we need to take extreme
2685 * measures on SNB+. In theory, the write to the fence register
2686 * flushes all memory transactions before, and coupled with the
2687 * mb() placed around the register write we serialise all memory
2688 * operations with respect to the changes in the tiler. Yet, on
2689 * SNB+ we need to take a step further and emit an explicit wbinvd()
2690 * on each processor in order to manually flush all memory
2691 * transactions before updating the fence register.
2692 */
2693 if (HAS_LLC(obj->base.dev))
2694 on_each_cpu(i915_gem_write_fence__ipi, NULL, 1);
2695 i915_gem_write_fence(dev, fence_reg, enable ? obj : NULL);
Chris Wilson61050802012-04-17 15:31:31 +01002696
2697 if (enable) {
Chris Wilson25ff1192013-04-04 21:31:03 +01002698 obj->fence_reg = fence_reg;
Chris Wilson61050802012-04-17 15:31:31 +01002699 fence->obj = obj;
2700 list_move_tail(&fence->lru_list, &dev_priv->mm.fence_list);
2701 } else {
2702 obj->fence_reg = I915_FENCE_REG_NONE;
2703 fence->obj = NULL;
2704 list_del_init(&fence->lru_list);
2705 }
2706}
2707
Chris Wilsond9e86c02010-11-10 16:40:20 +00002708static int
Chris Wilsond0a57782012-10-09 19:24:37 +01002709i915_gem_object_wait_fence(struct drm_i915_gem_object *obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002710{
Chris Wilson1c293ea2012-04-17 15:31:27 +01002711 if (obj->last_fenced_seqno) {
Chris Wilson86d5bc32012-07-20 12:41:04 +01002712 int ret = i915_wait_seqno(obj->ring, obj->last_fenced_seqno);
Chris Wilson18991842012-04-17 15:31:29 +01002713 if (ret)
2714 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002715
2716 obj->last_fenced_seqno = 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002717 }
2718
Chris Wilson86d5bc32012-07-20 12:41:04 +01002719 obj->fenced_gpu_access = false;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002720 return 0;
2721}
2722
2723int
2724i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2725{
Chris Wilson61050802012-04-17 15:31:31 +01002726 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002727 struct drm_i915_fence_reg *fence;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002728 int ret;
2729
Chris Wilsond0a57782012-10-09 19:24:37 +01002730 ret = i915_gem_object_wait_fence(obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002731 if (ret)
2732 return ret;
2733
Chris Wilson61050802012-04-17 15:31:31 +01002734 if (obj->fence_reg == I915_FENCE_REG_NONE)
2735 return 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002736
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002737 fence = &dev_priv->fence_regs[obj->fence_reg];
2738
Chris Wilson61050802012-04-17 15:31:31 +01002739 i915_gem_object_fence_lost(obj);
Chris Wilsonf9c513e2013-03-26 11:29:27 +00002740 i915_gem_object_update_fence(obj, fence, false);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002741
2742 return 0;
2743}
2744
2745static struct drm_i915_fence_reg *
Chris Wilsona360bb12012-04-17 15:31:25 +01002746i915_find_fence_reg(struct drm_device *dev)
Daniel Vetterae3db242010-02-19 11:51:58 +01002747{
Daniel Vetterae3db242010-02-19 11:51:58 +01002748 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8fe301a2012-04-17 15:31:28 +01002749 struct drm_i915_fence_reg *reg, *avail;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002750 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002751
2752 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002753 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002754 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2755 reg = &dev_priv->fence_regs[i];
2756 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002757 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002758
Chris Wilson1690e1e2011-12-14 13:57:08 +01002759 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002760 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002761 }
2762
Chris Wilsond9e86c02010-11-10 16:40:20 +00002763 if (avail == NULL)
2764 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002765
2766 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002767 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002768 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002769 continue;
2770
Chris Wilson8fe301a2012-04-17 15:31:28 +01002771 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002772 }
2773
Chris Wilson8fe301a2012-04-17 15:31:28 +01002774 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002775}
2776
Jesse Barnesde151cf2008-11-12 10:03:55 -08002777/**
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002778 * i915_gem_object_get_fence - set up fencing for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002779 * @obj: object to map through a fence reg
2780 *
2781 * When mapping objects through the GTT, userspace wants to be able to write
2782 * to them without having to worry about swizzling if the object is tiled.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002783 * This function walks the fence regs looking for a free one for @obj,
2784 * stealing one if it can't find any.
2785 *
2786 * It then sets up the reg based on the object's properties: address, pitch
2787 * and tiling format.
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002788 *
2789 * For an untiled surface, this removes any existing fence.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002790 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002791int
Chris Wilson06d98132012-04-17 15:31:24 +01002792i915_gem_object_get_fence(struct drm_i915_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002793{
Chris Wilson05394f32010-11-08 19:18:58 +00002794 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002795 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson14415742012-04-17 15:31:33 +01002796 bool enable = obj->tiling_mode != I915_TILING_NONE;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002797 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002798 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002799
Chris Wilson14415742012-04-17 15:31:33 +01002800 /* Have we updated the tiling parameters upon the object and so
2801 * will need to serialise the write to the associated fence register?
2802 */
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002803 if (obj->fence_dirty) {
Chris Wilsond0a57782012-10-09 19:24:37 +01002804 ret = i915_gem_object_wait_fence(obj);
Chris Wilson14415742012-04-17 15:31:33 +01002805 if (ret)
2806 return ret;
2807 }
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002808
Chris Wilsond9e86c02010-11-10 16:40:20 +00002809 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002810 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2811 reg = &dev_priv->fence_regs[obj->fence_reg];
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002812 if (!obj->fence_dirty) {
Chris Wilson14415742012-04-17 15:31:33 +01002813 list_move_tail(&reg->lru_list,
2814 &dev_priv->mm.fence_list);
2815 return 0;
2816 }
2817 } else if (enable) {
2818 reg = i915_find_fence_reg(dev);
2819 if (reg == NULL)
2820 return -EDEADLK;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002821
Chris Wilson14415742012-04-17 15:31:33 +01002822 if (reg->obj) {
2823 struct drm_i915_gem_object *old = reg->obj;
2824
Chris Wilsond0a57782012-10-09 19:24:37 +01002825 ret = i915_gem_object_wait_fence(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002826 if (ret)
2827 return ret;
2828
Chris Wilson14415742012-04-17 15:31:33 +01002829 i915_gem_object_fence_lost(old);
Chris Wilson29c5a582011-03-17 15:23:22 +00002830 }
Chris Wilson14415742012-04-17 15:31:33 +01002831 } else
Eric Anholta09ba7f2009-08-29 12:49:51 -07002832 return 0;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002833
Chris Wilson14415742012-04-17 15:31:33 +01002834 i915_gem_object_update_fence(obj, reg, enable);
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002835 obj->fence_dirty = false;
Chris Wilson14415742012-04-17 15:31:33 +01002836
Chris Wilson9ce079e2012-04-17 15:31:30 +01002837 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002838}
2839
Chris Wilson42d6ab42012-07-26 11:49:32 +01002840static bool i915_gem_valid_gtt_space(struct drm_device *dev,
2841 struct drm_mm_node *gtt_space,
2842 unsigned long cache_level)
2843{
2844 struct drm_mm_node *other;
2845
2846 /* On non-LLC machines we have to be careful when putting differing
2847 * types of snoopable memory together to avoid the prefetcher
Damien Lespiau4239ca72012-12-03 16:26:16 +00002848 * crossing memory domains and dying.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002849 */
2850 if (HAS_LLC(dev))
2851 return true;
2852
2853 if (gtt_space == NULL)
2854 return true;
2855
2856 if (list_empty(&gtt_space->node_list))
2857 return true;
2858
2859 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2860 if (other->allocated && !other->hole_follows && other->color != cache_level)
2861 return false;
2862
2863 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2864 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2865 return false;
2866
2867 return true;
2868}
2869
2870static void i915_gem_verify_gtt(struct drm_device *dev)
2871{
2872#if WATCH_GTT
2873 struct drm_i915_private *dev_priv = dev->dev_private;
2874 struct drm_i915_gem_object *obj;
2875 int err = 0;
2876
2877 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list) {
2878 if (obj->gtt_space == NULL) {
2879 printk(KERN_ERR "object found on GTT list with no space reserved\n");
2880 err++;
2881 continue;
2882 }
2883
2884 if (obj->cache_level != obj->gtt_space->color) {
2885 printk(KERN_ERR "object reserved space [%08lx, %08lx] with wrong color, cache_level=%x, color=%lx\n",
2886 obj->gtt_space->start,
2887 obj->gtt_space->start + obj->gtt_space->size,
2888 obj->cache_level,
2889 obj->gtt_space->color);
2890 err++;
2891 continue;
2892 }
2893
2894 if (!i915_gem_valid_gtt_space(dev,
2895 obj->gtt_space,
2896 obj->cache_level)) {
2897 printk(KERN_ERR "invalid GTT space found at [%08lx, %08lx] - color=%x\n",
2898 obj->gtt_space->start,
2899 obj->gtt_space->start + obj->gtt_space->size,
2900 obj->cache_level);
2901 err++;
2902 continue;
2903 }
2904 }
2905
2906 WARN_ON(err);
2907#endif
2908}
2909
Jesse Barnesde151cf2008-11-12 10:03:55 -08002910/**
Eric Anholt673a3942008-07-30 12:06:12 -07002911 * Finds free space in the GTT aperture and binds the object there.
2912 */
2913static int
Chris Wilson05394f32010-11-08 19:18:58 +00002914i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002915 unsigned alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002916 bool map_and_fenceable,
2917 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07002918{
Chris Wilson05394f32010-11-08 19:18:58 +00002919 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002920 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002921 struct drm_mm_node *node;
Daniel Vetter5e783302010-11-14 22:32:36 +01002922 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002923 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002924 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002925
Chris Wilsone28f8712011-07-18 13:11:49 -07002926 fence_size = i915_gem_get_gtt_size(dev,
2927 obj->base.size,
2928 obj->tiling_mode);
2929 fence_alignment = i915_gem_get_gtt_alignment(dev,
2930 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02002931 obj->tiling_mode, true);
Chris Wilsone28f8712011-07-18 13:11:49 -07002932 unfenced_alignment =
Imre Deakd865110c2013-01-07 21:47:33 +02002933 i915_gem_get_gtt_alignment(dev,
Chris Wilsone28f8712011-07-18 13:11:49 -07002934 obj->base.size,
Imre Deakd865110c2013-01-07 21:47:33 +02002935 obj->tiling_mode, false);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002936
Eric Anholt673a3942008-07-30 12:06:12 -07002937 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002938 alignment = map_and_fenceable ? fence_alignment :
2939 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002940 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002941 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2942 return -EINVAL;
2943 }
2944
Chris Wilson05394f32010-11-08 19:18:58 +00002945 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002946
Chris Wilson654fc602010-05-27 13:18:21 +01002947 /* If the object is bigger than the entire aperture, reject it early
2948 * before evicting everything in a vain attempt to find space.
2949 */
Chris Wilson05394f32010-11-08 19:18:58 +00002950 if (obj->base.size >
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002951 (map_and_fenceable ? dev_priv->gtt.mappable_end : dev_priv->gtt.total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002952 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2953 return -E2BIG;
2954 }
2955
Chris Wilson37e680a2012-06-07 15:38:42 +01002956 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002957 if (ret)
2958 return ret;
2959
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002960 i915_gem_object_pin_pages(obj);
2961
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002962 node = kzalloc(sizeof(*node), GFP_KERNEL);
2963 if (node == NULL) {
2964 i915_gem_object_unpin_pages(obj);
2965 return -ENOMEM;
2966 }
2967
Eric Anholt673a3942008-07-30 12:06:12 -07002968 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002969 if (map_and_fenceable)
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002970 ret = drm_mm_insert_node_in_range_generic(&dev_priv->mm.gtt_space, node,
2971 size, alignment, obj->cache_level,
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002972 0, dev_priv->gtt.mappable_end);
Daniel Vetter920afa72010-09-16 17:54:23 +02002973 else
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002974 ret = drm_mm_insert_node_generic(&dev_priv->mm.gtt_space, node,
2975 size, alignment, obj->cache_level);
2976 if (ret) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002977 ret = i915_gem_evict_something(dev, size, alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002978 obj->cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01002979 map_and_fenceable,
2980 nonblocking);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002981 if (ret == 0)
2982 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01002983
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002984 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002985 kfree(node);
2986 return ret;
2987 }
2988 if (WARN_ON(!i915_gem_valid_gtt_space(dev, node, obj->cache_level))) {
2989 i915_gem_object_unpin_pages(obj);
2990 drm_mm_put_block(node);
Chris Wilson42d6ab42012-07-26 11:49:32 +01002991 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07002992 }
2993
Daniel Vetter74163902012-02-15 23:50:21 +01002994 ret = i915_gem_gtt_prepare_object(obj);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002995 if (ret) {
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00002996 i915_gem_object_unpin_pages(obj);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00002997 drm_mm_put_block(node);
Chris Wilson6c085a72012-08-20 11:40:46 +02002998 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002999 }
Eric Anholt673a3942008-07-30 12:06:12 -07003000
Chris Wilson6c085a72012-08-20 11:40:46 +02003001 list_move_tail(&obj->gtt_list, &dev_priv->mm.bound_list);
Chris Wilson05394f32010-11-08 19:18:58 +00003002 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003003
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003004 obj->gtt_space = node;
3005 obj->gtt_offset = node->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003006
Daniel Vetter75e9e912010-11-04 17:11:09 +01003007 fenceable =
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003008 node->size == fence_size &&
3009 (node->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003010
Daniel Vetter75e9e912010-11-04 17:11:09 +01003011 mappable =
Ben Widawsky5d4545a2013-01-17 12:45:15 -08003012 obj->gtt_offset + obj->base.size <= dev_priv->gtt.mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01003013
Chris Wilson05394f32010-11-08 19:18:58 +00003014 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003015
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003016 i915_gem_object_unpin_pages(obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00003017 trace_i915_gem_object_bind(obj, map_and_fenceable);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003018 i915_gem_verify_gtt(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003019 return 0;
3020}
3021
3022void
Chris Wilson05394f32010-11-08 19:18:58 +00003023i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003024{
Eric Anholt673a3942008-07-30 12:06:12 -07003025 /* If we don't have a page list set up, then we're not pinned
3026 * to GPU, and we can ignore the cache flush because it'll happen
3027 * again at bind time.
3028 */
Chris Wilson05394f32010-11-08 19:18:58 +00003029 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07003030 return;
3031
Imre Deak769ce462013-02-13 21:56:05 +02003032 /*
3033 * Stolen memory is always coherent with the GPU as it is explicitly
3034 * marked as wc by the system, or the system is cache-coherent.
3035 */
3036 if (obj->stolen)
3037 return;
3038
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003039 /* If the GPU is snooping the contents of the CPU cache,
3040 * we do not need to manually clear the CPU cache lines. However,
3041 * the caches are only snooped when the render cache is
3042 * flushed/invalidated. As we always have to emit invalidations
3043 * and flushes when moving into and out of the RENDER domain, correct
3044 * snooping behaviour occurs naturally as the result of our domain
3045 * tracking.
3046 */
3047 if (obj->cache_level != I915_CACHE_NONE)
3048 return;
3049
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003050 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07003051
Chris Wilson9da3da62012-06-01 15:20:22 +01003052 drm_clflush_sg(obj->pages);
Eric Anholte47c68e2008-11-14 13:35:19 -08003053}
3054
3055/** Flushes the GTT write domain for the object if it's dirty. */
3056static void
Chris Wilson05394f32010-11-08 19:18:58 +00003057i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003058{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003059 uint32_t old_write_domain;
3060
Chris Wilson05394f32010-11-08 19:18:58 +00003061 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003062 return;
3063
Chris Wilson63256ec2011-01-04 18:42:07 +00003064 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003065 * to it immediately go to main memory as far as we know, so there's
3066 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003067 *
3068 * However, we do have to enforce the order so that all writes through
3069 * the GTT land before any writes to the device, such as updates to
3070 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003071 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003072 wmb();
3073
Chris Wilson05394f32010-11-08 19:18:58 +00003074 old_write_domain = obj->base.write_domain;
3075 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003076
3077 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003078 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003079 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003080}
3081
3082/** Flushes the CPU write domain for the object if it's dirty. */
3083static void
Chris Wilson05394f32010-11-08 19:18:58 +00003084i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003085{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003086 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003087
Chris Wilson05394f32010-11-08 19:18:58 +00003088 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003089 return;
3090
3091 i915_gem_clflush_object(obj);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003092 i915_gem_chipset_flush(obj->base.dev);
Chris Wilson05394f32010-11-08 19:18:58 +00003093 old_write_domain = obj->base.write_domain;
3094 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003095
3096 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003097 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003098 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003099}
3100
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003101/**
3102 * Moves a single object to the GTT read, and possibly write domain.
3103 *
3104 * This function returns when the move is complete, including waiting on
3105 * flushes to occur.
3106 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003107int
Chris Wilson20217462010-11-23 15:26:33 +00003108i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003109{
Chris Wilson8325a092012-04-24 15:52:35 +01003110 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003111 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003112 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003113
Eric Anholt02354392008-11-26 13:58:13 -08003114 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00003115 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08003116 return -EINVAL;
3117
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003118 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3119 return 0;
3120
Chris Wilson0201f1e2012-07-20 12:41:01 +01003121 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003122 if (ret)
3123 return ret;
3124
Chris Wilson72133422010-09-13 23:56:38 +01003125 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003126
Chris Wilsond0a57782012-10-09 19:24:37 +01003127 /* Serialise direct access to this object with the barriers for
3128 * coherent writes from the GPU, by effectively invalidating the
3129 * GTT domain upon first access.
3130 */
3131 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3132 mb();
3133
Chris Wilson05394f32010-11-08 19:18:58 +00003134 old_write_domain = obj->base.write_domain;
3135 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003136
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003137 /* It should now be out of any other write domains, and we can update
3138 * the domain values for our changes.
3139 */
Chris Wilson05394f32010-11-08 19:18:58 +00003140 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3141 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003142 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003143 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3144 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3145 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003146 }
3147
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003148 trace_i915_gem_object_change_domain(obj,
3149 old_read_domains,
3150 old_write_domain);
3151
Chris Wilson8325a092012-04-24 15:52:35 +01003152 /* And bump the LRU for this access */
3153 if (i915_gem_object_is_inactive(obj))
3154 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
3155
Eric Anholte47c68e2008-11-14 13:35:19 -08003156 return 0;
3157}
3158
Chris Wilsone4ffd172011-04-04 09:44:39 +01003159int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3160 enum i915_cache_level cache_level)
3161{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003162 struct drm_device *dev = obj->base.dev;
3163 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003164 int ret;
3165
3166 if (obj->cache_level == cache_level)
3167 return 0;
3168
3169 if (obj->pin_count) {
3170 DRM_DEBUG("can not change the cache level of pinned objects\n");
3171 return -EBUSY;
3172 }
3173
Chris Wilson42d6ab42012-07-26 11:49:32 +01003174 if (!i915_gem_valid_gtt_space(dev, obj->gtt_space, cache_level)) {
3175 ret = i915_gem_object_unbind(obj);
3176 if (ret)
3177 return ret;
3178 }
3179
Chris Wilsone4ffd172011-04-04 09:44:39 +01003180 if (obj->gtt_space) {
3181 ret = i915_gem_object_finish_gpu(obj);
3182 if (ret)
3183 return ret;
3184
3185 i915_gem_object_finish_gtt(obj);
3186
3187 /* Before SandyBridge, you could not use tiling or fence
3188 * registers with snooped memory, so relinquish any fences
3189 * currently pointing to our region in the aperture.
3190 */
Chris Wilson42d6ab42012-07-26 11:49:32 +01003191 if (INTEL_INFO(dev)->gen < 6) {
Chris Wilsone4ffd172011-04-04 09:44:39 +01003192 ret = i915_gem_object_put_fence(obj);
3193 if (ret)
3194 return ret;
3195 }
3196
Daniel Vetter74898d72012-02-15 23:50:22 +01003197 if (obj->has_global_gtt_mapping)
3198 i915_gem_gtt_bind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01003199 if (obj->has_aliasing_ppgtt_mapping)
3200 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
3201 obj, cache_level);
Chris Wilson42d6ab42012-07-26 11:49:32 +01003202
3203 obj->gtt_space->color = cache_level;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003204 }
3205
3206 if (cache_level == I915_CACHE_NONE) {
3207 u32 old_read_domains, old_write_domain;
3208
3209 /* If we're coming from LLC cached, then we haven't
3210 * actually been tracking whether the data is in the
3211 * CPU cache or not, since we only allow one bit set
3212 * in obj->write_domain and have been skipping the clflushes.
3213 * Just set it to the CPU cache for now.
3214 */
3215 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
3216 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
3217
3218 old_read_domains = obj->base.read_domains;
3219 old_write_domain = obj->base.write_domain;
3220
3221 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3222 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3223
3224 trace_i915_gem_object_change_domain(obj,
3225 old_read_domains,
3226 old_write_domain);
3227 }
3228
3229 obj->cache_level = cache_level;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003230 i915_gem_verify_gtt(dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003231 return 0;
3232}
3233
Ben Widawsky199adf42012-09-21 17:01:20 -07003234int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3235 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003236{
Ben Widawsky199adf42012-09-21 17:01:20 -07003237 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003238 struct drm_i915_gem_object *obj;
3239 int ret;
3240
3241 ret = i915_mutex_lock_interruptible(dev);
3242 if (ret)
3243 return ret;
3244
3245 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3246 if (&obj->base == NULL) {
3247 ret = -ENOENT;
3248 goto unlock;
3249 }
3250
Ben Widawsky199adf42012-09-21 17:01:20 -07003251 args->caching = obj->cache_level != I915_CACHE_NONE;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003252
3253 drm_gem_object_unreference(&obj->base);
3254unlock:
3255 mutex_unlock(&dev->struct_mutex);
3256 return ret;
3257}
3258
Ben Widawsky199adf42012-09-21 17:01:20 -07003259int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3260 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003261{
Ben Widawsky199adf42012-09-21 17:01:20 -07003262 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003263 struct drm_i915_gem_object *obj;
3264 enum i915_cache_level level;
3265 int ret;
3266
Ben Widawsky199adf42012-09-21 17:01:20 -07003267 switch (args->caching) {
3268 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003269 level = I915_CACHE_NONE;
3270 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003271 case I915_CACHING_CACHED:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003272 level = I915_CACHE_LLC;
3273 break;
3274 default:
3275 return -EINVAL;
3276 }
3277
Ben Widawsky3bc29132012-09-26 16:15:20 -07003278 ret = i915_mutex_lock_interruptible(dev);
3279 if (ret)
3280 return ret;
3281
Chris Wilsone6994ae2012-07-10 10:27:08 +01003282 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3283 if (&obj->base == NULL) {
3284 ret = -ENOENT;
3285 goto unlock;
3286 }
3287
3288 ret = i915_gem_object_set_cache_level(obj, level);
3289
3290 drm_gem_object_unreference(&obj->base);
3291unlock:
3292 mutex_unlock(&dev->struct_mutex);
3293 return ret;
3294}
3295
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003296/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003297 * Prepare buffer for display plane (scanout, cursors, etc).
3298 * Can be called from an uninterruptible phase (modesetting) and allows
3299 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003300 */
3301int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003302i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3303 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003304 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003305{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003306 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003307 int ret;
3308
Chris Wilson0be73282010-12-06 14:36:27 +00003309 if (pipelined != obj->ring) {
Ben Widawsky2911a352012-04-05 14:47:36 -07003310 ret = i915_gem_object_sync(obj, pipelined);
3311 if (ret)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003312 return ret;
3313 }
3314
Eric Anholta7ef0642011-03-29 16:59:54 -07003315 /* The display engine is not coherent with the LLC cache on gen6. As
3316 * a result, we make sure that the pinning that is about to occur is
3317 * done with uncached PTEs. This is lowest common denominator for all
3318 * chipsets.
3319 *
3320 * However for gen6+, we could do better by using the GFDT bit instead
3321 * of uncaching, which would allow us to flush all the LLC-cached data
3322 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3323 */
3324 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3325 if (ret)
3326 return ret;
3327
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003328 /* As the user may map the buffer once pinned in the display plane
3329 * (e.g. libkms for the bootup splash), we have to ensure that we
3330 * always use map_and_fenceable for all scanout buffers.
3331 */
Chris Wilson86a1ee22012-08-11 15:41:04 +01003332 ret = i915_gem_object_pin(obj, alignment, true, false);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003333 if (ret)
3334 return ret;
3335
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003336 i915_gem_object_flush_cpu_write_domain(obj);
3337
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003338 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003339 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003340
3341 /* It should now be out of any other write domains, and we can update
3342 * the domain values for our changes.
3343 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003344 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003345 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003346
3347 trace_i915_gem_object_change_domain(obj,
3348 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003349 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003350
3351 return 0;
3352}
3353
Chris Wilson85345512010-11-13 09:49:11 +00003354int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003355i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003356{
Chris Wilson88241782011-01-07 17:09:48 +00003357 int ret;
3358
Chris Wilsona8198ee2011-04-13 22:04:09 +01003359 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003360 return 0;
3361
Chris Wilson0201f1e2012-07-20 12:41:01 +01003362 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsonc501ae72011-12-14 13:57:23 +01003363 if (ret)
3364 return ret;
3365
Chris Wilsona8198ee2011-04-13 22:04:09 +01003366 /* Ensure that we invalidate the GPU's caches and TLBs. */
3367 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003368 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003369}
3370
Eric Anholte47c68e2008-11-14 13:35:19 -08003371/**
3372 * Moves a single object to the CPU read, and possibly write domain.
3373 *
3374 * This function returns when the move is complete, including waiting on
3375 * flushes to occur.
3376 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003377int
Chris Wilson919926a2010-11-12 13:42:53 +00003378i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003379{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003380 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003381 int ret;
3382
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003383 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3384 return 0;
3385
Chris Wilson0201f1e2012-07-20 12:41:01 +01003386 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003387 if (ret)
3388 return ret;
3389
Eric Anholte47c68e2008-11-14 13:35:19 -08003390 i915_gem_object_flush_gtt_write_domain(obj);
3391
Chris Wilson05394f32010-11-08 19:18:58 +00003392 old_write_domain = obj->base.write_domain;
3393 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003394
Eric Anholte47c68e2008-11-14 13:35:19 -08003395 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003396 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003397 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003398
Chris Wilson05394f32010-11-08 19:18:58 +00003399 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003400 }
3401
3402 /* It should now be out of any other write domains, and we can update
3403 * the domain values for our changes.
3404 */
Chris Wilson05394f32010-11-08 19:18:58 +00003405 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003406
3407 /* If we're writing through the CPU, then the GPU read domains will
3408 * need to be invalidated at next use.
3409 */
3410 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003411 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3412 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003413 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003414
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003415 trace_i915_gem_object_change_domain(obj,
3416 old_read_domains,
3417 old_write_domain);
3418
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003419 return 0;
3420}
3421
Eric Anholt673a3942008-07-30 12:06:12 -07003422/* Throttle our rendering by waiting until the ring has completed our requests
3423 * emitted over 20 msec ago.
3424 *
Eric Anholtb9624422009-06-03 07:27:35 +00003425 * Note that if we were to use the current jiffies each time around the loop,
3426 * we wouldn't escape the function with any frames outstanding if the time to
3427 * render a frame was over 20ms.
3428 *
Eric Anholt673a3942008-07-30 12:06:12 -07003429 * This should get us reasonable parallelism between CPU and GPU but also
3430 * relatively low latency when blocking on a particular request to finish.
3431 */
3432static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003433i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003434{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003435 struct drm_i915_private *dev_priv = dev->dev_private;
3436 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003437 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003438 struct drm_i915_gem_request *request;
3439 struct intel_ring_buffer *ring = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01003440 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003441 u32 seqno = 0;
3442 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003443
Daniel Vetter308887a2012-11-14 17:14:06 +01003444 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3445 if (ret)
3446 return ret;
3447
3448 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
3449 if (ret)
3450 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003451
Chris Wilson1c255952010-09-26 11:03:27 +01003452 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003453 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003454 if (time_after_eq(request->emitted_jiffies, recent_enough))
3455 break;
3456
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003457 ring = request->ring;
3458 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003459 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01003460 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson1c255952010-09-26 11:03:27 +01003461 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003462
3463 if (seqno == 0)
3464 return 0;
3465
Daniel Vetterf69061b2012-12-06 09:01:42 +01003466 ret = __wait_seqno(ring, seqno, reset_counter, true, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003467 if (ret == 0)
3468 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003469
Eric Anholt673a3942008-07-30 12:06:12 -07003470 return ret;
3471}
3472
Eric Anholt673a3942008-07-30 12:06:12 -07003473int
Chris Wilson05394f32010-11-08 19:18:58 +00003474i915_gem_object_pin(struct drm_i915_gem_object *obj,
3475 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003476 bool map_and_fenceable,
3477 bool nonblocking)
Eric Anholt673a3942008-07-30 12:06:12 -07003478{
Eric Anholt673a3942008-07-30 12:06:12 -07003479 int ret;
3480
Chris Wilson7e81a422012-09-15 09:41:57 +01003481 if (WARN_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
3482 return -EBUSY;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003483
Chris Wilson05394f32010-11-08 19:18:58 +00003484 if (obj->gtt_space != NULL) {
3485 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3486 (map_and_fenceable && !obj->map_and_fenceable)) {
3487 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003488 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003489 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3490 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003491 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003492 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003493 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003494 ret = i915_gem_object_unbind(obj);
3495 if (ret)
3496 return ret;
3497 }
3498 }
3499
Chris Wilson05394f32010-11-08 19:18:58 +00003500 if (obj->gtt_space == NULL) {
Chris Wilson87422672012-11-21 13:04:03 +00003501 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3502
Chris Wilsona00b10c2010-09-24 21:15:47 +01003503 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01003504 map_and_fenceable,
3505 nonblocking);
Chris Wilson97311292009-09-21 00:22:34 +01003506 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003507 return ret;
Chris Wilson87422672012-11-21 13:04:03 +00003508
3509 if (!dev_priv->mm.aliasing_ppgtt)
3510 i915_gem_gtt_bind_object(obj, obj->cache_level);
Chris Wilson22c344e2009-02-11 14:26:45 +00003511 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003512
Daniel Vetter74898d72012-02-15 23:50:22 +01003513 if (!obj->has_global_gtt_mapping && map_and_fenceable)
3514 i915_gem_gtt_bind_object(obj, obj->cache_level);
3515
Chris Wilson1b502472012-04-24 15:47:30 +01003516 obj->pin_count++;
Chris Wilson6299f992010-11-24 12:23:44 +00003517 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003518
3519 return 0;
3520}
3521
3522void
Chris Wilson05394f32010-11-08 19:18:58 +00003523i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003524{
Chris Wilson05394f32010-11-08 19:18:58 +00003525 BUG_ON(obj->pin_count == 0);
3526 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003527
Chris Wilson1b502472012-04-24 15:47:30 +01003528 if (--obj->pin_count == 0)
Chris Wilson6299f992010-11-24 12:23:44 +00003529 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003530}
3531
3532int
3533i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003534 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003535{
3536 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003537 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003538 int ret;
3539
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003540 ret = i915_mutex_lock_interruptible(dev);
3541 if (ret)
3542 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003543
Chris Wilson05394f32010-11-08 19:18:58 +00003544 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003545 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003546 ret = -ENOENT;
3547 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003548 }
Eric Anholt673a3942008-07-30 12:06:12 -07003549
Chris Wilson05394f32010-11-08 19:18:58 +00003550 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003551 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003552 ret = -EINVAL;
3553 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003554 }
3555
Chris Wilson05394f32010-11-08 19:18:58 +00003556 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003557 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3558 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003559 ret = -EINVAL;
3560 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003561 }
3562
Chris Wilson93be8782013-01-02 10:31:22 +00003563 if (obj->user_pin_count == 0) {
Chris Wilson86a1ee22012-08-11 15:41:04 +01003564 ret = i915_gem_object_pin(obj, args->alignment, true, false);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003565 if (ret)
3566 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003567 }
3568
Chris Wilson93be8782013-01-02 10:31:22 +00003569 obj->user_pin_count++;
3570 obj->pin_filp = file;
3571
Eric Anholt673a3942008-07-30 12:06:12 -07003572 /* XXX - flush the CPU caches for pinned objects
3573 * as the X server doesn't manage domains yet
3574 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003575 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003576 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003577out:
Chris Wilson05394f32010-11-08 19:18:58 +00003578 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003579unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003580 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003581 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003582}
3583
3584int
3585i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003586 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003587{
3588 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003589 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003590 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003591
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003592 ret = i915_mutex_lock_interruptible(dev);
3593 if (ret)
3594 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003595
Chris Wilson05394f32010-11-08 19:18:58 +00003596 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003597 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003598 ret = -ENOENT;
3599 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003600 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003601
Chris Wilson05394f32010-11-08 19:18:58 +00003602 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003603 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3604 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003605 ret = -EINVAL;
3606 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003607 }
Chris Wilson05394f32010-11-08 19:18:58 +00003608 obj->user_pin_count--;
3609 if (obj->user_pin_count == 0) {
3610 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003611 i915_gem_object_unpin(obj);
3612 }
Eric Anholt673a3942008-07-30 12:06:12 -07003613
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003614out:
Chris Wilson05394f32010-11-08 19:18:58 +00003615 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003616unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003617 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003618 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003619}
3620
3621int
3622i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003623 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003624{
3625 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003626 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003627 int ret;
3628
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003629 ret = i915_mutex_lock_interruptible(dev);
3630 if (ret)
3631 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003632
Chris Wilson05394f32010-11-08 19:18:58 +00003633 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003634 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003635 ret = -ENOENT;
3636 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003637 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003638
Chris Wilson0be555b2010-08-04 15:36:30 +01003639 /* Count all active objects as busy, even if they are currently not used
3640 * by the gpu. Users of this interface expect objects to eventually
3641 * become non-busy without any further actions, therefore emit any
3642 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003643 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003644 ret = i915_gem_object_flush_active(obj);
3645
Chris Wilson05394f32010-11-08 19:18:58 +00003646 args->busy = obj->active;
Chris Wilsone9808ed2012-07-04 12:25:08 +01003647 if (obj->ring) {
3648 BUILD_BUG_ON(I915_NUM_RINGS > 16);
3649 args->busy |= intel_ring_flag(obj->ring) << 16;
3650 }
Eric Anholt673a3942008-07-30 12:06:12 -07003651
Chris Wilson05394f32010-11-08 19:18:58 +00003652 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003653unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003654 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003655 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003656}
3657
3658int
3659i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3660 struct drm_file *file_priv)
3661{
Akshay Joshi0206e352011-08-16 15:34:10 -04003662 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003663}
3664
Chris Wilson3ef94da2009-09-14 16:50:29 +01003665int
3666i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3667 struct drm_file *file_priv)
3668{
3669 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003670 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003671 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003672
3673 switch (args->madv) {
3674 case I915_MADV_DONTNEED:
3675 case I915_MADV_WILLNEED:
3676 break;
3677 default:
3678 return -EINVAL;
3679 }
3680
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003681 ret = i915_mutex_lock_interruptible(dev);
3682 if (ret)
3683 return ret;
3684
Chris Wilson05394f32010-11-08 19:18:58 +00003685 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003686 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003687 ret = -ENOENT;
3688 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003689 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003690
Chris Wilson05394f32010-11-08 19:18:58 +00003691 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003692 ret = -EINVAL;
3693 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003694 }
3695
Chris Wilson05394f32010-11-08 19:18:58 +00003696 if (obj->madv != __I915_MADV_PURGED)
3697 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003698
Chris Wilson6c085a72012-08-20 11:40:46 +02003699 /* if the object is no longer attached, discard its backing storage */
3700 if (i915_gem_object_is_purgeable(obj) && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003701 i915_gem_object_truncate(obj);
3702
Chris Wilson05394f32010-11-08 19:18:58 +00003703 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003704
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003705out:
Chris Wilson05394f32010-11-08 19:18:58 +00003706 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003707unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003708 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003709 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003710}
3711
Chris Wilson37e680a2012-06-07 15:38:42 +01003712void i915_gem_object_init(struct drm_i915_gem_object *obj,
3713 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003714{
Chris Wilson0327d6b2012-08-11 15:41:06 +01003715 INIT_LIST_HEAD(&obj->mm_list);
3716 INIT_LIST_HEAD(&obj->gtt_list);
3717 INIT_LIST_HEAD(&obj->ring_list);
3718 INIT_LIST_HEAD(&obj->exec_list);
3719
Chris Wilson37e680a2012-06-07 15:38:42 +01003720 obj->ops = ops;
3721
Chris Wilson0327d6b2012-08-11 15:41:06 +01003722 obj->fence_reg = I915_FENCE_REG_NONE;
3723 obj->madv = I915_MADV_WILLNEED;
3724 /* Avoid an unnecessary call to unbind on the first bind. */
3725 obj->map_and_fenceable = true;
3726
3727 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
3728}
3729
Chris Wilson37e680a2012-06-07 15:38:42 +01003730static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
3731 .get_pages = i915_gem_object_get_pages_gtt,
3732 .put_pages = i915_gem_object_put_pages_gtt,
3733};
3734
Chris Wilson05394f32010-11-08 19:18:58 +00003735struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3736 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003737{
Daniel Vetterc397b902010-04-09 19:05:07 +00003738 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003739 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003740 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00003741
Chris Wilson42dcedd2012-11-15 11:32:30 +00003742 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003743 if (obj == NULL)
3744 return NULL;
3745
3746 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00003747 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00003748 return NULL;
3749 }
3750
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003751 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
3752 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
3753 /* 965gm cannot relocate objects above 4GiB. */
3754 mask &= ~__GFP_HIGHMEM;
3755 mask |= __GFP_DMA32;
3756 }
3757
Al Viro496ad9a2013-01-23 17:07:38 -05003758 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01003759 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07003760
Chris Wilson37e680a2012-06-07 15:38:42 +01003761 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01003762
Daniel Vetterc397b902010-04-09 19:05:07 +00003763 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3764 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3765
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003766 if (HAS_LLC(dev)) {
3767 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003768 * cache) for about a 10% performance improvement
3769 * compared to uncached. Graphics requests other than
3770 * display scanout are coherent with the CPU in
3771 * accessing this cache. This means in this mode we
3772 * don't need to clflush on the CPU side, and on the
3773 * GPU side we only need to flush internal caches to
3774 * get data visible to the CPU.
3775 *
3776 * However, we maintain the display planes as UC, and so
3777 * need to rebind when first used as such.
3778 */
3779 obj->cache_level = I915_CACHE_LLC;
3780 } else
3781 obj->cache_level = I915_CACHE_NONE;
3782
Chris Wilson05394f32010-11-08 19:18:58 +00003783 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003784}
3785
Eric Anholt673a3942008-07-30 12:06:12 -07003786int i915_gem_init_object(struct drm_gem_object *obj)
3787{
Daniel Vetterc397b902010-04-09 19:05:07 +00003788 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003789
Eric Anholt673a3942008-07-30 12:06:12 -07003790 return 0;
3791}
3792
Chris Wilson1488fc02012-04-24 15:47:31 +01003793void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003794{
Chris Wilson1488fc02012-04-24 15:47:31 +01003795 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003796 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003797 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003798
Chris Wilson26e12f82011-03-20 11:20:19 +00003799 trace_i915_gem_object_destroy(obj);
3800
Chris Wilson1488fc02012-04-24 15:47:31 +01003801 if (obj->phys_obj)
3802 i915_gem_detach_phys_object(dev, obj);
3803
3804 obj->pin_count = 0;
3805 if (WARN_ON(i915_gem_object_unbind(obj) == -ERESTARTSYS)) {
3806 bool was_interruptible;
3807
3808 was_interruptible = dev_priv->mm.interruptible;
3809 dev_priv->mm.interruptible = false;
3810
3811 WARN_ON(i915_gem_object_unbind(obj));
3812
3813 dev_priv->mm.interruptible = was_interruptible;
3814 }
3815
Chris Wilsona5570172012-09-04 21:02:54 +01003816 obj->pages_pin_count = 0;
Chris Wilson37e680a2012-06-07 15:38:42 +01003817 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01003818 i915_gem_object_free_mmap_offset(obj);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003819 i915_gem_object_release_stolen(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003820
Chris Wilson9da3da62012-06-01 15:20:22 +01003821 BUG_ON(obj->pages);
3822
Chris Wilson2f745ad2012-09-04 21:02:58 +01003823 if (obj->base.import_attach)
3824 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01003825
Chris Wilson05394f32010-11-08 19:18:58 +00003826 drm_gem_object_release(&obj->base);
3827 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003828
Chris Wilson05394f32010-11-08 19:18:58 +00003829 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003830 i915_gem_object_free(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003831}
3832
Jesse Barnes5669fca2009-02-17 15:13:31 -08003833int
Eric Anholt673a3942008-07-30 12:06:12 -07003834i915_gem_idle(struct drm_device *dev)
3835{
3836 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003837 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003838
Keith Packard6dbe2772008-10-14 21:41:13 -07003839 mutex_lock(&dev->struct_mutex);
3840
Chris Wilson87acb0a2010-10-19 10:13:00 +01003841 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003842 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003843 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003844 }
Eric Anholt673a3942008-07-30 12:06:12 -07003845
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003846 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003847 if (ret) {
3848 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003849 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003850 }
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003851 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003852
Chris Wilson29105cc2010-01-07 10:39:13 +00003853 /* Under UMS, be paranoid and evict. */
Chris Wilsona39d7ef2012-04-24 18:22:52 +01003854 if (!drm_core_check_feature(dev, DRIVER_MODESET))
Chris Wilson6c085a72012-08-20 11:40:46 +02003855 i915_gem_evict_everything(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003856
3857 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3858 * We need to replace this with a semaphore, or something.
3859 * And not confound mm.suspended!
3860 */
3861 dev_priv->mm.suspended = 1;
Daniel Vetter99584db2012-11-14 17:14:04 +01003862 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003863
3864 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003865 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003866
Keith Packard6dbe2772008-10-14 21:41:13 -07003867 mutex_unlock(&dev->struct_mutex);
3868
Chris Wilson29105cc2010-01-07 10:39:13 +00003869 /* Cancel the retire work handler, which should be idle now. */
3870 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3871
Eric Anholt673a3942008-07-30 12:06:12 -07003872 return 0;
3873}
3874
Ben Widawskyb9524a12012-05-25 16:56:24 -07003875void i915_gem_l3_remap(struct drm_device *dev)
3876{
3877 drm_i915_private_t *dev_priv = dev->dev_private;
3878 u32 misccpctl;
3879 int i;
3880
Daniel Vettereb32e452013-02-14 19:46:07 +01003881 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskyb9524a12012-05-25 16:56:24 -07003882 return;
3883
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003884 if (!dev_priv->l3_parity.remap_info)
Ben Widawskyb9524a12012-05-25 16:56:24 -07003885 return;
3886
3887 misccpctl = I915_READ(GEN7_MISCCPCTL);
3888 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
3889 POSTING_READ(GEN7_MISCCPCTL);
3890
3891 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
3892 u32 remap = I915_READ(GEN7_L3LOG_BASE + i);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003893 if (remap && remap != dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003894 DRM_DEBUG("0x%x was already programmed to %x\n",
3895 GEN7_L3LOG_BASE + i, remap);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003896 if (remap && !dev_priv->l3_parity.remap_info[i/4])
Ben Widawskyb9524a12012-05-25 16:56:24 -07003897 DRM_DEBUG_DRIVER("Clearing remapped register\n");
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003898 I915_WRITE(GEN7_L3LOG_BASE + i, dev_priv->l3_parity.remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07003899 }
3900
3901 /* Make sure all the writes land before disabling dop clock gating */
3902 POSTING_READ(GEN7_L3LOG_BASE);
3903
3904 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
3905}
3906
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003907void i915_gem_init_swizzling(struct drm_device *dev)
3908{
3909 drm_i915_private_t *dev_priv = dev->dev_private;
3910
Daniel Vetter11782b02012-01-31 16:47:55 +01003911 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003912 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3913 return;
3914
3915 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3916 DISP_TILE_SURFACE_SWIZZLING);
3917
Daniel Vetter11782b02012-01-31 16:47:55 +01003918 if (IS_GEN5(dev))
3919 return;
3920
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003921 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3922 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003923 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003924 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02003925 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky8782e262012-12-18 10:31:23 -08003926 else
3927 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003928}
Daniel Vettere21af882012-02-09 20:53:27 +01003929
Chris Wilson67b1b572012-07-05 23:49:40 +01003930static bool
3931intel_enable_blt(struct drm_device *dev)
3932{
3933 if (!HAS_BLT(dev))
3934 return false;
3935
3936 /* The blitter was dysfunctional on early prototypes */
3937 if (IS_GEN6(dev) && dev->pdev->revision < 8) {
3938 DRM_INFO("BLT not supported on this pre-production hardware;"
3939 " graphics performance will be degraded.\n");
3940 return false;
3941 }
3942
3943 return true;
3944}
3945
Ben Widawsky4fc7c972013-02-08 11:49:24 -08003946static int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003947{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08003948 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003949 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003950
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003951 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003952 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003953 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003954
3955 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003956 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003957 if (ret)
3958 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003959 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003960
Chris Wilson67b1b572012-07-05 23:49:40 +01003961 if (intel_enable_blt(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01003962 ret = intel_init_blt_ring_buffer(dev);
3963 if (ret)
3964 goto cleanup_bsd_ring;
3965 }
3966
Mika Kuoppala99433932013-01-22 14:12:17 +02003967 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
3968 if (ret)
Ben Widawsky4fc7c972013-02-08 11:49:24 -08003969 goto cleanup_blt_ring;
3970
3971 return 0;
3972
3973cleanup_blt_ring:
3974 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
3975cleanup_bsd_ring:
3976 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
3977cleanup_render_ring:
3978 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
3979
3980 return ret;
3981}
3982
3983int
3984i915_gem_init_hw(struct drm_device *dev)
3985{
3986 drm_i915_private_t *dev_priv = dev->dev_private;
3987 int ret;
3988
3989 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
3990 return -EIO;
3991
3992 if (IS_HASWELL(dev) && (I915_READ(0x120010) == 1))
3993 I915_WRITE(0x9008, I915_READ(0x9008) | 0xf0000);
3994
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07003995 if (HAS_PCH_NOP(dev)) {
3996 u32 temp = I915_READ(GEN7_MSG_CTL);
3997 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
3998 I915_WRITE(GEN7_MSG_CTL, temp);
3999 }
4000
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004001 i915_gem_l3_remap(dev);
4002
4003 i915_gem_init_swizzling(dev);
4004
4005 ret = i915_gem_init_rings(dev);
4006 if (ret)
Mika Kuoppala99433932013-01-22 14:12:17 +02004007 return ret;
4008
Ben Widawsky254f9652012-06-04 14:42:42 -07004009 /*
4010 * XXX: There was some w/a described somewhere suggesting loading
4011 * contexts before PPGTT.
4012 */
4013 i915_gem_context_init(dev);
Ben Widawskyb7c36d22013-04-08 18:43:56 -07004014 if (dev_priv->mm.aliasing_ppgtt) {
4015 ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
4016 if (ret) {
4017 i915_gem_cleanup_aliasing_ppgtt(dev);
4018 DRM_INFO("PPGTT enable failed. This is not fatal, but unexpected\n");
4019 }
4020 }
Daniel Vettere21af882012-02-09 20:53:27 +01004021
Chris Wilson68f95ba2010-05-27 13:18:22 +01004022 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004023}
4024
Chris Wilson1070a422012-04-24 15:47:41 +01004025int i915_gem_init(struct drm_device *dev)
4026{
4027 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004028 int ret;
4029
Chris Wilson1070a422012-04-24 15:47:41 +01004030 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004031
4032 if (IS_VALLEYVIEW(dev)) {
4033 /* VLVA0 (potential hack), BIOS isn't actually waking us */
4034 I915_WRITE(VLV_GTLC_WAKE_CTRL, 1);
4035 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) & 1) == 1, 10))
4036 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4037 }
4038
Ben Widawskyd7e50082012-12-18 10:31:25 -08004039 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004040
Chris Wilson1070a422012-04-24 15:47:41 +01004041 ret = i915_gem_init_hw(dev);
4042 mutex_unlock(&dev->struct_mutex);
4043 if (ret) {
4044 i915_gem_cleanup_aliasing_ppgtt(dev);
4045 return ret;
4046 }
4047
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004048 /* Allow hardware batchbuffers unless told otherwise, but not for KMS. */
4049 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4050 dev_priv->dri1.allow_batchbuffer = 1;
Chris Wilson1070a422012-04-24 15:47:41 +01004051 return 0;
4052}
4053
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004054void
4055i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4056{
4057 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004058 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004059 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004060
Chris Wilsonb4519512012-05-11 14:29:30 +01004061 for_each_ring(ring, dev_priv, i)
4062 intel_cleanup_ring_buffer(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004063}
4064
4065int
Eric Anholt673a3942008-07-30 12:06:12 -07004066i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4067 struct drm_file *file_priv)
4068{
4069 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01004070 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004071
Jesse Barnes79e53942008-11-07 14:24:08 -08004072 if (drm_core_check_feature(dev, DRIVER_MODESET))
4073 return 0;
4074
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004075 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004076 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004077 atomic_set(&dev_priv->gpu_error.reset_counter, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004078 }
4079
Eric Anholt673a3942008-07-30 12:06:12 -07004080 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004081 dev_priv->mm.suspended = 0;
4082
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004083 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004084 if (ret != 0) {
4085 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004086 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08004087 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004088
Chris Wilson69dc4982010-10-19 10:36:51 +01004089 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004090 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004091
Chris Wilson5f353082010-06-07 14:03:03 +01004092 ret = drm_irq_install(dev);
4093 if (ret)
4094 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004095
Eric Anholt673a3942008-07-30 12:06:12 -07004096 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01004097
4098cleanup_ringbuffer:
4099 mutex_lock(&dev->struct_mutex);
4100 i915_gem_cleanup_ringbuffer(dev);
4101 dev_priv->mm.suspended = 1;
4102 mutex_unlock(&dev->struct_mutex);
4103
4104 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004105}
4106
4107int
4108i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4109 struct drm_file *file_priv)
4110{
Jesse Barnes79e53942008-11-07 14:24:08 -08004111 if (drm_core_check_feature(dev, DRIVER_MODESET))
4112 return 0;
4113
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004114 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004115 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004116}
4117
4118void
4119i915_gem_lastclose(struct drm_device *dev)
4120{
4121 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004122
Eric Anholte806b492009-01-22 09:56:58 -08004123 if (drm_core_check_feature(dev, DRIVER_MODESET))
4124 return;
4125
Keith Packard6dbe2772008-10-14 21:41:13 -07004126 ret = i915_gem_idle(dev);
4127 if (ret)
4128 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004129}
4130
Chris Wilson64193402010-10-24 12:38:05 +01004131static void
4132init_ring_lists(struct intel_ring_buffer *ring)
4133{
4134 INIT_LIST_HEAD(&ring->active_list);
4135 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004136}
4137
Eric Anholt673a3942008-07-30 12:06:12 -07004138void
4139i915_gem_load(struct drm_device *dev)
4140{
4141 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004142 int i;
4143
4144 dev_priv->slab =
4145 kmem_cache_create("i915_gem_object",
4146 sizeof(struct drm_i915_gem_object), 0,
4147 SLAB_HWCACHE_ALIGN,
4148 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004149
Chris Wilson69dc4982010-10-19 10:36:51 +01004150 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004151 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004152 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4153 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004154 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004155 for (i = 0; i < I915_NUM_RINGS; i++)
4156 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004157 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004158 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004159 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4160 i915_gem_retire_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004161 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004162
Dave Airlie94400122010-07-20 13:15:31 +10004163 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
4164 if (IS_GEN3(dev)) {
Daniel Vetter50743292012-04-26 22:02:54 +02004165 I915_WRITE(MI_ARB_STATE,
4166 _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Dave Airlie94400122010-07-20 13:15:31 +10004167 }
4168
Chris Wilson72bfa192010-12-19 11:42:05 +00004169 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4170
Jesse Barnesde151cf2008-11-12 10:03:55 -08004171 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004172 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4173 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004174
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004175 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4176 dev_priv->num_fence_regs = 32;
4177 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004178 dev_priv->num_fence_regs = 16;
4179 else
4180 dev_priv->num_fence_regs = 8;
4181
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004182 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004183 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4184 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004185
Eric Anholt673a3942008-07-30 12:06:12 -07004186 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004187 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004188
Chris Wilsonce453d82011-02-21 14:43:56 +00004189 dev_priv->mm.interruptible = true;
4190
Chris Wilson17250b72010-10-28 12:51:39 +01004191 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
4192 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
4193 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07004194}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004195
4196/*
4197 * Create a physically contiguous memory object for this object
4198 * e.g. for cursor + overlay regs
4199 */
Chris Wilson995b6762010-08-20 13:23:26 +01004200static int i915_gem_init_phys_object(struct drm_device *dev,
4201 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004202{
4203 drm_i915_private_t *dev_priv = dev->dev_private;
4204 struct drm_i915_gem_phys_object *phys_obj;
4205 int ret;
4206
4207 if (dev_priv->mm.phys_objs[id - 1] || !size)
4208 return 0;
4209
Eric Anholt9a298b22009-03-24 12:23:04 -07004210 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004211 if (!phys_obj)
4212 return -ENOMEM;
4213
4214 phys_obj->id = id;
4215
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004216 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004217 if (!phys_obj->handle) {
4218 ret = -ENOMEM;
4219 goto kfree_obj;
4220 }
4221#ifdef CONFIG_X86
4222 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4223#endif
4224
4225 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4226
4227 return 0;
4228kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004229 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004230 return ret;
4231}
4232
Chris Wilson995b6762010-08-20 13:23:26 +01004233static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004234{
4235 drm_i915_private_t *dev_priv = dev->dev_private;
4236 struct drm_i915_gem_phys_object *phys_obj;
4237
4238 if (!dev_priv->mm.phys_objs[id - 1])
4239 return;
4240
4241 phys_obj = dev_priv->mm.phys_objs[id - 1];
4242 if (phys_obj->cur_obj) {
4243 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4244 }
4245
4246#ifdef CONFIG_X86
4247 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4248#endif
4249 drm_pci_free(dev, phys_obj->handle);
4250 kfree(phys_obj);
4251 dev_priv->mm.phys_objs[id - 1] = NULL;
4252}
4253
4254void i915_gem_free_all_phys_object(struct drm_device *dev)
4255{
4256 int i;
4257
Dave Airlie260883c2009-01-22 17:58:49 +10004258 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004259 i915_gem_free_phys_object(dev, i);
4260}
4261
4262void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004263 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004264{
Al Viro496ad9a2013-01-23 17:07:38 -05004265 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004266 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004267 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004268 int page_count;
4269
Chris Wilson05394f32010-11-08 19:18:58 +00004270 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004271 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004272 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004273
Chris Wilson05394f32010-11-08 19:18:58 +00004274 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004275 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004276 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004277 if (!IS_ERR(page)) {
4278 char *dst = kmap_atomic(page);
4279 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4280 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004281
Chris Wilsone5281cc2010-10-28 13:45:36 +01004282 drm_clflush_pages(&page, 1);
4283
4284 set_page_dirty(page);
4285 mark_page_accessed(page);
4286 page_cache_release(page);
4287 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004288 }
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004289 i915_gem_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004290
Chris Wilson05394f32010-11-08 19:18:58 +00004291 obj->phys_obj->cur_obj = NULL;
4292 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004293}
4294
4295int
4296i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004297 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004298 int id,
4299 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004300{
Al Viro496ad9a2013-01-23 17:07:38 -05004301 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004302 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004303 int ret = 0;
4304 int page_count;
4305 int i;
4306
4307 if (id > I915_MAX_PHYS_OBJECT)
4308 return -EINVAL;
4309
Chris Wilson05394f32010-11-08 19:18:58 +00004310 if (obj->phys_obj) {
4311 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004312 return 0;
4313 i915_gem_detach_phys_object(dev, obj);
4314 }
4315
Dave Airlie71acb5e2008-12-30 20:31:46 +10004316 /* create a new object */
4317 if (!dev_priv->mm.phys_objs[id - 1]) {
4318 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004319 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004320 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004321 DRM_ERROR("failed to init phys object %d size: %zu\n",
4322 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004323 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004324 }
4325 }
4326
4327 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004328 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4329 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004330
Chris Wilson05394f32010-11-08 19:18:58 +00004331 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004332
4333 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004334 struct page *page;
4335 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004336
Hugh Dickins5949eac2011-06-27 16:18:18 -07004337 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004338 if (IS_ERR(page))
4339 return PTR_ERR(page);
4340
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004341 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004342 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004343 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004344 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004345
4346 mark_page_accessed(page);
4347 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004348 }
4349
4350 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004351}
4352
4353static int
Chris Wilson05394f32010-11-08 19:18:58 +00004354i915_gem_phys_pwrite(struct drm_device *dev,
4355 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004356 struct drm_i915_gem_pwrite *args,
4357 struct drm_file *file_priv)
4358{
Chris Wilson05394f32010-11-08 19:18:58 +00004359 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Ville Syrjälä2bb46292013-02-22 16:12:51 +02004360 char __user *user_data = to_user_ptr(args->data_ptr);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004361
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004362 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4363 unsigned long unwritten;
4364
4365 /* The physical object once assigned is fixed for the lifetime
4366 * of the obj, so we can safely drop the lock and continue
4367 * to access vaddr.
4368 */
4369 mutex_unlock(&dev->struct_mutex);
4370 unwritten = copy_from_user(vaddr, user_data, args->size);
4371 mutex_lock(&dev->struct_mutex);
4372 if (unwritten)
4373 return -EFAULT;
4374 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004375
Ben Widawskye76e9ae2012-11-04 09:21:27 -08004376 i915_gem_chipset_flush(dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004377 return 0;
4378}
Eric Anholtb9624422009-06-03 07:27:35 +00004379
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004380void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004381{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004382 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004383
4384 /* Clean up our request list when the client is going away, so that
4385 * later retire_requests won't dereference our soon-to-be-gone
4386 * file_priv.
4387 */
Chris Wilson1c255952010-09-26 11:03:27 +01004388 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004389 while (!list_empty(&file_priv->mm.request_list)) {
4390 struct drm_i915_gem_request *request;
4391
4392 request = list_first_entry(&file_priv->mm.request_list,
4393 struct drm_i915_gem_request,
4394 client_list);
4395 list_del(&request->client_list);
4396 request->file_priv = NULL;
4397 }
Chris Wilson1c255952010-09-26 11:03:27 +01004398 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004399}
Chris Wilson31169712009-09-14 16:50:28 +01004400
Chris Wilson57745062012-11-21 13:04:04 +00004401static bool mutex_is_locked_by(struct mutex *mutex, struct task_struct *task)
4402{
4403 if (!mutex_is_locked(mutex))
4404 return false;
4405
4406#if defined(CONFIG_SMP) || defined(CONFIG_DEBUG_MUTEXES)
4407 return mutex->owner == task;
4408#else
4409 /* Since UP may be pre-empted, we cannot assume that we own the lock */
4410 return false;
4411#endif
4412}
4413
Chris Wilson31169712009-09-14 16:50:28 +01004414static int
Ying Han1495f232011-05-24 17:12:27 -07004415i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004416{
Chris Wilson17250b72010-10-28 12:51:39 +01004417 struct drm_i915_private *dev_priv =
4418 container_of(shrinker,
4419 struct drm_i915_private,
4420 mm.inactive_shrinker);
4421 struct drm_device *dev = dev_priv->dev;
Chris Wilson6c085a72012-08-20 11:40:46 +02004422 struct drm_i915_gem_object *obj;
Ying Han1495f232011-05-24 17:12:27 -07004423 int nr_to_scan = sc->nr_to_scan;
Chris Wilson57745062012-11-21 13:04:04 +00004424 bool unlock = true;
Chris Wilson17250b72010-10-28 12:51:39 +01004425 int cnt;
4426
Chris Wilson57745062012-11-21 13:04:04 +00004427 if (!mutex_trylock(&dev->struct_mutex)) {
4428 if (!mutex_is_locked_by(&dev->struct_mutex, current))
4429 return 0;
4430
Daniel Vetter677feac2012-12-19 14:33:45 +01004431 if (dev_priv->mm.shrinker_no_lock_stealing)
4432 return 0;
4433
Chris Wilson57745062012-11-21 13:04:04 +00004434 unlock = false;
4435 }
Chris Wilson31169712009-09-14 16:50:28 +01004436
Chris Wilson6c085a72012-08-20 11:40:46 +02004437 if (nr_to_scan) {
4438 nr_to_scan -= i915_gem_purge(dev_priv, nr_to_scan);
4439 if (nr_to_scan > 0)
Daniel Vetter93927ca2013-01-10 18:03:00 +01004440 nr_to_scan -= __i915_gem_shrink(dev_priv, nr_to_scan,
4441 false);
4442 if (nr_to_scan > 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004443 i915_gem_shrink_all(dev_priv);
Chris Wilson31169712009-09-14 16:50:28 +01004444 }
4445
Chris Wilson17250b72010-10-28 12:51:39 +01004446 cnt = 0;
Chris Wilson6c085a72012-08-20 11:40:46 +02004447 list_for_each_entry(obj, &dev_priv->mm.unbound_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004448 if (obj->pages_pin_count == 0)
4449 cnt += obj->base.size >> PAGE_SHIFT;
Daniel Vetter93927ca2013-01-10 18:03:00 +01004450 list_for_each_entry(obj, &dev_priv->mm.inactive_list, gtt_list)
Chris Wilsona5570172012-09-04 21:02:54 +01004451 if (obj->pin_count == 0 && obj->pages_pin_count == 0)
Chris Wilson6c085a72012-08-20 11:40:46 +02004452 cnt += obj->base.size >> PAGE_SHIFT;
Chris Wilson31169712009-09-14 16:50:28 +01004453
Chris Wilson57745062012-11-21 13:04:04 +00004454 if (unlock)
4455 mutex_unlock(&dev->struct_mutex);
Chris Wilson6c085a72012-08-20 11:40:46 +02004456 return cnt;
Chris Wilson31169712009-09-14 16:50:28 +01004457}