Thomas Gleixner | 2874c5f | 2019-05-27 08:55:01 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-or-later */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 2 | #ifndef _ASM_POWERPC_PROCESSOR_H |
| 3 | #define _ASM_POWERPC_PROCESSOR_H |
| 4 | |
| 5 | /* |
| 6 | * Copyright (C) 2001 PPC 64 Team, IBM Corp |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 7 | */ |
| 8 | |
Christophe Leroy | 8f8cffd | 2020-11-27 00:09:59 +1100 | [diff] [blame] | 9 | #include <vdso/processor.h> |
| 10 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 11 | #include <asm/reg.h> |
| 12 | |
Michael Neuling | c6e6771 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 13 | #ifdef CONFIG_VSX |
| 14 | #define TS_FPRWIDTH 2 |
Anton Blanchard | e156bd8 | 2013-09-23 12:04:37 +1000 | [diff] [blame] | 15 | |
| 16 | #ifdef __BIG_ENDIAN__ |
| 17 | #define TS_FPROFFSET 0 |
| 18 | #define TS_VSRLOWOFFSET 1 |
| 19 | #else |
| 20 | #define TS_FPROFFSET 1 |
| 21 | #define TS_VSRLOWOFFSET 0 |
| 22 | #endif |
| 23 | |
Michael Neuling | c6e6771 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 24 | #else |
Michael Neuling | 9c75a31 | 2008-06-26 17:07:48 +1000 | [diff] [blame] | 25 | #define TS_FPRWIDTH 1 |
Anton Blanchard | e156bd8 | 2013-09-23 12:04:37 +1000 | [diff] [blame] | 26 | #define TS_FPROFFSET 0 |
Michael Neuling | c6e6771 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 27 | #endif |
Michael Neuling | 9c75a31 | 2008-06-26 17:07:48 +1000 | [diff] [blame] | 28 | |
Haren Myneni | 9277924 | 2012-12-06 21:49:56 +0000 | [diff] [blame] | 29 | #ifdef CONFIG_PPC64 |
| 30 | /* Default SMT priority is set to 3. Use 11- 13bits to save priority. */ |
| 31 | #define PPR_PRIORITY 3 |
| 32 | #ifdef __ASSEMBLY__ |
Nicholas Piggin | 4c2de74 | 2018-10-13 00:15:16 +1100 | [diff] [blame] | 33 | #define DEFAULT_PPR (PPR_PRIORITY << 50) |
Haren Myneni | 9277924 | 2012-12-06 21:49:56 +0000 | [diff] [blame] | 34 | #else |
Nicholas Piggin | 4c2de74 | 2018-10-13 00:15:16 +1100 | [diff] [blame] | 35 | #define DEFAULT_PPR ((u64)PPR_PRIORITY << 50) |
Haren Myneni | 9277924 | 2012-12-06 21:49:56 +0000 | [diff] [blame] | 36 | #endif /* __ASSEMBLY__ */ |
| 37 | #endif /* CONFIG_PPC64 */ |
| 38 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 39 | #ifndef __ASSEMBLY__ |
Christophe Leroy | 62b8426 | 2018-07-05 16:25:09 +0000 | [diff] [blame] | 40 | #include <linux/types.h> |
Christophe Leroy | 3733304 | 2019-01-17 23:27:28 +1100 | [diff] [blame] | 41 | #include <linux/thread_info.h> |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 42 | #include <asm/ptrace.h> |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 43 | #include <asm/hw_breakpoint.h> |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 44 | |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 45 | /* We do _not_ want to define new machine types at all, those must die |
| 46 | * in favor of using the device-tree |
| 47 | * -- BenH. |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 48 | */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 49 | |
Paul Bolle | 933ee71 | 2013-03-27 00:47:03 +0000 | [diff] [blame] | 50 | /* PREP sub-platform types. Unused */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 51 | #define _PREP_Motorola 0x01 /* motorola prep */ |
| 52 | #define _PREP_Firm 0x02 /* firmworks prep */ |
| 53 | #define _PREP_IBM 0x00 /* ibm prep */ |
| 54 | #define _PREP_Bull 0x03 /* bull prep */ |
| 55 | |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 56 | /* CHRP sub-platform types. These are arbitrary */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 57 | #define _CHRP_Motorola 0x04 /* motorola chrp, the cobra */ |
| 58 | #define _CHRP_IBM 0x05 /* IBM chrp, the longtrail and longtrail 2 */ |
| 59 | #define _CHRP_Pegasos 0x06 /* Genesi/bplan's Pegasos and Pegasos2 */ |
Benjamin Herrenschmidt | 26c5032 | 2006-07-04 14:16:28 +1000 | [diff] [blame] | 60 | #define _CHRP_briq 0x07 /* TotalImpact's briQ */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 61 | |
Benjamin Herrenschmidt | e822250 | 2006-03-28 23:15:54 +1100 | [diff] [blame] | 62 | #if defined(__KERNEL__) && defined(CONFIG_PPC32) |
| 63 | |
| 64 | extern int _chrp_type; |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 65 | |
Benjamin Herrenschmidt | e822250 | 2006-03-28 23:15:54 +1100 | [diff] [blame] | 66 | #endif /* defined(__KERNEL__) && defined(CONFIG_PPC32) */ |
| 67 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 68 | #ifdef __KERNEL__ |
| 69 | |
Christophe Leroy | 92ab45c | 2019-01-31 10:08:48 +0000 | [diff] [blame] | 70 | #ifdef CONFIG_PPC64 |
| 71 | #include <asm/task_size_64.h> |
| 72 | #else |
| 73 | #include <asm/task_size_32.h> |
| 74 | #endif |
| 75 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 76 | struct task_struct; |
| 77 | void start_thread(struct pt_regs *regs, unsigned long fdptr, unsigned long sp); |
| 78 | void release_thread(struct task_struct *); |
| 79 | |
Paul Mackerras | de79f7b | 2013-09-10 20:20:42 +1000 | [diff] [blame] | 80 | #define TS_FPR(i) fp_state.fpr[i][TS_FPROFFSET] |
Cyril Bur | 000ec28 | 2016-09-23 16:18:25 +1000 | [diff] [blame] | 81 | #define TS_CKFPR(i) ckfp_state.fpr[i][TS_FPROFFSET] |
Paul Mackerras | de79f7b | 2013-09-10 20:20:42 +1000 | [diff] [blame] | 82 | |
| 83 | /* FP and VSX 0-31 register set */ |
| 84 | struct thread_fp_state { |
| 85 | u64 fpr[32][TS_FPRWIDTH] __attribute__((aligned(16))); |
| 86 | u64 fpscr; /* Floating point status */ |
| 87 | }; |
| 88 | |
| 89 | /* Complete AltiVec register set including VSCR */ |
| 90 | struct thread_vr_state { |
| 91 | vector128 vr[32] __attribute__((aligned(16))); |
| 92 | vector128 vscr __attribute__((aligned(16))); |
| 93 | }; |
Michael Neuling | 9c75a31 | 2008-06-26 17:07:48 +1000 | [diff] [blame] | 94 | |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 95 | struct debug_reg { |
Dave Kleikamp | 99396ac | 2010-02-08 11:53:26 +0000 | [diff] [blame] | 96 | #ifdef CONFIG_PPC_ADV_DEBUG_REGS |
| 97 | /* |
| 98 | * The following help to manage the use of Debug Control Registers |
| 99 | * om the BookE platforms. |
| 100 | */ |
Bharat Bhushan | d8899bb | 2013-05-22 09:50:58 +0530 | [diff] [blame] | 101 | uint32_t dbcr0; |
| 102 | uint32_t dbcr1; |
Dave Kleikamp | 99396ac | 2010-02-08 11:53:26 +0000 | [diff] [blame] | 103 | #ifdef CONFIG_BOOKE |
Bharat Bhushan | d8899bb | 2013-05-22 09:50:58 +0530 | [diff] [blame] | 104 | uint32_t dbcr2; |
Dave Kleikamp | 99396ac | 2010-02-08 11:53:26 +0000 | [diff] [blame] | 105 | #endif |
| 106 | /* |
| 107 | * The stored value of the DBSR register will be the value at the |
| 108 | * last debug interrupt. This register can only be read from the |
| 109 | * user (will never be written to) and has value while helping to |
| 110 | * describe the reason for the last debug trap. Torez |
| 111 | */ |
Bharat Bhushan | d8899bb | 2013-05-22 09:50:58 +0530 | [diff] [blame] | 112 | uint32_t dbsr; |
Dave Kleikamp | 99396ac | 2010-02-08 11:53:26 +0000 | [diff] [blame] | 113 | /* |
| 114 | * The following will contain addresses used by debug applications |
| 115 | * to help trace and trap on particular address locations. |
| 116 | * The bits in the Debug Control Registers above help define which |
| 117 | * of the following registers will contain valid data and/or addresses. |
| 118 | */ |
| 119 | unsigned long iac1; |
| 120 | unsigned long iac2; |
| 121 | #if CONFIG_PPC_ADV_DEBUG_IACS > 2 |
| 122 | unsigned long iac3; |
| 123 | unsigned long iac4; |
| 124 | #endif |
| 125 | unsigned long dac1; |
| 126 | unsigned long dac2; |
| 127 | #if CONFIG_PPC_ADV_DEBUG_DVCS > 0 |
| 128 | unsigned long dvc1; |
| 129 | unsigned long dvc2; |
| 130 | #endif |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 131 | #endif |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 132 | }; |
| 133 | |
| 134 | struct thread_struct { |
| 135 | unsigned long ksp; /* Kernel stack pointer */ |
Bharat Bhushan | 9579198 | 2013-06-26 11:12:22 +0530 | [diff] [blame] | 136 | |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 137 | #ifdef CONFIG_PPC64 |
| 138 | unsigned long ksp_vsid; |
| 139 | #endif |
| 140 | struct pt_regs *regs; /* Pointer to saved register state */ |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 141 | #ifdef CONFIG_BOOKE |
| 142 | /* BookE base exception scratch space; align on cacheline */ |
| 143 | unsigned long normsave[8] ____cacheline_aligned; |
| 144 | #endif |
| 145 | #ifdef CONFIG_PPC32 |
| 146 | void *pgdir; /* root of page-table tree */ |
Christophe Leroy | 0df977e | 2019-02-21 10:37:54 +0000 | [diff] [blame] | 147 | #ifdef CONFIG_PPC_RTAS |
| 148 | unsigned long rtas_sp; /* stack pointer for when in RTAS */ |
| 149 | #endif |
Christophe Leroy | a68c31f | 2019-03-11 08:30:38 +0000 | [diff] [blame] | 150 | #if defined(CONFIG_PPC_BOOK3S_32) && defined(CONFIG_PPC_KUAP) |
| 151 | unsigned long kuap; /* opened segments for user access */ |
| 152 | #endif |
Christophe Leroy | 0284748 | 2019-12-21 08:32:27 +0000 | [diff] [blame] | 153 | unsigned long srr0; |
| 154 | unsigned long srr1; |
| 155 | unsigned long dar; |
| 156 | unsigned long dsisr; |
Christophe Leroy | 232ca1e | 2020-02-15 10:14:25 +0000 | [diff] [blame] | 157 | #ifdef CONFIG_PPC_BOOK3S_32 |
| 158 | unsigned long r0, r3, r4, r5, r6, r8, r9, r11; |
| 159 | unsigned long lr, ctr; |
Christophe Leroy | 70428da | 2021-10-19 09:29:18 +0200 | [diff] [blame] | 160 | unsigned long sr0; |
Christophe Leroy | 232ca1e | 2020-02-15 10:14:25 +0000 | [diff] [blame] | 161 | #endif |
Christophe Leroy | 7aa8dd6 | 2021-03-12 12:50:22 +0000 | [diff] [blame] | 162 | #endif /* CONFIG_PPC32 */ |
Christophe Leroy | 43afcf8 | 2021-10-19 09:29:28 +0200 | [diff] [blame] | 163 | #if defined(CONFIG_BOOKE_OR_40x) && defined(CONFIG_PPC_KUAP) |
| 164 | unsigned long pid; /* value written in PID reg. at interrupt exit */ |
| 165 | #endif |
Bharat Bhushan | 9579198 | 2013-06-26 11:12:22 +0530 | [diff] [blame] | 166 | /* Debug Registers */ |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 167 | struct debug_reg debug; |
Christophe Leroy | b6254ce | 2020-08-18 17:19:17 +0000 | [diff] [blame] | 168 | #ifdef CONFIG_PPC_FPU_REGS |
Paul Mackerras | de79f7b | 2013-09-10 20:20:42 +1000 | [diff] [blame] | 169 | struct thread_fp_state fp_state; |
Paul Mackerras | 1846196 | 2013-09-10 20:21:10 +1000 | [diff] [blame] | 170 | struct thread_fp_state *fp_save_area; |
Christophe Leroy | b6254ce | 2020-08-18 17:19:17 +0000 | [diff] [blame] | 171 | #endif |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 172 | int fpexc_mode; /* floating-point exception mode */ |
Paul Mackerras | e9370ae | 2006-06-07 16:15:39 +1000 | [diff] [blame] | 173 | unsigned int align_ctl; /* alignment handling control */ |
K.Prasad | 5aae8a5 | 2010-06-15 11:35:19 +0530 | [diff] [blame] | 174 | #ifdef CONFIG_HAVE_HW_BREAKPOINT |
Ravi Bangoria | a6ba44e | 2020-05-14 16:47:28 +0530 | [diff] [blame] | 175 | struct perf_event *ptrace_bps[HBP_NUM_MAX]; |
K.Prasad | 5aae8a5 | 2010-06-15 11:35:19 +0530 | [diff] [blame] | 176 | /* |
| 177 | * Helps identify source of single-step exception and subsequent |
| 178 | * hw-breakpoint enablement |
| 179 | */ |
Ravi Bangoria | 74c6881 | 2020-05-14 16:47:38 +0530 | [diff] [blame] | 180 | struct perf_event *last_hit_ubp[HBP_NUM_MAX]; |
K.Prasad | 5aae8a5 | 2010-06-15 11:35:19 +0530 | [diff] [blame] | 181 | #endif /* CONFIG_HAVE_HW_BREAKPOINT */ |
Ravi Bangoria | 303e6a9 | 2020-05-14 16:47:34 +0530 | [diff] [blame] | 182 | struct arch_hw_breakpoint hw_brk[HBP_NUM_MAX]; /* hardware breakpoint info */ |
Ananth N Mavinakayanahalli | 41ab526 | 2012-08-23 21:27:09 +0000 | [diff] [blame] | 183 | unsigned long trap_nr; /* last trap # on this thread */ |
Nicholas Piggin | 5434ae7 | 2018-09-15 01:30:56 +1000 | [diff] [blame] | 184 | u8 load_slb; /* Ages out SLB preload cache entries */ |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 185 | u8 load_fp; |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 186 | #ifdef CONFIG_ALTIVEC |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 187 | u8 load_vec; |
Paul Mackerras | de79f7b | 2013-09-10 20:20:42 +1000 | [diff] [blame] | 188 | struct thread_vr_state vr_state; |
Paul Mackerras | 1846196 | 2013-09-10 20:21:10 +1000 | [diff] [blame] | 189 | struct thread_vr_state *vr_save_area; |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 190 | unsigned long vrsave; |
| 191 | int used_vr; /* set if process has used altivec */ |
| 192 | #endif /* CONFIG_ALTIVEC */ |
Michael Neuling | c6e6771 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 193 | #ifdef CONFIG_VSX |
| 194 | /* VSR status */ |
Simon Guo | 71528d8 | 2016-03-25 01:12:21 +0800 | [diff] [blame] | 195 | int used_vsr; /* set if process has used VSX */ |
Michael Neuling | c6e6771 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 196 | #endif /* CONFIG_VSX */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 197 | #ifdef CONFIG_SPE |
Kees Cook | 62ea67e | 2021-11-18 12:36:04 -0800 | [diff] [blame] | 198 | struct_group(spe, |
| 199 | unsigned long evr[32]; /* upper 32-bits of SPE regs */ |
| 200 | u64 acc; /* Accumulator */ |
| 201 | ); |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 202 | unsigned long spefscr; /* SPE & eFP status */ |
Joseph Myers | 640e922 | 2013-12-10 23:07:45 +0000 | [diff] [blame] | 203 | unsigned long spefscr_last; /* SPEFSCR value on last prctl |
| 204 | call or trap return */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 205 | int used_spe; /* set if process has used spe */ |
| 206 | #endif /* CONFIG_SPE */ |
Michael Neuling | f4c3aff | 2013-02-13 16:21:31 +0000 | [diff] [blame] | 207 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
Cyril Bur | 5d176f7 | 2016-09-14 18:02:16 +1000 | [diff] [blame] | 208 | u8 load_tm; |
Michael Neuling | f4c3aff | 2013-02-13 16:21:31 +0000 | [diff] [blame] | 209 | u64 tm_tfhar; /* Transaction fail handler addr */ |
| 210 | u64 tm_texasr; /* Transaction exception & summary */ |
| 211 | u64 tm_tfiar; /* Transaction fail instr address reg */ |
Michael Neuling | f4c3aff | 2013-02-13 16:21:31 +0000 | [diff] [blame] | 212 | struct pt_regs ckpt_regs; /* Checkpointed registers */ |
| 213 | |
Michael Neuling | 28e61cc | 2013-08-09 17:29:31 +1000 | [diff] [blame] | 214 | unsigned long tm_tar; |
| 215 | unsigned long tm_ppr; |
| 216 | unsigned long tm_dscr; |
Gustavo Romero | d0ffdee | 2020-09-19 12:00:25 -0300 | [diff] [blame] | 217 | unsigned long tm_amr; |
Michael Neuling | 28e61cc | 2013-08-09 17:29:31 +1000 | [diff] [blame] | 218 | |
Michael Neuling | f4c3aff | 2013-02-13 16:21:31 +0000 | [diff] [blame] | 219 | /* |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 220 | * Checkpointed FP and VSX 0-31 register set. |
Michael Neuling | f4c3aff | 2013-02-13 16:21:31 +0000 | [diff] [blame] | 221 | * |
| 222 | * When a transaction is active/signalled/scheduled etc., *regs is the |
| 223 | * most recent set of/speculated GPRs with ckpt_regs being the older |
| 224 | * checkpointed regs to which we roll back if transaction aborts. |
| 225 | * |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 226 | * These are analogous to how ckpt_regs and pt_regs work |
Michael Neuling | f4c3aff | 2013-02-13 16:21:31 +0000 | [diff] [blame] | 227 | */ |
Cyril Bur | 000ec28 | 2016-09-23 16:18:25 +1000 | [diff] [blame] | 228 | struct thread_fp_state ckfp_state; /* Checkpointed FP state */ |
| 229 | struct thread_vr_state ckvr_state; /* Checkpointed VR state */ |
| 230 | unsigned long ckvrsave; /* Checkpointed VRSAVE */ |
Michael Neuling | f4c3aff | 2013-02-13 16:21:31 +0000 | [diff] [blame] | 231 | #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ |
Alexander Graf | 97e4925 | 2010-04-16 00:11:51 +0200 | [diff] [blame] | 232 | #ifdef CONFIG_KVM_BOOK3S_32_HANDLER |
| 233 | void* kvm_shadow_vcpu; /* KVM internal data */ |
| 234 | #endif /* CONFIG_KVM_BOOK3S_32_HANDLER */ |
Scott Wood | d30f6e4 | 2011-12-20 15:34:43 +0000 | [diff] [blame] | 235 | #if defined(CONFIG_KVM) && defined(CONFIG_BOOKE) |
| 236 | struct kvm_vcpu *kvm_vcpu; |
| 237 | #endif |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 238 | #ifdef CONFIG_PPC64 |
| 239 | unsigned long dscr; |
Anton Blanchard | 152d523 | 2015-10-29 11:43:55 +1100 | [diff] [blame] | 240 | unsigned long fscr; |
Anshuman Khandual | d3cb06e | 2015-05-21 12:13:04 +0530 | [diff] [blame] | 241 | /* |
| 242 | * This member element dscr_inherit indicates that the process |
| 243 | * has explicitly attempted and changed the DSCR register value |
| 244 | * for itself. Hence kernel wont use the default CPU DSCR value |
| 245 | * contained in the PACA structure anymore during process context |
| 246 | * switch. Once this variable is set, this behaviour will also be |
| 247 | * inherited to all the children of this process from that point |
| 248 | * onwards. |
| 249 | */ |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 250 | int dscr_inherit; |
Sukadev Bhattiprolu | ec233ed | 2017-11-07 18:23:53 -0800 | [diff] [blame] | 251 | unsigned long tidr; |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 252 | #endif |
Ian Munsie | 2468dcf | 2013-02-07 15:46:58 +0000 | [diff] [blame] | 253 | #ifdef CONFIG_PPC_BOOK3S_64 |
| 254 | unsigned long tar; |
Michael Ellerman | 9353374 | 2013-04-30 20:17:04 +0000 | [diff] [blame] | 255 | unsigned long ebbrr; |
| 256 | unsigned long ebbhr; |
| 257 | unsigned long bescr; |
Michael Ellerman | 59affcd | 2013-05-21 16:31:12 +0000 | [diff] [blame] | 258 | unsigned long siar; |
| 259 | unsigned long sdar; |
| 260 | unsigned long sier; |
Michael Ellerman | 59affcd | 2013-05-21 16:31:12 +0000 | [diff] [blame] | 261 | unsigned long mmcr2; |
Michael Ellerman | 330a1eb | 2013-06-28 18:15:16 +1000 | [diff] [blame] | 262 | unsigned mmcr0; |
Sukadev Bhattiprolu | 9d2a4d7 | 2017-11-07 18:23:54 -0800 | [diff] [blame] | 263 | |
Michael Ellerman | 330a1eb | 2013-06-28 18:15:16 +1000 | [diff] [blame] | 264 | unsigned used_ebb; |
Madhavan Srinivasan | c718547 | 2020-07-17 10:38:16 -0400 | [diff] [blame] | 265 | unsigned long mmcr3; |
| 266 | unsigned long sier2; |
| 267 | unsigned long sier3; |
| 268 | |
Ian Munsie | 2468dcf | 2013-02-07 15:46:58 +0000 | [diff] [blame] | 269 | #endif |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 270 | }; |
| 271 | |
| 272 | #define ARCH_MIN_TASKALIGN 16 |
| 273 | |
| 274 | #define INIT_SP (sizeof(init_stack) + (unsigned long) &init_stack) |
Christophe Leroy | a7916a1 | 2019-01-31 10:09:00 +0000 | [diff] [blame] | 275 | #define INIT_SP_LIMIT ((unsigned long)&init_stack) |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 276 | |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 277 | #ifdef CONFIG_SPE |
Joseph Myers | 640e922 | 2013-12-10 23:07:45 +0000 | [diff] [blame] | 278 | #define SPEFSCR_INIT \ |
| 279 | .spefscr = SPEFSCR_FINVE | SPEFSCR_FDBZE | SPEFSCR_FUNFE | SPEFSCR_FOVFE, \ |
| 280 | .spefscr_last = SPEFSCR_FINVE | SPEFSCR_FDBZE | SPEFSCR_FUNFE | SPEFSCR_FOVFE, |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 281 | #else |
| 282 | #define SPEFSCR_INIT |
| 283 | #endif |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 284 | |
Christophe Leroy | 70428da | 2021-10-19 09:29:18 +0200 | [diff] [blame] | 285 | #ifdef CONFIG_PPC_BOOK3S_32 |
| 286 | #define SR0_INIT .sr0 = IS_ENABLED(CONFIG_PPC_KUEP) ? SR_NX : 0, |
| 287 | #else |
| 288 | #define SR0_INIT |
| 289 | #endif |
| 290 | |
Christophe Leroy | 1613252 | 2021-06-03 08:41:44 +0000 | [diff] [blame] | 291 | #if defined(CONFIG_PPC_BOOK3S_32) && defined(CONFIG_PPC_KUAP) |
| 292 | #define INIT_THREAD { \ |
| 293 | .ksp = INIT_SP, \ |
| 294 | .pgdir = swapper_pg_dir, \ |
| 295 | .kuap = ~0UL, /* KUAP_NONE */ \ |
| 296 | .fpexc_mode = MSR_FE0 | MSR_FE1, \ |
| 297 | SPEFSCR_INIT \ |
Christophe Leroy | 70428da | 2021-10-19 09:29:18 +0200 | [diff] [blame] | 298 | SR0_INIT \ |
Christophe Leroy | 1613252 | 2021-06-03 08:41:44 +0000 | [diff] [blame] | 299 | } |
| 300 | #elif defined(CONFIG_PPC32) |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 301 | #define INIT_THREAD { \ |
| 302 | .ksp = INIT_SP, \ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 303 | .pgdir = swapper_pg_dir, \ |
| 304 | .fpexc_mode = MSR_FE0 | MSR_FE1, \ |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 305 | SPEFSCR_INIT \ |
Christophe Leroy | 70428da | 2021-10-19 09:29:18 +0200 | [diff] [blame] | 306 | SR0_INIT \ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 307 | } |
| 308 | #else |
| 309 | #define INIT_THREAD { \ |
| 310 | .ksp = INIT_SP, \ |
Arnd Bergmann | ddf5f75 | 2006-06-20 02:30:33 +0200 | [diff] [blame] | 311 | .fpexc_mode = 0, \ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 312 | } |
| 313 | #endif |
| 314 | |
Michael Ellerman | 24ac99e | 2020-04-28 22:31:52 +1000 | [diff] [blame] | 315 | #define task_pt_regs(tsk) ((tsk)->thread.regs) |
Srinivasa Ds | e5093ff | 2008-07-08 00:22:27 +1000 | [diff] [blame] | 316 | |
Kees Cook | 42a20f8 | 2021-09-29 15:02:14 -0700 | [diff] [blame] | 317 | unsigned long __get_wchan(struct task_struct *p); |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 318 | |
| 319 | #define KSTK_EIP(tsk) ((tsk)->thread.regs? (tsk)->thread.regs->nip: 0) |
| 320 | #define KSTK_ESP(tsk) ((tsk)->thread.regs? (tsk)->thread.regs->gpr[1]: 0) |
| 321 | |
| 322 | /* Get/set floating-point exception mode */ |
| 323 | #define GET_FPEXC_CTL(tsk, adr) get_fpexc_mode((tsk), (adr)) |
| 324 | #define SET_FPEXC_CTL(tsk, val) set_fpexc_mode((tsk), (val)) |
| 325 | |
| 326 | extern int get_fpexc_mode(struct task_struct *tsk, unsigned long adr); |
| 327 | extern int set_fpexc_mode(struct task_struct *tsk, unsigned int val); |
| 328 | |
Paul Mackerras | fab5db9 | 2006-06-07 16:14:40 +1000 | [diff] [blame] | 329 | #define GET_ENDIAN(tsk, adr) get_endian((tsk), (adr)) |
| 330 | #define SET_ENDIAN(tsk, val) set_endian((tsk), (val)) |
| 331 | |
| 332 | extern int get_endian(struct task_struct *tsk, unsigned long adr); |
| 333 | extern int set_endian(struct task_struct *tsk, unsigned int val); |
| 334 | |
Paul Mackerras | e9370ae | 2006-06-07 16:15:39 +1000 | [diff] [blame] | 335 | #define GET_UNALIGN_CTL(tsk, adr) get_unalign_ctl((tsk), (adr)) |
| 336 | #define SET_UNALIGN_CTL(tsk, val) set_unalign_ctl((tsk), (val)) |
| 337 | |
| 338 | extern int get_unalign_ctl(struct task_struct *tsk, unsigned long adr); |
| 339 | extern int set_unalign_ctl(struct task_struct *tsk, unsigned int val); |
| 340 | |
Paul Mackerras | 1846196 | 2013-09-10 20:21:10 +1000 | [diff] [blame] | 341 | extern void load_fp_state(struct thread_fp_state *fp); |
| 342 | extern void store_fp_state(struct thread_fp_state *fp); |
| 343 | extern void load_vr_state(struct thread_vr_state *vr); |
| 344 | extern void store_vr_state(struct thread_vr_state *vr); |
| 345 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 346 | static inline unsigned int __unpack_fe01(unsigned long msr_bits) |
| 347 | { |
| 348 | return ((msr_bits & MSR_FE0) >> 10) | ((msr_bits & MSR_FE1) >> 8); |
| 349 | } |
| 350 | |
| 351 | static inline unsigned long __pack_fe01(unsigned int fpmode) |
| 352 | { |
| 353 | return ((fpmode << 10) & MSR_FE0) | ((fpmode << 8) & MSR_FE1); |
| 354 | } |
| 355 | |
| 356 | #ifdef CONFIG_PPC64 |
Nicholas Piggin | ede8e2b | 2017-06-06 23:08:31 +1000 | [diff] [blame] | 357 | |
| 358 | #define spin_begin() HMT_low() |
| 359 | |
| 360 | #define spin_cpu_relax() barrier() |
| 361 | |
Nicholas Piggin | ede8e2b | 2017-06-06 23:08:31 +1000 | [diff] [blame] | 362 | #define spin_end() HMT_medium() |
| 363 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 364 | #endif |
| 365 | |
Anton Blanchard | 2f25194 | 2006-03-27 11:46:18 +1100 | [diff] [blame] | 366 | /* Check that a certain kernel stack pointer is valid in task_struct p */ |
| 367 | int validate_sp(unsigned long sp, struct task_struct *p, |
| 368 | unsigned long nbytes); |
| 369 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 370 | /* |
| 371 | * Prefetch macros. |
| 372 | */ |
| 373 | #define ARCH_HAS_PREFETCH |
| 374 | #define ARCH_HAS_PREFETCHW |
| 375 | #define ARCH_HAS_SPINLOCK_PREFETCH |
| 376 | |
| 377 | static inline void prefetch(const void *x) |
| 378 | { |
| 379 | if (unlikely(!x)) |
| 380 | return; |
| 381 | |
| 382 | __asm__ __volatile__ ("dcbt 0,%0" : : "r" (x)); |
| 383 | } |
| 384 | |
| 385 | static inline void prefetchw(const void *x) |
| 386 | { |
| 387 | if (unlikely(!x)) |
| 388 | return; |
| 389 | |
| 390 | __asm__ __volatile__ ("dcbtst 0,%0" : : "r" (x)); |
| 391 | } |
| 392 | |
| 393 | #define spin_lock_prefetch(x) prefetchw(x) |
| 394 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 395 | #define HAVE_ARCH_PICK_MMAP_LAYOUT |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 396 | |
Nicholas Piggin | 10d9161 | 2019-04-13 00:30:52 +1000 | [diff] [blame] | 397 | /* asm stubs */ |
| 398 | extern unsigned long isa300_idle_stop_noloss(unsigned long psscr_val); |
| 399 | extern unsigned long isa300_idle_stop_mayloss(unsigned long psscr_val); |
| 400 | extern unsigned long isa206_idle_insn_mayloss(unsigned long type); |
Nicholas Piggin | ed0bc98 | 2019-07-11 12:24:03 +1000 | [diff] [blame] | 401 | #ifdef CONFIG_PPC_970_NAP |
| 402 | extern void power4_idle_nap(void); |
Nicholas Piggin | 98db179 | 2021-04-06 12:55:08 +1000 | [diff] [blame] | 403 | void power4_idle_nap_return(void); |
Nicholas Piggin | ed0bc98 | 2019-07-11 12:24:03 +1000 | [diff] [blame] | 404 | #endif |
Nicholas Piggin | 10d9161 | 2019-04-13 00:30:52 +1000 | [diff] [blame] | 405 | |
Deepthi Dharwar | e8bb3e0 | 2011-11-30 02:47:03 +0000 | [diff] [blame] | 406 | extern unsigned long cpuidle_disable; |
Deepthi Dharwar | 771dae8 | 2011-11-30 02:46:31 +0000 | [diff] [blame] | 407 | enum idle_boot_override {IDLE_NO_OVERRIDE = 0, IDLE_POWERSAVE_OFF}; |
| 408 | |
David Howells | ae3a197 | 2012-03-28 18:30:02 +0100 | [diff] [blame] | 409 | extern int powersave_nap; /* set if nap mode can be used in idle loop */ |
Nicholas Piggin | 10d9161 | 2019-04-13 00:30:52 +1000 | [diff] [blame] | 410 | |
Nicholas Piggin | 2201f99 | 2017-06-13 23:05:45 +1000 | [diff] [blame] | 411 | extern void power7_idle_type(unsigned long type); |
Nicholas Piggin | ffd2961 | 2020-08-19 19:47:00 +1000 | [diff] [blame] | 412 | extern void arch300_idle_type(unsigned long stop_psscr_val, |
Nicholas Piggin | 2201f99 | 2017-06-13 23:05:45 +1000 | [diff] [blame] | 413 | unsigned long stop_psscr_mask); |
Shreyas B. Prabhu | bcef83a | 2016-07-08 11:50:49 +0530 | [diff] [blame] | 414 | |
David Howells | ae3a197 | 2012-03-28 18:30:02 +0100 | [diff] [blame] | 415 | extern int fix_alignment(struct pt_regs *); |
David Howells | ae3a197 | 2012-03-28 18:30:02 +0100 | [diff] [blame] | 416 | |
| 417 | #ifdef CONFIG_PPC64 |
| 418 | /* |
| 419 | * We handle most unaligned accesses in hardware. On the other hand |
| 420 | * unaligned DMA can be very expensive on some ppc64 IO chips (it does |
| 421 | * powers of 2 writes until it reaches sufficient alignment). |
| 422 | * |
| 423 | * Based on this we disable the IP header alignment in network drivers. |
| 424 | */ |
| 425 | #define NET_IP_ALIGN 0 |
| 426 | #endif |
| 427 | |
Christophe Leroy | e448e1e | 2021-03-15 12:00:09 +0000 | [diff] [blame] | 428 | int do_mathemu(struct pt_regs *regs); |
| 429 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 430 | #endif /* __KERNEL__ */ |
| 431 | #endif /* __ASSEMBLY__ */ |
| 432 | #endif /* _ASM_POWERPC_PROCESSOR_H */ |