blob: 978a803084666d82c94e3db4757100c8a2b28a32 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10002#ifndef _ASM_POWERPC_PROCESSOR_H
3#define _ASM_POWERPC_PROCESSOR_H
4
5/*
6 * Copyright (C) 2001 PPC 64 Team, IBM Corp
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10007 */
8
Christophe Leroy8f8cffd2020-11-27 00:09:59 +11009#include <vdso/processor.h>
10
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100011#include <asm/reg.h>
12
Michael Neulingc6e67712008-06-25 14:07:18 +100013#ifdef CONFIG_VSX
14#define TS_FPRWIDTH 2
Anton Blancharde156bd82013-09-23 12:04:37 +100015
16#ifdef __BIG_ENDIAN__
17#define TS_FPROFFSET 0
18#define TS_VSRLOWOFFSET 1
19#else
20#define TS_FPROFFSET 1
21#define TS_VSRLOWOFFSET 0
22#endif
23
Michael Neulingc6e67712008-06-25 14:07:18 +100024#else
Michael Neuling9c75a312008-06-26 17:07:48 +100025#define TS_FPRWIDTH 1
Anton Blancharde156bd82013-09-23 12:04:37 +100026#define TS_FPROFFSET 0
Michael Neulingc6e67712008-06-25 14:07:18 +100027#endif
Michael Neuling9c75a312008-06-26 17:07:48 +100028
Haren Myneni92779242012-12-06 21:49:56 +000029#ifdef CONFIG_PPC64
30/* Default SMT priority is set to 3. Use 11- 13bits to save priority. */
31#define PPR_PRIORITY 3
32#ifdef __ASSEMBLY__
Nicholas Piggin4c2de742018-10-13 00:15:16 +110033#define DEFAULT_PPR (PPR_PRIORITY << 50)
Haren Myneni92779242012-12-06 21:49:56 +000034#else
Nicholas Piggin4c2de742018-10-13 00:15:16 +110035#define DEFAULT_PPR ((u64)PPR_PRIORITY << 50)
Haren Myneni92779242012-12-06 21:49:56 +000036#endif /* __ASSEMBLY__ */
37#endif /* CONFIG_PPC64 */
38
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100039#ifndef __ASSEMBLY__
Christophe Leroy62b84262018-07-05 16:25:09 +000040#include <linux/types.h>
Christophe Leroy37333042019-01-17 23:27:28 +110041#include <linux/thread_info.h>
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100042#include <asm/ptrace.h>
Michael Neuling9422de32012-12-20 14:06:44 +000043#include <asm/hw_breakpoint.h>
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100044
Paul Mackerras799d6042005-11-10 13:37:51 +110045/* We do _not_ want to define new machine types at all, those must die
46 * in favor of using the device-tree
47 * -- BenH.
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100048 */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100049
Paul Bolle933ee712013-03-27 00:47:03 +000050/* PREP sub-platform types. Unused */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100051#define _PREP_Motorola 0x01 /* motorola prep */
52#define _PREP_Firm 0x02 /* firmworks prep */
53#define _PREP_IBM 0x00 /* ibm prep */
54#define _PREP_Bull 0x03 /* bull prep */
55
Paul Mackerras799d6042005-11-10 13:37:51 +110056/* CHRP sub-platform types. These are arbitrary */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100057#define _CHRP_Motorola 0x04 /* motorola chrp, the cobra */
58#define _CHRP_IBM 0x05 /* IBM chrp, the longtrail and longtrail 2 */
59#define _CHRP_Pegasos 0x06 /* Genesi/bplan's Pegasos and Pegasos2 */
Benjamin Herrenschmidt26c50322006-07-04 14:16:28 +100060#define _CHRP_briq 0x07 /* TotalImpact's briQ */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100061
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +110062#if defined(__KERNEL__) && defined(CONFIG_PPC32)
63
64extern int _chrp_type;
Paul Mackerras799d6042005-11-10 13:37:51 +110065
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +110066#endif /* defined(__KERNEL__) && defined(CONFIG_PPC32) */
67
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100068#ifdef __KERNEL__
69
Christophe Leroy92ab45c2019-01-31 10:08:48 +000070#ifdef CONFIG_PPC64
71#include <asm/task_size_64.h>
72#else
73#include <asm/task_size_32.h>
74#endif
75
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100076struct task_struct;
77void start_thread(struct pt_regs *regs, unsigned long fdptr, unsigned long sp);
78void release_thread(struct task_struct *);
79
Paul Mackerrasde79f7b2013-09-10 20:20:42 +100080#define TS_FPR(i) fp_state.fpr[i][TS_FPROFFSET]
Cyril Bur000ec282016-09-23 16:18:25 +100081#define TS_CKFPR(i) ckfp_state.fpr[i][TS_FPROFFSET]
Paul Mackerrasde79f7b2013-09-10 20:20:42 +100082
83/* FP and VSX 0-31 register set */
84struct thread_fp_state {
85 u64 fpr[32][TS_FPRWIDTH] __attribute__((aligned(16)));
86 u64 fpscr; /* Floating point status */
87};
88
89/* Complete AltiVec register set including VSCR */
90struct thread_vr_state {
91 vector128 vr[32] __attribute__((aligned(16)));
92 vector128 vscr __attribute__((aligned(16)));
93};
Michael Neuling9c75a312008-06-26 17:07:48 +100094
Bharat Bhushan51ae8d42013-07-04 11:45:46 +053095struct debug_reg {
Dave Kleikamp99396ac2010-02-08 11:53:26 +000096#ifdef CONFIG_PPC_ADV_DEBUG_REGS
97 /*
98 * The following help to manage the use of Debug Control Registers
99 * om the BookE platforms.
100 */
Bharat Bhushand8899bb2013-05-22 09:50:58 +0530101 uint32_t dbcr0;
102 uint32_t dbcr1;
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000103#ifdef CONFIG_BOOKE
Bharat Bhushand8899bb2013-05-22 09:50:58 +0530104 uint32_t dbcr2;
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000105#endif
106 /*
107 * The stored value of the DBSR register will be the value at the
108 * last debug interrupt. This register can only be read from the
109 * user (will never be written to) and has value while helping to
110 * describe the reason for the last debug trap. Torez
111 */
Bharat Bhushand8899bb2013-05-22 09:50:58 +0530112 uint32_t dbsr;
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000113 /*
114 * The following will contain addresses used by debug applications
115 * to help trace and trap on particular address locations.
116 * The bits in the Debug Control Registers above help define which
117 * of the following registers will contain valid data and/or addresses.
118 */
119 unsigned long iac1;
120 unsigned long iac2;
121#if CONFIG_PPC_ADV_DEBUG_IACS > 2
122 unsigned long iac3;
123 unsigned long iac4;
124#endif
125 unsigned long dac1;
126 unsigned long dac2;
127#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
128 unsigned long dvc1;
129 unsigned long dvc2;
130#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000131#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530132};
133
134struct thread_struct {
135 unsigned long ksp; /* Kernel stack pointer */
Bharat Bhushan95791982013-06-26 11:12:22 +0530136
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530137#ifdef CONFIG_PPC64
138 unsigned long ksp_vsid;
139#endif
140 struct pt_regs *regs; /* Pointer to saved register state */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530141#ifdef CONFIG_BOOKE
142 /* BookE base exception scratch space; align on cacheline */
143 unsigned long normsave[8] ____cacheline_aligned;
144#endif
145#ifdef CONFIG_PPC32
146 void *pgdir; /* root of page-table tree */
Christophe Leroy0df977e2019-02-21 10:37:54 +0000147#ifdef CONFIG_PPC_RTAS
148 unsigned long rtas_sp; /* stack pointer for when in RTAS */
149#endif
Christophe Leroya68c31f2019-03-11 08:30:38 +0000150#if defined(CONFIG_PPC_BOOK3S_32) && defined(CONFIG_PPC_KUAP)
151 unsigned long kuap; /* opened segments for user access */
152#endif
Christophe Leroy02847482019-12-21 08:32:27 +0000153 unsigned long srr0;
154 unsigned long srr1;
155 unsigned long dar;
156 unsigned long dsisr;
Christophe Leroy232ca1e2020-02-15 10:14:25 +0000157#ifdef CONFIG_PPC_BOOK3S_32
158 unsigned long r0, r3, r4, r5, r6, r8, r9, r11;
159 unsigned long lr, ctr;
160#endif
Christophe Leroy7aa8dd62021-03-12 12:50:22 +0000161#endif /* CONFIG_PPC32 */
Bharat Bhushan95791982013-06-26 11:12:22 +0530162 /* Debug Registers */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530163 struct debug_reg debug;
Christophe Leroyb6254ce2020-08-18 17:19:17 +0000164#ifdef CONFIG_PPC_FPU_REGS
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000165 struct thread_fp_state fp_state;
Paul Mackerras18461962013-09-10 20:21:10 +1000166 struct thread_fp_state *fp_save_area;
Christophe Leroyb6254ce2020-08-18 17:19:17 +0000167#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000168 int fpexc_mode; /* floating-point exception mode */
Paul Mackerrase9370ae2006-06-07 16:15:39 +1000169 unsigned int align_ctl; /* alignment handling control */
K.Prasad5aae8a52010-06-15 11:35:19 +0530170#ifdef CONFIG_HAVE_HW_BREAKPOINT
Ravi Bangoriaa6ba44e2020-05-14 16:47:28 +0530171 struct perf_event *ptrace_bps[HBP_NUM_MAX];
K.Prasad5aae8a52010-06-15 11:35:19 +0530172 /*
173 * Helps identify source of single-step exception and subsequent
174 * hw-breakpoint enablement
175 */
Ravi Bangoria74c68812020-05-14 16:47:38 +0530176 struct perf_event *last_hit_ubp[HBP_NUM_MAX];
K.Prasad5aae8a52010-06-15 11:35:19 +0530177#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Ravi Bangoria303e6a92020-05-14 16:47:34 +0530178 struct arch_hw_breakpoint hw_brk[HBP_NUM_MAX]; /* hardware breakpoint info */
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000179 unsigned long trap_nr; /* last trap # on this thread */
Nicholas Piggin5434ae72018-09-15 01:30:56 +1000180 u8 load_slb; /* Ages out SLB preload cache entries */
Cyril Bur70fe3d92016-02-29 17:53:47 +1100181 u8 load_fp;
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000182#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100183 u8 load_vec;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000184 struct thread_vr_state vr_state;
Paul Mackerras18461962013-09-10 20:21:10 +1000185 struct thread_vr_state *vr_save_area;
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000186 unsigned long vrsave;
187 int used_vr; /* set if process has used altivec */
188#endif /* CONFIG_ALTIVEC */
Michael Neulingc6e67712008-06-25 14:07:18 +1000189#ifdef CONFIG_VSX
190 /* VSR status */
Simon Guo71528d82016-03-25 01:12:21 +0800191 int used_vsr; /* set if process has used VSX */
Michael Neulingc6e67712008-06-25 14:07:18 +1000192#endif /* CONFIG_VSX */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000193#ifdef CONFIG_SPE
Kees Cook62ea67e2021-11-18 12:36:04 -0800194 struct_group(spe,
195 unsigned long evr[32]; /* upper 32-bits of SPE regs */
196 u64 acc; /* Accumulator */
197 );
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000198 unsigned long spefscr; /* SPE & eFP status */
Joseph Myers640e9222013-12-10 23:07:45 +0000199 unsigned long spefscr_last; /* SPEFSCR value on last prctl
200 call or trap return */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000201 int used_spe; /* set if process has used spe */
202#endif /* CONFIG_SPE */
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000203#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000204 u8 load_tm;
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000205 u64 tm_tfhar; /* Transaction fail handler addr */
206 u64 tm_texasr; /* Transaction exception & summary */
207 u64 tm_tfiar; /* Transaction fail instr address reg */
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000208 struct pt_regs ckpt_regs; /* Checkpointed registers */
209
Michael Neuling28e61cc2013-08-09 17:29:31 +1000210 unsigned long tm_tar;
211 unsigned long tm_ppr;
212 unsigned long tm_dscr;
Gustavo Romerod0ffdee2020-09-19 12:00:25 -0300213 unsigned long tm_amr;
Michael Neuling28e61cc2013-08-09 17:29:31 +1000214
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000215 /*
Cyril Burdc310662016-09-23 16:18:24 +1000216 * Checkpointed FP and VSX 0-31 register set.
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000217 *
218 * When a transaction is active/signalled/scheduled etc., *regs is the
219 * most recent set of/speculated GPRs with ckpt_regs being the older
220 * checkpointed regs to which we roll back if transaction aborts.
221 *
Cyril Burdc310662016-09-23 16:18:24 +1000222 * These are analogous to how ckpt_regs and pt_regs work
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000223 */
Cyril Bur000ec282016-09-23 16:18:25 +1000224 struct thread_fp_state ckfp_state; /* Checkpointed FP state */
225 struct thread_vr_state ckvr_state; /* Checkpointed VR state */
226 unsigned long ckvrsave; /* Checkpointed VRSAVE */
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000227#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Alexander Graf97e49252010-04-16 00:11:51 +0200228#ifdef CONFIG_KVM_BOOK3S_32_HANDLER
229 void* kvm_shadow_vcpu; /* KVM internal data */
230#endif /* CONFIG_KVM_BOOK3S_32_HANDLER */
Scott Woodd30f6e42011-12-20 15:34:43 +0000231#if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
232 struct kvm_vcpu *kvm_vcpu;
233#endif
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000234#ifdef CONFIG_PPC64
235 unsigned long dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +1100236 unsigned long fscr;
Anshuman Khanduald3cb06e2015-05-21 12:13:04 +0530237 /*
238 * This member element dscr_inherit indicates that the process
239 * has explicitly attempted and changed the DSCR register value
240 * for itself. Hence kernel wont use the default CPU DSCR value
241 * contained in the PACA structure anymore during process context
242 * switch. Once this variable is set, this behaviour will also be
243 * inherited to all the children of this process from that point
244 * onwards.
245 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000246 int dscr_inherit;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -0800247 unsigned long tidr;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000248#endif
Ian Munsie2468dcf2013-02-07 15:46:58 +0000249#ifdef CONFIG_PPC_BOOK3S_64
250 unsigned long tar;
Michael Ellerman93533742013-04-30 20:17:04 +0000251 unsigned long ebbrr;
252 unsigned long ebbhr;
253 unsigned long bescr;
Michael Ellerman59affcd2013-05-21 16:31:12 +0000254 unsigned long siar;
255 unsigned long sdar;
256 unsigned long sier;
Michael Ellerman59affcd2013-05-21 16:31:12 +0000257 unsigned long mmcr2;
Michael Ellerman330a1eb2013-06-28 18:15:16 +1000258 unsigned mmcr0;
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -0800259
Michael Ellerman330a1eb2013-06-28 18:15:16 +1000260 unsigned used_ebb;
Madhavan Srinivasanc7185472020-07-17 10:38:16 -0400261 unsigned long mmcr3;
262 unsigned long sier2;
263 unsigned long sier3;
264
Ian Munsie2468dcf2013-02-07 15:46:58 +0000265#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000266};
267
268#define ARCH_MIN_TASKALIGN 16
269
270#define INIT_SP (sizeof(init_stack) + (unsigned long) &init_stack)
Christophe Leroya7916a12019-01-31 10:09:00 +0000271#define INIT_SP_LIMIT ((unsigned long)&init_stack)
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000272
Liu Yu6a800f32008-10-28 11:50:21 +0800273#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +0000274#define SPEFSCR_INIT \
275 .spefscr = SPEFSCR_FINVE | SPEFSCR_FDBZE | SPEFSCR_FUNFE | SPEFSCR_FOVFE, \
276 .spefscr_last = SPEFSCR_FINVE | SPEFSCR_FDBZE | SPEFSCR_FUNFE | SPEFSCR_FOVFE,
Liu Yu6a800f32008-10-28 11:50:21 +0800277#else
278#define SPEFSCR_INIT
279#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000280
Christophe Leroy16132522021-06-03 08:41:44 +0000281#if defined(CONFIG_PPC_BOOK3S_32) && defined(CONFIG_PPC_KUAP)
282#define INIT_THREAD { \
283 .ksp = INIT_SP, \
284 .pgdir = swapper_pg_dir, \
285 .kuap = ~0UL, /* KUAP_NONE */ \
286 .fpexc_mode = MSR_FE0 | MSR_FE1, \
287 SPEFSCR_INIT \
288}
289#elif defined(CONFIG_PPC32)
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000290#define INIT_THREAD { \
291 .ksp = INIT_SP, \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000292 .pgdir = swapper_pg_dir, \
293 .fpexc_mode = MSR_FE0 | MSR_FE1, \
Liu Yu6a800f32008-10-28 11:50:21 +0800294 SPEFSCR_INIT \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000295}
296#else
297#define INIT_THREAD { \
298 .ksp = INIT_SP, \
Arnd Bergmannddf5f752006-06-20 02:30:33 +0200299 .fpexc_mode = 0, \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000300}
301#endif
302
Michael Ellerman24ac99e2020-04-28 22:31:52 +1000303#define task_pt_regs(tsk) ((tsk)->thread.regs)
Srinivasa Dse5093ff2008-07-08 00:22:27 +1000304
Kees Cook42a20f82021-09-29 15:02:14 -0700305unsigned long __get_wchan(struct task_struct *p);
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000306
307#define KSTK_EIP(tsk) ((tsk)->thread.regs? (tsk)->thread.regs->nip: 0)
308#define KSTK_ESP(tsk) ((tsk)->thread.regs? (tsk)->thread.regs->gpr[1]: 0)
309
310/* Get/set floating-point exception mode */
311#define GET_FPEXC_CTL(tsk, adr) get_fpexc_mode((tsk), (adr))
312#define SET_FPEXC_CTL(tsk, val) set_fpexc_mode((tsk), (val))
313
314extern int get_fpexc_mode(struct task_struct *tsk, unsigned long adr);
315extern int set_fpexc_mode(struct task_struct *tsk, unsigned int val);
316
Paul Mackerrasfab5db92006-06-07 16:14:40 +1000317#define GET_ENDIAN(tsk, adr) get_endian((tsk), (adr))
318#define SET_ENDIAN(tsk, val) set_endian((tsk), (val))
319
320extern int get_endian(struct task_struct *tsk, unsigned long adr);
321extern int set_endian(struct task_struct *tsk, unsigned int val);
322
Paul Mackerrase9370ae2006-06-07 16:15:39 +1000323#define GET_UNALIGN_CTL(tsk, adr) get_unalign_ctl((tsk), (adr))
324#define SET_UNALIGN_CTL(tsk, val) set_unalign_ctl((tsk), (val))
325
326extern int get_unalign_ctl(struct task_struct *tsk, unsigned long adr);
327extern int set_unalign_ctl(struct task_struct *tsk, unsigned int val);
328
Paul Mackerras18461962013-09-10 20:21:10 +1000329extern void load_fp_state(struct thread_fp_state *fp);
330extern void store_fp_state(struct thread_fp_state *fp);
331extern void load_vr_state(struct thread_vr_state *vr);
332extern void store_vr_state(struct thread_vr_state *vr);
333
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000334static inline unsigned int __unpack_fe01(unsigned long msr_bits)
335{
336 return ((msr_bits & MSR_FE0) >> 10) | ((msr_bits & MSR_FE1) >> 8);
337}
338
339static inline unsigned long __pack_fe01(unsigned int fpmode)
340{
341 return ((fpmode << 10) & MSR_FE0) | ((fpmode << 8) & MSR_FE1);
342}
343
344#ifdef CONFIG_PPC64
Nicholas Pigginede8e2b2017-06-06 23:08:31 +1000345
346#define spin_begin() HMT_low()
347
348#define spin_cpu_relax() barrier()
349
Nicholas Pigginede8e2b2017-06-06 23:08:31 +1000350#define spin_end() HMT_medium()
351
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000352#endif
353
Anton Blanchard2f251942006-03-27 11:46:18 +1100354/* Check that a certain kernel stack pointer is valid in task_struct p */
355int validate_sp(unsigned long sp, struct task_struct *p,
356 unsigned long nbytes);
357
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000358/*
359 * Prefetch macros.
360 */
361#define ARCH_HAS_PREFETCH
362#define ARCH_HAS_PREFETCHW
363#define ARCH_HAS_SPINLOCK_PREFETCH
364
365static inline void prefetch(const void *x)
366{
367 if (unlikely(!x))
368 return;
369
370 __asm__ __volatile__ ("dcbt 0,%0" : : "r" (x));
371}
372
373static inline void prefetchw(const void *x)
374{
375 if (unlikely(!x))
376 return;
377
378 __asm__ __volatile__ ("dcbtst 0,%0" : : "r" (x));
379}
380
381#define spin_lock_prefetch(x) prefetchw(x)
382
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000383#define HAVE_ARCH_PICK_MMAP_LAYOUT
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000384
Nicholas Piggin10d91612019-04-13 00:30:52 +1000385/* asm stubs */
386extern unsigned long isa300_idle_stop_noloss(unsigned long psscr_val);
387extern unsigned long isa300_idle_stop_mayloss(unsigned long psscr_val);
388extern unsigned long isa206_idle_insn_mayloss(unsigned long type);
Nicholas Piggined0bc982019-07-11 12:24:03 +1000389#ifdef CONFIG_PPC_970_NAP
390extern void power4_idle_nap(void);
Nicholas Piggin98db1792021-04-06 12:55:08 +1000391void power4_idle_nap_return(void);
Nicholas Piggined0bc982019-07-11 12:24:03 +1000392#endif
Nicholas Piggin10d91612019-04-13 00:30:52 +1000393
Deepthi Dharware8bb3e02011-11-30 02:47:03 +0000394extern unsigned long cpuidle_disable;
Deepthi Dharwar771dae82011-11-30 02:46:31 +0000395enum idle_boot_override {IDLE_NO_OVERRIDE = 0, IDLE_POWERSAVE_OFF};
396
David Howellsae3a1972012-03-28 18:30:02 +0100397extern int powersave_nap; /* set if nap mode can be used in idle loop */
Nicholas Piggin10d91612019-04-13 00:30:52 +1000398
Nicholas Piggin2201f992017-06-13 23:05:45 +1000399extern void power7_idle_type(unsigned long type);
Nicholas Pigginffd29612020-08-19 19:47:00 +1000400extern void arch300_idle_type(unsigned long stop_psscr_val,
Nicholas Piggin2201f992017-06-13 23:05:45 +1000401 unsigned long stop_psscr_mask);
Shreyas B. Prabhubcef83a2016-07-08 11:50:49 +0530402
David Howellsae3a1972012-03-28 18:30:02 +0100403extern int fix_alignment(struct pt_regs *);
David Howellsae3a1972012-03-28 18:30:02 +0100404
405#ifdef CONFIG_PPC64
406/*
407 * We handle most unaligned accesses in hardware. On the other hand
408 * unaligned DMA can be very expensive on some ppc64 IO chips (it does
409 * powers of 2 writes until it reaches sufficient alignment).
410 *
411 * Based on this we disable the IP header alignment in network drivers.
412 */
413#define NET_IP_ALIGN 0
414#endif
415
Christophe Leroye448e1e2021-03-15 12:00:09 +0000416int do_mathemu(struct pt_regs *regs);
417
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000418#endif /* __KERNEL__ */
419#endif /* __ASSEMBLY__ */
420#endif /* _ASM_POWERPC_PROCESSOR_H */