Thomas Gleixner | 2874c5f | 2019-05-27 08:55:01 +0200 | [diff] [blame^] | 1 | /* SPDX-License-Identifier: GPL-2.0-or-later */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 2 | #ifndef _ASM_POWERPC_PROCESSOR_H |
| 3 | #define _ASM_POWERPC_PROCESSOR_H |
| 4 | |
| 5 | /* |
| 6 | * Copyright (C) 2001 PPC 64 Team, IBM Corp |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 7 | */ |
| 8 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 9 | #include <asm/reg.h> |
| 10 | |
Michael Neuling | c6e6771 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 11 | #ifdef CONFIG_VSX |
| 12 | #define TS_FPRWIDTH 2 |
Anton Blanchard | e156bd8 | 2013-09-23 12:04:37 +1000 | [diff] [blame] | 13 | |
| 14 | #ifdef __BIG_ENDIAN__ |
| 15 | #define TS_FPROFFSET 0 |
| 16 | #define TS_VSRLOWOFFSET 1 |
| 17 | #else |
| 18 | #define TS_FPROFFSET 1 |
| 19 | #define TS_VSRLOWOFFSET 0 |
| 20 | #endif |
| 21 | |
Michael Neuling | c6e6771 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 22 | #else |
Michael Neuling | 9c75a31 | 2008-06-26 17:07:48 +1000 | [diff] [blame] | 23 | #define TS_FPRWIDTH 1 |
Anton Blanchard | e156bd8 | 2013-09-23 12:04:37 +1000 | [diff] [blame] | 24 | #define TS_FPROFFSET 0 |
Michael Neuling | c6e6771 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 25 | #endif |
Michael Neuling | 9c75a31 | 2008-06-26 17:07:48 +1000 | [diff] [blame] | 26 | |
Haren Myneni | 9277924 | 2012-12-06 21:49:56 +0000 | [diff] [blame] | 27 | #ifdef CONFIG_PPC64 |
| 28 | /* Default SMT priority is set to 3. Use 11- 13bits to save priority. */ |
| 29 | #define PPR_PRIORITY 3 |
| 30 | #ifdef __ASSEMBLY__ |
Nicholas Piggin | 4c2de74 | 2018-10-13 00:15:16 +1100 | [diff] [blame] | 31 | #define DEFAULT_PPR (PPR_PRIORITY << 50) |
Haren Myneni | 9277924 | 2012-12-06 21:49:56 +0000 | [diff] [blame] | 32 | #else |
Nicholas Piggin | 4c2de74 | 2018-10-13 00:15:16 +1100 | [diff] [blame] | 33 | #define DEFAULT_PPR ((u64)PPR_PRIORITY << 50) |
Haren Myneni | 9277924 | 2012-12-06 21:49:56 +0000 | [diff] [blame] | 34 | #endif /* __ASSEMBLY__ */ |
| 35 | #endif /* CONFIG_PPC64 */ |
| 36 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 37 | #ifndef __ASSEMBLY__ |
Christophe Leroy | 62b8426 | 2018-07-05 16:25:09 +0000 | [diff] [blame] | 38 | #include <linux/types.h> |
Christophe Leroy | 3733304 | 2019-01-17 23:27:28 +1100 | [diff] [blame] | 39 | #include <linux/thread_info.h> |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 40 | #include <asm/ptrace.h> |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 41 | #include <asm/hw_breakpoint.h> |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 42 | |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 43 | /* We do _not_ want to define new machine types at all, those must die |
| 44 | * in favor of using the device-tree |
| 45 | * -- BenH. |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 46 | */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 47 | |
Paul Bolle | 933ee71 | 2013-03-27 00:47:03 +0000 | [diff] [blame] | 48 | /* PREP sub-platform types. Unused */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 49 | #define _PREP_Motorola 0x01 /* motorola prep */ |
| 50 | #define _PREP_Firm 0x02 /* firmworks prep */ |
| 51 | #define _PREP_IBM 0x00 /* ibm prep */ |
| 52 | #define _PREP_Bull 0x03 /* bull prep */ |
| 53 | |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 54 | /* CHRP sub-platform types. These are arbitrary */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 55 | #define _CHRP_Motorola 0x04 /* motorola chrp, the cobra */ |
| 56 | #define _CHRP_IBM 0x05 /* IBM chrp, the longtrail and longtrail 2 */ |
| 57 | #define _CHRP_Pegasos 0x06 /* Genesi/bplan's Pegasos and Pegasos2 */ |
Benjamin Herrenschmidt | 26c5032 | 2006-07-04 14:16:28 +1000 | [diff] [blame] | 58 | #define _CHRP_briq 0x07 /* TotalImpact's briQ */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 59 | |
Benjamin Herrenschmidt | e822250 | 2006-03-28 23:15:54 +1100 | [diff] [blame] | 60 | #if defined(__KERNEL__) && defined(CONFIG_PPC32) |
| 61 | |
| 62 | extern int _chrp_type; |
Paul Mackerras | 799d604 | 2005-11-10 13:37:51 +1100 | [diff] [blame] | 63 | |
Benjamin Herrenschmidt | e822250 | 2006-03-28 23:15:54 +1100 | [diff] [blame] | 64 | #endif /* defined(__KERNEL__) && defined(CONFIG_PPC32) */ |
| 65 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 66 | /* Macros for adjusting thread priority (hardware multi-threading) */ |
| 67 | #define HMT_very_low() asm volatile("or 31,31,31 # very low priority") |
| 68 | #define HMT_low() asm volatile("or 1,1,1 # low priority") |
| 69 | #define HMT_medium_low() asm volatile("or 6,6,6 # medium low priority") |
| 70 | #define HMT_medium() asm volatile("or 2,2,2 # medium priority") |
| 71 | #define HMT_medium_high() asm volatile("or 5,5,5 # medium high priority") |
| 72 | #define HMT_high() asm volatile("or 3,3,3 # high priority") |
| 73 | |
| 74 | #ifdef __KERNEL__ |
| 75 | |
Christophe Leroy | 92ab45c | 2019-01-31 10:08:48 +0000 | [diff] [blame] | 76 | #ifdef CONFIG_PPC64 |
| 77 | #include <asm/task_size_64.h> |
| 78 | #else |
| 79 | #include <asm/task_size_32.h> |
| 80 | #endif |
| 81 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 82 | struct task_struct; |
| 83 | void start_thread(struct pt_regs *regs, unsigned long fdptr, unsigned long sp); |
| 84 | void release_thread(struct task_struct *); |
| 85 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 86 | typedef struct { |
| 87 | unsigned long seg; |
| 88 | } mm_segment_t; |
| 89 | |
Paul Mackerras | de79f7b | 2013-09-10 20:20:42 +1000 | [diff] [blame] | 90 | #define TS_FPR(i) fp_state.fpr[i][TS_FPROFFSET] |
Cyril Bur | 000ec28 | 2016-09-23 16:18:25 +1000 | [diff] [blame] | 91 | #define TS_CKFPR(i) ckfp_state.fpr[i][TS_FPROFFSET] |
Paul Mackerras | de79f7b | 2013-09-10 20:20:42 +1000 | [diff] [blame] | 92 | |
| 93 | /* FP and VSX 0-31 register set */ |
| 94 | struct thread_fp_state { |
| 95 | u64 fpr[32][TS_FPRWIDTH] __attribute__((aligned(16))); |
| 96 | u64 fpscr; /* Floating point status */ |
| 97 | }; |
| 98 | |
| 99 | /* Complete AltiVec register set including VSCR */ |
| 100 | struct thread_vr_state { |
| 101 | vector128 vr[32] __attribute__((aligned(16))); |
| 102 | vector128 vscr __attribute__((aligned(16))); |
| 103 | }; |
Michael Neuling | 9c75a31 | 2008-06-26 17:07:48 +1000 | [diff] [blame] | 104 | |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 105 | struct debug_reg { |
Dave Kleikamp | 99396ac | 2010-02-08 11:53:26 +0000 | [diff] [blame] | 106 | #ifdef CONFIG_PPC_ADV_DEBUG_REGS |
| 107 | /* |
| 108 | * The following help to manage the use of Debug Control Registers |
| 109 | * om the BookE platforms. |
| 110 | */ |
Bharat Bhushan | d8899bb | 2013-05-22 09:50:58 +0530 | [diff] [blame] | 111 | uint32_t dbcr0; |
| 112 | uint32_t dbcr1; |
Dave Kleikamp | 99396ac | 2010-02-08 11:53:26 +0000 | [diff] [blame] | 113 | #ifdef CONFIG_BOOKE |
Bharat Bhushan | d8899bb | 2013-05-22 09:50:58 +0530 | [diff] [blame] | 114 | uint32_t dbcr2; |
Dave Kleikamp | 99396ac | 2010-02-08 11:53:26 +0000 | [diff] [blame] | 115 | #endif |
| 116 | /* |
| 117 | * The stored value of the DBSR register will be the value at the |
| 118 | * last debug interrupt. This register can only be read from the |
| 119 | * user (will never be written to) and has value while helping to |
| 120 | * describe the reason for the last debug trap. Torez |
| 121 | */ |
Bharat Bhushan | d8899bb | 2013-05-22 09:50:58 +0530 | [diff] [blame] | 122 | uint32_t dbsr; |
Dave Kleikamp | 99396ac | 2010-02-08 11:53:26 +0000 | [diff] [blame] | 123 | /* |
| 124 | * The following will contain addresses used by debug applications |
| 125 | * to help trace and trap on particular address locations. |
| 126 | * The bits in the Debug Control Registers above help define which |
| 127 | * of the following registers will contain valid data and/or addresses. |
| 128 | */ |
| 129 | unsigned long iac1; |
| 130 | unsigned long iac2; |
| 131 | #if CONFIG_PPC_ADV_DEBUG_IACS > 2 |
| 132 | unsigned long iac3; |
| 133 | unsigned long iac4; |
| 134 | #endif |
| 135 | unsigned long dac1; |
| 136 | unsigned long dac2; |
| 137 | #if CONFIG_PPC_ADV_DEBUG_DVCS > 0 |
| 138 | unsigned long dvc1; |
| 139 | unsigned long dvc2; |
| 140 | #endif |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 141 | #endif |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 142 | }; |
| 143 | |
| 144 | struct thread_struct { |
| 145 | unsigned long ksp; /* Kernel stack pointer */ |
Bharat Bhushan | 9579198 | 2013-06-26 11:12:22 +0530 | [diff] [blame] | 146 | |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 147 | #ifdef CONFIG_PPC64 |
| 148 | unsigned long ksp_vsid; |
| 149 | #endif |
| 150 | struct pt_regs *regs; /* Pointer to saved register state */ |
Michael Ellerman | ba0635fc | 2018-05-14 23:03:15 +1000 | [diff] [blame] | 151 | mm_segment_t addr_limit; /* for get_fs() validation */ |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 152 | #ifdef CONFIG_BOOKE |
| 153 | /* BookE base exception scratch space; align on cacheline */ |
| 154 | unsigned long normsave[8] ____cacheline_aligned; |
| 155 | #endif |
| 156 | #ifdef CONFIG_PPC32 |
| 157 | void *pgdir; /* root of page-table tree */ |
| 158 | unsigned long ksp_limit; /* if ksp <= ksp_limit stack overflow */ |
Christophe Leroy | 0df977e | 2019-02-21 10:37:54 +0000 | [diff] [blame] | 159 | #ifdef CONFIG_PPC_RTAS |
| 160 | unsigned long rtas_sp; /* stack pointer for when in RTAS */ |
| 161 | #endif |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 162 | #endif |
Christophe Leroy | a68c31f | 2019-03-11 08:30:38 +0000 | [diff] [blame] | 163 | #if defined(CONFIG_PPC_BOOK3S_32) && defined(CONFIG_PPC_KUAP) |
| 164 | unsigned long kuap; /* opened segments for user access */ |
| 165 | #endif |
Bharat Bhushan | 9579198 | 2013-06-26 11:12:22 +0530 | [diff] [blame] | 166 | /* Debug Registers */ |
Bharat Bhushan | 51ae8d4 | 2013-07-04 11:45:46 +0530 | [diff] [blame] | 167 | struct debug_reg debug; |
Paul Mackerras | de79f7b | 2013-09-10 20:20:42 +1000 | [diff] [blame] | 168 | struct thread_fp_state fp_state; |
Paul Mackerras | 1846196 | 2013-09-10 20:21:10 +1000 | [diff] [blame] | 169 | struct thread_fp_state *fp_save_area; |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 170 | int fpexc_mode; /* floating-point exception mode */ |
Paul Mackerras | e9370ae | 2006-06-07 16:15:39 +1000 | [diff] [blame] | 171 | unsigned int align_ctl; /* alignment handling control */ |
K.Prasad | 5aae8a5 | 2010-06-15 11:35:19 +0530 | [diff] [blame] | 172 | #ifdef CONFIG_HAVE_HW_BREAKPOINT |
| 173 | struct perf_event *ptrace_bps[HBP_NUM]; |
| 174 | /* |
| 175 | * Helps identify source of single-step exception and subsequent |
| 176 | * hw-breakpoint enablement |
| 177 | */ |
| 178 | struct perf_event *last_hit_ubp; |
| 179 | #endif /* CONFIG_HAVE_HW_BREAKPOINT */ |
Michael Neuling | 9422de3 | 2012-12-20 14:06:44 +0000 | [diff] [blame] | 180 | struct arch_hw_breakpoint hw_brk; /* info on the hardware breakpoint */ |
Ananth N Mavinakayanahalli | 41ab526 | 2012-08-23 21:27:09 +0000 | [diff] [blame] | 181 | unsigned long trap_nr; /* last trap # on this thread */ |
Nicholas Piggin | 5434ae7 | 2018-09-15 01:30:56 +1000 | [diff] [blame] | 182 | u8 load_slb; /* Ages out SLB preload cache entries */ |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 183 | u8 load_fp; |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 184 | #ifdef CONFIG_ALTIVEC |
Cyril Bur | 70fe3d9 | 2016-02-29 17:53:47 +1100 | [diff] [blame] | 185 | u8 load_vec; |
Paul Mackerras | de79f7b | 2013-09-10 20:20:42 +1000 | [diff] [blame] | 186 | struct thread_vr_state vr_state; |
Paul Mackerras | 1846196 | 2013-09-10 20:21:10 +1000 | [diff] [blame] | 187 | struct thread_vr_state *vr_save_area; |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 188 | unsigned long vrsave; |
| 189 | int used_vr; /* set if process has used altivec */ |
| 190 | #endif /* CONFIG_ALTIVEC */ |
Michael Neuling | c6e6771 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 191 | #ifdef CONFIG_VSX |
| 192 | /* VSR status */ |
Simon Guo | 71528d8 | 2016-03-25 01:12:21 +0800 | [diff] [blame] | 193 | int used_vsr; /* set if process has used VSX */ |
Michael Neuling | c6e6771 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 194 | #endif /* CONFIG_VSX */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 195 | #ifdef CONFIG_SPE |
| 196 | unsigned long evr[32]; /* upper 32-bits of SPE regs */ |
| 197 | u64 acc; /* Accumulator */ |
| 198 | unsigned long spefscr; /* SPE & eFP status */ |
Joseph Myers | 640e922 | 2013-12-10 23:07:45 +0000 | [diff] [blame] | 199 | unsigned long spefscr_last; /* SPEFSCR value on last prctl |
| 200 | call or trap return */ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 201 | int used_spe; /* set if process has used spe */ |
| 202 | #endif /* CONFIG_SPE */ |
Michael Neuling | f4c3aff | 2013-02-13 16:21:31 +0000 | [diff] [blame] | 203 | #ifdef CONFIG_PPC_TRANSACTIONAL_MEM |
Cyril Bur | 5d176f7 | 2016-09-14 18:02:16 +1000 | [diff] [blame] | 204 | u8 load_tm; |
Michael Neuling | f4c3aff | 2013-02-13 16:21:31 +0000 | [diff] [blame] | 205 | u64 tm_tfhar; /* Transaction fail handler addr */ |
| 206 | u64 tm_texasr; /* Transaction exception & summary */ |
| 207 | u64 tm_tfiar; /* Transaction fail instr address reg */ |
Michael Neuling | f4c3aff | 2013-02-13 16:21:31 +0000 | [diff] [blame] | 208 | struct pt_regs ckpt_regs; /* Checkpointed registers */ |
| 209 | |
Michael Neuling | 28e61cc | 2013-08-09 17:29:31 +1000 | [diff] [blame] | 210 | unsigned long tm_tar; |
| 211 | unsigned long tm_ppr; |
| 212 | unsigned long tm_dscr; |
| 213 | |
Michael Neuling | f4c3aff | 2013-02-13 16:21:31 +0000 | [diff] [blame] | 214 | /* |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 215 | * Checkpointed FP and VSX 0-31 register set. |
Michael Neuling | f4c3aff | 2013-02-13 16:21:31 +0000 | [diff] [blame] | 216 | * |
| 217 | * When a transaction is active/signalled/scheduled etc., *regs is the |
| 218 | * most recent set of/speculated GPRs with ckpt_regs being the older |
| 219 | * checkpointed regs to which we roll back if transaction aborts. |
| 220 | * |
Cyril Bur | dc31066 | 2016-09-23 16:18:24 +1000 | [diff] [blame] | 221 | * These are analogous to how ckpt_regs and pt_regs work |
Michael Neuling | f4c3aff | 2013-02-13 16:21:31 +0000 | [diff] [blame] | 222 | */ |
Cyril Bur | 000ec28 | 2016-09-23 16:18:25 +1000 | [diff] [blame] | 223 | struct thread_fp_state ckfp_state; /* Checkpointed FP state */ |
| 224 | struct thread_vr_state ckvr_state; /* Checkpointed VR state */ |
| 225 | unsigned long ckvrsave; /* Checkpointed VRSAVE */ |
Michael Neuling | f4c3aff | 2013-02-13 16:21:31 +0000 | [diff] [blame] | 226 | #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */ |
Ram Pai | 06bb53b | 2018-01-18 17:50:31 -0800 | [diff] [blame] | 227 | #ifdef CONFIG_PPC_MEM_KEYS |
| 228 | unsigned long amr; |
| 229 | unsigned long iamr; |
| 230 | unsigned long uamor; |
| 231 | #endif |
Alexander Graf | 97e4925 | 2010-04-16 00:11:51 +0200 | [diff] [blame] | 232 | #ifdef CONFIG_KVM_BOOK3S_32_HANDLER |
| 233 | void* kvm_shadow_vcpu; /* KVM internal data */ |
| 234 | #endif /* CONFIG_KVM_BOOK3S_32_HANDLER */ |
Scott Wood | d30f6e4 | 2011-12-20 15:34:43 +0000 | [diff] [blame] | 235 | #if defined(CONFIG_KVM) && defined(CONFIG_BOOKE) |
| 236 | struct kvm_vcpu *kvm_vcpu; |
| 237 | #endif |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 238 | #ifdef CONFIG_PPC64 |
| 239 | unsigned long dscr; |
Anton Blanchard | 152d523 | 2015-10-29 11:43:55 +1100 | [diff] [blame] | 240 | unsigned long fscr; |
Anshuman Khandual | d3cb06e | 2015-05-21 12:13:04 +0530 | [diff] [blame] | 241 | /* |
| 242 | * This member element dscr_inherit indicates that the process |
| 243 | * has explicitly attempted and changed the DSCR register value |
| 244 | * for itself. Hence kernel wont use the default CPU DSCR value |
| 245 | * contained in the PACA structure anymore during process context |
| 246 | * switch. Once this variable is set, this behaviour will also be |
| 247 | * inherited to all the children of this process from that point |
| 248 | * onwards. |
| 249 | */ |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 250 | int dscr_inherit; |
Sukadev Bhattiprolu | ec233ed | 2017-11-07 18:23:53 -0800 | [diff] [blame] | 251 | unsigned long tidr; |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 252 | #endif |
Ian Munsie | 2468dcf | 2013-02-07 15:46:58 +0000 | [diff] [blame] | 253 | #ifdef CONFIG_PPC_BOOK3S_64 |
| 254 | unsigned long tar; |
Michael Ellerman | 9353374 | 2013-04-30 20:17:04 +0000 | [diff] [blame] | 255 | unsigned long ebbrr; |
| 256 | unsigned long ebbhr; |
| 257 | unsigned long bescr; |
Michael Ellerman | 59affcd | 2013-05-21 16:31:12 +0000 | [diff] [blame] | 258 | unsigned long siar; |
| 259 | unsigned long sdar; |
| 260 | unsigned long sier; |
Michael Ellerman | 59affcd | 2013-05-21 16:31:12 +0000 | [diff] [blame] | 261 | unsigned long mmcr2; |
Michael Ellerman | 330a1eb | 2013-06-28 18:15:16 +1000 | [diff] [blame] | 262 | unsigned mmcr0; |
Sukadev Bhattiprolu | 9d2a4d7 | 2017-11-07 18:23:54 -0800 | [diff] [blame] | 263 | |
Michael Ellerman | 330a1eb | 2013-06-28 18:15:16 +1000 | [diff] [blame] | 264 | unsigned used_ebb; |
Sukadev Bhattiprolu | 9d2a4d7 | 2017-11-07 18:23:54 -0800 | [diff] [blame] | 265 | unsigned int used_vas; |
Ian Munsie | 2468dcf | 2013-02-07 15:46:58 +0000 | [diff] [blame] | 266 | #endif |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 267 | }; |
| 268 | |
| 269 | #define ARCH_MIN_TASKALIGN 16 |
| 270 | |
| 271 | #define INIT_SP (sizeof(init_stack) + (unsigned long) &init_stack) |
Christophe Leroy | a7916a1 | 2019-01-31 10:09:00 +0000 | [diff] [blame] | 272 | #define INIT_SP_LIMIT ((unsigned long)&init_stack) |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 273 | |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 274 | #ifdef CONFIG_SPE |
Joseph Myers | 640e922 | 2013-12-10 23:07:45 +0000 | [diff] [blame] | 275 | #define SPEFSCR_INIT \ |
| 276 | .spefscr = SPEFSCR_FINVE | SPEFSCR_FDBZE | SPEFSCR_FUNFE | SPEFSCR_FOVFE, \ |
| 277 | .spefscr_last = SPEFSCR_FINVE | SPEFSCR_FDBZE | SPEFSCR_FUNFE | SPEFSCR_FOVFE, |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 278 | #else |
| 279 | #define SPEFSCR_INIT |
| 280 | #endif |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 281 | |
| 282 | #ifdef CONFIG_PPC32 |
| 283 | #define INIT_THREAD { \ |
| 284 | .ksp = INIT_SP, \ |
Kumar Gala | 8521882 | 2008-04-28 16:21:22 +1000 | [diff] [blame] | 285 | .ksp_limit = INIT_SP_LIMIT, \ |
Michael Ellerman | ba0635fc | 2018-05-14 23:03:15 +1000 | [diff] [blame] | 286 | .addr_limit = KERNEL_DS, \ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 287 | .pgdir = swapper_pg_dir, \ |
| 288 | .fpexc_mode = MSR_FE0 | MSR_FE1, \ |
Liu Yu | 6a800f3 | 2008-10-28 11:50:21 +0800 | [diff] [blame] | 289 | SPEFSCR_INIT \ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 290 | } |
| 291 | #else |
| 292 | #define INIT_THREAD { \ |
| 293 | .ksp = INIT_SP, \ |
| 294 | .regs = (struct pt_regs *)INIT_SP - 1, /* XXX bogus, I think */ \ |
Michael Ellerman | ba0635fc | 2018-05-14 23:03:15 +1000 | [diff] [blame] | 295 | .addr_limit = KERNEL_DS, \ |
Arnd Bergmann | ddf5f75 | 2006-06-20 02:30:33 +0200 | [diff] [blame] | 296 | .fpexc_mode = 0, \ |
Michael Neuling | b57bd2d | 2016-06-09 12:31:08 +1000 | [diff] [blame] | 297 | .fscr = FSCR_TAR | FSCR_EBB \ |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 298 | } |
| 299 | #endif |
| 300 | |
Srinivasa Ds | e5093ff | 2008-07-08 00:22:27 +1000 | [diff] [blame] | 301 | #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.regs) |
| 302 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 303 | unsigned long get_wchan(struct task_struct *p); |
| 304 | |
| 305 | #define KSTK_EIP(tsk) ((tsk)->thread.regs? (tsk)->thread.regs->nip: 0) |
| 306 | #define KSTK_ESP(tsk) ((tsk)->thread.regs? (tsk)->thread.regs->gpr[1]: 0) |
| 307 | |
| 308 | /* Get/set floating-point exception mode */ |
| 309 | #define GET_FPEXC_CTL(tsk, adr) get_fpexc_mode((tsk), (adr)) |
| 310 | #define SET_FPEXC_CTL(tsk, val) set_fpexc_mode((tsk), (val)) |
| 311 | |
| 312 | extern int get_fpexc_mode(struct task_struct *tsk, unsigned long adr); |
| 313 | extern int set_fpexc_mode(struct task_struct *tsk, unsigned int val); |
| 314 | |
Paul Mackerras | fab5db9 | 2006-06-07 16:14:40 +1000 | [diff] [blame] | 315 | #define GET_ENDIAN(tsk, adr) get_endian((tsk), (adr)) |
| 316 | #define SET_ENDIAN(tsk, val) set_endian((tsk), (val)) |
| 317 | |
| 318 | extern int get_endian(struct task_struct *tsk, unsigned long adr); |
| 319 | extern int set_endian(struct task_struct *tsk, unsigned int val); |
| 320 | |
Paul Mackerras | e9370ae | 2006-06-07 16:15:39 +1000 | [diff] [blame] | 321 | #define GET_UNALIGN_CTL(tsk, adr) get_unalign_ctl((tsk), (adr)) |
| 322 | #define SET_UNALIGN_CTL(tsk, val) set_unalign_ctl((tsk), (val)) |
| 323 | |
| 324 | extern int get_unalign_ctl(struct task_struct *tsk, unsigned long adr); |
| 325 | extern int set_unalign_ctl(struct task_struct *tsk, unsigned int val); |
| 326 | |
Paul Mackerras | 1846196 | 2013-09-10 20:21:10 +1000 | [diff] [blame] | 327 | extern void load_fp_state(struct thread_fp_state *fp); |
| 328 | extern void store_fp_state(struct thread_fp_state *fp); |
| 329 | extern void load_vr_state(struct thread_vr_state *vr); |
| 330 | extern void store_vr_state(struct thread_vr_state *vr); |
| 331 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 332 | static inline unsigned int __unpack_fe01(unsigned long msr_bits) |
| 333 | { |
| 334 | return ((msr_bits & MSR_FE0) >> 10) | ((msr_bits & MSR_FE1) >> 8); |
| 335 | } |
| 336 | |
| 337 | static inline unsigned long __pack_fe01(unsigned int fpmode) |
| 338 | { |
| 339 | return ((fpmode << 10) & MSR_FE0) | ((fpmode << 8) & MSR_FE1); |
| 340 | } |
| 341 | |
| 342 | #ifdef CONFIG_PPC64 |
| 343 | #define cpu_relax() do { HMT_low(); HMT_medium(); barrier(); } while (0) |
Nicholas Piggin | ede8e2b | 2017-06-06 23:08:31 +1000 | [diff] [blame] | 344 | |
| 345 | #define spin_begin() HMT_low() |
| 346 | |
| 347 | #define spin_cpu_relax() barrier() |
| 348 | |
| 349 | #define spin_cpu_yield() spin_cpu_relax() |
| 350 | |
| 351 | #define spin_end() HMT_medium() |
| 352 | |
| 353 | #define spin_until_cond(cond) \ |
| 354 | do { \ |
| 355 | if (unlikely(!(cond))) { \ |
| 356 | spin_begin(); \ |
| 357 | do { \ |
| 358 | spin_cpu_relax(); \ |
| 359 | } while (!(cond)); \ |
| 360 | spin_end(); \ |
| 361 | } \ |
| 362 | } while (0) |
| 363 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 364 | #else |
| 365 | #define cpu_relax() barrier() |
| 366 | #endif |
| 367 | |
Anton Blanchard | 2f25194 | 2006-03-27 11:46:18 +1100 | [diff] [blame] | 368 | /* Check that a certain kernel stack pointer is valid in task_struct p */ |
| 369 | int validate_sp(unsigned long sp, struct task_struct *p, |
| 370 | unsigned long nbytes); |
| 371 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 372 | /* |
| 373 | * Prefetch macros. |
| 374 | */ |
| 375 | #define ARCH_HAS_PREFETCH |
| 376 | #define ARCH_HAS_PREFETCHW |
| 377 | #define ARCH_HAS_SPINLOCK_PREFETCH |
| 378 | |
| 379 | static inline void prefetch(const void *x) |
| 380 | { |
| 381 | if (unlikely(!x)) |
| 382 | return; |
| 383 | |
| 384 | __asm__ __volatile__ ("dcbt 0,%0" : : "r" (x)); |
| 385 | } |
| 386 | |
| 387 | static inline void prefetchw(const void *x) |
| 388 | { |
| 389 | if (unlikely(!x)) |
| 390 | return; |
| 391 | |
| 392 | __asm__ __volatile__ ("dcbtst 0,%0" : : "r" (x)); |
| 393 | } |
| 394 | |
| 395 | #define spin_lock_prefetch(x) prefetchw(x) |
| 396 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 397 | #define HAVE_ARCH_PICK_MMAP_LAYOUT |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 398 | |
Josh Boyer | efbda86 | 2009-03-25 06:23:59 +0000 | [diff] [blame] | 399 | #ifdef CONFIG_PPC64 |
Michael Neuling | 2b3f8e8 | 2013-05-26 18:09:41 +0000 | [diff] [blame] | 400 | static inline unsigned long get_clean_sp(unsigned long sp, int is_32) |
Josh Boyer | efbda86 | 2009-03-25 06:23:59 +0000 | [diff] [blame] | 401 | { |
Josh Boyer | efbda86 | 2009-03-25 06:23:59 +0000 | [diff] [blame] | 402 | if (is_32) |
Michael Neuling | 2b3f8e8 | 2013-05-26 18:09:41 +0000 | [diff] [blame] | 403 | return sp & 0x0ffffffffUL; |
Josh Boyer | efbda86 | 2009-03-25 06:23:59 +0000 | [diff] [blame] | 404 | return sp; |
| 405 | } |
| 406 | #else |
Michael Neuling | 2b3f8e8 | 2013-05-26 18:09:41 +0000 | [diff] [blame] | 407 | static inline unsigned long get_clean_sp(unsigned long sp, int is_32) |
Josh Boyer | efbda86 | 2009-03-25 06:23:59 +0000 | [diff] [blame] | 408 | { |
Michael Neuling | 2b3f8e8 | 2013-05-26 18:09:41 +0000 | [diff] [blame] | 409 | return sp; |
Josh Boyer | efbda86 | 2009-03-25 06:23:59 +0000 | [diff] [blame] | 410 | } |
| 411 | #endif |
| 412 | |
Nicholas Piggin | 10d9161 | 2019-04-13 00:30:52 +1000 | [diff] [blame] | 413 | /* asm stubs */ |
| 414 | extern unsigned long isa300_idle_stop_noloss(unsigned long psscr_val); |
| 415 | extern unsigned long isa300_idle_stop_mayloss(unsigned long psscr_val); |
| 416 | extern unsigned long isa206_idle_insn_mayloss(unsigned long type); |
| 417 | |
Deepthi Dharwar | e8bb3e0 | 2011-11-30 02:47:03 +0000 | [diff] [blame] | 418 | extern unsigned long cpuidle_disable; |
Deepthi Dharwar | 771dae8 | 2011-11-30 02:46:31 +0000 | [diff] [blame] | 419 | enum idle_boot_override {IDLE_NO_OVERRIDE = 0, IDLE_POWERSAVE_OFF}; |
| 420 | |
David Howells | ae3a197 | 2012-03-28 18:30:02 +0100 | [diff] [blame] | 421 | extern int powersave_nap; /* set if nap mode can be used in idle loop */ |
Nicholas Piggin | 10d9161 | 2019-04-13 00:30:52 +1000 | [diff] [blame] | 422 | |
Nicholas Piggin | 2201f99 | 2017-06-13 23:05:45 +1000 | [diff] [blame] | 423 | extern void power7_idle_type(unsigned long type); |
Nicholas Piggin | 2201f99 | 2017-06-13 23:05:45 +1000 | [diff] [blame] | 424 | extern void power9_idle_type(unsigned long stop_psscr_val, |
| 425 | unsigned long stop_psscr_mask); |
Shreyas B. Prabhu | bcef83a | 2016-07-08 11:50:49 +0530 | [diff] [blame] | 426 | |
David Howells | ae3a197 | 2012-03-28 18:30:02 +0100 | [diff] [blame] | 427 | extern void flush_instruction_cache(void); |
| 428 | extern void hard_reset_now(void); |
| 429 | extern void poweroff_now(void); |
| 430 | extern int fix_alignment(struct pt_regs *); |
| 431 | extern void cvt_fd(float *from, double *to); |
| 432 | extern void cvt_df(double *from, float *to); |
| 433 | extern void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val); |
| 434 | |
| 435 | #ifdef CONFIG_PPC64 |
| 436 | /* |
| 437 | * We handle most unaligned accesses in hardware. On the other hand |
| 438 | * unaligned DMA can be very expensive on some ppc64 IO chips (it does |
| 439 | * powers of 2 writes until it reaches sufficient alignment). |
| 440 | * |
| 441 | * Based on this we disable the IP header alignment in network drivers. |
| 442 | */ |
| 443 | #define NET_IP_ALIGN 0 |
| 444 | #endif |
| 445 | |
Paul Mackerras | 9f04b9e | 2005-10-10 14:19:43 +1000 | [diff] [blame] | 446 | #endif /* __KERNEL__ */ |
| 447 | #endif /* __ASSEMBLY__ */ |
| 448 | #endif /* _ASM_POWERPC_PROCESSOR_H */ |