blob: ef573fe9873ebf154e0546a6b9ba4747dc306370 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10002#ifndef _ASM_POWERPC_PROCESSOR_H
3#define _ASM_POWERPC_PROCESSOR_H
4
5/*
6 * Copyright (C) 2001 PPC 64 Team, IBM Corp
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10007 */
8
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10009#include <asm/reg.h>
10
Michael Neulingc6e67712008-06-25 14:07:18 +100011#ifdef CONFIG_VSX
12#define TS_FPRWIDTH 2
Anton Blancharde156bd82013-09-23 12:04:37 +100013
14#ifdef __BIG_ENDIAN__
15#define TS_FPROFFSET 0
16#define TS_VSRLOWOFFSET 1
17#else
18#define TS_FPROFFSET 1
19#define TS_VSRLOWOFFSET 0
20#endif
21
Michael Neulingc6e67712008-06-25 14:07:18 +100022#else
Michael Neuling9c75a312008-06-26 17:07:48 +100023#define TS_FPRWIDTH 1
Anton Blancharde156bd82013-09-23 12:04:37 +100024#define TS_FPROFFSET 0
Michael Neulingc6e67712008-06-25 14:07:18 +100025#endif
Michael Neuling9c75a312008-06-26 17:07:48 +100026
Haren Myneni92779242012-12-06 21:49:56 +000027#ifdef CONFIG_PPC64
28/* Default SMT priority is set to 3. Use 11- 13bits to save priority. */
29#define PPR_PRIORITY 3
30#ifdef __ASSEMBLY__
Nicholas Piggin4c2de742018-10-13 00:15:16 +110031#define DEFAULT_PPR (PPR_PRIORITY << 50)
Haren Myneni92779242012-12-06 21:49:56 +000032#else
Nicholas Piggin4c2de742018-10-13 00:15:16 +110033#define DEFAULT_PPR ((u64)PPR_PRIORITY << 50)
Haren Myneni92779242012-12-06 21:49:56 +000034#endif /* __ASSEMBLY__ */
35#endif /* CONFIG_PPC64 */
36
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100037#ifndef __ASSEMBLY__
Christophe Leroy62b84262018-07-05 16:25:09 +000038#include <linux/types.h>
Christophe Leroy37333042019-01-17 23:27:28 +110039#include <linux/thread_info.h>
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100040#include <asm/ptrace.h>
Michael Neuling9422de32012-12-20 14:06:44 +000041#include <asm/hw_breakpoint.h>
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100042
Paul Mackerras799d6042005-11-10 13:37:51 +110043/* We do _not_ want to define new machine types at all, those must die
44 * in favor of using the device-tree
45 * -- BenH.
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100046 */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100047
Paul Bolle933ee712013-03-27 00:47:03 +000048/* PREP sub-platform types. Unused */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100049#define _PREP_Motorola 0x01 /* motorola prep */
50#define _PREP_Firm 0x02 /* firmworks prep */
51#define _PREP_IBM 0x00 /* ibm prep */
52#define _PREP_Bull 0x03 /* bull prep */
53
Paul Mackerras799d6042005-11-10 13:37:51 +110054/* CHRP sub-platform types. These are arbitrary */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100055#define _CHRP_Motorola 0x04 /* motorola chrp, the cobra */
56#define _CHRP_IBM 0x05 /* IBM chrp, the longtrail and longtrail 2 */
57#define _CHRP_Pegasos 0x06 /* Genesi/bplan's Pegasos and Pegasos2 */
Benjamin Herrenschmidt26c50322006-07-04 14:16:28 +100058#define _CHRP_briq 0x07 /* TotalImpact's briQ */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100059
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +110060#if defined(__KERNEL__) && defined(CONFIG_PPC32)
61
62extern int _chrp_type;
Paul Mackerras799d6042005-11-10 13:37:51 +110063
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +110064#endif /* defined(__KERNEL__) && defined(CONFIG_PPC32) */
65
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100066/* Macros for adjusting thread priority (hardware multi-threading) */
67#define HMT_very_low() asm volatile("or 31,31,31 # very low priority")
68#define HMT_low() asm volatile("or 1,1,1 # low priority")
69#define HMT_medium_low() asm volatile("or 6,6,6 # medium low priority")
70#define HMT_medium() asm volatile("or 2,2,2 # medium priority")
71#define HMT_medium_high() asm volatile("or 5,5,5 # medium high priority")
72#define HMT_high() asm volatile("or 3,3,3 # high priority")
73
74#ifdef __KERNEL__
75
Christophe Leroy92ab45c2019-01-31 10:08:48 +000076#ifdef CONFIG_PPC64
77#include <asm/task_size_64.h>
78#else
79#include <asm/task_size_32.h>
80#endif
81
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100082struct task_struct;
83void start_thread(struct pt_regs *regs, unsigned long fdptr, unsigned long sp);
84void release_thread(struct task_struct *);
85
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100086typedef struct {
87 unsigned long seg;
88} mm_segment_t;
89
Paul Mackerrasde79f7b2013-09-10 20:20:42 +100090#define TS_FPR(i) fp_state.fpr[i][TS_FPROFFSET]
Cyril Bur000ec282016-09-23 16:18:25 +100091#define TS_CKFPR(i) ckfp_state.fpr[i][TS_FPROFFSET]
Paul Mackerrasde79f7b2013-09-10 20:20:42 +100092
93/* FP and VSX 0-31 register set */
94struct thread_fp_state {
95 u64 fpr[32][TS_FPRWIDTH] __attribute__((aligned(16)));
96 u64 fpscr; /* Floating point status */
97};
98
99/* Complete AltiVec register set including VSCR */
100struct thread_vr_state {
101 vector128 vr[32] __attribute__((aligned(16)));
102 vector128 vscr __attribute__((aligned(16)));
103};
Michael Neuling9c75a312008-06-26 17:07:48 +1000104
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530105struct debug_reg {
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000106#ifdef CONFIG_PPC_ADV_DEBUG_REGS
107 /*
108 * The following help to manage the use of Debug Control Registers
109 * om the BookE platforms.
110 */
Bharat Bhushand8899bb2013-05-22 09:50:58 +0530111 uint32_t dbcr0;
112 uint32_t dbcr1;
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000113#ifdef CONFIG_BOOKE
Bharat Bhushand8899bb2013-05-22 09:50:58 +0530114 uint32_t dbcr2;
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000115#endif
116 /*
117 * The stored value of the DBSR register will be the value at the
118 * last debug interrupt. This register can only be read from the
119 * user (will never be written to) and has value while helping to
120 * describe the reason for the last debug trap. Torez
121 */
Bharat Bhushand8899bb2013-05-22 09:50:58 +0530122 uint32_t dbsr;
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000123 /*
124 * The following will contain addresses used by debug applications
125 * to help trace and trap on particular address locations.
126 * The bits in the Debug Control Registers above help define which
127 * of the following registers will contain valid data and/or addresses.
128 */
129 unsigned long iac1;
130 unsigned long iac2;
131#if CONFIG_PPC_ADV_DEBUG_IACS > 2
132 unsigned long iac3;
133 unsigned long iac4;
134#endif
135 unsigned long dac1;
136 unsigned long dac2;
137#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
138 unsigned long dvc1;
139 unsigned long dvc2;
140#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000141#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530142};
143
144struct thread_struct {
145 unsigned long ksp; /* Kernel stack pointer */
Bharat Bhushan95791982013-06-26 11:12:22 +0530146
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530147#ifdef CONFIG_PPC64
148 unsigned long ksp_vsid;
149#endif
150 struct pt_regs *regs; /* Pointer to saved register state */
Michael Ellermanba0635fc2018-05-14 23:03:15 +1000151 mm_segment_t addr_limit; /* for get_fs() validation */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530152#ifdef CONFIG_BOOKE
153 /* BookE base exception scratch space; align on cacheline */
154 unsigned long normsave[8] ____cacheline_aligned;
155#endif
156#ifdef CONFIG_PPC32
157 void *pgdir; /* root of page-table tree */
158 unsigned long ksp_limit; /* if ksp <= ksp_limit stack overflow */
Christophe Leroy0df977e2019-02-21 10:37:54 +0000159#ifdef CONFIG_PPC_RTAS
160 unsigned long rtas_sp; /* stack pointer for when in RTAS */
161#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530162#endif
Christophe Leroya68c31f2019-03-11 08:30:38 +0000163#if defined(CONFIG_PPC_BOOK3S_32) && defined(CONFIG_PPC_KUAP)
164 unsigned long kuap; /* opened segments for user access */
165#endif
Bharat Bhushan95791982013-06-26 11:12:22 +0530166 /* Debug Registers */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530167 struct debug_reg debug;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000168 struct thread_fp_state fp_state;
Paul Mackerras18461962013-09-10 20:21:10 +1000169 struct thread_fp_state *fp_save_area;
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000170 int fpexc_mode; /* floating-point exception mode */
Paul Mackerrase9370ae2006-06-07 16:15:39 +1000171 unsigned int align_ctl; /* alignment handling control */
K.Prasad5aae8a52010-06-15 11:35:19 +0530172#ifdef CONFIG_HAVE_HW_BREAKPOINT
173 struct perf_event *ptrace_bps[HBP_NUM];
174 /*
175 * Helps identify source of single-step exception and subsequent
176 * hw-breakpoint enablement
177 */
178 struct perf_event *last_hit_ubp;
179#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Michael Neuling9422de32012-12-20 14:06:44 +0000180 struct arch_hw_breakpoint hw_brk; /* info on the hardware breakpoint */
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000181 unsigned long trap_nr; /* last trap # on this thread */
Nicholas Piggin5434ae72018-09-15 01:30:56 +1000182 u8 load_slb; /* Ages out SLB preload cache entries */
Cyril Bur70fe3d92016-02-29 17:53:47 +1100183 u8 load_fp;
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000184#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100185 u8 load_vec;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000186 struct thread_vr_state vr_state;
Paul Mackerras18461962013-09-10 20:21:10 +1000187 struct thread_vr_state *vr_save_area;
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000188 unsigned long vrsave;
189 int used_vr; /* set if process has used altivec */
190#endif /* CONFIG_ALTIVEC */
Michael Neulingc6e67712008-06-25 14:07:18 +1000191#ifdef CONFIG_VSX
192 /* VSR status */
Simon Guo71528d82016-03-25 01:12:21 +0800193 int used_vsr; /* set if process has used VSX */
Michael Neulingc6e67712008-06-25 14:07:18 +1000194#endif /* CONFIG_VSX */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000195#ifdef CONFIG_SPE
196 unsigned long evr[32]; /* upper 32-bits of SPE regs */
197 u64 acc; /* Accumulator */
198 unsigned long spefscr; /* SPE & eFP status */
Joseph Myers640e9222013-12-10 23:07:45 +0000199 unsigned long spefscr_last; /* SPEFSCR value on last prctl
200 call or trap return */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000201 int used_spe; /* set if process has used spe */
202#endif /* CONFIG_SPE */
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000203#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000204 u8 load_tm;
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000205 u64 tm_tfhar; /* Transaction fail handler addr */
206 u64 tm_texasr; /* Transaction exception & summary */
207 u64 tm_tfiar; /* Transaction fail instr address reg */
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000208 struct pt_regs ckpt_regs; /* Checkpointed registers */
209
Michael Neuling28e61cc2013-08-09 17:29:31 +1000210 unsigned long tm_tar;
211 unsigned long tm_ppr;
212 unsigned long tm_dscr;
213
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000214 /*
Cyril Burdc310662016-09-23 16:18:24 +1000215 * Checkpointed FP and VSX 0-31 register set.
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000216 *
217 * When a transaction is active/signalled/scheduled etc., *regs is the
218 * most recent set of/speculated GPRs with ckpt_regs being the older
219 * checkpointed regs to which we roll back if transaction aborts.
220 *
Cyril Burdc310662016-09-23 16:18:24 +1000221 * These are analogous to how ckpt_regs and pt_regs work
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000222 */
Cyril Bur000ec282016-09-23 16:18:25 +1000223 struct thread_fp_state ckfp_state; /* Checkpointed FP state */
224 struct thread_vr_state ckvr_state; /* Checkpointed VR state */
225 unsigned long ckvrsave; /* Checkpointed VRSAVE */
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000226#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Ram Pai06bb53b2018-01-18 17:50:31 -0800227#ifdef CONFIG_PPC_MEM_KEYS
228 unsigned long amr;
229 unsigned long iamr;
230 unsigned long uamor;
231#endif
Alexander Graf97e49252010-04-16 00:11:51 +0200232#ifdef CONFIG_KVM_BOOK3S_32_HANDLER
233 void* kvm_shadow_vcpu; /* KVM internal data */
234#endif /* CONFIG_KVM_BOOK3S_32_HANDLER */
Scott Woodd30f6e42011-12-20 15:34:43 +0000235#if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
236 struct kvm_vcpu *kvm_vcpu;
237#endif
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000238#ifdef CONFIG_PPC64
239 unsigned long dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +1100240 unsigned long fscr;
Anshuman Khanduald3cb06e2015-05-21 12:13:04 +0530241 /*
242 * This member element dscr_inherit indicates that the process
243 * has explicitly attempted and changed the DSCR register value
244 * for itself. Hence kernel wont use the default CPU DSCR value
245 * contained in the PACA structure anymore during process context
246 * switch. Once this variable is set, this behaviour will also be
247 * inherited to all the children of this process from that point
248 * onwards.
249 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000250 int dscr_inherit;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -0800251 unsigned long tidr;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000252#endif
Ian Munsie2468dcf2013-02-07 15:46:58 +0000253#ifdef CONFIG_PPC_BOOK3S_64
254 unsigned long tar;
Michael Ellerman93533742013-04-30 20:17:04 +0000255 unsigned long ebbrr;
256 unsigned long ebbhr;
257 unsigned long bescr;
Michael Ellerman59affcd2013-05-21 16:31:12 +0000258 unsigned long siar;
259 unsigned long sdar;
260 unsigned long sier;
Michael Ellerman59affcd2013-05-21 16:31:12 +0000261 unsigned long mmcr2;
Michael Ellerman330a1eb2013-06-28 18:15:16 +1000262 unsigned mmcr0;
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -0800263
Michael Ellerman330a1eb2013-06-28 18:15:16 +1000264 unsigned used_ebb;
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -0800265 unsigned int used_vas;
Ian Munsie2468dcf2013-02-07 15:46:58 +0000266#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000267};
268
269#define ARCH_MIN_TASKALIGN 16
270
271#define INIT_SP (sizeof(init_stack) + (unsigned long) &init_stack)
Christophe Leroya7916a12019-01-31 10:09:00 +0000272#define INIT_SP_LIMIT ((unsigned long)&init_stack)
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000273
Liu Yu6a800f32008-10-28 11:50:21 +0800274#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +0000275#define SPEFSCR_INIT \
276 .spefscr = SPEFSCR_FINVE | SPEFSCR_FDBZE | SPEFSCR_FUNFE | SPEFSCR_FOVFE, \
277 .spefscr_last = SPEFSCR_FINVE | SPEFSCR_FDBZE | SPEFSCR_FUNFE | SPEFSCR_FOVFE,
Liu Yu6a800f32008-10-28 11:50:21 +0800278#else
279#define SPEFSCR_INIT
280#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000281
282#ifdef CONFIG_PPC32
283#define INIT_THREAD { \
284 .ksp = INIT_SP, \
Kumar Gala85218822008-04-28 16:21:22 +1000285 .ksp_limit = INIT_SP_LIMIT, \
Michael Ellermanba0635fc2018-05-14 23:03:15 +1000286 .addr_limit = KERNEL_DS, \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000287 .pgdir = swapper_pg_dir, \
288 .fpexc_mode = MSR_FE0 | MSR_FE1, \
Liu Yu6a800f32008-10-28 11:50:21 +0800289 SPEFSCR_INIT \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000290}
291#else
292#define INIT_THREAD { \
293 .ksp = INIT_SP, \
294 .regs = (struct pt_regs *)INIT_SP - 1, /* XXX bogus, I think */ \
Michael Ellermanba0635fc2018-05-14 23:03:15 +1000295 .addr_limit = KERNEL_DS, \
Arnd Bergmannddf5f752006-06-20 02:30:33 +0200296 .fpexc_mode = 0, \
Michael Neulingb57bd2d2016-06-09 12:31:08 +1000297 .fscr = FSCR_TAR | FSCR_EBB \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000298}
299#endif
300
Srinivasa Dse5093ff2008-07-08 00:22:27 +1000301#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.regs)
302
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000303unsigned long get_wchan(struct task_struct *p);
304
305#define KSTK_EIP(tsk) ((tsk)->thread.regs? (tsk)->thread.regs->nip: 0)
306#define KSTK_ESP(tsk) ((tsk)->thread.regs? (tsk)->thread.regs->gpr[1]: 0)
307
308/* Get/set floating-point exception mode */
309#define GET_FPEXC_CTL(tsk, adr) get_fpexc_mode((tsk), (adr))
310#define SET_FPEXC_CTL(tsk, val) set_fpexc_mode((tsk), (val))
311
312extern int get_fpexc_mode(struct task_struct *tsk, unsigned long adr);
313extern int set_fpexc_mode(struct task_struct *tsk, unsigned int val);
314
Paul Mackerrasfab5db92006-06-07 16:14:40 +1000315#define GET_ENDIAN(tsk, adr) get_endian((tsk), (adr))
316#define SET_ENDIAN(tsk, val) set_endian((tsk), (val))
317
318extern int get_endian(struct task_struct *tsk, unsigned long adr);
319extern int set_endian(struct task_struct *tsk, unsigned int val);
320
Paul Mackerrase9370ae2006-06-07 16:15:39 +1000321#define GET_UNALIGN_CTL(tsk, adr) get_unalign_ctl((tsk), (adr))
322#define SET_UNALIGN_CTL(tsk, val) set_unalign_ctl((tsk), (val))
323
324extern int get_unalign_ctl(struct task_struct *tsk, unsigned long adr);
325extern int set_unalign_ctl(struct task_struct *tsk, unsigned int val);
326
Paul Mackerras18461962013-09-10 20:21:10 +1000327extern void load_fp_state(struct thread_fp_state *fp);
328extern void store_fp_state(struct thread_fp_state *fp);
329extern void load_vr_state(struct thread_vr_state *vr);
330extern void store_vr_state(struct thread_vr_state *vr);
331
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000332static inline unsigned int __unpack_fe01(unsigned long msr_bits)
333{
334 return ((msr_bits & MSR_FE0) >> 10) | ((msr_bits & MSR_FE1) >> 8);
335}
336
337static inline unsigned long __pack_fe01(unsigned int fpmode)
338{
339 return ((fpmode << 10) & MSR_FE0) | ((fpmode << 8) & MSR_FE1);
340}
341
342#ifdef CONFIG_PPC64
343#define cpu_relax() do { HMT_low(); HMT_medium(); barrier(); } while (0)
Nicholas Pigginede8e2b2017-06-06 23:08:31 +1000344
345#define spin_begin() HMT_low()
346
347#define spin_cpu_relax() barrier()
348
349#define spin_cpu_yield() spin_cpu_relax()
350
351#define spin_end() HMT_medium()
352
353#define spin_until_cond(cond) \
354do { \
355 if (unlikely(!(cond))) { \
356 spin_begin(); \
357 do { \
358 spin_cpu_relax(); \
359 } while (!(cond)); \
360 spin_end(); \
361 } \
362} while (0)
363
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000364#else
365#define cpu_relax() barrier()
366#endif
367
Anton Blanchard2f251942006-03-27 11:46:18 +1100368/* Check that a certain kernel stack pointer is valid in task_struct p */
369int validate_sp(unsigned long sp, struct task_struct *p,
370 unsigned long nbytes);
371
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000372/*
373 * Prefetch macros.
374 */
375#define ARCH_HAS_PREFETCH
376#define ARCH_HAS_PREFETCHW
377#define ARCH_HAS_SPINLOCK_PREFETCH
378
379static inline void prefetch(const void *x)
380{
381 if (unlikely(!x))
382 return;
383
384 __asm__ __volatile__ ("dcbt 0,%0" : : "r" (x));
385}
386
387static inline void prefetchw(const void *x)
388{
389 if (unlikely(!x))
390 return;
391
392 __asm__ __volatile__ ("dcbtst 0,%0" : : "r" (x));
393}
394
395#define spin_lock_prefetch(x) prefetchw(x)
396
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000397#define HAVE_ARCH_PICK_MMAP_LAYOUT
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000398
Josh Boyerefbda862009-03-25 06:23:59 +0000399#ifdef CONFIG_PPC64
Michael Neuling2b3f8e82013-05-26 18:09:41 +0000400static inline unsigned long get_clean_sp(unsigned long sp, int is_32)
Josh Boyerefbda862009-03-25 06:23:59 +0000401{
Josh Boyerefbda862009-03-25 06:23:59 +0000402 if (is_32)
Michael Neuling2b3f8e82013-05-26 18:09:41 +0000403 return sp & 0x0ffffffffUL;
Josh Boyerefbda862009-03-25 06:23:59 +0000404 return sp;
405}
406#else
Michael Neuling2b3f8e82013-05-26 18:09:41 +0000407static inline unsigned long get_clean_sp(unsigned long sp, int is_32)
Josh Boyerefbda862009-03-25 06:23:59 +0000408{
Michael Neuling2b3f8e82013-05-26 18:09:41 +0000409 return sp;
Josh Boyerefbda862009-03-25 06:23:59 +0000410}
411#endif
412
Nicholas Piggin10d91612019-04-13 00:30:52 +1000413/* asm stubs */
414extern unsigned long isa300_idle_stop_noloss(unsigned long psscr_val);
415extern unsigned long isa300_idle_stop_mayloss(unsigned long psscr_val);
416extern unsigned long isa206_idle_insn_mayloss(unsigned long type);
417
Deepthi Dharware8bb3e02011-11-30 02:47:03 +0000418extern unsigned long cpuidle_disable;
Deepthi Dharwar771dae82011-11-30 02:46:31 +0000419enum idle_boot_override {IDLE_NO_OVERRIDE = 0, IDLE_POWERSAVE_OFF};
420
David Howellsae3a1972012-03-28 18:30:02 +0100421extern int powersave_nap; /* set if nap mode can be used in idle loop */
Nicholas Piggin10d91612019-04-13 00:30:52 +1000422
Nicholas Piggin2201f992017-06-13 23:05:45 +1000423extern void power7_idle_type(unsigned long type);
Nicholas Piggin2201f992017-06-13 23:05:45 +1000424extern void power9_idle_type(unsigned long stop_psscr_val,
425 unsigned long stop_psscr_mask);
Shreyas B. Prabhubcef83a2016-07-08 11:50:49 +0530426
David Howellsae3a1972012-03-28 18:30:02 +0100427extern void flush_instruction_cache(void);
428extern void hard_reset_now(void);
429extern void poweroff_now(void);
430extern int fix_alignment(struct pt_regs *);
431extern void cvt_fd(float *from, double *to);
432extern void cvt_df(double *from, float *to);
433extern void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val);
434
435#ifdef CONFIG_PPC64
436/*
437 * We handle most unaligned accesses in hardware. On the other hand
438 * unaligned DMA can be very expensive on some ppc64 IO chips (it does
439 * powers of 2 writes until it reaches sufficient alignment).
440 *
441 * Based on this we disable the IP header alignment in network drivers.
442 */
443#define NET_IP_ALIGN 0
444#endif
445
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000446#endif /* __KERNEL__ */
447#endif /* __ASSEMBLY__ */
448#endif /* _ASM_POWERPC_PROCESSOR_H */