blob: 2edab34ee28898085b69c38ba51634f055abaf82 [file] [log] [blame]
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001#ifndef _ASM_POWERPC_PROCESSOR_H
2#define _ASM_POWERPC_PROCESSOR_H
3
4/*
5 * Copyright (C) 2001 PPC 64 Team, IBM Corp
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version
10 * 2 of the License, or (at your option) any later version.
11 */
12
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100013#include <asm/reg.h>
14
Michael Neulingc6e67712008-06-25 14:07:18 +100015#ifdef CONFIG_VSX
16#define TS_FPRWIDTH 2
Anton Blancharde156bd82013-09-23 12:04:37 +100017
18#ifdef __BIG_ENDIAN__
19#define TS_FPROFFSET 0
20#define TS_VSRLOWOFFSET 1
21#else
22#define TS_FPROFFSET 1
23#define TS_VSRLOWOFFSET 0
24#endif
25
Michael Neulingc6e67712008-06-25 14:07:18 +100026#else
Michael Neuling9c75a312008-06-26 17:07:48 +100027#define TS_FPRWIDTH 1
Anton Blancharde156bd82013-09-23 12:04:37 +100028#define TS_FPROFFSET 0
Michael Neulingc6e67712008-06-25 14:07:18 +100029#endif
Michael Neuling9c75a312008-06-26 17:07:48 +100030
Haren Myneni92779242012-12-06 21:49:56 +000031#ifdef CONFIG_PPC64
32/* Default SMT priority is set to 3. Use 11- 13bits to save priority. */
33#define PPR_PRIORITY 3
34#ifdef __ASSEMBLY__
Nicholas Piggin4c2de742018-10-13 00:15:16 +110035#define DEFAULT_PPR (PPR_PRIORITY << 50)
Haren Myneni92779242012-12-06 21:49:56 +000036#else
Nicholas Piggin4c2de742018-10-13 00:15:16 +110037#define DEFAULT_PPR ((u64)PPR_PRIORITY << 50)
Haren Myneni92779242012-12-06 21:49:56 +000038#endif /* __ASSEMBLY__ */
39#endif /* CONFIG_PPC64 */
40
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100041#ifndef __ASSEMBLY__
Christophe Leroy62b84262018-07-05 16:25:09 +000042#include <linux/types.h>
43#include <asm/thread_info.h>
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100044#include <asm/ptrace.h>
Michael Neuling9422de32012-12-20 14:06:44 +000045#include <asm/hw_breakpoint.h>
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100046
Paul Mackerras799d6042005-11-10 13:37:51 +110047/* We do _not_ want to define new machine types at all, those must die
48 * in favor of using the device-tree
49 * -- BenH.
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100050 */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100051
Paul Bolle933ee712013-03-27 00:47:03 +000052/* PREP sub-platform types. Unused */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100053#define _PREP_Motorola 0x01 /* motorola prep */
54#define _PREP_Firm 0x02 /* firmworks prep */
55#define _PREP_IBM 0x00 /* ibm prep */
56#define _PREP_Bull 0x03 /* bull prep */
57
Paul Mackerras799d6042005-11-10 13:37:51 +110058/* CHRP sub-platform types. These are arbitrary */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100059#define _CHRP_Motorola 0x04 /* motorola chrp, the cobra */
60#define _CHRP_IBM 0x05 /* IBM chrp, the longtrail and longtrail 2 */
61#define _CHRP_Pegasos 0x06 /* Genesi/bplan's Pegasos and Pegasos2 */
Benjamin Herrenschmidt26c50322006-07-04 14:16:28 +100062#define _CHRP_briq 0x07 /* TotalImpact's briQ */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100063
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +110064#if defined(__KERNEL__) && defined(CONFIG_PPC32)
65
66extern int _chrp_type;
Paul Mackerras799d6042005-11-10 13:37:51 +110067
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +110068#endif /* defined(__KERNEL__) && defined(CONFIG_PPC32) */
69
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100070/* Macros for adjusting thread priority (hardware multi-threading) */
71#define HMT_very_low() asm volatile("or 31,31,31 # very low priority")
72#define HMT_low() asm volatile("or 1,1,1 # low priority")
73#define HMT_medium_low() asm volatile("or 6,6,6 # medium low priority")
74#define HMT_medium() asm volatile("or 2,2,2 # medium priority")
75#define HMT_medium_high() asm volatile("or 5,5,5 # medium high priority")
76#define HMT_high() asm volatile("or 3,3,3 # high priority")
77
78#ifdef __KERNEL__
79
Christophe Leroy92ab45c2019-01-31 10:08:48 +000080#ifdef CONFIG_PPC64
81#include <asm/task_size_64.h>
82#else
83#include <asm/task_size_32.h>
84#endif
85
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100086struct task_struct;
87void start_thread(struct pt_regs *regs, unsigned long fdptr, unsigned long sp);
88void release_thread(struct task_struct *);
89
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100090typedef struct {
91 unsigned long seg;
92} mm_segment_t;
93
Paul Mackerrasde79f7b2013-09-10 20:20:42 +100094#define TS_FPR(i) fp_state.fpr[i][TS_FPROFFSET]
Cyril Bur000ec282016-09-23 16:18:25 +100095#define TS_CKFPR(i) ckfp_state.fpr[i][TS_FPROFFSET]
Paul Mackerrasde79f7b2013-09-10 20:20:42 +100096
97/* FP and VSX 0-31 register set */
98struct thread_fp_state {
99 u64 fpr[32][TS_FPRWIDTH] __attribute__((aligned(16)));
100 u64 fpscr; /* Floating point status */
101};
102
103/* Complete AltiVec register set including VSCR */
104struct thread_vr_state {
105 vector128 vr[32] __attribute__((aligned(16)));
106 vector128 vscr __attribute__((aligned(16)));
107};
Michael Neuling9c75a312008-06-26 17:07:48 +1000108
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530109struct debug_reg {
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000110#ifdef CONFIG_PPC_ADV_DEBUG_REGS
111 /*
112 * The following help to manage the use of Debug Control Registers
113 * om the BookE platforms.
114 */
Bharat Bhushand8899bb2013-05-22 09:50:58 +0530115 uint32_t dbcr0;
116 uint32_t dbcr1;
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000117#ifdef CONFIG_BOOKE
Bharat Bhushand8899bb2013-05-22 09:50:58 +0530118 uint32_t dbcr2;
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000119#endif
120 /*
121 * The stored value of the DBSR register will be the value at the
122 * last debug interrupt. This register can only be read from the
123 * user (will never be written to) and has value while helping to
124 * describe the reason for the last debug trap. Torez
125 */
Bharat Bhushand8899bb2013-05-22 09:50:58 +0530126 uint32_t dbsr;
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000127 /*
128 * The following will contain addresses used by debug applications
129 * to help trace and trap on particular address locations.
130 * The bits in the Debug Control Registers above help define which
131 * of the following registers will contain valid data and/or addresses.
132 */
133 unsigned long iac1;
134 unsigned long iac2;
135#if CONFIG_PPC_ADV_DEBUG_IACS > 2
136 unsigned long iac3;
137 unsigned long iac4;
138#endif
139 unsigned long dac1;
140 unsigned long dac2;
141#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
142 unsigned long dvc1;
143 unsigned long dvc2;
144#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000145#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530146};
147
148struct thread_struct {
149 unsigned long ksp; /* Kernel stack pointer */
Bharat Bhushan95791982013-06-26 11:12:22 +0530150
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530151#ifdef CONFIG_PPC64
152 unsigned long ksp_vsid;
153#endif
154 struct pt_regs *regs; /* Pointer to saved register state */
Michael Ellermanba0635fc2018-05-14 23:03:15 +1000155 mm_segment_t addr_limit; /* for get_fs() validation */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530156#ifdef CONFIG_BOOKE
157 /* BookE base exception scratch space; align on cacheline */
158 unsigned long normsave[8] ____cacheline_aligned;
159#endif
160#ifdef CONFIG_PPC32
161 void *pgdir; /* root of page-table tree */
162 unsigned long ksp_limit; /* if ksp <= ksp_limit stack overflow */
Christophe Leroy0df977e2019-02-21 10:37:54 +0000163#ifdef CONFIG_PPC_RTAS
164 unsigned long rtas_sp; /* stack pointer for when in RTAS */
165#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530166#endif
Bharat Bhushan95791982013-06-26 11:12:22 +0530167 /* Debug Registers */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530168 struct debug_reg debug;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000169 struct thread_fp_state fp_state;
Paul Mackerras18461962013-09-10 20:21:10 +1000170 struct thread_fp_state *fp_save_area;
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000171 int fpexc_mode; /* floating-point exception mode */
Paul Mackerrase9370ae2006-06-07 16:15:39 +1000172 unsigned int align_ctl; /* alignment handling control */
K.Prasad5aae8a52010-06-15 11:35:19 +0530173#ifdef CONFIG_HAVE_HW_BREAKPOINT
174 struct perf_event *ptrace_bps[HBP_NUM];
175 /*
176 * Helps identify source of single-step exception and subsequent
177 * hw-breakpoint enablement
178 */
179 struct perf_event *last_hit_ubp;
180#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Michael Neuling9422de32012-12-20 14:06:44 +0000181 struct arch_hw_breakpoint hw_brk; /* info on the hardware breakpoint */
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000182 unsigned long trap_nr; /* last trap # on this thread */
Nicholas Piggin5434ae72018-09-15 01:30:56 +1000183 u8 load_slb; /* Ages out SLB preload cache entries */
Cyril Bur70fe3d92016-02-29 17:53:47 +1100184 u8 load_fp;
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000185#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100186 u8 load_vec;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000187 struct thread_vr_state vr_state;
Paul Mackerras18461962013-09-10 20:21:10 +1000188 struct thread_vr_state *vr_save_area;
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000189 unsigned long vrsave;
190 int used_vr; /* set if process has used altivec */
191#endif /* CONFIG_ALTIVEC */
Michael Neulingc6e67712008-06-25 14:07:18 +1000192#ifdef CONFIG_VSX
193 /* VSR status */
Simon Guo71528d82016-03-25 01:12:21 +0800194 int used_vsr; /* set if process has used VSX */
Michael Neulingc6e67712008-06-25 14:07:18 +1000195#endif /* CONFIG_VSX */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000196#ifdef CONFIG_SPE
197 unsigned long evr[32]; /* upper 32-bits of SPE regs */
198 u64 acc; /* Accumulator */
199 unsigned long spefscr; /* SPE & eFP status */
Joseph Myers640e9222013-12-10 23:07:45 +0000200 unsigned long spefscr_last; /* SPEFSCR value on last prctl
201 call or trap return */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000202 int used_spe; /* set if process has used spe */
203#endif /* CONFIG_SPE */
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000204#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000205 u8 load_tm;
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000206 u64 tm_tfhar; /* Transaction fail handler addr */
207 u64 tm_texasr; /* Transaction exception & summary */
208 u64 tm_tfiar; /* Transaction fail instr address reg */
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000209 struct pt_regs ckpt_regs; /* Checkpointed registers */
210
Michael Neuling28e61cc2013-08-09 17:29:31 +1000211 unsigned long tm_tar;
212 unsigned long tm_ppr;
213 unsigned long tm_dscr;
214
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000215 /*
Cyril Burdc310662016-09-23 16:18:24 +1000216 * Checkpointed FP and VSX 0-31 register set.
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000217 *
218 * When a transaction is active/signalled/scheduled etc., *regs is the
219 * most recent set of/speculated GPRs with ckpt_regs being the older
220 * checkpointed regs to which we roll back if transaction aborts.
221 *
Cyril Burdc310662016-09-23 16:18:24 +1000222 * These are analogous to how ckpt_regs and pt_regs work
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000223 */
Cyril Bur000ec282016-09-23 16:18:25 +1000224 struct thread_fp_state ckfp_state; /* Checkpointed FP state */
225 struct thread_vr_state ckvr_state; /* Checkpointed VR state */
226 unsigned long ckvrsave; /* Checkpointed VRSAVE */
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000227#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Ram Pai06bb53b2018-01-18 17:50:31 -0800228#ifdef CONFIG_PPC_MEM_KEYS
229 unsigned long amr;
230 unsigned long iamr;
231 unsigned long uamor;
232#endif
Alexander Graf97e49252010-04-16 00:11:51 +0200233#ifdef CONFIG_KVM_BOOK3S_32_HANDLER
234 void* kvm_shadow_vcpu; /* KVM internal data */
235#endif /* CONFIG_KVM_BOOK3S_32_HANDLER */
Scott Woodd30f6e42011-12-20 15:34:43 +0000236#if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
237 struct kvm_vcpu *kvm_vcpu;
238#endif
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000239#ifdef CONFIG_PPC64
240 unsigned long dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +1100241 unsigned long fscr;
Anshuman Khanduald3cb06e2015-05-21 12:13:04 +0530242 /*
243 * This member element dscr_inherit indicates that the process
244 * has explicitly attempted and changed the DSCR register value
245 * for itself. Hence kernel wont use the default CPU DSCR value
246 * contained in the PACA structure anymore during process context
247 * switch. Once this variable is set, this behaviour will also be
248 * inherited to all the children of this process from that point
249 * onwards.
250 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000251 int dscr_inherit;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -0800252 unsigned long tidr;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000253#endif
Ian Munsie2468dcf2013-02-07 15:46:58 +0000254#ifdef CONFIG_PPC_BOOK3S_64
255 unsigned long tar;
Michael Ellerman93533742013-04-30 20:17:04 +0000256 unsigned long ebbrr;
257 unsigned long ebbhr;
258 unsigned long bescr;
Michael Ellerman59affcd2013-05-21 16:31:12 +0000259 unsigned long siar;
260 unsigned long sdar;
261 unsigned long sier;
Michael Ellerman59affcd2013-05-21 16:31:12 +0000262 unsigned long mmcr2;
Michael Ellerman330a1eb2013-06-28 18:15:16 +1000263 unsigned mmcr0;
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -0800264
Michael Ellerman330a1eb2013-06-28 18:15:16 +1000265 unsigned used_ebb;
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -0800266 unsigned int used_vas;
Ian Munsie2468dcf2013-02-07 15:46:58 +0000267#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000268};
269
270#define ARCH_MIN_TASKALIGN 16
271
272#define INIT_SP (sizeof(init_stack) + (unsigned long) &init_stack)
Kumar Gala85218822008-04-28 16:21:22 +1000273#define INIT_SP_LIMIT \
274 (_ALIGN_UP(sizeof(init_thread_info), 16) + (unsigned long) &init_stack)
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000275
Liu Yu6a800f32008-10-28 11:50:21 +0800276#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +0000277#define SPEFSCR_INIT \
278 .spefscr = SPEFSCR_FINVE | SPEFSCR_FDBZE | SPEFSCR_FUNFE | SPEFSCR_FOVFE, \
279 .spefscr_last = SPEFSCR_FINVE | SPEFSCR_FDBZE | SPEFSCR_FUNFE | SPEFSCR_FOVFE,
Liu Yu6a800f32008-10-28 11:50:21 +0800280#else
281#define SPEFSCR_INIT
282#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000283
284#ifdef CONFIG_PPC32
285#define INIT_THREAD { \
286 .ksp = INIT_SP, \
Kumar Gala85218822008-04-28 16:21:22 +1000287 .ksp_limit = INIT_SP_LIMIT, \
Michael Ellermanba0635fc2018-05-14 23:03:15 +1000288 .addr_limit = KERNEL_DS, \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000289 .pgdir = swapper_pg_dir, \
290 .fpexc_mode = MSR_FE0 | MSR_FE1, \
Liu Yu6a800f32008-10-28 11:50:21 +0800291 SPEFSCR_INIT \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000292}
293#else
294#define INIT_THREAD { \
295 .ksp = INIT_SP, \
296 .regs = (struct pt_regs *)INIT_SP - 1, /* XXX bogus, I think */ \
Michael Ellermanba0635fc2018-05-14 23:03:15 +1000297 .addr_limit = KERNEL_DS, \
Arnd Bergmannddf5f752006-06-20 02:30:33 +0200298 .fpexc_mode = 0, \
Michael Neulingb57bd2d2016-06-09 12:31:08 +1000299 .fscr = FSCR_TAR | FSCR_EBB \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000300}
301#endif
302
Srinivasa Dse5093ff2008-07-08 00:22:27 +1000303#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.regs)
304
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000305unsigned long get_wchan(struct task_struct *p);
306
307#define KSTK_EIP(tsk) ((tsk)->thread.regs? (tsk)->thread.regs->nip: 0)
308#define KSTK_ESP(tsk) ((tsk)->thread.regs? (tsk)->thread.regs->gpr[1]: 0)
309
310/* Get/set floating-point exception mode */
311#define GET_FPEXC_CTL(tsk, adr) get_fpexc_mode((tsk), (adr))
312#define SET_FPEXC_CTL(tsk, val) set_fpexc_mode((tsk), (val))
313
314extern int get_fpexc_mode(struct task_struct *tsk, unsigned long adr);
315extern int set_fpexc_mode(struct task_struct *tsk, unsigned int val);
316
Paul Mackerrasfab5db92006-06-07 16:14:40 +1000317#define GET_ENDIAN(tsk, adr) get_endian((tsk), (adr))
318#define SET_ENDIAN(tsk, val) set_endian((tsk), (val))
319
320extern int get_endian(struct task_struct *tsk, unsigned long adr);
321extern int set_endian(struct task_struct *tsk, unsigned int val);
322
Paul Mackerrase9370ae2006-06-07 16:15:39 +1000323#define GET_UNALIGN_CTL(tsk, adr) get_unalign_ctl((tsk), (adr))
324#define SET_UNALIGN_CTL(tsk, val) set_unalign_ctl((tsk), (val))
325
326extern int get_unalign_ctl(struct task_struct *tsk, unsigned long adr);
327extern int set_unalign_ctl(struct task_struct *tsk, unsigned int val);
328
Paul Mackerras18461962013-09-10 20:21:10 +1000329extern void load_fp_state(struct thread_fp_state *fp);
330extern void store_fp_state(struct thread_fp_state *fp);
331extern void load_vr_state(struct thread_vr_state *vr);
332extern void store_vr_state(struct thread_vr_state *vr);
333
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000334static inline unsigned int __unpack_fe01(unsigned long msr_bits)
335{
336 return ((msr_bits & MSR_FE0) >> 10) | ((msr_bits & MSR_FE1) >> 8);
337}
338
339static inline unsigned long __pack_fe01(unsigned int fpmode)
340{
341 return ((fpmode << 10) & MSR_FE0) | ((fpmode << 8) & MSR_FE1);
342}
343
344#ifdef CONFIG_PPC64
345#define cpu_relax() do { HMT_low(); HMT_medium(); barrier(); } while (0)
Nicholas Pigginede8e2b2017-06-06 23:08:31 +1000346
347#define spin_begin() HMT_low()
348
349#define spin_cpu_relax() barrier()
350
351#define spin_cpu_yield() spin_cpu_relax()
352
353#define spin_end() HMT_medium()
354
355#define spin_until_cond(cond) \
356do { \
357 if (unlikely(!(cond))) { \
358 spin_begin(); \
359 do { \
360 spin_cpu_relax(); \
361 } while (!(cond)); \
362 spin_end(); \
363 } \
364} while (0)
365
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000366#else
367#define cpu_relax() barrier()
368#endif
369
Anton Blanchard2f251942006-03-27 11:46:18 +1100370/* Check that a certain kernel stack pointer is valid in task_struct p */
371int validate_sp(unsigned long sp, struct task_struct *p,
372 unsigned long nbytes);
373
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000374/*
375 * Prefetch macros.
376 */
377#define ARCH_HAS_PREFETCH
378#define ARCH_HAS_PREFETCHW
379#define ARCH_HAS_SPINLOCK_PREFETCH
380
381static inline void prefetch(const void *x)
382{
383 if (unlikely(!x))
384 return;
385
386 __asm__ __volatile__ ("dcbt 0,%0" : : "r" (x));
387}
388
389static inline void prefetchw(const void *x)
390{
391 if (unlikely(!x))
392 return;
393
394 __asm__ __volatile__ ("dcbtst 0,%0" : : "r" (x));
395}
396
397#define spin_lock_prefetch(x) prefetchw(x)
398
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000399#define HAVE_ARCH_PICK_MMAP_LAYOUT
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000400
Josh Boyerefbda862009-03-25 06:23:59 +0000401#ifdef CONFIG_PPC64
Michael Neuling2b3f8e82013-05-26 18:09:41 +0000402static inline unsigned long get_clean_sp(unsigned long sp, int is_32)
Josh Boyerefbda862009-03-25 06:23:59 +0000403{
Josh Boyerefbda862009-03-25 06:23:59 +0000404 if (is_32)
Michael Neuling2b3f8e82013-05-26 18:09:41 +0000405 return sp & 0x0ffffffffUL;
Josh Boyerefbda862009-03-25 06:23:59 +0000406 return sp;
407}
408#else
Michael Neuling2b3f8e82013-05-26 18:09:41 +0000409static inline unsigned long get_clean_sp(unsigned long sp, int is_32)
Josh Boyerefbda862009-03-25 06:23:59 +0000410{
Michael Neuling2b3f8e82013-05-26 18:09:41 +0000411 return sp;
Josh Boyerefbda862009-03-25 06:23:59 +0000412}
413#endif
414
Deepthi Dharware8bb3e02011-11-30 02:47:03 +0000415extern unsigned long cpuidle_disable;
Deepthi Dharwar771dae82011-11-30 02:46:31 +0000416enum idle_boot_override {IDLE_NO_OVERRIDE = 0, IDLE_POWERSAVE_OFF};
417
David Howellsae3a1972012-03-28 18:30:02 +0100418extern int powersave_nap; /* set if nap mode can be used in idle loop */
Nicholas Piggin2201f992017-06-13 23:05:45 +1000419extern unsigned long power7_idle_insn(unsigned long type); /* PNV_THREAD_NAP/etc*/
420extern void power7_idle_type(unsigned long type);
421extern unsigned long power9_idle_stop(unsigned long psscr_val);
Nicholas Piggin3d4fbff2017-11-18 00:08:05 +1000422extern unsigned long power9_offline_stop(unsigned long psscr_val);
Nicholas Piggin2201f992017-06-13 23:05:45 +1000423extern void power9_idle_type(unsigned long stop_psscr_val,
424 unsigned long stop_psscr_mask);
Shreyas B. Prabhubcef83a2016-07-08 11:50:49 +0530425
David Howellsae3a1972012-03-28 18:30:02 +0100426extern void flush_instruction_cache(void);
427extern void hard_reset_now(void);
428extern void poweroff_now(void);
429extern int fix_alignment(struct pt_regs *);
430extern void cvt_fd(float *from, double *to);
431extern void cvt_df(double *from, float *to);
432extern void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val);
433
434#ifdef CONFIG_PPC64
435/*
436 * We handle most unaligned accesses in hardware. On the other hand
437 * unaligned DMA can be very expensive on some ppc64 IO chips (it does
438 * powers of 2 writes until it reaches sufficient alignment).
439 *
440 * Based on this we disable the IP header alignment in network drivers.
441 */
442#define NET_IP_ALIGN 0
443#endif
444
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000445#endif /* __KERNEL__ */
446#endif /* __ASSEMBLY__ */
447#endif /* _ASM_POWERPC_PROCESSOR_H */