blob: 3aa5bf58cf3231b92ba5223fc2b2316819263d27 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
David Howells760285e2012-10-02 18:01:07 +010046#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010047
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030049#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010050#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070051#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080052#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Kristian Høgsberg112b7152009-01-04 16:55:33 -050054static struct drm_driver driver;
55
Chris Wilson0673ad42016-06-24 14:00:22 +010056static unsigned int i915_load_fail_count;
57
58bool __i915_inject_load_failure(const char *func, int line)
59{
60 if (i915_load_fail_count >= i915.inject_load_failure)
61 return false;
62
63 if (++i915_load_fail_count == i915.inject_load_failure) {
64 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
65 i915.inject_load_failure, func, line);
66 return true;
67 }
68
69 return false;
70}
71
72#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
73#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
74 "providing the dmesg log by booting with drm.debug=0xf"
75
76void
77__i915_printk(struct drm_i915_private *dev_priv, const char *level,
78 const char *fmt, ...)
79{
80 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030081 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010082 bool is_error = level[1] <= KERN_ERR[1];
83 bool is_debug = level[1] == KERN_DEBUG[1];
84 struct va_format vaf;
85 va_list args;
86
87 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
88 return;
89
90 va_start(args, fmt);
91
92 vaf.fmt = fmt;
93 vaf.va = &args;
94
David Weinehallc49d13e2016-08-22 13:32:42 +030095 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010096 __builtin_return_address(0), &vaf);
97
98 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +030099 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100100 shown_bug_once = true;
101 }
102
103 va_end(args);
104}
105
106static bool i915_error_injected(struct drm_i915_private *dev_priv)
107{
108 return i915.inject_load_failure &&
109 i915_load_fail_count == i915.inject_load_failure;
110}
111
112#define i915_load_error(dev_priv, fmt, ...) \
113 __i915_printk(dev_priv, \
114 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
115 fmt, ##__VA_ARGS__)
116
117
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100118static enum intel_pch intel_virt_detect_pch(struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100119{
120 enum intel_pch ret = PCH_NOP;
121
122 /*
123 * In a virtualized passthrough environment we can be in a
124 * setup where the ISA bridge is not able to be passed through.
125 * In this case, a south bridge can be emulated and we have to
126 * make an educated guess as to which PCH is really there.
127 */
128
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100129 if (IS_GEN5(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100130 ret = PCH_IBX;
131 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100132 } else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100133 ret = PCH_CPT;
134 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100135 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100136 ret = PCH_LPT;
137 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100138 } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100139 ret = PCH_SPT;
140 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
141 }
142
143 return ret;
144}
145
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000146static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800147{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200148 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800149
Ben Widawskyce1bb322013-04-05 13:12:44 -0700150 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
151 * (which really amounts to a PCH but no South Display).
152 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000153 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700154 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 return;
156 }
157
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800158 /*
159 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
160 * make graphics device passthrough work easy for VMM, that only
161 * need to expose ISA bridge to let driver know the real hardware
162 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800163 *
164 * In some virtualized environments (e.g. XEN), there is irrelevant
165 * ISA bridge in the system. To work reliably, we should scan trhough
166 * all the ISA bridge devices and check for the first match, instead
167 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800168 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200169 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800170 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200171 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200172 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800173
Jesse Barnes90711d52011-04-28 14:48:02 -0700174 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
175 dev_priv->pch_type = PCH_IBX;
176 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100177 WARN_ON(!IS_GEN5(dev_priv));
Jesse Barnes90711d52011-04-28 14:48:02 -0700178 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800179 dev_priv->pch_type = PCH_CPT;
180 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100181 WARN_ON(!(IS_GEN6(dev_priv) ||
182 IS_IVYBRIDGE(dev_priv)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700183 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
184 /* PantherPoint is CPT compatible */
185 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300186 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100187 WARN_ON(!(IS_GEN6(dev_priv) ||
188 IS_IVYBRIDGE(dev_priv)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300189 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
190 dev_priv->pch_type = PCH_LPT;
191 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100192 WARN_ON(!IS_HASWELL(dev_priv) &&
193 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100194 WARN_ON(IS_HSW_ULT(dev_priv) ||
195 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800196 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
197 dev_priv->pch_type = PCH_LPT;
198 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100199 WARN_ON(!IS_HASWELL(dev_priv) &&
200 !IS_BROADWELL(dev_priv));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100201 WARN_ON(!IS_HSW_ULT(dev_priv) &&
202 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530203 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
204 dev_priv->pch_type = PCH_SPT;
205 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100206 WARN_ON(!IS_SKYLAKE(dev_priv) &&
207 !IS_KABYLAKE(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530208 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
209 dev_priv->pch_type = PCH_SPT;
210 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100211 WARN_ON(!IS_SKYLAKE(dev_priv) &&
212 !IS_KABYLAKE(dev_priv));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700213 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
214 dev_priv->pch_type = PCH_KBP;
215 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
Tvrtko Ursulin08537232016-10-13 11:03:02 +0100216 WARN_ON(!IS_KABYLAKE(dev_priv));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100217 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700218 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100219 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200220 pch->subsystem_vendor ==
221 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
222 pch->subsystem_device ==
223 PCI_SUBDEVICE_ID_QEMU)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +0100224 dev_priv->pch_type =
225 intel_virt_detect_pch(dev_priv);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200226 } else
227 continue;
228
Rui Guo6a9c4b32013-06-19 21:10:23 +0800229 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800230 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800231 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800232 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200233 DRM_DEBUG_KMS("No PCH found.\n");
234
235 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800236}
237
Chris Wilson0673ad42016-06-24 14:00:22 +0100238static int i915_getparam(struct drm_device *dev, void *data,
239 struct drm_file *file_priv)
240{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100241 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300242 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100243 drm_i915_getparam_t *param = data;
244 int value;
245
246 switch (param->param) {
247 case I915_PARAM_IRQ_ACTIVE:
248 case I915_PARAM_ALLOW_BATCHBUFFER:
249 case I915_PARAM_LAST_DISPATCH:
250 /* Reject all old ums/dri params. */
251 return -ENODEV;
252 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300253 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100254 break;
255 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300256 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100257 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100258 case I915_PARAM_NUM_FENCES_AVAIL:
259 value = dev_priv->num_fence_regs;
260 break;
261 case I915_PARAM_HAS_OVERLAY:
262 value = dev_priv->overlay ? 1 : 0;
263 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100264 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530265 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100266 break;
267 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530268 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100269 break;
270 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530271 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100272 break;
273 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530274 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100275 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100276 case I915_PARAM_HAS_EXEC_CONSTANTS:
David Weinehall16162472016-09-02 13:46:17 +0300277 value = INTEL_GEN(dev_priv) >= 4;
Chris Wilson0673ad42016-06-24 14:00:22 +0100278 break;
279 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300280 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100281 break;
282 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300283 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100284 break;
285 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300286 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100287 break;
288 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100289 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100290 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100291 case I915_PARAM_HAS_SECURE_BATCHES:
292 value = capable(CAP_SYS_ADMIN);
293 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100294 case I915_PARAM_CMD_PARSER_VERSION:
295 value = i915_cmd_parser_get_version(dev_priv);
296 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100297 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300298 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100299 if (!value)
300 return -ENODEV;
301 break;
302 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300303 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100304 if (!value)
305 return -ENODEV;
306 break;
307 case I915_PARAM_HAS_GPU_RESET:
308 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
309 break;
310 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300311 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100312 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100313 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300314 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100315 break;
316 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300317 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100318 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800319 case I915_PARAM_HUC_STATUS:
320 /* The register is already force-woken. We dont need
321 * any rpm here
322 */
323 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
324 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100325 case I915_PARAM_MMAP_GTT_VERSION:
326 /* Though we've started our numbering from 1, and so class all
327 * earlier versions as 0, in effect their value is undefined as
328 * the ioctl will report EINVAL for the unknown param!
329 */
330 value = i915_gem_mmap_gtt_version();
331 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000332 case I915_PARAM_HAS_SCHEDULER:
333 value = dev_priv->engine[RCS] &&
334 dev_priv->engine[RCS]->schedule;
335 break;
David Weinehall16162472016-09-02 13:46:17 +0300336 case I915_PARAM_MMAP_VERSION:
337 /* Remember to bump this if the version changes! */
338 case I915_PARAM_HAS_GEM:
339 case I915_PARAM_HAS_PAGEFLIPPING:
340 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
341 case I915_PARAM_HAS_RELAXED_FENCING:
342 case I915_PARAM_HAS_COHERENT_RINGS:
343 case I915_PARAM_HAS_RELAXED_DELTA:
344 case I915_PARAM_HAS_GEN7_SOL_RESET:
345 case I915_PARAM_HAS_WAIT_TIMEOUT:
346 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
347 case I915_PARAM_HAS_PINNED_BATCHES:
348 case I915_PARAM_HAS_EXEC_NO_RELOC:
349 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
350 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
351 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000352 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000353 case I915_PARAM_HAS_EXEC_FENCE:
David Weinehall16162472016-09-02 13:46:17 +0300354 /* For the time being all of these are always true;
355 * if some supported hardware does not have one of these
356 * features this value needs to be provided from
357 * INTEL_INFO(), a feature macro, or similar.
358 */
359 value = 1;
360 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100361 default:
362 DRM_DEBUG("Unknown parameter %d\n", param->param);
363 return -EINVAL;
364 }
365
Chris Wilsondda33002016-06-24 14:00:23 +0100366 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100367 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100368
369 return 0;
370}
371
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000372static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100373{
Chris Wilson0673ad42016-06-24 14:00:22 +0100374 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
375 if (!dev_priv->bridge_dev) {
376 DRM_ERROR("bridge device not found\n");
377 return -1;
378 }
379 return 0;
380}
381
382/* Allocate space for the MCH regs if needed, return nonzero on error */
383static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000384intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100385{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000386 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100387 u32 temp_lo, temp_hi = 0;
388 u64 mchbar_addr;
389 int ret;
390
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000391 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100392 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
393 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
394 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
395
396 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
397#ifdef CONFIG_PNP
398 if (mchbar_addr &&
399 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
400 return 0;
401#endif
402
403 /* Get some space for it */
404 dev_priv->mch_res.name = "i915 MCHBAR";
405 dev_priv->mch_res.flags = IORESOURCE_MEM;
406 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
407 &dev_priv->mch_res,
408 MCHBAR_SIZE, MCHBAR_SIZE,
409 PCIBIOS_MIN_MEM,
410 0, pcibios_align_resource,
411 dev_priv->bridge_dev);
412 if (ret) {
413 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
414 dev_priv->mch_res.start = 0;
415 return ret;
416 }
417
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000418 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100419 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
420 upper_32_bits(dev_priv->mch_res.start));
421
422 pci_write_config_dword(dev_priv->bridge_dev, reg,
423 lower_32_bits(dev_priv->mch_res.start));
424 return 0;
425}
426
427/* Setup MCHBAR if possible, return true if we should disable it again */
428static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000429intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100430{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000431 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100432 u32 temp;
433 bool enabled;
434
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100435 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100436 return;
437
438 dev_priv->mchbar_need_disable = false;
439
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100440 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100441 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
442 enabled = !!(temp & DEVEN_MCHBAR_EN);
443 } else {
444 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
445 enabled = temp & 1;
446 }
447
448 /* If it's already enabled, don't have to do anything */
449 if (enabled)
450 return;
451
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000452 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100453 return;
454
455 dev_priv->mchbar_need_disable = true;
456
457 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100458 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100459 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
460 temp | DEVEN_MCHBAR_EN);
461 } else {
462 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
463 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
464 }
465}
466
467static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000468intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100469{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000470 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100471
472 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100473 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100474 u32 deven_val;
475
476 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
477 &deven_val);
478 deven_val &= ~DEVEN_MCHBAR_EN;
479 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
480 deven_val);
481 } else {
482 u32 mchbar_val;
483
484 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
485 &mchbar_val);
486 mchbar_val &= ~1;
487 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
488 mchbar_val);
489 }
490 }
491
492 if (dev_priv->mch_res.start)
493 release_resource(&dev_priv->mch_res);
494}
495
496/* true = enable decode, false = disable decoder */
497static unsigned int i915_vga_set_decode(void *cookie, bool state)
498{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000499 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100500
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000501 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100502 if (state)
503 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
504 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
505 else
506 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
507}
508
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000509static int i915_resume_switcheroo(struct drm_device *dev);
510static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
511
Chris Wilson0673ad42016-06-24 14:00:22 +0100512static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
513{
514 struct drm_device *dev = pci_get_drvdata(pdev);
515 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
516
517 if (state == VGA_SWITCHEROO_ON) {
518 pr_info("switched on\n");
519 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
520 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300521 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100522 i915_resume_switcheroo(dev);
523 dev->switch_power_state = DRM_SWITCH_POWER_ON;
524 } else {
525 pr_info("switched off\n");
526 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
527 i915_suspend_switcheroo(dev, pmm);
528 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
529 }
530}
531
532static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
533{
534 struct drm_device *dev = pci_get_drvdata(pdev);
535
536 /*
537 * FIXME: open_count is protected by drm_global_mutex but that would lead to
538 * locking inversion with the driver load path. And the access here is
539 * completely racy anyway. So don't bother with locking for now.
540 */
541 return dev->open_count == 0;
542}
543
544static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
545 .set_gpu_state = i915_switcheroo_set_state,
546 .reprobe = NULL,
547 .can_switch = i915_switcheroo_can_switch,
548};
549
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100550static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100551{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100552 mutex_lock(&dev_priv->drm.struct_mutex);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000553 i915_gem_cleanup_engines(dev_priv);
554 i915_gem_context_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100555 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100556
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000557 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100558
559 WARN_ON(!list_empty(&dev_priv->context_list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100560}
561
562static int i915_load_modeset_init(struct drm_device *dev)
563{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100564 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300565 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100566 int ret;
567
568 if (i915_inject_load_failure())
569 return -ENODEV;
570
571 ret = intel_bios_init(dev_priv);
572 if (ret)
573 DRM_INFO("failed to find VBIOS tables\n");
574
575 /* If we have > 1 VGA cards, then we need to arbitrate access
576 * to the common VGA resources.
577 *
578 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
579 * then we do not take part in VGA arbitration and the
580 * vga_client_register() fails with -ENODEV.
581 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000582 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100583 if (ret && ret != -ENODEV)
584 goto out;
585
586 intel_register_dsm_handler();
587
David Weinehall52a05c32016-08-22 13:32:44 +0300588 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100589 if (ret)
590 goto cleanup_vga_client;
591
592 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
593 intel_update_rawclk(dev_priv);
594
595 intel_power_domains_init_hw(dev_priv, false);
596
597 intel_csr_ucode_init(dev_priv);
598
599 ret = intel_irq_install(dev_priv);
600 if (ret)
601 goto cleanup_csr;
602
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000603 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100604
605 /* Important: The output setup functions called by modeset_init need
606 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300607 ret = intel_modeset_init(dev);
608 if (ret)
609 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100610
Anusha Srivatsabd132852017-01-18 08:05:53 -0800611 intel_huc_init(dev_priv);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000612 intel_guc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100613
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000614 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100615 if (ret)
616 goto cleanup_irq;
617
618 intel_modeset_gem_init(dev);
619
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000620 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100621 return 0;
622
623 ret = intel_fbdev_init(dev);
624 if (ret)
625 goto cleanup_gem;
626
627 /* Only enable hotplug handling once the fbdev is fully set up. */
628 intel_hpd_init(dev_priv);
629
630 drm_kms_helper_poll_init(dev);
631
632 return 0;
633
634cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000635 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300636 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100637 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100638cleanup_irq:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000639 intel_guc_fini(dev_priv);
Anusha Srivatsabd132852017-01-18 08:05:53 -0800640 intel_huc_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100641 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000642 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100643cleanup_csr:
644 intel_csr_ucode_fini(dev_priv);
645 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300646 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100647cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300648 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100649out:
650 return ret;
651}
652
Chris Wilson0673ad42016-06-24 14:00:22 +0100653static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
654{
655 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100656 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100657 struct i915_ggtt *ggtt = &dev_priv->ggtt;
658 bool primary;
659 int ret;
660
661 ap = alloc_apertures(1);
662 if (!ap)
663 return -ENOMEM;
664
665 ap->ranges[0].base = ggtt->mappable_base;
666 ap->ranges[0].size = ggtt->mappable_end;
667
668 primary =
669 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
670
Daniel Vetter44adece2016-08-10 18:52:34 +0200671 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100672
673 kfree(ap);
674
675 return ret;
676}
Chris Wilson0673ad42016-06-24 14:00:22 +0100677
678#if !defined(CONFIG_VGA_CONSOLE)
679static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
680{
681 return 0;
682}
683#elif !defined(CONFIG_DUMMY_CONSOLE)
684static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
685{
686 return -ENODEV;
687}
688#else
689static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
690{
691 int ret = 0;
692
693 DRM_INFO("Replacing VGA console driver\n");
694
695 console_lock();
696 if (con_is_bound(&vga_con))
697 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
698 if (ret == 0) {
699 ret = do_unregister_con_driver(&vga_con);
700
701 /* Ignore "already unregistered". */
702 if (ret == -ENODEV)
703 ret = 0;
704 }
705 console_unlock();
706
707 return ret;
708}
709#endif
710
Chris Wilson0673ad42016-06-24 14:00:22 +0100711static void intel_init_dpio(struct drm_i915_private *dev_priv)
712{
713 /*
714 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
715 * CHV x1 PHY (DP/HDMI D)
716 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
717 */
718 if (IS_CHERRYVIEW(dev_priv)) {
719 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
720 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
721 } else if (IS_VALLEYVIEW(dev_priv)) {
722 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
723 }
724}
725
726static int i915_workqueues_init(struct drm_i915_private *dev_priv)
727{
728 /*
729 * The i915 workqueue is primarily used for batched retirement of
730 * requests (and thus managing bo) once the task has been completed
731 * by the GPU. i915_gem_retire_requests() is called directly when we
732 * need high-priority retirement, such as waiting for an explicit
733 * bo.
734 *
735 * It is also used for periodic low-priority events, such as
736 * idle-timers and recording error state.
737 *
738 * All tasks on the workqueue are expected to acquire the dev mutex
739 * so there is no point in running more than one instance of the
740 * workqueue at any time. Use an ordered one.
741 */
742 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
743 if (dev_priv->wq == NULL)
744 goto out_err;
745
746 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
747 if (dev_priv->hotplug.dp_wq == NULL)
748 goto out_free_wq;
749
Chris Wilson0673ad42016-06-24 14:00:22 +0100750 return 0;
751
Chris Wilson0673ad42016-06-24 14:00:22 +0100752out_free_wq:
753 destroy_workqueue(dev_priv->wq);
754out_err:
755 DRM_ERROR("Failed to allocate workqueues.\n");
756
757 return -ENOMEM;
758}
759
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000760static void i915_engines_cleanup(struct drm_i915_private *i915)
761{
762 struct intel_engine_cs *engine;
763 enum intel_engine_id id;
764
765 for_each_engine(engine, i915, id)
766 kfree(engine);
767}
768
Chris Wilson0673ad42016-06-24 14:00:22 +0100769static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
770{
Chris Wilson0673ad42016-06-24 14:00:22 +0100771 destroy_workqueue(dev_priv->hotplug.dp_wq);
772 destroy_workqueue(dev_priv->wq);
773}
774
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300775/*
776 * We don't keep the workarounds for pre-production hardware, so we expect our
777 * driver to fail on these machines in one way or another. A little warning on
778 * dmesg may help both the user and the bug triagers.
779 */
780static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
781{
782 if (IS_HSW_EARLY_SDV(dev_priv) ||
783 IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
784 DRM_ERROR("This is a pre-production stepping. "
785 "It may not be fully functional.\n");
786}
787
Chris Wilson0673ad42016-06-24 14:00:22 +0100788/**
789 * i915_driver_init_early - setup state not requiring device access
790 * @dev_priv: device private
791 *
792 * Initialize everything that is a "SW-only" state, that is state not
793 * requiring accessing the device or exposing the driver via kernel internal
794 * or userspace interfaces. Example steps belonging here: lock initialization,
795 * system memory allocation, setting up device specific attributes and
796 * function hooks not requiring accessing the device.
797 */
798static int i915_driver_init_early(struct drm_i915_private *dev_priv,
799 const struct pci_device_id *ent)
800{
801 const struct intel_device_info *match_info =
802 (struct intel_device_info *)ent->driver_data;
803 struct intel_device_info *device_info;
804 int ret = 0;
805
806 if (i915_inject_load_failure())
807 return -ENODEV;
808
809 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100810 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100811 memcpy(device_info, match_info, sizeof(*device_info));
812 device_info->device_id = dev_priv->drm.pdev->device;
813
814 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
815 device_info->gen_mask = BIT(device_info->gen - 1);
816
817 spin_lock_init(&dev_priv->irq_lock);
818 spin_lock_init(&dev_priv->gpu_error.lock);
819 mutex_init(&dev_priv->backlight_lock);
820 spin_lock_init(&dev_priv->uncore.lock);
821 spin_lock_init(&dev_priv->mm.object_stat_lock);
822 spin_lock_init(&dev_priv->mmio_flip_lock);
Ville Syrjälä467a14d2016-12-05 16:13:28 +0200823 spin_lock_init(&dev_priv->wm.dsparb_lock);
Chris Wilson0673ad42016-06-24 14:00:22 +0100824 mutex_init(&dev_priv->sb_lock);
825 mutex_init(&dev_priv->modeset_restore_lock);
826 mutex_init(&dev_priv->av_mutex);
827 mutex_init(&dev_priv->wm.wm_mutex);
828 mutex_init(&dev_priv->pps_mutex);
829
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100830 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100831 i915_memcpy_init_early(dev_priv);
832
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000833 ret = intel_engines_init_early(dev_priv);
834 if (ret)
835 return ret;
836
Chris Wilson0673ad42016-06-24 14:00:22 +0100837 ret = i915_workqueues_init(dev_priv);
838 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000839 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100840
841 ret = intel_gvt_init(dev_priv);
842 if (ret < 0)
843 goto err_workqueues;
844
845 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000846 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100847
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000848 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100849 intel_init_dpio(dev_priv);
850 intel_power_domains_init(dev_priv);
851 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200852 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100853 intel_init_display_hooks(dev_priv);
854 intel_init_clock_gating_hooks(dev_priv);
855 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000856 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100857 if (ret < 0)
858 goto err_gvt;
Chris Wilson0673ad42016-06-24 14:00:22 +0100859
David Weinehall36cdd012016-08-22 13:59:31 +0300860 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100861
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100862 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100863
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300864 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100865
Robert Braggeec688e2016-11-07 19:49:47 +0000866 i915_perf_init(dev_priv);
867
Chris Wilson0673ad42016-06-24 14:00:22 +0100868 return 0;
869
Chris Wilson73cb9702016-10-28 13:58:46 +0100870err_gvt:
871 intel_gvt_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100872err_workqueues:
873 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000874err_engines:
875 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100876 return ret;
877}
878
879/**
880 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
881 * @dev_priv: device private
882 */
883static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
884{
Robert Braggeec688e2016-11-07 19:49:47 +0000885 i915_perf_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000886 i915_gem_load_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100887 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000888 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100889}
890
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000891static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100892{
David Weinehall52a05c32016-08-22 13:32:44 +0300893 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100894 int mmio_bar;
895 int mmio_size;
896
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100897 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100898 /*
899 * Before gen4, the registers and the GTT are behind different BARs.
900 * However, from gen4 onwards, the registers and the GTT are shared
901 * in the same BAR, so we want to restrict this ioremap from
902 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
903 * the register BAR remains the same size for all the earlier
904 * generations up to Ironlake.
905 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000906 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100907 mmio_size = 512 * 1024;
908 else
909 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300910 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100911 if (dev_priv->regs == NULL) {
912 DRM_ERROR("failed to map registers\n");
913
914 return -EIO;
915 }
916
917 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000918 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100919
920 return 0;
921}
922
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000923static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100924{
David Weinehall52a05c32016-08-22 13:32:44 +0300925 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100926
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000927 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300928 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100929}
930
931/**
932 * i915_driver_init_mmio - setup device MMIO
933 * @dev_priv: device private
934 *
935 * Setup minimal device state necessary for MMIO accesses later in the
936 * initialization sequence. The setup here should avoid any other device-wide
937 * side effects or exposing the driver via kernel internal or user space
938 * interfaces.
939 */
940static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
941{
Chris Wilson0673ad42016-06-24 14:00:22 +0100942 int ret;
943
944 if (i915_inject_load_failure())
945 return -ENODEV;
946
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000947 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100948 return -EIO;
949
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000950 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100951 if (ret < 0)
952 goto put_bridge;
953
954 intel_uncore_init(dev_priv);
Chris Wilson24145512017-01-24 11:01:35 +0000955 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100956
957 return 0;
958
959put_bridge:
960 pci_dev_put(dev_priv->bridge_dev);
961
962 return ret;
963}
964
965/**
966 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
967 * @dev_priv: device private
968 */
969static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
970{
Chris Wilson0673ad42016-06-24 14:00:22 +0100971 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000972 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100973 pci_dev_put(dev_priv->bridge_dev);
974}
975
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100976static void intel_sanitize_options(struct drm_i915_private *dev_priv)
977{
978 i915.enable_execlists =
979 intel_sanitize_enable_execlists(dev_priv,
980 i915.enable_execlists);
981
982 /*
983 * i915.enable_ppgtt is read-only, so do an early pass to validate the
984 * user's requested state against the hardware/driver capabilities. We
985 * do this now so that we can print out any log messages once rather
986 * than every time we check intel_enable_ppgtt().
987 */
988 i915.enable_ppgtt =
989 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
990 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +0100991
992 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
993 DRM_DEBUG_DRIVER("use GPU sempahores? %s\n", yesno(i915.semaphores));
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100994}
995
Chris Wilson0673ad42016-06-24 14:00:22 +0100996/**
997 * i915_driver_init_hw - setup state requiring device access
998 * @dev_priv: device private
999 *
1000 * Setup state that requires accessing the device, but doesn't require
1001 * exposing the driver via kernel internal or userspace interfaces.
1002 */
1003static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1004{
David Weinehall52a05c32016-08-22 13:32:44 +03001005 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001006 int ret;
1007
1008 if (i915_inject_load_failure())
1009 return -ENODEV;
1010
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001011 intel_device_info_runtime_init(dev_priv);
1012
1013 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001014
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001015 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001016 if (ret)
1017 return ret;
1018
Chris Wilson0673ad42016-06-24 14:00:22 +01001019 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1020 * otherwise the vga fbdev driver falls over. */
1021 ret = i915_kick_out_firmware_fb(dev_priv);
1022 if (ret) {
1023 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1024 goto out_ggtt;
1025 }
1026
1027 ret = i915_kick_out_vgacon(dev_priv);
1028 if (ret) {
1029 DRM_ERROR("failed to remove conflicting VGA console\n");
1030 goto out_ggtt;
1031 }
1032
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001033 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001034 if (ret)
1035 return ret;
1036
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001037 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001038 if (ret) {
1039 DRM_ERROR("failed to enable GGTT\n");
1040 goto out_ggtt;
1041 }
1042
David Weinehall52a05c32016-08-22 13:32:44 +03001043 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001044
1045 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001046 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001047 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001048 if (ret) {
1049 DRM_ERROR("failed to set DMA mask\n");
1050
1051 goto out_ggtt;
1052 }
1053 }
1054
Chris Wilson0673ad42016-06-24 14:00:22 +01001055 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1056 * using 32bit addressing, overwriting memory if HWS is located
1057 * above 4GB.
1058 *
1059 * The documentation also mentions an issue with undefined
1060 * behaviour if any general state is accessed within a page above 4GB,
1061 * which also needs to be handled carefully.
1062 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001063 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001064 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001065
1066 if (ret) {
1067 DRM_ERROR("failed to set DMA mask\n");
1068
1069 goto out_ggtt;
1070 }
1071 }
1072
Chris Wilson0673ad42016-06-24 14:00:22 +01001073 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1074 PM_QOS_DEFAULT_VALUE);
1075
1076 intel_uncore_sanitize(dev_priv);
1077
1078 intel_opregion_setup(dev_priv);
1079
1080 i915_gem_load_init_fences(dev_priv);
1081
1082 /* On the 945G/GM, the chipset reports the MSI capability on the
1083 * integrated graphics even though the support isn't actually there
1084 * according to the published specs. It doesn't appear to function
1085 * correctly in testing on 945G.
1086 * This may be a side effect of MSI having been made available for PEG
1087 * and the registers being closely associated.
1088 *
1089 * According to chipset errata, on the 965GM, MSI interrupts may
1090 * be lost or delayed, but we use them anyways to avoid
1091 * stuck interrupts on some machines.
1092 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001093 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001094 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001095 DRM_DEBUG_DRIVER("can't enable MSI");
1096 }
1097
1098 return 0;
1099
1100out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001101 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001102
1103 return ret;
1104}
1105
1106/**
1107 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1108 * @dev_priv: device private
1109 */
1110static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1111{
David Weinehall52a05c32016-08-22 13:32:44 +03001112 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001113
David Weinehall52a05c32016-08-22 13:32:44 +03001114 if (pdev->msi_enabled)
1115 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001116
1117 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001118 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001119}
1120
1121/**
1122 * i915_driver_register - register the driver with the rest of the system
1123 * @dev_priv: device private
1124 *
1125 * Perform any steps necessary to make the driver available via kernel
1126 * internal or userspace interfaces.
1127 */
1128static void i915_driver_register(struct drm_i915_private *dev_priv)
1129{
Chris Wilson91c8a322016-07-05 10:40:23 +01001130 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001131
1132 i915_gem_shrinker_init(dev_priv);
1133
1134 /*
1135 * Notify a valid surface after modesetting,
1136 * when running inside a VM.
1137 */
1138 if (intel_vgpu_active(dev_priv))
1139 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1140
1141 /* Reveal our presence to userspace */
1142 if (drm_dev_register(dev, 0) == 0) {
1143 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001144 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001145 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001146
1147 /* Depends on sysfs having been initialized */
1148 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001149 } else
1150 DRM_ERROR("Failed to register driver for userspace access!\n");
1151
1152 if (INTEL_INFO(dev_priv)->num_pipes) {
1153 /* Must be done after probing outputs */
1154 intel_opregion_register(dev_priv);
1155 acpi_video_register();
1156 }
1157
1158 if (IS_GEN5(dev_priv))
1159 intel_gpu_ips_init(dev_priv);
1160
1161 i915_audio_component_init(dev_priv);
1162
1163 /*
1164 * Some ports require correctly set-up hpd registers for detection to
1165 * work properly (leading to ghost connected connector status), e.g. VGA
1166 * on gm45. Hence we can only set up the initial fbdev config after hpd
1167 * irqs are fully enabled. We do it last so that the async config
1168 * cannot run before the connectors are registered.
1169 */
1170 intel_fbdev_initial_config_async(dev);
1171}
1172
1173/**
1174 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1175 * @dev_priv: device private
1176 */
1177static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1178{
1179 i915_audio_component_cleanup(dev_priv);
1180
1181 intel_gpu_ips_teardown();
1182 acpi_video_unregister();
1183 intel_opregion_unregister(dev_priv);
1184
Robert Bragg442b8c02016-11-07 19:49:53 +00001185 i915_perf_unregister(dev_priv);
1186
David Weinehall694c2822016-08-22 13:32:43 +03001187 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001188 i915_guc_log_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001189 i915_debugfs_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001190 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001191
1192 i915_gem_shrinker_cleanup(dev_priv);
1193}
1194
1195/**
1196 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001197 * @pdev: PCI device
1198 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001199 *
1200 * The driver load routine has to do several things:
1201 * - drive output discovery via intel_modeset_init()
1202 * - initialize the memory manager
1203 * - allocate initial config memory
1204 * - setup the DRM framebuffer with the allocated memory
1205 */
Chris Wilson42f55512016-06-24 14:00:26 +01001206int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001207{
1208 struct drm_i915_private *dev_priv;
1209 int ret;
1210
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001211 if (i915.nuclear_pageflip)
1212 driver.driver_features |= DRIVER_ATOMIC;
1213
Chris Wilson0673ad42016-06-24 14:00:22 +01001214 ret = -ENOMEM;
1215 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1216 if (dev_priv)
1217 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1218 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001219 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001220 kfree(dev_priv);
1221 return ret;
1222 }
1223
Chris Wilson0673ad42016-06-24 14:00:22 +01001224 dev_priv->drm.pdev = pdev;
1225 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001226
1227 ret = pci_enable_device(pdev);
1228 if (ret)
1229 goto out_free_priv;
1230
1231 pci_set_drvdata(pdev, &dev_priv->drm);
1232
1233 ret = i915_driver_init_early(dev_priv, ent);
1234 if (ret < 0)
1235 goto out_pci_disable;
1236
1237 intel_runtime_pm_get(dev_priv);
1238
1239 ret = i915_driver_init_mmio(dev_priv);
1240 if (ret < 0)
1241 goto out_runtime_pm_put;
1242
1243 ret = i915_driver_init_hw(dev_priv);
1244 if (ret < 0)
1245 goto out_cleanup_mmio;
1246
1247 /*
1248 * TODO: move the vblank init and parts of modeset init steps into one
1249 * of the i915_driver_init_/i915_driver_register functions according
1250 * to the role/effect of the given init step.
1251 */
1252 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001253 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001254 INTEL_INFO(dev_priv)->num_pipes);
1255 if (ret)
1256 goto out_cleanup_hw;
1257 }
1258
Chris Wilson91c8a322016-07-05 10:40:23 +01001259 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001260 if (ret < 0)
1261 goto out_cleanup_vblank;
1262
1263 i915_driver_register(dev_priv);
1264
1265 intel_runtime_pm_enable(dev_priv);
1266
Mahesh Kumara3a89862016-12-01 21:19:34 +05301267 dev_priv->ipc_enabled = false;
1268
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001269 /* Everything is in place, we can now relax! */
1270 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1271 driver.name, driver.major, driver.minor, driver.patchlevel,
1272 driver.date, pci_name(pdev), dev_priv->drm.primary->index);
Chris Wilson0525a062016-10-14 14:27:07 +01001273 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1274 DRM_INFO("DRM_I915_DEBUG enabled\n");
1275 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1276 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001277
Chris Wilson0673ad42016-06-24 14:00:22 +01001278 intel_runtime_pm_put(dev_priv);
1279
1280 return 0;
1281
1282out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001283 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001284out_cleanup_hw:
1285 i915_driver_cleanup_hw(dev_priv);
1286out_cleanup_mmio:
1287 i915_driver_cleanup_mmio(dev_priv);
1288out_runtime_pm_put:
1289 intel_runtime_pm_put(dev_priv);
1290 i915_driver_cleanup_early(dev_priv);
1291out_pci_disable:
1292 pci_disable_device(pdev);
1293out_free_priv:
1294 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1295 drm_dev_unref(&dev_priv->drm);
1296 return ret;
1297}
1298
Chris Wilson42f55512016-06-24 14:00:26 +01001299void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001300{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001301 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001302 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001303
1304 intel_fbdev_fini(dev);
1305
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001306 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001307 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001308
1309 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1310
1311 i915_driver_unregister(dev_priv);
1312
1313 drm_vblank_cleanup(dev);
1314
1315 intel_modeset_cleanup(dev);
1316
1317 /*
1318 * free the memory space allocated for the child device
1319 * config parsed from VBT
1320 */
1321 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1322 kfree(dev_priv->vbt.child_dev);
1323 dev_priv->vbt.child_dev = NULL;
1324 dev_priv->vbt.child_dev_num = 0;
1325 }
1326 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1327 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1328 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1329 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1330
David Weinehall52a05c32016-08-22 13:32:44 +03001331 vga_switcheroo_unregister_client(pdev);
1332 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001333
1334 intel_csr_ucode_fini(dev_priv);
1335
1336 /* Free error state after interrupts are fully disabled. */
1337 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +00001338 i915_destroy_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001339
1340 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001341 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001342
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001343 intel_guc_fini(dev_priv);
Anusha Srivatsabd132852017-01-18 08:05:53 -08001344 intel_huc_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001345 i915_gem_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001346 intel_fbc_cleanup_cfb(dev_priv);
1347
1348 intel_power_domains_fini(dev_priv);
1349
1350 i915_driver_cleanup_hw(dev_priv);
1351 i915_driver_cleanup_mmio(dev_priv);
1352
1353 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1354
1355 i915_driver_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001356}
1357
1358static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1359{
1360 int ret;
1361
1362 ret = i915_gem_open(dev, file);
1363 if (ret)
1364 return ret;
1365
1366 return 0;
1367}
1368
1369/**
1370 * i915_driver_lastclose - clean up after all DRM clients have exited
1371 * @dev: DRM device
1372 *
1373 * Take care of cleaning up after all DRM clients have exited. In the
1374 * mode setting case, we want to restore the kernel's initial mode (just
1375 * in case the last client left us in a bad state).
1376 *
1377 * Additionally, in the non-mode setting case, we'll tear down the GTT
1378 * and DMA structures, since the kernel won't be using them, and clea
1379 * up any GEM state.
1380 */
1381static void i915_driver_lastclose(struct drm_device *dev)
1382{
1383 intel_fbdev_restore_mode(dev);
1384 vga_switcheroo_process_delayed_switch();
1385}
1386
1387static void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1388{
1389 mutex_lock(&dev->struct_mutex);
1390 i915_gem_context_close(dev, file);
1391 i915_gem_release(dev, file);
1392 mutex_unlock(&dev->struct_mutex);
1393}
1394
1395static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1396{
1397 struct drm_i915_file_private *file_priv = file->driver_priv;
1398
1399 kfree(file_priv);
1400}
1401
Imre Deak07f9cd02014-08-18 14:42:45 +03001402static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1403{
Chris Wilson91c8a322016-07-05 10:40:23 +01001404 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001405 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001406
1407 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001408 for_each_intel_encoder(dev, encoder)
1409 if (encoder->suspend)
1410 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001411 drm_modeset_unlock_all(dev);
1412}
1413
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001414static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1415 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001416static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301417
Imre Deakbc872292015-11-18 17:32:30 +02001418static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1419{
1420#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1421 if (acpi_target_system_state() < ACPI_STATE_S3)
1422 return true;
1423#endif
1424 return false;
1425}
Sagar Kambleebc32822014-08-13 23:07:05 +05301426
Imre Deak5e365c32014-10-23 19:23:25 +03001427static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001428{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001429 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001430 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001431 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001432 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001433
Zhang Ruib8efb172013-02-05 15:41:53 +08001434 /* ignore lid events during suspend */
1435 mutex_lock(&dev_priv->modeset_restore_lock);
1436 dev_priv->modeset_restore = MODESET_SUSPENDED;
1437 mutex_unlock(&dev_priv->modeset_restore_lock);
1438
Imre Deak1f814da2015-12-16 02:52:19 +02001439 disable_rpm_wakeref_asserts(dev_priv);
1440
Paulo Zanonic67a4702013-08-19 13:18:09 -03001441 /* We do a lot of poking in a lot of registers, make sure they work
1442 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001443 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001444
Dave Airlie5bcf7192010-12-07 09:20:40 +10001445 drm_kms_helper_poll_disable(dev);
1446
David Weinehall52a05c32016-08-22 13:32:44 +03001447 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001448
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001449 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001450 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001451 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001452 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001453 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001454 }
1455
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001456 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001457
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001458 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001459
1460 intel_dp_mst_suspend(dev);
1461
1462 intel_runtime_pm_disable_interrupts(dev_priv);
1463 intel_hpd_cancel_work(dev_priv);
1464
1465 intel_suspend_encoders(dev_priv);
1466
Ville Syrjälä712bf362016-10-31 22:37:23 +02001467 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001468
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001469 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001470
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001471 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001472
Imre Deakbc872292015-11-18 17:32:30 +02001473 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001474 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001475
Chris Wilsondc979972016-05-10 14:10:04 +01001476 intel_uncore_forcewake_reset(dev_priv, false);
Chris Wilson03d92e42016-05-23 15:08:10 +01001477 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001478
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001479 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001480
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001481 dev_priv->suspend_count++;
1482
Imre Deakf74ed082016-04-18 14:48:21 +03001483 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001484
Imre Deak1f814da2015-12-16 02:52:19 +02001485out:
1486 enable_rpm_wakeref_asserts(dev_priv);
1487
1488 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001489}
1490
David Weinehallc49d13e2016-08-22 13:32:42 +03001491static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001492{
David Weinehallc49d13e2016-08-22 13:32:42 +03001493 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001494 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001495 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001496 int ret;
1497
Imre Deak1f814da2015-12-16 02:52:19 +02001498 disable_rpm_wakeref_asserts(dev_priv);
1499
Imre Deak4c494a52016-10-13 14:34:06 +03001500 intel_display_set_init_power(dev_priv, false);
1501
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001502 fw_csr = !IS_GEN9_LP(dev_priv) &&
Imre Deaka7c81252016-04-01 16:02:38 +03001503 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001504 /*
1505 * In case of firmware assisted context save/restore don't manually
1506 * deinit the power domains. This also means the CSR/DMC firmware will
1507 * stay active, it will power down any HW resources as required and
1508 * also enable deeper system power states that would be blocked if the
1509 * firmware was inactive.
1510 */
1511 if (!fw_csr)
1512 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001513
Imre Deak507e1262016-04-20 20:27:54 +03001514 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001515 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001516 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001517 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001518 hsw_enable_pc8(dev_priv);
1519 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1520 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001521
1522 if (ret) {
1523 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001524 if (!fw_csr)
1525 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001526
Imre Deak1f814da2015-12-16 02:52:19 +02001527 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001528 }
1529
David Weinehall52a05c32016-08-22 13:32:44 +03001530 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001531 /*
Imre Deak54875572015-06-30 17:06:47 +03001532 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001533 * the device even though it's already in D3 and hang the machine. So
1534 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001535 * power down the device properly. The issue was seen on multiple old
1536 * GENs with different BIOS vendors, so having an explicit blacklist
1537 * is inpractical; apply the workaround on everything pre GEN6. The
1538 * platforms where the issue was seen:
1539 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1540 * Fujitsu FSC S7110
1541 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001542 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001543 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001544 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001545
Imre Deakbc872292015-11-18 17:32:30 +02001546 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1547
Imre Deak1f814da2015-12-16 02:52:19 +02001548out:
1549 enable_rpm_wakeref_asserts(dev_priv);
1550
1551 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001552}
1553
Matthew Aulda9a251c2016-12-02 10:24:11 +00001554static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001555{
1556 int error;
1557
Chris Wilsonded8b072016-07-05 10:40:22 +01001558 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001559 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001560 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001561 return -ENODEV;
1562 }
1563
Imre Deak0b14cbd2014-09-10 18:16:55 +03001564 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1565 state.event != PM_EVENT_FREEZE))
1566 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001567
1568 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1569 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001570
Imre Deak5e365c32014-10-23 19:23:25 +03001571 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001572 if (error)
1573 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001574
Imre Deakab3be732015-03-02 13:04:41 +02001575 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001576}
1577
Imre Deak5e365c32014-10-23 19:23:25 +03001578static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001579{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001580 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001581 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001582
Imre Deak1f814da2015-12-16 02:52:19 +02001583 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001584 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001585
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001586 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001587 if (ret)
1588 DRM_ERROR("failed to re-enable GGTT\n");
1589
Imre Deakf74ed082016-04-18 14:48:21 +03001590 intel_csr_ucode_resume(dev_priv);
1591
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001592 i915_gem_resume(dev_priv);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001593
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001594 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001595 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001596 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001597
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001598 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001599
Peter Antoine364aece2015-05-11 08:50:45 +01001600 /*
1601 * Interrupts have to be enabled before any batches are run. If not the
1602 * GPU will hang. i915_gem_init_hw() will initiate batches to
1603 * update/restore the context.
1604 *
Imre Deak908764f2016-11-29 21:40:29 +02001605 * drm_mode_config_reset() needs AUX interrupts.
1606 *
Peter Antoine364aece2015-05-11 08:50:45 +01001607 * Modeset enabling in intel_modeset_init_hw() also needs working
1608 * interrupts.
1609 */
1610 intel_runtime_pm_enable_interrupts(dev_priv);
1611
Imre Deak908764f2016-11-29 21:40:29 +02001612 drm_mode_config_reset(dev);
1613
Daniel Vetterd5818932015-02-23 12:03:26 +01001614 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001615 if (i915_gem_init_hw(dev_priv)) {
Daniel Vetterd5818932015-02-23 12:03:26 +01001616 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001617 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001618 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001619 mutex_unlock(&dev->struct_mutex);
1620
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001621 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07001622
Daniel Vetterd5818932015-02-23 12:03:26 +01001623 intel_modeset_init_hw(dev);
1624
1625 spin_lock_irq(&dev_priv->irq_lock);
1626 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001627 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001628 spin_unlock_irq(&dev_priv->irq_lock);
1629
Daniel Vetterd5818932015-02-23 12:03:26 +01001630 intel_dp_mst_resume(dev);
1631
Lyudea16b7652016-03-11 10:57:01 -05001632 intel_display_resume(dev);
1633
Lyudee0b70062016-11-01 21:06:30 -04001634 drm_kms_helper_poll_enable(dev);
1635
Daniel Vetterd5818932015-02-23 12:03:26 +01001636 /*
1637 * ... but also need to make sure that hotplug processing
1638 * doesn't cause havoc. Like in the driver load code we don't
1639 * bother with the tiny race here where we might loose hotplug
1640 * notifications.
1641 * */
1642 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001643
Chris Wilson03d92e42016-05-23 15:08:10 +01001644 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001645
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001646 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001647
Zhang Ruib8efb172013-02-05 15:41:53 +08001648 mutex_lock(&dev_priv->modeset_restore_lock);
1649 dev_priv->modeset_restore = MODESET_DONE;
1650 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001651
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001652 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001653
Chris Wilson54b4f682016-07-21 21:16:19 +01001654 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001655
Imre Deak1f814da2015-12-16 02:52:19 +02001656 enable_rpm_wakeref_asserts(dev_priv);
1657
Chris Wilson074c6ad2014-04-09 09:19:43 +01001658 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001659}
1660
Imre Deak5e365c32014-10-23 19:23:25 +03001661static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001662{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001663 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001664 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001665 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001666
Imre Deak76c4b252014-04-01 19:55:22 +03001667 /*
1668 * We have a resume ordering issue with the snd-hda driver also
1669 * requiring our device to be power up. Due to the lack of a
1670 * parent/child relationship we currently solve this with an early
1671 * resume hook.
1672 *
1673 * FIXME: This should be solved with a special hdmi sink device or
1674 * similar so that power domains can be employed.
1675 */
Imre Deak44410cd2016-04-18 14:45:54 +03001676
1677 /*
1678 * Note that we need to set the power state explicitly, since we
1679 * powered off the device during freeze and the PCI core won't power
1680 * it back up for us during thaw. Powering off the device during
1681 * freeze is not a hard requirement though, and during the
1682 * suspend/resume phases the PCI core makes sure we get here with the
1683 * device powered on. So in case we change our freeze logic and keep
1684 * the device powered we can also remove the following set power state
1685 * call.
1686 */
David Weinehall52a05c32016-08-22 13:32:44 +03001687 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001688 if (ret) {
1689 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1690 goto out;
1691 }
1692
1693 /*
1694 * Note that pci_enable_device() first enables any parent bridge
1695 * device and only then sets the power state for this device. The
1696 * bridge enabling is a nop though, since bridge devices are resumed
1697 * first. The order of enabling power and enabling the device is
1698 * imposed by the PCI core as described above, so here we preserve the
1699 * same order for the freeze/thaw phases.
1700 *
1701 * TODO: eventually we should remove pci_disable_device() /
1702 * pci_enable_enable_device() from suspend/resume. Due to how they
1703 * depend on the device enable refcount we can't anyway depend on them
1704 * disabling/enabling the device.
1705 */
David Weinehall52a05c32016-08-22 13:32:44 +03001706 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001707 ret = -EIO;
1708 goto out;
1709 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001710
David Weinehall52a05c32016-08-22 13:32:44 +03001711 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001712
Imre Deak1f814da2015-12-16 02:52:19 +02001713 disable_rpm_wakeref_asserts(dev_priv);
1714
Wayne Boyer666a4532015-12-09 12:29:35 -08001715 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001716 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001717 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001718 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1719 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001720
Chris Wilsondc979972016-05-10 14:10:04 +01001721 intel_uncore_early_sanitize(dev_priv, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001722
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001723 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001724 if (!dev_priv->suspended_to_idle)
1725 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001726 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001727 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001728 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001729 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001730
Chris Wilsondc979972016-05-10 14:10:04 +01001731 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001732
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001733 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001734 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001735 intel_power_domains_init_hw(dev_priv, true);
1736
Chris Wilson24145512017-01-24 11:01:35 +00001737 i915_gem_sanitize(dev_priv);
1738
Imre Deak6e35e8a2016-04-18 10:04:19 +03001739 enable_rpm_wakeref_asserts(dev_priv);
1740
Imre Deakbc872292015-11-18 17:32:30 +02001741out:
1742 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001743
1744 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001745}
1746
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001747static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001748{
Imre Deak50a00722014-10-23 19:23:17 +03001749 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001750
Imre Deak097dd832014-10-23 19:23:19 +03001751 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1752 return 0;
1753
Imre Deak5e365c32014-10-23 19:23:25 +03001754 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001755 if (ret)
1756 return ret;
1757
Imre Deak5a175142014-10-23 19:23:18 +03001758 return i915_drm_resume(dev);
1759}
1760
Ben Gamari11ed50e2009-09-14 17:48:45 -04001761/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001762 * i915_reset - reset chip after a hang
Michel Thierrydf210572017-01-11 20:18:09 -08001763 * @dev_priv: device private to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001764 *
Chris Wilson780f2622016-09-09 14:11:52 +01001765 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1766 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001767 *
Chris Wilson221fe792016-09-09 14:11:51 +01001768 * Caller must hold the struct_mutex.
1769 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001770 * Procedure is fairly simple:
1771 * - reset the chip using the reset reg
1772 * - re-init context state
1773 * - re-init hardware status page
1774 * - re-init ring buffer
1775 * - re-init interrupt state
1776 * - re-init display
1777 */
Chris Wilson780f2622016-09-09 14:11:52 +01001778void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001779{
Chris Wilsond98c52c2016-04-13 17:35:05 +01001780 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001781 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001782
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001783 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson221fe792016-09-09 14:11:51 +01001784
1785 if (!test_and_clear_bit(I915_RESET_IN_PROGRESS, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001786 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001787
Chris Wilsond98c52c2016-04-13 17:35:05 +01001788 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson8af29b02016-09-09 14:11:47 +01001789 __clear_bit(I915_WEDGED, &error->flags);
1790 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001791
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001792 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson4c965542017-01-17 17:59:01 +02001793 disable_irq(dev_priv->drm.irq);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001794 ret = i915_gem_reset_prepare(dev_priv);
1795 if (ret) {
1796 DRM_ERROR("GPU recovery failed\n");
1797 intel_gpu_reset(dev_priv, ALL_ENGINES);
1798 goto error;
1799 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001800
Chris Wilsondc979972016-05-10 14:10:04 +01001801 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001802 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001803 if (ret != -ENODEV)
1804 DRM_ERROR("Failed to reset chip: %i\n", ret);
1805 else
1806 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001807 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001808 }
1809
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00001810 i915_gem_reset_finish(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001811 intel_overlay_reset(dev_priv);
1812
Ben Gamari11ed50e2009-09-14 17:48:45 -04001813 /* Ok, now get things going again... */
1814
1815 /*
1816 * Everything depends on having the GTT running, so we need to start
1817 * there. Fortunately we don't need to do this unless we reset the
1818 * chip at a PCI level.
1819 *
1820 * Next we need to restore the context, but we don't use those
1821 * yet either...
1822 *
1823 * Ring buffer needs to be re-initialized in the KMS case, or if X
1824 * was running at the time of the reset (i.e. we weren't VT
1825 * switched away).
1826 */
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001827 ret = i915_gem_init_hw(dev_priv);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001828 if (ret) {
1829 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001830 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001831 }
1832
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001833 i915_queue_hangcheck(dev_priv);
1834
Chris Wilson780f2622016-09-09 14:11:52 +01001835wakeup:
Chris Wilson4c965542017-01-17 17:59:01 +02001836 enable_irq(dev_priv->drm.irq);
Chris Wilson780f2622016-09-09 14:11:52 +01001837 wake_up_bit(&error->flags, I915_RESET_IN_PROGRESS);
1838 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001839
1840error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001841 i915_gem_set_wedged(dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01001842 goto wakeup;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001843}
1844
David Weinehallc49d13e2016-08-22 13:32:42 +03001845static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001846{
David Weinehallc49d13e2016-08-22 13:32:42 +03001847 struct pci_dev *pdev = to_pci_dev(kdev);
1848 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001849
David Weinehallc49d13e2016-08-22 13:32:42 +03001850 if (!dev) {
1851 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001852 return -ENODEV;
1853 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001854
David Weinehallc49d13e2016-08-22 13:32:42 +03001855 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001856 return 0;
1857
David Weinehallc49d13e2016-08-22 13:32:42 +03001858 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001859}
1860
David Weinehallc49d13e2016-08-22 13:32:42 +03001861static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001862{
David Weinehallc49d13e2016-08-22 13:32:42 +03001863 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001864
1865 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001866 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001867 * requiring our device to be power up. Due to the lack of a
1868 * parent/child relationship we currently solve this with an late
1869 * suspend hook.
1870 *
1871 * FIXME: This should be solved with a special hdmi sink device or
1872 * similar so that power domains can be employed.
1873 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001874 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001875 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001876
David Weinehallc49d13e2016-08-22 13:32:42 +03001877 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001878}
1879
David Weinehallc49d13e2016-08-22 13:32:42 +03001880static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001881{
David Weinehallc49d13e2016-08-22 13:32:42 +03001882 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001883
David Weinehallc49d13e2016-08-22 13:32:42 +03001884 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001885 return 0;
1886
David Weinehallc49d13e2016-08-22 13:32:42 +03001887 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001888}
1889
David Weinehallc49d13e2016-08-22 13:32:42 +03001890static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001891{
David Weinehallc49d13e2016-08-22 13:32:42 +03001892 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001893
David Weinehallc49d13e2016-08-22 13:32:42 +03001894 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001895 return 0;
1896
David Weinehallc49d13e2016-08-22 13:32:42 +03001897 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001898}
1899
David Weinehallc49d13e2016-08-22 13:32:42 +03001900static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001901{
David Weinehallc49d13e2016-08-22 13:32:42 +03001902 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001903
David Weinehallc49d13e2016-08-22 13:32:42 +03001904 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001905 return 0;
1906
David Weinehallc49d13e2016-08-22 13:32:42 +03001907 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001908}
1909
Chris Wilson1f19ac22016-05-14 07:26:32 +01001910/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001911static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001912{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001913 int ret;
1914
1915 ret = i915_pm_suspend(kdev);
1916 if (ret)
1917 return ret;
1918
1919 ret = i915_gem_freeze(kdev_to_i915(kdev));
1920 if (ret)
1921 return ret;
1922
1923 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001924}
1925
David Weinehallc49d13e2016-08-22 13:32:42 +03001926static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001927{
Chris Wilson461fb992016-05-14 07:26:33 +01001928 int ret;
1929
David Weinehallc49d13e2016-08-22 13:32:42 +03001930 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001931 if (ret)
1932 return ret;
1933
David Weinehallc49d13e2016-08-22 13:32:42 +03001934 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001935 if (ret)
1936 return ret;
1937
1938 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001939}
1940
1941/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001942static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001943{
David Weinehallc49d13e2016-08-22 13:32:42 +03001944 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001945}
1946
David Weinehallc49d13e2016-08-22 13:32:42 +03001947static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001948{
David Weinehallc49d13e2016-08-22 13:32:42 +03001949 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001950}
1951
1952/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001953static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001954{
David Weinehallc49d13e2016-08-22 13:32:42 +03001955 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001956}
1957
David Weinehallc49d13e2016-08-22 13:32:42 +03001958static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001959{
David Weinehallc49d13e2016-08-22 13:32:42 +03001960 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001961}
1962
Imre Deakddeea5b2014-05-05 15:19:56 +03001963/*
1964 * Save all Gunit registers that may be lost after a D3 and a subsequent
1965 * S0i[R123] transition. The list of registers needing a save/restore is
1966 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1967 * registers in the following way:
1968 * - Driver: saved/restored by the driver
1969 * - Punit : saved/restored by the Punit firmware
1970 * - No, w/o marking: no need to save/restore, since the register is R/O or
1971 * used internally by the HW in a way that doesn't depend
1972 * keeping the content across a suspend/resume.
1973 * - Debug : used for debugging
1974 *
1975 * We save/restore all registers marked with 'Driver', with the following
1976 * exceptions:
1977 * - Registers out of use, including also registers marked with 'Debug'.
1978 * These have no effect on the driver's operation, so we don't save/restore
1979 * them to reduce the overhead.
1980 * - Registers that are fully setup by an initialization function called from
1981 * the resume path. For example many clock gating and RPS/RC6 registers.
1982 * - Registers that provide the right functionality with their reset defaults.
1983 *
1984 * TODO: Except for registers that based on the above 3 criteria can be safely
1985 * ignored, we save/restore all others, practically treating the HW context as
1986 * a black-box for the driver. Further investigation is needed to reduce the
1987 * saved/restored registers even further, by following the same 3 criteria.
1988 */
1989static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1990{
1991 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1992 int i;
1993
1994 /* GAM 0x4000-0x4770 */
1995 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1996 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1997 s->arb_mode = I915_READ(ARB_MODE);
1998 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1999 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2000
2001 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002002 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002003
2004 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002005 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002006
2007 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2008 s->ecochk = I915_READ(GAM_ECOCHK);
2009 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2010 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2011
2012 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2013
2014 /* MBC 0x9024-0x91D0, 0x8500 */
2015 s->g3dctl = I915_READ(VLV_G3DCTL);
2016 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2017 s->mbctl = I915_READ(GEN6_MBCTL);
2018
2019 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2020 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2021 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2022 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2023 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2024 s->rstctl = I915_READ(GEN6_RSTCTL);
2025 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2026
2027 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2028 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2029 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2030 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2031 s->ecobus = I915_READ(ECOBUS);
2032 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2033 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2034 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2035 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2036 s->rcedata = I915_READ(VLV_RCEDATA);
2037 s->spare2gh = I915_READ(VLV_SPAREG2H);
2038
2039 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2040 s->gt_imr = I915_READ(GTIMR);
2041 s->gt_ier = I915_READ(GTIER);
2042 s->pm_imr = I915_READ(GEN6_PMIMR);
2043 s->pm_ier = I915_READ(GEN6_PMIER);
2044
2045 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002046 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002047
2048 /* GT SA CZ domain, 0x100000-0x138124 */
2049 s->tilectl = I915_READ(TILECTL);
2050 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2051 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2052 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2053 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2054
2055 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2056 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2057 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002058 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002059 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2060
2061 /*
2062 * Not saving any of:
2063 * DFT, 0x9800-0x9EC0
2064 * SARB, 0xB000-0xB1FC
2065 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2066 * PCI CFG
2067 */
2068}
2069
2070static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2071{
2072 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2073 u32 val;
2074 int i;
2075
2076 /* GAM 0x4000-0x4770 */
2077 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2078 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2079 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2080 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2081 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2082
2083 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002084 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002085
2086 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002087 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002088
2089 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2090 I915_WRITE(GAM_ECOCHK, s->ecochk);
2091 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2092 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2093
2094 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2095
2096 /* MBC 0x9024-0x91D0, 0x8500 */
2097 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2098 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2099 I915_WRITE(GEN6_MBCTL, s->mbctl);
2100
2101 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2102 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2103 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2104 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2105 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2106 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2107 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2108
2109 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2110 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2111 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2112 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2113 I915_WRITE(ECOBUS, s->ecobus);
2114 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2115 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2116 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2117 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2118 I915_WRITE(VLV_RCEDATA, s->rcedata);
2119 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2120
2121 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2122 I915_WRITE(GTIMR, s->gt_imr);
2123 I915_WRITE(GTIER, s->gt_ier);
2124 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2125 I915_WRITE(GEN6_PMIER, s->pm_ier);
2126
2127 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002128 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002129
2130 /* GT SA CZ domain, 0x100000-0x138124 */
2131 I915_WRITE(TILECTL, s->tilectl);
2132 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2133 /*
2134 * Preserve the GT allow wake and GFX force clock bit, they are not
2135 * be restored, as they are used to control the s0ix suspend/resume
2136 * sequence by the caller.
2137 */
2138 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2139 val &= VLV_GTLC_ALLOWWAKEREQ;
2140 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2141 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2142
2143 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2144 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2145 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2146 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2147
2148 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2149
2150 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2151 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2152 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002153 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002154 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2155}
2156
Imre Deak650ad972014-04-18 16:35:02 +03002157int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2158{
2159 u32 val;
2160 int err;
2161
Imre Deak650ad972014-04-18 16:35:02 +03002162 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2163 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2164 if (force_on)
2165 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2166 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2167
2168 if (!force_on)
2169 return 0;
2170
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002171 err = intel_wait_for_register(dev_priv,
2172 VLV_GTLC_SURVIVABILITY_REG,
2173 VLV_GFX_CLK_STATUS_BIT,
2174 VLV_GFX_CLK_STATUS_BIT,
2175 20);
Imre Deak650ad972014-04-18 16:35:02 +03002176 if (err)
2177 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2178 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2179
2180 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002181}
2182
Imre Deakddeea5b2014-05-05 15:19:56 +03002183static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2184{
2185 u32 val;
2186 int err = 0;
2187
2188 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2189 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2190 if (allow)
2191 val |= VLV_GTLC_ALLOWWAKEREQ;
2192 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2193 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2194
Chris Wilsonb2736692016-06-30 15:32:47 +01002195 err = intel_wait_for_register(dev_priv,
2196 VLV_GTLC_PW_STATUS,
2197 VLV_GTLC_ALLOWWAKEACK,
2198 allow,
2199 1);
Imre Deakddeea5b2014-05-05 15:19:56 +03002200 if (err)
2201 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002202
Imre Deakddeea5b2014-05-05 15:19:56 +03002203 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002204}
2205
2206static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2207 bool wait_for_on)
2208{
2209 u32 mask;
2210 u32 val;
2211 int err;
2212
2213 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2214 val = wait_for_on ? mask : 0;
Chris Wilson41ce4052016-06-30 15:32:48 +01002215 if ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
Imre Deakddeea5b2014-05-05 15:19:56 +03002216 return 0;
2217
2218 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002219 onoff(wait_for_on),
2220 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03002221
2222 /*
2223 * RC6 transitioning can be delayed up to 2 msec (see
2224 * valleyview_enable_rps), use 3 msec for safety.
2225 */
Chris Wilson41ce4052016-06-30 15:32:48 +01002226 err = intel_wait_for_register(dev_priv,
2227 VLV_GTLC_PW_STATUS, mask, val,
2228 3);
Imre Deakddeea5b2014-05-05 15:19:56 +03002229 if (err)
2230 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002231 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002232
2233 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002234}
2235
2236static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2237{
2238 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2239 return;
2240
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002241 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002242 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2243}
2244
Sagar Kambleebc32822014-08-13 23:07:05 +05302245static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002246{
2247 u32 mask;
2248 int err;
2249
2250 /*
2251 * Bspec defines the following GT well on flags as debug only, so
2252 * don't treat them as hard failures.
2253 */
2254 (void)vlv_wait_for_gt_wells(dev_priv, false);
2255
2256 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2257 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2258
2259 vlv_check_no_gt_access(dev_priv);
2260
2261 err = vlv_force_gfx_clock(dev_priv, true);
2262 if (err)
2263 goto err1;
2264
2265 err = vlv_allow_gt_wake(dev_priv, false);
2266 if (err)
2267 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302268
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002269 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302270 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002271
2272 err = vlv_force_gfx_clock(dev_priv, false);
2273 if (err)
2274 goto err2;
2275
2276 return 0;
2277
2278err2:
2279 /* For safety always re-enable waking and disable gfx clock forcing */
2280 vlv_allow_gt_wake(dev_priv, true);
2281err1:
2282 vlv_force_gfx_clock(dev_priv, false);
2283
2284 return err;
2285}
2286
Sagar Kamble016970b2014-08-13 23:07:06 +05302287static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2288 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002289{
Imre Deakddeea5b2014-05-05 15:19:56 +03002290 int err;
2291 int ret;
2292
2293 /*
2294 * If any of the steps fail just try to continue, that's the best we
2295 * can do at this point. Return the first error code (which will also
2296 * leave RPM permanently disabled).
2297 */
2298 ret = vlv_force_gfx_clock(dev_priv, true);
2299
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002300 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302301 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002302
2303 err = vlv_allow_gt_wake(dev_priv, true);
2304 if (!ret)
2305 ret = err;
2306
2307 err = vlv_force_gfx_clock(dev_priv, false);
2308 if (!ret)
2309 ret = err;
2310
2311 vlv_check_no_gt_access(dev_priv);
2312
Chris Wilson7c108fd2016-10-24 13:42:18 +01002313 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002314 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002315
2316 return ret;
2317}
2318
David Weinehallc49d13e2016-08-22 13:32:42 +03002319static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002320{
David Weinehallc49d13e2016-08-22 13:32:42 +03002321 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002322 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002323 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002324 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002325
Chris Wilsondc979972016-05-10 14:10:04 +01002326 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002327 return -ENODEV;
2328
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002329 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002330 return -ENODEV;
2331
Paulo Zanoni8a187452013-12-06 20:32:13 -02002332 DRM_DEBUG_KMS("Suspending device\n");
2333
Imre Deak1f814da2015-12-16 02:52:19 +02002334 disable_rpm_wakeref_asserts(dev_priv);
2335
Imre Deakd6102972014-05-07 19:57:49 +03002336 /*
2337 * We are safe here against re-faults, since the fault handler takes
2338 * an RPM reference.
2339 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002340 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002341
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002342 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002343
Imre Deak2eb52522014-11-19 15:30:05 +02002344 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002345
Imre Deak507e1262016-04-20 20:27:54 +03002346 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002347 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002348 bxt_display_core_uninit(dev_priv);
2349 bxt_enable_dc9(dev_priv);
2350 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2351 hsw_enable_pc8(dev_priv);
2352 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2353 ret = vlv_suspend_complete(dev_priv);
2354 }
2355
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002356 if (ret) {
2357 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002358 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002359
Imre Deak1f814da2015-12-16 02:52:19 +02002360 enable_rpm_wakeref_asserts(dev_priv);
2361
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002362 return ret;
2363 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002364
Chris Wilsondc979972016-05-10 14:10:04 +01002365 intel_uncore_forcewake_reset(dev_priv, false);
Imre Deak1f814da2015-12-16 02:52:19 +02002366
2367 enable_rpm_wakeref_asserts(dev_priv);
2368 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002369
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002370 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002371 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2372
Paulo Zanoni8a187452013-12-06 20:32:13 -02002373 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002374
2375 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002376 * FIXME: We really should find a document that references the arguments
2377 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002378 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002379 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002380 /*
2381 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2382 * being detected, and the call we do at intel_runtime_resume()
2383 * won't be able to restore them. Since PCI_D3hot matches the
2384 * actual specification and appears to be working, use it.
2385 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002386 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002387 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002388 /*
2389 * current versions of firmware which depend on this opregion
2390 * notification have repurposed the D1 definition to mean
2391 * "runtime suspended" vs. what you would normally expect (D3)
2392 * to distinguish it from notifications that might be sent via
2393 * the suspend path.
2394 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002395 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002396 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002397
Mika Kuoppala59bad942015-01-16 11:34:40 +02002398 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002399
Ander Conselvan de Oliveira04313b02017-01-20 16:28:43 +02002400 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002401 intel_hpd_poll_init(dev_priv);
2402
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002403 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002404 return 0;
2405}
2406
David Weinehallc49d13e2016-08-22 13:32:42 +03002407static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002408{
David Weinehallc49d13e2016-08-22 13:32:42 +03002409 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002410 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002411 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002412 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002413
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002414 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002415 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002416
2417 DRM_DEBUG_KMS("Resuming device\n");
2418
Imre Deak1f814da2015-12-16 02:52:19 +02002419 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2420 disable_rpm_wakeref_asserts(dev_priv);
2421
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002422 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002423 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002424 if (intel_uncore_unclaimed_mmio(dev_priv))
2425 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002426
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002427 intel_guc_resume(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002428
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002429 if (IS_GEN6(dev_priv))
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02002430 intel_init_pch_refclk(dev_priv);
Suketu Shah31335ce2014-11-24 13:37:45 +05302431
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002432 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002433 bxt_disable_dc9(dev_priv);
2434 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002435 if (dev_priv->csr.dmc_payload &&
2436 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2437 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002438 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002439 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002440 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002441 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002442 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002443
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002444 /*
2445 * No point of rolling back things in case of an error, as the best
2446 * we can do is to hope that things will still work (and disable RPM).
2447 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002448 i915_gem_init_swizzling(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002449
Daniel Vetterb9632912014-09-30 10:56:44 +02002450 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002451
2452 /*
2453 * On VLV/CHV display interrupts are part of the display
2454 * power well, so hpd is reinitialized from there. For
2455 * everyone else do it here.
2456 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002457 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002458 intel_hpd_init(dev_priv);
2459
Imre Deak1f814da2015-12-16 02:52:19 +02002460 enable_rpm_wakeref_asserts(dev_priv);
2461
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002462 if (ret)
2463 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2464 else
2465 DRM_DEBUG_KMS("Device resumed\n");
2466
2467 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002468}
2469
Chris Wilson42f55512016-06-24 14:00:26 +01002470const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002471 /*
2472 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2473 * PMSG_RESUME]
2474 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002475 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002476 .suspend_late = i915_pm_suspend_late,
2477 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002478 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002479
2480 /*
2481 * S4 event handlers
2482 * @freeze, @freeze_late : called (1) before creating the
2483 * hibernation image [PMSG_FREEZE] and
2484 * (2) after rebooting, before restoring
2485 * the image [PMSG_QUIESCE]
2486 * @thaw, @thaw_early : called (1) after creating the hibernation
2487 * image, before writing it [PMSG_THAW]
2488 * and (2) after failing to create or
2489 * restore the image [PMSG_RECOVER]
2490 * @poweroff, @poweroff_late: called after writing the hibernation
2491 * image, before rebooting [PMSG_HIBERNATE]
2492 * @restore, @restore_early : called after rebooting and restoring the
2493 * hibernation image [PMSG_RESTORE]
2494 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002495 .freeze = i915_pm_freeze,
2496 .freeze_late = i915_pm_freeze_late,
2497 .thaw_early = i915_pm_thaw_early,
2498 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002499 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002500 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002501 .restore_early = i915_pm_restore_early,
2502 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002503
2504 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002505 .runtime_suspend = intel_runtime_suspend,
2506 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002507};
2508
Laurent Pinchart78b68552012-05-17 13:27:22 +02002509static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002510 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002511 .open = drm_gem_vm_open,
2512 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002513};
2514
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002515static const struct file_operations i915_driver_fops = {
2516 .owner = THIS_MODULE,
2517 .open = drm_open,
2518 .release = drm_release,
2519 .unlocked_ioctl = drm_ioctl,
2520 .mmap = drm_gem_mmap,
2521 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002522 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002523 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002524 .llseek = noop_llseek,
2525};
2526
Chris Wilson0673ad42016-06-24 14:00:22 +01002527static int
2528i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2529 struct drm_file *file)
2530{
2531 return -ENODEV;
2532}
2533
2534static const struct drm_ioctl_desc i915_ioctls[] = {
2535 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2536 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2537 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2538 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2539 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2540 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2541 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2542 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2543 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2544 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2545 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2546 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2547 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2548 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2549 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2550 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2551 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2552 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2553 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
Chris Wilsonfec04452017-01-27 09:40:08 +00002554 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002555 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2556 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2557 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2558 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2559 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2560 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2561 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2562 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2563 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2564 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2565 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2566 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2567 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2568 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2569 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002570 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2571 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002572 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2573 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2574 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2575 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2576 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2577 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2578 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2579 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2580 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2581 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2582 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2583 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2584 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2585 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2586 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002587 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002588};
2589
Linus Torvalds1da177e2005-04-16 15:20:36 -07002590static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002591 /* Don't use MTRRs here; the Xserver or userspace app should
2592 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002593 */
Eric Anholt673a3942008-07-30 12:06:12 -07002594 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002595 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002596 DRIVER_RENDER | DRIVER_MODESET,
Eric Anholt673a3942008-07-30 12:06:12 -07002597 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002598 .lastclose = i915_driver_lastclose,
2599 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002600 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002601 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002602
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002603 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002604 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002605 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002606
2607 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2608 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2609 .gem_prime_export = i915_gem_prime_export,
2610 .gem_prime_import = i915_gem_prime_import,
2611
Dave Airlieff72145b2011-02-07 12:16:14 +10002612 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002613 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002614 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002615 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002616 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002617 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002618 .name = DRIVER_NAME,
2619 .desc = DRIVER_DESC,
2620 .date = DRIVER_DATE,
2621 .major = DRIVER_MAJOR,
2622 .minor = DRIVER_MINOR,
2623 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002624};