blob: 169db7cc0ec60cd24ebf56bd4ca64ad092ebd3e7 [file] [log] [blame]
Lucas Stachf6ffbd42018-05-08 16:20:54 +02001// SPDX-License-Identifier: GPL-2.0
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01002/*
Lucas Stachf6ffbd42018-05-08 16:20:54 +02003 * Copyright (C) 2015-2018 Etnaviv Project
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01004 */
5
Lucas Stachf9d255f2018-10-15 12:49:07 +02006#include <linux/clk.h>
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01007#include <linux/component.h>
Sam Ravnborg6eae41f2019-06-30 07:21:03 +02008#include <linux/delay.h>
Chris Wilsonf54d1862016-10-25 13:00:45 +01009#include <linux/dma-fence.h>
Sam Ravnborg6eae41f2019-06-30 07:21:03 +020010#include <linux/dma-mapping.h>
Lucas Stach2e737e52019-07-04 12:43:37 +020011#include <linux/module.h>
The etnaviv authorsa8c21a52015-12-03 18:21:29 +010012#include <linux/of_device.h>
Lucas Stach2e737e52019-07-04 12:43:37 +020013#include <linux/platform_device.h>
14#include <linux/pm_runtime.h>
Lucas Stachf9d255f2018-10-15 12:49:07 +020015#include <linux/regulator/consumer.h>
Russell Kingbcdfb5e2017-03-12 19:00:59 +000016#include <linux/thermal.h>
Lucas Stachea1f5722017-01-16 16:09:51 +010017
18#include "etnaviv_cmdbuf.h"
The etnaviv authorsa8c21a52015-12-03 18:21:29 +010019#include "etnaviv_dump.h"
20#include "etnaviv_gpu.h"
21#include "etnaviv_gem.h"
22#include "etnaviv_mmu.h"
Christian Gmeiner357713c2017-09-24 15:15:28 +020023#include "etnaviv_perfmon.h"
Lucas Stache93b6de2017-12-04 18:41:58 +010024#include "etnaviv_sched.h"
The etnaviv authorsa8c21a52015-12-03 18:21:29 +010025#include "common.xml.h"
26#include "state.xml.h"
27#include "state_hi.xml.h"
28#include "cmdstream.xml.h"
29
Lucas Stachc09d7f72018-01-04 13:40:03 +010030#ifndef PHYS_OFFSET
31#define PHYS_OFFSET 0
32#endif
33
The etnaviv authorsa8c21a52015-12-03 18:21:29 +010034static const struct platform_device_id gpu_ids[] = {
35 { .name = "etnaviv-gpu,2d" },
36 { },
37};
38
The etnaviv authorsa8c21a52015-12-03 18:21:29 +010039/*
40 * Driver functions:
41 */
42
43int etnaviv_gpu_get_param(struct etnaviv_gpu *gpu, u32 param, u64 *value)
44{
Lucas Stach088880d2019-08-02 14:27:33 +020045 struct etnaviv_drm_private *priv = gpu->drm->dev_private;
46
The etnaviv authorsa8c21a52015-12-03 18:21:29 +010047 switch (param) {
48 case ETNAVIV_PARAM_GPU_MODEL:
49 *value = gpu->identity.model;
50 break;
51
52 case ETNAVIV_PARAM_GPU_REVISION:
53 *value = gpu->identity.revision;
54 break;
55
56 case ETNAVIV_PARAM_GPU_FEATURES_0:
57 *value = gpu->identity.features;
58 break;
59
60 case ETNAVIV_PARAM_GPU_FEATURES_1:
61 *value = gpu->identity.minor_features0;
62 break;
63
64 case ETNAVIV_PARAM_GPU_FEATURES_2:
65 *value = gpu->identity.minor_features1;
66 break;
67
68 case ETNAVIV_PARAM_GPU_FEATURES_3:
69 *value = gpu->identity.minor_features2;
70 break;
71
72 case ETNAVIV_PARAM_GPU_FEATURES_4:
73 *value = gpu->identity.minor_features3;
74 break;
75
Russell King602eb482016-01-24 17:36:04 +000076 case ETNAVIV_PARAM_GPU_FEATURES_5:
77 *value = gpu->identity.minor_features4;
78 break;
79
80 case ETNAVIV_PARAM_GPU_FEATURES_6:
81 *value = gpu->identity.minor_features5;
82 break;
83
Lucas Stach0538aaf2018-01-22 15:56:11 +010084 case ETNAVIV_PARAM_GPU_FEATURES_7:
85 *value = gpu->identity.minor_features6;
86 break;
87
88 case ETNAVIV_PARAM_GPU_FEATURES_8:
89 *value = gpu->identity.minor_features7;
90 break;
91
92 case ETNAVIV_PARAM_GPU_FEATURES_9:
93 *value = gpu->identity.minor_features8;
94 break;
95
96 case ETNAVIV_PARAM_GPU_FEATURES_10:
97 *value = gpu->identity.minor_features9;
98 break;
99
100 case ETNAVIV_PARAM_GPU_FEATURES_11:
101 *value = gpu->identity.minor_features10;
102 break;
103
104 case ETNAVIV_PARAM_GPU_FEATURES_12:
105 *value = gpu->identity.minor_features11;
106 break;
107
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100108 case ETNAVIV_PARAM_GPU_STREAM_COUNT:
109 *value = gpu->identity.stream_count;
110 break;
111
112 case ETNAVIV_PARAM_GPU_REGISTER_MAX:
113 *value = gpu->identity.register_max;
114 break;
115
116 case ETNAVIV_PARAM_GPU_THREAD_COUNT:
117 *value = gpu->identity.thread_count;
118 break;
119
120 case ETNAVIV_PARAM_GPU_VERTEX_CACHE_SIZE:
121 *value = gpu->identity.vertex_cache_size;
122 break;
123
124 case ETNAVIV_PARAM_GPU_SHADER_CORE_COUNT:
125 *value = gpu->identity.shader_core_count;
126 break;
127
128 case ETNAVIV_PARAM_GPU_PIXEL_PIPES:
129 *value = gpu->identity.pixel_pipes;
130 break;
131
132 case ETNAVIV_PARAM_GPU_VERTEX_OUTPUT_BUFFER_SIZE:
133 *value = gpu->identity.vertex_output_buffer_size;
134 break;
135
136 case ETNAVIV_PARAM_GPU_BUFFER_SIZE:
137 *value = gpu->identity.buffer_size;
138 break;
139
140 case ETNAVIV_PARAM_GPU_INSTRUCTION_COUNT:
141 *value = gpu->identity.instruction_count;
142 break;
143
144 case ETNAVIV_PARAM_GPU_NUM_CONSTANTS:
145 *value = gpu->identity.num_constants;
146 break;
147
Russell King602eb482016-01-24 17:36:04 +0000148 case ETNAVIV_PARAM_GPU_NUM_VARYINGS:
149 *value = gpu->identity.varyings_count;
150 break;
151
Lucas Stach088880d2019-08-02 14:27:33 +0200152 case ETNAVIV_PARAM_SOFTPIN_START_ADDR:
153 if (priv->mmu_global->version == ETNAVIV_IOMMU_V2)
154 *value = ETNAVIV_SOFTPIN_START_ADDRESS;
155 else
156 *value = ~0ULL;
157 break;
158
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100159 default:
160 DBG("%s: invalid param: %u", dev_name(gpu->dev), param);
161 return -EINVAL;
162 }
163
164 return 0;
165}
166
Russell King472f79d2016-01-24 17:35:59 +0000167
168#define etnaviv_is_model_rev(gpu, mod, rev) \
169 ((gpu)->identity.model == chipModel_##mod && \
170 (gpu)->identity.revision == rev)
Russell King52f36ba2016-01-24 17:35:54 +0000171#define etnaviv_field(val, field) \
172 (((val) & field##__MASK) >> field##__SHIFT)
173
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100174static void etnaviv_hw_specs(struct etnaviv_gpu *gpu)
175{
176 if (gpu->identity.minor_features0 &
177 chipMinorFeatures0_MORE_MINOR_FEATURES) {
Russell King602eb482016-01-24 17:36:04 +0000178 u32 specs[4];
179 unsigned int streams;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100180
181 specs[0] = gpu_read(gpu, VIVS_HI_CHIP_SPECS);
182 specs[1] = gpu_read(gpu, VIVS_HI_CHIP_SPECS_2);
Russell King602eb482016-01-24 17:36:04 +0000183 specs[2] = gpu_read(gpu, VIVS_HI_CHIP_SPECS_3);
184 specs[3] = gpu_read(gpu, VIVS_HI_CHIP_SPECS_4);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100185
Russell King52f36ba2016-01-24 17:35:54 +0000186 gpu->identity.stream_count = etnaviv_field(specs[0],
187 VIVS_HI_CHIP_SPECS_STREAM_COUNT);
188 gpu->identity.register_max = etnaviv_field(specs[0],
189 VIVS_HI_CHIP_SPECS_REGISTER_MAX);
190 gpu->identity.thread_count = etnaviv_field(specs[0],
191 VIVS_HI_CHIP_SPECS_THREAD_COUNT);
192 gpu->identity.vertex_cache_size = etnaviv_field(specs[0],
193 VIVS_HI_CHIP_SPECS_VERTEX_CACHE_SIZE);
194 gpu->identity.shader_core_count = etnaviv_field(specs[0],
195 VIVS_HI_CHIP_SPECS_SHADER_CORE_COUNT);
196 gpu->identity.pixel_pipes = etnaviv_field(specs[0],
197 VIVS_HI_CHIP_SPECS_PIXEL_PIPES);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100198 gpu->identity.vertex_output_buffer_size =
Russell King52f36ba2016-01-24 17:35:54 +0000199 etnaviv_field(specs[0],
200 VIVS_HI_CHIP_SPECS_VERTEX_OUTPUT_BUFFER_SIZE);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100201
Russell King52f36ba2016-01-24 17:35:54 +0000202 gpu->identity.buffer_size = etnaviv_field(specs[1],
203 VIVS_HI_CHIP_SPECS_2_BUFFER_SIZE);
204 gpu->identity.instruction_count = etnaviv_field(specs[1],
205 VIVS_HI_CHIP_SPECS_2_INSTRUCTION_COUNT);
206 gpu->identity.num_constants = etnaviv_field(specs[1],
207 VIVS_HI_CHIP_SPECS_2_NUM_CONSTANTS);
Russell King602eb482016-01-24 17:36:04 +0000208
209 gpu->identity.varyings_count = etnaviv_field(specs[2],
210 VIVS_HI_CHIP_SPECS_3_VARYINGS_COUNT);
211
212 /* This overrides the value from older register if non-zero */
213 streams = etnaviv_field(specs[3],
214 VIVS_HI_CHIP_SPECS_4_STREAM_COUNT);
215 if (streams)
216 gpu->identity.stream_count = streams;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100217 }
218
219 /* Fill in the stream count if not specified */
220 if (gpu->identity.stream_count == 0) {
221 if (gpu->identity.model >= 0x1000)
222 gpu->identity.stream_count = 4;
223 else
224 gpu->identity.stream_count = 1;
225 }
226
227 /* Convert the register max value */
228 if (gpu->identity.register_max)
229 gpu->identity.register_max = 1 << gpu->identity.register_max;
Russell King507f8992016-01-24 17:35:48 +0000230 else if (gpu->identity.model == chipModel_GC400)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100231 gpu->identity.register_max = 32;
232 else
233 gpu->identity.register_max = 64;
234
235 /* Convert thread count */
236 if (gpu->identity.thread_count)
237 gpu->identity.thread_count = 1 << gpu->identity.thread_count;
Russell King507f8992016-01-24 17:35:48 +0000238 else if (gpu->identity.model == chipModel_GC400)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100239 gpu->identity.thread_count = 64;
Russell King507f8992016-01-24 17:35:48 +0000240 else if (gpu->identity.model == chipModel_GC500 ||
241 gpu->identity.model == chipModel_GC530)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100242 gpu->identity.thread_count = 128;
243 else
244 gpu->identity.thread_count = 256;
245
246 if (gpu->identity.vertex_cache_size == 0)
247 gpu->identity.vertex_cache_size = 8;
248
249 if (gpu->identity.shader_core_count == 0) {
250 if (gpu->identity.model >= 0x1000)
251 gpu->identity.shader_core_count = 2;
252 else
253 gpu->identity.shader_core_count = 1;
254 }
255
256 if (gpu->identity.pixel_pipes == 0)
257 gpu->identity.pixel_pipes = 1;
258
259 /* Convert virtex buffer size */
260 if (gpu->identity.vertex_output_buffer_size) {
261 gpu->identity.vertex_output_buffer_size =
262 1 << gpu->identity.vertex_output_buffer_size;
Russell King507f8992016-01-24 17:35:48 +0000263 } else if (gpu->identity.model == chipModel_GC400) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100264 if (gpu->identity.revision < 0x4000)
265 gpu->identity.vertex_output_buffer_size = 512;
266 else if (gpu->identity.revision < 0x4200)
267 gpu->identity.vertex_output_buffer_size = 256;
268 else
269 gpu->identity.vertex_output_buffer_size = 128;
270 } else {
271 gpu->identity.vertex_output_buffer_size = 512;
272 }
273
274 switch (gpu->identity.instruction_count) {
275 case 0:
Russell King472f79d2016-01-24 17:35:59 +0000276 if (etnaviv_is_model_rev(gpu, GC2000, 0x5108) ||
Russell King507f8992016-01-24 17:35:48 +0000277 gpu->identity.model == chipModel_GC880)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100278 gpu->identity.instruction_count = 512;
279 else
280 gpu->identity.instruction_count = 256;
281 break;
282
283 case 1:
284 gpu->identity.instruction_count = 1024;
285 break;
286
287 case 2:
288 gpu->identity.instruction_count = 2048;
289 break;
290
291 default:
292 gpu->identity.instruction_count = 256;
293 break;
294 }
295
296 if (gpu->identity.num_constants == 0)
297 gpu->identity.num_constants = 168;
Russell King602eb482016-01-24 17:36:04 +0000298
299 if (gpu->identity.varyings_count == 0) {
300 if (gpu->identity.minor_features1 & chipMinorFeatures1_HALTI0)
301 gpu->identity.varyings_count = 12;
302 else
303 gpu->identity.varyings_count = 8;
304 }
305
306 /*
307 * For some cores, two varyings are consumed for position, so the
308 * maximum varying count needs to be reduced by one.
309 */
310 if (etnaviv_is_model_rev(gpu, GC5000, 0x5434) ||
311 etnaviv_is_model_rev(gpu, GC4000, 0x5222) ||
312 etnaviv_is_model_rev(gpu, GC4000, 0x5245) ||
313 etnaviv_is_model_rev(gpu, GC4000, 0x5208) ||
314 etnaviv_is_model_rev(gpu, GC3000, 0x5435) ||
315 etnaviv_is_model_rev(gpu, GC2200, 0x5244) ||
316 etnaviv_is_model_rev(gpu, GC2100, 0x5108) ||
317 etnaviv_is_model_rev(gpu, GC2000, 0x5108) ||
318 etnaviv_is_model_rev(gpu, GC1500, 0x5246) ||
319 etnaviv_is_model_rev(gpu, GC880, 0x5107) ||
320 etnaviv_is_model_rev(gpu, GC880, 0x5106))
321 gpu->identity.varyings_count -= 1;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100322}
323
324static void etnaviv_hw_identify(struct etnaviv_gpu *gpu)
325{
326 u32 chipIdentity;
327
328 chipIdentity = gpu_read(gpu, VIVS_HI_CHIP_IDENTITY);
329
330 /* Special case for older graphic cores. */
Russell King52f36ba2016-01-24 17:35:54 +0000331 if (etnaviv_field(chipIdentity, VIVS_HI_CHIP_IDENTITY_FAMILY) == 0x01) {
Russell King507f8992016-01-24 17:35:48 +0000332 gpu->identity.model = chipModel_GC500;
Russell King52f36ba2016-01-24 17:35:54 +0000333 gpu->identity.revision = etnaviv_field(chipIdentity,
334 VIVS_HI_CHIP_IDENTITY_REVISION);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100335 } else {
Christian Gmeiner815e45b2020-01-06 16:16:47 +0100336 u32 chipDate = gpu_read(gpu, VIVS_HI_CHIP_DATE);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100337
338 gpu->identity.model = gpu_read(gpu, VIVS_HI_CHIP_MODEL);
339 gpu->identity.revision = gpu_read(gpu, VIVS_HI_CHIP_REV);
Christian Gmeiner815e45b2020-01-06 16:16:47 +0100340 gpu->identity.product_id = gpu_read(gpu, VIVS_HI_CHIP_PRODUCT_ID);
341 gpu->identity.customer_id = gpu_read(gpu, VIVS_HI_CHIP_CUSTOMER_ID);
342 gpu->identity.eco_id = gpu_read(gpu, VIVS_HI_CHIP_ECO_ID);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100343
344 /*
345 * !!!! HACK ALERT !!!!
346 * Because people change device IDs without letting software
347 * know about it - here is the hack to make it all look the
348 * same. Only for GC400 family.
349 */
350 if ((gpu->identity.model & 0xff00) == 0x0400 &&
Russell King507f8992016-01-24 17:35:48 +0000351 gpu->identity.model != chipModel_GC420) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100352 gpu->identity.model = gpu->identity.model & 0x0400;
353 }
354
355 /* Another special case */
Russell King472f79d2016-01-24 17:35:59 +0000356 if (etnaviv_is_model_rev(gpu, GC300, 0x2201)) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100357 u32 chipTime = gpu_read(gpu, VIVS_HI_CHIP_TIME);
358
359 if (chipDate == 0x20080814 && chipTime == 0x12051100) {
360 /*
361 * This IP has an ECO; put the correct
362 * revision in it.
363 */
364 gpu->identity.revision = 0x1051;
365 }
366 }
Lucas Stach12ff4bd2016-08-15 18:16:59 +0200367
368 /*
369 * NXP likes to call the GPU on the i.MX6QP GC2000+, but in
370 * reality it's just a re-branded GC3000. We can identify this
371 * core by the upper half of the revision register being all 1.
372 * Fix model/rev here, so all other places can refer to this
373 * core by its real identity.
374 */
375 if (etnaviv_is_model_rev(gpu, GC2000, 0xffff5450)) {
376 gpu->identity.model = chipModel_GC3000;
377 gpu->identity.revision &= 0xffff;
378 }
Christian Gmeiner815e45b2020-01-06 16:16:47 +0100379
380 if (etnaviv_is_model_rev(gpu, GC1000, 0x5037) && (chipDate == 0x20120617))
381 gpu->identity.eco_id = 1;
382
383 if (etnaviv_is_model_rev(gpu, GC320, 0x5303) && (chipDate == 0x20140511))
384 gpu->identity.eco_id = 1;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100385 }
386
387 dev_info(gpu->dev, "model: GC%x, revision: %x\n",
388 gpu->identity.model, gpu->identity.revision);
389
Lucas Stach2b76f5b2018-12-19 15:16:41 +0100390 gpu->idle_mask = ~VIVS_HI_IDLE_STATE_AXI_LP;
Lucas Stach681c19c2018-01-22 15:57:59 +0100391 /*
392 * If there is a match in the HWDB, we aren't interested in the
393 * remaining register values, as they might be wrong.
394 */
395 if (etnaviv_fill_identity_from_hwdb(gpu))
396 return;
397
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100398 gpu->identity.features = gpu_read(gpu, VIVS_HI_CHIP_FEATURE);
399
400 /* Disable fast clear on GC700. */
Russell King507f8992016-01-24 17:35:48 +0000401 if (gpu->identity.model == chipModel_GC700)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100402 gpu->identity.features &= ~chipFeatures_FAST_CLEAR;
403
Russell King507f8992016-01-24 17:35:48 +0000404 if ((gpu->identity.model == chipModel_GC500 &&
405 gpu->identity.revision < 2) ||
406 (gpu->identity.model == chipModel_GC300 &&
407 gpu->identity.revision < 0x2000)) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100408
409 /*
410 * GC500 rev 1.x and GC300 rev < 2.0 doesn't have these
411 * registers.
412 */
413 gpu->identity.minor_features0 = 0;
414 gpu->identity.minor_features1 = 0;
415 gpu->identity.minor_features2 = 0;
416 gpu->identity.minor_features3 = 0;
Russell King602eb482016-01-24 17:36:04 +0000417 gpu->identity.minor_features4 = 0;
418 gpu->identity.minor_features5 = 0;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100419 } else
420 gpu->identity.minor_features0 =
421 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_0);
422
423 if (gpu->identity.minor_features0 &
424 chipMinorFeatures0_MORE_MINOR_FEATURES) {
425 gpu->identity.minor_features1 =
426 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_1);
427 gpu->identity.minor_features2 =
428 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_2);
429 gpu->identity.minor_features3 =
430 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_3);
Russell King602eb482016-01-24 17:36:04 +0000431 gpu->identity.minor_features4 =
432 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_4);
433 gpu->identity.minor_features5 =
434 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_5);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100435 }
436
437 /* GC600 idle register reports zero bits where modules aren't present */
Lucas Stach2b76f5b2018-12-19 15:16:41 +0100438 if (gpu->identity.model == chipModel_GC600)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100439 gpu->idle_mask = VIVS_HI_IDLE_STATE_TX |
440 VIVS_HI_IDLE_STATE_RA |
441 VIVS_HI_IDLE_STATE_SE |
442 VIVS_HI_IDLE_STATE_PA |
443 VIVS_HI_IDLE_STATE_SH |
444 VIVS_HI_IDLE_STATE_PE |
445 VIVS_HI_IDLE_STATE_DE |
446 VIVS_HI_IDLE_STATE_FE;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100447
448 etnaviv_hw_specs(gpu);
449}
450
451static void etnaviv_gpu_load_clock(struct etnaviv_gpu *gpu, u32 clock)
452{
453 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, clock |
454 VIVS_HI_CLOCK_CONTROL_FSCALE_CMD_LOAD);
455 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, clock);
456}
457
Russell Kingbcdfb5e2017-03-12 19:00:59 +0000458static void etnaviv_gpu_update_clock(struct etnaviv_gpu *gpu)
459{
Lucas Stachd79fd1ccf22017-04-11 15:54:50 +0200460 if (gpu->identity.minor_features2 &
461 chipMinorFeatures2_DYNAMIC_FREQUENCY_SCALING) {
462 clk_set_rate(gpu->clk_core,
463 gpu->base_rate_core >> gpu->freq_scale);
464 clk_set_rate(gpu->clk_shader,
465 gpu->base_rate_shader >> gpu->freq_scale);
466 } else {
467 unsigned int fscale = 1 << (6 - gpu->freq_scale);
Lucas Stach6eb3ecc2017-09-28 15:41:21 +0200468 u32 clock = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL);
Russell Kingbcdfb5e2017-03-12 19:00:59 +0000469
Lucas Stach6eb3ecc2017-09-28 15:41:21 +0200470 clock &= ~VIVS_HI_CLOCK_CONTROL_FSCALE_VAL__MASK;
471 clock |= VIVS_HI_CLOCK_CONTROL_FSCALE_VAL(fscale);
Lucas Stachd79fd1ccf22017-04-11 15:54:50 +0200472 etnaviv_gpu_load_clock(gpu, clock);
473 }
Russell Kingbcdfb5e2017-03-12 19:00:59 +0000474}
475
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100476static int etnaviv_hw_reset(struct etnaviv_gpu *gpu)
477{
478 u32 control, idle;
479 unsigned long timeout;
480 bool failed = true;
481
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100482 /* We hope that the GPU resets in under one second */
483 timeout = jiffies + msecs_to_jiffies(1000);
484
485 while (time_is_after_jiffies(timeout)) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100486 /* enable clock */
Lucas Stach6eb3ecc2017-09-28 15:41:21 +0200487 unsigned int fscale = 1 << (6 - gpu->freq_scale);
488 control = VIVS_HI_CLOCK_CONTROL_FSCALE_VAL(fscale);
489 etnaviv_gpu_load_clock(gpu, control);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100490
491 /* isolate the GPU. */
492 control |= VIVS_HI_CLOCK_CONTROL_ISOLATE_GPU;
493 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control);
494
Lucas Stachc997c3d2018-01-22 16:18:16 +0100495 if (gpu->sec_mode == ETNA_SEC_KERNEL) {
496 gpu_write(gpu, VIVS_MMUv2_AHB_CONTROL,
497 VIVS_MMUv2_AHB_CONTROL_RESET);
498 } else {
499 /* set soft reset. */
500 control |= VIVS_HI_CLOCK_CONTROL_SOFT_RESET;
501 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control);
502 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100503
504 /* wait for reset. */
Philipp Zabel40462172017-10-09 12:03:30 +0200505 usleep_range(10, 20);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100506
507 /* reset soft reset bit. */
508 control &= ~VIVS_HI_CLOCK_CONTROL_SOFT_RESET;
509 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control);
510
511 /* reset GPU isolation. */
512 control &= ~VIVS_HI_CLOCK_CONTROL_ISOLATE_GPU;
513 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control);
514
515 /* read idle register. */
516 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE);
517
Guido Güntherea4ed4a2020-03-02 20:13:32 +0100518 /* try resetting again if FE is not idle */
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100519 if ((idle & VIVS_HI_IDLE_STATE_FE) == 0) {
520 dev_dbg(gpu->dev, "FE is not idle\n");
521 continue;
522 }
523
524 /* read reset register. */
525 control = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL);
526
527 /* is the GPU idle? */
528 if (((control & VIVS_HI_CLOCK_CONTROL_IDLE_3D) == 0) ||
529 ((control & VIVS_HI_CLOCK_CONTROL_IDLE_2D) == 0)) {
530 dev_dbg(gpu->dev, "GPU is not idle\n");
531 continue;
532 }
533
Lucas Stach6eb3ecc2017-09-28 15:41:21 +0200534 /* disable debug registers, as they are not normally needed */
535 control |= VIVS_HI_CLOCK_CONTROL_DISABLE_DEBUG_REGISTERS;
536 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control);
537
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100538 failed = false;
539 break;
540 }
541
542 if (failed) {
543 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE);
544 control = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL);
545
546 dev_err(gpu->dev, "GPU failed to reset: FE %sidle, 3D %sidle, 2D %sidle\n",
547 idle & VIVS_HI_IDLE_STATE_FE ? "" : "not ",
548 control & VIVS_HI_CLOCK_CONTROL_IDLE_3D ? "" : "not ",
549 control & VIVS_HI_CLOCK_CONTROL_IDLE_2D ? "" : "not ");
550
551 return -EBUSY;
552 }
553
554 /* We rely on the GPU running, so program the clock */
Russell Kingbcdfb5e2017-03-12 19:00:59 +0000555 etnaviv_gpu_update_clock(gpu);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100556
557 return 0;
558}
559
Russell King7d0c6e72016-01-21 15:20:45 +0000560static void etnaviv_gpu_enable_mlcg(struct etnaviv_gpu *gpu)
561{
562 u32 pmc, ppc;
563
564 /* enable clock gating */
565 ppc = gpu_read(gpu, VIVS_PM_POWER_CONTROLS);
566 ppc |= VIVS_PM_POWER_CONTROLS_ENABLE_MODULE_CLOCK_GATING;
567
568 /* Disable stall module clock gating for 4.3.0.1 and 4.3.0.2 revs */
569 if (gpu->identity.revision == 0x4301 ||
570 gpu->identity.revision == 0x4302)
571 ppc |= VIVS_PM_POWER_CONTROLS_DISABLE_STALL_MODULE_CLOCK_GATING;
572
573 gpu_write(gpu, VIVS_PM_POWER_CONTROLS, ppc);
574
575 pmc = gpu_read(gpu, VIVS_PM_MODULE_CONTROLS);
576
Lucas Stach7cef6002017-03-17 12:42:30 +0100577 /* Disable PA clock gating for GC400+ without bugfix except for GC420 */
Russell King7d0c6e72016-01-21 15:20:45 +0000578 if (gpu->identity.model >= chipModel_GC400 &&
Lucas Stach7cef6002017-03-17 12:42:30 +0100579 gpu->identity.model != chipModel_GC420 &&
580 !(gpu->identity.minor_features3 & chipMinorFeatures3_BUG_FIXES12))
Russell King7d0c6e72016-01-21 15:20:45 +0000581 pmc |= VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_PA;
582
583 /*
584 * Disable PE clock gating on revs < 5.0.0.0 when HZ is
585 * present without a bug fix.
586 */
587 if (gpu->identity.revision < 0x5000 &&
588 gpu->identity.minor_features0 & chipMinorFeatures0_HZ &&
589 !(gpu->identity.minor_features1 &
590 chipMinorFeatures1_DISABLE_PE_GATING))
591 pmc |= VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_PE;
592
593 if (gpu->identity.revision < 0x5422)
594 pmc |= BIT(15); /* Unknown bit */
595
Lucas Stach7cef6002017-03-17 12:42:30 +0100596 /* Disable TX clock gating on affected core revisions. */
597 if (etnaviv_is_model_rev(gpu, GC4000, 0x5222) ||
598 etnaviv_is_model_rev(gpu, GC2000, 0x5108))
599 pmc |= VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_TX;
600
Russell King7d0c6e72016-01-21 15:20:45 +0000601 pmc |= VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_RA_HZ;
602 pmc |= VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_RA_EZ;
603
604 gpu_write(gpu, VIVS_PM_MODULE_CONTROLS, pmc);
605}
606
Lucas Stach229855b2016-08-17 15:27:52 +0200607void etnaviv_gpu_start_fe(struct etnaviv_gpu *gpu, u32 address, u16 prefetch)
608{
609 gpu_write(gpu, VIVS_FE_COMMAND_ADDRESS, address);
610 gpu_write(gpu, VIVS_FE_COMMAND_CONTROL,
611 VIVS_FE_COMMAND_CONTROL_ENABLE |
612 VIVS_FE_COMMAND_CONTROL_PREFETCH(prefetch));
Lucas Stachc997c3d2018-01-22 16:18:16 +0100613
614 if (gpu->sec_mode == ETNA_SEC_KERNEL) {
615 gpu_write(gpu, VIVS_MMUv2_SEC_COMMAND_CONTROL,
616 VIVS_MMUv2_SEC_COMMAND_CONTROL_ENABLE |
617 VIVS_MMUv2_SEC_COMMAND_CONTROL_PREFETCH(prefetch));
618 }
Lucas Stach229855b2016-08-17 15:27:52 +0200619}
620
Lucas Stachd80d8422019-07-05 19:17:25 +0200621static void etnaviv_gpu_start_fe_idleloop(struct etnaviv_gpu *gpu)
622{
Lucas Stach17e46602019-07-05 19:17:27 +0200623 u32 address = etnaviv_cmdbuf_get_va(&gpu->buffer,
624 &gpu->mmu_context->cmdbuf_mapping);
Lucas Stachd80d8422019-07-05 19:17:25 +0200625 u16 prefetch;
626
627 /* setup the MMU */
628 etnaviv_iommu_restore(gpu, gpu->mmu_context);
629
630 /* Start command processor */
631 prefetch = etnaviv_buffer_init(gpu);
632
633 etnaviv_gpu_start_fe(gpu, address, prefetch);
634}
635
Wladimir J. van der Laane17a0de2016-12-15 13:11:30 +0100636static void etnaviv_gpu_setup_pulse_eater(struct etnaviv_gpu *gpu)
637{
638 /*
639 * Base value for VIVS_PM_PULSE_EATER register on models where it
640 * cannot be read, extracted from vivante kernel driver.
641 */
642 u32 pulse_eater = 0x01590880;
643
644 if (etnaviv_is_model_rev(gpu, GC4000, 0x5208) ||
645 etnaviv_is_model_rev(gpu, GC4000, 0x5222)) {
646 pulse_eater |= BIT(23);
647
648 }
649
650 if (etnaviv_is_model_rev(gpu, GC1000, 0x5039) ||
651 etnaviv_is_model_rev(gpu, GC1000, 0x5040)) {
652 pulse_eater &= ~BIT(16);
653 pulse_eater |= BIT(17);
654 }
655
656 if ((gpu->identity.revision > 0x5420) &&
657 (gpu->identity.features & chipFeatures_PIPE_3D))
658 {
659 /* Performance fix: disable internal DFS */
660 pulse_eater = gpu_read(gpu, VIVS_PM_PULSE_EATER);
661 pulse_eater |= BIT(18);
662 }
663
664 gpu_write(gpu, VIVS_PM_PULSE_EATER, pulse_eater);
665}
666
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100667static void etnaviv_gpu_hw_init(struct etnaviv_gpu *gpu)
668{
Russell King472f79d2016-01-24 17:35:59 +0000669 if ((etnaviv_is_model_rev(gpu, GC320, 0x5007) ||
670 etnaviv_is_model_rev(gpu, GC320, 0x5220)) &&
671 gpu_read(gpu, VIVS_HI_CHIP_TIME) != 0x2062400) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100672 u32 mc_memory_debug;
673
674 mc_memory_debug = gpu_read(gpu, VIVS_MC_DEBUG_MEMORY) & ~0xff;
675
676 if (gpu->identity.revision == 0x5007)
677 mc_memory_debug |= 0x0c;
678 else
679 mc_memory_debug |= 0x08;
680
681 gpu_write(gpu, VIVS_MC_DEBUG_MEMORY, mc_memory_debug);
682 }
683
Russell King7d0c6e72016-01-21 15:20:45 +0000684 /* enable module-level clock gating */
685 etnaviv_gpu_enable_mlcg(gpu);
686
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100687 /*
688 * Update GPU AXI cache atttribute to "cacheable, no allocate".
689 * This is necessary to prevent the iMX6 SoC locking up.
690 */
691 gpu_write(gpu, VIVS_HI_AXI_CONFIG,
692 VIVS_HI_AXI_CONFIG_AWCACHE(2) |
693 VIVS_HI_AXI_CONFIG_ARCACHE(2));
694
695 /* GC2000 rev 5108 needs a special bus config */
Russell King472f79d2016-01-24 17:35:59 +0000696 if (etnaviv_is_model_rev(gpu, GC2000, 0x5108)) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100697 u32 bus_config = gpu_read(gpu, VIVS_MC_BUS_CONFIG);
698 bus_config &= ~(VIVS_MC_BUS_CONFIG_FE_BUS_CONFIG__MASK |
699 VIVS_MC_BUS_CONFIG_TX_BUS_CONFIG__MASK);
700 bus_config |= VIVS_MC_BUS_CONFIG_FE_BUS_CONFIG(1) |
701 VIVS_MC_BUS_CONFIG_TX_BUS_CONFIG(0);
702 gpu_write(gpu, VIVS_MC_BUS_CONFIG, bus_config);
703 }
704
Lucas Stachc997c3d2018-01-22 16:18:16 +0100705 if (gpu->sec_mode == ETNA_SEC_KERNEL) {
706 u32 val = gpu_read(gpu, VIVS_MMUv2_AHB_CONTROL);
707 val |= VIVS_MMUv2_AHB_CONTROL_NONSEC_ACCESS;
708 gpu_write(gpu, VIVS_MMUv2_AHB_CONTROL, val);
709 }
710
Wladimir J. van der Laane17a0de2016-12-15 13:11:30 +0100711 /* setup the pulse eater */
712 etnaviv_gpu_setup_pulse_eater(gpu);
713
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100714 gpu_write(gpu, VIVS_HI_INTR_ENBL, ~0U);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100715}
716
717int etnaviv_gpu_init(struct etnaviv_gpu *gpu)
718{
Lucas Stachbffe5db2019-07-05 19:17:22 +0200719 struct etnaviv_drm_private *priv = gpu->drm->dev_private;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100720 int ret, i;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100721
722 ret = pm_runtime_get_sync(gpu->dev);
Lucas Stach1409df02016-06-17 12:29:02 +0200723 if (ret < 0) {
724 dev_err(gpu->dev, "Failed to enable GPU power domain\n");
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100725 return ret;
Lucas Stach1409df02016-06-17 12:29:02 +0200726 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100727
728 etnaviv_hw_identify(gpu);
729
730 if (gpu->identity.model == 0) {
731 dev_err(gpu->dev, "Unknown GPU model\n");
Russell Kingf6427762016-01-24 17:32:13 +0000732 ret = -ENXIO;
733 goto fail;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100734 }
735
Russell Kingb98c6682016-01-21 15:19:59 +0000736 /* Exclude VG cores with FE2.0 */
737 if (gpu->identity.features & chipFeatures_PIPE_VG &&
738 gpu->identity.features & chipFeatures_FE20) {
739 dev_info(gpu->dev, "Ignoring GPU with VG and FE2.0\n");
740 ret = -ENXIO;
741 goto fail;
742 }
743
Lucas Stach2144fff2016-04-21 13:52:38 +0200744 /*
Lucas Stachc997c3d2018-01-22 16:18:16 +0100745 * On cores with security features supported, we claim control over the
746 * security states.
747 */
748 if ((gpu->identity.minor_features7 & chipMinorFeatures7_BIT_SECURITY) &&
749 (gpu->identity.minor_features10 & chipMinorFeatures10_SECURITY_AHB))
750 gpu->sec_mode = ETNA_SEC_KERNEL;
751
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100752 ret = etnaviv_hw_reset(gpu);
Lucas Stach1409df02016-06-17 12:29:02 +0200753 if (ret) {
754 dev_err(gpu->dev, "GPU reset failed\n");
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100755 goto fail;
Lucas Stach1409df02016-06-17 12:29:02 +0200756 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100757
Lucas Stach27b67272019-07-05 19:17:24 +0200758 ret = etnaviv_iommu_global_init(gpu);
759 if (ret)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100760 goto fail;
Lucas Stach27b67272019-07-05 19:17:24 +0200761
Lucas Stach17e46602019-07-05 19:17:27 +0200762 /*
763 * Set the GPU linear window to be at the end of the DMA window, where
764 * the CMA area is likely to reside. This ensures that we are able to
765 * map the command buffers while having the linear window overlap as
766 * much RAM as possible, so we can optimize mappings for other buffers.
767 *
768 * For 3D cores only do this if MC2.0 is present, as with MC1.0 it leads
769 * to different views of the memory on the individual engines.
770 */
771 if (!(gpu->identity.features & chipFeatures_PIPE_3D) ||
772 (gpu->identity.minor_features0 & chipMinorFeatures0_MC20)) {
773 u32 dma_mask = (u32)dma_get_required_mask(gpu->dev);
774 if (dma_mask < PHYS_OFFSET + SZ_2G)
775 priv->mmu_global->memory_base = PHYS_OFFSET;
776 else
777 priv->mmu_global->memory_base = dma_mask - SZ_2G + 1;
778 } else if (PHYS_OFFSET >= SZ_2G) {
779 dev_info(gpu->dev, "Need to move linear window on MC1.0, disabling TS\n");
780 priv->mmu_global->memory_base = PHYS_OFFSET;
781 gpu->identity.features &= ~chipFeatures_FAST_CLEAR;
Lucas Stachdb82a042019-07-05 19:17:21 +0200782 }
783
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100784 /* Create buffer: */
Lucas Stachbffe5db2019-07-05 19:17:22 +0200785 ret = etnaviv_cmdbuf_init(priv->cmdbuf_suballoc, &gpu->buffer,
Lucas Stach2f9225d2017-11-24 16:56:37 +0100786 PAGE_SIZE);
787 if (ret) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100788 dev_err(gpu->dev, "could not create command buffer\n");
Lucas Stach17e46602019-07-05 19:17:27 +0200789 goto fail;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100790 }
791
792 /* Setup event management */
793 spin_lock_init(&gpu->event_spinlock);
794 init_completion(&gpu->event_free);
Christian Gmeiner355502e2017-09-24 15:15:19 +0200795 bitmap_zero(gpu->event_bitmap, ETNA_NR_EVENTS);
796 for (i = 0; i < ARRAY_SIZE(gpu->event); i++)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100797 complete(&gpu->event_free);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100798
799 /* Now program the hardware */
800 mutex_lock(&gpu->lock);
801 etnaviv_gpu_hw_init(gpu);
Russell Kingf6086312016-01-21 15:20:19 +0000802 gpu->exec_state = -1;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100803 mutex_unlock(&gpu->lock);
804
805 pm_runtime_mark_last_busy(gpu->dev);
806 pm_runtime_put_autosuspend(gpu->dev);
807
Lucas Stachdb41fe72019-07-05 19:17:20 +0200808 gpu->initialized = true;
809
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100810 return 0;
811
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100812fail:
813 pm_runtime_mark_last_busy(gpu->dev);
814 pm_runtime_put_autosuspend(gpu->dev);
815
816 return ret;
817}
818
819#ifdef CONFIG_DEBUG_FS
820struct dma_debug {
821 u32 address[2];
822 u32 state[2];
823};
824
825static void verify_dma(struct etnaviv_gpu *gpu, struct dma_debug *debug)
826{
827 u32 i;
828
829 debug->address[0] = gpu_read(gpu, VIVS_FE_DMA_ADDRESS);
830 debug->state[0] = gpu_read(gpu, VIVS_FE_DMA_DEBUG_STATE);
831
832 for (i = 0; i < 500; i++) {
833 debug->address[1] = gpu_read(gpu, VIVS_FE_DMA_ADDRESS);
834 debug->state[1] = gpu_read(gpu, VIVS_FE_DMA_DEBUG_STATE);
835
836 if (debug->address[0] != debug->address[1])
837 break;
838
839 if (debug->state[0] != debug->state[1])
840 break;
841 }
842}
843
844int etnaviv_gpu_debugfs(struct etnaviv_gpu *gpu, struct seq_file *m)
845{
846 struct dma_debug debug;
847 u32 dma_lo, dma_hi, axi, idle;
848 int ret;
849
850 seq_printf(m, "%s Status:\n", dev_name(gpu->dev));
851
852 ret = pm_runtime_get_sync(gpu->dev);
853 if (ret < 0)
854 return ret;
855
856 dma_lo = gpu_read(gpu, VIVS_FE_DMA_LOW);
857 dma_hi = gpu_read(gpu, VIVS_FE_DMA_HIGH);
858 axi = gpu_read(gpu, VIVS_HI_AXI_STATUS);
859 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE);
860
861 verify_dma(gpu, &debug);
862
Christian Gmeiner00080662020-01-06 16:16:48 +0100863 seq_puts(m, "\tidentity\n");
864 seq_printf(m, "\t model: 0x%x\n", gpu->identity.model);
865 seq_printf(m, "\t revision: 0x%x\n", gpu->identity.revision);
866 seq_printf(m, "\t product_id: 0x%x\n", gpu->identity.product_id);
867 seq_printf(m, "\t customer_id: 0x%x\n", gpu->identity.customer_id);
868 seq_printf(m, "\t eco_id: 0x%x\n", gpu->identity.eco_id);
869
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100870 seq_puts(m, "\tfeatures\n");
Lucas Stach3d9fc642018-01-04 13:50:14 +0100871 seq_printf(m, "\t major_features: 0x%08x\n",
872 gpu->identity.features);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100873 seq_printf(m, "\t minor_features0: 0x%08x\n",
874 gpu->identity.minor_features0);
875 seq_printf(m, "\t minor_features1: 0x%08x\n",
876 gpu->identity.minor_features1);
877 seq_printf(m, "\t minor_features2: 0x%08x\n",
878 gpu->identity.minor_features2);
879 seq_printf(m, "\t minor_features3: 0x%08x\n",
880 gpu->identity.minor_features3);
Russell King602eb482016-01-24 17:36:04 +0000881 seq_printf(m, "\t minor_features4: 0x%08x\n",
882 gpu->identity.minor_features4);
883 seq_printf(m, "\t minor_features5: 0x%08x\n",
884 gpu->identity.minor_features5);
Lucas Stach0538aaf2018-01-22 15:56:11 +0100885 seq_printf(m, "\t minor_features6: 0x%08x\n",
886 gpu->identity.minor_features6);
887 seq_printf(m, "\t minor_features7: 0x%08x\n",
888 gpu->identity.minor_features7);
889 seq_printf(m, "\t minor_features8: 0x%08x\n",
890 gpu->identity.minor_features8);
891 seq_printf(m, "\t minor_features9: 0x%08x\n",
892 gpu->identity.minor_features9);
893 seq_printf(m, "\t minor_features10: 0x%08x\n",
894 gpu->identity.minor_features10);
895 seq_printf(m, "\t minor_features11: 0x%08x\n",
896 gpu->identity.minor_features11);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100897
898 seq_puts(m, "\tspecs\n");
899 seq_printf(m, "\t stream_count: %d\n",
900 gpu->identity.stream_count);
901 seq_printf(m, "\t register_max: %d\n",
902 gpu->identity.register_max);
903 seq_printf(m, "\t thread_count: %d\n",
904 gpu->identity.thread_count);
905 seq_printf(m, "\t vertex_cache_size: %d\n",
906 gpu->identity.vertex_cache_size);
907 seq_printf(m, "\t shader_core_count: %d\n",
908 gpu->identity.shader_core_count);
909 seq_printf(m, "\t pixel_pipes: %d\n",
910 gpu->identity.pixel_pipes);
911 seq_printf(m, "\t vertex_output_buffer_size: %d\n",
912 gpu->identity.vertex_output_buffer_size);
913 seq_printf(m, "\t buffer_size: %d\n",
914 gpu->identity.buffer_size);
915 seq_printf(m, "\t instruction_count: %d\n",
916 gpu->identity.instruction_count);
917 seq_printf(m, "\t num_constants: %d\n",
918 gpu->identity.num_constants);
Russell King602eb482016-01-24 17:36:04 +0000919 seq_printf(m, "\t varyings_count: %d\n",
920 gpu->identity.varyings_count);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100921
922 seq_printf(m, "\taxi: 0x%08x\n", axi);
923 seq_printf(m, "\tidle: 0x%08x\n", idle);
924 idle |= ~gpu->idle_mask & ~VIVS_HI_IDLE_STATE_AXI_LP;
925 if ((idle & VIVS_HI_IDLE_STATE_FE) == 0)
926 seq_puts(m, "\t FE is not idle\n");
927 if ((idle & VIVS_HI_IDLE_STATE_DE) == 0)
928 seq_puts(m, "\t DE is not idle\n");
929 if ((idle & VIVS_HI_IDLE_STATE_PE) == 0)
930 seq_puts(m, "\t PE is not idle\n");
931 if ((idle & VIVS_HI_IDLE_STATE_SH) == 0)
932 seq_puts(m, "\t SH is not idle\n");
933 if ((idle & VIVS_HI_IDLE_STATE_PA) == 0)
934 seq_puts(m, "\t PA is not idle\n");
935 if ((idle & VIVS_HI_IDLE_STATE_SE) == 0)
936 seq_puts(m, "\t SE is not idle\n");
937 if ((idle & VIVS_HI_IDLE_STATE_RA) == 0)
938 seq_puts(m, "\t RA is not idle\n");
939 if ((idle & VIVS_HI_IDLE_STATE_TX) == 0)
940 seq_puts(m, "\t TX is not idle\n");
941 if ((idle & VIVS_HI_IDLE_STATE_VG) == 0)
942 seq_puts(m, "\t VG is not idle\n");
943 if ((idle & VIVS_HI_IDLE_STATE_IM) == 0)
944 seq_puts(m, "\t IM is not idle\n");
945 if ((idle & VIVS_HI_IDLE_STATE_FP) == 0)
946 seq_puts(m, "\t FP is not idle\n");
947 if ((idle & VIVS_HI_IDLE_STATE_TS) == 0)
948 seq_puts(m, "\t TS is not idle\n");
Guido Güntherb1704552020-03-02 20:13:34 +0100949 if ((idle & VIVS_HI_IDLE_STATE_BL) == 0)
950 seq_puts(m, "\t BL is not idle\n");
951 if ((idle & VIVS_HI_IDLE_STATE_ASYNCFE) == 0)
952 seq_puts(m, "\t ASYNCFE is not idle\n");
953 if ((idle & VIVS_HI_IDLE_STATE_MC) == 0)
954 seq_puts(m, "\t MC is not idle\n");
955 if ((idle & VIVS_HI_IDLE_STATE_PPA) == 0)
956 seq_puts(m, "\t PPA is not idle\n");
957 if ((idle & VIVS_HI_IDLE_STATE_WD) == 0)
958 seq_puts(m, "\t WD is not idle\n");
959 if ((idle & VIVS_HI_IDLE_STATE_NN) == 0)
960 seq_puts(m, "\t NN is not idle\n");
961 if ((idle & VIVS_HI_IDLE_STATE_TP) == 0)
962 seq_puts(m, "\t TP is not idle\n");
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100963 if (idle & VIVS_HI_IDLE_STATE_AXI_LP)
964 seq_puts(m, "\t AXI low power mode\n");
965
966 if (gpu->identity.features & chipFeatures_DEBUG_MODE) {
967 u32 read0 = gpu_read(gpu, VIVS_MC_DEBUG_READ0);
968 u32 read1 = gpu_read(gpu, VIVS_MC_DEBUG_READ1);
969 u32 write = gpu_read(gpu, VIVS_MC_DEBUG_WRITE);
970
971 seq_puts(m, "\tMC\n");
972 seq_printf(m, "\t read0: 0x%08x\n", read0);
973 seq_printf(m, "\t read1: 0x%08x\n", read1);
974 seq_printf(m, "\t write: 0x%08x\n", write);
975 }
976
977 seq_puts(m, "\tDMA ");
978
979 if (debug.address[0] == debug.address[1] &&
980 debug.state[0] == debug.state[1]) {
981 seq_puts(m, "seems to be stuck\n");
982 } else if (debug.address[0] == debug.address[1]) {
Masanari Iidac01e0152016-04-20 00:27:33 +0900983 seq_puts(m, "address is constant\n");
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100984 } else {
Masanari Iidac01e0152016-04-20 00:27:33 +0900985 seq_puts(m, "is running\n");
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100986 }
987
988 seq_printf(m, "\t address 0: 0x%08x\n", debug.address[0]);
989 seq_printf(m, "\t address 1: 0x%08x\n", debug.address[1]);
990 seq_printf(m, "\t state 0: 0x%08x\n", debug.state[0]);
991 seq_printf(m, "\t state 1: 0x%08x\n", debug.state[1]);
992 seq_printf(m, "\t last fetch 64 bit word: 0x%08x 0x%08x\n",
993 dma_lo, dma_hi);
994
995 ret = 0;
996
997 pm_runtime_mark_last_busy(gpu->dev);
998 pm_runtime_put_autosuspend(gpu->dev);
999
1000 return ret;
1001}
1002#endif
1003
Lucas Stach6d7a20c2017-12-06 10:53:27 +01001004void etnaviv_gpu_recover_hang(struct etnaviv_gpu *gpu)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001005{
Christian Gmeiner355502e2017-09-24 15:15:19 +02001006 unsigned int i = 0;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001007
Lucas Stach6d7a20c2017-12-06 10:53:27 +01001008 dev_err(gpu->dev, "recover hung GPU!\n");
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001009
1010 if (pm_runtime_get_sync(gpu->dev) < 0)
1011 return;
1012
1013 mutex_lock(&gpu->lock);
1014
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001015 etnaviv_hw_reset(gpu);
1016
1017 /* complete all events, the GPU won't do it after the reset */
Lucas Stach5a231442018-09-12 12:55:42 +02001018 spin_lock(&gpu->event_spinlock);
Lucas Stach6d7a20c2017-12-06 10:53:27 +01001019 for_each_set_bit_from(i, gpu->event_bitmap, ETNA_NR_EVENTS)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001020 complete(&gpu->event_free);
Christian Gmeiner355502e2017-09-24 15:15:19 +02001021 bitmap_zero(gpu->event_bitmap, ETNA_NR_EVENTS);
Lucas Stach5a231442018-09-12 12:55:42 +02001022 spin_unlock(&gpu->event_spinlock);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001023
1024 etnaviv_gpu_hw_init(gpu);
Russell Kingf6086312016-01-21 15:20:19 +00001025 gpu->exec_state = -1;
Lucas Stach17e46602019-07-05 19:17:27 +02001026 gpu->mmu_context = NULL;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001027
1028 mutex_unlock(&gpu->lock);
1029 pm_runtime_mark_last_busy(gpu->dev);
1030 pm_runtime_put_autosuspend(gpu->dev);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001031}
1032
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001033/* fence object management */
1034struct etnaviv_fence {
1035 struct etnaviv_gpu *gpu;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001036 struct dma_fence base;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001037};
1038
Chris Wilsonf54d1862016-10-25 13:00:45 +01001039static inline struct etnaviv_fence *to_etnaviv_fence(struct dma_fence *fence)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001040{
1041 return container_of(fence, struct etnaviv_fence, base);
1042}
1043
Chris Wilsonf54d1862016-10-25 13:00:45 +01001044static const char *etnaviv_fence_get_driver_name(struct dma_fence *fence)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001045{
1046 return "etnaviv";
1047}
1048
Chris Wilsonf54d1862016-10-25 13:00:45 +01001049static const char *etnaviv_fence_get_timeline_name(struct dma_fence *fence)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001050{
1051 struct etnaviv_fence *f = to_etnaviv_fence(fence);
1052
1053 return dev_name(f->gpu->dev);
1054}
1055
Chris Wilsonf54d1862016-10-25 13:00:45 +01001056static bool etnaviv_fence_signaled(struct dma_fence *fence)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001057{
1058 struct etnaviv_fence *f = to_etnaviv_fence(fence);
1059
Lucas Stach3283ee72018-11-05 18:12:39 +01001060 return (s32)(f->gpu->completed_fence - f->base.seqno) >= 0;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001061}
1062
Chris Wilsonf54d1862016-10-25 13:00:45 +01001063static void etnaviv_fence_release(struct dma_fence *fence)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001064{
1065 struct etnaviv_fence *f = to_etnaviv_fence(fence);
1066
1067 kfree_rcu(f, base.rcu);
1068}
1069
Chris Wilsonf54d1862016-10-25 13:00:45 +01001070static const struct dma_fence_ops etnaviv_fence_ops = {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001071 .get_driver_name = etnaviv_fence_get_driver_name,
1072 .get_timeline_name = etnaviv_fence_get_timeline_name,
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001073 .signaled = etnaviv_fence_signaled,
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001074 .release = etnaviv_fence_release,
1075};
1076
Chris Wilsonf54d1862016-10-25 13:00:45 +01001077static struct dma_fence *etnaviv_gpu_fence_alloc(struct etnaviv_gpu *gpu)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001078{
1079 struct etnaviv_fence *f;
1080
Lucas Stachb27734c22017-03-22 12:23:43 +01001081 /*
1082 * GPU lock must already be held, otherwise fence completion order might
1083 * not match the seqno order assigned here.
1084 */
1085 lockdep_assert_held(&gpu->lock);
1086
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001087 f = kzalloc(sizeof(*f), GFP_KERNEL);
1088 if (!f)
1089 return NULL;
1090
1091 f->gpu = gpu;
1092
Chris Wilsonf54d1862016-10-25 13:00:45 +01001093 dma_fence_init(&f->base, &etnaviv_fence_ops, &gpu->fence_spinlock,
1094 gpu->fence_context, ++gpu->next_fence);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001095
1096 return &f->base;
1097}
1098
Lucas Stach3283ee72018-11-05 18:12:39 +01001099/* returns true if fence a comes after fence b */
1100static inline bool fence_after(u32 a, u32 b)
1101{
1102 return (s32)(a - b) > 0;
1103}
1104
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001105/*
1106 * event management:
1107 */
1108
Christian Gmeiner95a428c2017-09-24 15:15:20 +02001109static int event_alloc(struct etnaviv_gpu *gpu, unsigned nr_events,
1110 unsigned int *events)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001111{
Lucas Stach5a231442018-09-12 12:55:42 +02001112 unsigned long timeout = msecs_to_jiffies(10 * 10000);
Christian Gmeiner95a428c2017-09-24 15:15:20 +02001113 unsigned i, acquired = 0;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001114
Christian Gmeiner95a428c2017-09-24 15:15:20 +02001115 for (i = 0; i < nr_events; i++) {
1116 unsigned long ret;
1117
1118 ret = wait_for_completion_timeout(&gpu->event_free, timeout);
1119
1120 if (!ret) {
1121 dev_err(gpu->dev, "wait_for_completion_timeout failed");
1122 goto out;
1123 }
1124
1125 acquired++;
1126 timeout = ret;
1127 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001128
Lucas Stach5a231442018-09-12 12:55:42 +02001129 spin_lock(&gpu->event_spinlock);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001130
Christian Gmeiner95a428c2017-09-24 15:15:20 +02001131 for (i = 0; i < nr_events; i++) {
1132 int event = find_first_zero_bit(gpu->event_bitmap, ETNA_NR_EVENTS);
1133
1134 events[i] = event;
Christian Gmeiner547d3402017-09-24 15:15:29 +02001135 memset(&gpu->event[event], 0, sizeof(struct etnaviv_event));
Christian Gmeiner355502e2017-09-24 15:15:19 +02001136 set_bit(event, gpu->event_bitmap);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001137 }
1138
Lucas Stach5a231442018-09-12 12:55:42 +02001139 spin_unlock(&gpu->event_spinlock);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001140
Christian Gmeiner95a428c2017-09-24 15:15:20 +02001141 return 0;
1142
1143out:
1144 for (i = 0; i < acquired; i++)
1145 complete(&gpu->event_free);
1146
1147 return -EBUSY;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001148}
1149
1150static void event_free(struct etnaviv_gpu *gpu, unsigned int event)
1151{
Christian Gmeiner355502e2017-09-24 15:15:19 +02001152 if (!test_bit(event, gpu->event_bitmap)) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001153 dev_warn(gpu->dev, "event %u is already marked as free",
1154 event);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001155 } else {
Christian Gmeiner355502e2017-09-24 15:15:19 +02001156 clear_bit(event, gpu->event_bitmap);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001157 complete(&gpu->event_free);
1158 }
1159}
1160
1161/*
1162 * Cmdstream submission/retirement:
1163 */
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001164int etnaviv_gpu_wait_fence_interruptible(struct etnaviv_gpu *gpu,
Arnd Bergmann38c4a4cf02017-11-06 13:28:52 +01001165 u32 id, struct drm_etnaviv_timespec *timeout)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001166{
Lucas Stach8bc4d882017-11-29 14:49:04 +01001167 struct dma_fence *fence;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001168 int ret;
1169
Lucas Stach8bc4d882017-11-29 14:49:04 +01001170 /*
Lucas Stache93b6de2017-12-04 18:41:58 +01001171 * Look up the fence and take a reference. We might still find a fence
Lucas Stach8bc4d882017-11-29 14:49:04 +01001172 * whose refcount has already dropped to zero. dma_fence_get_rcu
1173 * pretends we didn't find a fence in that case.
1174 */
Lucas Stache93b6de2017-12-04 18:41:58 +01001175 rcu_read_lock();
Lucas Stach8bc4d882017-11-29 14:49:04 +01001176 fence = idr_find(&gpu->fence_idr, id);
1177 if (fence)
1178 fence = dma_fence_get_rcu(fence);
Lucas Stache93b6de2017-12-04 18:41:58 +01001179 rcu_read_unlock();
Lucas Stach8bc4d882017-11-29 14:49:04 +01001180
1181 if (!fence)
1182 return 0;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001183
1184 if (!timeout) {
1185 /* No timeout was requested: just test for completion */
Lucas Stach8bc4d882017-11-29 14:49:04 +01001186 ret = dma_fence_is_signaled(fence) ? 0 : -EBUSY;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001187 } else {
1188 unsigned long remaining = etnaviv_timeout_to_jiffies(timeout);
1189
Lucas Stach8bc4d882017-11-29 14:49:04 +01001190 ret = dma_fence_wait_timeout(fence, true, remaining);
1191 if (ret == 0)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001192 ret = -ETIMEDOUT;
Lucas Stach8bc4d882017-11-29 14:49:04 +01001193 else if (ret != -ERESTARTSYS)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001194 ret = 0;
Lucas Stach8bc4d882017-11-29 14:49:04 +01001195
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001196 }
1197
Lucas Stach8bc4d882017-11-29 14:49:04 +01001198 dma_fence_put(fence);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001199 return ret;
1200}
1201
1202/*
1203 * Wait for an object to become inactive. This, on it's own, is not race
Lucas Stache93b6de2017-12-04 18:41:58 +01001204 * free: the object is moved by the scheduler off the active list, and
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001205 * then the iova is put. Moreover, the object could be re-submitted just
1206 * after we notice that it's become inactive.
1207 *
1208 * Although the retirement happens under the gpu lock, we don't want to hold
1209 * that lock in this function while waiting.
1210 */
1211int etnaviv_gpu_wait_obj_inactive(struct etnaviv_gpu *gpu,
Arnd Bergmann38c4a4cf02017-11-06 13:28:52 +01001212 struct etnaviv_gem_object *etnaviv_obj,
1213 struct drm_etnaviv_timespec *timeout)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001214{
1215 unsigned long remaining;
1216 long ret;
1217
1218 if (!timeout)
1219 return !is_active(etnaviv_obj) ? 0 : -EBUSY;
1220
1221 remaining = etnaviv_timeout_to_jiffies(timeout);
1222
1223 ret = wait_event_interruptible_timeout(gpu->fence_event,
1224 !is_active(etnaviv_obj),
1225 remaining);
Lucas Stachfa67ac82017-11-17 16:35:32 +01001226 if (ret > 0)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001227 return 0;
Lucas Stachfa67ac82017-11-17 16:35:32 +01001228 else if (ret == -ERESTARTSYS)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001229 return -ERESTARTSYS;
Lucas Stachfa67ac82017-11-17 16:35:32 +01001230 else
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001231 return -ETIMEDOUT;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001232}
1233
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001234static void sync_point_perfmon_sample(struct etnaviv_gpu *gpu,
1235 struct etnaviv_event *event, unsigned int flags)
1236{
Lucas Stachef146c002017-11-24 12:02:38 +01001237 const struct etnaviv_gem_submit *submit = event->submit;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001238 unsigned int i;
1239
Lucas Stachef146c002017-11-24 12:02:38 +01001240 for (i = 0; i < submit->nr_pmrs; i++) {
1241 const struct etnaviv_perfmon_request *pmr = submit->pmrs + i;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001242
1243 if (pmr->flags == flags)
Lucas Stach7a9c0fe2017-11-24 15:19:16 +01001244 etnaviv_perfmon_process(gpu, pmr, submit->exec_state);
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001245 }
1246}
1247
1248static void sync_point_perfmon_sample_pre(struct etnaviv_gpu *gpu,
1249 struct etnaviv_event *event)
1250{
Christian Gmeiner2c8b0c52017-09-24 15:15:39 +02001251 u32 val;
1252
1253 /* disable clock gating */
1254 val = gpu_read(gpu, VIVS_PM_POWER_CONTROLS);
1255 val &= ~VIVS_PM_POWER_CONTROLS_ENABLE_MODULE_CLOCK_GATING;
1256 gpu_write(gpu, VIVS_PM_POWER_CONTROLS, val);
1257
Christian Gmeiner04a7d182017-09-24 15:15:42 +02001258 /* enable debug register */
1259 val = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL);
1260 val &= ~VIVS_HI_CLOCK_CONTROL_DISABLE_DEBUG_REGISTERS;
1261 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, val);
1262
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001263 sync_point_perfmon_sample(gpu, event, ETNA_PM_PROCESS_PRE);
1264}
1265
1266static void sync_point_perfmon_sample_post(struct etnaviv_gpu *gpu,
1267 struct etnaviv_event *event)
1268{
Lucas Stachef146c002017-11-24 12:02:38 +01001269 const struct etnaviv_gem_submit *submit = event->submit;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001270 unsigned int i;
Christian Gmeiner2c8b0c52017-09-24 15:15:39 +02001271 u32 val;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001272
1273 sync_point_perfmon_sample(gpu, event, ETNA_PM_PROCESS_POST);
1274
Lucas Stachef146c002017-11-24 12:02:38 +01001275 for (i = 0; i < submit->nr_pmrs; i++) {
1276 const struct etnaviv_perfmon_request *pmr = submit->pmrs + i;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001277
1278 *pmr->bo_vma = pmr->sequence;
1279 }
Christian Gmeiner2c8b0c52017-09-24 15:15:39 +02001280
Christian Gmeiner04a7d182017-09-24 15:15:42 +02001281 /* disable debug register */
1282 val = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL);
1283 val |= VIVS_HI_CLOCK_CONTROL_DISABLE_DEBUG_REGISTERS;
1284 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, val);
1285
Christian Gmeiner2c8b0c52017-09-24 15:15:39 +02001286 /* enable clock gating */
1287 val = gpu_read(gpu, VIVS_PM_POWER_CONTROLS);
1288 val |= VIVS_PM_POWER_CONTROLS_ENABLE_MODULE_CLOCK_GATING;
1289 gpu_write(gpu, VIVS_PM_POWER_CONTROLS, val);
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001290}
1291
1292
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001293/* add bo's to gpu's ring, and kick gpu: */
Lucas Stache93b6de2017-12-04 18:41:58 +01001294struct dma_fence *etnaviv_gpu_submit(struct etnaviv_gem_submit *submit)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001295{
Lucas Stache93b6de2017-12-04 18:41:58 +01001296 struct etnaviv_gpu *gpu = submit->gpu;
1297 struct dma_fence *gpu_fence;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001298 unsigned int i, nr_events = 1, event[3];
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001299 int ret;
1300
Lucas Stach6d7a20c2017-12-06 10:53:27 +01001301 if (!submit->runtime_resumed) {
1302 ret = pm_runtime_get_sync(gpu->dev);
1303 if (ret < 0)
1304 return NULL;
1305 submit->runtime_resumed = true;
1306 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001307
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001308 /*
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001309 * if there are performance monitor requests we need to have
1310 * - a sync point to re-configure gpu and process ETNA_PM_PROCESS_PRE
1311 * requests.
1312 * - a sync point to re-configure gpu, process ETNA_PM_PROCESS_POST requests
1313 * and update the sequence number for userspace.
1314 */
Lucas Stachef146c002017-11-24 12:02:38 +01001315 if (submit->nr_pmrs)
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001316 nr_events = 3;
1317
1318 ret = event_alloc(gpu, nr_events, event);
Christian Gmeiner95a428c2017-09-24 15:15:20 +02001319 if (ret) {
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001320 DRM_ERROR("no free events\n");
Lucas Stache93b6de2017-12-04 18:41:58 +01001321 return NULL;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001322 }
1323
Lucas Stachf3cd1b02017-03-22 12:07:23 +01001324 mutex_lock(&gpu->lock);
1325
Lucas Stache93b6de2017-12-04 18:41:58 +01001326 gpu_fence = etnaviv_gpu_fence_alloc(gpu);
1327 if (!gpu_fence) {
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001328 for (i = 0; i < nr_events; i++)
1329 event_free(gpu, event[i]);
1330
Wei Yongjun45abdf32017-04-12 00:31:16 +00001331 goto out_unlock;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001332 }
1333
Lucas Stach17e46602019-07-05 19:17:27 +02001334 if (!gpu->mmu_context) {
1335 etnaviv_iommu_context_get(submit->mmu_context);
1336 gpu->mmu_context = submit->mmu_context;
1337 etnaviv_gpu_start_fe_idleloop(gpu);
1338 } else {
1339 etnaviv_iommu_context_get(gpu->mmu_context);
1340 submit->prev_mmu_context = gpu->mmu_context;
1341 }
1342
Lucas Stachef146c002017-11-24 12:02:38 +01001343 if (submit->nr_pmrs) {
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001344 gpu->event[event[1]].sync_point = &sync_point_perfmon_sample_pre;
Lucas Stachef146c002017-11-24 12:02:38 +01001345 kref_get(&submit->refcount);
1346 gpu->event[event[1]].submit = submit;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001347 etnaviv_sync_point_queue(gpu, event[1]);
1348 }
1349
Lucas Stache93b6de2017-12-04 18:41:58 +01001350 gpu->event[event[0]].fence = gpu_fence;
Lucas Stach6d7a20c2017-12-06 10:53:27 +01001351 submit->cmdbuf.user_size = submit->cmdbuf.size - 8;
Lucas Stach17e46602019-07-05 19:17:27 +02001352 etnaviv_buffer_queue(gpu, submit->exec_state, submit->mmu_context,
1353 event[0], &submit->cmdbuf);
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001354
Lucas Stachef146c002017-11-24 12:02:38 +01001355 if (submit->nr_pmrs) {
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001356 gpu->event[event[2]].sync_point = &sync_point_perfmon_sample_post;
Lucas Stachef146c002017-11-24 12:02:38 +01001357 kref_get(&submit->refcount);
1358 gpu->event[event[2]].submit = submit;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001359 etnaviv_sync_point_queue(gpu, event[2]);
1360 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001361
Wei Yongjun45abdf32017-04-12 00:31:16 +00001362out_unlock:
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001363 mutex_unlock(&gpu->lock);
1364
Lucas Stache93b6de2017-12-04 18:41:58 +01001365 return gpu_fence;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001366}
1367
Christian Gmeiner357713c2017-09-24 15:15:28 +02001368static void sync_point_worker(struct work_struct *work)
1369{
1370 struct etnaviv_gpu *gpu = container_of(work, struct etnaviv_gpu,
1371 sync_point_work);
Lucas Stachb9a48aa2017-10-19 13:48:40 +02001372 struct etnaviv_event *event = &gpu->event[gpu->sync_point_event];
1373 u32 addr = gpu_read(gpu, VIVS_FE_DMA_ADDRESS);
Christian Gmeiner357713c2017-09-24 15:15:28 +02001374
Lucas Stachb9a48aa2017-10-19 13:48:40 +02001375 event->sync_point(gpu, event);
Lucas Stachef146c002017-11-24 12:02:38 +01001376 etnaviv_submit_put(event->submit);
Christian Gmeiner357713c2017-09-24 15:15:28 +02001377 event_free(gpu, gpu->sync_point_event);
Lucas Stachb9a48aa2017-10-19 13:48:40 +02001378
1379 /* restart FE last to avoid GPU and IRQ racing against this worker */
1380 etnaviv_gpu_start_fe(gpu, addr + 2, 2);
Christian Gmeiner357713c2017-09-24 15:15:28 +02001381}
1382
Lucas Stach4df30002018-01-19 12:22:30 +01001383static void dump_mmu_fault(struct etnaviv_gpu *gpu)
1384{
Lucas Stachc997c3d2018-01-22 16:18:16 +01001385 u32 status_reg, status;
Lucas Stach4df30002018-01-19 12:22:30 +01001386 int i;
1387
Lucas Stachc997c3d2018-01-22 16:18:16 +01001388 if (gpu->sec_mode == ETNA_SEC_NONE)
1389 status_reg = VIVS_MMUv2_STATUS;
1390 else
1391 status_reg = VIVS_MMUv2_SEC_STATUS;
1392
1393 status = gpu_read(gpu, status_reg);
Lucas Stach4df30002018-01-19 12:22:30 +01001394 dev_err_ratelimited(gpu->dev, "MMU fault status 0x%08x\n", status);
1395
1396 for (i = 0; i < 4; i++) {
Lucas Stachc997c3d2018-01-22 16:18:16 +01001397 u32 address_reg;
1398
Lucas Stach4df30002018-01-19 12:22:30 +01001399 if (!(status & (VIVS_MMUv2_STATUS_EXCEPTION0__MASK << (i * 4))))
1400 continue;
1401
Lucas Stachc997c3d2018-01-22 16:18:16 +01001402 if (gpu->sec_mode == ETNA_SEC_NONE)
1403 address_reg = VIVS_MMUv2_EXCEPTION_ADDR(i);
1404 else
1405 address_reg = VIVS_MMUv2_SEC_EXCEPTION_ADDR;
1406
Lucas Stach4df30002018-01-19 12:22:30 +01001407 dev_err_ratelimited(gpu->dev, "MMU %d fault addr 0x%08x\n", i,
Lucas Stachc997c3d2018-01-22 16:18:16 +01001408 gpu_read(gpu, address_reg));
Lucas Stach4df30002018-01-19 12:22:30 +01001409 }
1410}
1411
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001412static irqreturn_t irq_handler(int irq, void *data)
1413{
1414 struct etnaviv_gpu *gpu = data;
1415 irqreturn_t ret = IRQ_NONE;
1416
1417 u32 intr = gpu_read(gpu, VIVS_HI_INTR_ACKNOWLEDGE);
1418
1419 if (intr != 0) {
1420 int event;
1421
1422 pm_runtime_mark_last_busy(gpu->dev);
1423
1424 dev_dbg(gpu->dev, "intr 0x%08x\n", intr);
1425
1426 if (intr & VIVS_HI_INTR_ACKNOWLEDGE_AXI_BUS_ERROR) {
1427 dev_err(gpu->dev, "AXI bus error\n");
1428 intr &= ~VIVS_HI_INTR_ACKNOWLEDGE_AXI_BUS_ERROR;
1429 }
1430
Lucas Stach128a9b12016-08-20 00:14:43 +02001431 if (intr & VIVS_HI_INTR_ACKNOWLEDGE_MMU_EXCEPTION) {
Lucas Stach4df30002018-01-19 12:22:30 +01001432 dump_mmu_fault(gpu);
Lucas Stach128a9b12016-08-20 00:14:43 +02001433 intr &= ~VIVS_HI_INTR_ACKNOWLEDGE_MMU_EXCEPTION;
1434 }
1435
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001436 while ((event = ffs(intr)) != 0) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01001437 struct dma_fence *fence;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001438
1439 event -= 1;
1440
1441 intr &= ~(1 << event);
1442
1443 dev_dbg(gpu->dev, "event %u\n", event);
1444
Christian Gmeiner357713c2017-09-24 15:15:28 +02001445 if (gpu->event[event].sync_point) {
1446 gpu->sync_point_event = event;
Lucas Stacha7790d72017-11-17 17:43:37 +01001447 queue_work(gpu->wq, &gpu->sync_point_work);
Christian Gmeiner357713c2017-09-24 15:15:28 +02001448 }
1449
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001450 fence = gpu->event[event].fence;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001451 if (!fence)
1452 continue;
1453
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001454 gpu->event[event].fence = NULL;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001455
1456 /*
1457 * Events can be processed out of order. Eg,
1458 * - allocate and queue event 0
1459 * - allocate event 1
1460 * - event 0 completes, we process it
1461 * - allocate and queue event 0
1462 * - event 1 and event 0 complete
1463 * we can end up processing event 0 first, then 1.
1464 */
1465 if (fence_after(fence->seqno, gpu->completed_fence))
1466 gpu->completed_fence = fence->seqno;
Lucas Stach8bc4d882017-11-29 14:49:04 +01001467 dma_fence_signal(fence);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001468
1469 event_free(gpu, event);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001470 }
1471
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001472 ret = IRQ_HANDLED;
1473 }
1474
1475 return ret;
1476}
1477
1478static int etnaviv_gpu_clk_enable(struct etnaviv_gpu *gpu)
1479{
1480 int ret;
1481
Lucas Stach65f037e2018-01-19 15:05:40 +01001482 if (gpu->clk_reg) {
1483 ret = clk_prepare_enable(gpu->clk_reg);
1484 if (ret)
1485 return ret;
1486 }
1487
Lucas Stach9c7310c2016-08-22 15:26:19 +02001488 if (gpu->clk_bus) {
1489 ret = clk_prepare_enable(gpu->clk_bus);
1490 if (ret)
1491 return ret;
1492 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001493
Lucas Stach9c7310c2016-08-22 15:26:19 +02001494 if (gpu->clk_core) {
1495 ret = clk_prepare_enable(gpu->clk_core);
1496 if (ret)
1497 goto disable_clk_bus;
1498 }
1499
1500 if (gpu->clk_shader) {
1501 ret = clk_prepare_enable(gpu->clk_shader);
1502 if (ret)
1503 goto disable_clk_core;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001504 }
1505
1506 return 0;
Lucas Stach9c7310c2016-08-22 15:26:19 +02001507
1508disable_clk_core:
1509 if (gpu->clk_core)
1510 clk_disable_unprepare(gpu->clk_core);
1511disable_clk_bus:
1512 if (gpu->clk_bus)
1513 clk_disable_unprepare(gpu->clk_bus);
1514
1515 return ret;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001516}
1517
1518static int etnaviv_gpu_clk_disable(struct etnaviv_gpu *gpu)
1519{
Lucas Stach9c7310c2016-08-22 15:26:19 +02001520 if (gpu->clk_shader)
1521 clk_disable_unprepare(gpu->clk_shader);
1522 if (gpu->clk_core)
1523 clk_disable_unprepare(gpu->clk_core);
1524 if (gpu->clk_bus)
1525 clk_disable_unprepare(gpu->clk_bus);
Lucas Stach65f037e2018-01-19 15:05:40 +01001526 if (gpu->clk_reg)
1527 clk_disable_unprepare(gpu->clk_reg);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001528
1529 return 0;
1530}
1531
Lucas Stachb88163e2016-08-17 15:16:57 +02001532int etnaviv_gpu_wait_idle(struct etnaviv_gpu *gpu, unsigned int timeout_ms)
1533{
1534 unsigned long timeout = jiffies + msecs_to_jiffies(timeout_ms);
1535
1536 do {
1537 u32 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE);
1538
1539 if ((idle & gpu->idle_mask) == gpu->idle_mask)
1540 return 0;
1541
1542 if (time_is_before_jiffies(timeout)) {
1543 dev_warn(gpu->dev,
1544 "timed out waiting for idle: idle=0x%x\n",
1545 idle);
1546 return -ETIMEDOUT;
1547 }
1548
1549 udelay(5);
1550 } while (1);
1551}
1552
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001553static int etnaviv_gpu_hw_suspend(struct etnaviv_gpu *gpu)
1554{
Lucas Stach17e46602019-07-05 19:17:27 +02001555 if (gpu->initialized && gpu->mmu_context) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001556 /* Replace the last WAIT with END */
Lucas Stach40c27bd2017-11-17 17:59:26 +01001557 mutex_lock(&gpu->lock);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001558 etnaviv_buffer_end(gpu);
Lucas Stach40c27bd2017-11-17 17:59:26 +01001559 mutex_unlock(&gpu->lock);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001560
1561 /*
1562 * We know that only the FE is busy here, this should
1563 * happen quickly (as the WAIT is only 200 cycles). If
1564 * we fail, just warn and continue.
1565 */
Lucas Stachb88163e2016-08-17 15:16:57 +02001566 etnaviv_gpu_wait_idle(gpu, 100);
Lucas Stach17e46602019-07-05 19:17:27 +02001567
1568 etnaviv_iommu_context_put(gpu->mmu_context);
1569 gpu->mmu_context = NULL;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001570 }
1571
Lucas Stach17e46602019-07-05 19:17:27 +02001572 gpu->exec_state = -1;
1573
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001574 return etnaviv_gpu_clk_disable(gpu);
1575}
1576
1577#ifdef CONFIG_PM
1578static int etnaviv_gpu_hw_resume(struct etnaviv_gpu *gpu)
1579{
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001580 int ret;
1581
1582 ret = mutex_lock_killable(&gpu->lock);
1583 if (ret)
1584 return ret;
1585
Russell Kingbcdfb5e2017-03-12 19:00:59 +00001586 etnaviv_gpu_update_clock(gpu);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001587 etnaviv_gpu_hw_init(gpu);
1588
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001589 mutex_unlock(&gpu->lock);
1590
1591 return 0;
1592}
1593#endif
1594
Russell Kingbcdfb5e2017-03-12 19:00:59 +00001595static int
1596etnaviv_gpu_cooling_get_max_state(struct thermal_cooling_device *cdev,
1597 unsigned long *state)
1598{
1599 *state = 6;
1600
1601 return 0;
1602}
1603
1604static int
1605etnaviv_gpu_cooling_get_cur_state(struct thermal_cooling_device *cdev,
1606 unsigned long *state)
1607{
1608 struct etnaviv_gpu *gpu = cdev->devdata;
1609
1610 *state = gpu->freq_scale;
1611
1612 return 0;
1613}
1614
1615static int
1616etnaviv_gpu_cooling_set_cur_state(struct thermal_cooling_device *cdev,
1617 unsigned long state)
1618{
1619 struct etnaviv_gpu *gpu = cdev->devdata;
1620
1621 mutex_lock(&gpu->lock);
1622 gpu->freq_scale = state;
1623 if (!pm_runtime_suspended(gpu->dev))
1624 etnaviv_gpu_update_clock(gpu);
1625 mutex_unlock(&gpu->lock);
1626
1627 return 0;
1628}
1629
1630static struct thermal_cooling_device_ops cooling_ops = {
1631 .get_max_state = etnaviv_gpu_cooling_get_max_state,
1632 .get_cur_state = etnaviv_gpu_cooling_get_cur_state,
1633 .set_cur_state = etnaviv_gpu_cooling_set_cur_state,
1634};
1635
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001636static int etnaviv_gpu_bind(struct device *dev, struct device *master,
1637 void *data)
1638{
1639 struct drm_device *drm = data;
1640 struct etnaviv_drm_private *priv = drm->dev_private;
1641 struct etnaviv_gpu *gpu = dev_get_drvdata(dev);
1642 int ret;
1643
Philipp Zabel49b82c32017-12-01 16:00:41 +01001644 if (IS_ENABLED(CONFIG_DRM_ETNAVIV_THERMAL)) {
Lucas Stach5247e2a2017-08-08 15:28:25 +02001645 gpu->cooling = thermal_of_cooling_device_register(dev->of_node,
Russell Kingbcdfb5e2017-03-12 19:00:59 +00001646 (char *)dev_name(dev), gpu, &cooling_ops);
Lucas Stach5247e2a2017-08-08 15:28:25 +02001647 if (IS_ERR(gpu->cooling))
1648 return PTR_ERR(gpu->cooling);
1649 }
Russell Kingbcdfb5e2017-03-12 19:00:59 +00001650
Lucas Stacha7790d72017-11-17 17:43:37 +01001651 gpu->wq = alloc_ordered_workqueue(dev_name(dev), 0);
1652 if (!gpu->wq) {
Lucas Stache93b6de2017-12-04 18:41:58 +01001653 ret = -ENOMEM;
1654 goto out_thermal;
Lucas Stacha7790d72017-11-17 17:43:37 +01001655 }
1656
Lucas Stache93b6de2017-12-04 18:41:58 +01001657 ret = etnaviv_sched_init(gpu);
1658 if (ret)
1659 goto out_workqueue;
1660
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001661#ifdef CONFIG_PM
1662 ret = pm_runtime_get_sync(gpu->dev);
1663#else
1664 ret = etnaviv_gpu_clk_enable(gpu);
1665#endif
Lucas Stache93b6de2017-12-04 18:41:58 +01001666 if (ret < 0)
1667 goto out_sched;
1668
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001669
1670 gpu->drm = drm;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001671 gpu->fence_context = dma_fence_context_alloc(1);
Lucas Stach8bc4d882017-11-29 14:49:04 +01001672 idr_init(&gpu->fence_idr);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001673 spin_lock_init(&gpu->fence_spinlock);
1674
Christian Gmeiner357713c2017-09-24 15:15:28 +02001675 INIT_WORK(&gpu->sync_point_work, sync_point_worker);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001676 init_waitqueue_head(&gpu->fence_event);
1677
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001678 priv->gpu[priv->num_gpus++] = gpu;
1679
1680 pm_runtime_mark_last_busy(gpu->dev);
1681 pm_runtime_put_autosuspend(gpu->dev);
1682
1683 return 0;
Lucas Stache93b6de2017-12-04 18:41:58 +01001684
1685out_sched:
1686 etnaviv_sched_fini(gpu);
1687
1688out_workqueue:
1689 destroy_workqueue(gpu->wq);
1690
1691out_thermal:
1692 if (IS_ENABLED(CONFIG_DRM_ETNAVIV_THERMAL))
1693 thermal_cooling_device_unregister(gpu->cooling);
1694
1695 return ret;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001696}
1697
1698static void etnaviv_gpu_unbind(struct device *dev, struct device *master,
1699 void *data)
1700{
1701 struct etnaviv_gpu *gpu = dev_get_drvdata(dev);
1702
1703 DBG("%s", dev_name(gpu->dev));
1704
Lucas Stacha7790d72017-11-17 17:43:37 +01001705 flush_workqueue(gpu->wq);
1706 destroy_workqueue(gpu->wq);
1707
Lucas Stache93b6de2017-12-04 18:41:58 +01001708 etnaviv_sched_fini(gpu);
1709
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001710#ifdef CONFIG_PM
1711 pm_runtime_get_sync(gpu->dev);
1712 pm_runtime_put_sync_suspend(gpu->dev);
1713#else
1714 etnaviv_gpu_hw_suspend(gpu);
1715#endif
1716
Lucas Stachdb41fe72019-07-05 19:17:20 +02001717 if (gpu->initialized) {
Lucas Stach2f9225d2017-11-24 16:56:37 +01001718 etnaviv_cmdbuf_free(&gpu->buffer);
Lucas Stach27b67272019-07-05 19:17:24 +02001719 etnaviv_iommu_global_fini(gpu);
Lucas Stachdb41fe72019-07-05 19:17:20 +02001720 gpu->initialized = false;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001721 }
1722
1723 gpu->drm = NULL;
Lucas Stach8bc4d882017-11-29 14:49:04 +01001724 idr_destroy(&gpu->fence_idr);
Russell Kingbcdfb5e2017-03-12 19:00:59 +00001725
Philipp Zabel49b82c32017-12-01 16:00:41 +01001726 if (IS_ENABLED(CONFIG_DRM_ETNAVIV_THERMAL))
1727 thermal_cooling_device_unregister(gpu->cooling);
Russell Kingbcdfb5e2017-03-12 19:00:59 +00001728 gpu->cooling = NULL;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001729}
1730
1731static const struct component_ops gpu_ops = {
1732 .bind = etnaviv_gpu_bind,
1733 .unbind = etnaviv_gpu_unbind,
1734};
1735
1736static const struct of_device_id etnaviv_gpu_match[] = {
1737 {
1738 .compatible = "vivante,gc"
1739 },
1740 { /* sentinel */ }
1741};
Lucas Stach246774d2018-01-24 15:30:29 +01001742MODULE_DEVICE_TABLE(of, etnaviv_gpu_match);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001743
1744static int etnaviv_gpu_platform_probe(struct platform_device *pdev)
1745{
1746 struct device *dev = &pdev->dev;
1747 struct etnaviv_gpu *gpu;
Fabio Estevamdc227892016-08-21 19:32:15 -03001748 int err;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001749
1750 gpu = devm_kzalloc(dev, sizeof(*gpu), GFP_KERNEL);
1751 if (!gpu)
1752 return -ENOMEM;
1753
1754 gpu->dev = &pdev->dev;
1755 mutex_init(&gpu->lock);
Lucas Stacha0780bb2018-05-25 16:51:25 +02001756 mutex_init(&gpu->fence_lock);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001757
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001758 /* Map registers: */
Fabio Estevamfacb1802019-06-05 14:57:02 -03001759 gpu->mmio = devm_platform_ioremap_resource(pdev, 0);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001760 if (IS_ERR(gpu->mmio))
1761 return PTR_ERR(gpu->mmio);
1762
1763 /* Get Interrupt: */
1764 gpu->irq = platform_get_irq(pdev, 0);
1765 if (gpu->irq < 0) {
Fabio Estevamdb60eda2016-08-21 19:32:14 -03001766 dev_err(dev, "failed to get irq: %d\n", gpu->irq);
1767 return gpu->irq;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001768 }
1769
1770 err = devm_request_irq(&pdev->dev, gpu->irq, irq_handler, 0,
1771 dev_name(gpu->dev), gpu);
1772 if (err) {
1773 dev_err(dev, "failed to request IRQ%u: %d\n", gpu->irq, err);
Fabio Estevamdb60eda2016-08-21 19:32:14 -03001774 return err;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001775 }
1776
1777 /* Get Clocks: */
Lucas Stach65f037e2018-01-19 15:05:40 +01001778 gpu->clk_reg = devm_clk_get(&pdev->dev, "reg");
1779 DBG("clk_reg: %p", gpu->clk_reg);
1780 if (IS_ERR(gpu->clk_reg))
1781 gpu->clk_reg = NULL;
1782
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001783 gpu->clk_bus = devm_clk_get(&pdev->dev, "bus");
1784 DBG("clk_bus: %p", gpu->clk_bus);
1785 if (IS_ERR(gpu->clk_bus))
1786 gpu->clk_bus = NULL;
1787
1788 gpu->clk_core = devm_clk_get(&pdev->dev, "core");
1789 DBG("clk_core: %p", gpu->clk_core);
1790 if (IS_ERR(gpu->clk_core))
1791 gpu->clk_core = NULL;
Lucas Stachd79fd1ccf22017-04-11 15:54:50 +02001792 gpu->base_rate_core = clk_get_rate(gpu->clk_core);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001793
1794 gpu->clk_shader = devm_clk_get(&pdev->dev, "shader");
1795 DBG("clk_shader: %p", gpu->clk_shader);
1796 if (IS_ERR(gpu->clk_shader))
1797 gpu->clk_shader = NULL;
Lucas Stachd79fd1ccf22017-04-11 15:54:50 +02001798 gpu->base_rate_shader = clk_get_rate(gpu->clk_shader);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001799
1800 /* TODO: figure out max mapped size */
1801 dev_set_drvdata(dev, gpu);
1802
1803 /*
1804 * We treat the device as initially suspended. The runtime PM
1805 * autosuspend delay is rather arbitary: no measurements have
1806 * yet been performed to determine an appropriate value.
1807 */
1808 pm_runtime_use_autosuspend(gpu->dev);
1809 pm_runtime_set_autosuspend_delay(gpu->dev, 200);
1810 pm_runtime_enable(gpu->dev);
1811
1812 err = component_add(&pdev->dev, &gpu_ops);
1813 if (err < 0) {
1814 dev_err(&pdev->dev, "failed to register component: %d\n", err);
Fabio Estevamdb60eda2016-08-21 19:32:14 -03001815 return err;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001816 }
1817
1818 return 0;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001819}
1820
1821static int etnaviv_gpu_platform_remove(struct platform_device *pdev)
1822{
1823 component_del(&pdev->dev, &gpu_ops);
1824 pm_runtime_disable(&pdev->dev);
1825 return 0;
1826}
1827
1828#ifdef CONFIG_PM
1829static int etnaviv_gpu_rpm_suspend(struct device *dev)
1830{
1831 struct etnaviv_gpu *gpu = dev_get_drvdata(dev);
1832 u32 idle, mask;
1833
Lucas Stachf4163812018-11-05 18:12:38 +01001834 /* If there are any jobs in the HW queue, we're not idle */
1835 if (atomic_read(&gpu->sched.hw_rq_count))
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001836 return -EBUSY;
1837
Guido Günther1a910c12020-03-02 20:13:35 +01001838 /* Check whether the hardware (except FE and MC) is idle */
1839 mask = gpu->idle_mask & ~(VIVS_HI_IDLE_STATE_FE |
1840 VIVS_HI_IDLE_STATE_MC);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001841 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE) & mask;
Guido Günther78f2bfa2020-03-02 20:13:36 +01001842 if (idle != mask) {
1843 dev_warn_ratelimited(dev, "GPU not yet idle, mask: 0x%08x\n",
1844 idle);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001845 return -EBUSY;
Guido Günther78f2bfa2020-03-02 20:13:36 +01001846 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001847
1848 return etnaviv_gpu_hw_suspend(gpu);
1849}
1850
1851static int etnaviv_gpu_rpm_resume(struct device *dev)
1852{
1853 struct etnaviv_gpu *gpu = dev_get_drvdata(dev);
1854 int ret;
1855
1856 ret = etnaviv_gpu_clk_enable(gpu);
1857 if (ret)
1858 return ret;
1859
1860 /* Re-initialise the basic hardware state */
Lucas Stachdb41fe72019-07-05 19:17:20 +02001861 if (gpu->drm && gpu->initialized) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001862 ret = etnaviv_gpu_hw_resume(gpu);
1863 if (ret) {
1864 etnaviv_gpu_clk_disable(gpu);
1865 return ret;
1866 }
1867 }
1868
1869 return 0;
1870}
1871#endif
1872
1873static const struct dev_pm_ops etnaviv_gpu_pm_ops = {
1874 SET_RUNTIME_PM_OPS(etnaviv_gpu_rpm_suspend, etnaviv_gpu_rpm_resume,
1875 NULL)
1876};
1877
1878struct platform_driver etnaviv_gpu_driver = {
1879 .driver = {
1880 .name = "etnaviv-gpu",
1881 .owner = THIS_MODULE,
1882 .pm = &etnaviv_gpu_pm_ops,
1883 .of_match_table = etnaviv_gpu_match,
1884 },
1885 .probe = etnaviv_gpu_platform_probe,
1886 .remove = etnaviv_gpu_platform_remove,
1887 .id_table = gpu_ids,
1888};