blob: 8a88799bf79b7ba30e5be921fa82c029ff31ab69 [file] [log] [blame]
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001/*
2 * Copyright (C) 2015 Etnaviv Project
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License version 2 as published by
6 * the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16
17#include <linux/component.h>
Chris Wilsonf54d1862016-10-25 13:00:45 +010018#include <linux/dma-fence.h>
The etnaviv authorsa8c21a52015-12-03 18:21:29 +010019#include <linux/moduleparam.h>
20#include <linux/of_device.h>
Russell Kingbcdfb5e2017-03-12 19:00:59 +000021#include <linux/thermal.h>
Lucas Stachea1f5722017-01-16 16:09:51 +010022
23#include "etnaviv_cmdbuf.h"
The etnaviv authorsa8c21a52015-12-03 18:21:29 +010024#include "etnaviv_dump.h"
25#include "etnaviv_gpu.h"
26#include "etnaviv_gem.h"
27#include "etnaviv_mmu.h"
Christian Gmeiner357713c2017-09-24 15:15:28 +020028#include "etnaviv_perfmon.h"
Lucas Stache93b6de2017-12-04 18:41:58 +010029#include "etnaviv_sched.h"
The etnaviv authorsa8c21a52015-12-03 18:21:29 +010030#include "common.xml.h"
31#include "state.xml.h"
32#include "state_hi.xml.h"
33#include "cmdstream.xml.h"
34
Lucas Stachc09d7f72018-01-04 13:40:03 +010035#ifndef PHYS_OFFSET
36#define PHYS_OFFSET 0
37#endif
38
The etnaviv authorsa8c21a52015-12-03 18:21:29 +010039static const struct platform_device_id gpu_ids[] = {
40 { .name = "etnaviv-gpu,2d" },
41 { },
42};
43
The etnaviv authorsa8c21a52015-12-03 18:21:29 +010044/*
45 * Driver functions:
46 */
47
48int etnaviv_gpu_get_param(struct etnaviv_gpu *gpu, u32 param, u64 *value)
49{
50 switch (param) {
51 case ETNAVIV_PARAM_GPU_MODEL:
52 *value = gpu->identity.model;
53 break;
54
55 case ETNAVIV_PARAM_GPU_REVISION:
56 *value = gpu->identity.revision;
57 break;
58
59 case ETNAVIV_PARAM_GPU_FEATURES_0:
60 *value = gpu->identity.features;
61 break;
62
63 case ETNAVIV_PARAM_GPU_FEATURES_1:
64 *value = gpu->identity.minor_features0;
65 break;
66
67 case ETNAVIV_PARAM_GPU_FEATURES_2:
68 *value = gpu->identity.minor_features1;
69 break;
70
71 case ETNAVIV_PARAM_GPU_FEATURES_3:
72 *value = gpu->identity.minor_features2;
73 break;
74
75 case ETNAVIV_PARAM_GPU_FEATURES_4:
76 *value = gpu->identity.minor_features3;
77 break;
78
Russell King602eb482016-01-24 17:36:04 +000079 case ETNAVIV_PARAM_GPU_FEATURES_5:
80 *value = gpu->identity.minor_features4;
81 break;
82
83 case ETNAVIV_PARAM_GPU_FEATURES_6:
84 *value = gpu->identity.minor_features5;
85 break;
86
Lucas Stach0538aaf2018-01-22 15:56:11 +010087 case ETNAVIV_PARAM_GPU_FEATURES_7:
88 *value = gpu->identity.minor_features6;
89 break;
90
91 case ETNAVIV_PARAM_GPU_FEATURES_8:
92 *value = gpu->identity.minor_features7;
93 break;
94
95 case ETNAVIV_PARAM_GPU_FEATURES_9:
96 *value = gpu->identity.minor_features8;
97 break;
98
99 case ETNAVIV_PARAM_GPU_FEATURES_10:
100 *value = gpu->identity.minor_features9;
101 break;
102
103 case ETNAVIV_PARAM_GPU_FEATURES_11:
104 *value = gpu->identity.minor_features10;
105 break;
106
107 case ETNAVIV_PARAM_GPU_FEATURES_12:
108 *value = gpu->identity.minor_features11;
109 break;
110
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100111 case ETNAVIV_PARAM_GPU_STREAM_COUNT:
112 *value = gpu->identity.stream_count;
113 break;
114
115 case ETNAVIV_PARAM_GPU_REGISTER_MAX:
116 *value = gpu->identity.register_max;
117 break;
118
119 case ETNAVIV_PARAM_GPU_THREAD_COUNT:
120 *value = gpu->identity.thread_count;
121 break;
122
123 case ETNAVIV_PARAM_GPU_VERTEX_CACHE_SIZE:
124 *value = gpu->identity.vertex_cache_size;
125 break;
126
127 case ETNAVIV_PARAM_GPU_SHADER_CORE_COUNT:
128 *value = gpu->identity.shader_core_count;
129 break;
130
131 case ETNAVIV_PARAM_GPU_PIXEL_PIPES:
132 *value = gpu->identity.pixel_pipes;
133 break;
134
135 case ETNAVIV_PARAM_GPU_VERTEX_OUTPUT_BUFFER_SIZE:
136 *value = gpu->identity.vertex_output_buffer_size;
137 break;
138
139 case ETNAVIV_PARAM_GPU_BUFFER_SIZE:
140 *value = gpu->identity.buffer_size;
141 break;
142
143 case ETNAVIV_PARAM_GPU_INSTRUCTION_COUNT:
144 *value = gpu->identity.instruction_count;
145 break;
146
147 case ETNAVIV_PARAM_GPU_NUM_CONSTANTS:
148 *value = gpu->identity.num_constants;
149 break;
150
Russell King602eb482016-01-24 17:36:04 +0000151 case ETNAVIV_PARAM_GPU_NUM_VARYINGS:
152 *value = gpu->identity.varyings_count;
153 break;
154
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100155 default:
156 DBG("%s: invalid param: %u", dev_name(gpu->dev), param);
157 return -EINVAL;
158 }
159
160 return 0;
161}
162
Russell King472f79d2016-01-24 17:35:59 +0000163
164#define etnaviv_is_model_rev(gpu, mod, rev) \
165 ((gpu)->identity.model == chipModel_##mod && \
166 (gpu)->identity.revision == rev)
Russell King52f36ba2016-01-24 17:35:54 +0000167#define etnaviv_field(val, field) \
168 (((val) & field##__MASK) >> field##__SHIFT)
169
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100170static void etnaviv_hw_specs(struct etnaviv_gpu *gpu)
171{
172 if (gpu->identity.minor_features0 &
173 chipMinorFeatures0_MORE_MINOR_FEATURES) {
Russell King602eb482016-01-24 17:36:04 +0000174 u32 specs[4];
175 unsigned int streams;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100176
177 specs[0] = gpu_read(gpu, VIVS_HI_CHIP_SPECS);
178 specs[1] = gpu_read(gpu, VIVS_HI_CHIP_SPECS_2);
Russell King602eb482016-01-24 17:36:04 +0000179 specs[2] = gpu_read(gpu, VIVS_HI_CHIP_SPECS_3);
180 specs[3] = gpu_read(gpu, VIVS_HI_CHIP_SPECS_4);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100181
Russell King52f36ba2016-01-24 17:35:54 +0000182 gpu->identity.stream_count = etnaviv_field(specs[0],
183 VIVS_HI_CHIP_SPECS_STREAM_COUNT);
184 gpu->identity.register_max = etnaviv_field(specs[0],
185 VIVS_HI_CHIP_SPECS_REGISTER_MAX);
186 gpu->identity.thread_count = etnaviv_field(specs[0],
187 VIVS_HI_CHIP_SPECS_THREAD_COUNT);
188 gpu->identity.vertex_cache_size = etnaviv_field(specs[0],
189 VIVS_HI_CHIP_SPECS_VERTEX_CACHE_SIZE);
190 gpu->identity.shader_core_count = etnaviv_field(specs[0],
191 VIVS_HI_CHIP_SPECS_SHADER_CORE_COUNT);
192 gpu->identity.pixel_pipes = etnaviv_field(specs[0],
193 VIVS_HI_CHIP_SPECS_PIXEL_PIPES);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100194 gpu->identity.vertex_output_buffer_size =
Russell King52f36ba2016-01-24 17:35:54 +0000195 etnaviv_field(specs[0],
196 VIVS_HI_CHIP_SPECS_VERTEX_OUTPUT_BUFFER_SIZE);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100197
Russell King52f36ba2016-01-24 17:35:54 +0000198 gpu->identity.buffer_size = etnaviv_field(specs[1],
199 VIVS_HI_CHIP_SPECS_2_BUFFER_SIZE);
200 gpu->identity.instruction_count = etnaviv_field(specs[1],
201 VIVS_HI_CHIP_SPECS_2_INSTRUCTION_COUNT);
202 gpu->identity.num_constants = etnaviv_field(specs[1],
203 VIVS_HI_CHIP_SPECS_2_NUM_CONSTANTS);
Russell King602eb482016-01-24 17:36:04 +0000204
205 gpu->identity.varyings_count = etnaviv_field(specs[2],
206 VIVS_HI_CHIP_SPECS_3_VARYINGS_COUNT);
207
208 /* This overrides the value from older register if non-zero */
209 streams = etnaviv_field(specs[3],
210 VIVS_HI_CHIP_SPECS_4_STREAM_COUNT);
211 if (streams)
212 gpu->identity.stream_count = streams;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100213 }
214
215 /* Fill in the stream count if not specified */
216 if (gpu->identity.stream_count == 0) {
217 if (gpu->identity.model >= 0x1000)
218 gpu->identity.stream_count = 4;
219 else
220 gpu->identity.stream_count = 1;
221 }
222
223 /* Convert the register max value */
224 if (gpu->identity.register_max)
225 gpu->identity.register_max = 1 << gpu->identity.register_max;
Russell King507f8992016-01-24 17:35:48 +0000226 else if (gpu->identity.model == chipModel_GC400)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100227 gpu->identity.register_max = 32;
228 else
229 gpu->identity.register_max = 64;
230
231 /* Convert thread count */
232 if (gpu->identity.thread_count)
233 gpu->identity.thread_count = 1 << gpu->identity.thread_count;
Russell King507f8992016-01-24 17:35:48 +0000234 else if (gpu->identity.model == chipModel_GC400)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100235 gpu->identity.thread_count = 64;
Russell King507f8992016-01-24 17:35:48 +0000236 else if (gpu->identity.model == chipModel_GC500 ||
237 gpu->identity.model == chipModel_GC530)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100238 gpu->identity.thread_count = 128;
239 else
240 gpu->identity.thread_count = 256;
241
242 if (gpu->identity.vertex_cache_size == 0)
243 gpu->identity.vertex_cache_size = 8;
244
245 if (gpu->identity.shader_core_count == 0) {
246 if (gpu->identity.model >= 0x1000)
247 gpu->identity.shader_core_count = 2;
248 else
249 gpu->identity.shader_core_count = 1;
250 }
251
252 if (gpu->identity.pixel_pipes == 0)
253 gpu->identity.pixel_pipes = 1;
254
255 /* Convert virtex buffer size */
256 if (gpu->identity.vertex_output_buffer_size) {
257 gpu->identity.vertex_output_buffer_size =
258 1 << gpu->identity.vertex_output_buffer_size;
Russell King507f8992016-01-24 17:35:48 +0000259 } else if (gpu->identity.model == chipModel_GC400) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100260 if (gpu->identity.revision < 0x4000)
261 gpu->identity.vertex_output_buffer_size = 512;
262 else if (gpu->identity.revision < 0x4200)
263 gpu->identity.vertex_output_buffer_size = 256;
264 else
265 gpu->identity.vertex_output_buffer_size = 128;
266 } else {
267 gpu->identity.vertex_output_buffer_size = 512;
268 }
269
270 switch (gpu->identity.instruction_count) {
271 case 0:
Russell King472f79d2016-01-24 17:35:59 +0000272 if (etnaviv_is_model_rev(gpu, GC2000, 0x5108) ||
Russell King507f8992016-01-24 17:35:48 +0000273 gpu->identity.model == chipModel_GC880)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100274 gpu->identity.instruction_count = 512;
275 else
276 gpu->identity.instruction_count = 256;
277 break;
278
279 case 1:
280 gpu->identity.instruction_count = 1024;
281 break;
282
283 case 2:
284 gpu->identity.instruction_count = 2048;
285 break;
286
287 default:
288 gpu->identity.instruction_count = 256;
289 break;
290 }
291
292 if (gpu->identity.num_constants == 0)
293 gpu->identity.num_constants = 168;
Russell King602eb482016-01-24 17:36:04 +0000294
295 if (gpu->identity.varyings_count == 0) {
296 if (gpu->identity.minor_features1 & chipMinorFeatures1_HALTI0)
297 gpu->identity.varyings_count = 12;
298 else
299 gpu->identity.varyings_count = 8;
300 }
301
302 /*
303 * For some cores, two varyings are consumed for position, so the
304 * maximum varying count needs to be reduced by one.
305 */
306 if (etnaviv_is_model_rev(gpu, GC5000, 0x5434) ||
307 etnaviv_is_model_rev(gpu, GC4000, 0x5222) ||
308 etnaviv_is_model_rev(gpu, GC4000, 0x5245) ||
309 etnaviv_is_model_rev(gpu, GC4000, 0x5208) ||
310 etnaviv_is_model_rev(gpu, GC3000, 0x5435) ||
311 etnaviv_is_model_rev(gpu, GC2200, 0x5244) ||
312 etnaviv_is_model_rev(gpu, GC2100, 0x5108) ||
313 etnaviv_is_model_rev(gpu, GC2000, 0x5108) ||
314 etnaviv_is_model_rev(gpu, GC1500, 0x5246) ||
315 etnaviv_is_model_rev(gpu, GC880, 0x5107) ||
316 etnaviv_is_model_rev(gpu, GC880, 0x5106))
317 gpu->identity.varyings_count -= 1;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100318}
319
320static void etnaviv_hw_identify(struct etnaviv_gpu *gpu)
321{
322 u32 chipIdentity;
323
324 chipIdentity = gpu_read(gpu, VIVS_HI_CHIP_IDENTITY);
325
326 /* Special case for older graphic cores. */
Russell King52f36ba2016-01-24 17:35:54 +0000327 if (etnaviv_field(chipIdentity, VIVS_HI_CHIP_IDENTITY_FAMILY) == 0x01) {
Russell King507f8992016-01-24 17:35:48 +0000328 gpu->identity.model = chipModel_GC500;
Russell King52f36ba2016-01-24 17:35:54 +0000329 gpu->identity.revision = etnaviv_field(chipIdentity,
330 VIVS_HI_CHIP_IDENTITY_REVISION);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100331 } else {
332
333 gpu->identity.model = gpu_read(gpu, VIVS_HI_CHIP_MODEL);
334 gpu->identity.revision = gpu_read(gpu, VIVS_HI_CHIP_REV);
335
336 /*
337 * !!!! HACK ALERT !!!!
338 * Because people change device IDs without letting software
339 * know about it - here is the hack to make it all look the
340 * same. Only for GC400 family.
341 */
342 if ((gpu->identity.model & 0xff00) == 0x0400 &&
Russell King507f8992016-01-24 17:35:48 +0000343 gpu->identity.model != chipModel_GC420) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100344 gpu->identity.model = gpu->identity.model & 0x0400;
345 }
346
347 /* Another special case */
Russell King472f79d2016-01-24 17:35:59 +0000348 if (etnaviv_is_model_rev(gpu, GC300, 0x2201)) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100349 u32 chipDate = gpu_read(gpu, VIVS_HI_CHIP_DATE);
350 u32 chipTime = gpu_read(gpu, VIVS_HI_CHIP_TIME);
351
352 if (chipDate == 0x20080814 && chipTime == 0x12051100) {
353 /*
354 * This IP has an ECO; put the correct
355 * revision in it.
356 */
357 gpu->identity.revision = 0x1051;
358 }
359 }
Lucas Stach12ff4bd2016-08-15 18:16:59 +0200360
361 /*
362 * NXP likes to call the GPU on the i.MX6QP GC2000+, but in
363 * reality it's just a re-branded GC3000. We can identify this
364 * core by the upper half of the revision register being all 1.
365 * Fix model/rev here, so all other places can refer to this
366 * core by its real identity.
367 */
368 if (etnaviv_is_model_rev(gpu, GC2000, 0xffff5450)) {
369 gpu->identity.model = chipModel_GC3000;
370 gpu->identity.revision &= 0xffff;
371 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100372 }
373
374 dev_info(gpu->dev, "model: GC%x, revision: %x\n",
375 gpu->identity.model, gpu->identity.revision);
376
Lucas Stach681c19c2018-01-22 15:57:59 +0100377 /*
378 * If there is a match in the HWDB, we aren't interested in the
379 * remaining register values, as they might be wrong.
380 */
381 if (etnaviv_fill_identity_from_hwdb(gpu))
382 return;
383
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100384 gpu->identity.features = gpu_read(gpu, VIVS_HI_CHIP_FEATURE);
385
386 /* Disable fast clear on GC700. */
Russell King507f8992016-01-24 17:35:48 +0000387 if (gpu->identity.model == chipModel_GC700)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100388 gpu->identity.features &= ~chipFeatures_FAST_CLEAR;
389
Russell King507f8992016-01-24 17:35:48 +0000390 if ((gpu->identity.model == chipModel_GC500 &&
391 gpu->identity.revision < 2) ||
392 (gpu->identity.model == chipModel_GC300 &&
393 gpu->identity.revision < 0x2000)) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100394
395 /*
396 * GC500 rev 1.x and GC300 rev < 2.0 doesn't have these
397 * registers.
398 */
399 gpu->identity.minor_features0 = 0;
400 gpu->identity.minor_features1 = 0;
401 gpu->identity.minor_features2 = 0;
402 gpu->identity.minor_features3 = 0;
Russell King602eb482016-01-24 17:36:04 +0000403 gpu->identity.minor_features4 = 0;
404 gpu->identity.minor_features5 = 0;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100405 } else
406 gpu->identity.minor_features0 =
407 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_0);
408
409 if (gpu->identity.minor_features0 &
410 chipMinorFeatures0_MORE_MINOR_FEATURES) {
411 gpu->identity.minor_features1 =
412 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_1);
413 gpu->identity.minor_features2 =
414 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_2);
415 gpu->identity.minor_features3 =
416 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_3);
Russell King602eb482016-01-24 17:36:04 +0000417 gpu->identity.minor_features4 =
418 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_4);
419 gpu->identity.minor_features5 =
420 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_5);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100421 }
422
423 /* GC600 idle register reports zero bits where modules aren't present */
424 if (gpu->identity.model == chipModel_GC600) {
425 gpu->idle_mask = VIVS_HI_IDLE_STATE_TX |
426 VIVS_HI_IDLE_STATE_RA |
427 VIVS_HI_IDLE_STATE_SE |
428 VIVS_HI_IDLE_STATE_PA |
429 VIVS_HI_IDLE_STATE_SH |
430 VIVS_HI_IDLE_STATE_PE |
431 VIVS_HI_IDLE_STATE_DE |
432 VIVS_HI_IDLE_STATE_FE;
433 } else {
434 gpu->idle_mask = ~VIVS_HI_IDLE_STATE_AXI_LP;
435 }
436
437 etnaviv_hw_specs(gpu);
438}
439
440static void etnaviv_gpu_load_clock(struct etnaviv_gpu *gpu, u32 clock)
441{
442 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, clock |
443 VIVS_HI_CLOCK_CONTROL_FSCALE_CMD_LOAD);
444 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, clock);
445}
446
Russell Kingbcdfb5e2017-03-12 19:00:59 +0000447static void etnaviv_gpu_update_clock(struct etnaviv_gpu *gpu)
448{
Lucas Stachd79fd1ccf22017-04-11 15:54:50 +0200449 if (gpu->identity.minor_features2 &
450 chipMinorFeatures2_DYNAMIC_FREQUENCY_SCALING) {
451 clk_set_rate(gpu->clk_core,
452 gpu->base_rate_core >> gpu->freq_scale);
453 clk_set_rate(gpu->clk_shader,
454 gpu->base_rate_shader >> gpu->freq_scale);
455 } else {
456 unsigned int fscale = 1 << (6 - gpu->freq_scale);
Lucas Stach6eb3ecc2017-09-28 15:41:21 +0200457 u32 clock = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL);
Russell Kingbcdfb5e2017-03-12 19:00:59 +0000458
Lucas Stach6eb3ecc2017-09-28 15:41:21 +0200459 clock &= ~VIVS_HI_CLOCK_CONTROL_FSCALE_VAL__MASK;
460 clock |= VIVS_HI_CLOCK_CONTROL_FSCALE_VAL(fscale);
Lucas Stachd79fd1ccf22017-04-11 15:54:50 +0200461 etnaviv_gpu_load_clock(gpu, clock);
462 }
Russell Kingbcdfb5e2017-03-12 19:00:59 +0000463}
464
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100465static int etnaviv_hw_reset(struct etnaviv_gpu *gpu)
466{
467 u32 control, idle;
468 unsigned long timeout;
469 bool failed = true;
470
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100471 /* We hope that the GPU resets in under one second */
472 timeout = jiffies + msecs_to_jiffies(1000);
473
474 while (time_is_after_jiffies(timeout)) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100475 /* enable clock */
Lucas Stach6eb3ecc2017-09-28 15:41:21 +0200476 unsigned int fscale = 1 << (6 - gpu->freq_scale);
477 control = VIVS_HI_CLOCK_CONTROL_FSCALE_VAL(fscale);
478 etnaviv_gpu_load_clock(gpu, control);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100479
480 /* isolate the GPU. */
481 control |= VIVS_HI_CLOCK_CONTROL_ISOLATE_GPU;
482 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control);
483
Lucas Stachc997c3d2018-01-22 16:18:16 +0100484 if (gpu->sec_mode == ETNA_SEC_KERNEL) {
485 gpu_write(gpu, VIVS_MMUv2_AHB_CONTROL,
486 VIVS_MMUv2_AHB_CONTROL_RESET);
487 } else {
488 /* set soft reset. */
489 control |= VIVS_HI_CLOCK_CONTROL_SOFT_RESET;
490 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control);
491 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100492
493 /* wait for reset. */
Philipp Zabel40462172017-10-09 12:03:30 +0200494 usleep_range(10, 20);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100495
496 /* reset soft reset bit. */
497 control &= ~VIVS_HI_CLOCK_CONTROL_SOFT_RESET;
498 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control);
499
500 /* reset GPU isolation. */
501 control &= ~VIVS_HI_CLOCK_CONTROL_ISOLATE_GPU;
502 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control);
503
504 /* read idle register. */
505 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE);
506
507 /* try reseting again if FE it not idle */
508 if ((idle & VIVS_HI_IDLE_STATE_FE) == 0) {
509 dev_dbg(gpu->dev, "FE is not idle\n");
510 continue;
511 }
512
513 /* read reset register. */
514 control = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL);
515
516 /* is the GPU idle? */
517 if (((control & VIVS_HI_CLOCK_CONTROL_IDLE_3D) == 0) ||
518 ((control & VIVS_HI_CLOCK_CONTROL_IDLE_2D) == 0)) {
519 dev_dbg(gpu->dev, "GPU is not idle\n");
520 continue;
521 }
522
Lucas Stach6eb3ecc2017-09-28 15:41:21 +0200523 /* disable debug registers, as they are not normally needed */
524 control |= VIVS_HI_CLOCK_CONTROL_DISABLE_DEBUG_REGISTERS;
525 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control);
526
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100527 failed = false;
528 break;
529 }
530
531 if (failed) {
532 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE);
533 control = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL);
534
535 dev_err(gpu->dev, "GPU failed to reset: FE %sidle, 3D %sidle, 2D %sidle\n",
536 idle & VIVS_HI_IDLE_STATE_FE ? "" : "not ",
537 control & VIVS_HI_CLOCK_CONTROL_IDLE_3D ? "" : "not ",
538 control & VIVS_HI_CLOCK_CONTROL_IDLE_2D ? "" : "not ");
539
540 return -EBUSY;
541 }
542
543 /* We rely on the GPU running, so program the clock */
Russell Kingbcdfb5e2017-03-12 19:00:59 +0000544 etnaviv_gpu_update_clock(gpu);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100545
546 return 0;
547}
548
Russell King7d0c6e72016-01-21 15:20:45 +0000549static void etnaviv_gpu_enable_mlcg(struct etnaviv_gpu *gpu)
550{
551 u32 pmc, ppc;
552
553 /* enable clock gating */
554 ppc = gpu_read(gpu, VIVS_PM_POWER_CONTROLS);
555 ppc |= VIVS_PM_POWER_CONTROLS_ENABLE_MODULE_CLOCK_GATING;
556
557 /* Disable stall module clock gating for 4.3.0.1 and 4.3.0.2 revs */
558 if (gpu->identity.revision == 0x4301 ||
559 gpu->identity.revision == 0x4302)
560 ppc |= VIVS_PM_POWER_CONTROLS_DISABLE_STALL_MODULE_CLOCK_GATING;
561
562 gpu_write(gpu, VIVS_PM_POWER_CONTROLS, ppc);
563
564 pmc = gpu_read(gpu, VIVS_PM_MODULE_CONTROLS);
565
Lucas Stach7cef6002017-03-17 12:42:30 +0100566 /* Disable PA clock gating for GC400+ without bugfix except for GC420 */
Russell King7d0c6e72016-01-21 15:20:45 +0000567 if (gpu->identity.model >= chipModel_GC400 &&
Lucas Stach7cef6002017-03-17 12:42:30 +0100568 gpu->identity.model != chipModel_GC420 &&
569 !(gpu->identity.minor_features3 & chipMinorFeatures3_BUG_FIXES12))
Russell King7d0c6e72016-01-21 15:20:45 +0000570 pmc |= VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_PA;
571
572 /*
573 * Disable PE clock gating on revs < 5.0.0.0 when HZ is
574 * present without a bug fix.
575 */
576 if (gpu->identity.revision < 0x5000 &&
577 gpu->identity.minor_features0 & chipMinorFeatures0_HZ &&
578 !(gpu->identity.minor_features1 &
579 chipMinorFeatures1_DISABLE_PE_GATING))
580 pmc |= VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_PE;
581
582 if (gpu->identity.revision < 0x5422)
583 pmc |= BIT(15); /* Unknown bit */
584
Lucas Stach7cef6002017-03-17 12:42:30 +0100585 /* Disable TX clock gating on affected core revisions. */
586 if (etnaviv_is_model_rev(gpu, GC4000, 0x5222) ||
587 etnaviv_is_model_rev(gpu, GC2000, 0x5108))
588 pmc |= VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_TX;
589
Russell King7d0c6e72016-01-21 15:20:45 +0000590 pmc |= VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_RA_HZ;
591 pmc |= VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_RA_EZ;
592
593 gpu_write(gpu, VIVS_PM_MODULE_CONTROLS, pmc);
594}
595
Lucas Stach229855b2016-08-17 15:27:52 +0200596void etnaviv_gpu_start_fe(struct etnaviv_gpu *gpu, u32 address, u16 prefetch)
597{
598 gpu_write(gpu, VIVS_FE_COMMAND_ADDRESS, address);
599 gpu_write(gpu, VIVS_FE_COMMAND_CONTROL,
600 VIVS_FE_COMMAND_CONTROL_ENABLE |
601 VIVS_FE_COMMAND_CONTROL_PREFETCH(prefetch));
Lucas Stachc997c3d2018-01-22 16:18:16 +0100602
603 if (gpu->sec_mode == ETNA_SEC_KERNEL) {
604 gpu_write(gpu, VIVS_MMUv2_SEC_COMMAND_CONTROL,
605 VIVS_MMUv2_SEC_COMMAND_CONTROL_ENABLE |
606 VIVS_MMUv2_SEC_COMMAND_CONTROL_PREFETCH(prefetch));
607 }
Lucas Stach229855b2016-08-17 15:27:52 +0200608}
609
Wladimir J. van der Laane17a0de2016-12-15 13:11:30 +0100610static void etnaviv_gpu_setup_pulse_eater(struct etnaviv_gpu *gpu)
611{
612 /*
613 * Base value for VIVS_PM_PULSE_EATER register on models where it
614 * cannot be read, extracted from vivante kernel driver.
615 */
616 u32 pulse_eater = 0x01590880;
617
618 if (etnaviv_is_model_rev(gpu, GC4000, 0x5208) ||
619 etnaviv_is_model_rev(gpu, GC4000, 0x5222)) {
620 pulse_eater |= BIT(23);
621
622 }
623
624 if (etnaviv_is_model_rev(gpu, GC1000, 0x5039) ||
625 etnaviv_is_model_rev(gpu, GC1000, 0x5040)) {
626 pulse_eater &= ~BIT(16);
627 pulse_eater |= BIT(17);
628 }
629
630 if ((gpu->identity.revision > 0x5420) &&
631 (gpu->identity.features & chipFeatures_PIPE_3D))
632 {
633 /* Performance fix: disable internal DFS */
634 pulse_eater = gpu_read(gpu, VIVS_PM_PULSE_EATER);
635 pulse_eater |= BIT(18);
636 }
637
638 gpu_write(gpu, VIVS_PM_PULSE_EATER, pulse_eater);
639}
640
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100641static void etnaviv_gpu_hw_init(struct etnaviv_gpu *gpu)
642{
643 u16 prefetch;
644
Russell King472f79d2016-01-24 17:35:59 +0000645 if ((etnaviv_is_model_rev(gpu, GC320, 0x5007) ||
646 etnaviv_is_model_rev(gpu, GC320, 0x5220)) &&
647 gpu_read(gpu, VIVS_HI_CHIP_TIME) != 0x2062400) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100648 u32 mc_memory_debug;
649
650 mc_memory_debug = gpu_read(gpu, VIVS_MC_DEBUG_MEMORY) & ~0xff;
651
652 if (gpu->identity.revision == 0x5007)
653 mc_memory_debug |= 0x0c;
654 else
655 mc_memory_debug |= 0x08;
656
657 gpu_write(gpu, VIVS_MC_DEBUG_MEMORY, mc_memory_debug);
658 }
659
Russell King7d0c6e72016-01-21 15:20:45 +0000660 /* enable module-level clock gating */
661 etnaviv_gpu_enable_mlcg(gpu);
662
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100663 /*
664 * Update GPU AXI cache atttribute to "cacheable, no allocate".
665 * This is necessary to prevent the iMX6 SoC locking up.
666 */
667 gpu_write(gpu, VIVS_HI_AXI_CONFIG,
668 VIVS_HI_AXI_CONFIG_AWCACHE(2) |
669 VIVS_HI_AXI_CONFIG_ARCACHE(2));
670
671 /* GC2000 rev 5108 needs a special bus config */
Russell King472f79d2016-01-24 17:35:59 +0000672 if (etnaviv_is_model_rev(gpu, GC2000, 0x5108)) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100673 u32 bus_config = gpu_read(gpu, VIVS_MC_BUS_CONFIG);
674 bus_config &= ~(VIVS_MC_BUS_CONFIG_FE_BUS_CONFIG__MASK |
675 VIVS_MC_BUS_CONFIG_TX_BUS_CONFIG__MASK);
676 bus_config |= VIVS_MC_BUS_CONFIG_FE_BUS_CONFIG(1) |
677 VIVS_MC_BUS_CONFIG_TX_BUS_CONFIG(0);
678 gpu_write(gpu, VIVS_MC_BUS_CONFIG, bus_config);
679 }
680
Lucas Stachc997c3d2018-01-22 16:18:16 +0100681 if (gpu->sec_mode == ETNA_SEC_KERNEL) {
682 u32 val = gpu_read(gpu, VIVS_MMUv2_AHB_CONTROL);
683 val |= VIVS_MMUv2_AHB_CONTROL_NONSEC_ACCESS;
684 gpu_write(gpu, VIVS_MMUv2_AHB_CONTROL, val);
685 }
686
Wladimir J. van der Laane17a0de2016-12-15 13:11:30 +0100687 /* setup the pulse eater */
688 etnaviv_gpu_setup_pulse_eater(gpu);
689
Lucas Stach99f861b2016-08-16 11:48:49 +0200690 /* setup the MMU */
Lucas Stache095c8f2016-08-16 11:54:51 +0200691 etnaviv_iommu_restore(gpu);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100692
693 /* Start command processor */
694 prefetch = etnaviv_buffer_init(gpu);
695
696 gpu_write(gpu, VIVS_HI_INTR_ENBL, ~0U);
Lucas Stach2f9225d2017-11-24 16:56:37 +0100697 etnaviv_gpu_start_fe(gpu, etnaviv_cmdbuf_get_va(&gpu->buffer),
Lucas Stach229855b2016-08-17 15:27:52 +0200698 prefetch);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100699}
700
701int etnaviv_gpu_init(struct etnaviv_gpu *gpu)
702{
703 int ret, i;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100704
705 ret = pm_runtime_get_sync(gpu->dev);
Lucas Stach1409df02016-06-17 12:29:02 +0200706 if (ret < 0) {
707 dev_err(gpu->dev, "Failed to enable GPU power domain\n");
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100708 return ret;
Lucas Stach1409df02016-06-17 12:29:02 +0200709 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100710
711 etnaviv_hw_identify(gpu);
712
713 if (gpu->identity.model == 0) {
714 dev_err(gpu->dev, "Unknown GPU model\n");
Russell Kingf6427762016-01-24 17:32:13 +0000715 ret = -ENXIO;
716 goto fail;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100717 }
718
Russell Kingb98c6682016-01-21 15:19:59 +0000719 /* Exclude VG cores with FE2.0 */
720 if (gpu->identity.features & chipFeatures_PIPE_VG &&
721 gpu->identity.features & chipFeatures_FE20) {
722 dev_info(gpu->dev, "Ignoring GPU with VG and FE2.0\n");
723 ret = -ENXIO;
724 goto fail;
725 }
726
Lucas Stach2144fff2016-04-21 13:52:38 +0200727 /*
728 * Set the GPU linear window to be at the end of the DMA window, where
729 * the CMA area is likely to reside. This ensures that we are able to
730 * map the command buffers while having the linear window overlap as
731 * much RAM as possible, so we can optimize mappings for other buffers.
732 *
733 * For 3D cores only do this if MC2.0 is present, as with MC1.0 it leads
734 * to different views of the memory on the individual engines.
735 */
736 if (!(gpu->identity.features & chipFeatures_PIPE_3D) ||
737 (gpu->identity.minor_features0 & chipMinorFeatures0_MC20)) {
738 u32 dma_mask = (u32)dma_get_required_mask(gpu->dev);
739 if (dma_mask < PHYS_OFFSET + SZ_2G)
740 gpu->memory_base = PHYS_OFFSET;
741 else
742 gpu->memory_base = dma_mask - SZ_2G + 1;
Lucas Stach1db01272016-12-02 12:19:16 +0100743 } else if (PHYS_OFFSET >= SZ_2G) {
744 dev_info(gpu->dev, "Need to move linear window on MC1.0, disabling TS\n");
745 gpu->memory_base = PHYS_OFFSET;
746 gpu->identity.features &= ~chipFeatures_FAST_CLEAR;
Lucas Stach2144fff2016-04-21 13:52:38 +0200747 }
748
Lucas Stachc997c3d2018-01-22 16:18:16 +0100749 /*
750 * On cores with security features supported, we claim control over the
751 * security states.
752 */
753 if ((gpu->identity.minor_features7 & chipMinorFeatures7_BIT_SECURITY) &&
754 (gpu->identity.minor_features10 & chipMinorFeatures10_SECURITY_AHB))
755 gpu->sec_mode = ETNA_SEC_KERNEL;
756
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100757 ret = etnaviv_hw_reset(gpu);
Lucas Stach1409df02016-06-17 12:29:02 +0200758 if (ret) {
759 dev_err(gpu->dev, "GPU reset failed\n");
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100760 goto fail;
Lucas Stach1409df02016-06-17 12:29:02 +0200761 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100762
Lucas Stachdd34bb92016-08-16 12:09:08 +0200763 gpu->mmu = etnaviv_iommu_new(gpu);
764 if (IS_ERR(gpu->mmu)) {
Lucas Stach1409df02016-06-17 12:29:02 +0200765 dev_err(gpu->dev, "Failed to instantiate GPU IOMMU\n");
Lucas Stachdd34bb92016-08-16 12:09:08 +0200766 ret = PTR_ERR(gpu->mmu);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100767 goto fail;
768 }
769
Lucas Stache66774d2017-01-16 17:29:57 +0100770 gpu->cmdbuf_suballoc = etnaviv_cmdbuf_suballoc_new(gpu);
771 if (IS_ERR(gpu->cmdbuf_suballoc)) {
772 dev_err(gpu->dev, "Failed to create cmdbuf suballocator\n");
773 ret = PTR_ERR(gpu->cmdbuf_suballoc);
774 goto fail;
775 }
776
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100777 /* Create buffer: */
Lucas Stach2f9225d2017-11-24 16:56:37 +0100778 ret = etnaviv_cmdbuf_init(gpu->cmdbuf_suballoc, &gpu->buffer,
779 PAGE_SIZE);
780 if (ret) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100781 dev_err(gpu->dev, "could not create command buffer\n");
Lucas Stach45d16a62016-01-25 12:41:05 +0100782 goto destroy_iommu;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100783 }
Lucas Stachacfee0e2016-08-17 16:19:53 +0200784
785 if (gpu->mmu->version == ETNAVIV_IOMMU_V1 &&
Lucas Stach2f9225d2017-11-24 16:56:37 +0100786 etnaviv_cmdbuf_get_va(&gpu->buffer) > 0x80000000) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100787 ret = -EINVAL;
788 dev_err(gpu->dev,
789 "command buffer outside valid memory window\n");
790 goto free_buffer;
791 }
792
793 /* Setup event management */
794 spin_lock_init(&gpu->event_spinlock);
795 init_completion(&gpu->event_free);
Christian Gmeiner355502e2017-09-24 15:15:19 +0200796 bitmap_zero(gpu->event_bitmap, ETNA_NR_EVENTS);
797 for (i = 0; i < ARRAY_SIZE(gpu->event); i++)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100798 complete(&gpu->event_free);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100799
800 /* Now program the hardware */
801 mutex_lock(&gpu->lock);
802 etnaviv_gpu_hw_init(gpu);
Russell Kingf6086312016-01-21 15:20:19 +0000803 gpu->exec_state = -1;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100804 mutex_unlock(&gpu->lock);
805
806 pm_runtime_mark_last_busy(gpu->dev);
807 pm_runtime_put_autosuspend(gpu->dev);
808
809 return 0;
810
811free_buffer:
Lucas Stach2f9225d2017-11-24 16:56:37 +0100812 etnaviv_cmdbuf_free(&gpu->buffer);
Lucas Stach45d16a62016-01-25 12:41:05 +0100813destroy_iommu:
814 etnaviv_iommu_destroy(gpu->mmu);
815 gpu->mmu = NULL;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100816fail:
817 pm_runtime_mark_last_busy(gpu->dev);
818 pm_runtime_put_autosuspend(gpu->dev);
819
820 return ret;
821}
822
823#ifdef CONFIG_DEBUG_FS
824struct dma_debug {
825 u32 address[2];
826 u32 state[2];
827};
828
829static void verify_dma(struct etnaviv_gpu *gpu, struct dma_debug *debug)
830{
831 u32 i;
832
833 debug->address[0] = gpu_read(gpu, VIVS_FE_DMA_ADDRESS);
834 debug->state[0] = gpu_read(gpu, VIVS_FE_DMA_DEBUG_STATE);
835
836 for (i = 0; i < 500; i++) {
837 debug->address[1] = gpu_read(gpu, VIVS_FE_DMA_ADDRESS);
838 debug->state[1] = gpu_read(gpu, VIVS_FE_DMA_DEBUG_STATE);
839
840 if (debug->address[0] != debug->address[1])
841 break;
842
843 if (debug->state[0] != debug->state[1])
844 break;
845 }
846}
847
848int etnaviv_gpu_debugfs(struct etnaviv_gpu *gpu, struct seq_file *m)
849{
850 struct dma_debug debug;
851 u32 dma_lo, dma_hi, axi, idle;
852 int ret;
853
854 seq_printf(m, "%s Status:\n", dev_name(gpu->dev));
855
856 ret = pm_runtime_get_sync(gpu->dev);
857 if (ret < 0)
858 return ret;
859
860 dma_lo = gpu_read(gpu, VIVS_FE_DMA_LOW);
861 dma_hi = gpu_read(gpu, VIVS_FE_DMA_HIGH);
862 axi = gpu_read(gpu, VIVS_HI_AXI_STATUS);
863 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE);
864
865 verify_dma(gpu, &debug);
866
867 seq_puts(m, "\tfeatures\n");
Lucas Stach3d9fc642018-01-04 13:50:14 +0100868 seq_printf(m, "\t major_features: 0x%08x\n",
869 gpu->identity.features);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100870 seq_printf(m, "\t minor_features0: 0x%08x\n",
871 gpu->identity.minor_features0);
872 seq_printf(m, "\t minor_features1: 0x%08x\n",
873 gpu->identity.minor_features1);
874 seq_printf(m, "\t minor_features2: 0x%08x\n",
875 gpu->identity.minor_features2);
876 seq_printf(m, "\t minor_features3: 0x%08x\n",
877 gpu->identity.minor_features3);
Russell King602eb482016-01-24 17:36:04 +0000878 seq_printf(m, "\t minor_features4: 0x%08x\n",
879 gpu->identity.minor_features4);
880 seq_printf(m, "\t minor_features5: 0x%08x\n",
881 gpu->identity.minor_features5);
Lucas Stach0538aaf2018-01-22 15:56:11 +0100882 seq_printf(m, "\t minor_features6: 0x%08x\n",
883 gpu->identity.minor_features6);
884 seq_printf(m, "\t minor_features7: 0x%08x\n",
885 gpu->identity.minor_features7);
886 seq_printf(m, "\t minor_features8: 0x%08x\n",
887 gpu->identity.minor_features8);
888 seq_printf(m, "\t minor_features9: 0x%08x\n",
889 gpu->identity.minor_features9);
890 seq_printf(m, "\t minor_features10: 0x%08x\n",
891 gpu->identity.minor_features10);
892 seq_printf(m, "\t minor_features11: 0x%08x\n",
893 gpu->identity.minor_features11);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100894
895 seq_puts(m, "\tspecs\n");
896 seq_printf(m, "\t stream_count: %d\n",
897 gpu->identity.stream_count);
898 seq_printf(m, "\t register_max: %d\n",
899 gpu->identity.register_max);
900 seq_printf(m, "\t thread_count: %d\n",
901 gpu->identity.thread_count);
902 seq_printf(m, "\t vertex_cache_size: %d\n",
903 gpu->identity.vertex_cache_size);
904 seq_printf(m, "\t shader_core_count: %d\n",
905 gpu->identity.shader_core_count);
906 seq_printf(m, "\t pixel_pipes: %d\n",
907 gpu->identity.pixel_pipes);
908 seq_printf(m, "\t vertex_output_buffer_size: %d\n",
909 gpu->identity.vertex_output_buffer_size);
910 seq_printf(m, "\t buffer_size: %d\n",
911 gpu->identity.buffer_size);
912 seq_printf(m, "\t instruction_count: %d\n",
913 gpu->identity.instruction_count);
914 seq_printf(m, "\t num_constants: %d\n",
915 gpu->identity.num_constants);
Russell King602eb482016-01-24 17:36:04 +0000916 seq_printf(m, "\t varyings_count: %d\n",
917 gpu->identity.varyings_count);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100918
919 seq_printf(m, "\taxi: 0x%08x\n", axi);
920 seq_printf(m, "\tidle: 0x%08x\n", idle);
921 idle |= ~gpu->idle_mask & ~VIVS_HI_IDLE_STATE_AXI_LP;
922 if ((idle & VIVS_HI_IDLE_STATE_FE) == 0)
923 seq_puts(m, "\t FE is not idle\n");
924 if ((idle & VIVS_HI_IDLE_STATE_DE) == 0)
925 seq_puts(m, "\t DE is not idle\n");
926 if ((idle & VIVS_HI_IDLE_STATE_PE) == 0)
927 seq_puts(m, "\t PE is not idle\n");
928 if ((idle & VIVS_HI_IDLE_STATE_SH) == 0)
929 seq_puts(m, "\t SH is not idle\n");
930 if ((idle & VIVS_HI_IDLE_STATE_PA) == 0)
931 seq_puts(m, "\t PA is not idle\n");
932 if ((idle & VIVS_HI_IDLE_STATE_SE) == 0)
933 seq_puts(m, "\t SE is not idle\n");
934 if ((idle & VIVS_HI_IDLE_STATE_RA) == 0)
935 seq_puts(m, "\t RA is not idle\n");
936 if ((idle & VIVS_HI_IDLE_STATE_TX) == 0)
937 seq_puts(m, "\t TX is not idle\n");
938 if ((idle & VIVS_HI_IDLE_STATE_VG) == 0)
939 seq_puts(m, "\t VG is not idle\n");
940 if ((idle & VIVS_HI_IDLE_STATE_IM) == 0)
941 seq_puts(m, "\t IM is not idle\n");
942 if ((idle & VIVS_HI_IDLE_STATE_FP) == 0)
943 seq_puts(m, "\t FP is not idle\n");
944 if ((idle & VIVS_HI_IDLE_STATE_TS) == 0)
945 seq_puts(m, "\t TS is not idle\n");
946 if (idle & VIVS_HI_IDLE_STATE_AXI_LP)
947 seq_puts(m, "\t AXI low power mode\n");
948
949 if (gpu->identity.features & chipFeatures_DEBUG_MODE) {
950 u32 read0 = gpu_read(gpu, VIVS_MC_DEBUG_READ0);
951 u32 read1 = gpu_read(gpu, VIVS_MC_DEBUG_READ1);
952 u32 write = gpu_read(gpu, VIVS_MC_DEBUG_WRITE);
953
954 seq_puts(m, "\tMC\n");
955 seq_printf(m, "\t read0: 0x%08x\n", read0);
956 seq_printf(m, "\t read1: 0x%08x\n", read1);
957 seq_printf(m, "\t write: 0x%08x\n", write);
958 }
959
960 seq_puts(m, "\tDMA ");
961
962 if (debug.address[0] == debug.address[1] &&
963 debug.state[0] == debug.state[1]) {
964 seq_puts(m, "seems to be stuck\n");
965 } else if (debug.address[0] == debug.address[1]) {
Masanari Iidac01e0152016-04-20 00:27:33 +0900966 seq_puts(m, "address is constant\n");
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100967 } else {
Masanari Iidac01e0152016-04-20 00:27:33 +0900968 seq_puts(m, "is running\n");
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100969 }
970
971 seq_printf(m, "\t address 0: 0x%08x\n", debug.address[0]);
972 seq_printf(m, "\t address 1: 0x%08x\n", debug.address[1]);
973 seq_printf(m, "\t state 0: 0x%08x\n", debug.state[0]);
974 seq_printf(m, "\t state 1: 0x%08x\n", debug.state[1]);
975 seq_printf(m, "\t last fetch 64 bit word: 0x%08x 0x%08x\n",
976 dma_lo, dma_hi);
977
978 ret = 0;
979
980 pm_runtime_mark_last_busy(gpu->dev);
981 pm_runtime_put_autosuspend(gpu->dev);
982
983 return ret;
984}
985#endif
986
Lucas Stach6d7a20c2017-12-06 10:53:27 +0100987void etnaviv_gpu_recover_hang(struct etnaviv_gpu *gpu)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100988{
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100989 unsigned long flags;
Christian Gmeiner355502e2017-09-24 15:15:19 +0200990 unsigned int i = 0;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100991
Lucas Stach6d7a20c2017-12-06 10:53:27 +0100992 dev_err(gpu->dev, "recover hung GPU!\n");
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100993
994 if (pm_runtime_get_sync(gpu->dev) < 0)
995 return;
996
997 mutex_lock(&gpu->lock);
998
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100999 etnaviv_hw_reset(gpu);
1000
1001 /* complete all events, the GPU won't do it after the reset */
1002 spin_lock_irqsave(&gpu->event_spinlock, flags);
Lucas Stach6d7a20c2017-12-06 10:53:27 +01001003 for_each_set_bit_from(i, gpu->event_bitmap, ETNA_NR_EVENTS)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001004 complete(&gpu->event_free);
Christian Gmeiner355502e2017-09-24 15:15:19 +02001005 bitmap_zero(gpu->event_bitmap, ETNA_NR_EVENTS);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001006 spin_unlock_irqrestore(&gpu->event_spinlock, flags);
1007 gpu->completed_fence = gpu->active_fence;
1008
1009 etnaviv_gpu_hw_init(gpu);
Lucas Stach1b94a9b2016-09-15 12:57:32 +02001010 gpu->lastctx = NULL;
Russell Kingf6086312016-01-21 15:20:19 +00001011 gpu->exec_state = -1;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001012
1013 mutex_unlock(&gpu->lock);
1014 pm_runtime_mark_last_busy(gpu->dev);
1015 pm_runtime_put_autosuspend(gpu->dev);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001016}
1017
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001018/* fence object management */
1019struct etnaviv_fence {
1020 struct etnaviv_gpu *gpu;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001021 struct dma_fence base;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001022};
1023
Chris Wilsonf54d1862016-10-25 13:00:45 +01001024static inline struct etnaviv_fence *to_etnaviv_fence(struct dma_fence *fence)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001025{
1026 return container_of(fence, struct etnaviv_fence, base);
1027}
1028
Chris Wilsonf54d1862016-10-25 13:00:45 +01001029static const char *etnaviv_fence_get_driver_name(struct dma_fence *fence)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001030{
1031 return "etnaviv";
1032}
1033
Chris Wilsonf54d1862016-10-25 13:00:45 +01001034static const char *etnaviv_fence_get_timeline_name(struct dma_fence *fence)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001035{
1036 struct etnaviv_fence *f = to_etnaviv_fence(fence);
1037
1038 return dev_name(f->gpu->dev);
1039}
1040
Chris Wilsonf54d1862016-10-25 13:00:45 +01001041static bool etnaviv_fence_enable_signaling(struct dma_fence *fence)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001042{
1043 return true;
1044}
1045
Chris Wilsonf54d1862016-10-25 13:00:45 +01001046static bool etnaviv_fence_signaled(struct dma_fence *fence)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001047{
1048 struct etnaviv_fence *f = to_etnaviv_fence(fence);
1049
1050 return fence_completed(f->gpu, f->base.seqno);
1051}
1052
Chris Wilsonf54d1862016-10-25 13:00:45 +01001053static void etnaviv_fence_release(struct dma_fence *fence)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001054{
1055 struct etnaviv_fence *f = to_etnaviv_fence(fence);
1056
1057 kfree_rcu(f, base.rcu);
1058}
1059
Chris Wilsonf54d1862016-10-25 13:00:45 +01001060static const struct dma_fence_ops etnaviv_fence_ops = {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001061 .get_driver_name = etnaviv_fence_get_driver_name,
1062 .get_timeline_name = etnaviv_fence_get_timeline_name,
1063 .enable_signaling = etnaviv_fence_enable_signaling,
1064 .signaled = etnaviv_fence_signaled,
Chris Wilsonf54d1862016-10-25 13:00:45 +01001065 .wait = dma_fence_default_wait,
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001066 .release = etnaviv_fence_release,
1067};
1068
Chris Wilsonf54d1862016-10-25 13:00:45 +01001069static struct dma_fence *etnaviv_gpu_fence_alloc(struct etnaviv_gpu *gpu)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001070{
1071 struct etnaviv_fence *f;
1072
Lucas Stachb27734c22017-03-22 12:23:43 +01001073 /*
1074 * GPU lock must already be held, otherwise fence completion order might
1075 * not match the seqno order assigned here.
1076 */
1077 lockdep_assert_held(&gpu->lock);
1078
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001079 f = kzalloc(sizeof(*f), GFP_KERNEL);
1080 if (!f)
1081 return NULL;
1082
1083 f->gpu = gpu;
1084
Chris Wilsonf54d1862016-10-25 13:00:45 +01001085 dma_fence_init(&f->base, &etnaviv_fence_ops, &gpu->fence_spinlock,
1086 gpu->fence_context, ++gpu->next_fence);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001087
1088 return &f->base;
1089}
1090
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001091/*
1092 * event management:
1093 */
1094
Christian Gmeiner95a428c2017-09-24 15:15:20 +02001095static int event_alloc(struct etnaviv_gpu *gpu, unsigned nr_events,
1096 unsigned int *events)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001097{
Christian Gmeiner95a428c2017-09-24 15:15:20 +02001098 unsigned long flags, timeout = msecs_to_jiffies(10 * 10000);
1099 unsigned i, acquired = 0;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001100
Christian Gmeiner95a428c2017-09-24 15:15:20 +02001101 for (i = 0; i < nr_events; i++) {
1102 unsigned long ret;
1103
1104 ret = wait_for_completion_timeout(&gpu->event_free, timeout);
1105
1106 if (!ret) {
1107 dev_err(gpu->dev, "wait_for_completion_timeout failed");
1108 goto out;
1109 }
1110
1111 acquired++;
1112 timeout = ret;
1113 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001114
1115 spin_lock_irqsave(&gpu->event_spinlock, flags);
1116
Christian Gmeiner95a428c2017-09-24 15:15:20 +02001117 for (i = 0; i < nr_events; i++) {
1118 int event = find_first_zero_bit(gpu->event_bitmap, ETNA_NR_EVENTS);
1119
1120 events[i] = event;
Christian Gmeiner547d3402017-09-24 15:15:29 +02001121 memset(&gpu->event[event], 0, sizeof(struct etnaviv_event));
Christian Gmeiner355502e2017-09-24 15:15:19 +02001122 set_bit(event, gpu->event_bitmap);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001123 }
1124
1125 spin_unlock_irqrestore(&gpu->event_spinlock, flags);
1126
Christian Gmeiner95a428c2017-09-24 15:15:20 +02001127 return 0;
1128
1129out:
1130 for (i = 0; i < acquired; i++)
1131 complete(&gpu->event_free);
1132
1133 return -EBUSY;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001134}
1135
1136static void event_free(struct etnaviv_gpu *gpu, unsigned int event)
1137{
1138 unsigned long flags;
1139
1140 spin_lock_irqsave(&gpu->event_spinlock, flags);
1141
Christian Gmeiner355502e2017-09-24 15:15:19 +02001142 if (!test_bit(event, gpu->event_bitmap)) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001143 dev_warn(gpu->dev, "event %u is already marked as free",
1144 event);
1145 spin_unlock_irqrestore(&gpu->event_spinlock, flags);
1146 } else {
Christian Gmeiner355502e2017-09-24 15:15:19 +02001147 clear_bit(event, gpu->event_bitmap);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001148 spin_unlock_irqrestore(&gpu->event_spinlock, flags);
1149
1150 complete(&gpu->event_free);
1151 }
1152}
1153
1154/*
1155 * Cmdstream submission/retirement:
1156 */
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001157int etnaviv_gpu_wait_fence_interruptible(struct etnaviv_gpu *gpu,
Lucas Stach8bc4d882017-11-29 14:49:04 +01001158 u32 id, struct timespec *timeout)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001159{
Lucas Stach8bc4d882017-11-29 14:49:04 +01001160 struct dma_fence *fence;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001161 int ret;
1162
Lucas Stach8bc4d882017-11-29 14:49:04 +01001163 /*
Lucas Stache93b6de2017-12-04 18:41:58 +01001164 * Look up the fence and take a reference. We might still find a fence
Lucas Stach8bc4d882017-11-29 14:49:04 +01001165 * whose refcount has already dropped to zero. dma_fence_get_rcu
1166 * pretends we didn't find a fence in that case.
1167 */
Lucas Stache93b6de2017-12-04 18:41:58 +01001168 rcu_read_lock();
Lucas Stach8bc4d882017-11-29 14:49:04 +01001169 fence = idr_find(&gpu->fence_idr, id);
1170 if (fence)
1171 fence = dma_fence_get_rcu(fence);
Lucas Stache93b6de2017-12-04 18:41:58 +01001172 rcu_read_unlock();
Lucas Stach8bc4d882017-11-29 14:49:04 +01001173
1174 if (!fence)
1175 return 0;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001176
1177 if (!timeout) {
1178 /* No timeout was requested: just test for completion */
Lucas Stach8bc4d882017-11-29 14:49:04 +01001179 ret = dma_fence_is_signaled(fence) ? 0 : -EBUSY;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001180 } else {
1181 unsigned long remaining = etnaviv_timeout_to_jiffies(timeout);
1182
Lucas Stach8bc4d882017-11-29 14:49:04 +01001183 ret = dma_fence_wait_timeout(fence, true, remaining);
1184 if (ret == 0)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001185 ret = -ETIMEDOUT;
Lucas Stach8bc4d882017-11-29 14:49:04 +01001186 else if (ret != -ERESTARTSYS)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001187 ret = 0;
Lucas Stach8bc4d882017-11-29 14:49:04 +01001188
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001189 }
1190
Lucas Stach8bc4d882017-11-29 14:49:04 +01001191 dma_fence_put(fence);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001192 return ret;
1193}
1194
1195/*
1196 * Wait for an object to become inactive. This, on it's own, is not race
Lucas Stache93b6de2017-12-04 18:41:58 +01001197 * free: the object is moved by the scheduler off the active list, and
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001198 * then the iova is put. Moreover, the object could be re-submitted just
1199 * after we notice that it's become inactive.
1200 *
1201 * Although the retirement happens under the gpu lock, we don't want to hold
1202 * that lock in this function while waiting.
1203 */
1204int etnaviv_gpu_wait_obj_inactive(struct etnaviv_gpu *gpu,
1205 struct etnaviv_gem_object *etnaviv_obj, struct timespec *timeout)
1206{
1207 unsigned long remaining;
1208 long ret;
1209
1210 if (!timeout)
1211 return !is_active(etnaviv_obj) ? 0 : -EBUSY;
1212
1213 remaining = etnaviv_timeout_to_jiffies(timeout);
1214
1215 ret = wait_event_interruptible_timeout(gpu->fence_event,
1216 !is_active(etnaviv_obj),
1217 remaining);
Lucas Stachfa67ac82017-11-17 16:35:32 +01001218 if (ret > 0)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001219 return 0;
Lucas Stachfa67ac82017-11-17 16:35:32 +01001220 else if (ret == -ERESTARTSYS)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001221 return -ERESTARTSYS;
Lucas Stachfa67ac82017-11-17 16:35:32 +01001222 else
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001223 return -ETIMEDOUT;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001224}
1225
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001226static void sync_point_perfmon_sample(struct etnaviv_gpu *gpu,
1227 struct etnaviv_event *event, unsigned int flags)
1228{
Lucas Stachef146c002017-11-24 12:02:38 +01001229 const struct etnaviv_gem_submit *submit = event->submit;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001230 unsigned int i;
1231
Lucas Stachef146c002017-11-24 12:02:38 +01001232 for (i = 0; i < submit->nr_pmrs; i++) {
1233 const struct etnaviv_perfmon_request *pmr = submit->pmrs + i;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001234
1235 if (pmr->flags == flags)
Lucas Stach7a9c0fe2017-11-24 15:19:16 +01001236 etnaviv_perfmon_process(gpu, pmr, submit->exec_state);
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001237 }
1238}
1239
1240static void sync_point_perfmon_sample_pre(struct etnaviv_gpu *gpu,
1241 struct etnaviv_event *event)
1242{
Christian Gmeiner2c8b0c52017-09-24 15:15:39 +02001243 u32 val;
1244
1245 /* disable clock gating */
1246 val = gpu_read(gpu, VIVS_PM_POWER_CONTROLS);
1247 val &= ~VIVS_PM_POWER_CONTROLS_ENABLE_MODULE_CLOCK_GATING;
1248 gpu_write(gpu, VIVS_PM_POWER_CONTROLS, val);
1249
Christian Gmeiner04a7d182017-09-24 15:15:42 +02001250 /* enable debug register */
1251 val = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL);
1252 val &= ~VIVS_HI_CLOCK_CONTROL_DISABLE_DEBUG_REGISTERS;
1253 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, val);
1254
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001255 sync_point_perfmon_sample(gpu, event, ETNA_PM_PROCESS_PRE);
1256}
1257
1258static void sync_point_perfmon_sample_post(struct etnaviv_gpu *gpu,
1259 struct etnaviv_event *event)
1260{
Lucas Stachef146c002017-11-24 12:02:38 +01001261 const struct etnaviv_gem_submit *submit = event->submit;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001262 unsigned int i;
Christian Gmeiner2c8b0c52017-09-24 15:15:39 +02001263 u32 val;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001264
1265 sync_point_perfmon_sample(gpu, event, ETNA_PM_PROCESS_POST);
1266
Lucas Stachef146c002017-11-24 12:02:38 +01001267 for (i = 0; i < submit->nr_pmrs; i++) {
1268 const struct etnaviv_perfmon_request *pmr = submit->pmrs + i;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001269
1270 *pmr->bo_vma = pmr->sequence;
1271 }
Christian Gmeiner2c8b0c52017-09-24 15:15:39 +02001272
Christian Gmeiner04a7d182017-09-24 15:15:42 +02001273 /* disable debug register */
1274 val = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL);
1275 val |= VIVS_HI_CLOCK_CONTROL_DISABLE_DEBUG_REGISTERS;
1276 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, val);
1277
Christian Gmeiner2c8b0c52017-09-24 15:15:39 +02001278 /* enable clock gating */
1279 val = gpu_read(gpu, VIVS_PM_POWER_CONTROLS);
1280 val |= VIVS_PM_POWER_CONTROLS_ENABLE_MODULE_CLOCK_GATING;
1281 gpu_write(gpu, VIVS_PM_POWER_CONTROLS, val);
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001282}
1283
1284
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001285/* add bo's to gpu's ring, and kick gpu: */
Lucas Stache93b6de2017-12-04 18:41:58 +01001286struct dma_fence *etnaviv_gpu_submit(struct etnaviv_gem_submit *submit)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001287{
Lucas Stache93b6de2017-12-04 18:41:58 +01001288 struct etnaviv_gpu *gpu = submit->gpu;
1289 struct dma_fence *gpu_fence;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001290 unsigned int i, nr_events = 1, event[3];
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001291 int ret;
1292
Lucas Stach6d7a20c2017-12-06 10:53:27 +01001293 if (!submit->runtime_resumed) {
1294 ret = pm_runtime_get_sync(gpu->dev);
1295 if (ret < 0)
1296 return NULL;
1297 submit->runtime_resumed = true;
1298 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001299
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001300 /*
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001301 * if there are performance monitor requests we need to have
1302 * - a sync point to re-configure gpu and process ETNA_PM_PROCESS_PRE
1303 * requests.
1304 * - a sync point to re-configure gpu, process ETNA_PM_PROCESS_POST requests
1305 * and update the sequence number for userspace.
1306 */
Lucas Stachef146c002017-11-24 12:02:38 +01001307 if (submit->nr_pmrs)
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001308 nr_events = 3;
1309
1310 ret = event_alloc(gpu, nr_events, event);
Christian Gmeiner95a428c2017-09-24 15:15:20 +02001311 if (ret) {
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001312 DRM_ERROR("no free events\n");
Lucas Stache93b6de2017-12-04 18:41:58 +01001313 return NULL;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001314 }
1315
Lucas Stachf3cd1b02017-03-22 12:07:23 +01001316 mutex_lock(&gpu->lock);
1317
Lucas Stache93b6de2017-12-04 18:41:58 +01001318 gpu_fence = etnaviv_gpu_fence_alloc(gpu);
1319 if (!gpu_fence) {
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001320 for (i = 0; i < nr_events; i++)
1321 event_free(gpu, event[i]);
1322
Wei Yongjun45abdf32017-04-12 00:31:16 +00001323 goto out_unlock;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001324 }
1325
Lucas Stache93b6de2017-12-04 18:41:58 +01001326 gpu->active_fence = gpu_fence->seqno;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001327
Lucas Stachef146c002017-11-24 12:02:38 +01001328 if (submit->nr_pmrs) {
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001329 gpu->event[event[1]].sync_point = &sync_point_perfmon_sample_pre;
Lucas Stachef146c002017-11-24 12:02:38 +01001330 kref_get(&submit->refcount);
1331 gpu->event[event[1]].submit = submit;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001332 etnaviv_sync_point_queue(gpu, event[1]);
1333 }
1334
Lucas Stache93b6de2017-12-04 18:41:58 +01001335 gpu->event[event[0]].fence = gpu_fence;
Lucas Stach6d7a20c2017-12-06 10:53:27 +01001336 submit->cmdbuf.user_size = submit->cmdbuf.size - 8;
Lucas Stach2f9225d2017-11-24 16:56:37 +01001337 etnaviv_buffer_queue(gpu, submit->exec_state, event[0],
1338 &submit->cmdbuf);
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001339
Lucas Stachef146c002017-11-24 12:02:38 +01001340 if (submit->nr_pmrs) {
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001341 gpu->event[event[2]].sync_point = &sync_point_perfmon_sample_post;
Lucas Stachef146c002017-11-24 12:02:38 +01001342 kref_get(&submit->refcount);
1343 gpu->event[event[2]].submit = submit;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001344 etnaviv_sync_point_queue(gpu, event[2]);
1345 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001346
Wei Yongjun45abdf32017-04-12 00:31:16 +00001347out_unlock:
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001348 mutex_unlock(&gpu->lock);
1349
Lucas Stache93b6de2017-12-04 18:41:58 +01001350 return gpu_fence;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001351}
1352
Christian Gmeiner357713c2017-09-24 15:15:28 +02001353static void sync_point_worker(struct work_struct *work)
1354{
1355 struct etnaviv_gpu *gpu = container_of(work, struct etnaviv_gpu,
1356 sync_point_work);
Lucas Stachb9a48aa2017-10-19 13:48:40 +02001357 struct etnaviv_event *event = &gpu->event[gpu->sync_point_event];
1358 u32 addr = gpu_read(gpu, VIVS_FE_DMA_ADDRESS);
Christian Gmeiner357713c2017-09-24 15:15:28 +02001359
Lucas Stachb9a48aa2017-10-19 13:48:40 +02001360 event->sync_point(gpu, event);
Lucas Stachef146c002017-11-24 12:02:38 +01001361 etnaviv_submit_put(event->submit);
Christian Gmeiner357713c2017-09-24 15:15:28 +02001362 event_free(gpu, gpu->sync_point_event);
Lucas Stachb9a48aa2017-10-19 13:48:40 +02001363
1364 /* restart FE last to avoid GPU and IRQ racing against this worker */
1365 etnaviv_gpu_start_fe(gpu, addr + 2, 2);
Christian Gmeiner357713c2017-09-24 15:15:28 +02001366}
1367
Lucas Stach4df30002018-01-19 12:22:30 +01001368static void dump_mmu_fault(struct etnaviv_gpu *gpu)
1369{
Lucas Stachc997c3d2018-01-22 16:18:16 +01001370 u32 status_reg, status;
Lucas Stach4df30002018-01-19 12:22:30 +01001371 int i;
1372
Lucas Stachc997c3d2018-01-22 16:18:16 +01001373 if (gpu->sec_mode == ETNA_SEC_NONE)
1374 status_reg = VIVS_MMUv2_STATUS;
1375 else
1376 status_reg = VIVS_MMUv2_SEC_STATUS;
1377
1378 status = gpu_read(gpu, status_reg);
Lucas Stach4df30002018-01-19 12:22:30 +01001379 dev_err_ratelimited(gpu->dev, "MMU fault status 0x%08x\n", status);
1380
1381 for (i = 0; i < 4; i++) {
Lucas Stachc997c3d2018-01-22 16:18:16 +01001382 u32 address_reg;
1383
Lucas Stach4df30002018-01-19 12:22:30 +01001384 if (!(status & (VIVS_MMUv2_STATUS_EXCEPTION0__MASK << (i * 4))))
1385 continue;
1386
Lucas Stachc997c3d2018-01-22 16:18:16 +01001387 if (gpu->sec_mode == ETNA_SEC_NONE)
1388 address_reg = VIVS_MMUv2_EXCEPTION_ADDR(i);
1389 else
1390 address_reg = VIVS_MMUv2_SEC_EXCEPTION_ADDR;
1391
Lucas Stach4df30002018-01-19 12:22:30 +01001392 dev_err_ratelimited(gpu->dev, "MMU %d fault addr 0x%08x\n", i,
Lucas Stachc997c3d2018-01-22 16:18:16 +01001393 gpu_read(gpu, address_reg));
Lucas Stach4df30002018-01-19 12:22:30 +01001394 }
1395}
1396
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001397static irqreturn_t irq_handler(int irq, void *data)
1398{
1399 struct etnaviv_gpu *gpu = data;
1400 irqreturn_t ret = IRQ_NONE;
1401
1402 u32 intr = gpu_read(gpu, VIVS_HI_INTR_ACKNOWLEDGE);
1403
1404 if (intr != 0) {
1405 int event;
1406
1407 pm_runtime_mark_last_busy(gpu->dev);
1408
1409 dev_dbg(gpu->dev, "intr 0x%08x\n", intr);
1410
1411 if (intr & VIVS_HI_INTR_ACKNOWLEDGE_AXI_BUS_ERROR) {
1412 dev_err(gpu->dev, "AXI bus error\n");
1413 intr &= ~VIVS_HI_INTR_ACKNOWLEDGE_AXI_BUS_ERROR;
1414 }
1415
Lucas Stach128a9b12016-08-20 00:14:43 +02001416 if (intr & VIVS_HI_INTR_ACKNOWLEDGE_MMU_EXCEPTION) {
Lucas Stach4df30002018-01-19 12:22:30 +01001417 dump_mmu_fault(gpu);
Lucas Stach128a9b12016-08-20 00:14:43 +02001418 intr &= ~VIVS_HI_INTR_ACKNOWLEDGE_MMU_EXCEPTION;
1419 }
1420
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001421 while ((event = ffs(intr)) != 0) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01001422 struct dma_fence *fence;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001423
1424 event -= 1;
1425
1426 intr &= ~(1 << event);
1427
1428 dev_dbg(gpu->dev, "event %u\n", event);
1429
Christian Gmeiner357713c2017-09-24 15:15:28 +02001430 if (gpu->event[event].sync_point) {
1431 gpu->sync_point_event = event;
Lucas Stacha7790d72017-11-17 17:43:37 +01001432 queue_work(gpu->wq, &gpu->sync_point_work);
Christian Gmeiner357713c2017-09-24 15:15:28 +02001433 }
1434
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001435 fence = gpu->event[event].fence;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001436 if (!fence)
1437 continue;
1438
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001439 gpu->event[event].fence = NULL;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001440
1441 /*
1442 * Events can be processed out of order. Eg,
1443 * - allocate and queue event 0
1444 * - allocate event 1
1445 * - event 0 completes, we process it
1446 * - allocate and queue event 0
1447 * - event 1 and event 0 complete
1448 * we can end up processing event 0 first, then 1.
1449 */
1450 if (fence_after(fence->seqno, gpu->completed_fence))
1451 gpu->completed_fence = fence->seqno;
Lucas Stach8bc4d882017-11-29 14:49:04 +01001452 dma_fence_signal(fence);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001453
1454 event_free(gpu, event);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001455 }
1456
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001457 ret = IRQ_HANDLED;
1458 }
1459
1460 return ret;
1461}
1462
1463static int etnaviv_gpu_clk_enable(struct etnaviv_gpu *gpu)
1464{
1465 int ret;
1466
Lucas Stach65f037e2018-01-19 15:05:40 +01001467 if (gpu->clk_reg) {
1468 ret = clk_prepare_enable(gpu->clk_reg);
1469 if (ret)
1470 return ret;
1471 }
1472
Lucas Stach9c7310c2016-08-22 15:26:19 +02001473 if (gpu->clk_bus) {
1474 ret = clk_prepare_enable(gpu->clk_bus);
1475 if (ret)
1476 return ret;
1477 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001478
Lucas Stach9c7310c2016-08-22 15:26:19 +02001479 if (gpu->clk_core) {
1480 ret = clk_prepare_enable(gpu->clk_core);
1481 if (ret)
1482 goto disable_clk_bus;
1483 }
1484
1485 if (gpu->clk_shader) {
1486 ret = clk_prepare_enable(gpu->clk_shader);
1487 if (ret)
1488 goto disable_clk_core;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001489 }
1490
1491 return 0;
Lucas Stach9c7310c2016-08-22 15:26:19 +02001492
1493disable_clk_core:
1494 if (gpu->clk_core)
1495 clk_disable_unprepare(gpu->clk_core);
1496disable_clk_bus:
1497 if (gpu->clk_bus)
1498 clk_disable_unprepare(gpu->clk_bus);
1499
1500 return ret;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001501}
1502
1503static int etnaviv_gpu_clk_disable(struct etnaviv_gpu *gpu)
1504{
Lucas Stach9c7310c2016-08-22 15:26:19 +02001505 if (gpu->clk_shader)
1506 clk_disable_unprepare(gpu->clk_shader);
1507 if (gpu->clk_core)
1508 clk_disable_unprepare(gpu->clk_core);
1509 if (gpu->clk_bus)
1510 clk_disable_unprepare(gpu->clk_bus);
Lucas Stach65f037e2018-01-19 15:05:40 +01001511 if (gpu->clk_reg)
1512 clk_disable_unprepare(gpu->clk_reg);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001513
1514 return 0;
1515}
1516
Lucas Stachb88163e2016-08-17 15:16:57 +02001517int etnaviv_gpu_wait_idle(struct etnaviv_gpu *gpu, unsigned int timeout_ms)
1518{
1519 unsigned long timeout = jiffies + msecs_to_jiffies(timeout_ms);
1520
1521 do {
1522 u32 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE);
1523
1524 if ((idle & gpu->idle_mask) == gpu->idle_mask)
1525 return 0;
1526
1527 if (time_is_before_jiffies(timeout)) {
1528 dev_warn(gpu->dev,
1529 "timed out waiting for idle: idle=0x%x\n",
1530 idle);
1531 return -ETIMEDOUT;
1532 }
1533
1534 udelay(5);
1535 } while (1);
1536}
1537
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001538static int etnaviv_gpu_hw_suspend(struct etnaviv_gpu *gpu)
1539{
Lucas Stach2f9225d2017-11-24 16:56:37 +01001540 if (gpu->buffer.suballoc) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001541 /* Replace the last WAIT with END */
Lucas Stach40c27bd2017-11-17 17:59:26 +01001542 mutex_lock(&gpu->lock);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001543 etnaviv_buffer_end(gpu);
Lucas Stach40c27bd2017-11-17 17:59:26 +01001544 mutex_unlock(&gpu->lock);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001545
1546 /*
1547 * We know that only the FE is busy here, this should
1548 * happen quickly (as the WAIT is only 200 cycles). If
1549 * we fail, just warn and continue.
1550 */
Lucas Stachb88163e2016-08-17 15:16:57 +02001551 etnaviv_gpu_wait_idle(gpu, 100);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001552 }
1553
1554 return etnaviv_gpu_clk_disable(gpu);
1555}
1556
1557#ifdef CONFIG_PM
1558static int etnaviv_gpu_hw_resume(struct etnaviv_gpu *gpu)
1559{
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001560 int ret;
1561
1562 ret = mutex_lock_killable(&gpu->lock);
1563 if (ret)
1564 return ret;
1565
Russell Kingbcdfb5e2017-03-12 19:00:59 +00001566 etnaviv_gpu_update_clock(gpu);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001567 etnaviv_gpu_hw_init(gpu);
1568
Lucas Stach4375fff2017-11-17 17:19:50 +01001569 gpu->lastctx = NULL;
Russell Kingf6086312016-01-21 15:20:19 +00001570 gpu->exec_state = -1;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001571
1572 mutex_unlock(&gpu->lock);
1573
1574 return 0;
1575}
1576#endif
1577
Russell Kingbcdfb5e2017-03-12 19:00:59 +00001578static int
1579etnaviv_gpu_cooling_get_max_state(struct thermal_cooling_device *cdev,
1580 unsigned long *state)
1581{
1582 *state = 6;
1583
1584 return 0;
1585}
1586
1587static int
1588etnaviv_gpu_cooling_get_cur_state(struct thermal_cooling_device *cdev,
1589 unsigned long *state)
1590{
1591 struct etnaviv_gpu *gpu = cdev->devdata;
1592
1593 *state = gpu->freq_scale;
1594
1595 return 0;
1596}
1597
1598static int
1599etnaviv_gpu_cooling_set_cur_state(struct thermal_cooling_device *cdev,
1600 unsigned long state)
1601{
1602 struct etnaviv_gpu *gpu = cdev->devdata;
1603
1604 mutex_lock(&gpu->lock);
1605 gpu->freq_scale = state;
1606 if (!pm_runtime_suspended(gpu->dev))
1607 etnaviv_gpu_update_clock(gpu);
1608 mutex_unlock(&gpu->lock);
1609
1610 return 0;
1611}
1612
1613static struct thermal_cooling_device_ops cooling_ops = {
1614 .get_max_state = etnaviv_gpu_cooling_get_max_state,
1615 .get_cur_state = etnaviv_gpu_cooling_get_cur_state,
1616 .set_cur_state = etnaviv_gpu_cooling_set_cur_state,
1617};
1618
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001619static int etnaviv_gpu_bind(struct device *dev, struct device *master,
1620 void *data)
1621{
1622 struct drm_device *drm = data;
1623 struct etnaviv_drm_private *priv = drm->dev_private;
1624 struct etnaviv_gpu *gpu = dev_get_drvdata(dev);
1625 int ret;
1626
Philipp Zabel49b82c32017-12-01 16:00:41 +01001627 if (IS_ENABLED(CONFIG_DRM_ETNAVIV_THERMAL)) {
Lucas Stach5247e2a2017-08-08 15:28:25 +02001628 gpu->cooling = thermal_of_cooling_device_register(dev->of_node,
Russell Kingbcdfb5e2017-03-12 19:00:59 +00001629 (char *)dev_name(dev), gpu, &cooling_ops);
Lucas Stach5247e2a2017-08-08 15:28:25 +02001630 if (IS_ERR(gpu->cooling))
1631 return PTR_ERR(gpu->cooling);
1632 }
Russell Kingbcdfb5e2017-03-12 19:00:59 +00001633
Lucas Stacha7790d72017-11-17 17:43:37 +01001634 gpu->wq = alloc_ordered_workqueue(dev_name(dev), 0);
1635 if (!gpu->wq) {
Lucas Stache93b6de2017-12-04 18:41:58 +01001636 ret = -ENOMEM;
1637 goto out_thermal;
Lucas Stacha7790d72017-11-17 17:43:37 +01001638 }
1639
Lucas Stache93b6de2017-12-04 18:41:58 +01001640 ret = etnaviv_sched_init(gpu);
1641 if (ret)
1642 goto out_workqueue;
1643
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001644#ifdef CONFIG_PM
1645 ret = pm_runtime_get_sync(gpu->dev);
1646#else
1647 ret = etnaviv_gpu_clk_enable(gpu);
1648#endif
Lucas Stache93b6de2017-12-04 18:41:58 +01001649 if (ret < 0)
1650 goto out_sched;
1651
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001652
1653 gpu->drm = drm;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001654 gpu->fence_context = dma_fence_context_alloc(1);
Lucas Stach8bc4d882017-11-29 14:49:04 +01001655 idr_init(&gpu->fence_idr);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001656 spin_lock_init(&gpu->fence_spinlock);
1657
Christian Gmeiner357713c2017-09-24 15:15:28 +02001658 INIT_WORK(&gpu->sync_point_work, sync_point_worker);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001659 init_waitqueue_head(&gpu->fence_event);
1660
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001661 priv->gpu[priv->num_gpus++] = gpu;
1662
1663 pm_runtime_mark_last_busy(gpu->dev);
1664 pm_runtime_put_autosuspend(gpu->dev);
1665
1666 return 0;
Lucas Stache93b6de2017-12-04 18:41:58 +01001667
1668out_sched:
1669 etnaviv_sched_fini(gpu);
1670
1671out_workqueue:
1672 destroy_workqueue(gpu->wq);
1673
1674out_thermal:
1675 if (IS_ENABLED(CONFIG_DRM_ETNAVIV_THERMAL))
1676 thermal_cooling_device_unregister(gpu->cooling);
1677
1678 return ret;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001679}
1680
1681static void etnaviv_gpu_unbind(struct device *dev, struct device *master,
1682 void *data)
1683{
1684 struct etnaviv_gpu *gpu = dev_get_drvdata(dev);
1685
1686 DBG("%s", dev_name(gpu->dev));
1687
Lucas Stacha7790d72017-11-17 17:43:37 +01001688 flush_workqueue(gpu->wq);
1689 destroy_workqueue(gpu->wq);
1690
Lucas Stache93b6de2017-12-04 18:41:58 +01001691 etnaviv_sched_fini(gpu);
1692
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001693#ifdef CONFIG_PM
1694 pm_runtime_get_sync(gpu->dev);
1695 pm_runtime_put_sync_suspend(gpu->dev);
1696#else
1697 etnaviv_gpu_hw_suspend(gpu);
1698#endif
1699
Lucas Stach2f9225d2017-11-24 16:56:37 +01001700 if (gpu->buffer.suballoc)
1701 etnaviv_cmdbuf_free(&gpu->buffer);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001702
Lucas Stache66774d2017-01-16 17:29:57 +01001703 if (gpu->cmdbuf_suballoc) {
1704 etnaviv_cmdbuf_suballoc_destroy(gpu->cmdbuf_suballoc);
1705 gpu->cmdbuf_suballoc = NULL;
1706 }
1707
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001708 if (gpu->mmu) {
1709 etnaviv_iommu_destroy(gpu->mmu);
1710 gpu->mmu = NULL;
1711 }
1712
1713 gpu->drm = NULL;
Lucas Stach8bc4d882017-11-29 14:49:04 +01001714 idr_destroy(&gpu->fence_idr);
Russell Kingbcdfb5e2017-03-12 19:00:59 +00001715
Philipp Zabel49b82c32017-12-01 16:00:41 +01001716 if (IS_ENABLED(CONFIG_DRM_ETNAVIV_THERMAL))
1717 thermal_cooling_device_unregister(gpu->cooling);
Russell Kingbcdfb5e2017-03-12 19:00:59 +00001718 gpu->cooling = NULL;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001719}
1720
1721static const struct component_ops gpu_ops = {
1722 .bind = etnaviv_gpu_bind,
1723 .unbind = etnaviv_gpu_unbind,
1724};
1725
1726static const struct of_device_id etnaviv_gpu_match[] = {
1727 {
1728 .compatible = "vivante,gc"
1729 },
1730 { /* sentinel */ }
1731};
Lucas Stach246774d2018-01-24 15:30:29 +01001732MODULE_DEVICE_TABLE(of, etnaviv_gpu_match);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001733
1734static int etnaviv_gpu_platform_probe(struct platform_device *pdev)
1735{
1736 struct device *dev = &pdev->dev;
1737 struct etnaviv_gpu *gpu;
Fabio Estevamdc227892016-08-21 19:32:15 -03001738 int err;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001739
1740 gpu = devm_kzalloc(dev, sizeof(*gpu), GFP_KERNEL);
1741 if (!gpu)
1742 return -ENOMEM;
1743
1744 gpu->dev = &pdev->dev;
1745 mutex_init(&gpu->lock);
Lucas Stache93b6de2017-12-04 18:41:58 +01001746 mutex_init(&gpu->fence_idr_lock);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001747
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001748 /* Map registers: */
1749 gpu->mmio = etnaviv_ioremap(pdev, NULL, dev_name(gpu->dev));
1750 if (IS_ERR(gpu->mmio))
1751 return PTR_ERR(gpu->mmio);
1752
1753 /* Get Interrupt: */
1754 gpu->irq = platform_get_irq(pdev, 0);
1755 if (gpu->irq < 0) {
Fabio Estevamdb60eda2016-08-21 19:32:14 -03001756 dev_err(dev, "failed to get irq: %d\n", gpu->irq);
1757 return gpu->irq;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001758 }
1759
1760 err = devm_request_irq(&pdev->dev, gpu->irq, irq_handler, 0,
1761 dev_name(gpu->dev), gpu);
1762 if (err) {
1763 dev_err(dev, "failed to request IRQ%u: %d\n", gpu->irq, err);
Fabio Estevamdb60eda2016-08-21 19:32:14 -03001764 return err;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001765 }
1766
1767 /* Get Clocks: */
Lucas Stach65f037e2018-01-19 15:05:40 +01001768 gpu->clk_reg = devm_clk_get(&pdev->dev, "reg");
1769 DBG("clk_reg: %p", gpu->clk_reg);
1770 if (IS_ERR(gpu->clk_reg))
1771 gpu->clk_reg = NULL;
1772
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001773 gpu->clk_bus = devm_clk_get(&pdev->dev, "bus");
1774 DBG("clk_bus: %p", gpu->clk_bus);
1775 if (IS_ERR(gpu->clk_bus))
1776 gpu->clk_bus = NULL;
1777
1778 gpu->clk_core = devm_clk_get(&pdev->dev, "core");
1779 DBG("clk_core: %p", gpu->clk_core);
1780 if (IS_ERR(gpu->clk_core))
1781 gpu->clk_core = NULL;
Lucas Stachd79fd1ccf22017-04-11 15:54:50 +02001782 gpu->base_rate_core = clk_get_rate(gpu->clk_core);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001783
1784 gpu->clk_shader = devm_clk_get(&pdev->dev, "shader");
1785 DBG("clk_shader: %p", gpu->clk_shader);
1786 if (IS_ERR(gpu->clk_shader))
1787 gpu->clk_shader = NULL;
Lucas Stachd79fd1ccf22017-04-11 15:54:50 +02001788 gpu->base_rate_shader = clk_get_rate(gpu->clk_shader);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001789
1790 /* TODO: figure out max mapped size */
1791 dev_set_drvdata(dev, gpu);
1792
1793 /*
1794 * We treat the device as initially suspended. The runtime PM
1795 * autosuspend delay is rather arbitary: no measurements have
1796 * yet been performed to determine an appropriate value.
1797 */
1798 pm_runtime_use_autosuspend(gpu->dev);
1799 pm_runtime_set_autosuspend_delay(gpu->dev, 200);
1800 pm_runtime_enable(gpu->dev);
1801
1802 err = component_add(&pdev->dev, &gpu_ops);
1803 if (err < 0) {
1804 dev_err(&pdev->dev, "failed to register component: %d\n", err);
Fabio Estevamdb60eda2016-08-21 19:32:14 -03001805 return err;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001806 }
1807
1808 return 0;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001809}
1810
1811static int etnaviv_gpu_platform_remove(struct platform_device *pdev)
1812{
1813 component_del(&pdev->dev, &gpu_ops);
1814 pm_runtime_disable(&pdev->dev);
1815 return 0;
1816}
1817
1818#ifdef CONFIG_PM
1819static int etnaviv_gpu_rpm_suspend(struct device *dev)
1820{
1821 struct etnaviv_gpu *gpu = dev_get_drvdata(dev);
1822 u32 idle, mask;
1823
1824 /* If we have outstanding fences, we're not idle */
1825 if (gpu->completed_fence != gpu->active_fence)
1826 return -EBUSY;
1827
1828 /* Check whether the hardware (except FE) is idle */
1829 mask = gpu->idle_mask & ~VIVS_HI_IDLE_STATE_FE;
1830 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE) & mask;
1831 if (idle != mask)
1832 return -EBUSY;
1833
1834 return etnaviv_gpu_hw_suspend(gpu);
1835}
1836
1837static int etnaviv_gpu_rpm_resume(struct device *dev)
1838{
1839 struct etnaviv_gpu *gpu = dev_get_drvdata(dev);
1840 int ret;
1841
1842 ret = etnaviv_gpu_clk_enable(gpu);
1843 if (ret)
1844 return ret;
1845
1846 /* Re-initialise the basic hardware state */
Lucas Stach2f9225d2017-11-24 16:56:37 +01001847 if (gpu->drm && gpu->buffer.suballoc) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001848 ret = etnaviv_gpu_hw_resume(gpu);
1849 if (ret) {
1850 etnaviv_gpu_clk_disable(gpu);
1851 return ret;
1852 }
1853 }
1854
1855 return 0;
1856}
1857#endif
1858
1859static const struct dev_pm_ops etnaviv_gpu_pm_ops = {
1860 SET_RUNTIME_PM_OPS(etnaviv_gpu_rpm_suspend, etnaviv_gpu_rpm_resume,
1861 NULL)
1862};
1863
1864struct platform_driver etnaviv_gpu_driver = {
1865 .driver = {
1866 .name = "etnaviv-gpu",
1867 .owner = THIS_MODULE,
1868 .pm = &etnaviv_gpu_pm_ops,
1869 .of_match_table = etnaviv_gpu_match,
1870 },
1871 .probe = etnaviv_gpu_platform_probe,
1872 .remove = etnaviv_gpu_platform_remove,
1873 .id_table = gpu_ids,
1874};