blob: 8fbe77cae810c10413ff5aba8b1442bcb578a09b [file] [log] [blame]
Lucas Stachf6ffbd42018-05-08 16:20:54 +02001// SPDX-License-Identifier: GPL-2.0
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01002/*
Lucas Stachf6ffbd42018-05-08 16:20:54 +02003 * Copyright (C) 2015-2018 Etnaviv Project
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01004 */
5
6#include <linux/component.h>
Chris Wilsonf54d1862016-10-25 13:00:45 +01007#include <linux/dma-fence.h>
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01008#include <linux/moduleparam.h>
9#include <linux/of_device.h>
Russell Kingbcdfb5e2017-03-12 19:00:59 +000010#include <linux/thermal.h>
Lucas Stachea1f5722017-01-16 16:09:51 +010011
12#include "etnaviv_cmdbuf.h"
The etnaviv authorsa8c21a52015-12-03 18:21:29 +010013#include "etnaviv_dump.h"
14#include "etnaviv_gpu.h"
15#include "etnaviv_gem.h"
16#include "etnaviv_mmu.h"
Christian Gmeiner357713c2017-09-24 15:15:28 +020017#include "etnaviv_perfmon.h"
Lucas Stache93b6de2017-12-04 18:41:58 +010018#include "etnaviv_sched.h"
The etnaviv authorsa8c21a52015-12-03 18:21:29 +010019#include "common.xml.h"
20#include "state.xml.h"
21#include "state_hi.xml.h"
22#include "cmdstream.xml.h"
23
Lucas Stachc09d7f72018-01-04 13:40:03 +010024#ifndef PHYS_OFFSET
25#define PHYS_OFFSET 0
26#endif
27
The etnaviv authorsa8c21a52015-12-03 18:21:29 +010028static const struct platform_device_id gpu_ids[] = {
29 { .name = "etnaviv-gpu,2d" },
30 { },
31};
32
The etnaviv authorsa8c21a52015-12-03 18:21:29 +010033/*
34 * Driver functions:
35 */
36
37int etnaviv_gpu_get_param(struct etnaviv_gpu *gpu, u32 param, u64 *value)
38{
39 switch (param) {
40 case ETNAVIV_PARAM_GPU_MODEL:
41 *value = gpu->identity.model;
42 break;
43
44 case ETNAVIV_PARAM_GPU_REVISION:
45 *value = gpu->identity.revision;
46 break;
47
48 case ETNAVIV_PARAM_GPU_FEATURES_0:
49 *value = gpu->identity.features;
50 break;
51
52 case ETNAVIV_PARAM_GPU_FEATURES_1:
53 *value = gpu->identity.minor_features0;
54 break;
55
56 case ETNAVIV_PARAM_GPU_FEATURES_2:
57 *value = gpu->identity.minor_features1;
58 break;
59
60 case ETNAVIV_PARAM_GPU_FEATURES_3:
61 *value = gpu->identity.minor_features2;
62 break;
63
64 case ETNAVIV_PARAM_GPU_FEATURES_4:
65 *value = gpu->identity.minor_features3;
66 break;
67
Russell King602eb482016-01-24 17:36:04 +000068 case ETNAVIV_PARAM_GPU_FEATURES_5:
69 *value = gpu->identity.minor_features4;
70 break;
71
72 case ETNAVIV_PARAM_GPU_FEATURES_6:
73 *value = gpu->identity.minor_features5;
74 break;
75
Lucas Stach0538aaf2018-01-22 15:56:11 +010076 case ETNAVIV_PARAM_GPU_FEATURES_7:
77 *value = gpu->identity.minor_features6;
78 break;
79
80 case ETNAVIV_PARAM_GPU_FEATURES_8:
81 *value = gpu->identity.minor_features7;
82 break;
83
84 case ETNAVIV_PARAM_GPU_FEATURES_9:
85 *value = gpu->identity.minor_features8;
86 break;
87
88 case ETNAVIV_PARAM_GPU_FEATURES_10:
89 *value = gpu->identity.minor_features9;
90 break;
91
92 case ETNAVIV_PARAM_GPU_FEATURES_11:
93 *value = gpu->identity.minor_features10;
94 break;
95
96 case ETNAVIV_PARAM_GPU_FEATURES_12:
97 *value = gpu->identity.minor_features11;
98 break;
99
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100100 case ETNAVIV_PARAM_GPU_STREAM_COUNT:
101 *value = gpu->identity.stream_count;
102 break;
103
104 case ETNAVIV_PARAM_GPU_REGISTER_MAX:
105 *value = gpu->identity.register_max;
106 break;
107
108 case ETNAVIV_PARAM_GPU_THREAD_COUNT:
109 *value = gpu->identity.thread_count;
110 break;
111
112 case ETNAVIV_PARAM_GPU_VERTEX_CACHE_SIZE:
113 *value = gpu->identity.vertex_cache_size;
114 break;
115
116 case ETNAVIV_PARAM_GPU_SHADER_CORE_COUNT:
117 *value = gpu->identity.shader_core_count;
118 break;
119
120 case ETNAVIV_PARAM_GPU_PIXEL_PIPES:
121 *value = gpu->identity.pixel_pipes;
122 break;
123
124 case ETNAVIV_PARAM_GPU_VERTEX_OUTPUT_BUFFER_SIZE:
125 *value = gpu->identity.vertex_output_buffer_size;
126 break;
127
128 case ETNAVIV_PARAM_GPU_BUFFER_SIZE:
129 *value = gpu->identity.buffer_size;
130 break;
131
132 case ETNAVIV_PARAM_GPU_INSTRUCTION_COUNT:
133 *value = gpu->identity.instruction_count;
134 break;
135
136 case ETNAVIV_PARAM_GPU_NUM_CONSTANTS:
137 *value = gpu->identity.num_constants;
138 break;
139
Russell King602eb482016-01-24 17:36:04 +0000140 case ETNAVIV_PARAM_GPU_NUM_VARYINGS:
141 *value = gpu->identity.varyings_count;
142 break;
143
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100144 default:
145 DBG("%s: invalid param: %u", dev_name(gpu->dev), param);
146 return -EINVAL;
147 }
148
149 return 0;
150}
151
Russell King472f79d2016-01-24 17:35:59 +0000152
153#define etnaviv_is_model_rev(gpu, mod, rev) \
154 ((gpu)->identity.model == chipModel_##mod && \
155 (gpu)->identity.revision == rev)
Russell King52f36ba2016-01-24 17:35:54 +0000156#define etnaviv_field(val, field) \
157 (((val) & field##__MASK) >> field##__SHIFT)
158
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100159static void etnaviv_hw_specs(struct etnaviv_gpu *gpu)
160{
161 if (gpu->identity.minor_features0 &
162 chipMinorFeatures0_MORE_MINOR_FEATURES) {
Russell King602eb482016-01-24 17:36:04 +0000163 u32 specs[4];
164 unsigned int streams;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100165
166 specs[0] = gpu_read(gpu, VIVS_HI_CHIP_SPECS);
167 specs[1] = gpu_read(gpu, VIVS_HI_CHIP_SPECS_2);
Russell King602eb482016-01-24 17:36:04 +0000168 specs[2] = gpu_read(gpu, VIVS_HI_CHIP_SPECS_3);
169 specs[3] = gpu_read(gpu, VIVS_HI_CHIP_SPECS_4);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100170
Russell King52f36ba2016-01-24 17:35:54 +0000171 gpu->identity.stream_count = etnaviv_field(specs[0],
172 VIVS_HI_CHIP_SPECS_STREAM_COUNT);
173 gpu->identity.register_max = etnaviv_field(specs[0],
174 VIVS_HI_CHIP_SPECS_REGISTER_MAX);
175 gpu->identity.thread_count = etnaviv_field(specs[0],
176 VIVS_HI_CHIP_SPECS_THREAD_COUNT);
177 gpu->identity.vertex_cache_size = etnaviv_field(specs[0],
178 VIVS_HI_CHIP_SPECS_VERTEX_CACHE_SIZE);
179 gpu->identity.shader_core_count = etnaviv_field(specs[0],
180 VIVS_HI_CHIP_SPECS_SHADER_CORE_COUNT);
181 gpu->identity.pixel_pipes = etnaviv_field(specs[0],
182 VIVS_HI_CHIP_SPECS_PIXEL_PIPES);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100183 gpu->identity.vertex_output_buffer_size =
Russell King52f36ba2016-01-24 17:35:54 +0000184 etnaviv_field(specs[0],
185 VIVS_HI_CHIP_SPECS_VERTEX_OUTPUT_BUFFER_SIZE);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100186
Russell King52f36ba2016-01-24 17:35:54 +0000187 gpu->identity.buffer_size = etnaviv_field(specs[1],
188 VIVS_HI_CHIP_SPECS_2_BUFFER_SIZE);
189 gpu->identity.instruction_count = etnaviv_field(specs[1],
190 VIVS_HI_CHIP_SPECS_2_INSTRUCTION_COUNT);
191 gpu->identity.num_constants = etnaviv_field(specs[1],
192 VIVS_HI_CHIP_SPECS_2_NUM_CONSTANTS);
Russell King602eb482016-01-24 17:36:04 +0000193
194 gpu->identity.varyings_count = etnaviv_field(specs[2],
195 VIVS_HI_CHIP_SPECS_3_VARYINGS_COUNT);
196
197 /* This overrides the value from older register if non-zero */
198 streams = etnaviv_field(specs[3],
199 VIVS_HI_CHIP_SPECS_4_STREAM_COUNT);
200 if (streams)
201 gpu->identity.stream_count = streams;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100202 }
203
204 /* Fill in the stream count if not specified */
205 if (gpu->identity.stream_count == 0) {
206 if (gpu->identity.model >= 0x1000)
207 gpu->identity.stream_count = 4;
208 else
209 gpu->identity.stream_count = 1;
210 }
211
212 /* Convert the register max value */
213 if (gpu->identity.register_max)
214 gpu->identity.register_max = 1 << gpu->identity.register_max;
Russell King507f8992016-01-24 17:35:48 +0000215 else if (gpu->identity.model == chipModel_GC400)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100216 gpu->identity.register_max = 32;
217 else
218 gpu->identity.register_max = 64;
219
220 /* Convert thread count */
221 if (gpu->identity.thread_count)
222 gpu->identity.thread_count = 1 << gpu->identity.thread_count;
Russell King507f8992016-01-24 17:35:48 +0000223 else if (gpu->identity.model == chipModel_GC400)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100224 gpu->identity.thread_count = 64;
Russell King507f8992016-01-24 17:35:48 +0000225 else if (gpu->identity.model == chipModel_GC500 ||
226 gpu->identity.model == chipModel_GC530)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100227 gpu->identity.thread_count = 128;
228 else
229 gpu->identity.thread_count = 256;
230
231 if (gpu->identity.vertex_cache_size == 0)
232 gpu->identity.vertex_cache_size = 8;
233
234 if (gpu->identity.shader_core_count == 0) {
235 if (gpu->identity.model >= 0x1000)
236 gpu->identity.shader_core_count = 2;
237 else
238 gpu->identity.shader_core_count = 1;
239 }
240
241 if (gpu->identity.pixel_pipes == 0)
242 gpu->identity.pixel_pipes = 1;
243
244 /* Convert virtex buffer size */
245 if (gpu->identity.vertex_output_buffer_size) {
246 gpu->identity.vertex_output_buffer_size =
247 1 << gpu->identity.vertex_output_buffer_size;
Russell King507f8992016-01-24 17:35:48 +0000248 } else if (gpu->identity.model == chipModel_GC400) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100249 if (gpu->identity.revision < 0x4000)
250 gpu->identity.vertex_output_buffer_size = 512;
251 else if (gpu->identity.revision < 0x4200)
252 gpu->identity.vertex_output_buffer_size = 256;
253 else
254 gpu->identity.vertex_output_buffer_size = 128;
255 } else {
256 gpu->identity.vertex_output_buffer_size = 512;
257 }
258
259 switch (gpu->identity.instruction_count) {
260 case 0:
Russell King472f79d2016-01-24 17:35:59 +0000261 if (etnaviv_is_model_rev(gpu, GC2000, 0x5108) ||
Russell King507f8992016-01-24 17:35:48 +0000262 gpu->identity.model == chipModel_GC880)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100263 gpu->identity.instruction_count = 512;
264 else
265 gpu->identity.instruction_count = 256;
266 break;
267
268 case 1:
269 gpu->identity.instruction_count = 1024;
270 break;
271
272 case 2:
273 gpu->identity.instruction_count = 2048;
274 break;
275
276 default:
277 gpu->identity.instruction_count = 256;
278 break;
279 }
280
281 if (gpu->identity.num_constants == 0)
282 gpu->identity.num_constants = 168;
Russell King602eb482016-01-24 17:36:04 +0000283
284 if (gpu->identity.varyings_count == 0) {
285 if (gpu->identity.minor_features1 & chipMinorFeatures1_HALTI0)
286 gpu->identity.varyings_count = 12;
287 else
288 gpu->identity.varyings_count = 8;
289 }
290
291 /*
292 * For some cores, two varyings are consumed for position, so the
293 * maximum varying count needs to be reduced by one.
294 */
295 if (etnaviv_is_model_rev(gpu, GC5000, 0x5434) ||
296 etnaviv_is_model_rev(gpu, GC4000, 0x5222) ||
297 etnaviv_is_model_rev(gpu, GC4000, 0x5245) ||
298 etnaviv_is_model_rev(gpu, GC4000, 0x5208) ||
299 etnaviv_is_model_rev(gpu, GC3000, 0x5435) ||
300 etnaviv_is_model_rev(gpu, GC2200, 0x5244) ||
301 etnaviv_is_model_rev(gpu, GC2100, 0x5108) ||
302 etnaviv_is_model_rev(gpu, GC2000, 0x5108) ||
303 etnaviv_is_model_rev(gpu, GC1500, 0x5246) ||
304 etnaviv_is_model_rev(gpu, GC880, 0x5107) ||
305 etnaviv_is_model_rev(gpu, GC880, 0x5106))
306 gpu->identity.varyings_count -= 1;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100307}
308
309static void etnaviv_hw_identify(struct etnaviv_gpu *gpu)
310{
311 u32 chipIdentity;
312
313 chipIdentity = gpu_read(gpu, VIVS_HI_CHIP_IDENTITY);
314
315 /* Special case for older graphic cores. */
Russell King52f36ba2016-01-24 17:35:54 +0000316 if (etnaviv_field(chipIdentity, VIVS_HI_CHIP_IDENTITY_FAMILY) == 0x01) {
Russell King507f8992016-01-24 17:35:48 +0000317 gpu->identity.model = chipModel_GC500;
Russell King52f36ba2016-01-24 17:35:54 +0000318 gpu->identity.revision = etnaviv_field(chipIdentity,
319 VIVS_HI_CHIP_IDENTITY_REVISION);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100320 } else {
321
322 gpu->identity.model = gpu_read(gpu, VIVS_HI_CHIP_MODEL);
323 gpu->identity.revision = gpu_read(gpu, VIVS_HI_CHIP_REV);
324
325 /*
326 * !!!! HACK ALERT !!!!
327 * Because people change device IDs without letting software
328 * know about it - here is the hack to make it all look the
329 * same. Only for GC400 family.
330 */
331 if ((gpu->identity.model & 0xff00) == 0x0400 &&
Russell King507f8992016-01-24 17:35:48 +0000332 gpu->identity.model != chipModel_GC420) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100333 gpu->identity.model = gpu->identity.model & 0x0400;
334 }
335
336 /* Another special case */
Russell King472f79d2016-01-24 17:35:59 +0000337 if (etnaviv_is_model_rev(gpu, GC300, 0x2201)) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100338 u32 chipDate = gpu_read(gpu, VIVS_HI_CHIP_DATE);
339 u32 chipTime = gpu_read(gpu, VIVS_HI_CHIP_TIME);
340
341 if (chipDate == 0x20080814 && chipTime == 0x12051100) {
342 /*
343 * This IP has an ECO; put the correct
344 * revision in it.
345 */
346 gpu->identity.revision = 0x1051;
347 }
348 }
Lucas Stach12ff4bd2016-08-15 18:16:59 +0200349
350 /*
351 * NXP likes to call the GPU on the i.MX6QP GC2000+, but in
352 * reality it's just a re-branded GC3000. We can identify this
353 * core by the upper half of the revision register being all 1.
354 * Fix model/rev here, so all other places can refer to this
355 * core by its real identity.
356 */
357 if (etnaviv_is_model_rev(gpu, GC2000, 0xffff5450)) {
358 gpu->identity.model = chipModel_GC3000;
359 gpu->identity.revision &= 0xffff;
360 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100361 }
362
363 dev_info(gpu->dev, "model: GC%x, revision: %x\n",
364 gpu->identity.model, gpu->identity.revision);
365
Lucas Stach681c19c2018-01-22 15:57:59 +0100366 /*
367 * If there is a match in the HWDB, we aren't interested in the
368 * remaining register values, as they might be wrong.
369 */
370 if (etnaviv_fill_identity_from_hwdb(gpu))
371 return;
372
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100373 gpu->identity.features = gpu_read(gpu, VIVS_HI_CHIP_FEATURE);
374
375 /* Disable fast clear on GC700. */
Russell King507f8992016-01-24 17:35:48 +0000376 if (gpu->identity.model == chipModel_GC700)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100377 gpu->identity.features &= ~chipFeatures_FAST_CLEAR;
378
Russell King507f8992016-01-24 17:35:48 +0000379 if ((gpu->identity.model == chipModel_GC500 &&
380 gpu->identity.revision < 2) ||
381 (gpu->identity.model == chipModel_GC300 &&
382 gpu->identity.revision < 0x2000)) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100383
384 /*
385 * GC500 rev 1.x and GC300 rev < 2.0 doesn't have these
386 * registers.
387 */
388 gpu->identity.minor_features0 = 0;
389 gpu->identity.minor_features1 = 0;
390 gpu->identity.minor_features2 = 0;
391 gpu->identity.minor_features3 = 0;
Russell King602eb482016-01-24 17:36:04 +0000392 gpu->identity.minor_features4 = 0;
393 gpu->identity.minor_features5 = 0;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100394 } else
395 gpu->identity.minor_features0 =
396 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_0);
397
398 if (gpu->identity.minor_features0 &
399 chipMinorFeatures0_MORE_MINOR_FEATURES) {
400 gpu->identity.minor_features1 =
401 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_1);
402 gpu->identity.minor_features2 =
403 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_2);
404 gpu->identity.minor_features3 =
405 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_3);
Russell King602eb482016-01-24 17:36:04 +0000406 gpu->identity.minor_features4 =
407 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_4);
408 gpu->identity.minor_features5 =
409 gpu_read(gpu, VIVS_HI_CHIP_MINOR_FEATURE_5);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100410 }
411
412 /* GC600 idle register reports zero bits where modules aren't present */
413 if (gpu->identity.model == chipModel_GC600) {
414 gpu->idle_mask = VIVS_HI_IDLE_STATE_TX |
415 VIVS_HI_IDLE_STATE_RA |
416 VIVS_HI_IDLE_STATE_SE |
417 VIVS_HI_IDLE_STATE_PA |
418 VIVS_HI_IDLE_STATE_SH |
419 VIVS_HI_IDLE_STATE_PE |
420 VIVS_HI_IDLE_STATE_DE |
421 VIVS_HI_IDLE_STATE_FE;
422 } else {
423 gpu->idle_mask = ~VIVS_HI_IDLE_STATE_AXI_LP;
424 }
425
426 etnaviv_hw_specs(gpu);
427}
428
429static void etnaviv_gpu_load_clock(struct etnaviv_gpu *gpu, u32 clock)
430{
431 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, clock |
432 VIVS_HI_CLOCK_CONTROL_FSCALE_CMD_LOAD);
433 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, clock);
434}
435
Russell Kingbcdfb5e2017-03-12 19:00:59 +0000436static void etnaviv_gpu_update_clock(struct etnaviv_gpu *gpu)
437{
Lucas Stachd79fd1ccf22017-04-11 15:54:50 +0200438 if (gpu->identity.minor_features2 &
439 chipMinorFeatures2_DYNAMIC_FREQUENCY_SCALING) {
440 clk_set_rate(gpu->clk_core,
441 gpu->base_rate_core >> gpu->freq_scale);
442 clk_set_rate(gpu->clk_shader,
443 gpu->base_rate_shader >> gpu->freq_scale);
444 } else {
445 unsigned int fscale = 1 << (6 - gpu->freq_scale);
Lucas Stach6eb3ecc2017-09-28 15:41:21 +0200446 u32 clock = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL);
Russell Kingbcdfb5e2017-03-12 19:00:59 +0000447
Lucas Stach6eb3ecc2017-09-28 15:41:21 +0200448 clock &= ~VIVS_HI_CLOCK_CONTROL_FSCALE_VAL__MASK;
449 clock |= VIVS_HI_CLOCK_CONTROL_FSCALE_VAL(fscale);
Lucas Stachd79fd1ccf22017-04-11 15:54:50 +0200450 etnaviv_gpu_load_clock(gpu, clock);
451 }
Russell Kingbcdfb5e2017-03-12 19:00:59 +0000452}
453
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100454static int etnaviv_hw_reset(struct etnaviv_gpu *gpu)
455{
456 u32 control, idle;
457 unsigned long timeout;
458 bool failed = true;
459
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100460 /* We hope that the GPU resets in under one second */
461 timeout = jiffies + msecs_to_jiffies(1000);
462
463 while (time_is_after_jiffies(timeout)) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100464 /* enable clock */
Lucas Stach6eb3ecc2017-09-28 15:41:21 +0200465 unsigned int fscale = 1 << (6 - gpu->freq_scale);
466 control = VIVS_HI_CLOCK_CONTROL_FSCALE_VAL(fscale);
467 etnaviv_gpu_load_clock(gpu, control);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100468
469 /* isolate the GPU. */
470 control |= VIVS_HI_CLOCK_CONTROL_ISOLATE_GPU;
471 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control);
472
Lucas Stachc997c3d2018-01-22 16:18:16 +0100473 if (gpu->sec_mode == ETNA_SEC_KERNEL) {
474 gpu_write(gpu, VIVS_MMUv2_AHB_CONTROL,
475 VIVS_MMUv2_AHB_CONTROL_RESET);
476 } else {
477 /* set soft reset. */
478 control |= VIVS_HI_CLOCK_CONTROL_SOFT_RESET;
479 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control);
480 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100481
482 /* wait for reset. */
Philipp Zabel40462172017-10-09 12:03:30 +0200483 usleep_range(10, 20);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100484
485 /* reset soft reset bit. */
486 control &= ~VIVS_HI_CLOCK_CONTROL_SOFT_RESET;
487 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control);
488
489 /* reset GPU isolation. */
490 control &= ~VIVS_HI_CLOCK_CONTROL_ISOLATE_GPU;
491 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control);
492
493 /* read idle register. */
494 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE);
495
496 /* try reseting again if FE it not idle */
497 if ((idle & VIVS_HI_IDLE_STATE_FE) == 0) {
498 dev_dbg(gpu->dev, "FE is not idle\n");
499 continue;
500 }
501
502 /* read reset register. */
503 control = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL);
504
505 /* is the GPU idle? */
506 if (((control & VIVS_HI_CLOCK_CONTROL_IDLE_3D) == 0) ||
507 ((control & VIVS_HI_CLOCK_CONTROL_IDLE_2D) == 0)) {
508 dev_dbg(gpu->dev, "GPU is not idle\n");
509 continue;
510 }
511
Lucas Stach6eb3ecc2017-09-28 15:41:21 +0200512 /* disable debug registers, as they are not normally needed */
513 control |= VIVS_HI_CLOCK_CONTROL_DISABLE_DEBUG_REGISTERS;
514 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, control);
515
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100516 failed = false;
517 break;
518 }
519
520 if (failed) {
521 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE);
522 control = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL);
523
524 dev_err(gpu->dev, "GPU failed to reset: FE %sidle, 3D %sidle, 2D %sidle\n",
525 idle & VIVS_HI_IDLE_STATE_FE ? "" : "not ",
526 control & VIVS_HI_CLOCK_CONTROL_IDLE_3D ? "" : "not ",
527 control & VIVS_HI_CLOCK_CONTROL_IDLE_2D ? "" : "not ");
528
529 return -EBUSY;
530 }
531
532 /* We rely on the GPU running, so program the clock */
Russell Kingbcdfb5e2017-03-12 19:00:59 +0000533 etnaviv_gpu_update_clock(gpu);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100534
535 return 0;
536}
537
Russell King7d0c6e72016-01-21 15:20:45 +0000538static void etnaviv_gpu_enable_mlcg(struct etnaviv_gpu *gpu)
539{
540 u32 pmc, ppc;
541
542 /* enable clock gating */
543 ppc = gpu_read(gpu, VIVS_PM_POWER_CONTROLS);
544 ppc |= VIVS_PM_POWER_CONTROLS_ENABLE_MODULE_CLOCK_GATING;
545
546 /* Disable stall module clock gating for 4.3.0.1 and 4.3.0.2 revs */
547 if (gpu->identity.revision == 0x4301 ||
548 gpu->identity.revision == 0x4302)
549 ppc |= VIVS_PM_POWER_CONTROLS_DISABLE_STALL_MODULE_CLOCK_GATING;
550
551 gpu_write(gpu, VIVS_PM_POWER_CONTROLS, ppc);
552
553 pmc = gpu_read(gpu, VIVS_PM_MODULE_CONTROLS);
554
Lucas Stach7cef6002017-03-17 12:42:30 +0100555 /* Disable PA clock gating for GC400+ without bugfix except for GC420 */
Russell King7d0c6e72016-01-21 15:20:45 +0000556 if (gpu->identity.model >= chipModel_GC400 &&
Lucas Stach7cef6002017-03-17 12:42:30 +0100557 gpu->identity.model != chipModel_GC420 &&
558 !(gpu->identity.minor_features3 & chipMinorFeatures3_BUG_FIXES12))
Russell King7d0c6e72016-01-21 15:20:45 +0000559 pmc |= VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_PA;
560
561 /*
562 * Disable PE clock gating on revs < 5.0.0.0 when HZ is
563 * present without a bug fix.
564 */
565 if (gpu->identity.revision < 0x5000 &&
566 gpu->identity.minor_features0 & chipMinorFeatures0_HZ &&
567 !(gpu->identity.minor_features1 &
568 chipMinorFeatures1_DISABLE_PE_GATING))
569 pmc |= VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_PE;
570
571 if (gpu->identity.revision < 0x5422)
572 pmc |= BIT(15); /* Unknown bit */
573
Lucas Stach7cef6002017-03-17 12:42:30 +0100574 /* Disable TX clock gating on affected core revisions. */
575 if (etnaviv_is_model_rev(gpu, GC4000, 0x5222) ||
576 etnaviv_is_model_rev(gpu, GC2000, 0x5108))
577 pmc |= VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_TX;
578
Russell King7d0c6e72016-01-21 15:20:45 +0000579 pmc |= VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_RA_HZ;
580 pmc |= VIVS_PM_MODULE_CONTROLS_DISABLE_MODULE_CLOCK_GATING_RA_EZ;
581
582 gpu_write(gpu, VIVS_PM_MODULE_CONTROLS, pmc);
583}
584
Lucas Stach229855b2016-08-17 15:27:52 +0200585void etnaviv_gpu_start_fe(struct etnaviv_gpu *gpu, u32 address, u16 prefetch)
586{
587 gpu_write(gpu, VIVS_FE_COMMAND_ADDRESS, address);
588 gpu_write(gpu, VIVS_FE_COMMAND_CONTROL,
589 VIVS_FE_COMMAND_CONTROL_ENABLE |
590 VIVS_FE_COMMAND_CONTROL_PREFETCH(prefetch));
Lucas Stachc997c3d2018-01-22 16:18:16 +0100591
592 if (gpu->sec_mode == ETNA_SEC_KERNEL) {
593 gpu_write(gpu, VIVS_MMUv2_SEC_COMMAND_CONTROL,
594 VIVS_MMUv2_SEC_COMMAND_CONTROL_ENABLE |
595 VIVS_MMUv2_SEC_COMMAND_CONTROL_PREFETCH(prefetch));
596 }
Lucas Stach229855b2016-08-17 15:27:52 +0200597}
598
Wladimir J. van der Laane17a0de2016-12-15 13:11:30 +0100599static void etnaviv_gpu_setup_pulse_eater(struct etnaviv_gpu *gpu)
600{
601 /*
602 * Base value for VIVS_PM_PULSE_EATER register on models where it
603 * cannot be read, extracted from vivante kernel driver.
604 */
605 u32 pulse_eater = 0x01590880;
606
607 if (etnaviv_is_model_rev(gpu, GC4000, 0x5208) ||
608 etnaviv_is_model_rev(gpu, GC4000, 0x5222)) {
609 pulse_eater |= BIT(23);
610
611 }
612
613 if (etnaviv_is_model_rev(gpu, GC1000, 0x5039) ||
614 etnaviv_is_model_rev(gpu, GC1000, 0x5040)) {
615 pulse_eater &= ~BIT(16);
616 pulse_eater |= BIT(17);
617 }
618
619 if ((gpu->identity.revision > 0x5420) &&
620 (gpu->identity.features & chipFeatures_PIPE_3D))
621 {
622 /* Performance fix: disable internal DFS */
623 pulse_eater = gpu_read(gpu, VIVS_PM_PULSE_EATER);
624 pulse_eater |= BIT(18);
625 }
626
627 gpu_write(gpu, VIVS_PM_PULSE_EATER, pulse_eater);
628}
629
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100630static void etnaviv_gpu_hw_init(struct etnaviv_gpu *gpu)
631{
632 u16 prefetch;
633
Russell King472f79d2016-01-24 17:35:59 +0000634 if ((etnaviv_is_model_rev(gpu, GC320, 0x5007) ||
635 etnaviv_is_model_rev(gpu, GC320, 0x5220)) &&
636 gpu_read(gpu, VIVS_HI_CHIP_TIME) != 0x2062400) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100637 u32 mc_memory_debug;
638
639 mc_memory_debug = gpu_read(gpu, VIVS_MC_DEBUG_MEMORY) & ~0xff;
640
641 if (gpu->identity.revision == 0x5007)
642 mc_memory_debug |= 0x0c;
643 else
644 mc_memory_debug |= 0x08;
645
646 gpu_write(gpu, VIVS_MC_DEBUG_MEMORY, mc_memory_debug);
647 }
648
Russell King7d0c6e72016-01-21 15:20:45 +0000649 /* enable module-level clock gating */
650 etnaviv_gpu_enable_mlcg(gpu);
651
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100652 /*
653 * Update GPU AXI cache atttribute to "cacheable, no allocate".
654 * This is necessary to prevent the iMX6 SoC locking up.
655 */
656 gpu_write(gpu, VIVS_HI_AXI_CONFIG,
657 VIVS_HI_AXI_CONFIG_AWCACHE(2) |
658 VIVS_HI_AXI_CONFIG_ARCACHE(2));
659
660 /* GC2000 rev 5108 needs a special bus config */
Russell King472f79d2016-01-24 17:35:59 +0000661 if (etnaviv_is_model_rev(gpu, GC2000, 0x5108)) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100662 u32 bus_config = gpu_read(gpu, VIVS_MC_BUS_CONFIG);
663 bus_config &= ~(VIVS_MC_BUS_CONFIG_FE_BUS_CONFIG__MASK |
664 VIVS_MC_BUS_CONFIG_TX_BUS_CONFIG__MASK);
665 bus_config |= VIVS_MC_BUS_CONFIG_FE_BUS_CONFIG(1) |
666 VIVS_MC_BUS_CONFIG_TX_BUS_CONFIG(0);
667 gpu_write(gpu, VIVS_MC_BUS_CONFIG, bus_config);
668 }
669
Lucas Stachc997c3d2018-01-22 16:18:16 +0100670 if (gpu->sec_mode == ETNA_SEC_KERNEL) {
671 u32 val = gpu_read(gpu, VIVS_MMUv2_AHB_CONTROL);
672 val |= VIVS_MMUv2_AHB_CONTROL_NONSEC_ACCESS;
673 gpu_write(gpu, VIVS_MMUv2_AHB_CONTROL, val);
674 }
675
Wladimir J. van der Laane17a0de2016-12-15 13:11:30 +0100676 /* setup the pulse eater */
677 etnaviv_gpu_setup_pulse_eater(gpu);
678
Lucas Stach99f861b2016-08-16 11:48:49 +0200679 /* setup the MMU */
Lucas Stache095c8f2016-08-16 11:54:51 +0200680 etnaviv_iommu_restore(gpu);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100681
682 /* Start command processor */
683 prefetch = etnaviv_buffer_init(gpu);
684
685 gpu_write(gpu, VIVS_HI_INTR_ENBL, ~0U);
Lucas Stach2f9225d2017-11-24 16:56:37 +0100686 etnaviv_gpu_start_fe(gpu, etnaviv_cmdbuf_get_va(&gpu->buffer),
Lucas Stach229855b2016-08-17 15:27:52 +0200687 prefetch);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100688}
689
690int etnaviv_gpu_init(struct etnaviv_gpu *gpu)
691{
692 int ret, i;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100693
694 ret = pm_runtime_get_sync(gpu->dev);
Lucas Stach1409df02016-06-17 12:29:02 +0200695 if (ret < 0) {
696 dev_err(gpu->dev, "Failed to enable GPU power domain\n");
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100697 return ret;
Lucas Stach1409df02016-06-17 12:29:02 +0200698 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100699
700 etnaviv_hw_identify(gpu);
701
702 if (gpu->identity.model == 0) {
703 dev_err(gpu->dev, "Unknown GPU model\n");
Russell Kingf6427762016-01-24 17:32:13 +0000704 ret = -ENXIO;
705 goto fail;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100706 }
707
Russell Kingb98c6682016-01-21 15:19:59 +0000708 /* Exclude VG cores with FE2.0 */
709 if (gpu->identity.features & chipFeatures_PIPE_VG &&
710 gpu->identity.features & chipFeatures_FE20) {
711 dev_info(gpu->dev, "Ignoring GPU with VG and FE2.0\n");
712 ret = -ENXIO;
713 goto fail;
714 }
715
Lucas Stach2144fff2016-04-21 13:52:38 +0200716 /*
717 * Set the GPU linear window to be at the end of the DMA window, where
718 * the CMA area is likely to reside. This ensures that we are able to
719 * map the command buffers while having the linear window overlap as
720 * much RAM as possible, so we can optimize mappings for other buffers.
721 *
722 * For 3D cores only do this if MC2.0 is present, as with MC1.0 it leads
723 * to different views of the memory on the individual engines.
724 */
725 if (!(gpu->identity.features & chipFeatures_PIPE_3D) ||
726 (gpu->identity.minor_features0 & chipMinorFeatures0_MC20)) {
727 u32 dma_mask = (u32)dma_get_required_mask(gpu->dev);
728 if (dma_mask < PHYS_OFFSET + SZ_2G)
729 gpu->memory_base = PHYS_OFFSET;
730 else
731 gpu->memory_base = dma_mask - SZ_2G + 1;
Lucas Stach1db01272016-12-02 12:19:16 +0100732 } else if (PHYS_OFFSET >= SZ_2G) {
733 dev_info(gpu->dev, "Need to move linear window on MC1.0, disabling TS\n");
734 gpu->memory_base = PHYS_OFFSET;
735 gpu->identity.features &= ~chipFeatures_FAST_CLEAR;
Lucas Stach2144fff2016-04-21 13:52:38 +0200736 }
737
Lucas Stachc997c3d2018-01-22 16:18:16 +0100738 /*
739 * On cores with security features supported, we claim control over the
740 * security states.
741 */
742 if ((gpu->identity.minor_features7 & chipMinorFeatures7_BIT_SECURITY) &&
743 (gpu->identity.minor_features10 & chipMinorFeatures10_SECURITY_AHB))
744 gpu->sec_mode = ETNA_SEC_KERNEL;
745
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100746 ret = etnaviv_hw_reset(gpu);
Lucas Stach1409df02016-06-17 12:29:02 +0200747 if (ret) {
748 dev_err(gpu->dev, "GPU reset failed\n");
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100749 goto fail;
Lucas Stach1409df02016-06-17 12:29:02 +0200750 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100751
Lucas Stachdd34bb92016-08-16 12:09:08 +0200752 gpu->mmu = etnaviv_iommu_new(gpu);
753 if (IS_ERR(gpu->mmu)) {
Lucas Stach1409df02016-06-17 12:29:02 +0200754 dev_err(gpu->dev, "Failed to instantiate GPU IOMMU\n");
Lucas Stachdd34bb92016-08-16 12:09:08 +0200755 ret = PTR_ERR(gpu->mmu);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100756 goto fail;
757 }
758
Lucas Stache66774d2017-01-16 17:29:57 +0100759 gpu->cmdbuf_suballoc = etnaviv_cmdbuf_suballoc_new(gpu);
760 if (IS_ERR(gpu->cmdbuf_suballoc)) {
761 dev_err(gpu->dev, "Failed to create cmdbuf suballocator\n");
762 ret = PTR_ERR(gpu->cmdbuf_suballoc);
763 goto fail;
764 }
765
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100766 /* Create buffer: */
Lucas Stach2f9225d2017-11-24 16:56:37 +0100767 ret = etnaviv_cmdbuf_init(gpu->cmdbuf_suballoc, &gpu->buffer,
768 PAGE_SIZE);
769 if (ret) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100770 dev_err(gpu->dev, "could not create command buffer\n");
Lucas Stach45d16a62016-01-25 12:41:05 +0100771 goto destroy_iommu;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100772 }
Lucas Stachacfee0e2016-08-17 16:19:53 +0200773
774 if (gpu->mmu->version == ETNAVIV_IOMMU_V1 &&
Lucas Stach2f9225d2017-11-24 16:56:37 +0100775 etnaviv_cmdbuf_get_va(&gpu->buffer) > 0x80000000) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100776 ret = -EINVAL;
777 dev_err(gpu->dev,
778 "command buffer outside valid memory window\n");
779 goto free_buffer;
780 }
781
782 /* Setup event management */
783 spin_lock_init(&gpu->event_spinlock);
784 init_completion(&gpu->event_free);
Christian Gmeiner355502e2017-09-24 15:15:19 +0200785 bitmap_zero(gpu->event_bitmap, ETNA_NR_EVENTS);
786 for (i = 0; i < ARRAY_SIZE(gpu->event); i++)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100787 complete(&gpu->event_free);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100788
789 /* Now program the hardware */
790 mutex_lock(&gpu->lock);
791 etnaviv_gpu_hw_init(gpu);
Russell Kingf6086312016-01-21 15:20:19 +0000792 gpu->exec_state = -1;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100793 mutex_unlock(&gpu->lock);
794
795 pm_runtime_mark_last_busy(gpu->dev);
796 pm_runtime_put_autosuspend(gpu->dev);
797
798 return 0;
799
800free_buffer:
Lucas Stach2f9225d2017-11-24 16:56:37 +0100801 etnaviv_cmdbuf_free(&gpu->buffer);
Lucas Stach5b147462018-07-23 14:27:23 +0200802 gpu->buffer.suballoc = NULL;
Lucas Stach45d16a62016-01-25 12:41:05 +0100803destroy_iommu:
804 etnaviv_iommu_destroy(gpu->mmu);
805 gpu->mmu = NULL;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100806fail:
807 pm_runtime_mark_last_busy(gpu->dev);
808 pm_runtime_put_autosuspend(gpu->dev);
809
810 return ret;
811}
812
813#ifdef CONFIG_DEBUG_FS
814struct dma_debug {
815 u32 address[2];
816 u32 state[2];
817};
818
819static void verify_dma(struct etnaviv_gpu *gpu, struct dma_debug *debug)
820{
821 u32 i;
822
823 debug->address[0] = gpu_read(gpu, VIVS_FE_DMA_ADDRESS);
824 debug->state[0] = gpu_read(gpu, VIVS_FE_DMA_DEBUG_STATE);
825
826 for (i = 0; i < 500; i++) {
827 debug->address[1] = gpu_read(gpu, VIVS_FE_DMA_ADDRESS);
828 debug->state[1] = gpu_read(gpu, VIVS_FE_DMA_DEBUG_STATE);
829
830 if (debug->address[0] != debug->address[1])
831 break;
832
833 if (debug->state[0] != debug->state[1])
834 break;
835 }
836}
837
838int etnaviv_gpu_debugfs(struct etnaviv_gpu *gpu, struct seq_file *m)
839{
840 struct dma_debug debug;
841 u32 dma_lo, dma_hi, axi, idle;
842 int ret;
843
844 seq_printf(m, "%s Status:\n", dev_name(gpu->dev));
845
846 ret = pm_runtime_get_sync(gpu->dev);
847 if (ret < 0)
848 return ret;
849
850 dma_lo = gpu_read(gpu, VIVS_FE_DMA_LOW);
851 dma_hi = gpu_read(gpu, VIVS_FE_DMA_HIGH);
852 axi = gpu_read(gpu, VIVS_HI_AXI_STATUS);
853 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE);
854
855 verify_dma(gpu, &debug);
856
857 seq_puts(m, "\tfeatures\n");
Lucas Stach3d9fc642018-01-04 13:50:14 +0100858 seq_printf(m, "\t major_features: 0x%08x\n",
859 gpu->identity.features);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100860 seq_printf(m, "\t minor_features0: 0x%08x\n",
861 gpu->identity.minor_features0);
862 seq_printf(m, "\t minor_features1: 0x%08x\n",
863 gpu->identity.minor_features1);
864 seq_printf(m, "\t minor_features2: 0x%08x\n",
865 gpu->identity.minor_features2);
866 seq_printf(m, "\t minor_features3: 0x%08x\n",
867 gpu->identity.minor_features3);
Russell King602eb482016-01-24 17:36:04 +0000868 seq_printf(m, "\t minor_features4: 0x%08x\n",
869 gpu->identity.minor_features4);
870 seq_printf(m, "\t minor_features5: 0x%08x\n",
871 gpu->identity.minor_features5);
Lucas Stach0538aaf2018-01-22 15:56:11 +0100872 seq_printf(m, "\t minor_features6: 0x%08x\n",
873 gpu->identity.minor_features6);
874 seq_printf(m, "\t minor_features7: 0x%08x\n",
875 gpu->identity.minor_features7);
876 seq_printf(m, "\t minor_features8: 0x%08x\n",
877 gpu->identity.minor_features8);
878 seq_printf(m, "\t minor_features9: 0x%08x\n",
879 gpu->identity.minor_features9);
880 seq_printf(m, "\t minor_features10: 0x%08x\n",
881 gpu->identity.minor_features10);
882 seq_printf(m, "\t minor_features11: 0x%08x\n",
883 gpu->identity.minor_features11);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100884
885 seq_puts(m, "\tspecs\n");
886 seq_printf(m, "\t stream_count: %d\n",
887 gpu->identity.stream_count);
888 seq_printf(m, "\t register_max: %d\n",
889 gpu->identity.register_max);
890 seq_printf(m, "\t thread_count: %d\n",
891 gpu->identity.thread_count);
892 seq_printf(m, "\t vertex_cache_size: %d\n",
893 gpu->identity.vertex_cache_size);
894 seq_printf(m, "\t shader_core_count: %d\n",
895 gpu->identity.shader_core_count);
896 seq_printf(m, "\t pixel_pipes: %d\n",
897 gpu->identity.pixel_pipes);
898 seq_printf(m, "\t vertex_output_buffer_size: %d\n",
899 gpu->identity.vertex_output_buffer_size);
900 seq_printf(m, "\t buffer_size: %d\n",
901 gpu->identity.buffer_size);
902 seq_printf(m, "\t instruction_count: %d\n",
903 gpu->identity.instruction_count);
904 seq_printf(m, "\t num_constants: %d\n",
905 gpu->identity.num_constants);
Russell King602eb482016-01-24 17:36:04 +0000906 seq_printf(m, "\t varyings_count: %d\n",
907 gpu->identity.varyings_count);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100908
909 seq_printf(m, "\taxi: 0x%08x\n", axi);
910 seq_printf(m, "\tidle: 0x%08x\n", idle);
911 idle |= ~gpu->idle_mask & ~VIVS_HI_IDLE_STATE_AXI_LP;
912 if ((idle & VIVS_HI_IDLE_STATE_FE) == 0)
913 seq_puts(m, "\t FE is not idle\n");
914 if ((idle & VIVS_HI_IDLE_STATE_DE) == 0)
915 seq_puts(m, "\t DE is not idle\n");
916 if ((idle & VIVS_HI_IDLE_STATE_PE) == 0)
917 seq_puts(m, "\t PE is not idle\n");
918 if ((idle & VIVS_HI_IDLE_STATE_SH) == 0)
919 seq_puts(m, "\t SH is not idle\n");
920 if ((idle & VIVS_HI_IDLE_STATE_PA) == 0)
921 seq_puts(m, "\t PA is not idle\n");
922 if ((idle & VIVS_HI_IDLE_STATE_SE) == 0)
923 seq_puts(m, "\t SE is not idle\n");
924 if ((idle & VIVS_HI_IDLE_STATE_RA) == 0)
925 seq_puts(m, "\t RA is not idle\n");
926 if ((idle & VIVS_HI_IDLE_STATE_TX) == 0)
927 seq_puts(m, "\t TX is not idle\n");
928 if ((idle & VIVS_HI_IDLE_STATE_VG) == 0)
929 seq_puts(m, "\t VG is not idle\n");
930 if ((idle & VIVS_HI_IDLE_STATE_IM) == 0)
931 seq_puts(m, "\t IM is not idle\n");
932 if ((idle & VIVS_HI_IDLE_STATE_FP) == 0)
933 seq_puts(m, "\t FP is not idle\n");
934 if ((idle & VIVS_HI_IDLE_STATE_TS) == 0)
935 seq_puts(m, "\t TS is not idle\n");
936 if (idle & VIVS_HI_IDLE_STATE_AXI_LP)
937 seq_puts(m, "\t AXI low power mode\n");
938
939 if (gpu->identity.features & chipFeatures_DEBUG_MODE) {
940 u32 read0 = gpu_read(gpu, VIVS_MC_DEBUG_READ0);
941 u32 read1 = gpu_read(gpu, VIVS_MC_DEBUG_READ1);
942 u32 write = gpu_read(gpu, VIVS_MC_DEBUG_WRITE);
943
944 seq_puts(m, "\tMC\n");
945 seq_printf(m, "\t read0: 0x%08x\n", read0);
946 seq_printf(m, "\t read1: 0x%08x\n", read1);
947 seq_printf(m, "\t write: 0x%08x\n", write);
948 }
949
950 seq_puts(m, "\tDMA ");
951
952 if (debug.address[0] == debug.address[1] &&
953 debug.state[0] == debug.state[1]) {
954 seq_puts(m, "seems to be stuck\n");
955 } else if (debug.address[0] == debug.address[1]) {
Masanari Iidac01e0152016-04-20 00:27:33 +0900956 seq_puts(m, "address is constant\n");
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100957 } else {
Masanari Iidac01e0152016-04-20 00:27:33 +0900958 seq_puts(m, "is running\n");
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100959 }
960
961 seq_printf(m, "\t address 0: 0x%08x\n", debug.address[0]);
962 seq_printf(m, "\t address 1: 0x%08x\n", debug.address[1]);
963 seq_printf(m, "\t state 0: 0x%08x\n", debug.state[0]);
964 seq_printf(m, "\t state 1: 0x%08x\n", debug.state[1]);
965 seq_printf(m, "\t last fetch 64 bit word: 0x%08x 0x%08x\n",
966 dma_lo, dma_hi);
967
968 ret = 0;
969
970 pm_runtime_mark_last_busy(gpu->dev);
971 pm_runtime_put_autosuspend(gpu->dev);
972
973 return ret;
974}
975#endif
976
Lucas Stach6d7a20c2017-12-06 10:53:27 +0100977void etnaviv_gpu_recover_hang(struct etnaviv_gpu *gpu)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100978{
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100979 unsigned long flags;
Christian Gmeiner355502e2017-09-24 15:15:19 +0200980 unsigned int i = 0;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100981
Lucas Stach6d7a20c2017-12-06 10:53:27 +0100982 dev_err(gpu->dev, "recover hung GPU!\n");
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100983
984 if (pm_runtime_get_sync(gpu->dev) < 0)
985 return;
986
987 mutex_lock(&gpu->lock);
988
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100989 etnaviv_hw_reset(gpu);
990
991 /* complete all events, the GPU won't do it after the reset */
992 spin_lock_irqsave(&gpu->event_spinlock, flags);
Lucas Stach6d7a20c2017-12-06 10:53:27 +0100993 for_each_set_bit_from(i, gpu->event_bitmap, ETNA_NR_EVENTS)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100994 complete(&gpu->event_free);
Christian Gmeiner355502e2017-09-24 15:15:19 +0200995 bitmap_zero(gpu->event_bitmap, ETNA_NR_EVENTS);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100996 spin_unlock_irqrestore(&gpu->event_spinlock, flags);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +0100997
998 etnaviv_gpu_hw_init(gpu);
Lucas Stach1b94a9b2016-09-15 12:57:32 +0200999 gpu->lastctx = NULL;
Russell Kingf6086312016-01-21 15:20:19 +00001000 gpu->exec_state = -1;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001001
1002 mutex_unlock(&gpu->lock);
1003 pm_runtime_mark_last_busy(gpu->dev);
1004 pm_runtime_put_autosuspend(gpu->dev);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001005}
1006
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001007/* fence object management */
1008struct etnaviv_fence {
1009 struct etnaviv_gpu *gpu;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001010 struct dma_fence base;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001011};
1012
Chris Wilsonf54d1862016-10-25 13:00:45 +01001013static inline struct etnaviv_fence *to_etnaviv_fence(struct dma_fence *fence)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001014{
1015 return container_of(fence, struct etnaviv_fence, base);
1016}
1017
Chris Wilsonf54d1862016-10-25 13:00:45 +01001018static const char *etnaviv_fence_get_driver_name(struct dma_fence *fence)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001019{
1020 return "etnaviv";
1021}
1022
Chris Wilsonf54d1862016-10-25 13:00:45 +01001023static const char *etnaviv_fence_get_timeline_name(struct dma_fence *fence)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001024{
1025 struct etnaviv_fence *f = to_etnaviv_fence(fence);
1026
1027 return dev_name(f->gpu->dev);
1028}
1029
Chris Wilsonf54d1862016-10-25 13:00:45 +01001030static bool etnaviv_fence_signaled(struct dma_fence *fence)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001031{
1032 struct etnaviv_fence *f = to_etnaviv_fence(fence);
1033
Lucas Stach3283ee72018-11-05 18:12:39 +01001034 return (s32)(f->gpu->completed_fence - f->base.seqno) >= 0;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001035}
1036
Chris Wilsonf54d1862016-10-25 13:00:45 +01001037static void etnaviv_fence_release(struct dma_fence *fence)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001038{
1039 struct etnaviv_fence *f = to_etnaviv_fence(fence);
1040
1041 kfree_rcu(f, base.rcu);
1042}
1043
Chris Wilsonf54d1862016-10-25 13:00:45 +01001044static const struct dma_fence_ops etnaviv_fence_ops = {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001045 .get_driver_name = etnaviv_fence_get_driver_name,
1046 .get_timeline_name = etnaviv_fence_get_timeline_name,
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001047 .signaled = etnaviv_fence_signaled,
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001048 .release = etnaviv_fence_release,
1049};
1050
Chris Wilsonf54d1862016-10-25 13:00:45 +01001051static struct dma_fence *etnaviv_gpu_fence_alloc(struct etnaviv_gpu *gpu)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001052{
1053 struct etnaviv_fence *f;
1054
Lucas Stachb27734c22017-03-22 12:23:43 +01001055 /*
1056 * GPU lock must already be held, otherwise fence completion order might
1057 * not match the seqno order assigned here.
1058 */
1059 lockdep_assert_held(&gpu->lock);
1060
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001061 f = kzalloc(sizeof(*f), GFP_KERNEL);
1062 if (!f)
1063 return NULL;
1064
1065 f->gpu = gpu;
1066
Chris Wilsonf54d1862016-10-25 13:00:45 +01001067 dma_fence_init(&f->base, &etnaviv_fence_ops, &gpu->fence_spinlock,
1068 gpu->fence_context, ++gpu->next_fence);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001069
1070 return &f->base;
1071}
1072
Lucas Stach3283ee72018-11-05 18:12:39 +01001073/* returns true if fence a comes after fence b */
1074static inline bool fence_after(u32 a, u32 b)
1075{
1076 return (s32)(a - b) > 0;
1077}
1078
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001079/*
1080 * event management:
1081 */
1082
Christian Gmeiner95a428c2017-09-24 15:15:20 +02001083static int event_alloc(struct etnaviv_gpu *gpu, unsigned nr_events,
1084 unsigned int *events)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001085{
Christian Gmeiner95a428c2017-09-24 15:15:20 +02001086 unsigned long flags, timeout = msecs_to_jiffies(10 * 10000);
1087 unsigned i, acquired = 0;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001088
Christian Gmeiner95a428c2017-09-24 15:15:20 +02001089 for (i = 0; i < nr_events; i++) {
1090 unsigned long ret;
1091
1092 ret = wait_for_completion_timeout(&gpu->event_free, timeout);
1093
1094 if (!ret) {
1095 dev_err(gpu->dev, "wait_for_completion_timeout failed");
1096 goto out;
1097 }
1098
1099 acquired++;
1100 timeout = ret;
1101 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001102
1103 spin_lock_irqsave(&gpu->event_spinlock, flags);
1104
Christian Gmeiner95a428c2017-09-24 15:15:20 +02001105 for (i = 0; i < nr_events; i++) {
1106 int event = find_first_zero_bit(gpu->event_bitmap, ETNA_NR_EVENTS);
1107
1108 events[i] = event;
Christian Gmeiner547d3402017-09-24 15:15:29 +02001109 memset(&gpu->event[event], 0, sizeof(struct etnaviv_event));
Christian Gmeiner355502e2017-09-24 15:15:19 +02001110 set_bit(event, gpu->event_bitmap);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001111 }
1112
1113 spin_unlock_irqrestore(&gpu->event_spinlock, flags);
1114
Christian Gmeiner95a428c2017-09-24 15:15:20 +02001115 return 0;
1116
1117out:
1118 for (i = 0; i < acquired; i++)
1119 complete(&gpu->event_free);
1120
1121 return -EBUSY;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001122}
1123
1124static void event_free(struct etnaviv_gpu *gpu, unsigned int event)
1125{
1126 unsigned long flags;
1127
1128 spin_lock_irqsave(&gpu->event_spinlock, flags);
1129
Christian Gmeiner355502e2017-09-24 15:15:19 +02001130 if (!test_bit(event, gpu->event_bitmap)) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001131 dev_warn(gpu->dev, "event %u is already marked as free",
1132 event);
1133 spin_unlock_irqrestore(&gpu->event_spinlock, flags);
1134 } else {
Christian Gmeiner355502e2017-09-24 15:15:19 +02001135 clear_bit(event, gpu->event_bitmap);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001136 spin_unlock_irqrestore(&gpu->event_spinlock, flags);
1137
1138 complete(&gpu->event_free);
1139 }
1140}
1141
1142/*
1143 * Cmdstream submission/retirement:
1144 */
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001145int etnaviv_gpu_wait_fence_interruptible(struct etnaviv_gpu *gpu,
Lucas Stach8bc4d882017-11-29 14:49:04 +01001146 u32 id, struct timespec *timeout)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001147{
Lucas Stach8bc4d882017-11-29 14:49:04 +01001148 struct dma_fence *fence;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001149 int ret;
1150
Lucas Stach8bc4d882017-11-29 14:49:04 +01001151 /*
Lucas Stache93b6de2017-12-04 18:41:58 +01001152 * Look up the fence and take a reference. We might still find a fence
Lucas Stach8bc4d882017-11-29 14:49:04 +01001153 * whose refcount has already dropped to zero. dma_fence_get_rcu
1154 * pretends we didn't find a fence in that case.
1155 */
Lucas Stache93b6de2017-12-04 18:41:58 +01001156 rcu_read_lock();
Lucas Stach8bc4d882017-11-29 14:49:04 +01001157 fence = idr_find(&gpu->fence_idr, id);
1158 if (fence)
1159 fence = dma_fence_get_rcu(fence);
Lucas Stache93b6de2017-12-04 18:41:58 +01001160 rcu_read_unlock();
Lucas Stach8bc4d882017-11-29 14:49:04 +01001161
1162 if (!fence)
1163 return 0;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001164
1165 if (!timeout) {
1166 /* No timeout was requested: just test for completion */
Lucas Stach8bc4d882017-11-29 14:49:04 +01001167 ret = dma_fence_is_signaled(fence) ? 0 : -EBUSY;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001168 } else {
1169 unsigned long remaining = etnaviv_timeout_to_jiffies(timeout);
1170
Lucas Stach8bc4d882017-11-29 14:49:04 +01001171 ret = dma_fence_wait_timeout(fence, true, remaining);
1172 if (ret == 0)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001173 ret = -ETIMEDOUT;
Lucas Stach8bc4d882017-11-29 14:49:04 +01001174 else if (ret != -ERESTARTSYS)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001175 ret = 0;
Lucas Stach8bc4d882017-11-29 14:49:04 +01001176
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001177 }
1178
Lucas Stach8bc4d882017-11-29 14:49:04 +01001179 dma_fence_put(fence);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001180 return ret;
1181}
1182
1183/*
1184 * Wait for an object to become inactive. This, on it's own, is not race
Lucas Stache93b6de2017-12-04 18:41:58 +01001185 * free: the object is moved by the scheduler off the active list, and
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001186 * then the iova is put. Moreover, the object could be re-submitted just
1187 * after we notice that it's become inactive.
1188 *
1189 * Although the retirement happens under the gpu lock, we don't want to hold
1190 * that lock in this function while waiting.
1191 */
1192int etnaviv_gpu_wait_obj_inactive(struct etnaviv_gpu *gpu,
1193 struct etnaviv_gem_object *etnaviv_obj, struct timespec *timeout)
1194{
1195 unsigned long remaining;
1196 long ret;
1197
1198 if (!timeout)
1199 return !is_active(etnaviv_obj) ? 0 : -EBUSY;
1200
1201 remaining = etnaviv_timeout_to_jiffies(timeout);
1202
1203 ret = wait_event_interruptible_timeout(gpu->fence_event,
1204 !is_active(etnaviv_obj),
1205 remaining);
Lucas Stachfa67ac82017-11-17 16:35:32 +01001206 if (ret > 0)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001207 return 0;
Lucas Stachfa67ac82017-11-17 16:35:32 +01001208 else if (ret == -ERESTARTSYS)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001209 return -ERESTARTSYS;
Lucas Stachfa67ac82017-11-17 16:35:32 +01001210 else
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001211 return -ETIMEDOUT;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001212}
1213
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001214static void sync_point_perfmon_sample(struct etnaviv_gpu *gpu,
1215 struct etnaviv_event *event, unsigned int flags)
1216{
Lucas Stachef146c002017-11-24 12:02:38 +01001217 const struct etnaviv_gem_submit *submit = event->submit;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001218 unsigned int i;
1219
Lucas Stachef146c002017-11-24 12:02:38 +01001220 for (i = 0; i < submit->nr_pmrs; i++) {
1221 const struct etnaviv_perfmon_request *pmr = submit->pmrs + i;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001222
1223 if (pmr->flags == flags)
Lucas Stach7a9c0fe2017-11-24 15:19:16 +01001224 etnaviv_perfmon_process(gpu, pmr, submit->exec_state);
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001225 }
1226}
1227
1228static void sync_point_perfmon_sample_pre(struct etnaviv_gpu *gpu,
1229 struct etnaviv_event *event)
1230{
Christian Gmeiner2c8b0c52017-09-24 15:15:39 +02001231 u32 val;
1232
1233 /* disable clock gating */
1234 val = gpu_read(gpu, VIVS_PM_POWER_CONTROLS);
1235 val &= ~VIVS_PM_POWER_CONTROLS_ENABLE_MODULE_CLOCK_GATING;
1236 gpu_write(gpu, VIVS_PM_POWER_CONTROLS, val);
1237
Christian Gmeiner04a7d182017-09-24 15:15:42 +02001238 /* enable debug register */
1239 val = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL);
1240 val &= ~VIVS_HI_CLOCK_CONTROL_DISABLE_DEBUG_REGISTERS;
1241 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, val);
1242
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001243 sync_point_perfmon_sample(gpu, event, ETNA_PM_PROCESS_PRE);
1244}
1245
1246static void sync_point_perfmon_sample_post(struct etnaviv_gpu *gpu,
1247 struct etnaviv_event *event)
1248{
Lucas Stachef146c002017-11-24 12:02:38 +01001249 const struct etnaviv_gem_submit *submit = event->submit;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001250 unsigned int i;
Christian Gmeiner2c8b0c52017-09-24 15:15:39 +02001251 u32 val;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001252
1253 sync_point_perfmon_sample(gpu, event, ETNA_PM_PROCESS_POST);
1254
Lucas Stachef146c002017-11-24 12:02:38 +01001255 for (i = 0; i < submit->nr_pmrs; i++) {
1256 const struct etnaviv_perfmon_request *pmr = submit->pmrs + i;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001257
1258 *pmr->bo_vma = pmr->sequence;
1259 }
Christian Gmeiner2c8b0c52017-09-24 15:15:39 +02001260
Christian Gmeiner04a7d182017-09-24 15:15:42 +02001261 /* disable debug register */
1262 val = gpu_read(gpu, VIVS_HI_CLOCK_CONTROL);
1263 val |= VIVS_HI_CLOCK_CONTROL_DISABLE_DEBUG_REGISTERS;
1264 gpu_write(gpu, VIVS_HI_CLOCK_CONTROL, val);
1265
Christian Gmeiner2c8b0c52017-09-24 15:15:39 +02001266 /* enable clock gating */
1267 val = gpu_read(gpu, VIVS_PM_POWER_CONTROLS);
1268 val |= VIVS_PM_POWER_CONTROLS_ENABLE_MODULE_CLOCK_GATING;
1269 gpu_write(gpu, VIVS_PM_POWER_CONTROLS, val);
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001270}
1271
1272
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001273/* add bo's to gpu's ring, and kick gpu: */
Lucas Stache93b6de2017-12-04 18:41:58 +01001274struct dma_fence *etnaviv_gpu_submit(struct etnaviv_gem_submit *submit)
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001275{
Lucas Stache93b6de2017-12-04 18:41:58 +01001276 struct etnaviv_gpu *gpu = submit->gpu;
1277 struct dma_fence *gpu_fence;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001278 unsigned int i, nr_events = 1, event[3];
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001279 int ret;
1280
Lucas Stach6d7a20c2017-12-06 10:53:27 +01001281 if (!submit->runtime_resumed) {
1282 ret = pm_runtime_get_sync(gpu->dev);
1283 if (ret < 0)
1284 return NULL;
1285 submit->runtime_resumed = true;
1286 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001287
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001288 /*
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001289 * if there are performance monitor requests we need to have
1290 * - a sync point to re-configure gpu and process ETNA_PM_PROCESS_PRE
1291 * requests.
1292 * - a sync point to re-configure gpu, process ETNA_PM_PROCESS_POST requests
1293 * and update the sequence number for userspace.
1294 */
Lucas Stachef146c002017-11-24 12:02:38 +01001295 if (submit->nr_pmrs)
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001296 nr_events = 3;
1297
1298 ret = event_alloc(gpu, nr_events, event);
Christian Gmeiner95a428c2017-09-24 15:15:20 +02001299 if (ret) {
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001300 DRM_ERROR("no free events\n");
Lucas Stache93b6de2017-12-04 18:41:58 +01001301 return NULL;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001302 }
1303
Lucas Stachf3cd1b02017-03-22 12:07:23 +01001304 mutex_lock(&gpu->lock);
1305
Lucas Stache93b6de2017-12-04 18:41:58 +01001306 gpu_fence = etnaviv_gpu_fence_alloc(gpu);
1307 if (!gpu_fence) {
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001308 for (i = 0; i < nr_events; i++)
1309 event_free(gpu, event[i]);
1310
Wei Yongjun45abdf32017-04-12 00:31:16 +00001311 goto out_unlock;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001312 }
1313
Lucas Stachef146c002017-11-24 12:02:38 +01001314 if (submit->nr_pmrs) {
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001315 gpu->event[event[1]].sync_point = &sync_point_perfmon_sample_pre;
Lucas Stachef146c002017-11-24 12:02:38 +01001316 kref_get(&submit->refcount);
1317 gpu->event[event[1]].submit = submit;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001318 etnaviv_sync_point_queue(gpu, event[1]);
1319 }
1320
Lucas Stache93b6de2017-12-04 18:41:58 +01001321 gpu->event[event[0]].fence = gpu_fence;
Lucas Stach6d7a20c2017-12-06 10:53:27 +01001322 submit->cmdbuf.user_size = submit->cmdbuf.size - 8;
Lucas Stach2f9225d2017-11-24 16:56:37 +01001323 etnaviv_buffer_queue(gpu, submit->exec_state, event[0],
1324 &submit->cmdbuf);
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001325
Lucas Stachef146c002017-11-24 12:02:38 +01001326 if (submit->nr_pmrs) {
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001327 gpu->event[event[2]].sync_point = &sync_point_perfmon_sample_post;
Lucas Stachef146c002017-11-24 12:02:38 +01001328 kref_get(&submit->refcount);
1329 gpu->event[event[2]].submit = submit;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001330 etnaviv_sync_point_queue(gpu, event[2]);
1331 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001332
Wei Yongjun45abdf32017-04-12 00:31:16 +00001333out_unlock:
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001334 mutex_unlock(&gpu->lock);
1335
Lucas Stache93b6de2017-12-04 18:41:58 +01001336 return gpu_fence;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001337}
1338
Christian Gmeiner357713c2017-09-24 15:15:28 +02001339static void sync_point_worker(struct work_struct *work)
1340{
1341 struct etnaviv_gpu *gpu = container_of(work, struct etnaviv_gpu,
1342 sync_point_work);
Lucas Stachb9a48aa2017-10-19 13:48:40 +02001343 struct etnaviv_event *event = &gpu->event[gpu->sync_point_event];
1344 u32 addr = gpu_read(gpu, VIVS_FE_DMA_ADDRESS);
Christian Gmeiner357713c2017-09-24 15:15:28 +02001345
Lucas Stachb9a48aa2017-10-19 13:48:40 +02001346 event->sync_point(gpu, event);
Lucas Stachef146c002017-11-24 12:02:38 +01001347 etnaviv_submit_put(event->submit);
Christian Gmeiner357713c2017-09-24 15:15:28 +02001348 event_free(gpu, gpu->sync_point_event);
Lucas Stachb9a48aa2017-10-19 13:48:40 +02001349
1350 /* restart FE last to avoid GPU and IRQ racing against this worker */
1351 etnaviv_gpu_start_fe(gpu, addr + 2, 2);
Christian Gmeiner357713c2017-09-24 15:15:28 +02001352}
1353
Lucas Stach4df30002018-01-19 12:22:30 +01001354static void dump_mmu_fault(struct etnaviv_gpu *gpu)
1355{
Lucas Stachc997c3d2018-01-22 16:18:16 +01001356 u32 status_reg, status;
Lucas Stach4df30002018-01-19 12:22:30 +01001357 int i;
1358
Lucas Stachc997c3d2018-01-22 16:18:16 +01001359 if (gpu->sec_mode == ETNA_SEC_NONE)
1360 status_reg = VIVS_MMUv2_STATUS;
1361 else
1362 status_reg = VIVS_MMUv2_SEC_STATUS;
1363
1364 status = gpu_read(gpu, status_reg);
Lucas Stach4df30002018-01-19 12:22:30 +01001365 dev_err_ratelimited(gpu->dev, "MMU fault status 0x%08x\n", status);
1366
1367 for (i = 0; i < 4; i++) {
Lucas Stachc997c3d2018-01-22 16:18:16 +01001368 u32 address_reg;
1369
Lucas Stach4df30002018-01-19 12:22:30 +01001370 if (!(status & (VIVS_MMUv2_STATUS_EXCEPTION0__MASK << (i * 4))))
1371 continue;
1372
Lucas Stachc997c3d2018-01-22 16:18:16 +01001373 if (gpu->sec_mode == ETNA_SEC_NONE)
1374 address_reg = VIVS_MMUv2_EXCEPTION_ADDR(i);
1375 else
1376 address_reg = VIVS_MMUv2_SEC_EXCEPTION_ADDR;
1377
Lucas Stach4df30002018-01-19 12:22:30 +01001378 dev_err_ratelimited(gpu->dev, "MMU %d fault addr 0x%08x\n", i,
Lucas Stachc997c3d2018-01-22 16:18:16 +01001379 gpu_read(gpu, address_reg));
Lucas Stach4df30002018-01-19 12:22:30 +01001380 }
1381}
1382
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001383static irqreturn_t irq_handler(int irq, void *data)
1384{
1385 struct etnaviv_gpu *gpu = data;
1386 irqreturn_t ret = IRQ_NONE;
1387
1388 u32 intr = gpu_read(gpu, VIVS_HI_INTR_ACKNOWLEDGE);
1389
1390 if (intr != 0) {
1391 int event;
1392
1393 pm_runtime_mark_last_busy(gpu->dev);
1394
1395 dev_dbg(gpu->dev, "intr 0x%08x\n", intr);
1396
1397 if (intr & VIVS_HI_INTR_ACKNOWLEDGE_AXI_BUS_ERROR) {
1398 dev_err(gpu->dev, "AXI bus error\n");
1399 intr &= ~VIVS_HI_INTR_ACKNOWLEDGE_AXI_BUS_ERROR;
1400 }
1401
Lucas Stach128a9b12016-08-20 00:14:43 +02001402 if (intr & VIVS_HI_INTR_ACKNOWLEDGE_MMU_EXCEPTION) {
Lucas Stach4df30002018-01-19 12:22:30 +01001403 dump_mmu_fault(gpu);
Lucas Stach128a9b12016-08-20 00:14:43 +02001404 intr &= ~VIVS_HI_INTR_ACKNOWLEDGE_MMU_EXCEPTION;
1405 }
1406
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001407 while ((event = ffs(intr)) != 0) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01001408 struct dma_fence *fence;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001409
1410 event -= 1;
1411
1412 intr &= ~(1 << event);
1413
1414 dev_dbg(gpu->dev, "event %u\n", event);
1415
Christian Gmeiner357713c2017-09-24 15:15:28 +02001416 if (gpu->event[event].sync_point) {
1417 gpu->sync_point_event = event;
Lucas Stacha7790d72017-11-17 17:43:37 +01001418 queue_work(gpu->wq, &gpu->sync_point_work);
Christian Gmeiner357713c2017-09-24 15:15:28 +02001419 }
1420
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001421 fence = gpu->event[event].fence;
Christian Gmeiner68dc0b22017-09-24 15:15:30 +02001422 if (!fence)
1423 continue;
1424
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001425 gpu->event[event].fence = NULL;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001426
1427 /*
1428 * Events can be processed out of order. Eg,
1429 * - allocate and queue event 0
1430 * - allocate event 1
1431 * - event 0 completes, we process it
1432 * - allocate and queue event 0
1433 * - event 1 and event 0 complete
1434 * we can end up processing event 0 first, then 1.
1435 */
1436 if (fence_after(fence->seqno, gpu->completed_fence))
1437 gpu->completed_fence = fence->seqno;
Lucas Stach8bc4d882017-11-29 14:49:04 +01001438 dma_fence_signal(fence);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001439
1440 event_free(gpu, event);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001441 }
1442
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001443 ret = IRQ_HANDLED;
1444 }
1445
1446 return ret;
1447}
1448
1449static int etnaviv_gpu_clk_enable(struct etnaviv_gpu *gpu)
1450{
1451 int ret;
1452
Lucas Stach65f037e2018-01-19 15:05:40 +01001453 if (gpu->clk_reg) {
1454 ret = clk_prepare_enable(gpu->clk_reg);
1455 if (ret)
1456 return ret;
1457 }
1458
Lucas Stach9c7310c2016-08-22 15:26:19 +02001459 if (gpu->clk_bus) {
1460 ret = clk_prepare_enable(gpu->clk_bus);
1461 if (ret)
1462 return ret;
1463 }
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001464
Lucas Stach9c7310c2016-08-22 15:26:19 +02001465 if (gpu->clk_core) {
1466 ret = clk_prepare_enable(gpu->clk_core);
1467 if (ret)
1468 goto disable_clk_bus;
1469 }
1470
1471 if (gpu->clk_shader) {
1472 ret = clk_prepare_enable(gpu->clk_shader);
1473 if (ret)
1474 goto disable_clk_core;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001475 }
1476
1477 return 0;
Lucas Stach9c7310c2016-08-22 15:26:19 +02001478
1479disable_clk_core:
1480 if (gpu->clk_core)
1481 clk_disable_unprepare(gpu->clk_core);
1482disable_clk_bus:
1483 if (gpu->clk_bus)
1484 clk_disable_unprepare(gpu->clk_bus);
1485
1486 return ret;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001487}
1488
1489static int etnaviv_gpu_clk_disable(struct etnaviv_gpu *gpu)
1490{
Lucas Stach9c7310c2016-08-22 15:26:19 +02001491 if (gpu->clk_shader)
1492 clk_disable_unprepare(gpu->clk_shader);
1493 if (gpu->clk_core)
1494 clk_disable_unprepare(gpu->clk_core);
1495 if (gpu->clk_bus)
1496 clk_disable_unprepare(gpu->clk_bus);
Lucas Stach65f037e2018-01-19 15:05:40 +01001497 if (gpu->clk_reg)
1498 clk_disable_unprepare(gpu->clk_reg);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001499
1500 return 0;
1501}
1502
Lucas Stachb88163e2016-08-17 15:16:57 +02001503int etnaviv_gpu_wait_idle(struct etnaviv_gpu *gpu, unsigned int timeout_ms)
1504{
1505 unsigned long timeout = jiffies + msecs_to_jiffies(timeout_ms);
1506
1507 do {
1508 u32 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE);
1509
1510 if ((idle & gpu->idle_mask) == gpu->idle_mask)
1511 return 0;
1512
1513 if (time_is_before_jiffies(timeout)) {
1514 dev_warn(gpu->dev,
1515 "timed out waiting for idle: idle=0x%x\n",
1516 idle);
1517 return -ETIMEDOUT;
1518 }
1519
1520 udelay(5);
1521 } while (1);
1522}
1523
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001524static int etnaviv_gpu_hw_suspend(struct etnaviv_gpu *gpu)
1525{
Lucas Stach2f9225d2017-11-24 16:56:37 +01001526 if (gpu->buffer.suballoc) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001527 /* Replace the last WAIT with END */
Lucas Stach40c27bd2017-11-17 17:59:26 +01001528 mutex_lock(&gpu->lock);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001529 etnaviv_buffer_end(gpu);
Lucas Stach40c27bd2017-11-17 17:59:26 +01001530 mutex_unlock(&gpu->lock);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001531
1532 /*
1533 * We know that only the FE is busy here, this should
1534 * happen quickly (as the WAIT is only 200 cycles). If
1535 * we fail, just warn and continue.
1536 */
Lucas Stachb88163e2016-08-17 15:16:57 +02001537 etnaviv_gpu_wait_idle(gpu, 100);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001538 }
1539
1540 return etnaviv_gpu_clk_disable(gpu);
1541}
1542
1543#ifdef CONFIG_PM
1544static int etnaviv_gpu_hw_resume(struct etnaviv_gpu *gpu)
1545{
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001546 int ret;
1547
1548 ret = mutex_lock_killable(&gpu->lock);
1549 if (ret)
1550 return ret;
1551
Russell Kingbcdfb5e2017-03-12 19:00:59 +00001552 etnaviv_gpu_update_clock(gpu);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001553 etnaviv_gpu_hw_init(gpu);
1554
Lucas Stach4375fff2017-11-17 17:19:50 +01001555 gpu->lastctx = NULL;
Russell Kingf6086312016-01-21 15:20:19 +00001556 gpu->exec_state = -1;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001557
1558 mutex_unlock(&gpu->lock);
1559
1560 return 0;
1561}
1562#endif
1563
Russell Kingbcdfb5e2017-03-12 19:00:59 +00001564static int
1565etnaviv_gpu_cooling_get_max_state(struct thermal_cooling_device *cdev,
1566 unsigned long *state)
1567{
1568 *state = 6;
1569
1570 return 0;
1571}
1572
1573static int
1574etnaviv_gpu_cooling_get_cur_state(struct thermal_cooling_device *cdev,
1575 unsigned long *state)
1576{
1577 struct etnaviv_gpu *gpu = cdev->devdata;
1578
1579 *state = gpu->freq_scale;
1580
1581 return 0;
1582}
1583
1584static int
1585etnaviv_gpu_cooling_set_cur_state(struct thermal_cooling_device *cdev,
1586 unsigned long state)
1587{
1588 struct etnaviv_gpu *gpu = cdev->devdata;
1589
1590 mutex_lock(&gpu->lock);
1591 gpu->freq_scale = state;
1592 if (!pm_runtime_suspended(gpu->dev))
1593 etnaviv_gpu_update_clock(gpu);
1594 mutex_unlock(&gpu->lock);
1595
1596 return 0;
1597}
1598
1599static struct thermal_cooling_device_ops cooling_ops = {
1600 .get_max_state = etnaviv_gpu_cooling_get_max_state,
1601 .get_cur_state = etnaviv_gpu_cooling_get_cur_state,
1602 .set_cur_state = etnaviv_gpu_cooling_set_cur_state,
1603};
1604
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001605static int etnaviv_gpu_bind(struct device *dev, struct device *master,
1606 void *data)
1607{
1608 struct drm_device *drm = data;
1609 struct etnaviv_drm_private *priv = drm->dev_private;
1610 struct etnaviv_gpu *gpu = dev_get_drvdata(dev);
1611 int ret;
1612
Philipp Zabel49b82c32017-12-01 16:00:41 +01001613 if (IS_ENABLED(CONFIG_DRM_ETNAVIV_THERMAL)) {
Lucas Stach5247e2a2017-08-08 15:28:25 +02001614 gpu->cooling = thermal_of_cooling_device_register(dev->of_node,
Russell Kingbcdfb5e2017-03-12 19:00:59 +00001615 (char *)dev_name(dev), gpu, &cooling_ops);
Lucas Stach5247e2a2017-08-08 15:28:25 +02001616 if (IS_ERR(gpu->cooling))
1617 return PTR_ERR(gpu->cooling);
1618 }
Russell Kingbcdfb5e2017-03-12 19:00:59 +00001619
Lucas Stacha7790d72017-11-17 17:43:37 +01001620 gpu->wq = alloc_ordered_workqueue(dev_name(dev), 0);
1621 if (!gpu->wq) {
Lucas Stache93b6de2017-12-04 18:41:58 +01001622 ret = -ENOMEM;
1623 goto out_thermal;
Lucas Stacha7790d72017-11-17 17:43:37 +01001624 }
1625
Lucas Stache93b6de2017-12-04 18:41:58 +01001626 ret = etnaviv_sched_init(gpu);
1627 if (ret)
1628 goto out_workqueue;
1629
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001630#ifdef CONFIG_PM
1631 ret = pm_runtime_get_sync(gpu->dev);
1632#else
1633 ret = etnaviv_gpu_clk_enable(gpu);
1634#endif
Lucas Stache93b6de2017-12-04 18:41:58 +01001635 if (ret < 0)
1636 goto out_sched;
1637
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001638
1639 gpu->drm = drm;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001640 gpu->fence_context = dma_fence_context_alloc(1);
Lucas Stach8bc4d882017-11-29 14:49:04 +01001641 idr_init(&gpu->fence_idr);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001642 spin_lock_init(&gpu->fence_spinlock);
1643
Christian Gmeiner357713c2017-09-24 15:15:28 +02001644 INIT_WORK(&gpu->sync_point_work, sync_point_worker);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001645 init_waitqueue_head(&gpu->fence_event);
1646
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001647 priv->gpu[priv->num_gpus++] = gpu;
1648
1649 pm_runtime_mark_last_busy(gpu->dev);
1650 pm_runtime_put_autosuspend(gpu->dev);
1651
1652 return 0;
Lucas Stache93b6de2017-12-04 18:41:58 +01001653
1654out_sched:
1655 etnaviv_sched_fini(gpu);
1656
1657out_workqueue:
1658 destroy_workqueue(gpu->wq);
1659
1660out_thermal:
1661 if (IS_ENABLED(CONFIG_DRM_ETNAVIV_THERMAL))
1662 thermal_cooling_device_unregister(gpu->cooling);
1663
1664 return ret;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001665}
1666
1667static void etnaviv_gpu_unbind(struct device *dev, struct device *master,
1668 void *data)
1669{
1670 struct etnaviv_gpu *gpu = dev_get_drvdata(dev);
1671
1672 DBG("%s", dev_name(gpu->dev));
1673
Lucas Stacha7790d72017-11-17 17:43:37 +01001674 flush_workqueue(gpu->wq);
1675 destroy_workqueue(gpu->wq);
1676
Lucas Stache93b6de2017-12-04 18:41:58 +01001677 etnaviv_sched_fini(gpu);
1678
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001679#ifdef CONFIG_PM
1680 pm_runtime_get_sync(gpu->dev);
1681 pm_runtime_put_sync_suspend(gpu->dev);
1682#else
1683 etnaviv_gpu_hw_suspend(gpu);
1684#endif
1685
Lucas Stach2f9225d2017-11-24 16:56:37 +01001686 if (gpu->buffer.suballoc)
1687 etnaviv_cmdbuf_free(&gpu->buffer);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001688
Lucas Stache66774d2017-01-16 17:29:57 +01001689 if (gpu->cmdbuf_suballoc) {
1690 etnaviv_cmdbuf_suballoc_destroy(gpu->cmdbuf_suballoc);
1691 gpu->cmdbuf_suballoc = NULL;
1692 }
1693
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001694 if (gpu->mmu) {
1695 etnaviv_iommu_destroy(gpu->mmu);
1696 gpu->mmu = NULL;
1697 }
1698
1699 gpu->drm = NULL;
Lucas Stach8bc4d882017-11-29 14:49:04 +01001700 idr_destroy(&gpu->fence_idr);
Russell Kingbcdfb5e2017-03-12 19:00:59 +00001701
Philipp Zabel49b82c32017-12-01 16:00:41 +01001702 if (IS_ENABLED(CONFIG_DRM_ETNAVIV_THERMAL))
1703 thermal_cooling_device_unregister(gpu->cooling);
Russell Kingbcdfb5e2017-03-12 19:00:59 +00001704 gpu->cooling = NULL;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001705}
1706
1707static const struct component_ops gpu_ops = {
1708 .bind = etnaviv_gpu_bind,
1709 .unbind = etnaviv_gpu_unbind,
1710};
1711
1712static const struct of_device_id etnaviv_gpu_match[] = {
1713 {
1714 .compatible = "vivante,gc"
1715 },
1716 { /* sentinel */ }
1717};
Lucas Stach246774d2018-01-24 15:30:29 +01001718MODULE_DEVICE_TABLE(of, etnaviv_gpu_match);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001719
1720static int etnaviv_gpu_platform_probe(struct platform_device *pdev)
1721{
1722 struct device *dev = &pdev->dev;
1723 struct etnaviv_gpu *gpu;
Lucas Stacha98b1e72018-04-19 15:55:40 +02001724 struct resource *res;
Fabio Estevamdc227892016-08-21 19:32:15 -03001725 int err;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001726
1727 gpu = devm_kzalloc(dev, sizeof(*gpu), GFP_KERNEL);
1728 if (!gpu)
1729 return -ENOMEM;
1730
1731 gpu->dev = &pdev->dev;
1732 mutex_init(&gpu->lock);
Lucas Stacha0780bb2018-05-25 16:51:25 +02001733 mutex_init(&gpu->fence_lock);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001734
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001735 /* Map registers: */
Lucas Stacha98b1e72018-04-19 15:55:40 +02001736 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1737 gpu->mmio = devm_ioremap_resource(&pdev->dev, res);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001738 if (IS_ERR(gpu->mmio))
1739 return PTR_ERR(gpu->mmio);
1740
1741 /* Get Interrupt: */
1742 gpu->irq = platform_get_irq(pdev, 0);
1743 if (gpu->irq < 0) {
Fabio Estevamdb60eda2016-08-21 19:32:14 -03001744 dev_err(dev, "failed to get irq: %d\n", gpu->irq);
1745 return gpu->irq;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001746 }
1747
1748 err = devm_request_irq(&pdev->dev, gpu->irq, irq_handler, 0,
1749 dev_name(gpu->dev), gpu);
1750 if (err) {
1751 dev_err(dev, "failed to request IRQ%u: %d\n", gpu->irq, err);
Fabio Estevamdb60eda2016-08-21 19:32:14 -03001752 return err;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001753 }
1754
1755 /* Get Clocks: */
Lucas Stach65f037e2018-01-19 15:05:40 +01001756 gpu->clk_reg = devm_clk_get(&pdev->dev, "reg");
1757 DBG("clk_reg: %p", gpu->clk_reg);
1758 if (IS_ERR(gpu->clk_reg))
1759 gpu->clk_reg = NULL;
1760
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001761 gpu->clk_bus = devm_clk_get(&pdev->dev, "bus");
1762 DBG("clk_bus: %p", gpu->clk_bus);
1763 if (IS_ERR(gpu->clk_bus))
1764 gpu->clk_bus = NULL;
1765
1766 gpu->clk_core = devm_clk_get(&pdev->dev, "core");
1767 DBG("clk_core: %p", gpu->clk_core);
1768 if (IS_ERR(gpu->clk_core))
1769 gpu->clk_core = NULL;
Lucas Stachd79fd1ccf22017-04-11 15:54:50 +02001770 gpu->base_rate_core = clk_get_rate(gpu->clk_core);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001771
1772 gpu->clk_shader = devm_clk_get(&pdev->dev, "shader");
1773 DBG("clk_shader: %p", gpu->clk_shader);
1774 if (IS_ERR(gpu->clk_shader))
1775 gpu->clk_shader = NULL;
Lucas Stachd79fd1ccf22017-04-11 15:54:50 +02001776 gpu->base_rate_shader = clk_get_rate(gpu->clk_shader);
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001777
1778 /* TODO: figure out max mapped size */
1779 dev_set_drvdata(dev, gpu);
1780
1781 /*
1782 * We treat the device as initially suspended. The runtime PM
1783 * autosuspend delay is rather arbitary: no measurements have
1784 * yet been performed to determine an appropriate value.
1785 */
1786 pm_runtime_use_autosuspend(gpu->dev);
1787 pm_runtime_set_autosuspend_delay(gpu->dev, 200);
1788 pm_runtime_enable(gpu->dev);
1789
1790 err = component_add(&pdev->dev, &gpu_ops);
1791 if (err < 0) {
1792 dev_err(&pdev->dev, "failed to register component: %d\n", err);
Fabio Estevamdb60eda2016-08-21 19:32:14 -03001793 return err;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001794 }
1795
1796 return 0;
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001797}
1798
1799static int etnaviv_gpu_platform_remove(struct platform_device *pdev)
1800{
1801 component_del(&pdev->dev, &gpu_ops);
1802 pm_runtime_disable(&pdev->dev);
1803 return 0;
1804}
1805
1806#ifdef CONFIG_PM
1807static int etnaviv_gpu_rpm_suspend(struct device *dev)
1808{
1809 struct etnaviv_gpu *gpu = dev_get_drvdata(dev);
1810 u32 idle, mask;
1811
Lucas Stachf4163812018-11-05 18:12:38 +01001812 /* If there are any jobs in the HW queue, we're not idle */
1813 if (atomic_read(&gpu->sched.hw_rq_count))
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001814 return -EBUSY;
1815
1816 /* Check whether the hardware (except FE) is idle */
1817 mask = gpu->idle_mask & ~VIVS_HI_IDLE_STATE_FE;
1818 idle = gpu_read(gpu, VIVS_HI_IDLE_STATE) & mask;
1819 if (idle != mask)
1820 return -EBUSY;
1821
1822 return etnaviv_gpu_hw_suspend(gpu);
1823}
1824
1825static int etnaviv_gpu_rpm_resume(struct device *dev)
1826{
1827 struct etnaviv_gpu *gpu = dev_get_drvdata(dev);
1828 int ret;
1829
1830 ret = etnaviv_gpu_clk_enable(gpu);
1831 if (ret)
1832 return ret;
1833
1834 /* Re-initialise the basic hardware state */
Lucas Stach2f9225d2017-11-24 16:56:37 +01001835 if (gpu->drm && gpu->buffer.suballoc) {
The etnaviv authorsa8c21a52015-12-03 18:21:29 +01001836 ret = etnaviv_gpu_hw_resume(gpu);
1837 if (ret) {
1838 etnaviv_gpu_clk_disable(gpu);
1839 return ret;
1840 }
1841 }
1842
1843 return 0;
1844}
1845#endif
1846
1847static const struct dev_pm_ops etnaviv_gpu_pm_ops = {
1848 SET_RUNTIME_PM_OPS(etnaviv_gpu_rpm_suspend, etnaviv_gpu_rpm_resume,
1849 NULL)
1850};
1851
1852struct platform_driver etnaviv_gpu_driver = {
1853 .driver = {
1854 .name = "etnaviv-gpu",
1855 .owner = THIS_MODULE,
1856 .pm = &etnaviv_gpu_pm_ops,
1857 .of_match_table = etnaviv_gpu_match,
1858 },
1859 .probe = etnaviv_gpu_platform_probe,
1860 .remove = etnaviv_gpu_platform_remove,
1861 .id_table = gpu_ids,
1862};