Thomas Gleixner | d2912cb | 2019-06-04 10:11:33 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-only |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2015 Broadcom |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | /** |
| 7 | * DOC: VC4 CRTC module |
| 8 | * |
| 9 | * In VC4, the Pixel Valve is what most closely corresponds to the |
| 10 | * DRM's concept of a CRTC. The PV generates video timings from the |
Eric Anholt | f6c0153 | 2017-02-27 12:11:43 -0800 | [diff] [blame] | 11 | * encoder's clock plus its configuration. It pulls scaled pixels from |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 12 | * the HVS at that timing, and feeds it to the encoder. |
| 13 | * |
| 14 | * However, the DRM CRTC also collects the configuration of all the |
Eric Anholt | f6c0153 | 2017-02-27 12:11:43 -0800 | [diff] [blame] | 15 | * DRM planes attached to it. As a result, the CRTC is also |
| 16 | * responsible for writing the display list for the HVS channel that |
| 17 | * the CRTC will use. |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 18 | * |
| 19 | * The 2835 has 3 different pixel valves. pv0 in the audio power |
| 20 | * domain feeds DSI0 or DPI, while pv1 feeds DS1 or SMI. pv2 in the |
| 21 | * image domain can feed either HDMI or the SDTV controller. The |
| 22 | * pixel valve chooses from the CPRMAN clocks (HSM for HDMI, VEC for |
| 23 | * SDTV, etc.) according to which output type is chosen in the mux. |
| 24 | * |
| 25 | * For power management, the pixel valve's registers are all clocked |
| 26 | * by the AXI clock, while the timings and FIFOs make use of the |
| 27 | * output-specific clock. Since the encoders also directly consume |
| 28 | * the CPRMAN clocks, and know what timings they need, they are the |
| 29 | * ones that set the clock. |
| 30 | */ |
| 31 | |
Sam Ravnborg | fd6d6d8 | 2019-07-16 08:42:07 +0200 | [diff] [blame] | 32 | #include <linux/clk.h> |
| 33 | #include <linux/component.h> |
| 34 | #include <linux/of_device.h> |
Maxime Ripard | bca10db | 2021-09-23 20:50:13 +0200 | [diff] [blame] | 35 | #include <linux/pm_runtime.h> |
Sam Ravnborg | fd6d6d8 | 2019-07-16 08:42:07 +0200 | [diff] [blame] | 36 | |
Masahiro Yamada | b7e8e25 | 2017-05-18 13:29:38 +0900 | [diff] [blame] | 37 | #include <drm/drm_atomic.h> |
| 38 | #include <drm/drm_atomic_helper.h> |
Daniel Vetter | 72fdb40c | 2018-09-05 15:57:11 +0200 | [diff] [blame] | 39 | #include <drm/drm_atomic_uapi.h> |
Sam Ravnborg | fd6d6d8 | 2019-07-16 08:42:07 +0200 | [diff] [blame] | 40 | #include <drm/drm_fb_cma_helper.h> |
Eric Anholt | 3051719 | 2019-02-20 13:03:38 -0800 | [diff] [blame] | 41 | #include <drm/drm_print.h> |
Daniel Vetter | fcd70cd | 2019-01-17 22:03:34 +0100 | [diff] [blame] | 42 | #include <drm/drm_probe_helper.h> |
Sam Ravnborg | fd6d6d8 | 2019-07-16 08:42:07 +0200 | [diff] [blame] | 43 | #include <drm/drm_vblank.h> |
| 44 | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 45 | #include "vc4_drv.h" |
Maxime Ripard | bca10db | 2021-09-23 20:50:13 +0200 | [diff] [blame] | 46 | #include "vc4_hdmi.h" |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 47 | #include "vc4_regs.h" |
| 48 | |
Maxime Ripard | e58a5e6 | 2020-05-27 17:47:57 +0200 | [diff] [blame] | 49 | #define HVS_FIFO_LATENCY_PIX 6 |
| 50 | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 51 | #define CRTC_WRITE(offset, val) writel(val, vc4_crtc->regs + (offset)) |
| 52 | #define CRTC_READ(offset) readl(vc4_crtc->regs + (offset)) |
| 53 | |
Eric Anholt | 3051719 | 2019-02-20 13:03:38 -0800 | [diff] [blame] | 54 | static const struct debugfs_reg32 crtc_regs[] = { |
| 55 | VC4_REG32(PV_CONTROL), |
| 56 | VC4_REG32(PV_V_CONTROL), |
| 57 | VC4_REG32(PV_VSYNCD_EVEN), |
| 58 | VC4_REG32(PV_HORZA), |
| 59 | VC4_REG32(PV_HORZB), |
| 60 | VC4_REG32(PV_VERTA), |
| 61 | VC4_REG32(PV_VERTB), |
| 62 | VC4_REG32(PV_VERTA_EVEN), |
| 63 | VC4_REG32(PV_VERTB_EVEN), |
| 64 | VC4_REG32(PV_INTEN), |
| 65 | VC4_REG32(PV_INTSTAT), |
| 66 | VC4_REG32(PV_STAT), |
| 67 | VC4_REG32(PV_HACT_ACT), |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 68 | }; |
| 69 | |
Maxime Ripard | 78cbcc3 | 2020-09-03 10:00:41 +0200 | [diff] [blame] | 70 | static unsigned int |
| 71 | vc4_crtc_get_cob_allocation(struct vc4_dev *vc4, unsigned int channel) |
| 72 | { |
| 73 | u32 dispbase = HVS_READ(SCALER_DISPBASEX(channel)); |
| 74 | /* Top/base are supposed to be 4-pixel aligned, but the |
| 75 | * Raspberry Pi firmware fills the low bits (which are |
| 76 | * presumably ignored). |
| 77 | */ |
| 78 | u32 top = VC4_GET_FIELD(dispbase, SCALER_DISPBASEX_TOP) & ~3; |
| 79 | u32 base = VC4_GET_FIELD(dispbase, SCALER_DISPBASEX_BASE) & ~3; |
| 80 | |
| 81 | return top - base + 4; |
| 82 | } |
| 83 | |
Thomas Zimmermann | 3c8639c | 2020-01-23 14:59:38 +0100 | [diff] [blame] | 84 | static bool vc4_crtc_get_scanout_position(struct drm_crtc *crtc, |
| 85 | bool in_vblank_irq, |
| 86 | int *vpos, int *hpos, |
| 87 | ktime_t *stime, ktime_t *etime, |
| 88 | const struct drm_display_mode *mode) |
Mario Kleiner | 1bf59f1 | 2016-06-23 08:17:50 +0200 | [diff] [blame] | 89 | { |
Thomas Zimmermann | 3c8639c | 2020-01-23 14:59:38 +0100 | [diff] [blame] | 90 | struct drm_device *dev = crtc->dev; |
Mario Kleiner | 1bf59f1 | 2016-06-23 08:17:50 +0200 | [diff] [blame] | 91 | struct vc4_dev *vc4 = to_vc4_dev(dev); |
Shawn Guo | c77b9ab | 2017-01-09 19:25:45 +0800 | [diff] [blame] | 92 | struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc); |
Maxime Ripard | 87ebcd4 | 2020-09-03 10:00:46 +0200 | [diff] [blame] | 93 | struct vc4_crtc_state *vc4_crtc_state = to_vc4_crtc_state(crtc->state); |
Maxime Ripard | 78cbcc3 | 2020-09-03 10:00:41 +0200 | [diff] [blame] | 94 | unsigned int cob_size; |
Mario Kleiner | 1bf59f1 | 2016-06-23 08:17:50 +0200 | [diff] [blame] | 95 | u32 val; |
| 96 | int fifo_lines; |
| 97 | int vblank_lines; |
Daniel Vetter | 1bf6ad6 | 2017-05-09 16:03:28 +0200 | [diff] [blame] | 98 | bool ret = false; |
Mario Kleiner | 1bf59f1 | 2016-06-23 08:17:50 +0200 | [diff] [blame] | 99 | |
Mario Kleiner | 1bf59f1 | 2016-06-23 08:17:50 +0200 | [diff] [blame] | 100 | /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ |
| 101 | |
| 102 | /* Get optional system timestamp before query. */ |
| 103 | if (stime) |
| 104 | *stime = ktime_get(); |
| 105 | |
| 106 | /* |
| 107 | * Read vertical scanline which is currently composed for our |
| 108 | * pixelvalve by the HVS, and also the scaler status. |
| 109 | */ |
Maxime Ripard | 87ebcd4 | 2020-09-03 10:00:46 +0200 | [diff] [blame] | 110 | val = HVS_READ(SCALER_DISPSTATX(vc4_crtc_state->assigned_channel)); |
Mario Kleiner | 1bf59f1 | 2016-06-23 08:17:50 +0200 | [diff] [blame] | 111 | |
| 112 | /* Get optional system timestamp after query. */ |
| 113 | if (etime) |
| 114 | *etime = ktime_get(); |
| 115 | |
| 116 | /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ |
| 117 | |
| 118 | /* Vertical position of hvs composed scanline. */ |
| 119 | *vpos = VC4_GET_FIELD(val, SCALER_DISPSTATX_LINE); |
Mario Kleiner | e538092 | 2016-07-19 20:59:00 +0200 | [diff] [blame] | 120 | *hpos = 0; |
Mario Kleiner | 1bf59f1 | 2016-06-23 08:17:50 +0200 | [diff] [blame] | 121 | |
Mario Kleiner | e538092 | 2016-07-19 20:59:00 +0200 | [diff] [blame] | 122 | if (mode->flags & DRM_MODE_FLAG_INTERLACE) { |
| 123 | *vpos /= 2; |
| 124 | |
| 125 | /* Use hpos to correct for field offset in interlaced mode. */ |
| 126 | if (VC4_GET_FIELD(val, SCALER_DISPSTATX_FRAME_COUNT) % 2) |
| 127 | *hpos += mode->crtc_htotal / 2; |
| 128 | } |
Mario Kleiner | 1bf59f1 | 2016-06-23 08:17:50 +0200 | [diff] [blame] | 129 | |
Maxime Ripard | 87ebcd4 | 2020-09-03 10:00:46 +0200 | [diff] [blame] | 130 | cob_size = vc4_crtc_get_cob_allocation(vc4, vc4_crtc_state->assigned_channel); |
Mario Kleiner | 1bf59f1 | 2016-06-23 08:17:50 +0200 | [diff] [blame] | 131 | /* This is the offset we need for translating hvs -> pv scanout pos. */ |
Maxime Ripard | 78cbcc3 | 2020-09-03 10:00:41 +0200 | [diff] [blame] | 132 | fifo_lines = cob_size / mode->crtc_hdisplay; |
Mario Kleiner | 1bf59f1 | 2016-06-23 08:17:50 +0200 | [diff] [blame] | 133 | |
| 134 | if (fifo_lines > 0) |
Daniel Vetter | 1bf6ad6 | 2017-05-09 16:03:28 +0200 | [diff] [blame] | 135 | ret = true; |
Mario Kleiner | 1bf59f1 | 2016-06-23 08:17:50 +0200 | [diff] [blame] | 136 | |
| 137 | /* HVS more than fifo_lines into frame for compositing? */ |
| 138 | if (*vpos > fifo_lines) { |
| 139 | /* |
| 140 | * We are in active scanout and can get some meaningful results |
| 141 | * from HVS. The actual PV scanout can not trail behind more |
| 142 | * than fifo_lines as that is the fifo's capacity. Assume that |
| 143 | * in active scanout the HVS and PV work in lockstep wrt. HVS |
| 144 | * refilling the fifo and PV consuming from the fifo, ie. |
| 145 | * whenever the PV consumes and frees up a scanline in the |
| 146 | * fifo, the HVS will immediately refill it, therefore |
| 147 | * incrementing vpos. Therefore we choose HVS read position - |
| 148 | * fifo size in scanlines as a estimate of the real scanout |
| 149 | * position of the PV. |
| 150 | */ |
| 151 | *vpos -= fifo_lines + 1; |
Mario Kleiner | 1bf59f1 | 2016-06-23 08:17:50 +0200 | [diff] [blame] | 152 | |
Mario Kleiner | 1bf59f1 | 2016-06-23 08:17:50 +0200 | [diff] [blame] | 153 | return ret; |
| 154 | } |
| 155 | |
| 156 | /* |
| 157 | * Less: This happens when we are in vblank and the HVS, after getting |
| 158 | * the VSTART restart signal from the PV, just started refilling its |
| 159 | * fifo with new lines from the top-most lines of the new framebuffers. |
| 160 | * The PV does not scan out in vblank, so does not remove lines from |
| 161 | * the fifo, so the fifo will be full quickly and the HVS has to pause. |
| 162 | * We can't get meaningful readings wrt. scanline position of the PV |
| 163 | * and need to make things up in a approximative but consistent way. |
| 164 | */ |
Eric Anholt | 682e62c | 2016-09-28 17:30:25 -0700 | [diff] [blame] | 165 | vblank_lines = mode->vtotal - mode->vdisplay; |
Mario Kleiner | 1bf59f1 | 2016-06-23 08:17:50 +0200 | [diff] [blame] | 166 | |
Daniel Vetter | 1bf6ad6 | 2017-05-09 16:03:28 +0200 | [diff] [blame] | 167 | if (in_vblank_irq) { |
Mario Kleiner | 1bf59f1 | 2016-06-23 08:17:50 +0200 | [diff] [blame] | 168 | /* |
| 169 | * Assume the irq handler got called close to first |
| 170 | * line of vblank, so PV has about a full vblank |
| 171 | * scanlines to go, and as a base timestamp use the |
| 172 | * one taken at entry into vblank irq handler, so it |
| 173 | * is not affected by random delays due to lock |
| 174 | * contention on event_lock or vblank_time lock in |
| 175 | * the core. |
| 176 | */ |
| 177 | *vpos = -vblank_lines; |
| 178 | |
| 179 | if (stime) |
| 180 | *stime = vc4_crtc->t_vblank; |
| 181 | if (etime) |
| 182 | *etime = vc4_crtc->t_vblank; |
| 183 | |
| 184 | /* |
| 185 | * If the HVS fifo is not yet full then we know for certain |
| 186 | * we are at the very beginning of vblank, as the hvs just |
| 187 | * started refilling, and the stime and etime timestamps |
| 188 | * truly correspond to start of vblank. |
Daniel Vetter | 1bf6ad6 | 2017-05-09 16:03:28 +0200 | [diff] [blame] | 189 | * |
| 190 | * Unfortunately there's no way to report this to upper levels |
| 191 | * and make it more useful. |
Mario Kleiner | 1bf59f1 | 2016-06-23 08:17:50 +0200 | [diff] [blame] | 192 | */ |
Mario Kleiner | 1bf59f1 | 2016-06-23 08:17:50 +0200 | [diff] [blame] | 193 | } else { |
| 194 | /* |
| 195 | * No clue where we are inside vblank. Return a vpos of zero, |
| 196 | * which will cause calling code to just return the etime |
| 197 | * timestamp uncorrected. At least this is no worse than the |
| 198 | * standard fallback. |
| 199 | */ |
| 200 | *vpos = 0; |
| 201 | } |
| 202 | |
| 203 | return ret; |
| 204 | } |
| 205 | |
Maxime Ripard | bdd9647 | 2020-06-11 15:36:48 +0200 | [diff] [blame] | 206 | void vc4_crtc_destroy(struct drm_crtc *crtc) |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 207 | { |
| 208 | drm_crtc_cleanup(crtc); |
| 209 | } |
| 210 | |
Maxime Ripard | 649abf2 | 2020-09-03 10:00:47 +0200 | [diff] [blame] | 211 | static u32 vc4_get_fifo_full_level(struct vc4_crtc *vc4_crtc, u32 format) |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 212 | { |
Maxime Ripard | 658a731 | 2020-09-03 10:01:09 +0200 | [diff] [blame] | 213 | const struct vc4_crtc_data *crtc_data = vc4_crtc_to_vc4_crtc_data(vc4_crtc); |
Maxime Ripard | 649abf2 | 2020-09-03 10:00:47 +0200 | [diff] [blame] | 214 | const struct vc4_pv_data *pv_data = vc4_crtc_to_vc4_pv_data(vc4_crtc); |
Dom Cobley | eb9dfdd | 2021-03-18 17:13:28 +0100 | [diff] [blame] | 215 | struct vc4_dev *vc4 = to_vc4_dev(vc4_crtc->base.dev); |
Maxime Ripard | 649abf2 | 2020-09-03 10:00:47 +0200 | [diff] [blame] | 216 | u32 fifo_len_bytes = pv_data->fifo_depth; |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 217 | |
Maxime Ripard | 649abf2 | 2020-09-03 10:00:47 +0200 | [diff] [blame] | 218 | /* |
| 219 | * Pixels are pulled from the HVS if the number of bytes is |
| 220 | * lower than the FIFO full level. |
| 221 | * |
| 222 | * The latency of the pixel fetch mechanism is 6 pixels, so we |
| 223 | * need to convert those 6 pixels in bytes, depending on the |
| 224 | * format, and then subtract that from the length of the FIFO |
| 225 | * to make sure we never end up in a situation where the FIFO |
| 226 | * is full. |
| 227 | */ |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 228 | switch (format) { |
| 229 | case PV_CONTROL_FORMAT_DSIV_16: |
| 230 | case PV_CONTROL_FORMAT_DSIC_16: |
Maxime Ripard | e58a5e6 | 2020-05-27 17:47:57 +0200 | [diff] [blame] | 231 | return fifo_len_bytes - 2 * HVS_FIFO_LATENCY_PIX; |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 232 | case PV_CONTROL_FORMAT_DSIV_18: |
| 233 | return fifo_len_bytes - 14; |
| 234 | case PV_CONTROL_FORMAT_24: |
| 235 | case PV_CONTROL_FORMAT_DSIV_24: |
| 236 | default: |
Maxime Ripard | 658a731 | 2020-09-03 10:01:09 +0200 | [diff] [blame] | 237 | /* |
| 238 | * For some reason, the pixelvalve4 doesn't work with |
| 239 | * the usual formula and will only work with 32. |
| 240 | */ |
| 241 | if (crtc_data->hvs_output == 5) |
| 242 | return 32; |
| 243 | |
Dom Cobley | eb9dfdd | 2021-03-18 17:13:28 +0100 | [diff] [blame] | 244 | /* |
| 245 | * It looks like in some situations, we will overflow |
| 246 | * the PixelValve FIFO (with the bit 10 of PV stat being |
| 247 | * set) and stall the HVS / PV, eventually resulting in |
| 248 | * a page flip timeout. |
| 249 | * |
| 250 | * Displaying the video overlay during a playback with |
| 251 | * Kodi on an RPi3 seems to be a great solution with a |
| 252 | * failure rate around 50%. |
| 253 | * |
| 254 | * Removing 1 from the FIFO full level however |
| 255 | * seems to completely remove that issue. |
| 256 | */ |
| 257 | if (!vc4->hvs->hvs5) |
| 258 | return fifo_len_bytes - 3 * HVS_FIFO_LATENCY_PIX - 1; |
| 259 | |
Maxime Ripard | e58a5e6 | 2020-05-27 17:47:57 +0200 | [diff] [blame] | 260 | return fifo_len_bytes - 3 * HVS_FIFO_LATENCY_PIX; |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 261 | } |
| 262 | } |
| 263 | |
Maxime Ripard | 62c5d55 | 2020-09-03 10:00:48 +0200 | [diff] [blame] | 264 | static u32 vc4_crtc_get_fifo_full_level_bits(struct vc4_crtc *vc4_crtc, |
| 265 | u32 format) |
| 266 | { |
| 267 | u32 level = vc4_get_fifo_full_level(vc4_crtc, format); |
Maxime Ripard | 658a731 | 2020-09-03 10:01:09 +0200 | [diff] [blame] | 268 | u32 ret = 0; |
Maxime Ripard | 62c5d55 | 2020-09-03 10:00:48 +0200 | [diff] [blame] | 269 | |
Maxime Ripard | 658a731 | 2020-09-03 10:01:09 +0200 | [diff] [blame] | 270 | ret |= VC4_SET_FIELD((level >> 6), |
| 271 | PV5_CONTROL_FIFO_LEVEL_HIGH); |
| 272 | |
| 273 | return ret | VC4_SET_FIELD(level & 0x3f, |
| 274 | PV_CONTROL_FIFO_LEVEL); |
Maxime Ripard | 62c5d55 | 2020-09-03 10:00:48 +0200 | [diff] [blame] | 275 | } |
| 276 | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 277 | /* |
Eric Anholt | a86773d | 2016-12-14 11:46:15 -0800 | [diff] [blame] | 278 | * Returns the encoder attached to the CRTC. |
| 279 | * |
| 280 | * VC4 can only scan out to one encoder at a time, while the DRM core |
| 281 | * allows drivers to push pixels to more than one encoder from the |
| 282 | * same CRTC. |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 283 | */ |
Maxime Ripard | d0229c3 | 2021-10-25 17:28:56 +0200 | [diff] [blame] | 284 | struct drm_encoder *vc4_get_crtc_encoder(struct drm_crtc *crtc, |
Maxime Ripard | 94c1adc | 2021-10-25 17:28:58 +0200 | [diff] [blame] | 285 | struct drm_crtc_state *state) |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 286 | { |
Maxime Ripard | 94c1adc | 2021-10-25 17:28:58 +0200 | [diff] [blame] | 287 | struct drm_encoder *encoder; |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 288 | |
Maxime Ripard | 94c1adc | 2021-10-25 17:28:58 +0200 | [diff] [blame] | 289 | WARN_ON(hweight32(state->encoder_mask) > 1); |
Maxime Ripard | 5a184d9 | 2021-05-07 17:05:07 +0200 | [diff] [blame] | 290 | |
Maxime Ripard | 94c1adc | 2021-10-25 17:28:58 +0200 | [diff] [blame] | 291 | drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) |
| 292 | return encoder; |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 293 | |
Eric Anholt | a86773d | 2016-12-14 11:46:15 -0800 | [diff] [blame] | 294 | return NULL; |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 295 | } |
| 296 | |
Maxime Ripard | 5ffabf5 | 2020-09-03 10:00:52 +0200 | [diff] [blame] | 297 | static void vc4_crtc_pixelvalve_reset(struct drm_crtc *crtc) |
| 298 | { |
| 299 | struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc); |
| 300 | |
| 301 | /* The PV needs to be disabled before it can be flushed */ |
| 302 | CRTC_WRITE(PV_CONTROL, CRTC_READ(PV_CONTROL) & ~PV_CONTROL_EN); |
| 303 | CRTC_WRITE(PV_CONTROL, CRTC_READ(PV_CONTROL) | PV_CONTROL_FIFO_CLR); |
| 304 | } |
| 305 | |
Maxime Ripard | d6faf94 | 2021-10-25 17:28:57 +0200 | [diff] [blame] | 306 | static void vc4_crtc_config_pv(struct drm_crtc *crtc, struct drm_encoder *encoder, |
| 307 | struct drm_atomic_state *state) |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 308 | { |
Maxime Ripard | 658a731 | 2020-09-03 10:01:09 +0200 | [diff] [blame] | 309 | struct drm_device *dev = crtc->dev; |
| 310 | struct vc4_dev *vc4 = to_vc4_dev(dev); |
Eric Anholt | a86773d | 2016-12-14 11:46:15 -0800 | [diff] [blame] | 311 | struct vc4_encoder *vc4_encoder = to_vc4_encoder(encoder); |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 312 | struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc); |
Maxime Ripard | 644df22 | 2020-09-03 10:00:39 +0200 | [diff] [blame] | 313 | const struct vc4_pv_data *pv_data = vc4_crtc_to_vc4_pv_data(vc4_crtc); |
Maxime Ripard | c688398 | 2021-05-07 17:05:06 +0200 | [diff] [blame] | 314 | struct drm_crtc_state *crtc_state = crtc->state; |
| 315 | struct drm_display_mode *mode = &crtc_state->adjusted_mode; |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 316 | bool interlace = mode->flags & DRM_MODE_FLAG_INTERLACE; |
Eric Anholt | dfccd93 | 2016-09-29 15:34:44 -0700 | [diff] [blame] | 317 | u32 pixel_rep = (mode->flags & DRM_MODE_FLAG_DBLCLK) ? 2 : 1; |
Eric Anholt | a86773d | 2016-12-14 11:46:15 -0800 | [diff] [blame] | 318 | bool is_dsi = (vc4_encoder->type == VC4_ENCODER_TYPE_DSI0 || |
| 319 | vc4_encoder->type == VC4_ENCODER_TYPE_DSI1); |
| 320 | u32 format = is_dsi ? PV_CONTROL_FORMAT_DSIV_24 : PV_CONTROL_FORMAT_24; |
Maxime Ripard | 644df22 | 2020-09-03 10:00:39 +0200 | [diff] [blame] | 321 | u8 ppc = pv_data->pixels_per_clock; |
Maxime Ripard | be26296 | 2020-09-03 10:00:53 +0200 | [diff] [blame] | 322 | bool debug_dump_regs = false; |
| 323 | |
| 324 | if (debug_dump_regs) { |
| 325 | struct drm_printer p = drm_info_printer(&vc4_crtc->pdev->dev); |
| 326 | dev_info(&vc4_crtc->pdev->dev, "CRTC %d regs before:\n", |
| 327 | drm_crtc_index(crtc)); |
| 328 | drm_print_regset32(&p, &vc4_crtc->regset); |
| 329 | } |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 330 | |
Maxime Ripard | 5ffabf5 | 2020-09-03 10:00:52 +0200 | [diff] [blame] | 331 | vc4_crtc_pixelvalve_reset(crtc); |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 332 | |
| 333 | CRTC_WRITE(PV_HORZA, |
Maxime Ripard | 644df22 | 2020-09-03 10:00:39 +0200 | [diff] [blame] | 334 | VC4_SET_FIELD((mode->htotal - mode->hsync_end) * pixel_rep / ppc, |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 335 | PV_HORZA_HBP) | |
Maxime Ripard | 644df22 | 2020-09-03 10:00:39 +0200 | [diff] [blame] | 336 | VC4_SET_FIELD((mode->hsync_end - mode->hsync_start) * pixel_rep / ppc, |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 337 | PV_HORZA_HSYNC)); |
Maxime Ripard | 644df22 | 2020-09-03 10:00:39 +0200 | [diff] [blame] | 338 | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 339 | CRTC_WRITE(PV_HORZB, |
Maxime Ripard | 644df22 | 2020-09-03 10:00:39 +0200 | [diff] [blame] | 340 | VC4_SET_FIELD((mode->hsync_start - mode->hdisplay) * pixel_rep / ppc, |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 341 | PV_HORZB_HFP) | |
Maxime Ripard | 644df22 | 2020-09-03 10:00:39 +0200 | [diff] [blame] | 342 | VC4_SET_FIELD(mode->hdisplay * pixel_rep / ppc, |
| 343 | PV_HORZB_HACTIVE)); |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 344 | |
Eric Anholt | a7c5047 | 2016-02-15 17:31:41 -0800 | [diff] [blame] | 345 | CRTC_WRITE(PV_VERTA, |
Eric Anholt | 682e62c | 2016-09-28 17:30:25 -0700 | [diff] [blame] | 346 | VC4_SET_FIELD(mode->crtc_vtotal - mode->crtc_vsync_end, |
Eric Anholt | a7c5047 | 2016-02-15 17:31:41 -0800 | [diff] [blame] | 347 | PV_VERTA_VBP) | |
Eric Anholt | 682e62c | 2016-09-28 17:30:25 -0700 | [diff] [blame] | 348 | VC4_SET_FIELD(mode->crtc_vsync_end - mode->crtc_vsync_start, |
Eric Anholt | a7c5047 | 2016-02-15 17:31:41 -0800 | [diff] [blame] | 349 | PV_VERTA_VSYNC)); |
| 350 | CRTC_WRITE(PV_VERTB, |
Eric Anholt | 682e62c | 2016-09-28 17:30:25 -0700 | [diff] [blame] | 351 | VC4_SET_FIELD(mode->crtc_vsync_start - mode->crtc_vdisplay, |
Eric Anholt | a7c5047 | 2016-02-15 17:31:41 -0800 | [diff] [blame] | 352 | PV_VERTB_VFP) | |
Eric Anholt | 682e62c | 2016-09-28 17:30:25 -0700 | [diff] [blame] | 353 | VC4_SET_FIELD(mode->crtc_vdisplay, PV_VERTB_VACTIVE)); |
Eric Anholt | a7c5047 | 2016-02-15 17:31:41 -0800 | [diff] [blame] | 354 | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 355 | if (interlace) { |
| 356 | CRTC_WRITE(PV_VERTA_EVEN, |
Eric Anholt | 682e62c | 2016-09-28 17:30:25 -0700 | [diff] [blame] | 357 | VC4_SET_FIELD(mode->crtc_vtotal - |
| 358 | mode->crtc_vsync_end - 1, |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 359 | PV_VERTA_VBP) | |
Eric Anholt | 682e62c | 2016-09-28 17:30:25 -0700 | [diff] [blame] | 360 | VC4_SET_FIELD(mode->crtc_vsync_end - |
| 361 | mode->crtc_vsync_start, |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 362 | PV_VERTA_VSYNC)); |
| 363 | CRTC_WRITE(PV_VERTB_EVEN, |
Eric Anholt | 682e62c | 2016-09-28 17:30:25 -0700 | [diff] [blame] | 364 | VC4_SET_FIELD(mode->crtc_vsync_start - |
| 365 | mode->crtc_vdisplay, |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 366 | PV_VERTB_VFP) | |
Eric Anholt | 682e62c | 2016-09-28 17:30:25 -0700 | [diff] [blame] | 367 | VC4_SET_FIELD(mode->crtc_vdisplay, PV_VERTB_VACTIVE)); |
| 368 | |
| 369 | /* We set up first field even mode for HDMI. VEC's |
| 370 | * NTSC mode would want first field odd instead, once |
| 371 | * we support it (to do so, set ODD_FIRST and put the |
| 372 | * delay in VSYNCD_EVEN instead). |
| 373 | */ |
| 374 | CRTC_WRITE(PV_V_CONTROL, |
| 375 | PV_VCONTROL_CONTINUOUS | |
Eric Anholt | a86773d | 2016-12-14 11:46:15 -0800 | [diff] [blame] | 376 | (is_dsi ? PV_VCONTROL_DSI : 0) | |
Eric Anholt | 682e62c | 2016-09-28 17:30:25 -0700 | [diff] [blame] | 377 | PV_VCONTROL_INTERLACE | |
Eric Anholt | dfccd93 | 2016-09-29 15:34:44 -0700 | [diff] [blame] | 378 | VC4_SET_FIELD(mode->htotal * pixel_rep / 2, |
Eric Anholt | 682e62c | 2016-09-28 17:30:25 -0700 | [diff] [blame] | 379 | PV_VCONTROL_ODD_DELAY)); |
| 380 | CRTC_WRITE(PV_VSYNCD_EVEN, 0); |
| 381 | } else { |
Eric Anholt | a86773d | 2016-12-14 11:46:15 -0800 | [diff] [blame] | 382 | CRTC_WRITE(PV_V_CONTROL, |
| 383 | PV_VCONTROL_CONTINUOUS | |
| 384 | (is_dsi ? PV_VCONTROL_DSI : 0)); |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 385 | } |
| 386 | |
Maxime Ripard | ebd11f7 | 2020-05-27 17:47:58 +0200 | [diff] [blame] | 387 | if (is_dsi) |
| 388 | CRTC_WRITE(PV_HACT_ACT, mode->hdisplay * pixel_rep); |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 389 | |
Maxime Ripard | 658a731 | 2020-09-03 10:01:09 +0200 | [diff] [blame] | 390 | if (vc4->hvs->hvs5) |
| 391 | CRTC_WRITE(PV_MUX_CFG, |
| 392 | VC4_SET_FIELD(PV_MUX_CFG_RGB_PIXEL_MUX_MODE_NO_SWAP, |
| 393 | PV_MUX_CFG_RGB_PIXEL_MUX_MODE)); |
| 394 | |
Maxime Ripard | 9e30cfd | 2020-09-03 10:01:03 +0200 | [diff] [blame] | 395 | CRTC_WRITE(PV_CONTROL, PV_CONTROL_FIFO_CLR | |
Maxime Ripard | 62c5d55 | 2020-09-03 10:00:48 +0200 | [diff] [blame] | 396 | vc4_crtc_get_fifo_full_level_bits(vc4_crtc, format) | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 397 | VC4_SET_FIELD(format, PV_CONTROL_FORMAT) | |
Eric Anholt | dfccd93 | 2016-09-29 15:34:44 -0700 | [diff] [blame] | 398 | VC4_SET_FIELD(pixel_rep - 1, PV_CONTROL_PIXEL_REP) | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 399 | PV_CONTROL_CLR_AT_START | |
| 400 | PV_CONTROL_TRIGGER_UNDERFLOW | |
| 401 | PV_CONTROL_WAIT_HSTART | |
Eric Anholt | a86773d | 2016-12-14 11:46:15 -0800 | [diff] [blame] | 402 | VC4_SET_FIELD(vc4_encoder->clock_select, |
Maxime Ripard | a5c4b75 | 2020-09-03 10:00:44 +0200 | [diff] [blame] | 403 | PV_CONTROL_CLK_SELECT)); |
Eric Anholt | e582b6c | 2016-03-31 18:38:20 -0700 | [diff] [blame] | 404 | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 405 | if (debug_dump_regs) { |
Eric Anholt | 3051719 | 2019-02-20 13:03:38 -0800 | [diff] [blame] | 406 | struct drm_printer p = drm_info_printer(&vc4_crtc->pdev->dev); |
| 407 | dev_info(&vc4_crtc->pdev->dev, "CRTC %d regs after:\n", |
| 408 | drm_crtc_index(crtc)); |
| 409 | drm_print_regset32(&p, &vc4_crtc->regset); |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 410 | } |
| 411 | } |
| 412 | |
| 413 | static void require_hvs_enabled(struct drm_device *dev) |
| 414 | { |
| 415 | struct vc4_dev *vc4 = to_vc4_dev(dev); |
| 416 | |
| 417 | WARN_ON_ONCE((HVS_READ(SCALER_DISPCTRL) & SCALER_DISPCTRL_ENABLE) != |
| 418 | SCALER_DISPCTRL_ENABLE); |
| 419 | } |
| 420 | |
Maxime Ripard | 8d91474 | 2020-12-15 16:42:36 +0100 | [diff] [blame] | 421 | static int vc4_crtc_disable(struct drm_crtc *crtc, |
Maxime Ripard | b601c16 | 2021-05-07 17:05:08 +0200 | [diff] [blame] | 422 | struct drm_encoder *encoder, |
Maxime Ripard | 8d91474 | 2020-12-15 16:42:36 +0100 | [diff] [blame] | 423 | struct drm_atomic_state *state, |
| 424 | unsigned int channel) |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 425 | { |
Maxime Ripard | 792c313 | 2020-09-03 10:01:00 +0200 | [diff] [blame] | 426 | struct vc4_encoder *vc4_encoder = to_vc4_encoder(encoder); |
Maxime Ripard | 2d14ffe | 2020-09-03 10:01:06 +0200 | [diff] [blame] | 427 | struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc); |
| 428 | struct drm_device *dev = crtc->dev; |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 429 | int ret; |
Maxime Ripard | 8175287 | 2020-06-11 15:36:47 +0200 | [diff] [blame] | 430 | |
Maxime Ripard | 5d8514e | 2020-06-11 15:36:54 +0200 | [diff] [blame] | 431 | CRTC_WRITE(PV_V_CONTROL, |
| 432 | CRTC_READ(PV_V_CONTROL) & ~PV_VCONTROL_VIDEN); |
| 433 | ret = wait_for(!(CRTC_READ(PV_V_CONTROL) & PV_VCONTROL_VIDEN), 1); |
| 434 | WARN_ONCE(ret, "Timeout waiting for !PV_VCONTROL_VIDEN\n"); |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 435 | |
Maxime Ripard | b7cb67a | 2020-09-03 10:01:01 +0200 | [diff] [blame] | 436 | /* |
| 437 | * This delay is needed to avoid to get a pixel stuck in an |
| 438 | * unflushable FIFO between the pixelvalve and the HDMI |
| 439 | * controllers on the BCM2711. |
| 440 | * |
| 441 | * Timing is fairly sensitive here, so mdelay is the safest |
| 442 | * approach. |
| 443 | * |
| 444 | * If it was to be reworked, the stuck pixel happens on a |
| 445 | * BCM2711 when changing mode with a good probability, so a |
| 446 | * script that changes mode on a regular basis should trigger |
| 447 | * the bug after less than 10 attempts. It manifests itself with |
| 448 | * every pixels being shifted by one to the right, and thus the |
| 449 | * last pixel of a line actually being displayed as the first |
| 450 | * pixel on the next line. |
| 451 | */ |
| 452 | mdelay(20); |
| 453 | |
Maxime Ripard | 2d14ffe | 2020-09-03 10:01:06 +0200 | [diff] [blame] | 454 | if (vc4_encoder && vc4_encoder->post_crtc_disable) |
Maxime Ripard | 8d91474 | 2020-12-15 16:42:36 +0100 | [diff] [blame] | 455 | vc4_encoder->post_crtc_disable(encoder, state); |
Maxime Ripard | 792c313 | 2020-09-03 10:01:00 +0200 | [diff] [blame] | 456 | |
Maxime Ripard | 0d2b96a | 2020-09-03 10:01:02 +0200 | [diff] [blame] | 457 | vc4_crtc_pixelvalve_reset(crtc); |
Maxime Ripard | 2d14ffe | 2020-09-03 10:01:06 +0200 | [diff] [blame] | 458 | vc4_hvs_stop_channel(dev, channel); |
Boris Brezillon | edeb729f | 2017-06-16 10:30:33 +0200 | [diff] [blame] | 459 | |
Maxime Ripard | 2d14ffe | 2020-09-03 10:01:06 +0200 | [diff] [blame] | 460 | if (vc4_encoder && vc4_encoder->post_crtc_powerdown) |
Maxime Ripard | 8d91474 | 2020-12-15 16:42:36 +0100 | [diff] [blame] | 461 | vc4_encoder->post_crtc_powerdown(encoder, state); |
Maxime Ripard | 792c313 | 2020-09-03 10:01:00 +0200 | [diff] [blame] | 462 | |
Maxime Ripard | 2d14ffe | 2020-09-03 10:01:06 +0200 | [diff] [blame] | 463 | return 0; |
| 464 | } |
| 465 | |
Maxime Ripard | b601c16 | 2021-05-07 17:05:08 +0200 | [diff] [blame] | 466 | static struct drm_encoder *vc4_crtc_get_encoder_by_type(struct drm_crtc *crtc, |
| 467 | enum vc4_encoder_type type) |
| 468 | { |
| 469 | struct drm_encoder *encoder; |
| 470 | |
| 471 | drm_for_each_encoder(encoder, crtc->dev) { |
| 472 | struct vc4_encoder *vc4_encoder = to_vc4_encoder(encoder); |
| 473 | |
| 474 | if (vc4_encoder->type == type) |
| 475 | return encoder; |
| 476 | } |
| 477 | |
| 478 | return NULL; |
| 479 | } |
| 480 | |
Maxime Ripard | 875a4d5 | 2020-09-03 10:01:07 +0200 | [diff] [blame] | 481 | int vc4_crtc_disable_at_boot(struct drm_crtc *crtc) |
| 482 | { |
| 483 | struct drm_device *drm = crtc->dev; |
| 484 | struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc); |
Maxime Ripard | b601c16 | 2021-05-07 17:05:08 +0200 | [diff] [blame] | 485 | enum vc4_encoder_type encoder_type; |
| 486 | const struct vc4_pv_data *pv_data; |
| 487 | struct drm_encoder *encoder; |
Maxime Ripard | bca10db | 2021-09-23 20:50:13 +0200 | [diff] [blame] | 488 | struct vc4_hdmi *vc4_hdmi; |
Maxime Ripard | b601c16 | 2021-05-07 17:05:08 +0200 | [diff] [blame] | 489 | unsigned encoder_sel; |
Maxime Ripard | 875a4d5 | 2020-09-03 10:01:07 +0200 | [diff] [blame] | 490 | int channel; |
Maxime Ripard | bca10db | 2021-09-23 20:50:13 +0200 | [diff] [blame] | 491 | int ret; |
Maxime Ripard | 875a4d5 | 2020-09-03 10:01:07 +0200 | [diff] [blame] | 492 | |
| 493 | if (!(of_device_is_compatible(vc4_crtc->pdev->dev.of_node, |
| 494 | "brcm,bcm2711-pixelvalve2") || |
| 495 | of_device_is_compatible(vc4_crtc->pdev->dev.of_node, |
| 496 | "brcm,bcm2711-pixelvalve4"))) |
| 497 | return 0; |
| 498 | |
| 499 | if (!(CRTC_READ(PV_CONTROL) & PV_CONTROL_EN)) |
| 500 | return 0; |
| 501 | |
| 502 | if (!(CRTC_READ(PV_V_CONTROL) & PV_VCONTROL_VIDEN)) |
| 503 | return 0; |
| 504 | |
| 505 | channel = vc4_hvs_get_fifo_from_output(drm, vc4_crtc->data->hvs_output); |
| 506 | if (channel < 0) |
| 507 | return 0; |
| 508 | |
Maxime Ripard | b601c16 | 2021-05-07 17:05:08 +0200 | [diff] [blame] | 509 | encoder_sel = VC4_GET_FIELD(CRTC_READ(PV_CONTROL), PV_CONTROL_CLK_SELECT); |
| 510 | if (WARN_ON(encoder_sel != 0)) |
| 511 | return 0; |
| 512 | |
| 513 | pv_data = vc4_crtc_to_vc4_pv_data(vc4_crtc); |
| 514 | encoder_type = pv_data->encoder_types[encoder_sel]; |
| 515 | encoder = vc4_crtc_get_encoder_by_type(crtc, encoder_type); |
| 516 | if (WARN_ON(!encoder)) |
| 517 | return 0; |
| 518 | |
Maxime Ripard | bca10db | 2021-09-23 20:50:13 +0200 | [diff] [blame] | 519 | vc4_hdmi = encoder_to_vc4_hdmi(encoder); |
| 520 | ret = pm_runtime_resume_and_get(&vc4_hdmi->pdev->dev); |
| 521 | if (ret) |
| 522 | return ret; |
| 523 | |
| 524 | ret = vc4_crtc_disable(crtc, encoder, NULL, channel); |
| 525 | if (ret) |
| 526 | return ret; |
| 527 | |
| 528 | ret = pm_runtime_put(&vc4_hdmi->pdev->dev); |
| 529 | if (ret) |
| 530 | return ret; |
| 531 | |
| 532 | return 0; |
Maxime Ripard | 875a4d5 | 2020-09-03 10:01:07 +0200 | [diff] [blame] | 533 | } |
| 534 | |
Maxime Ripard | 2d14ffe | 2020-09-03 10:01:06 +0200 | [diff] [blame] | 535 | static void vc4_crtc_atomic_disable(struct drm_crtc *crtc, |
Maxime Ripard | 351f950 | 2020-10-08 14:44:08 +0200 | [diff] [blame] | 536 | struct drm_atomic_state *state) |
Maxime Ripard | 2d14ffe | 2020-09-03 10:01:06 +0200 | [diff] [blame] | 537 | { |
Maxime Ripard | 351f950 | 2020-10-08 14:44:08 +0200 | [diff] [blame] | 538 | struct drm_crtc_state *old_state = drm_atomic_get_old_crtc_state(state, |
| 539 | crtc); |
Maxime Ripard | 2d14ffe | 2020-09-03 10:01:06 +0200 | [diff] [blame] | 540 | struct vc4_crtc_state *old_vc4_state = to_vc4_crtc_state(old_state); |
Maxime Ripard | 94c1adc | 2021-10-25 17:28:58 +0200 | [diff] [blame] | 541 | struct drm_encoder *encoder = vc4_get_crtc_encoder(crtc, old_state); |
Maxime Ripard | 2d14ffe | 2020-09-03 10:01:06 +0200 | [diff] [blame] | 542 | struct drm_device *dev = crtc->dev; |
| 543 | |
Maxime Ripard | e1a7094 | 2021-10-25 17:28:59 +0200 | [diff] [blame] | 544 | drm_dbg(dev, "Disabling CRTC %s (%u) connected to Encoder %s (%u)", |
| 545 | crtc->name, crtc->base.id, encoder->name, encoder->base.id); |
| 546 | |
Maxime Ripard | 2d14ffe | 2020-09-03 10:01:06 +0200 | [diff] [blame] | 547 | require_hvs_enabled(dev); |
| 548 | |
| 549 | /* Disable vblank irq handling before crtc is disabled. */ |
| 550 | drm_crtc_vblank_off(crtc); |
| 551 | |
Maxime Ripard | b601c16 | 2021-05-07 17:05:08 +0200 | [diff] [blame] | 552 | vc4_crtc_disable(crtc, encoder, state, old_vc4_state->assigned_channel); |
Maxime Ripard | 2d14ffe | 2020-09-03 10:01:06 +0200 | [diff] [blame] | 553 | |
Boris Brezillon | edeb729f | 2017-06-16 10:30:33 +0200 | [diff] [blame] | 554 | /* |
| 555 | * Make sure we issue a vblank event after disabling the CRTC if |
| 556 | * someone was waiting it. |
| 557 | */ |
| 558 | if (crtc->state->event) { |
| 559 | unsigned long flags; |
| 560 | |
| 561 | spin_lock_irqsave(&dev->event_lock, flags); |
| 562 | drm_crtc_send_vblank_event(crtc, crtc->state->event); |
| 563 | crtc->state->event = NULL; |
| 564 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 565 | } |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 566 | } |
| 567 | |
Laurent Pinchart | 0b20a0f | 2017-06-30 12:36:44 +0300 | [diff] [blame] | 568 | static void vc4_crtc_atomic_enable(struct drm_crtc *crtc, |
Maxime Ripard | 351f950 | 2020-10-08 14:44:08 +0200 | [diff] [blame] | 569 | struct drm_atomic_state *state) |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 570 | { |
Maxime Ripard | 94c1adc | 2021-10-25 17:28:58 +0200 | [diff] [blame] | 571 | struct drm_crtc_state *new_state = drm_atomic_get_new_crtc_state(state, |
| 572 | crtc); |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 573 | struct drm_device *dev = crtc->dev; |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 574 | struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc); |
Maxime Ripard | 94c1adc | 2021-10-25 17:28:58 +0200 | [diff] [blame] | 575 | struct drm_encoder *encoder = vc4_get_crtc_encoder(crtc, new_state); |
Maxime Ripard | 792c313 | 2020-09-03 10:01:00 +0200 | [diff] [blame] | 576 | struct vc4_encoder *vc4_encoder = to_vc4_encoder(encoder); |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 577 | |
Maxime Ripard | e1a7094 | 2021-10-25 17:28:59 +0200 | [diff] [blame] | 578 | drm_dbg(dev, "Enabling CRTC %s (%u) connected to Encoder %s (%u)", |
| 579 | crtc->name, crtc->base.id, encoder->name, encoder->base.id); |
| 580 | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 581 | require_hvs_enabled(dev); |
| 582 | |
Boris Brezillon | 1ed134e | 2017-06-22 22:25:26 +0200 | [diff] [blame] | 583 | /* Enable vblank irq handling before crtc is started otherwise |
| 584 | * drm_crtc_get_vblank() fails in vc4_crtc_update_dlist(). |
| 585 | */ |
| 586 | drm_crtc_vblank_on(crtc); |
Boris Brezillon | 1ed134e | 2017-06-22 22:25:26 +0200 | [diff] [blame] | 587 | |
Maxime Ripard | ee6965c8 | 2020-12-15 16:42:35 +0100 | [diff] [blame] | 588 | vc4_hvs_atomic_enable(crtc, state); |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 589 | |
Maxime Ripard | 792c313 | 2020-09-03 10:01:00 +0200 | [diff] [blame] | 590 | if (vc4_encoder->pre_crtc_configure) |
Maxime Ripard | 8d91474 | 2020-12-15 16:42:36 +0100 | [diff] [blame] | 591 | vc4_encoder->pre_crtc_configure(encoder, state); |
Maxime Ripard | 792c313 | 2020-09-03 10:01:00 +0200 | [diff] [blame] | 592 | |
Maxime Ripard | d6faf94 | 2021-10-25 17:28:57 +0200 | [diff] [blame] | 593 | vc4_crtc_config_pv(crtc, encoder, state); |
Maxime Ripard | 4b72b10 | 2020-09-03 10:00:59 +0200 | [diff] [blame] | 594 | |
| 595 | CRTC_WRITE(PV_CONTROL, CRTC_READ(PV_CONTROL) | PV_CONTROL_EN); |
| 596 | |
Maxime Ripard | 792c313 | 2020-09-03 10:01:00 +0200 | [diff] [blame] | 597 | if (vc4_encoder->pre_crtc_enable) |
Maxime Ripard | 8d91474 | 2020-12-15 16:42:36 +0100 | [diff] [blame] | 598 | vc4_encoder->pre_crtc_enable(encoder, state); |
Maxime Ripard | 792c313 | 2020-09-03 10:01:00 +0200 | [diff] [blame] | 599 | |
Boris Brezillon | 008095e | 2018-07-03 09:50:22 +0200 | [diff] [blame] | 600 | /* When feeding the transposer block the pixelvalve is unneeded and |
| 601 | * should not be enabled. |
| 602 | */ |
Maxime Ripard | 5d8514e | 2020-06-11 15:36:54 +0200 | [diff] [blame] | 603 | CRTC_WRITE(PV_V_CONTROL, |
| 604 | CRTC_READ(PV_V_CONTROL) | PV_VCONTROL_VIDEN); |
Maxime Ripard | 792c313 | 2020-09-03 10:01:00 +0200 | [diff] [blame] | 605 | |
| 606 | if (vc4_encoder->post_crtc_enable) |
Maxime Ripard | 8d91474 | 2020-12-15 16:42:36 +0100 | [diff] [blame] | 607 | vc4_encoder->post_crtc_enable(encoder, state); |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 608 | } |
| 609 | |
Jose Abreu | c50a115 | 2017-05-25 15:19:22 +0100 | [diff] [blame] | 610 | static enum drm_mode_status vc4_crtc_mode_valid(struct drm_crtc *crtc, |
| 611 | const struct drm_display_mode *mode) |
Mario Kleiner | acc1be1 | 2016-07-19 20:58:58 +0200 | [diff] [blame] | 612 | { |
Mario Kleiner | 3645146 | 2016-07-19 20:58:59 +0200 | [diff] [blame] | 613 | /* Do not allow doublescan modes from user space */ |
Jose Abreu | c50a115 | 2017-05-25 15:19:22 +0100 | [diff] [blame] | 614 | if (mode->flags & DRM_MODE_FLAG_DBLSCAN) { |
Mario Kleiner | 3645146 | 2016-07-19 20:58:59 +0200 | [diff] [blame] | 615 | DRM_DEBUG_KMS("[CRTC:%d] Doublescan mode rejected.\n", |
| 616 | crtc->base.id); |
Jose Abreu | c50a115 | 2017-05-25 15:19:22 +0100 | [diff] [blame] | 617 | return MODE_NO_DBLESCAN; |
Mario Kleiner | 3645146 | 2016-07-19 20:58:59 +0200 | [diff] [blame] | 618 | } |
| 619 | |
Jose Abreu | c50a115 | 2017-05-25 15:19:22 +0100 | [diff] [blame] | 620 | return MODE_OK; |
Mario Kleiner | acc1be1 | 2016-07-19 20:58:58 +0200 | [diff] [blame] | 621 | } |
| 622 | |
Boris Brezillon | 666e735 | 2018-12-06 15:24:38 +0100 | [diff] [blame] | 623 | void vc4_crtc_get_margins(struct drm_crtc_state *state, |
| 624 | unsigned int *left, unsigned int *right, |
| 625 | unsigned int *top, unsigned int *bottom) |
| 626 | { |
| 627 | struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(state); |
| 628 | struct drm_connector_state *conn_state; |
| 629 | struct drm_connector *conn; |
| 630 | int i; |
| 631 | |
| 632 | *left = vc4_state->margins.left; |
| 633 | *right = vc4_state->margins.right; |
| 634 | *top = vc4_state->margins.top; |
| 635 | *bottom = vc4_state->margins.bottom; |
| 636 | |
| 637 | /* We have to interate over all new connector states because |
| 638 | * vc4_crtc_get_margins() might be called before |
| 639 | * vc4_crtc_atomic_check() which means margins info in vc4_crtc_state |
| 640 | * might be outdated. |
| 641 | */ |
| 642 | for_each_new_connector_in_state(state->state, conn, conn_state, i) { |
| 643 | if (conn_state->crtc != state->crtc) |
| 644 | continue; |
| 645 | |
| 646 | *left = conn_state->tv.margins.left; |
| 647 | *right = conn_state->tv.margins.right; |
| 648 | *top = conn_state->tv.margins.top; |
| 649 | *bottom = conn_state->tv.margins.bottom; |
| 650 | break; |
| 651 | } |
| 652 | } |
| 653 | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 654 | static int vc4_crtc_atomic_check(struct drm_crtc *crtc, |
Maxime Ripard | 29b77ad | 2020-10-28 13:32:21 +0100 | [diff] [blame] | 655 | struct drm_atomic_state *state) |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 656 | { |
Maxime Ripard | 29b77ad | 2020-10-28 13:32:21 +0100 | [diff] [blame] | 657 | struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state, |
| 658 | crtc); |
| 659 | struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(crtc_state); |
Boris Brezillon | 008095e | 2018-07-03 09:50:22 +0200 | [diff] [blame] | 660 | struct drm_connector *conn; |
| 661 | struct drm_connector_state *conn_state; |
Maxime Ripard | 16e1010 | 2021-10-25 17:29:03 +0200 | [diff] [blame] | 662 | struct drm_encoder *encoder; |
Boris Brezillon | 008095e | 2018-07-03 09:50:22 +0200 | [diff] [blame] | 663 | int ret, i; |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 664 | |
Maxime Ripard | ee6965c8 | 2020-12-15 16:42:35 +0100 | [diff] [blame] | 665 | ret = vc4_hvs_atomic_check(crtc, state); |
Eric Anholt | d8dbf44 | 2015-12-28 13:25:41 -0800 | [diff] [blame] | 666 | if (ret) |
| 667 | return ret; |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 668 | |
Maxime Ripard | 16e1010 | 2021-10-25 17:29:03 +0200 | [diff] [blame] | 669 | encoder = vc4_get_crtc_encoder(crtc, crtc_state); |
| 670 | if (encoder) { |
| 671 | const struct drm_display_mode *mode = &crtc_state->adjusted_mode; |
| 672 | struct vc4_encoder *vc4_encoder = to_vc4_encoder(encoder); |
| 673 | |
| 674 | mode = &crtc_state->adjusted_mode; |
| 675 | if (vc4_encoder->type == VC4_ENCODER_TYPE_HDMI0) { |
| 676 | vc4_state->hvs_load = max(mode->clock * mode->hdisplay / mode->htotal + 1000, |
| 677 | mode->clock * 9 / 10) * 1000; |
| 678 | } else { |
| 679 | vc4_state->hvs_load = mode->clock * 1000; |
| 680 | } |
| 681 | } |
| 682 | |
Maxime Ripard | d74252b | 2020-11-02 14:38:34 +0100 | [diff] [blame] | 683 | for_each_new_connector_in_state(state, conn, conn_state, |
Maxime Ripard | 29b77ad | 2020-10-28 13:32:21 +0100 | [diff] [blame] | 684 | i) { |
Boris Brezillon | 008095e | 2018-07-03 09:50:22 +0200 | [diff] [blame] | 685 | if (conn_state->crtc != crtc) |
| 686 | continue; |
| 687 | |
Boris Brezillon | 666e735 | 2018-12-06 15:24:38 +0100 | [diff] [blame] | 688 | vc4_state->margins.left = conn_state->tv.margins.left; |
| 689 | vc4_state->margins.right = conn_state->tv.margins.right; |
| 690 | vc4_state->margins.top = conn_state->tv.margins.top; |
| 691 | vc4_state->margins.bottom = conn_state->tv.margins.bottom; |
Boris Brezillon | 008095e | 2018-07-03 09:50:22 +0200 | [diff] [blame] | 692 | break; |
| 693 | } |
| 694 | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 695 | return 0; |
| 696 | } |
| 697 | |
Shawn Guo | 0d5f46f | 2017-02-07 17:16:34 +0800 | [diff] [blame] | 698 | static int vc4_enable_vblank(struct drm_crtc *crtc) |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 699 | { |
Shawn Guo | c77b9ab | 2017-01-09 19:25:45 +0800 | [diff] [blame] | 700 | struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc); |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 701 | |
| 702 | CRTC_WRITE(PV_INTEN, PV_INT_VFP_START); |
| 703 | |
| 704 | return 0; |
| 705 | } |
| 706 | |
Shawn Guo | 0d5f46f | 2017-02-07 17:16:34 +0800 | [diff] [blame] | 707 | static void vc4_disable_vblank(struct drm_crtc *crtc) |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 708 | { |
Shawn Guo | c77b9ab | 2017-01-09 19:25:45 +0800 | [diff] [blame] | 709 | struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc); |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 710 | |
| 711 | CRTC_WRITE(PV_INTEN, 0); |
| 712 | } |
| 713 | |
| 714 | static void vc4_crtc_handle_page_flip(struct vc4_crtc *vc4_crtc) |
| 715 | { |
| 716 | struct drm_crtc *crtc = &vc4_crtc->base; |
| 717 | struct drm_device *dev = crtc->dev; |
Mario Kleiner | 56d1fe0 | 2016-05-18 14:02:46 +0200 | [diff] [blame] | 718 | struct vc4_dev *vc4 = to_vc4_dev(dev); |
Maxime Ripard | eeb6ab4 | 2021-10-25 16:11:07 +0200 | [diff] [blame] | 719 | u32 chan = vc4_crtc->current_hvs_channel; |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 720 | unsigned long flags; |
| 721 | |
| 722 | spin_lock_irqsave(&dev->event_lock, flags); |
Maxime Ripard | 0c250c1 | 2021-10-25 16:11:06 +0200 | [diff] [blame] | 723 | spin_lock(&vc4_crtc->irq_lock); |
Mario Kleiner | 56d1fe0 | 2016-05-18 14:02:46 +0200 | [diff] [blame] | 724 | if (vc4_crtc->event && |
Maxime Ripard | 0c250c1 | 2021-10-25 16:11:06 +0200 | [diff] [blame] | 725 | (vc4_crtc->current_dlist == HVS_READ(SCALER_DISPLACTX(chan)) || |
Maxime Ripard | a16c664 | 2021-10-25 16:11:05 +0200 | [diff] [blame] | 726 | vc4_crtc->feeds_txp)) { |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 727 | drm_crtc_send_vblank_event(crtc, vc4_crtc->event); |
| 728 | vc4_crtc->event = NULL; |
Mario Kleiner | ee7c10e | 2016-05-06 19:26:06 +0200 | [diff] [blame] | 729 | drm_crtc_vblank_put(crtc); |
Boris Brezillon | 531a1b6 | 2019-02-20 16:51:22 +0100 | [diff] [blame] | 730 | |
| 731 | /* Wait for the page flip to unmask the underrun to ensure that |
| 732 | * the display list was updated by the hardware. Before that |
| 733 | * happens, the HVS will be using the previous display list with |
| 734 | * the CRTC and encoder already reconfigured, leading to |
| 735 | * underruns. This can be seen when reconfiguring the CRTC. |
| 736 | */ |
Maxime Ripard | 32a851c | 2020-09-03 10:00:43 +0200 | [diff] [blame] | 737 | vc4_hvs_unmask_underrun(dev, chan); |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 738 | } |
Maxime Ripard | 0c250c1 | 2021-10-25 16:11:06 +0200 | [diff] [blame] | 739 | spin_unlock(&vc4_crtc->irq_lock); |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 740 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 741 | } |
| 742 | |
Boris Brezillon | 008095e | 2018-07-03 09:50:22 +0200 | [diff] [blame] | 743 | void vc4_crtc_handle_vblank(struct vc4_crtc *crtc) |
| 744 | { |
| 745 | crtc->t_vblank = ktime_get(); |
| 746 | drm_crtc_handle_vblank(&crtc->base); |
| 747 | vc4_crtc_handle_page_flip(crtc); |
| 748 | } |
| 749 | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 750 | static irqreturn_t vc4_crtc_irq_handler(int irq, void *data) |
| 751 | { |
| 752 | struct vc4_crtc *vc4_crtc = data; |
| 753 | u32 stat = CRTC_READ(PV_INTSTAT); |
| 754 | irqreturn_t ret = IRQ_NONE; |
| 755 | |
| 756 | if (stat & PV_INT_VFP_START) { |
| 757 | CRTC_WRITE(PV_INTSTAT, PV_INT_VFP_START); |
Boris Brezillon | 008095e | 2018-07-03 09:50:22 +0200 | [diff] [blame] | 758 | vc4_crtc_handle_vblank(vc4_crtc); |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 759 | ret = IRQ_HANDLED; |
| 760 | } |
| 761 | |
| 762 | return ret; |
| 763 | } |
| 764 | |
Eric Anholt | b501bac | 2015-11-30 12:34:01 -0800 | [diff] [blame] | 765 | struct vc4_async_flip_state { |
| 766 | struct drm_crtc *crtc; |
| 767 | struct drm_framebuffer *fb; |
Boris Brezillon | f7aef1c | 2018-04-30 15:32:32 +0200 | [diff] [blame] | 768 | struct drm_framebuffer *old_fb; |
Eric Anholt | b501bac | 2015-11-30 12:34:01 -0800 | [diff] [blame] | 769 | struct drm_pending_vblank_event *event; |
| 770 | |
| 771 | struct vc4_seqno_cb cb; |
| 772 | }; |
| 773 | |
| 774 | /* Called when the V3D execution for the BO being flipped to is done, so that |
| 775 | * we can actually update the plane's address to point to it. |
| 776 | */ |
| 777 | static void |
| 778 | vc4_async_page_flip_complete(struct vc4_seqno_cb *cb) |
| 779 | { |
| 780 | struct vc4_async_flip_state *flip_state = |
| 781 | container_of(cb, struct vc4_async_flip_state, cb); |
| 782 | struct drm_crtc *crtc = flip_state->crtc; |
| 783 | struct drm_device *dev = crtc->dev; |
Eric Anholt | b501bac | 2015-11-30 12:34:01 -0800 | [diff] [blame] | 784 | struct drm_plane *plane = crtc->primary; |
| 785 | |
| 786 | vc4_plane_async_set_fb(plane, flip_state->fb); |
| 787 | if (flip_state->event) { |
| 788 | unsigned long flags; |
| 789 | |
| 790 | spin_lock_irqsave(&dev->event_lock, flags); |
| 791 | drm_crtc_send_vblank_event(crtc, flip_state->event); |
| 792 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 793 | } |
| 794 | |
Mario Kleiner | ee7c10e | 2016-05-06 19:26:06 +0200 | [diff] [blame] | 795 | drm_crtc_vblank_put(crtc); |
Cihangir Akturk | 1d5494e | 2017-08-03 14:58:40 +0300 | [diff] [blame] | 796 | drm_framebuffer_put(flip_state->fb); |
Boris Brezillon | f7aef1c | 2018-04-30 15:32:32 +0200 | [diff] [blame] | 797 | |
| 798 | /* Decrement the BO usecnt in order to keep the inc/dec calls balanced |
| 799 | * when the planes are updated through the async update path. |
| 800 | * FIXME: we should move to generic async-page-flip when it's |
| 801 | * available, so that we can get rid of this hand-made cleanup_fb() |
| 802 | * logic. |
| 803 | */ |
| 804 | if (flip_state->old_fb) { |
| 805 | struct drm_gem_cma_object *cma_bo; |
| 806 | struct vc4_bo *bo; |
| 807 | |
| 808 | cma_bo = drm_fb_cma_get_gem_obj(flip_state->old_fb, 0); |
| 809 | bo = to_vc4_bo(&cma_bo->base); |
| 810 | vc4_bo_dec_usecnt(bo); |
| 811 | drm_framebuffer_put(flip_state->old_fb); |
| 812 | } |
| 813 | |
Eric Anholt | b501bac | 2015-11-30 12:34:01 -0800 | [diff] [blame] | 814 | kfree(flip_state); |
Eric Anholt | b501bac | 2015-11-30 12:34:01 -0800 | [diff] [blame] | 815 | } |
| 816 | |
| 817 | /* Implements async (non-vblank-synced) page flips. |
| 818 | * |
| 819 | * The page flip ioctl needs to return immediately, so we grab the |
| 820 | * modeset semaphore on the pipe, and queue the address update for |
| 821 | * when V3D is done with the BO being flipped to. |
| 822 | */ |
| 823 | static int vc4_async_page_flip(struct drm_crtc *crtc, |
| 824 | struct drm_framebuffer *fb, |
| 825 | struct drm_pending_vblank_event *event, |
| 826 | uint32_t flags) |
| 827 | { |
| 828 | struct drm_device *dev = crtc->dev; |
Eric Anholt | b501bac | 2015-11-30 12:34:01 -0800 | [diff] [blame] | 829 | struct drm_plane *plane = crtc->primary; |
| 830 | int ret = 0; |
| 831 | struct vc4_async_flip_state *flip_state; |
| 832 | struct drm_gem_cma_object *cma_bo = drm_fb_cma_get_gem_obj(fb, 0); |
| 833 | struct vc4_bo *bo = to_vc4_bo(&cma_bo->base); |
| 834 | |
Boris Brezillon | f7aef1c | 2018-04-30 15:32:32 +0200 | [diff] [blame] | 835 | /* Increment the BO usecnt here, so that we never end up with an |
| 836 | * unbalanced number of vc4_bo_{dec,inc}_usecnt() calls when the |
| 837 | * plane is later updated through the non-async path. |
| 838 | * FIXME: we should move to generic async-page-flip when it's |
| 839 | * available, so that we can get rid of this hand-made prepare_fb() |
| 840 | * logic. |
| 841 | */ |
| 842 | ret = vc4_bo_inc_usecnt(bo); |
| 843 | if (ret) |
| 844 | return ret; |
| 845 | |
Eric Anholt | b501bac | 2015-11-30 12:34:01 -0800 | [diff] [blame] | 846 | flip_state = kzalloc(sizeof(*flip_state), GFP_KERNEL); |
Boris Brezillon | f7aef1c | 2018-04-30 15:32:32 +0200 | [diff] [blame] | 847 | if (!flip_state) { |
| 848 | vc4_bo_dec_usecnt(bo); |
Eric Anholt | b501bac | 2015-11-30 12:34:01 -0800 | [diff] [blame] | 849 | return -ENOMEM; |
Boris Brezillon | f7aef1c | 2018-04-30 15:32:32 +0200 | [diff] [blame] | 850 | } |
Eric Anholt | b501bac | 2015-11-30 12:34:01 -0800 | [diff] [blame] | 851 | |
Cihangir Akturk | 1d5494e | 2017-08-03 14:58:40 +0300 | [diff] [blame] | 852 | drm_framebuffer_get(fb); |
Eric Anholt | b501bac | 2015-11-30 12:34:01 -0800 | [diff] [blame] | 853 | flip_state->fb = fb; |
| 854 | flip_state->crtc = crtc; |
| 855 | flip_state->event = event; |
| 856 | |
Boris Brezillon | f7aef1c | 2018-04-30 15:32:32 +0200 | [diff] [blame] | 857 | /* Save the current FB before it's replaced by the new one in |
| 858 | * drm_atomic_set_fb_for_plane(). We'll need the old FB in |
| 859 | * vc4_async_page_flip_complete() to decrement the BO usecnt and keep |
| 860 | * it consistent. |
| 861 | * FIXME: we should move to generic async-page-flip when it's |
| 862 | * available, so that we can get rid of this hand-made cleanup_fb() |
| 863 | * logic. |
| 864 | */ |
| 865 | flip_state->old_fb = plane->state->fb; |
| 866 | if (flip_state->old_fb) |
| 867 | drm_framebuffer_get(flip_state->old_fb); |
| 868 | |
Mario Kleiner | ee7c10e | 2016-05-06 19:26:06 +0200 | [diff] [blame] | 869 | WARN_ON(drm_crtc_vblank_get(crtc) != 0); |
| 870 | |
Eric Anholt | b501bac | 2015-11-30 12:34:01 -0800 | [diff] [blame] | 871 | /* Immediately update the plane's legacy fb pointer, so that later |
| 872 | * modeset prep sees the state that will be present when the semaphore |
| 873 | * is released. |
| 874 | */ |
| 875 | drm_atomic_set_fb_for_plane(plane->state, fb); |
Eric Anholt | b501bac | 2015-11-30 12:34:01 -0800 | [diff] [blame] | 876 | |
| 877 | vc4_queue_seqno_cb(dev, &flip_state->cb, bo->seqno, |
| 878 | vc4_async_page_flip_complete); |
| 879 | |
| 880 | /* Driver takes ownership of state on successful async commit. */ |
| 881 | return 0; |
| 882 | } |
| 883 | |
Maxime Ripard | bdd9647 | 2020-06-11 15:36:48 +0200 | [diff] [blame] | 884 | int vc4_page_flip(struct drm_crtc *crtc, |
| 885 | struct drm_framebuffer *fb, |
| 886 | struct drm_pending_vblank_event *event, |
| 887 | uint32_t flags, |
| 888 | struct drm_modeset_acquire_ctx *ctx) |
Eric Anholt | b501bac | 2015-11-30 12:34:01 -0800 | [diff] [blame] | 889 | { |
| 890 | if (flags & DRM_MODE_PAGE_FLIP_ASYNC) |
| 891 | return vc4_async_page_flip(crtc, fb, event, flags); |
| 892 | else |
Daniel Vetter | 41292b1f | 2017-03-22 22:50:50 +0100 | [diff] [blame] | 893 | return drm_atomic_helper_page_flip(crtc, fb, event, flags, ctx); |
Eric Anholt | b501bac | 2015-11-30 12:34:01 -0800 | [diff] [blame] | 894 | } |
| 895 | |
Maxime Ripard | bdd9647 | 2020-06-11 15:36:48 +0200 | [diff] [blame] | 896 | struct drm_crtc_state *vc4_crtc_duplicate_state(struct drm_crtc *crtc) |
Eric Anholt | d8dbf44 | 2015-12-28 13:25:41 -0800 | [diff] [blame] | 897 | { |
Boris Brezillon | 008095e | 2018-07-03 09:50:22 +0200 | [diff] [blame] | 898 | struct vc4_crtc_state *vc4_state, *old_vc4_state; |
Eric Anholt | d8dbf44 | 2015-12-28 13:25:41 -0800 | [diff] [blame] | 899 | |
| 900 | vc4_state = kzalloc(sizeof(*vc4_state), GFP_KERNEL); |
| 901 | if (!vc4_state) |
| 902 | return NULL; |
| 903 | |
Boris Brezillon | 008095e | 2018-07-03 09:50:22 +0200 | [diff] [blame] | 904 | old_vc4_state = to_vc4_crtc_state(crtc->state); |
Boris Brezillon | 666e735 | 2018-12-06 15:24:38 +0100 | [diff] [blame] | 905 | vc4_state->margins = old_vc4_state->margins; |
Maxime Ripard | 87ebcd4 | 2020-09-03 10:00:46 +0200 | [diff] [blame] | 906 | vc4_state->assigned_channel = old_vc4_state->assigned_channel; |
Boris Brezillon | 008095e | 2018-07-03 09:50:22 +0200 | [diff] [blame] | 907 | |
Eric Anholt | d8dbf44 | 2015-12-28 13:25:41 -0800 | [diff] [blame] | 908 | __drm_atomic_helper_crtc_duplicate_state(crtc, &vc4_state->base); |
| 909 | return &vc4_state->base; |
| 910 | } |
| 911 | |
Maxime Ripard | bdd9647 | 2020-06-11 15:36:48 +0200 | [diff] [blame] | 912 | void vc4_crtc_destroy_state(struct drm_crtc *crtc, |
| 913 | struct drm_crtc_state *state) |
Eric Anholt | d8dbf44 | 2015-12-28 13:25:41 -0800 | [diff] [blame] | 914 | { |
| 915 | struct vc4_dev *vc4 = to_vc4_dev(crtc->dev); |
| 916 | struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(state); |
| 917 | |
Chris Wilson | 71724f7 | 2019-10-03 22:00:58 +0100 | [diff] [blame] | 918 | if (drm_mm_node_allocated(&vc4_state->mm)) { |
Eric Anholt | d8dbf44 | 2015-12-28 13:25:41 -0800 | [diff] [blame] | 919 | unsigned long flags; |
| 920 | |
| 921 | spin_lock_irqsave(&vc4->hvs->mm_lock, flags); |
| 922 | drm_mm_remove_node(&vc4_state->mm); |
| 923 | spin_unlock_irqrestore(&vc4->hvs->mm_lock, flags); |
| 924 | |
| 925 | } |
| 926 | |
Eric Anholt | 7622b25 | 2016-10-10 09:44:06 -0700 | [diff] [blame] | 927 | drm_atomic_helper_crtc_destroy_state(crtc, state); |
Eric Anholt | d8dbf44 | 2015-12-28 13:25:41 -0800 | [diff] [blame] | 928 | } |
| 929 | |
Maxime Ripard | bdd9647 | 2020-06-11 15:36:48 +0200 | [diff] [blame] | 930 | void vc4_crtc_reset(struct drm_crtc *crtc) |
Eric Anholt | 6d6e500 | 2017-03-28 13:13:43 -0700 | [diff] [blame] | 931 | { |
Maxime Ripard | 427c4a0 | 2020-09-23 10:40:31 +0200 | [diff] [blame] | 932 | struct vc4_crtc_state *vc4_crtc_state; |
| 933 | |
Eric Anholt | 6d6e500 | 2017-03-28 13:13:43 -0700 | [diff] [blame] | 934 | if (crtc->state) |
Maarten Lankhorst | 462ce5d | 2019-04-24 17:06:29 +0200 | [diff] [blame] | 935 | vc4_crtc_destroy_state(crtc, crtc->state); |
Maxime Ripard | 427c4a0 | 2020-09-23 10:40:31 +0200 | [diff] [blame] | 936 | |
| 937 | vc4_crtc_state = kzalloc(sizeof(*vc4_crtc_state), GFP_KERNEL); |
| 938 | if (!vc4_crtc_state) { |
| 939 | crtc->state = NULL; |
| 940 | return; |
| 941 | } |
| 942 | |
Maxime Ripard | 8ba0b6d | 2020-09-23 10:40:32 +0200 | [diff] [blame] | 943 | vc4_crtc_state->assigned_channel = VC4_HVS_CHANNEL_DISABLED; |
Maxime Ripard | 427c4a0 | 2020-09-23 10:40:31 +0200 | [diff] [blame] | 944 | __drm_atomic_helper_crtc_reset(crtc, &vc4_crtc_state->base); |
Eric Anholt | 6d6e500 | 2017-03-28 13:13:43 -0700 | [diff] [blame] | 945 | } |
| 946 | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 947 | static const struct drm_crtc_funcs vc4_crtc_funcs = { |
| 948 | .set_config = drm_atomic_helper_set_config, |
| 949 | .destroy = vc4_crtc_destroy, |
Eric Anholt | b501bac | 2015-11-30 12:34:01 -0800 | [diff] [blame] | 950 | .page_flip = vc4_page_flip, |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 951 | .set_property = NULL, |
| 952 | .cursor_set = NULL, /* handled by drm_mode_cursor_universal */ |
| 953 | .cursor_move = NULL, /* handled by drm_mode_cursor_universal */ |
Eric Anholt | 6d6e500 | 2017-03-28 13:13:43 -0700 | [diff] [blame] | 954 | .reset = vc4_crtc_reset, |
Eric Anholt | d8dbf44 | 2015-12-28 13:25:41 -0800 | [diff] [blame] | 955 | .atomic_duplicate_state = vc4_crtc_duplicate_state, |
| 956 | .atomic_destroy_state = vc4_crtc_destroy_state, |
Shawn Guo | 0d5f46f | 2017-02-07 17:16:34 +0800 | [diff] [blame] | 957 | .enable_vblank = vc4_enable_vblank, |
| 958 | .disable_vblank = vc4_disable_vblank, |
Thomas Zimmermann | 7e69ed6 | 2020-01-23 14:59:39 +0100 | [diff] [blame] | 959 | .get_vblank_timestamp = drm_crtc_vblank_helper_get_vblank_timestamp, |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 960 | }; |
| 961 | |
| 962 | static const struct drm_crtc_helper_funcs vc4_crtc_helper_funcs = { |
Jose Abreu | c50a115 | 2017-05-25 15:19:22 +0100 | [diff] [blame] | 963 | .mode_valid = vc4_crtc_mode_valid, |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 964 | .atomic_check = vc4_crtc_atomic_check, |
Maxime Ripard | eeb6ab4 | 2021-10-25 16:11:07 +0200 | [diff] [blame] | 965 | .atomic_begin = vc4_hvs_atomic_begin, |
Maxime Ripard | 8175287 | 2020-06-11 15:36:47 +0200 | [diff] [blame] | 966 | .atomic_flush = vc4_hvs_atomic_flush, |
Laurent Pinchart | 0b20a0f | 2017-06-30 12:36:44 +0300 | [diff] [blame] | 967 | .atomic_enable = vc4_crtc_atomic_enable, |
Laurent Pinchart | 6458171 | 2017-06-30 12:36:45 +0300 | [diff] [blame] | 968 | .atomic_disable = vc4_crtc_atomic_disable, |
Thomas Zimmermann | 3c8639c | 2020-01-23 14:59:38 +0100 | [diff] [blame] | 969 | .get_scanout_position = vc4_crtc_get_scanout_position, |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 970 | }; |
| 971 | |
Maxime Ripard | 5a20ff8 | 2020-06-11 15:36:49 +0200 | [diff] [blame] | 972 | static const struct vc4_pv_data bcm2835_pv0_data = { |
| 973 | .base = { |
Maxime Ripard | 87ebcd4 | 2020-09-03 10:00:46 +0200 | [diff] [blame] | 974 | .hvs_available_channels = BIT(0), |
Maxime Ripard | 8ebb2cf | 2020-09-03 10:00:42 +0200 | [diff] [blame] | 975 | .hvs_output = 0, |
Maxime Ripard | 5a20ff8 | 2020-06-11 15:36:49 +0200 | [diff] [blame] | 976 | }, |
Eric Anholt | c9be804 | 2019-04-01 11:35:58 -0700 | [diff] [blame] | 977 | .debugfs_name = "crtc0_regs", |
Maxime Ripard | 649abf2 | 2020-09-03 10:00:47 +0200 | [diff] [blame] | 978 | .fifo_depth = 64, |
Maxime Ripard | 644df22 | 2020-09-03 10:00:39 +0200 | [diff] [blame] | 979 | .pixels_per_clock = 1, |
Boris Brezillon | ab8df60 | 2016-12-02 14:48:07 +0100 | [diff] [blame] | 980 | .encoder_types = { |
| 981 | [PV_CONTROL_CLK_SELECT_DSI] = VC4_ENCODER_TYPE_DSI0, |
| 982 | [PV_CONTROL_CLK_SELECT_DPI_SMI_HDMI] = VC4_ENCODER_TYPE_DPI, |
| 983 | }, |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 984 | }; |
| 985 | |
Maxime Ripard | 5a20ff8 | 2020-06-11 15:36:49 +0200 | [diff] [blame] | 986 | static const struct vc4_pv_data bcm2835_pv1_data = { |
| 987 | .base = { |
Maxime Ripard | 87ebcd4 | 2020-09-03 10:00:46 +0200 | [diff] [blame] | 988 | .hvs_available_channels = BIT(2), |
Maxime Ripard | 8ebb2cf | 2020-09-03 10:00:42 +0200 | [diff] [blame] | 989 | .hvs_output = 2, |
Maxime Ripard | 5a20ff8 | 2020-06-11 15:36:49 +0200 | [diff] [blame] | 990 | }, |
Eric Anholt | c9be804 | 2019-04-01 11:35:58 -0700 | [diff] [blame] | 991 | .debugfs_name = "crtc1_regs", |
Maxime Ripard | 649abf2 | 2020-09-03 10:00:47 +0200 | [diff] [blame] | 992 | .fifo_depth = 64, |
Maxime Ripard | 644df22 | 2020-09-03 10:00:39 +0200 | [diff] [blame] | 993 | .pixels_per_clock = 1, |
Boris Brezillon | ab8df60 | 2016-12-02 14:48:07 +0100 | [diff] [blame] | 994 | .encoder_types = { |
| 995 | [PV_CONTROL_CLK_SELECT_DSI] = VC4_ENCODER_TYPE_DSI1, |
| 996 | [PV_CONTROL_CLK_SELECT_DPI_SMI_HDMI] = VC4_ENCODER_TYPE_SMI, |
| 997 | }, |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 998 | }; |
| 999 | |
Maxime Ripard | 5a20ff8 | 2020-06-11 15:36:49 +0200 | [diff] [blame] | 1000 | static const struct vc4_pv_data bcm2835_pv2_data = { |
| 1001 | .base = { |
Maxime Ripard | 87ebcd4 | 2020-09-03 10:00:46 +0200 | [diff] [blame] | 1002 | .hvs_available_channels = BIT(1), |
Maxime Ripard | 8ebb2cf | 2020-09-03 10:00:42 +0200 | [diff] [blame] | 1003 | .hvs_output = 1, |
Maxime Ripard | 5a20ff8 | 2020-06-11 15:36:49 +0200 | [diff] [blame] | 1004 | }, |
Eric Anholt | c9be804 | 2019-04-01 11:35:58 -0700 | [diff] [blame] | 1005 | .debugfs_name = "crtc2_regs", |
Maxime Ripard | 649abf2 | 2020-09-03 10:00:47 +0200 | [diff] [blame] | 1006 | .fifo_depth = 64, |
Maxime Ripard | 644df22 | 2020-09-03 10:00:39 +0200 | [diff] [blame] | 1007 | .pixels_per_clock = 1, |
Boris Brezillon | ab8df60 | 2016-12-02 14:48:07 +0100 | [diff] [blame] | 1008 | .encoder_types = { |
Maxime Ripard | ed024b2 | 2020-09-03 10:00:49 +0200 | [diff] [blame] | 1009 | [PV_CONTROL_CLK_SELECT_DPI_SMI_HDMI] = VC4_ENCODER_TYPE_HDMI0, |
Boris Brezillon | ab8df60 | 2016-12-02 14:48:07 +0100 | [diff] [blame] | 1010 | [PV_CONTROL_CLK_SELECT_VEC] = VC4_ENCODER_TYPE_VEC, |
| 1011 | }, |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 1012 | }; |
| 1013 | |
Maxime Ripard | 658a731 | 2020-09-03 10:01:09 +0200 | [diff] [blame] | 1014 | static const struct vc4_pv_data bcm2711_pv0_data = { |
| 1015 | .base = { |
| 1016 | .hvs_available_channels = BIT(0), |
| 1017 | .hvs_output = 0, |
| 1018 | }, |
| 1019 | .debugfs_name = "crtc0_regs", |
| 1020 | .fifo_depth = 64, |
| 1021 | .pixels_per_clock = 1, |
| 1022 | .encoder_types = { |
| 1023 | [0] = VC4_ENCODER_TYPE_DSI0, |
| 1024 | [1] = VC4_ENCODER_TYPE_DPI, |
| 1025 | }, |
| 1026 | }; |
| 1027 | |
| 1028 | static const struct vc4_pv_data bcm2711_pv1_data = { |
| 1029 | .base = { |
| 1030 | .hvs_available_channels = BIT(0) | BIT(1) | BIT(2), |
| 1031 | .hvs_output = 3, |
| 1032 | }, |
| 1033 | .debugfs_name = "crtc1_regs", |
| 1034 | .fifo_depth = 64, |
| 1035 | .pixels_per_clock = 1, |
| 1036 | .encoder_types = { |
| 1037 | [0] = VC4_ENCODER_TYPE_DSI1, |
| 1038 | [1] = VC4_ENCODER_TYPE_SMI, |
| 1039 | }, |
| 1040 | }; |
| 1041 | |
| 1042 | static const struct vc4_pv_data bcm2711_pv2_data = { |
| 1043 | .base = { |
| 1044 | .hvs_available_channels = BIT(0) | BIT(1) | BIT(2), |
| 1045 | .hvs_output = 4, |
| 1046 | }, |
| 1047 | .debugfs_name = "crtc2_regs", |
| 1048 | .fifo_depth = 256, |
| 1049 | .pixels_per_clock = 2, |
| 1050 | .encoder_types = { |
| 1051 | [0] = VC4_ENCODER_TYPE_HDMI0, |
| 1052 | }, |
| 1053 | }; |
| 1054 | |
| 1055 | static const struct vc4_pv_data bcm2711_pv3_data = { |
| 1056 | .base = { |
| 1057 | .hvs_available_channels = BIT(1), |
| 1058 | .hvs_output = 1, |
| 1059 | }, |
| 1060 | .debugfs_name = "crtc3_regs", |
| 1061 | .fifo_depth = 64, |
| 1062 | .pixels_per_clock = 1, |
| 1063 | .encoder_types = { |
Mateusz Kwiatkowski | fc7a8ab | 2021-05-20 17:03:41 +0200 | [diff] [blame] | 1064 | [PV_CONTROL_CLK_SELECT_VEC] = VC4_ENCODER_TYPE_VEC, |
Maxime Ripard | 658a731 | 2020-09-03 10:01:09 +0200 | [diff] [blame] | 1065 | }, |
| 1066 | }; |
| 1067 | |
| 1068 | static const struct vc4_pv_data bcm2711_pv4_data = { |
| 1069 | .base = { |
| 1070 | .hvs_available_channels = BIT(0) | BIT(1) | BIT(2), |
| 1071 | .hvs_output = 5, |
| 1072 | }, |
| 1073 | .debugfs_name = "crtc4_regs", |
| 1074 | .fifo_depth = 64, |
| 1075 | .pixels_per_clock = 2, |
| 1076 | .encoder_types = { |
| 1077 | [0] = VC4_ENCODER_TYPE_HDMI1, |
| 1078 | }, |
| 1079 | }; |
| 1080 | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 1081 | static const struct of_device_id vc4_crtc_dt_match[] = { |
Maxime Ripard | debf585 | 2020-05-27 17:47:52 +0200 | [diff] [blame] | 1082 | { .compatible = "brcm,bcm2835-pixelvalve0", .data = &bcm2835_pv0_data }, |
| 1083 | { .compatible = "brcm,bcm2835-pixelvalve1", .data = &bcm2835_pv1_data }, |
| 1084 | { .compatible = "brcm,bcm2835-pixelvalve2", .data = &bcm2835_pv2_data }, |
Maxime Ripard | 658a731 | 2020-09-03 10:01:09 +0200 | [diff] [blame] | 1085 | { .compatible = "brcm,bcm2711-pixelvalve0", .data = &bcm2711_pv0_data }, |
| 1086 | { .compatible = "brcm,bcm2711-pixelvalve1", .data = &bcm2711_pv1_data }, |
| 1087 | { .compatible = "brcm,bcm2711-pixelvalve2", .data = &bcm2711_pv2_data }, |
| 1088 | { .compatible = "brcm,bcm2711-pixelvalve3", .data = &bcm2711_pv3_data }, |
| 1089 | { .compatible = "brcm,bcm2711-pixelvalve4", .data = &bcm2711_pv4_data }, |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 1090 | {} |
| 1091 | }; |
| 1092 | |
| 1093 | static void vc4_set_crtc_possible_masks(struct drm_device *drm, |
| 1094 | struct drm_crtc *crtc) |
| 1095 | { |
| 1096 | struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc); |
Maxime Ripard | 5a20ff8 | 2020-06-11 15:36:49 +0200 | [diff] [blame] | 1097 | const struct vc4_pv_data *pv_data = vc4_crtc_to_vc4_pv_data(vc4_crtc); |
| 1098 | const enum vc4_encoder_type *encoder_types = pv_data->encoder_types; |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 1099 | struct drm_encoder *encoder; |
| 1100 | |
| 1101 | drm_for_each_encoder(encoder, drm) { |
Boris Brezillon | 008095e | 2018-07-03 09:50:22 +0200 | [diff] [blame] | 1102 | struct vc4_encoder *vc4_encoder; |
Boris Brezillon | ab8df60 | 2016-12-02 14:48:07 +0100 | [diff] [blame] | 1103 | int i; |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 1104 | |
Maxime Ripard | 47a5074 | 2021-05-07 17:05:05 +0200 | [diff] [blame] | 1105 | if (encoder->encoder_type == DRM_MODE_ENCODER_VIRTUAL) |
| 1106 | continue; |
| 1107 | |
Boris Brezillon | 008095e | 2018-07-03 09:50:22 +0200 | [diff] [blame] | 1108 | vc4_encoder = to_vc4_encoder(encoder); |
Maxime Ripard | 5a20ff8 | 2020-06-11 15:36:49 +0200 | [diff] [blame] | 1109 | for (i = 0; i < ARRAY_SIZE(pv_data->encoder_types); i++) { |
Boris Brezillon | ab8df60 | 2016-12-02 14:48:07 +0100 | [diff] [blame] | 1110 | if (vc4_encoder->type == encoder_types[i]) { |
| 1111 | vc4_encoder->clock_select = i; |
| 1112 | encoder->possible_crtcs |= drm_crtc_mask(crtc); |
| 1113 | break; |
| 1114 | } |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 1115 | } |
| 1116 | } |
| 1117 | } |
| 1118 | |
Maxime Ripard | 5fefc60 | 2020-06-11 15:36:51 +0200 | [diff] [blame] | 1119 | int vc4_crtc_init(struct drm_device *drm, struct vc4_crtc *vc4_crtc, |
| 1120 | const struct drm_crtc_funcs *crtc_funcs, |
| 1121 | const struct drm_crtc_helper_funcs *crtc_helper_funcs) |
| 1122 | { |
Maxime Ripard | eb92bc7 | 2020-09-03 10:00:51 +0200 | [diff] [blame] | 1123 | struct vc4_dev *vc4 = to_vc4_dev(drm); |
Maxime Ripard | 5fefc60 | 2020-06-11 15:36:51 +0200 | [diff] [blame] | 1124 | struct drm_crtc *crtc = &vc4_crtc->base; |
| 1125 | struct drm_plane *primary_plane; |
| 1126 | unsigned int i; |
| 1127 | |
| 1128 | /* For now, we create just the primary and the legacy cursor |
| 1129 | * planes. We should be able to stack more planes on easily, |
| 1130 | * but to do that we would need to compute the bandwidth |
| 1131 | * requirement of the plane configuration, and reject ones |
| 1132 | * that will take too much. |
| 1133 | */ |
| 1134 | primary_plane = vc4_plane_init(drm, DRM_PLANE_TYPE_PRIMARY); |
| 1135 | if (IS_ERR(primary_plane)) { |
| 1136 | dev_err(drm->dev, "failed to construct primary plane\n"); |
| 1137 | return PTR_ERR(primary_plane); |
| 1138 | } |
| 1139 | |
Maxime Ripard | 0c250c1 | 2021-10-25 16:11:06 +0200 | [diff] [blame] | 1140 | spin_lock_init(&vc4_crtc->irq_lock); |
Maxime Ripard | 5fefc60 | 2020-06-11 15:36:51 +0200 | [diff] [blame] | 1141 | drm_crtc_init_with_planes(drm, crtc, primary_plane, NULL, |
| 1142 | crtc_funcs, NULL); |
| 1143 | drm_crtc_helper_add(crtc, crtc_helper_funcs); |
Maxime Ripard | 5fefc60 | 2020-06-11 15:36:51 +0200 | [diff] [blame] | 1144 | |
Maxime Ripard | eb92bc7 | 2020-09-03 10:00:51 +0200 | [diff] [blame] | 1145 | if (!vc4->hvs->hvs5) { |
| 1146 | drm_mode_crtc_set_gamma_size(crtc, ARRAY_SIZE(vc4_crtc->lut_r)); |
| 1147 | |
| 1148 | drm_crtc_enable_color_mgmt(crtc, 0, false, crtc->gamma_size); |
| 1149 | |
| 1150 | /* We support CTM, but only for one CRTC at a time. It's therefore |
| 1151 | * implemented as private driver state in vc4_kms, not here. |
| 1152 | */ |
| 1153 | drm_crtc_enable_color_mgmt(crtc, 0, true, crtc->gamma_size); |
| 1154 | } |
Maxime Ripard | 5fefc60 | 2020-06-11 15:36:51 +0200 | [diff] [blame] | 1155 | |
| 1156 | for (i = 0; i < crtc->gamma_size; i++) { |
| 1157 | vc4_crtc->lut_r[i] = i; |
| 1158 | vc4_crtc->lut_g[i] = i; |
| 1159 | vc4_crtc->lut_b[i] = i; |
| 1160 | } |
| 1161 | |
| 1162 | return 0; |
| 1163 | } |
| 1164 | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 1165 | static int vc4_crtc_bind(struct device *dev, struct device *master, void *data) |
| 1166 | { |
| 1167 | struct platform_device *pdev = to_platform_device(dev); |
| 1168 | struct drm_device *drm = dev_get_drvdata(master); |
Maxime Ripard | 5a20ff8 | 2020-06-11 15:36:49 +0200 | [diff] [blame] | 1169 | const struct vc4_pv_data *pv_data; |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 1170 | struct vc4_crtc *vc4_crtc; |
| 1171 | struct drm_crtc *crtc; |
Maxime Ripard | 5fefc60 | 2020-06-11 15:36:51 +0200 | [diff] [blame] | 1172 | struct drm_plane *destroy_plane, *temp; |
| 1173 | int ret; |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 1174 | |
| 1175 | vc4_crtc = devm_kzalloc(dev, sizeof(*vc4_crtc), GFP_KERNEL); |
| 1176 | if (!vc4_crtc) |
| 1177 | return -ENOMEM; |
| 1178 | crtc = &vc4_crtc->base; |
| 1179 | |
Maxime Ripard | 7678142 | 2020-05-27 17:47:53 +0200 | [diff] [blame] | 1180 | pv_data = of_device_get_match_data(dev); |
| 1181 | if (!pv_data) |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 1182 | return -ENODEV; |
Maxime Ripard | 5a20ff8 | 2020-06-11 15:36:49 +0200 | [diff] [blame] | 1183 | vc4_crtc->data = &pv_data->base; |
Eric Anholt | 3051719 | 2019-02-20 13:03:38 -0800 | [diff] [blame] | 1184 | vc4_crtc->pdev = pdev; |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 1185 | |
| 1186 | vc4_crtc->regs = vc4_ioremap_regs(pdev, 0); |
| 1187 | if (IS_ERR(vc4_crtc->regs)) |
| 1188 | return PTR_ERR(vc4_crtc->regs); |
| 1189 | |
Eric Anholt | 3051719 | 2019-02-20 13:03:38 -0800 | [diff] [blame] | 1190 | vc4_crtc->regset.base = vc4_crtc->regs; |
| 1191 | vc4_crtc->regset.regs = crtc_regs; |
| 1192 | vc4_crtc->regset.nregs = ARRAY_SIZE(crtc_regs); |
| 1193 | |
Maxime Ripard | 5fefc60 | 2020-06-11 15:36:51 +0200 | [diff] [blame] | 1194 | ret = vc4_crtc_init(drm, vc4_crtc, |
| 1195 | &vc4_crtc_funcs, &vc4_crtc_helper_funcs); |
| 1196 | if (ret) |
| 1197 | return ret; |
| 1198 | vc4_set_crtc_possible_masks(drm, crtc); |
Mario Kleiner | 1bf59f1 | 2016-06-23 08:17:50 +0200 | [diff] [blame] | 1199 | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 1200 | CRTC_WRITE(PV_INTEN, 0); |
| 1201 | CRTC_WRITE(PV_INTSTAT, PV_INT_VFP_START); |
| 1202 | ret = devm_request_irq(dev, platform_get_irq(pdev, 0), |
Maxime Ripard | a1962d6 | 2020-09-03 10:00:40 +0200 | [diff] [blame] | 1203 | vc4_crtc_irq_handler, |
| 1204 | IRQF_SHARED, |
| 1205 | "vc4 crtc", vc4_crtc); |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 1206 | if (ret) |
Eric Anholt | fc2d6f1 | 2015-10-20 14:18:56 +0100 | [diff] [blame] | 1207 | goto err_destroy_planes; |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 1208 | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 1209 | platform_set_drvdata(pdev, vc4_crtc); |
| 1210 | |
Maxime Ripard | 7678142 | 2020-05-27 17:47:53 +0200 | [diff] [blame] | 1211 | vc4_debugfs_add_regset32(drm, pv_data->debugfs_name, |
Eric Anholt | c9be804 | 2019-04-01 11:35:58 -0700 | [diff] [blame] | 1212 | &vc4_crtc->regset); |
| 1213 | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 1214 | return 0; |
| 1215 | |
Eric Anholt | fc2d6f1 | 2015-10-20 14:18:56 +0100 | [diff] [blame] | 1216 | err_destroy_planes: |
| 1217 | list_for_each_entry_safe(destroy_plane, temp, |
| 1218 | &drm->mode_config.plane_list, head) { |
Ville Syrjälä | c0183a8 | 2018-06-26 22:47:15 +0300 | [diff] [blame] | 1219 | if (destroy_plane->possible_crtcs == drm_crtc_mask(crtc)) |
Eric Anholt | fc2d6f1 | 2015-10-20 14:18:56 +0100 | [diff] [blame] | 1220 | destroy_plane->funcs->destroy(destroy_plane); |
| 1221 | } |
Maxime Ripard | 5fefc60 | 2020-06-11 15:36:51 +0200 | [diff] [blame] | 1222 | |
Eric Anholt | c8b75bc | 2015-03-02 13:01:12 -0800 | [diff] [blame] | 1223 | return ret; |
| 1224 | } |
| 1225 | |
| 1226 | static void vc4_crtc_unbind(struct device *dev, struct device *master, |
| 1227 | void *data) |
| 1228 | { |
| 1229 | struct platform_device *pdev = to_platform_device(dev); |
| 1230 | struct vc4_crtc *vc4_crtc = dev_get_drvdata(dev); |
| 1231 | |
| 1232 | vc4_crtc_destroy(&vc4_crtc->base); |
| 1233 | |
| 1234 | CRTC_WRITE(PV_INTEN, 0); |
| 1235 | |
| 1236 | platform_set_drvdata(pdev, NULL); |
| 1237 | } |
| 1238 | |
| 1239 | static const struct component_ops vc4_crtc_ops = { |
| 1240 | .bind = vc4_crtc_bind, |
| 1241 | .unbind = vc4_crtc_unbind, |
| 1242 | }; |
| 1243 | |
| 1244 | static int vc4_crtc_dev_probe(struct platform_device *pdev) |
| 1245 | { |
| 1246 | return component_add(&pdev->dev, &vc4_crtc_ops); |
| 1247 | } |
| 1248 | |
| 1249 | static int vc4_crtc_dev_remove(struct platform_device *pdev) |
| 1250 | { |
| 1251 | component_del(&pdev->dev, &vc4_crtc_ops); |
| 1252 | return 0; |
| 1253 | } |
| 1254 | |
| 1255 | struct platform_driver vc4_crtc_driver = { |
| 1256 | .probe = vc4_crtc_dev_probe, |
| 1257 | .remove = vc4_crtc_dev_remove, |
| 1258 | .driver = { |
| 1259 | .name = "vc4_crtc", |
| 1260 | .of_match_table = vc4_crtc_dt_match, |
| 1261 | }, |
| 1262 | }; |