blob: 4f825ab81fe517adbaa6e95740075c2b92f17037 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Eric Anholtc8b75bc2015-03-02 13:01:12 -08002/*
3 * Copyright (C) 2015 Broadcom
Eric Anholtc8b75bc2015-03-02 13:01:12 -08004 */
5
6/**
7 * DOC: VC4 CRTC module
8 *
9 * In VC4, the Pixel Valve is what most closely corresponds to the
10 * DRM's concept of a CRTC. The PV generates video timings from the
Eric Anholtf6c01532017-02-27 12:11:43 -080011 * encoder's clock plus its configuration. It pulls scaled pixels from
Eric Anholtc8b75bc2015-03-02 13:01:12 -080012 * the HVS at that timing, and feeds it to the encoder.
13 *
14 * However, the DRM CRTC also collects the configuration of all the
Eric Anholtf6c01532017-02-27 12:11:43 -080015 * DRM planes attached to it. As a result, the CRTC is also
16 * responsible for writing the display list for the HVS channel that
17 * the CRTC will use.
Eric Anholtc8b75bc2015-03-02 13:01:12 -080018 *
19 * The 2835 has 3 different pixel valves. pv0 in the audio power
20 * domain feeds DSI0 or DPI, while pv1 feeds DS1 or SMI. pv2 in the
21 * image domain can feed either HDMI or the SDTV controller. The
22 * pixel valve chooses from the CPRMAN clocks (HSM for HDMI, VEC for
23 * SDTV, etc.) according to which output type is chosen in the mux.
24 *
25 * For power management, the pixel valve's registers are all clocked
26 * by the AXI clock, while the timings and FIFOs make use of the
27 * output-specific clock. Since the encoders also directly consume
28 * the CPRMAN clocks, and know what timings they need, they are the
29 * ones that set the clock.
30 */
31
Sam Ravnborgfd6d6d82019-07-16 08:42:07 +020032#include <linux/clk.h>
33#include <linux/component.h>
34#include <linux/of_device.h>
35
Masahiro Yamadab7e8e252017-05-18 13:29:38 +090036#include <drm/drm_atomic.h>
37#include <drm/drm_atomic_helper.h>
Daniel Vetter72fdb40c2018-09-05 15:57:11 +020038#include <drm/drm_atomic_uapi.h>
Sam Ravnborgfd6d6d82019-07-16 08:42:07 +020039#include <drm/drm_fb_cma_helper.h>
Eric Anholt30517192019-02-20 13:03:38 -080040#include <drm/drm_print.h>
Daniel Vetterfcd70cd2019-01-17 22:03:34 +010041#include <drm/drm_probe_helper.h>
Sam Ravnborgfd6d6d82019-07-16 08:42:07 +020042#include <drm/drm_vblank.h>
43
Eric Anholtc8b75bc2015-03-02 13:01:12 -080044#include "vc4_drv.h"
45#include "vc4_regs.h"
46
Maxime Riparde58a5e62020-05-27 17:47:57 +020047#define HVS_FIFO_LATENCY_PIX 6
48
Eric Anholtc8b75bc2015-03-02 13:01:12 -080049#define CRTC_WRITE(offset, val) writel(val, vc4_crtc->regs + (offset))
50#define CRTC_READ(offset) readl(vc4_crtc->regs + (offset))
51
Eric Anholt30517192019-02-20 13:03:38 -080052static const struct debugfs_reg32 crtc_regs[] = {
53 VC4_REG32(PV_CONTROL),
54 VC4_REG32(PV_V_CONTROL),
55 VC4_REG32(PV_VSYNCD_EVEN),
56 VC4_REG32(PV_HORZA),
57 VC4_REG32(PV_HORZB),
58 VC4_REG32(PV_VERTA),
59 VC4_REG32(PV_VERTB),
60 VC4_REG32(PV_VERTA_EVEN),
61 VC4_REG32(PV_VERTB_EVEN),
62 VC4_REG32(PV_INTEN),
63 VC4_REG32(PV_INTSTAT),
64 VC4_REG32(PV_STAT),
65 VC4_REG32(PV_HACT_ACT),
Eric Anholtc8b75bc2015-03-02 13:01:12 -080066};
67
Maxime Ripard78cbcc32020-09-03 10:00:41 +020068static unsigned int
69vc4_crtc_get_cob_allocation(struct vc4_dev *vc4, unsigned int channel)
70{
71 u32 dispbase = HVS_READ(SCALER_DISPBASEX(channel));
72 /* Top/base are supposed to be 4-pixel aligned, but the
73 * Raspberry Pi firmware fills the low bits (which are
74 * presumably ignored).
75 */
76 u32 top = VC4_GET_FIELD(dispbase, SCALER_DISPBASEX_TOP) & ~3;
77 u32 base = VC4_GET_FIELD(dispbase, SCALER_DISPBASEX_BASE) & ~3;
78
79 return top - base + 4;
80}
81
Thomas Zimmermann3c8639c2020-01-23 14:59:38 +010082static bool vc4_crtc_get_scanout_position(struct drm_crtc *crtc,
83 bool in_vblank_irq,
84 int *vpos, int *hpos,
85 ktime_t *stime, ktime_t *etime,
86 const struct drm_display_mode *mode)
Mario Kleiner1bf59f12016-06-23 08:17:50 +020087{
Thomas Zimmermann3c8639c2020-01-23 14:59:38 +010088 struct drm_device *dev = crtc->dev;
Mario Kleiner1bf59f12016-06-23 08:17:50 +020089 struct vc4_dev *vc4 = to_vc4_dev(dev);
Shawn Guoc77b9ab2017-01-09 19:25:45 +080090 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Maxime Ripard87ebcd42020-09-03 10:00:46 +020091 struct vc4_crtc_state *vc4_crtc_state = to_vc4_crtc_state(crtc->state);
Maxime Ripard78cbcc32020-09-03 10:00:41 +020092 unsigned int cob_size;
Mario Kleiner1bf59f12016-06-23 08:17:50 +020093 u32 val;
94 int fifo_lines;
95 int vblank_lines;
Daniel Vetter1bf6ad62017-05-09 16:03:28 +020096 bool ret = false;
Mario Kleiner1bf59f12016-06-23 08:17:50 +020097
Mario Kleiner1bf59f12016-06-23 08:17:50 +020098 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
99
100 /* Get optional system timestamp before query. */
101 if (stime)
102 *stime = ktime_get();
103
104 /*
105 * Read vertical scanline which is currently composed for our
106 * pixelvalve by the HVS, and also the scaler status.
107 */
Maxime Ripard87ebcd42020-09-03 10:00:46 +0200108 val = HVS_READ(SCALER_DISPSTATX(vc4_crtc_state->assigned_channel));
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200109
110 /* Get optional system timestamp after query. */
111 if (etime)
112 *etime = ktime_get();
113
114 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
115
116 /* Vertical position of hvs composed scanline. */
117 *vpos = VC4_GET_FIELD(val, SCALER_DISPSTATX_LINE);
Mario Kleinere5380922016-07-19 20:59:00 +0200118 *hpos = 0;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200119
Mario Kleinere5380922016-07-19 20:59:00 +0200120 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
121 *vpos /= 2;
122
123 /* Use hpos to correct for field offset in interlaced mode. */
124 if (VC4_GET_FIELD(val, SCALER_DISPSTATX_FRAME_COUNT) % 2)
125 *hpos += mode->crtc_htotal / 2;
126 }
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200127
Maxime Ripard87ebcd42020-09-03 10:00:46 +0200128 cob_size = vc4_crtc_get_cob_allocation(vc4, vc4_crtc_state->assigned_channel);
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200129 /* This is the offset we need for translating hvs -> pv scanout pos. */
Maxime Ripard78cbcc32020-09-03 10:00:41 +0200130 fifo_lines = cob_size / mode->crtc_hdisplay;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200131
132 if (fifo_lines > 0)
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200133 ret = true;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200134
135 /* HVS more than fifo_lines into frame for compositing? */
136 if (*vpos > fifo_lines) {
137 /*
138 * We are in active scanout and can get some meaningful results
139 * from HVS. The actual PV scanout can not trail behind more
140 * than fifo_lines as that is the fifo's capacity. Assume that
141 * in active scanout the HVS and PV work in lockstep wrt. HVS
142 * refilling the fifo and PV consuming from the fifo, ie.
143 * whenever the PV consumes and frees up a scanline in the
144 * fifo, the HVS will immediately refill it, therefore
145 * incrementing vpos. Therefore we choose HVS read position -
146 * fifo size in scanlines as a estimate of the real scanout
147 * position of the PV.
148 */
149 *vpos -= fifo_lines + 1;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200150
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200151 return ret;
152 }
153
154 /*
155 * Less: This happens when we are in vblank and the HVS, after getting
156 * the VSTART restart signal from the PV, just started refilling its
157 * fifo with new lines from the top-most lines of the new framebuffers.
158 * The PV does not scan out in vblank, so does not remove lines from
159 * the fifo, so the fifo will be full quickly and the HVS has to pause.
160 * We can't get meaningful readings wrt. scanline position of the PV
161 * and need to make things up in a approximative but consistent way.
162 */
Eric Anholt682e62c2016-09-28 17:30:25 -0700163 vblank_lines = mode->vtotal - mode->vdisplay;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200164
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200165 if (in_vblank_irq) {
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200166 /*
167 * Assume the irq handler got called close to first
168 * line of vblank, so PV has about a full vblank
169 * scanlines to go, and as a base timestamp use the
170 * one taken at entry into vblank irq handler, so it
171 * is not affected by random delays due to lock
172 * contention on event_lock or vblank_time lock in
173 * the core.
174 */
175 *vpos = -vblank_lines;
176
177 if (stime)
178 *stime = vc4_crtc->t_vblank;
179 if (etime)
180 *etime = vc4_crtc->t_vblank;
181
182 /*
183 * If the HVS fifo is not yet full then we know for certain
184 * we are at the very beginning of vblank, as the hvs just
185 * started refilling, and the stime and etime timestamps
186 * truly correspond to start of vblank.
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200187 *
188 * Unfortunately there's no way to report this to upper levels
189 * and make it more useful.
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200190 */
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200191 } else {
192 /*
193 * No clue where we are inside vblank. Return a vpos of zero,
194 * which will cause calling code to just return the etime
195 * timestamp uncorrected. At least this is no worse than the
196 * standard fallback.
197 */
198 *vpos = 0;
199 }
200
201 return ret;
202}
203
Maxime Ripardbdd96472020-06-11 15:36:48 +0200204void vc4_crtc_destroy(struct drm_crtc *crtc)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800205{
206 drm_crtc_cleanup(crtc);
207}
208
Maxime Ripard649abf22020-09-03 10:00:47 +0200209static u32 vc4_get_fifo_full_level(struct vc4_crtc *vc4_crtc, u32 format)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800210{
Maxime Ripard658a7312020-09-03 10:01:09 +0200211 const struct vc4_crtc_data *crtc_data = vc4_crtc_to_vc4_crtc_data(vc4_crtc);
Maxime Ripard649abf22020-09-03 10:00:47 +0200212 const struct vc4_pv_data *pv_data = vc4_crtc_to_vc4_pv_data(vc4_crtc);
Dom Cobleyeb9dfdd2021-03-18 17:13:28 +0100213 struct vc4_dev *vc4 = to_vc4_dev(vc4_crtc->base.dev);
Maxime Ripard649abf22020-09-03 10:00:47 +0200214 u32 fifo_len_bytes = pv_data->fifo_depth;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800215
Maxime Ripard649abf22020-09-03 10:00:47 +0200216 /*
217 * Pixels are pulled from the HVS if the number of bytes is
218 * lower than the FIFO full level.
219 *
220 * The latency of the pixel fetch mechanism is 6 pixels, so we
221 * need to convert those 6 pixels in bytes, depending on the
222 * format, and then subtract that from the length of the FIFO
223 * to make sure we never end up in a situation where the FIFO
224 * is full.
225 */
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800226 switch (format) {
227 case PV_CONTROL_FORMAT_DSIV_16:
228 case PV_CONTROL_FORMAT_DSIC_16:
Maxime Riparde58a5e62020-05-27 17:47:57 +0200229 return fifo_len_bytes - 2 * HVS_FIFO_LATENCY_PIX;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800230 case PV_CONTROL_FORMAT_DSIV_18:
231 return fifo_len_bytes - 14;
232 case PV_CONTROL_FORMAT_24:
233 case PV_CONTROL_FORMAT_DSIV_24:
234 default:
Maxime Ripard658a7312020-09-03 10:01:09 +0200235 /*
236 * For some reason, the pixelvalve4 doesn't work with
237 * the usual formula and will only work with 32.
238 */
239 if (crtc_data->hvs_output == 5)
240 return 32;
241
Dom Cobleyeb9dfdd2021-03-18 17:13:28 +0100242 /*
243 * It looks like in some situations, we will overflow
244 * the PixelValve FIFO (with the bit 10 of PV stat being
245 * set) and stall the HVS / PV, eventually resulting in
246 * a page flip timeout.
247 *
248 * Displaying the video overlay during a playback with
249 * Kodi on an RPi3 seems to be a great solution with a
250 * failure rate around 50%.
251 *
252 * Removing 1 from the FIFO full level however
253 * seems to completely remove that issue.
254 */
255 if (!vc4->hvs->hvs5)
256 return fifo_len_bytes - 3 * HVS_FIFO_LATENCY_PIX - 1;
257
Maxime Riparde58a5e62020-05-27 17:47:57 +0200258 return fifo_len_bytes - 3 * HVS_FIFO_LATENCY_PIX;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800259 }
260}
261
Maxime Ripard62c5d552020-09-03 10:00:48 +0200262static u32 vc4_crtc_get_fifo_full_level_bits(struct vc4_crtc *vc4_crtc,
263 u32 format)
264{
265 u32 level = vc4_get_fifo_full_level(vc4_crtc, format);
Maxime Ripard658a7312020-09-03 10:01:09 +0200266 u32 ret = 0;
Maxime Ripard62c5d552020-09-03 10:00:48 +0200267
Maxime Ripard658a7312020-09-03 10:01:09 +0200268 ret |= VC4_SET_FIELD((level >> 6),
269 PV5_CONTROL_FIFO_LEVEL_HIGH);
270
271 return ret | VC4_SET_FIELD(level & 0x3f,
272 PV_CONTROL_FIFO_LEVEL);
Maxime Ripard62c5d552020-09-03 10:00:48 +0200273}
274
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800275/*
Eric Anholta86773d2016-12-14 11:46:15 -0800276 * Returns the encoder attached to the CRTC.
277 *
278 * VC4 can only scan out to one encoder at a time, while the DRM core
279 * allows drivers to push pixels to more than one encoder from the
280 * same CRTC.
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800281 */
Eric Anholta86773d2016-12-14 11:46:15 -0800282static struct drm_encoder *vc4_get_crtc_encoder(struct drm_crtc *crtc)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800283{
284 struct drm_connector *connector;
Gustavo Padovan4894bf72017-05-12 13:41:00 -0300285 struct drm_connector_list_iter conn_iter;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800286
Gustavo Padovan4894bf72017-05-12 13:41:00 -0300287 drm_connector_list_iter_begin(crtc->dev, &conn_iter);
288 drm_for_each_connector_iter(connector, &conn_iter) {
Julia Lawall2fa8e902015-10-23 07:38:00 +0200289 if (connector->state->crtc == crtc) {
Gustavo Padovan4894bf72017-05-12 13:41:00 -0300290 drm_connector_list_iter_end(&conn_iter);
Eric Anholta86773d2016-12-14 11:46:15 -0800291 return connector->encoder;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800292 }
293 }
Gustavo Padovan4894bf72017-05-12 13:41:00 -0300294 drm_connector_list_iter_end(&conn_iter);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800295
Eric Anholta86773d2016-12-14 11:46:15 -0800296 return NULL;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800297}
298
Maxime Ripard5ffabf52020-09-03 10:00:52 +0200299static void vc4_crtc_pixelvalve_reset(struct drm_crtc *crtc)
300{
301 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
302
303 /* The PV needs to be disabled before it can be flushed */
304 CRTC_WRITE(PV_CONTROL, CRTC_READ(PV_CONTROL) & ~PV_CONTROL_EN);
305 CRTC_WRITE(PV_CONTROL, CRTC_READ(PV_CONTROL) | PV_CONTROL_FIFO_CLR);
306}
307
Maxime Ripardc6883982021-05-07 17:05:06 +0200308static void vc4_crtc_config_pv(struct drm_crtc *crtc, struct drm_atomic_state *state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800309{
Maxime Ripard658a7312020-09-03 10:01:09 +0200310 struct drm_device *dev = crtc->dev;
311 struct vc4_dev *vc4 = to_vc4_dev(dev);
Eric Anholta86773d2016-12-14 11:46:15 -0800312 struct drm_encoder *encoder = vc4_get_crtc_encoder(crtc);
313 struct vc4_encoder *vc4_encoder = to_vc4_encoder(encoder);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800314 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Maxime Ripard644df222020-09-03 10:00:39 +0200315 const struct vc4_pv_data *pv_data = vc4_crtc_to_vc4_pv_data(vc4_crtc);
Maxime Ripardc6883982021-05-07 17:05:06 +0200316 struct drm_crtc_state *crtc_state = crtc->state;
317 struct drm_display_mode *mode = &crtc_state->adjusted_mode;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800318 bool interlace = mode->flags & DRM_MODE_FLAG_INTERLACE;
Eric Anholtdfccd932016-09-29 15:34:44 -0700319 u32 pixel_rep = (mode->flags & DRM_MODE_FLAG_DBLCLK) ? 2 : 1;
Eric Anholta86773d2016-12-14 11:46:15 -0800320 bool is_dsi = (vc4_encoder->type == VC4_ENCODER_TYPE_DSI0 ||
321 vc4_encoder->type == VC4_ENCODER_TYPE_DSI1);
322 u32 format = is_dsi ? PV_CONTROL_FORMAT_DSIV_24 : PV_CONTROL_FORMAT_24;
Maxime Ripard644df222020-09-03 10:00:39 +0200323 u8 ppc = pv_data->pixels_per_clock;
Maxime Ripardbe262962020-09-03 10:00:53 +0200324 bool debug_dump_regs = false;
325
326 if (debug_dump_regs) {
327 struct drm_printer p = drm_info_printer(&vc4_crtc->pdev->dev);
328 dev_info(&vc4_crtc->pdev->dev, "CRTC %d regs before:\n",
329 drm_crtc_index(crtc));
330 drm_print_regset32(&p, &vc4_crtc->regset);
331 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800332
Maxime Ripard5ffabf52020-09-03 10:00:52 +0200333 vc4_crtc_pixelvalve_reset(crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800334
335 CRTC_WRITE(PV_HORZA,
Maxime Ripard644df222020-09-03 10:00:39 +0200336 VC4_SET_FIELD((mode->htotal - mode->hsync_end) * pixel_rep / ppc,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800337 PV_HORZA_HBP) |
Maxime Ripard644df222020-09-03 10:00:39 +0200338 VC4_SET_FIELD((mode->hsync_end - mode->hsync_start) * pixel_rep / ppc,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800339 PV_HORZA_HSYNC));
Maxime Ripard644df222020-09-03 10:00:39 +0200340
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800341 CRTC_WRITE(PV_HORZB,
Maxime Ripard644df222020-09-03 10:00:39 +0200342 VC4_SET_FIELD((mode->hsync_start - mode->hdisplay) * pixel_rep / ppc,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800343 PV_HORZB_HFP) |
Maxime Ripard644df222020-09-03 10:00:39 +0200344 VC4_SET_FIELD(mode->hdisplay * pixel_rep / ppc,
345 PV_HORZB_HACTIVE));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800346
Eric Anholta7c50472016-02-15 17:31:41 -0800347 CRTC_WRITE(PV_VERTA,
Eric Anholt682e62c2016-09-28 17:30:25 -0700348 VC4_SET_FIELD(mode->crtc_vtotal - mode->crtc_vsync_end,
Eric Anholta7c50472016-02-15 17:31:41 -0800349 PV_VERTA_VBP) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700350 VC4_SET_FIELD(mode->crtc_vsync_end - mode->crtc_vsync_start,
Eric Anholta7c50472016-02-15 17:31:41 -0800351 PV_VERTA_VSYNC));
352 CRTC_WRITE(PV_VERTB,
Eric Anholt682e62c2016-09-28 17:30:25 -0700353 VC4_SET_FIELD(mode->crtc_vsync_start - mode->crtc_vdisplay,
Eric Anholta7c50472016-02-15 17:31:41 -0800354 PV_VERTB_VFP) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700355 VC4_SET_FIELD(mode->crtc_vdisplay, PV_VERTB_VACTIVE));
Eric Anholta7c50472016-02-15 17:31:41 -0800356
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800357 if (interlace) {
358 CRTC_WRITE(PV_VERTA_EVEN,
Eric Anholt682e62c2016-09-28 17:30:25 -0700359 VC4_SET_FIELD(mode->crtc_vtotal -
360 mode->crtc_vsync_end - 1,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800361 PV_VERTA_VBP) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700362 VC4_SET_FIELD(mode->crtc_vsync_end -
363 mode->crtc_vsync_start,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800364 PV_VERTA_VSYNC));
365 CRTC_WRITE(PV_VERTB_EVEN,
Eric Anholt682e62c2016-09-28 17:30:25 -0700366 VC4_SET_FIELD(mode->crtc_vsync_start -
367 mode->crtc_vdisplay,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800368 PV_VERTB_VFP) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700369 VC4_SET_FIELD(mode->crtc_vdisplay, PV_VERTB_VACTIVE));
370
371 /* We set up first field even mode for HDMI. VEC's
372 * NTSC mode would want first field odd instead, once
373 * we support it (to do so, set ODD_FIRST and put the
374 * delay in VSYNCD_EVEN instead).
375 */
376 CRTC_WRITE(PV_V_CONTROL,
377 PV_VCONTROL_CONTINUOUS |
Eric Anholta86773d2016-12-14 11:46:15 -0800378 (is_dsi ? PV_VCONTROL_DSI : 0) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700379 PV_VCONTROL_INTERLACE |
Eric Anholtdfccd932016-09-29 15:34:44 -0700380 VC4_SET_FIELD(mode->htotal * pixel_rep / 2,
Eric Anholt682e62c2016-09-28 17:30:25 -0700381 PV_VCONTROL_ODD_DELAY));
382 CRTC_WRITE(PV_VSYNCD_EVEN, 0);
383 } else {
Eric Anholta86773d2016-12-14 11:46:15 -0800384 CRTC_WRITE(PV_V_CONTROL,
385 PV_VCONTROL_CONTINUOUS |
386 (is_dsi ? PV_VCONTROL_DSI : 0));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800387 }
388
Maxime Ripardebd11f72020-05-27 17:47:58 +0200389 if (is_dsi)
390 CRTC_WRITE(PV_HACT_ACT, mode->hdisplay * pixel_rep);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800391
Maxime Ripard658a7312020-09-03 10:01:09 +0200392 if (vc4->hvs->hvs5)
393 CRTC_WRITE(PV_MUX_CFG,
394 VC4_SET_FIELD(PV_MUX_CFG_RGB_PIXEL_MUX_MODE_NO_SWAP,
395 PV_MUX_CFG_RGB_PIXEL_MUX_MODE));
396
Maxime Ripard9e30cfd2020-09-03 10:01:03 +0200397 CRTC_WRITE(PV_CONTROL, PV_CONTROL_FIFO_CLR |
Maxime Ripard62c5d552020-09-03 10:00:48 +0200398 vc4_crtc_get_fifo_full_level_bits(vc4_crtc, format) |
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800399 VC4_SET_FIELD(format, PV_CONTROL_FORMAT) |
Eric Anholtdfccd932016-09-29 15:34:44 -0700400 VC4_SET_FIELD(pixel_rep - 1, PV_CONTROL_PIXEL_REP) |
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800401 PV_CONTROL_CLR_AT_START |
402 PV_CONTROL_TRIGGER_UNDERFLOW |
403 PV_CONTROL_WAIT_HSTART |
Eric Anholta86773d2016-12-14 11:46:15 -0800404 VC4_SET_FIELD(vc4_encoder->clock_select,
Maxime Riparda5c4b752020-09-03 10:00:44 +0200405 PV_CONTROL_CLK_SELECT));
Eric Anholte582b6c2016-03-31 18:38:20 -0700406
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800407 if (debug_dump_regs) {
Eric Anholt30517192019-02-20 13:03:38 -0800408 struct drm_printer p = drm_info_printer(&vc4_crtc->pdev->dev);
409 dev_info(&vc4_crtc->pdev->dev, "CRTC %d regs after:\n",
410 drm_crtc_index(crtc));
411 drm_print_regset32(&p, &vc4_crtc->regset);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800412 }
413}
414
415static void require_hvs_enabled(struct drm_device *dev)
416{
417 struct vc4_dev *vc4 = to_vc4_dev(dev);
418
419 WARN_ON_ONCE((HVS_READ(SCALER_DISPCTRL) & SCALER_DISPCTRL_ENABLE) !=
420 SCALER_DISPCTRL_ENABLE);
421}
422
Maxime Ripard8d914742020-12-15 16:42:36 +0100423static int vc4_crtc_disable(struct drm_crtc *crtc,
424 struct drm_atomic_state *state,
425 unsigned int channel)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800426{
Maxime Ripard792c3132020-09-03 10:01:00 +0200427 struct drm_encoder *encoder = vc4_get_crtc_encoder(crtc);
428 struct vc4_encoder *vc4_encoder = to_vc4_encoder(encoder);
Maxime Ripard2d14ffe2020-09-03 10:01:06 +0200429 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
430 struct drm_device *dev = crtc->dev;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800431 int ret;
Maxime Ripard81752872020-06-11 15:36:47 +0200432
Maxime Ripard5d8514e2020-06-11 15:36:54 +0200433 CRTC_WRITE(PV_V_CONTROL,
434 CRTC_READ(PV_V_CONTROL) & ~PV_VCONTROL_VIDEN);
435 ret = wait_for(!(CRTC_READ(PV_V_CONTROL) & PV_VCONTROL_VIDEN), 1);
436 WARN_ONCE(ret, "Timeout waiting for !PV_VCONTROL_VIDEN\n");
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800437
Maxime Ripardb7cb67a2020-09-03 10:01:01 +0200438 /*
439 * This delay is needed to avoid to get a pixel stuck in an
440 * unflushable FIFO between the pixelvalve and the HDMI
441 * controllers on the BCM2711.
442 *
443 * Timing is fairly sensitive here, so mdelay is the safest
444 * approach.
445 *
446 * If it was to be reworked, the stuck pixel happens on a
447 * BCM2711 when changing mode with a good probability, so a
448 * script that changes mode on a regular basis should trigger
449 * the bug after less than 10 attempts. It manifests itself with
450 * every pixels being shifted by one to the right, and thus the
451 * last pixel of a line actually being displayed as the first
452 * pixel on the next line.
453 */
454 mdelay(20);
455
Maxime Ripard2d14ffe2020-09-03 10:01:06 +0200456 if (vc4_encoder && vc4_encoder->post_crtc_disable)
Maxime Ripard8d914742020-12-15 16:42:36 +0100457 vc4_encoder->post_crtc_disable(encoder, state);
Maxime Ripard792c3132020-09-03 10:01:00 +0200458
Maxime Ripard0d2b96a2020-09-03 10:01:02 +0200459 vc4_crtc_pixelvalve_reset(crtc);
Maxime Ripard2d14ffe2020-09-03 10:01:06 +0200460 vc4_hvs_stop_channel(dev, channel);
Boris Brezillonedeb729f2017-06-16 10:30:33 +0200461
Maxime Ripard2d14ffe2020-09-03 10:01:06 +0200462 if (vc4_encoder && vc4_encoder->post_crtc_powerdown)
Maxime Ripard8d914742020-12-15 16:42:36 +0100463 vc4_encoder->post_crtc_powerdown(encoder, state);
Maxime Ripard792c3132020-09-03 10:01:00 +0200464
Maxime Ripard2d14ffe2020-09-03 10:01:06 +0200465 return 0;
466}
467
Maxime Ripard875a4d52020-09-03 10:01:07 +0200468int vc4_crtc_disable_at_boot(struct drm_crtc *crtc)
469{
470 struct drm_device *drm = crtc->dev;
471 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
472 int channel;
473
474 if (!(of_device_is_compatible(vc4_crtc->pdev->dev.of_node,
475 "brcm,bcm2711-pixelvalve2") ||
476 of_device_is_compatible(vc4_crtc->pdev->dev.of_node,
477 "brcm,bcm2711-pixelvalve4")))
478 return 0;
479
480 if (!(CRTC_READ(PV_CONTROL) & PV_CONTROL_EN))
481 return 0;
482
483 if (!(CRTC_READ(PV_V_CONTROL) & PV_VCONTROL_VIDEN))
484 return 0;
485
486 channel = vc4_hvs_get_fifo_from_output(drm, vc4_crtc->data->hvs_output);
487 if (channel < 0)
488 return 0;
489
Maxime Ripard8d914742020-12-15 16:42:36 +0100490 return vc4_crtc_disable(crtc, NULL, channel);
Maxime Ripard875a4d52020-09-03 10:01:07 +0200491}
492
Maxime Ripard2d14ffe2020-09-03 10:01:06 +0200493static void vc4_crtc_atomic_disable(struct drm_crtc *crtc,
Maxime Ripard351f9502020-10-08 14:44:08 +0200494 struct drm_atomic_state *state)
Maxime Ripard2d14ffe2020-09-03 10:01:06 +0200495{
Maxime Ripard351f9502020-10-08 14:44:08 +0200496 struct drm_crtc_state *old_state = drm_atomic_get_old_crtc_state(state,
497 crtc);
Maxime Ripard2d14ffe2020-09-03 10:01:06 +0200498 struct vc4_crtc_state *old_vc4_state = to_vc4_crtc_state(old_state);
499 struct drm_device *dev = crtc->dev;
500
501 require_hvs_enabled(dev);
502
503 /* Disable vblank irq handling before crtc is disabled. */
504 drm_crtc_vblank_off(crtc);
505
Maxime Ripard8d914742020-12-15 16:42:36 +0100506 vc4_crtc_disable(crtc, state, old_vc4_state->assigned_channel);
Maxime Ripard2d14ffe2020-09-03 10:01:06 +0200507
Boris Brezillonedeb729f2017-06-16 10:30:33 +0200508 /*
509 * Make sure we issue a vblank event after disabling the CRTC if
510 * someone was waiting it.
511 */
512 if (crtc->state->event) {
513 unsigned long flags;
514
515 spin_lock_irqsave(&dev->event_lock, flags);
516 drm_crtc_send_vblank_event(crtc, crtc->state->event);
517 crtc->state->event = NULL;
518 spin_unlock_irqrestore(&dev->event_lock, flags);
519 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800520}
521
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300522static void vc4_crtc_atomic_enable(struct drm_crtc *crtc,
Maxime Ripard351f9502020-10-08 14:44:08 +0200523 struct drm_atomic_state *state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800524{
525 struct drm_device *dev = crtc->dev;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800526 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Maxime Ripard792c3132020-09-03 10:01:00 +0200527 struct drm_encoder *encoder = vc4_get_crtc_encoder(crtc);
528 struct vc4_encoder *vc4_encoder = to_vc4_encoder(encoder);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800529
530 require_hvs_enabled(dev);
531
Boris Brezillon1ed134e2017-06-22 22:25:26 +0200532 /* Enable vblank irq handling before crtc is started otherwise
533 * drm_crtc_get_vblank() fails in vc4_crtc_update_dlist().
534 */
535 drm_crtc_vblank_on(crtc);
Boris Brezillon1ed134e2017-06-22 22:25:26 +0200536
Maxime Ripardee6965c82020-12-15 16:42:35 +0100537 vc4_hvs_atomic_enable(crtc, state);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800538
Maxime Ripard792c3132020-09-03 10:01:00 +0200539 if (vc4_encoder->pre_crtc_configure)
Maxime Ripard8d914742020-12-15 16:42:36 +0100540 vc4_encoder->pre_crtc_configure(encoder, state);
Maxime Ripard792c3132020-09-03 10:01:00 +0200541
Maxime Ripardc6883982021-05-07 17:05:06 +0200542 vc4_crtc_config_pv(crtc, state);
Maxime Ripard4b72b102020-09-03 10:00:59 +0200543
544 CRTC_WRITE(PV_CONTROL, CRTC_READ(PV_CONTROL) | PV_CONTROL_EN);
545
Maxime Ripard792c3132020-09-03 10:01:00 +0200546 if (vc4_encoder->pre_crtc_enable)
Maxime Ripard8d914742020-12-15 16:42:36 +0100547 vc4_encoder->pre_crtc_enable(encoder, state);
Maxime Ripard792c3132020-09-03 10:01:00 +0200548
Boris Brezillon008095e2018-07-03 09:50:22 +0200549 /* When feeding the transposer block the pixelvalve is unneeded and
550 * should not be enabled.
551 */
Maxime Ripard5d8514e2020-06-11 15:36:54 +0200552 CRTC_WRITE(PV_V_CONTROL,
553 CRTC_READ(PV_V_CONTROL) | PV_VCONTROL_VIDEN);
Maxime Ripard792c3132020-09-03 10:01:00 +0200554
555 if (vc4_encoder->post_crtc_enable)
Maxime Ripard8d914742020-12-15 16:42:36 +0100556 vc4_encoder->post_crtc_enable(encoder, state);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800557}
558
Jose Abreuc50a1152017-05-25 15:19:22 +0100559static enum drm_mode_status vc4_crtc_mode_valid(struct drm_crtc *crtc,
560 const struct drm_display_mode *mode)
Mario Kleineracc1be12016-07-19 20:58:58 +0200561{
Mario Kleiner36451462016-07-19 20:58:59 +0200562 /* Do not allow doublescan modes from user space */
Jose Abreuc50a1152017-05-25 15:19:22 +0100563 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) {
Mario Kleiner36451462016-07-19 20:58:59 +0200564 DRM_DEBUG_KMS("[CRTC:%d] Doublescan mode rejected.\n",
565 crtc->base.id);
Jose Abreuc50a1152017-05-25 15:19:22 +0100566 return MODE_NO_DBLESCAN;
Mario Kleiner36451462016-07-19 20:58:59 +0200567 }
568
Jose Abreuc50a1152017-05-25 15:19:22 +0100569 return MODE_OK;
Mario Kleineracc1be12016-07-19 20:58:58 +0200570}
571
Boris Brezillon666e7352018-12-06 15:24:38 +0100572void vc4_crtc_get_margins(struct drm_crtc_state *state,
573 unsigned int *left, unsigned int *right,
574 unsigned int *top, unsigned int *bottom)
575{
576 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(state);
577 struct drm_connector_state *conn_state;
578 struct drm_connector *conn;
579 int i;
580
581 *left = vc4_state->margins.left;
582 *right = vc4_state->margins.right;
583 *top = vc4_state->margins.top;
584 *bottom = vc4_state->margins.bottom;
585
586 /* We have to interate over all new connector states because
587 * vc4_crtc_get_margins() might be called before
588 * vc4_crtc_atomic_check() which means margins info in vc4_crtc_state
589 * might be outdated.
590 */
591 for_each_new_connector_in_state(state->state, conn, conn_state, i) {
592 if (conn_state->crtc != state->crtc)
593 continue;
594
595 *left = conn_state->tv.margins.left;
596 *right = conn_state->tv.margins.right;
597 *top = conn_state->tv.margins.top;
598 *bottom = conn_state->tv.margins.bottom;
599 break;
600 }
601}
602
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800603static int vc4_crtc_atomic_check(struct drm_crtc *crtc,
Maxime Ripard29b77ad2020-10-28 13:32:21 +0100604 struct drm_atomic_state *state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800605{
Maxime Ripard29b77ad2020-10-28 13:32:21 +0100606 struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state,
607 crtc);
608 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(crtc_state);
Boris Brezillon008095e2018-07-03 09:50:22 +0200609 struct drm_connector *conn;
610 struct drm_connector_state *conn_state;
Boris Brezillon008095e2018-07-03 09:50:22 +0200611 int ret, i;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800612
Maxime Ripardee6965c82020-12-15 16:42:35 +0100613 ret = vc4_hvs_atomic_check(crtc, state);
Eric Anholtd8dbf442015-12-28 13:25:41 -0800614 if (ret)
615 return ret;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800616
Maxime Ripardd74252b2020-11-02 14:38:34 +0100617 for_each_new_connector_in_state(state, conn, conn_state,
Maxime Ripard29b77ad2020-10-28 13:32:21 +0100618 i) {
Boris Brezillon008095e2018-07-03 09:50:22 +0200619 if (conn_state->crtc != crtc)
620 continue;
621
Boris Brezillon666e7352018-12-06 15:24:38 +0100622 vc4_state->margins.left = conn_state->tv.margins.left;
623 vc4_state->margins.right = conn_state->tv.margins.right;
624 vc4_state->margins.top = conn_state->tv.margins.top;
625 vc4_state->margins.bottom = conn_state->tv.margins.bottom;
Boris Brezillon008095e2018-07-03 09:50:22 +0200626 break;
627 }
628
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800629 return 0;
630}
631
Shawn Guo0d5f46f2017-02-07 17:16:34 +0800632static int vc4_enable_vblank(struct drm_crtc *crtc)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800633{
Shawn Guoc77b9ab2017-01-09 19:25:45 +0800634 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800635
636 CRTC_WRITE(PV_INTEN, PV_INT_VFP_START);
637
638 return 0;
639}
640
Shawn Guo0d5f46f2017-02-07 17:16:34 +0800641static void vc4_disable_vblank(struct drm_crtc *crtc)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800642{
Shawn Guoc77b9ab2017-01-09 19:25:45 +0800643 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800644
645 CRTC_WRITE(PV_INTEN, 0);
646}
647
648static void vc4_crtc_handle_page_flip(struct vc4_crtc *vc4_crtc)
649{
650 struct drm_crtc *crtc = &vc4_crtc->base;
651 struct drm_device *dev = crtc->dev;
Mario Kleiner56d1fe02016-05-18 14:02:46 +0200652 struct vc4_dev *vc4 = to_vc4_dev(dev);
653 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(crtc->state);
Maxime Ripard87ebcd42020-09-03 10:00:46 +0200654 u32 chan = vc4_state->assigned_channel;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800655 unsigned long flags;
656
657 spin_lock_irqsave(&dev->event_lock, flags);
Mario Kleiner56d1fe02016-05-18 14:02:46 +0200658 if (vc4_crtc->event &&
Boris Brezillon008095e2018-07-03 09:50:22 +0200659 (vc4_state->mm.start == HVS_READ(SCALER_DISPLACTX(chan)) ||
660 vc4_state->feed_txp)) {
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800661 drm_crtc_send_vblank_event(crtc, vc4_crtc->event);
662 vc4_crtc->event = NULL;
Mario Kleineree7c10e2016-05-06 19:26:06 +0200663 drm_crtc_vblank_put(crtc);
Boris Brezillon531a1b62019-02-20 16:51:22 +0100664
665 /* Wait for the page flip to unmask the underrun to ensure that
666 * the display list was updated by the hardware. Before that
667 * happens, the HVS will be using the previous display list with
668 * the CRTC and encoder already reconfigured, leading to
669 * underruns. This can be seen when reconfiguring the CRTC.
670 */
Maxime Ripard32a851c2020-09-03 10:00:43 +0200671 vc4_hvs_unmask_underrun(dev, chan);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800672 }
673 spin_unlock_irqrestore(&dev->event_lock, flags);
674}
675
Boris Brezillon008095e2018-07-03 09:50:22 +0200676void vc4_crtc_handle_vblank(struct vc4_crtc *crtc)
677{
678 crtc->t_vblank = ktime_get();
679 drm_crtc_handle_vblank(&crtc->base);
680 vc4_crtc_handle_page_flip(crtc);
681}
682
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800683static irqreturn_t vc4_crtc_irq_handler(int irq, void *data)
684{
685 struct vc4_crtc *vc4_crtc = data;
686 u32 stat = CRTC_READ(PV_INTSTAT);
687 irqreturn_t ret = IRQ_NONE;
688
689 if (stat & PV_INT_VFP_START) {
690 CRTC_WRITE(PV_INTSTAT, PV_INT_VFP_START);
Boris Brezillon008095e2018-07-03 09:50:22 +0200691 vc4_crtc_handle_vblank(vc4_crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800692 ret = IRQ_HANDLED;
693 }
694
695 return ret;
696}
697
Eric Anholtb501bac2015-11-30 12:34:01 -0800698struct vc4_async_flip_state {
699 struct drm_crtc *crtc;
700 struct drm_framebuffer *fb;
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200701 struct drm_framebuffer *old_fb;
Eric Anholtb501bac2015-11-30 12:34:01 -0800702 struct drm_pending_vblank_event *event;
703
704 struct vc4_seqno_cb cb;
705};
706
707/* Called when the V3D execution for the BO being flipped to is done, so that
708 * we can actually update the plane's address to point to it.
709 */
710static void
711vc4_async_page_flip_complete(struct vc4_seqno_cb *cb)
712{
713 struct vc4_async_flip_state *flip_state =
714 container_of(cb, struct vc4_async_flip_state, cb);
715 struct drm_crtc *crtc = flip_state->crtc;
716 struct drm_device *dev = crtc->dev;
Eric Anholtb501bac2015-11-30 12:34:01 -0800717 struct drm_plane *plane = crtc->primary;
718
719 vc4_plane_async_set_fb(plane, flip_state->fb);
720 if (flip_state->event) {
721 unsigned long flags;
722
723 spin_lock_irqsave(&dev->event_lock, flags);
724 drm_crtc_send_vblank_event(crtc, flip_state->event);
725 spin_unlock_irqrestore(&dev->event_lock, flags);
726 }
727
Mario Kleineree7c10e2016-05-06 19:26:06 +0200728 drm_crtc_vblank_put(crtc);
Cihangir Akturk1d5494e2017-08-03 14:58:40 +0300729 drm_framebuffer_put(flip_state->fb);
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200730
731 /* Decrement the BO usecnt in order to keep the inc/dec calls balanced
732 * when the planes are updated through the async update path.
733 * FIXME: we should move to generic async-page-flip when it's
734 * available, so that we can get rid of this hand-made cleanup_fb()
735 * logic.
736 */
737 if (flip_state->old_fb) {
738 struct drm_gem_cma_object *cma_bo;
739 struct vc4_bo *bo;
740
741 cma_bo = drm_fb_cma_get_gem_obj(flip_state->old_fb, 0);
742 bo = to_vc4_bo(&cma_bo->base);
743 vc4_bo_dec_usecnt(bo);
744 drm_framebuffer_put(flip_state->old_fb);
745 }
746
Eric Anholtb501bac2015-11-30 12:34:01 -0800747 kfree(flip_state);
Eric Anholtb501bac2015-11-30 12:34:01 -0800748}
749
750/* Implements async (non-vblank-synced) page flips.
751 *
752 * The page flip ioctl needs to return immediately, so we grab the
753 * modeset semaphore on the pipe, and queue the address update for
754 * when V3D is done with the BO being flipped to.
755 */
756static int vc4_async_page_flip(struct drm_crtc *crtc,
757 struct drm_framebuffer *fb,
758 struct drm_pending_vblank_event *event,
759 uint32_t flags)
760{
761 struct drm_device *dev = crtc->dev;
Eric Anholtb501bac2015-11-30 12:34:01 -0800762 struct drm_plane *plane = crtc->primary;
763 int ret = 0;
764 struct vc4_async_flip_state *flip_state;
765 struct drm_gem_cma_object *cma_bo = drm_fb_cma_get_gem_obj(fb, 0);
766 struct vc4_bo *bo = to_vc4_bo(&cma_bo->base);
767
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200768 /* Increment the BO usecnt here, so that we never end up with an
769 * unbalanced number of vc4_bo_{dec,inc}_usecnt() calls when the
770 * plane is later updated through the non-async path.
771 * FIXME: we should move to generic async-page-flip when it's
772 * available, so that we can get rid of this hand-made prepare_fb()
773 * logic.
774 */
775 ret = vc4_bo_inc_usecnt(bo);
776 if (ret)
777 return ret;
778
Eric Anholtb501bac2015-11-30 12:34:01 -0800779 flip_state = kzalloc(sizeof(*flip_state), GFP_KERNEL);
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200780 if (!flip_state) {
781 vc4_bo_dec_usecnt(bo);
Eric Anholtb501bac2015-11-30 12:34:01 -0800782 return -ENOMEM;
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200783 }
Eric Anholtb501bac2015-11-30 12:34:01 -0800784
Cihangir Akturk1d5494e2017-08-03 14:58:40 +0300785 drm_framebuffer_get(fb);
Eric Anholtb501bac2015-11-30 12:34:01 -0800786 flip_state->fb = fb;
787 flip_state->crtc = crtc;
788 flip_state->event = event;
789
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200790 /* Save the current FB before it's replaced by the new one in
791 * drm_atomic_set_fb_for_plane(). We'll need the old FB in
792 * vc4_async_page_flip_complete() to decrement the BO usecnt and keep
793 * it consistent.
794 * FIXME: we should move to generic async-page-flip when it's
795 * available, so that we can get rid of this hand-made cleanup_fb()
796 * logic.
797 */
798 flip_state->old_fb = plane->state->fb;
799 if (flip_state->old_fb)
800 drm_framebuffer_get(flip_state->old_fb);
801
Mario Kleineree7c10e2016-05-06 19:26:06 +0200802 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
803
Eric Anholtb501bac2015-11-30 12:34:01 -0800804 /* Immediately update the plane's legacy fb pointer, so that later
805 * modeset prep sees the state that will be present when the semaphore
806 * is released.
807 */
808 drm_atomic_set_fb_for_plane(plane->state, fb);
Eric Anholtb501bac2015-11-30 12:34:01 -0800809
810 vc4_queue_seqno_cb(dev, &flip_state->cb, bo->seqno,
811 vc4_async_page_flip_complete);
812
813 /* Driver takes ownership of state on successful async commit. */
814 return 0;
815}
816
Maxime Ripardbdd96472020-06-11 15:36:48 +0200817int vc4_page_flip(struct drm_crtc *crtc,
818 struct drm_framebuffer *fb,
819 struct drm_pending_vblank_event *event,
820 uint32_t flags,
821 struct drm_modeset_acquire_ctx *ctx)
Eric Anholtb501bac2015-11-30 12:34:01 -0800822{
823 if (flags & DRM_MODE_PAGE_FLIP_ASYNC)
824 return vc4_async_page_flip(crtc, fb, event, flags);
825 else
Daniel Vetter41292b1f2017-03-22 22:50:50 +0100826 return drm_atomic_helper_page_flip(crtc, fb, event, flags, ctx);
Eric Anholtb501bac2015-11-30 12:34:01 -0800827}
828
Maxime Ripardbdd96472020-06-11 15:36:48 +0200829struct drm_crtc_state *vc4_crtc_duplicate_state(struct drm_crtc *crtc)
Eric Anholtd8dbf442015-12-28 13:25:41 -0800830{
Boris Brezillon008095e2018-07-03 09:50:22 +0200831 struct vc4_crtc_state *vc4_state, *old_vc4_state;
Eric Anholtd8dbf442015-12-28 13:25:41 -0800832
833 vc4_state = kzalloc(sizeof(*vc4_state), GFP_KERNEL);
834 if (!vc4_state)
835 return NULL;
836
Boris Brezillon008095e2018-07-03 09:50:22 +0200837 old_vc4_state = to_vc4_crtc_state(crtc->state);
838 vc4_state->feed_txp = old_vc4_state->feed_txp;
Boris Brezillon666e7352018-12-06 15:24:38 +0100839 vc4_state->margins = old_vc4_state->margins;
Maxime Ripard87ebcd42020-09-03 10:00:46 +0200840 vc4_state->assigned_channel = old_vc4_state->assigned_channel;
Boris Brezillon008095e2018-07-03 09:50:22 +0200841
Eric Anholtd8dbf442015-12-28 13:25:41 -0800842 __drm_atomic_helper_crtc_duplicate_state(crtc, &vc4_state->base);
843 return &vc4_state->base;
844}
845
Maxime Ripardbdd96472020-06-11 15:36:48 +0200846void vc4_crtc_destroy_state(struct drm_crtc *crtc,
847 struct drm_crtc_state *state)
Eric Anholtd8dbf442015-12-28 13:25:41 -0800848{
849 struct vc4_dev *vc4 = to_vc4_dev(crtc->dev);
850 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(state);
851
Chris Wilson71724f72019-10-03 22:00:58 +0100852 if (drm_mm_node_allocated(&vc4_state->mm)) {
Eric Anholtd8dbf442015-12-28 13:25:41 -0800853 unsigned long flags;
854
855 spin_lock_irqsave(&vc4->hvs->mm_lock, flags);
856 drm_mm_remove_node(&vc4_state->mm);
857 spin_unlock_irqrestore(&vc4->hvs->mm_lock, flags);
858
859 }
860
Eric Anholt7622b252016-10-10 09:44:06 -0700861 drm_atomic_helper_crtc_destroy_state(crtc, state);
Eric Anholtd8dbf442015-12-28 13:25:41 -0800862}
863
Maxime Ripardbdd96472020-06-11 15:36:48 +0200864void vc4_crtc_reset(struct drm_crtc *crtc)
Eric Anholt6d6e5002017-03-28 13:13:43 -0700865{
Maxime Ripard427c4a02020-09-23 10:40:31 +0200866 struct vc4_crtc_state *vc4_crtc_state;
867
Eric Anholt6d6e5002017-03-28 13:13:43 -0700868 if (crtc->state)
Maarten Lankhorst462ce5d2019-04-24 17:06:29 +0200869 vc4_crtc_destroy_state(crtc, crtc->state);
Maxime Ripard427c4a02020-09-23 10:40:31 +0200870
871 vc4_crtc_state = kzalloc(sizeof(*vc4_crtc_state), GFP_KERNEL);
872 if (!vc4_crtc_state) {
873 crtc->state = NULL;
874 return;
875 }
876
Maxime Ripard8ba0b6d2020-09-23 10:40:32 +0200877 vc4_crtc_state->assigned_channel = VC4_HVS_CHANNEL_DISABLED;
Maxime Ripard427c4a02020-09-23 10:40:31 +0200878 __drm_atomic_helper_crtc_reset(crtc, &vc4_crtc_state->base);
Eric Anholt6d6e5002017-03-28 13:13:43 -0700879}
880
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800881static const struct drm_crtc_funcs vc4_crtc_funcs = {
882 .set_config = drm_atomic_helper_set_config,
883 .destroy = vc4_crtc_destroy,
Eric Anholtb501bac2015-11-30 12:34:01 -0800884 .page_flip = vc4_page_flip,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800885 .set_property = NULL,
886 .cursor_set = NULL, /* handled by drm_mode_cursor_universal */
887 .cursor_move = NULL, /* handled by drm_mode_cursor_universal */
Eric Anholt6d6e5002017-03-28 13:13:43 -0700888 .reset = vc4_crtc_reset,
Eric Anholtd8dbf442015-12-28 13:25:41 -0800889 .atomic_duplicate_state = vc4_crtc_duplicate_state,
890 .atomic_destroy_state = vc4_crtc_destroy_state,
Shawn Guo0d5f46f2017-02-07 17:16:34 +0800891 .enable_vblank = vc4_enable_vblank,
892 .disable_vblank = vc4_disable_vblank,
Thomas Zimmermann7e69ed62020-01-23 14:59:39 +0100893 .get_vblank_timestamp = drm_crtc_vblank_helper_get_vblank_timestamp,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800894};
895
896static const struct drm_crtc_helper_funcs vc4_crtc_helper_funcs = {
Jose Abreuc50a1152017-05-25 15:19:22 +0100897 .mode_valid = vc4_crtc_mode_valid,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800898 .atomic_check = vc4_crtc_atomic_check,
Maxime Ripard81752872020-06-11 15:36:47 +0200899 .atomic_flush = vc4_hvs_atomic_flush,
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300900 .atomic_enable = vc4_crtc_atomic_enable,
Laurent Pinchart64581712017-06-30 12:36:45 +0300901 .atomic_disable = vc4_crtc_atomic_disable,
Thomas Zimmermann3c8639c2020-01-23 14:59:38 +0100902 .get_scanout_position = vc4_crtc_get_scanout_position,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800903};
904
Maxime Ripard5a20ff82020-06-11 15:36:49 +0200905static const struct vc4_pv_data bcm2835_pv0_data = {
906 .base = {
Maxime Ripard87ebcd42020-09-03 10:00:46 +0200907 .hvs_available_channels = BIT(0),
Maxime Ripard8ebb2cf2020-09-03 10:00:42 +0200908 .hvs_output = 0,
Maxime Ripard5a20ff82020-06-11 15:36:49 +0200909 },
Eric Anholtc9be8042019-04-01 11:35:58 -0700910 .debugfs_name = "crtc0_regs",
Maxime Ripard649abf22020-09-03 10:00:47 +0200911 .fifo_depth = 64,
Maxime Ripard644df222020-09-03 10:00:39 +0200912 .pixels_per_clock = 1,
Boris Brezillonab8df602016-12-02 14:48:07 +0100913 .encoder_types = {
914 [PV_CONTROL_CLK_SELECT_DSI] = VC4_ENCODER_TYPE_DSI0,
915 [PV_CONTROL_CLK_SELECT_DPI_SMI_HDMI] = VC4_ENCODER_TYPE_DPI,
916 },
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800917};
918
Maxime Ripard5a20ff82020-06-11 15:36:49 +0200919static const struct vc4_pv_data bcm2835_pv1_data = {
920 .base = {
Maxime Ripard87ebcd42020-09-03 10:00:46 +0200921 .hvs_available_channels = BIT(2),
Maxime Ripard8ebb2cf2020-09-03 10:00:42 +0200922 .hvs_output = 2,
Maxime Ripard5a20ff82020-06-11 15:36:49 +0200923 },
Eric Anholtc9be8042019-04-01 11:35:58 -0700924 .debugfs_name = "crtc1_regs",
Maxime Ripard649abf22020-09-03 10:00:47 +0200925 .fifo_depth = 64,
Maxime Ripard644df222020-09-03 10:00:39 +0200926 .pixels_per_clock = 1,
Boris Brezillonab8df602016-12-02 14:48:07 +0100927 .encoder_types = {
928 [PV_CONTROL_CLK_SELECT_DSI] = VC4_ENCODER_TYPE_DSI1,
929 [PV_CONTROL_CLK_SELECT_DPI_SMI_HDMI] = VC4_ENCODER_TYPE_SMI,
930 },
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800931};
932
Maxime Ripard5a20ff82020-06-11 15:36:49 +0200933static const struct vc4_pv_data bcm2835_pv2_data = {
934 .base = {
Maxime Ripard87ebcd42020-09-03 10:00:46 +0200935 .hvs_available_channels = BIT(1),
Maxime Ripard8ebb2cf2020-09-03 10:00:42 +0200936 .hvs_output = 1,
Maxime Ripard5a20ff82020-06-11 15:36:49 +0200937 },
Eric Anholtc9be8042019-04-01 11:35:58 -0700938 .debugfs_name = "crtc2_regs",
Maxime Ripard649abf22020-09-03 10:00:47 +0200939 .fifo_depth = 64,
Maxime Ripard644df222020-09-03 10:00:39 +0200940 .pixels_per_clock = 1,
Boris Brezillonab8df602016-12-02 14:48:07 +0100941 .encoder_types = {
Maxime Riparded024b22020-09-03 10:00:49 +0200942 [PV_CONTROL_CLK_SELECT_DPI_SMI_HDMI] = VC4_ENCODER_TYPE_HDMI0,
Boris Brezillonab8df602016-12-02 14:48:07 +0100943 [PV_CONTROL_CLK_SELECT_VEC] = VC4_ENCODER_TYPE_VEC,
944 },
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800945};
946
Maxime Ripard658a7312020-09-03 10:01:09 +0200947static const struct vc4_pv_data bcm2711_pv0_data = {
948 .base = {
949 .hvs_available_channels = BIT(0),
950 .hvs_output = 0,
951 },
952 .debugfs_name = "crtc0_regs",
953 .fifo_depth = 64,
954 .pixels_per_clock = 1,
955 .encoder_types = {
956 [0] = VC4_ENCODER_TYPE_DSI0,
957 [1] = VC4_ENCODER_TYPE_DPI,
958 },
959};
960
961static const struct vc4_pv_data bcm2711_pv1_data = {
962 .base = {
963 .hvs_available_channels = BIT(0) | BIT(1) | BIT(2),
964 .hvs_output = 3,
965 },
966 .debugfs_name = "crtc1_regs",
967 .fifo_depth = 64,
968 .pixels_per_clock = 1,
969 .encoder_types = {
970 [0] = VC4_ENCODER_TYPE_DSI1,
971 [1] = VC4_ENCODER_TYPE_SMI,
972 },
973};
974
975static const struct vc4_pv_data bcm2711_pv2_data = {
976 .base = {
977 .hvs_available_channels = BIT(0) | BIT(1) | BIT(2),
978 .hvs_output = 4,
979 },
980 .debugfs_name = "crtc2_regs",
981 .fifo_depth = 256,
982 .pixels_per_clock = 2,
983 .encoder_types = {
984 [0] = VC4_ENCODER_TYPE_HDMI0,
985 },
986};
987
988static const struct vc4_pv_data bcm2711_pv3_data = {
989 .base = {
990 .hvs_available_channels = BIT(1),
991 .hvs_output = 1,
992 },
993 .debugfs_name = "crtc3_regs",
994 .fifo_depth = 64,
995 .pixels_per_clock = 1,
996 .encoder_types = {
Mateusz Kwiatkowskifc7a8ab2021-05-20 17:03:41 +0200997 [PV_CONTROL_CLK_SELECT_VEC] = VC4_ENCODER_TYPE_VEC,
Maxime Ripard658a7312020-09-03 10:01:09 +0200998 },
999};
1000
1001static const struct vc4_pv_data bcm2711_pv4_data = {
1002 .base = {
1003 .hvs_available_channels = BIT(0) | BIT(1) | BIT(2),
1004 .hvs_output = 5,
1005 },
1006 .debugfs_name = "crtc4_regs",
1007 .fifo_depth = 64,
1008 .pixels_per_clock = 2,
1009 .encoder_types = {
1010 [0] = VC4_ENCODER_TYPE_HDMI1,
1011 },
1012};
1013
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001014static const struct of_device_id vc4_crtc_dt_match[] = {
Maxime Riparddebf5852020-05-27 17:47:52 +02001015 { .compatible = "brcm,bcm2835-pixelvalve0", .data = &bcm2835_pv0_data },
1016 { .compatible = "brcm,bcm2835-pixelvalve1", .data = &bcm2835_pv1_data },
1017 { .compatible = "brcm,bcm2835-pixelvalve2", .data = &bcm2835_pv2_data },
Maxime Ripard658a7312020-09-03 10:01:09 +02001018 { .compatible = "brcm,bcm2711-pixelvalve0", .data = &bcm2711_pv0_data },
1019 { .compatible = "brcm,bcm2711-pixelvalve1", .data = &bcm2711_pv1_data },
1020 { .compatible = "brcm,bcm2711-pixelvalve2", .data = &bcm2711_pv2_data },
1021 { .compatible = "brcm,bcm2711-pixelvalve3", .data = &bcm2711_pv3_data },
1022 { .compatible = "brcm,bcm2711-pixelvalve4", .data = &bcm2711_pv4_data },
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001023 {}
1024};
1025
1026static void vc4_set_crtc_possible_masks(struct drm_device *drm,
1027 struct drm_crtc *crtc)
1028{
1029 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Maxime Ripard5a20ff82020-06-11 15:36:49 +02001030 const struct vc4_pv_data *pv_data = vc4_crtc_to_vc4_pv_data(vc4_crtc);
1031 const enum vc4_encoder_type *encoder_types = pv_data->encoder_types;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001032 struct drm_encoder *encoder;
1033
1034 drm_for_each_encoder(encoder, drm) {
Boris Brezillon008095e2018-07-03 09:50:22 +02001035 struct vc4_encoder *vc4_encoder;
Boris Brezillonab8df602016-12-02 14:48:07 +01001036 int i;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001037
Maxime Ripard47a50742021-05-07 17:05:05 +02001038 if (encoder->encoder_type == DRM_MODE_ENCODER_VIRTUAL)
1039 continue;
1040
Boris Brezillon008095e2018-07-03 09:50:22 +02001041 vc4_encoder = to_vc4_encoder(encoder);
Maxime Ripard5a20ff82020-06-11 15:36:49 +02001042 for (i = 0; i < ARRAY_SIZE(pv_data->encoder_types); i++) {
Boris Brezillonab8df602016-12-02 14:48:07 +01001043 if (vc4_encoder->type == encoder_types[i]) {
1044 vc4_encoder->clock_select = i;
1045 encoder->possible_crtcs |= drm_crtc_mask(crtc);
1046 break;
1047 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001048 }
1049 }
1050}
1051
Maxime Ripard5fefc602020-06-11 15:36:51 +02001052int vc4_crtc_init(struct drm_device *drm, struct vc4_crtc *vc4_crtc,
1053 const struct drm_crtc_funcs *crtc_funcs,
1054 const struct drm_crtc_helper_funcs *crtc_helper_funcs)
1055{
Maxime Ripardeb92bc72020-09-03 10:00:51 +02001056 struct vc4_dev *vc4 = to_vc4_dev(drm);
Maxime Ripard5fefc602020-06-11 15:36:51 +02001057 struct drm_crtc *crtc = &vc4_crtc->base;
1058 struct drm_plane *primary_plane;
1059 unsigned int i;
1060
1061 /* For now, we create just the primary and the legacy cursor
1062 * planes. We should be able to stack more planes on easily,
1063 * but to do that we would need to compute the bandwidth
1064 * requirement of the plane configuration, and reject ones
1065 * that will take too much.
1066 */
1067 primary_plane = vc4_plane_init(drm, DRM_PLANE_TYPE_PRIMARY);
1068 if (IS_ERR(primary_plane)) {
1069 dev_err(drm->dev, "failed to construct primary plane\n");
1070 return PTR_ERR(primary_plane);
1071 }
1072
1073 drm_crtc_init_with_planes(drm, crtc, primary_plane, NULL,
1074 crtc_funcs, NULL);
1075 drm_crtc_helper_add(crtc, crtc_helper_funcs);
Maxime Ripard5fefc602020-06-11 15:36:51 +02001076
Maxime Ripardeb92bc72020-09-03 10:00:51 +02001077 if (!vc4->hvs->hvs5) {
1078 drm_mode_crtc_set_gamma_size(crtc, ARRAY_SIZE(vc4_crtc->lut_r));
1079
1080 drm_crtc_enable_color_mgmt(crtc, 0, false, crtc->gamma_size);
1081
1082 /* We support CTM, but only for one CRTC at a time. It's therefore
1083 * implemented as private driver state in vc4_kms, not here.
1084 */
1085 drm_crtc_enable_color_mgmt(crtc, 0, true, crtc->gamma_size);
1086 }
Maxime Ripard5fefc602020-06-11 15:36:51 +02001087
1088 for (i = 0; i < crtc->gamma_size; i++) {
1089 vc4_crtc->lut_r[i] = i;
1090 vc4_crtc->lut_g[i] = i;
1091 vc4_crtc->lut_b[i] = i;
1092 }
1093
1094 return 0;
1095}
1096
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001097static int vc4_crtc_bind(struct device *dev, struct device *master, void *data)
1098{
1099 struct platform_device *pdev = to_platform_device(dev);
1100 struct drm_device *drm = dev_get_drvdata(master);
Maxime Ripard5a20ff82020-06-11 15:36:49 +02001101 const struct vc4_pv_data *pv_data;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001102 struct vc4_crtc *vc4_crtc;
1103 struct drm_crtc *crtc;
Maxime Ripard5fefc602020-06-11 15:36:51 +02001104 struct drm_plane *destroy_plane, *temp;
1105 int ret;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001106
1107 vc4_crtc = devm_kzalloc(dev, sizeof(*vc4_crtc), GFP_KERNEL);
1108 if (!vc4_crtc)
1109 return -ENOMEM;
1110 crtc = &vc4_crtc->base;
1111
Maxime Ripard76781422020-05-27 17:47:53 +02001112 pv_data = of_device_get_match_data(dev);
1113 if (!pv_data)
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001114 return -ENODEV;
Maxime Ripard5a20ff82020-06-11 15:36:49 +02001115 vc4_crtc->data = &pv_data->base;
Eric Anholt30517192019-02-20 13:03:38 -08001116 vc4_crtc->pdev = pdev;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001117
1118 vc4_crtc->regs = vc4_ioremap_regs(pdev, 0);
1119 if (IS_ERR(vc4_crtc->regs))
1120 return PTR_ERR(vc4_crtc->regs);
1121
Eric Anholt30517192019-02-20 13:03:38 -08001122 vc4_crtc->regset.base = vc4_crtc->regs;
1123 vc4_crtc->regset.regs = crtc_regs;
1124 vc4_crtc->regset.nregs = ARRAY_SIZE(crtc_regs);
1125
Maxime Ripard5fefc602020-06-11 15:36:51 +02001126 ret = vc4_crtc_init(drm, vc4_crtc,
1127 &vc4_crtc_funcs, &vc4_crtc_helper_funcs);
1128 if (ret)
1129 return ret;
1130 vc4_set_crtc_possible_masks(drm, crtc);
Mario Kleiner1bf59f12016-06-23 08:17:50 +02001131
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001132 CRTC_WRITE(PV_INTEN, 0);
1133 CRTC_WRITE(PV_INTSTAT, PV_INT_VFP_START);
1134 ret = devm_request_irq(dev, platform_get_irq(pdev, 0),
Maxime Riparda1962d62020-09-03 10:00:40 +02001135 vc4_crtc_irq_handler,
1136 IRQF_SHARED,
1137 "vc4 crtc", vc4_crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001138 if (ret)
Eric Anholtfc2d6f12015-10-20 14:18:56 +01001139 goto err_destroy_planes;
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001140
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001141 platform_set_drvdata(pdev, vc4_crtc);
1142
Maxime Ripard76781422020-05-27 17:47:53 +02001143 vc4_debugfs_add_regset32(drm, pv_data->debugfs_name,
Eric Anholtc9be8042019-04-01 11:35:58 -07001144 &vc4_crtc->regset);
1145
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001146 return 0;
1147
Eric Anholtfc2d6f12015-10-20 14:18:56 +01001148err_destroy_planes:
1149 list_for_each_entry_safe(destroy_plane, temp,
1150 &drm->mode_config.plane_list, head) {
Ville Syrjäläc0183a82018-06-26 22:47:15 +03001151 if (destroy_plane->possible_crtcs == drm_crtc_mask(crtc))
Eric Anholtfc2d6f12015-10-20 14:18:56 +01001152 destroy_plane->funcs->destroy(destroy_plane);
1153 }
Maxime Ripard5fefc602020-06-11 15:36:51 +02001154
Eric Anholtc8b75bc2015-03-02 13:01:12 -08001155 return ret;
1156}
1157
1158static void vc4_crtc_unbind(struct device *dev, struct device *master,
1159 void *data)
1160{
1161 struct platform_device *pdev = to_platform_device(dev);
1162 struct vc4_crtc *vc4_crtc = dev_get_drvdata(dev);
1163
1164 vc4_crtc_destroy(&vc4_crtc->base);
1165
1166 CRTC_WRITE(PV_INTEN, 0);
1167
1168 platform_set_drvdata(pdev, NULL);
1169}
1170
1171static const struct component_ops vc4_crtc_ops = {
1172 .bind = vc4_crtc_bind,
1173 .unbind = vc4_crtc_unbind,
1174};
1175
1176static int vc4_crtc_dev_probe(struct platform_device *pdev)
1177{
1178 return component_add(&pdev->dev, &vc4_crtc_ops);
1179}
1180
1181static int vc4_crtc_dev_remove(struct platform_device *pdev)
1182{
1183 component_del(&pdev->dev, &vc4_crtc_ops);
1184 return 0;
1185}
1186
1187struct platform_driver vc4_crtc_driver = {
1188 .probe = vc4_crtc_dev_probe,
1189 .remove = vc4_crtc_dev_remove,
1190 .driver = {
1191 .name = "vc4_crtc",
1192 .of_match_table = vc4_crtc_dt_match,
1193 },
1194};