blob: b7e47ce1476cb8f29f789622cbef28212fe8796f [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Eric Anholtc8b75bc2015-03-02 13:01:12 -08002/*
3 * Copyright (C) 2015 Broadcom
Eric Anholtc8b75bc2015-03-02 13:01:12 -08004 */
5
6/**
7 * DOC: VC4 CRTC module
8 *
9 * In VC4, the Pixel Valve is what most closely corresponds to the
10 * DRM's concept of a CRTC. The PV generates video timings from the
Eric Anholtf6c01532017-02-27 12:11:43 -080011 * encoder's clock plus its configuration. It pulls scaled pixels from
Eric Anholtc8b75bc2015-03-02 13:01:12 -080012 * the HVS at that timing, and feeds it to the encoder.
13 *
14 * However, the DRM CRTC also collects the configuration of all the
Eric Anholtf6c01532017-02-27 12:11:43 -080015 * DRM planes attached to it. As a result, the CRTC is also
16 * responsible for writing the display list for the HVS channel that
17 * the CRTC will use.
Eric Anholtc8b75bc2015-03-02 13:01:12 -080018 *
19 * The 2835 has 3 different pixel valves. pv0 in the audio power
20 * domain feeds DSI0 or DPI, while pv1 feeds DS1 or SMI. pv2 in the
21 * image domain can feed either HDMI or the SDTV controller. The
22 * pixel valve chooses from the CPRMAN clocks (HSM for HDMI, VEC for
23 * SDTV, etc.) according to which output type is chosen in the mux.
24 *
25 * For power management, the pixel valve's registers are all clocked
26 * by the AXI clock, while the timings and FIFOs make use of the
27 * output-specific clock. Since the encoders also directly consume
28 * the CPRMAN clocks, and know what timings they need, they are the
29 * ones that set the clock.
30 */
31
Sam Ravnborgfd6d6d82019-07-16 08:42:07 +020032#include <linux/clk.h>
33#include <linux/component.h>
34#include <linux/of_device.h>
35
Masahiro Yamadab7e8e252017-05-18 13:29:38 +090036#include <drm/drm_atomic.h>
37#include <drm/drm_atomic_helper.h>
Daniel Vetter72fdb40c2018-09-05 15:57:11 +020038#include <drm/drm_atomic_uapi.h>
Sam Ravnborgfd6d6d82019-07-16 08:42:07 +020039#include <drm/drm_fb_cma_helper.h>
Eric Anholt30517192019-02-20 13:03:38 -080040#include <drm/drm_print.h>
Daniel Vetterfcd70cd2019-01-17 22:03:34 +010041#include <drm/drm_probe_helper.h>
Sam Ravnborgfd6d6d82019-07-16 08:42:07 +020042#include <drm/drm_vblank.h>
43
Eric Anholtc8b75bc2015-03-02 13:01:12 -080044#include "vc4_drv.h"
45#include "vc4_regs.h"
46
Maxime Riparde58a5e62020-05-27 17:47:57 +020047#define HVS_FIFO_LATENCY_PIX 6
48
Eric Anholtc8b75bc2015-03-02 13:01:12 -080049#define CRTC_WRITE(offset, val) writel(val, vc4_crtc->regs + (offset))
50#define CRTC_READ(offset) readl(vc4_crtc->regs + (offset))
51
Eric Anholt30517192019-02-20 13:03:38 -080052static const struct debugfs_reg32 crtc_regs[] = {
53 VC4_REG32(PV_CONTROL),
54 VC4_REG32(PV_V_CONTROL),
55 VC4_REG32(PV_VSYNCD_EVEN),
56 VC4_REG32(PV_HORZA),
57 VC4_REG32(PV_HORZB),
58 VC4_REG32(PV_VERTA),
59 VC4_REG32(PV_VERTB),
60 VC4_REG32(PV_VERTA_EVEN),
61 VC4_REG32(PV_VERTB_EVEN),
62 VC4_REG32(PV_INTEN),
63 VC4_REG32(PV_INTSTAT),
64 VC4_REG32(PV_STAT),
65 VC4_REG32(PV_HACT_ACT),
Eric Anholtc8b75bc2015-03-02 13:01:12 -080066};
67
Maxime Ripard78cbcc32020-09-03 10:00:41 +020068static unsigned int
69vc4_crtc_get_cob_allocation(struct vc4_dev *vc4, unsigned int channel)
70{
71 u32 dispbase = HVS_READ(SCALER_DISPBASEX(channel));
72 /* Top/base are supposed to be 4-pixel aligned, but the
73 * Raspberry Pi firmware fills the low bits (which are
74 * presumably ignored).
75 */
76 u32 top = VC4_GET_FIELD(dispbase, SCALER_DISPBASEX_TOP) & ~3;
77 u32 base = VC4_GET_FIELD(dispbase, SCALER_DISPBASEX_BASE) & ~3;
78
79 return top - base + 4;
80}
81
Thomas Zimmermann3c8639c2020-01-23 14:59:38 +010082static bool vc4_crtc_get_scanout_position(struct drm_crtc *crtc,
83 bool in_vblank_irq,
84 int *vpos, int *hpos,
85 ktime_t *stime, ktime_t *etime,
86 const struct drm_display_mode *mode)
Mario Kleiner1bf59f12016-06-23 08:17:50 +020087{
Thomas Zimmermann3c8639c2020-01-23 14:59:38 +010088 struct drm_device *dev = crtc->dev;
Mario Kleiner1bf59f12016-06-23 08:17:50 +020089 struct vc4_dev *vc4 = to_vc4_dev(dev);
Shawn Guoc77b9ab2017-01-09 19:25:45 +080090 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Maxime Ripard87ebcd42020-09-03 10:00:46 +020091 struct vc4_crtc_state *vc4_crtc_state = to_vc4_crtc_state(crtc->state);
Maxime Ripard78cbcc32020-09-03 10:00:41 +020092 unsigned int cob_size;
Mario Kleiner1bf59f12016-06-23 08:17:50 +020093 u32 val;
94 int fifo_lines;
95 int vblank_lines;
Daniel Vetter1bf6ad62017-05-09 16:03:28 +020096 bool ret = false;
Mario Kleiner1bf59f12016-06-23 08:17:50 +020097
Mario Kleiner1bf59f12016-06-23 08:17:50 +020098 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
99
100 /* Get optional system timestamp before query. */
101 if (stime)
102 *stime = ktime_get();
103
104 /*
105 * Read vertical scanline which is currently composed for our
106 * pixelvalve by the HVS, and also the scaler status.
107 */
Maxime Ripard87ebcd42020-09-03 10:00:46 +0200108 val = HVS_READ(SCALER_DISPSTATX(vc4_crtc_state->assigned_channel));
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200109
110 /* Get optional system timestamp after query. */
111 if (etime)
112 *etime = ktime_get();
113
114 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
115
116 /* Vertical position of hvs composed scanline. */
117 *vpos = VC4_GET_FIELD(val, SCALER_DISPSTATX_LINE);
Mario Kleinere5380922016-07-19 20:59:00 +0200118 *hpos = 0;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200119
Mario Kleinere5380922016-07-19 20:59:00 +0200120 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
121 *vpos /= 2;
122
123 /* Use hpos to correct for field offset in interlaced mode. */
124 if (VC4_GET_FIELD(val, SCALER_DISPSTATX_FRAME_COUNT) % 2)
125 *hpos += mode->crtc_htotal / 2;
126 }
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200127
Maxime Ripard87ebcd42020-09-03 10:00:46 +0200128 cob_size = vc4_crtc_get_cob_allocation(vc4, vc4_crtc_state->assigned_channel);
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200129 /* This is the offset we need for translating hvs -> pv scanout pos. */
Maxime Ripard78cbcc32020-09-03 10:00:41 +0200130 fifo_lines = cob_size / mode->crtc_hdisplay;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200131
132 if (fifo_lines > 0)
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200133 ret = true;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200134
135 /* HVS more than fifo_lines into frame for compositing? */
136 if (*vpos > fifo_lines) {
137 /*
138 * We are in active scanout and can get some meaningful results
139 * from HVS. The actual PV scanout can not trail behind more
140 * than fifo_lines as that is the fifo's capacity. Assume that
141 * in active scanout the HVS and PV work in lockstep wrt. HVS
142 * refilling the fifo and PV consuming from the fifo, ie.
143 * whenever the PV consumes and frees up a scanline in the
144 * fifo, the HVS will immediately refill it, therefore
145 * incrementing vpos. Therefore we choose HVS read position -
146 * fifo size in scanlines as a estimate of the real scanout
147 * position of the PV.
148 */
149 *vpos -= fifo_lines + 1;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200150
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200151 return ret;
152 }
153
154 /*
155 * Less: This happens when we are in vblank and the HVS, after getting
156 * the VSTART restart signal from the PV, just started refilling its
157 * fifo with new lines from the top-most lines of the new framebuffers.
158 * The PV does not scan out in vblank, so does not remove lines from
159 * the fifo, so the fifo will be full quickly and the HVS has to pause.
160 * We can't get meaningful readings wrt. scanline position of the PV
161 * and need to make things up in a approximative but consistent way.
162 */
Eric Anholt682e62c2016-09-28 17:30:25 -0700163 vblank_lines = mode->vtotal - mode->vdisplay;
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200164
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200165 if (in_vblank_irq) {
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200166 /*
167 * Assume the irq handler got called close to first
168 * line of vblank, so PV has about a full vblank
169 * scanlines to go, and as a base timestamp use the
170 * one taken at entry into vblank irq handler, so it
171 * is not affected by random delays due to lock
172 * contention on event_lock or vblank_time lock in
173 * the core.
174 */
175 *vpos = -vblank_lines;
176
177 if (stime)
178 *stime = vc4_crtc->t_vblank;
179 if (etime)
180 *etime = vc4_crtc->t_vblank;
181
182 /*
183 * If the HVS fifo is not yet full then we know for certain
184 * we are at the very beginning of vblank, as the hvs just
185 * started refilling, and the stime and etime timestamps
186 * truly correspond to start of vblank.
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200187 *
188 * Unfortunately there's no way to report this to upper levels
189 * and make it more useful.
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200190 */
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200191 } else {
192 /*
193 * No clue where we are inside vblank. Return a vpos of zero,
194 * which will cause calling code to just return the etime
195 * timestamp uncorrected. At least this is no worse than the
196 * standard fallback.
197 */
198 *vpos = 0;
199 }
200
201 return ret;
202}
203
Maxime Ripardbdd96472020-06-11 15:36:48 +0200204void vc4_crtc_destroy(struct drm_crtc *crtc)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800205{
206 drm_crtc_cleanup(crtc);
207}
208
209static u32 vc4_get_fifo_full_level(u32 format)
210{
211 static const u32 fifo_len_bytes = 64;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800212
213 switch (format) {
214 case PV_CONTROL_FORMAT_DSIV_16:
215 case PV_CONTROL_FORMAT_DSIC_16:
Maxime Riparde58a5e62020-05-27 17:47:57 +0200216 return fifo_len_bytes - 2 * HVS_FIFO_LATENCY_PIX;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800217 case PV_CONTROL_FORMAT_DSIV_18:
218 return fifo_len_bytes - 14;
219 case PV_CONTROL_FORMAT_24:
220 case PV_CONTROL_FORMAT_DSIV_24:
221 default:
Maxime Riparde58a5e62020-05-27 17:47:57 +0200222 return fifo_len_bytes - 3 * HVS_FIFO_LATENCY_PIX;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800223 }
224}
225
226/*
Eric Anholta86773d2016-12-14 11:46:15 -0800227 * Returns the encoder attached to the CRTC.
228 *
229 * VC4 can only scan out to one encoder at a time, while the DRM core
230 * allows drivers to push pixels to more than one encoder from the
231 * same CRTC.
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800232 */
Eric Anholta86773d2016-12-14 11:46:15 -0800233static struct drm_encoder *vc4_get_crtc_encoder(struct drm_crtc *crtc)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800234{
235 struct drm_connector *connector;
Gustavo Padovan4894bf72017-05-12 13:41:00 -0300236 struct drm_connector_list_iter conn_iter;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800237
Gustavo Padovan4894bf72017-05-12 13:41:00 -0300238 drm_connector_list_iter_begin(crtc->dev, &conn_iter);
239 drm_for_each_connector_iter(connector, &conn_iter) {
Julia Lawall2fa8e902015-10-23 07:38:00 +0200240 if (connector->state->crtc == crtc) {
Gustavo Padovan4894bf72017-05-12 13:41:00 -0300241 drm_connector_list_iter_end(&conn_iter);
Eric Anholta86773d2016-12-14 11:46:15 -0800242 return connector->encoder;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800243 }
244 }
Gustavo Padovan4894bf72017-05-12 13:41:00 -0300245 drm_connector_list_iter_end(&conn_iter);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800246
Eric Anholta86773d2016-12-14 11:46:15 -0800247 return NULL;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800248}
249
Boris Brezillon008095e2018-07-03 09:50:22 +0200250static void vc4_crtc_config_pv(struct drm_crtc *crtc)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800251{
Eric Anholta86773d2016-12-14 11:46:15 -0800252 struct drm_encoder *encoder = vc4_get_crtc_encoder(crtc);
253 struct vc4_encoder *vc4_encoder = to_vc4_encoder(encoder);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800254 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Maxime Ripard644df222020-09-03 10:00:39 +0200255 const struct vc4_pv_data *pv_data = vc4_crtc_to_vc4_pv_data(vc4_crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800256 struct drm_crtc_state *state = crtc->state;
257 struct drm_display_mode *mode = &state->adjusted_mode;
258 bool interlace = mode->flags & DRM_MODE_FLAG_INTERLACE;
Eric Anholtdfccd932016-09-29 15:34:44 -0700259 u32 pixel_rep = (mode->flags & DRM_MODE_FLAG_DBLCLK) ? 2 : 1;
Eric Anholta86773d2016-12-14 11:46:15 -0800260 bool is_dsi = (vc4_encoder->type == VC4_ENCODER_TYPE_DSI0 ||
261 vc4_encoder->type == VC4_ENCODER_TYPE_DSI1);
262 u32 format = is_dsi ? PV_CONTROL_FORMAT_DSIV_24 : PV_CONTROL_FORMAT_24;
Maxime Ripard644df222020-09-03 10:00:39 +0200263 u8 ppc = pv_data->pixels_per_clock;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800264
265 /* Reset the PV fifo. */
266 CRTC_WRITE(PV_CONTROL, 0);
267 CRTC_WRITE(PV_CONTROL, PV_CONTROL_FIFO_CLR | PV_CONTROL_EN);
268 CRTC_WRITE(PV_CONTROL, 0);
269
270 CRTC_WRITE(PV_HORZA,
Maxime Ripard644df222020-09-03 10:00:39 +0200271 VC4_SET_FIELD((mode->htotal - mode->hsync_end) * pixel_rep / ppc,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800272 PV_HORZA_HBP) |
Maxime Ripard644df222020-09-03 10:00:39 +0200273 VC4_SET_FIELD((mode->hsync_end - mode->hsync_start) * pixel_rep / ppc,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800274 PV_HORZA_HSYNC));
Maxime Ripard644df222020-09-03 10:00:39 +0200275
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800276 CRTC_WRITE(PV_HORZB,
Maxime Ripard644df222020-09-03 10:00:39 +0200277 VC4_SET_FIELD((mode->hsync_start - mode->hdisplay) * pixel_rep / ppc,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800278 PV_HORZB_HFP) |
Maxime Ripard644df222020-09-03 10:00:39 +0200279 VC4_SET_FIELD(mode->hdisplay * pixel_rep / ppc,
280 PV_HORZB_HACTIVE));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800281
Eric Anholta7c50472016-02-15 17:31:41 -0800282 CRTC_WRITE(PV_VERTA,
Eric Anholt682e62c2016-09-28 17:30:25 -0700283 VC4_SET_FIELD(mode->crtc_vtotal - mode->crtc_vsync_end,
Eric Anholta7c50472016-02-15 17:31:41 -0800284 PV_VERTA_VBP) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700285 VC4_SET_FIELD(mode->crtc_vsync_end - mode->crtc_vsync_start,
Eric Anholta7c50472016-02-15 17:31:41 -0800286 PV_VERTA_VSYNC));
287 CRTC_WRITE(PV_VERTB,
Eric Anholt682e62c2016-09-28 17:30:25 -0700288 VC4_SET_FIELD(mode->crtc_vsync_start - mode->crtc_vdisplay,
Eric Anholta7c50472016-02-15 17:31:41 -0800289 PV_VERTB_VFP) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700290 VC4_SET_FIELD(mode->crtc_vdisplay, PV_VERTB_VACTIVE));
Eric Anholta7c50472016-02-15 17:31:41 -0800291
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800292 if (interlace) {
293 CRTC_WRITE(PV_VERTA_EVEN,
Eric Anholt682e62c2016-09-28 17:30:25 -0700294 VC4_SET_FIELD(mode->crtc_vtotal -
295 mode->crtc_vsync_end - 1,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800296 PV_VERTA_VBP) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700297 VC4_SET_FIELD(mode->crtc_vsync_end -
298 mode->crtc_vsync_start,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800299 PV_VERTA_VSYNC));
300 CRTC_WRITE(PV_VERTB_EVEN,
Eric Anholt682e62c2016-09-28 17:30:25 -0700301 VC4_SET_FIELD(mode->crtc_vsync_start -
302 mode->crtc_vdisplay,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800303 PV_VERTB_VFP) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700304 VC4_SET_FIELD(mode->crtc_vdisplay, PV_VERTB_VACTIVE));
305
306 /* We set up first field even mode for HDMI. VEC's
307 * NTSC mode would want first field odd instead, once
308 * we support it (to do so, set ODD_FIRST and put the
309 * delay in VSYNCD_EVEN instead).
310 */
311 CRTC_WRITE(PV_V_CONTROL,
312 PV_VCONTROL_CONTINUOUS |
Eric Anholta86773d2016-12-14 11:46:15 -0800313 (is_dsi ? PV_VCONTROL_DSI : 0) |
Eric Anholt682e62c2016-09-28 17:30:25 -0700314 PV_VCONTROL_INTERLACE |
Eric Anholtdfccd932016-09-29 15:34:44 -0700315 VC4_SET_FIELD(mode->htotal * pixel_rep / 2,
Eric Anholt682e62c2016-09-28 17:30:25 -0700316 PV_VCONTROL_ODD_DELAY));
317 CRTC_WRITE(PV_VSYNCD_EVEN, 0);
318 } else {
Eric Anholta86773d2016-12-14 11:46:15 -0800319 CRTC_WRITE(PV_V_CONTROL,
320 PV_VCONTROL_CONTINUOUS |
321 (is_dsi ? PV_VCONTROL_DSI : 0));
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800322 }
323
Maxime Ripardebd11f72020-05-27 17:47:58 +0200324 if (is_dsi)
325 CRTC_WRITE(PV_HACT_ACT, mode->hdisplay * pixel_rep);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800326
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800327 CRTC_WRITE(PV_CONTROL,
328 VC4_SET_FIELD(format, PV_CONTROL_FORMAT) |
329 VC4_SET_FIELD(vc4_get_fifo_full_level(format),
330 PV_CONTROL_FIFO_LEVEL) |
Eric Anholtdfccd932016-09-29 15:34:44 -0700331 VC4_SET_FIELD(pixel_rep - 1, PV_CONTROL_PIXEL_REP) |
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800332 PV_CONTROL_CLR_AT_START |
333 PV_CONTROL_TRIGGER_UNDERFLOW |
334 PV_CONTROL_WAIT_HSTART |
Eric Anholta86773d2016-12-14 11:46:15 -0800335 VC4_SET_FIELD(vc4_encoder->clock_select,
Maxime Riparda5c4b752020-09-03 10:00:44 +0200336 PV_CONTROL_CLK_SELECT));
Boris Brezillon008095e2018-07-03 09:50:22 +0200337}
338
339static void vc4_crtc_mode_set_nofb(struct drm_crtc *crtc)
340{
Boris Brezillon008095e2018-07-03 09:50:22 +0200341 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Boris Brezillon008095e2018-07-03 09:50:22 +0200342 bool debug_dump_regs = false;
343
344 if (debug_dump_regs) {
Eric Anholt30517192019-02-20 13:03:38 -0800345 struct drm_printer p = drm_info_printer(&vc4_crtc->pdev->dev);
346 dev_info(&vc4_crtc->pdev->dev, "CRTC %d regs before:\n",
347 drm_crtc_index(crtc));
348 drm_print_regset32(&p, &vc4_crtc->regset);
Boris Brezillon008095e2018-07-03 09:50:22 +0200349 }
350
Maxime Ripard5d8514e2020-06-11 15:36:54 +0200351 vc4_crtc_config_pv(crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800352
Maxime Ripard81752872020-06-11 15:36:47 +0200353 vc4_hvs_mode_set_nofb(crtc);
Eric Anholte582b6c2016-03-31 18:38:20 -0700354
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800355 if (debug_dump_regs) {
Eric Anholt30517192019-02-20 13:03:38 -0800356 struct drm_printer p = drm_info_printer(&vc4_crtc->pdev->dev);
357 dev_info(&vc4_crtc->pdev->dev, "CRTC %d regs after:\n",
358 drm_crtc_index(crtc));
359 drm_print_regset32(&p, &vc4_crtc->regset);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800360 }
361}
362
363static void require_hvs_enabled(struct drm_device *dev)
364{
365 struct vc4_dev *vc4 = to_vc4_dev(dev);
366
367 WARN_ON_ONCE((HVS_READ(SCALER_DISPCTRL) & SCALER_DISPCTRL_ENABLE) !=
368 SCALER_DISPCTRL_ENABLE);
369}
370
Laurent Pinchart64581712017-06-30 12:36:45 +0300371static void vc4_crtc_atomic_disable(struct drm_crtc *crtc,
372 struct drm_crtc_state *old_state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800373{
374 struct drm_device *dev = crtc->dev;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800375 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800376 int ret;
Maxime Ripard81752872020-06-11 15:36:47 +0200377
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800378 require_hvs_enabled(dev);
379
Mario Kleinere941f052016-07-19 20:59:01 +0200380 /* Disable vblank irq handling before crtc is disabled. */
381 drm_crtc_vblank_off(crtc);
382
Maxime Ripard5d8514e2020-06-11 15:36:54 +0200383 CRTC_WRITE(PV_V_CONTROL,
384 CRTC_READ(PV_V_CONTROL) & ~PV_VCONTROL_VIDEN);
385 ret = wait_for(!(CRTC_READ(PV_V_CONTROL) & PV_VCONTROL_VIDEN), 1);
386 WARN_ONCE(ret, "Timeout waiting for !PV_VCONTROL_VIDEN\n");
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800387
Maxime Riparda5c4b752020-09-03 10:00:44 +0200388 CRTC_WRITE(PV_CONTROL, CRTC_READ(PV_CONTROL) & ~PV_CONTROL_EN);
389
Maxime Ripard81752872020-06-11 15:36:47 +0200390 vc4_hvs_atomic_disable(crtc, old_state);
Boris Brezillonedeb729f2017-06-16 10:30:33 +0200391
392 /*
393 * Make sure we issue a vblank event after disabling the CRTC if
394 * someone was waiting it.
395 */
396 if (crtc->state->event) {
397 unsigned long flags;
398
399 spin_lock_irqsave(&dev->event_lock, flags);
400 drm_crtc_send_vblank_event(crtc, crtc->state->event);
401 crtc->state->event = NULL;
402 spin_unlock_irqrestore(&dev->event_lock, flags);
403 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800404}
405
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300406static void vc4_crtc_atomic_enable(struct drm_crtc *crtc,
407 struct drm_crtc_state *old_state)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800408{
409 struct drm_device *dev = crtc->dev;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800410 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800411
412 require_hvs_enabled(dev);
413
Maxime Riparda5c4b752020-09-03 10:00:44 +0200414 /* Reset the PV fifo. */
415 CRTC_WRITE(PV_CONTROL, CRTC_READ(PV_CONTROL) |
416 PV_CONTROL_FIFO_CLR | PV_CONTROL_EN);
417
Boris Brezillon1ed134e2017-06-22 22:25:26 +0200418 /* Enable vblank irq handling before crtc is started otherwise
419 * drm_crtc_get_vblank() fails in vc4_crtc_update_dlist().
420 */
421 drm_crtc_vblank_on(crtc);
Boris Brezillon1ed134e2017-06-22 22:25:26 +0200422
Maxime Ripard81752872020-06-11 15:36:47 +0200423 vc4_hvs_atomic_enable(crtc, old_state);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800424
Boris Brezillon008095e2018-07-03 09:50:22 +0200425 /* When feeding the transposer block the pixelvalve is unneeded and
426 * should not be enabled.
427 */
Maxime Ripard5d8514e2020-06-11 15:36:54 +0200428 CRTC_WRITE(PV_V_CONTROL,
429 CRTC_READ(PV_V_CONTROL) | PV_VCONTROL_VIDEN);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800430}
431
Jose Abreuc50a1152017-05-25 15:19:22 +0100432static enum drm_mode_status vc4_crtc_mode_valid(struct drm_crtc *crtc,
433 const struct drm_display_mode *mode)
Mario Kleineracc1be12016-07-19 20:58:58 +0200434{
Mario Kleiner36451462016-07-19 20:58:59 +0200435 /* Do not allow doublescan modes from user space */
Jose Abreuc50a1152017-05-25 15:19:22 +0100436 if (mode->flags & DRM_MODE_FLAG_DBLSCAN) {
Mario Kleiner36451462016-07-19 20:58:59 +0200437 DRM_DEBUG_KMS("[CRTC:%d] Doublescan mode rejected.\n",
438 crtc->base.id);
Jose Abreuc50a1152017-05-25 15:19:22 +0100439 return MODE_NO_DBLESCAN;
Mario Kleiner36451462016-07-19 20:58:59 +0200440 }
441
Jose Abreuc50a1152017-05-25 15:19:22 +0100442 return MODE_OK;
Mario Kleineracc1be12016-07-19 20:58:58 +0200443}
444
Boris Brezillon666e7352018-12-06 15:24:38 +0100445void vc4_crtc_get_margins(struct drm_crtc_state *state,
446 unsigned int *left, unsigned int *right,
447 unsigned int *top, unsigned int *bottom)
448{
449 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(state);
450 struct drm_connector_state *conn_state;
451 struct drm_connector *conn;
452 int i;
453
454 *left = vc4_state->margins.left;
455 *right = vc4_state->margins.right;
456 *top = vc4_state->margins.top;
457 *bottom = vc4_state->margins.bottom;
458
459 /* We have to interate over all new connector states because
460 * vc4_crtc_get_margins() might be called before
461 * vc4_crtc_atomic_check() which means margins info in vc4_crtc_state
462 * might be outdated.
463 */
464 for_each_new_connector_in_state(state->state, conn, conn_state, i) {
465 if (conn_state->crtc != state->crtc)
466 continue;
467
468 *left = conn_state->tv.margins.left;
469 *right = conn_state->tv.margins.right;
470 *top = conn_state->tv.margins.top;
471 *bottom = conn_state->tv.margins.bottom;
472 break;
473 }
474}
475
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800476static int vc4_crtc_atomic_check(struct drm_crtc *crtc,
477 struct drm_crtc_state *state)
478{
Eric Anholtd8dbf442015-12-28 13:25:41 -0800479 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(state);
Boris Brezillon008095e2018-07-03 09:50:22 +0200480 struct drm_connector *conn;
481 struct drm_connector_state *conn_state;
Boris Brezillon008095e2018-07-03 09:50:22 +0200482 int ret, i;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800483
Maxime Ripard81752872020-06-11 15:36:47 +0200484 ret = vc4_hvs_atomic_check(crtc, state);
Eric Anholtd8dbf442015-12-28 13:25:41 -0800485 if (ret)
486 return ret;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800487
Boris Brezillon008095e2018-07-03 09:50:22 +0200488 for_each_new_connector_in_state(state->state, conn, conn_state, i) {
489 if (conn_state->crtc != crtc)
490 continue;
491
Boris Brezillon666e7352018-12-06 15:24:38 +0100492 vc4_state->margins.left = conn_state->tv.margins.left;
493 vc4_state->margins.right = conn_state->tv.margins.right;
494 vc4_state->margins.top = conn_state->tv.margins.top;
495 vc4_state->margins.bottom = conn_state->tv.margins.bottom;
Boris Brezillon008095e2018-07-03 09:50:22 +0200496 break;
497 }
498
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800499 return 0;
500}
501
Shawn Guo0d5f46f2017-02-07 17:16:34 +0800502static int vc4_enable_vblank(struct drm_crtc *crtc)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800503{
Shawn Guoc77b9ab2017-01-09 19:25:45 +0800504 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800505
506 CRTC_WRITE(PV_INTEN, PV_INT_VFP_START);
507
508 return 0;
509}
510
Shawn Guo0d5f46f2017-02-07 17:16:34 +0800511static void vc4_disable_vblank(struct drm_crtc *crtc)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800512{
Shawn Guoc77b9ab2017-01-09 19:25:45 +0800513 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800514
515 CRTC_WRITE(PV_INTEN, 0);
516}
517
518static void vc4_crtc_handle_page_flip(struct vc4_crtc *vc4_crtc)
519{
520 struct drm_crtc *crtc = &vc4_crtc->base;
521 struct drm_device *dev = crtc->dev;
Mario Kleiner56d1fe02016-05-18 14:02:46 +0200522 struct vc4_dev *vc4 = to_vc4_dev(dev);
523 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(crtc->state);
Maxime Ripard87ebcd42020-09-03 10:00:46 +0200524 u32 chan = vc4_state->assigned_channel;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800525 unsigned long flags;
526
527 spin_lock_irqsave(&dev->event_lock, flags);
Mario Kleiner56d1fe02016-05-18 14:02:46 +0200528 if (vc4_crtc->event &&
Boris Brezillon008095e2018-07-03 09:50:22 +0200529 (vc4_state->mm.start == HVS_READ(SCALER_DISPLACTX(chan)) ||
530 vc4_state->feed_txp)) {
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800531 drm_crtc_send_vblank_event(crtc, vc4_crtc->event);
532 vc4_crtc->event = NULL;
Mario Kleineree7c10e2016-05-06 19:26:06 +0200533 drm_crtc_vblank_put(crtc);
Boris Brezillon531a1b62019-02-20 16:51:22 +0100534
535 /* Wait for the page flip to unmask the underrun to ensure that
536 * the display list was updated by the hardware. Before that
537 * happens, the HVS will be using the previous display list with
538 * the CRTC and encoder already reconfigured, leading to
539 * underruns. This can be seen when reconfiguring the CRTC.
540 */
Maxime Ripard32a851c2020-09-03 10:00:43 +0200541 vc4_hvs_unmask_underrun(dev, chan);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800542 }
543 spin_unlock_irqrestore(&dev->event_lock, flags);
544}
545
Boris Brezillon008095e2018-07-03 09:50:22 +0200546void vc4_crtc_handle_vblank(struct vc4_crtc *crtc)
547{
548 crtc->t_vblank = ktime_get();
549 drm_crtc_handle_vblank(&crtc->base);
550 vc4_crtc_handle_page_flip(crtc);
551}
552
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800553static irqreturn_t vc4_crtc_irq_handler(int irq, void *data)
554{
555 struct vc4_crtc *vc4_crtc = data;
556 u32 stat = CRTC_READ(PV_INTSTAT);
557 irqreturn_t ret = IRQ_NONE;
558
559 if (stat & PV_INT_VFP_START) {
560 CRTC_WRITE(PV_INTSTAT, PV_INT_VFP_START);
Boris Brezillon008095e2018-07-03 09:50:22 +0200561 vc4_crtc_handle_vblank(vc4_crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800562 ret = IRQ_HANDLED;
563 }
564
565 return ret;
566}
567
Eric Anholtb501bac2015-11-30 12:34:01 -0800568struct vc4_async_flip_state {
569 struct drm_crtc *crtc;
570 struct drm_framebuffer *fb;
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200571 struct drm_framebuffer *old_fb;
Eric Anholtb501bac2015-11-30 12:34:01 -0800572 struct drm_pending_vblank_event *event;
573
574 struct vc4_seqno_cb cb;
575};
576
577/* Called when the V3D execution for the BO being flipped to is done, so that
578 * we can actually update the plane's address to point to it.
579 */
580static void
581vc4_async_page_flip_complete(struct vc4_seqno_cb *cb)
582{
583 struct vc4_async_flip_state *flip_state =
584 container_of(cb, struct vc4_async_flip_state, cb);
585 struct drm_crtc *crtc = flip_state->crtc;
586 struct drm_device *dev = crtc->dev;
587 struct vc4_dev *vc4 = to_vc4_dev(dev);
588 struct drm_plane *plane = crtc->primary;
589
590 vc4_plane_async_set_fb(plane, flip_state->fb);
591 if (flip_state->event) {
592 unsigned long flags;
593
594 spin_lock_irqsave(&dev->event_lock, flags);
595 drm_crtc_send_vblank_event(crtc, flip_state->event);
596 spin_unlock_irqrestore(&dev->event_lock, flags);
597 }
598
Mario Kleineree7c10e2016-05-06 19:26:06 +0200599 drm_crtc_vblank_put(crtc);
Cihangir Akturk1d5494e2017-08-03 14:58:40 +0300600 drm_framebuffer_put(flip_state->fb);
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200601
602 /* Decrement the BO usecnt in order to keep the inc/dec calls balanced
603 * when the planes are updated through the async update path.
604 * FIXME: we should move to generic async-page-flip when it's
605 * available, so that we can get rid of this hand-made cleanup_fb()
606 * logic.
607 */
608 if (flip_state->old_fb) {
609 struct drm_gem_cma_object *cma_bo;
610 struct vc4_bo *bo;
611
612 cma_bo = drm_fb_cma_get_gem_obj(flip_state->old_fb, 0);
613 bo = to_vc4_bo(&cma_bo->base);
614 vc4_bo_dec_usecnt(bo);
615 drm_framebuffer_put(flip_state->old_fb);
616 }
617
Eric Anholtb501bac2015-11-30 12:34:01 -0800618 kfree(flip_state);
619
620 up(&vc4->async_modeset);
621}
622
623/* Implements async (non-vblank-synced) page flips.
624 *
625 * The page flip ioctl needs to return immediately, so we grab the
626 * modeset semaphore on the pipe, and queue the address update for
627 * when V3D is done with the BO being flipped to.
628 */
629static int vc4_async_page_flip(struct drm_crtc *crtc,
630 struct drm_framebuffer *fb,
631 struct drm_pending_vblank_event *event,
632 uint32_t flags)
633{
634 struct drm_device *dev = crtc->dev;
635 struct vc4_dev *vc4 = to_vc4_dev(dev);
636 struct drm_plane *plane = crtc->primary;
637 int ret = 0;
638 struct vc4_async_flip_state *flip_state;
639 struct drm_gem_cma_object *cma_bo = drm_fb_cma_get_gem_obj(fb, 0);
640 struct vc4_bo *bo = to_vc4_bo(&cma_bo->base);
641
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200642 /* Increment the BO usecnt here, so that we never end up with an
643 * unbalanced number of vc4_bo_{dec,inc}_usecnt() calls when the
644 * plane is later updated through the non-async path.
645 * FIXME: we should move to generic async-page-flip when it's
646 * available, so that we can get rid of this hand-made prepare_fb()
647 * logic.
648 */
649 ret = vc4_bo_inc_usecnt(bo);
650 if (ret)
651 return ret;
652
Eric Anholtb501bac2015-11-30 12:34:01 -0800653 flip_state = kzalloc(sizeof(*flip_state), GFP_KERNEL);
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200654 if (!flip_state) {
655 vc4_bo_dec_usecnt(bo);
Eric Anholtb501bac2015-11-30 12:34:01 -0800656 return -ENOMEM;
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200657 }
Eric Anholtb501bac2015-11-30 12:34:01 -0800658
Cihangir Akturk1d5494e2017-08-03 14:58:40 +0300659 drm_framebuffer_get(fb);
Eric Anholtb501bac2015-11-30 12:34:01 -0800660 flip_state->fb = fb;
661 flip_state->crtc = crtc;
662 flip_state->event = event;
663
664 /* Make sure all other async modesetes have landed. */
665 ret = down_interruptible(&vc4->async_modeset);
666 if (ret) {
Cihangir Akturk1d5494e2017-08-03 14:58:40 +0300667 drm_framebuffer_put(fb);
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200668 vc4_bo_dec_usecnt(bo);
Eric Anholtb501bac2015-11-30 12:34:01 -0800669 kfree(flip_state);
670 return ret;
671 }
672
Boris Brezillonf7aef1c2018-04-30 15:32:32 +0200673 /* Save the current FB before it's replaced by the new one in
674 * drm_atomic_set_fb_for_plane(). We'll need the old FB in
675 * vc4_async_page_flip_complete() to decrement the BO usecnt and keep
676 * it consistent.
677 * FIXME: we should move to generic async-page-flip when it's
678 * available, so that we can get rid of this hand-made cleanup_fb()
679 * logic.
680 */
681 flip_state->old_fb = plane->state->fb;
682 if (flip_state->old_fb)
683 drm_framebuffer_get(flip_state->old_fb);
684
Mario Kleineree7c10e2016-05-06 19:26:06 +0200685 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
686
Eric Anholtb501bac2015-11-30 12:34:01 -0800687 /* Immediately update the plane's legacy fb pointer, so that later
688 * modeset prep sees the state that will be present when the semaphore
689 * is released.
690 */
691 drm_atomic_set_fb_for_plane(plane->state, fb);
Eric Anholtb501bac2015-11-30 12:34:01 -0800692
693 vc4_queue_seqno_cb(dev, &flip_state->cb, bo->seqno,
694 vc4_async_page_flip_complete);
695
696 /* Driver takes ownership of state on successful async commit. */
697 return 0;
698}
699
Maxime Ripardbdd96472020-06-11 15:36:48 +0200700int vc4_page_flip(struct drm_crtc *crtc,
701 struct drm_framebuffer *fb,
702 struct drm_pending_vblank_event *event,
703 uint32_t flags,
704 struct drm_modeset_acquire_ctx *ctx)
Eric Anholtb501bac2015-11-30 12:34:01 -0800705{
706 if (flags & DRM_MODE_PAGE_FLIP_ASYNC)
707 return vc4_async_page_flip(crtc, fb, event, flags);
708 else
Daniel Vetter41292b1f2017-03-22 22:50:50 +0100709 return drm_atomic_helper_page_flip(crtc, fb, event, flags, ctx);
Eric Anholtb501bac2015-11-30 12:34:01 -0800710}
711
Maxime Ripardbdd96472020-06-11 15:36:48 +0200712struct drm_crtc_state *vc4_crtc_duplicate_state(struct drm_crtc *crtc)
Eric Anholtd8dbf442015-12-28 13:25:41 -0800713{
Boris Brezillon008095e2018-07-03 09:50:22 +0200714 struct vc4_crtc_state *vc4_state, *old_vc4_state;
Eric Anholtd8dbf442015-12-28 13:25:41 -0800715
716 vc4_state = kzalloc(sizeof(*vc4_state), GFP_KERNEL);
717 if (!vc4_state)
718 return NULL;
719
Boris Brezillon008095e2018-07-03 09:50:22 +0200720 old_vc4_state = to_vc4_crtc_state(crtc->state);
721 vc4_state->feed_txp = old_vc4_state->feed_txp;
Boris Brezillon666e7352018-12-06 15:24:38 +0100722 vc4_state->margins = old_vc4_state->margins;
Maxime Ripard87ebcd42020-09-03 10:00:46 +0200723 vc4_state->assigned_channel = old_vc4_state->assigned_channel;
Boris Brezillon008095e2018-07-03 09:50:22 +0200724
Eric Anholtd8dbf442015-12-28 13:25:41 -0800725 __drm_atomic_helper_crtc_duplicate_state(crtc, &vc4_state->base);
726 return &vc4_state->base;
727}
728
Maxime Ripardbdd96472020-06-11 15:36:48 +0200729void vc4_crtc_destroy_state(struct drm_crtc *crtc,
730 struct drm_crtc_state *state)
Eric Anholtd8dbf442015-12-28 13:25:41 -0800731{
732 struct vc4_dev *vc4 = to_vc4_dev(crtc->dev);
733 struct vc4_crtc_state *vc4_state = to_vc4_crtc_state(state);
734
Chris Wilson71724f72019-10-03 22:00:58 +0100735 if (drm_mm_node_allocated(&vc4_state->mm)) {
Eric Anholtd8dbf442015-12-28 13:25:41 -0800736 unsigned long flags;
737
738 spin_lock_irqsave(&vc4->hvs->mm_lock, flags);
739 drm_mm_remove_node(&vc4_state->mm);
740 spin_unlock_irqrestore(&vc4->hvs->mm_lock, flags);
741
742 }
743
Eric Anholt7622b252016-10-10 09:44:06 -0700744 drm_atomic_helper_crtc_destroy_state(crtc, state);
Eric Anholtd8dbf442015-12-28 13:25:41 -0800745}
746
Maxime Ripardbdd96472020-06-11 15:36:48 +0200747void vc4_crtc_reset(struct drm_crtc *crtc)
Eric Anholt6d6e5002017-03-28 13:13:43 -0700748{
749 if (crtc->state)
Maarten Lankhorst462ce5d2019-04-24 17:06:29 +0200750 vc4_crtc_destroy_state(crtc, crtc->state);
Eric Anholt6d6e5002017-03-28 13:13:43 -0700751 crtc->state = kzalloc(sizeof(struct vc4_crtc_state), GFP_KERNEL);
752 if (crtc->state)
Daniel Vettere8b383c2020-06-12 18:00:53 +0200753 __drm_atomic_helper_crtc_reset(crtc, crtc->state);
Eric Anholt6d6e5002017-03-28 13:13:43 -0700754}
755
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800756static const struct drm_crtc_funcs vc4_crtc_funcs = {
757 .set_config = drm_atomic_helper_set_config,
758 .destroy = vc4_crtc_destroy,
Eric Anholtb501bac2015-11-30 12:34:01 -0800759 .page_flip = vc4_page_flip,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800760 .set_property = NULL,
761 .cursor_set = NULL, /* handled by drm_mode_cursor_universal */
762 .cursor_move = NULL, /* handled by drm_mode_cursor_universal */
Eric Anholt6d6e5002017-03-28 13:13:43 -0700763 .reset = vc4_crtc_reset,
Eric Anholtd8dbf442015-12-28 13:25:41 -0800764 .atomic_duplicate_state = vc4_crtc_duplicate_state,
765 .atomic_destroy_state = vc4_crtc_destroy_state,
Stefan Schake640e0c72018-04-11 22:49:13 +0200766 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Shawn Guo0d5f46f2017-02-07 17:16:34 +0800767 .enable_vblank = vc4_enable_vblank,
768 .disable_vblank = vc4_disable_vblank,
Thomas Zimmermann7e69ed62020-01-23 14:59:39 +0100769 .get_vblank_timestamp = drm_crtc_vblank_helper_get_vblank_timestamp,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800770};
771
772static const struct drm_crtc_helper_funcs vc4_crtc_helper_funcs = {
773 .mode_set_nofb = vc4_crtc_mode_set_nofb,
Jose Abreuc50a1152017-05-25 15:19:22 +0100774 .mode_valid = vc4_crtc_mode_valid,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800775 .atomic_check = vc4_crtc_atomic_check,
Maxime Ripard81752872020-06-11 15:36:47 +0200776 .atomic_flush = vc4_hvs_atomic_flush,
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300777 .atomic_enable = vc4_crtc_atomic_enable,
Laurent Pinchart64581712017-06-30 12:36:45 +0300778 .atomic_disable = vc4_crtc_atomic_disable,
Thomas Zimmermann3c8639c2020-01-23 14:59:38 +0100779 .get_scanout_position = vc4_crtc_get_scanout_position,
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800780};
781
Maxime Ripard5a20ff82020-06-11 15:36:49 +0200782static const struct vc4_pv_data bcm2835_pv0_data = {
783 .base = {
Maxime Ripard87ebcd42020-09-03 10:00:46 +0200784 .hvs_available_channels = BIT(0),
Maxime Ripard8ebb2cf2020-09-03 10:00:42 +0200785 .hvs_output = 0,
Maxime Ripard5a20ff82020-06-11 15:36:49 +0200786 },
Eric Anholtc9be8042019-04-01 11:35:58 -0700787 .debugfs_name = "crtc0_regs",
Maxime Ripard644df222020-09-03 10:00:39 +0200788 .pixels_per_clock = 1,
Boris Brezillonab8df602016-12-02 14:48:07 +0100789 .encoder_types = {
790 [PV_CONTROL_CLK_SELECT_DSI] = VC4_ENCODER_TYPE_DSI0,
791 [PV_CONTROL_CLK_SELECT_DPI_SMI_HDMI] = VC4_ENCODER_TYPE_DPI,
792 },
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800793};
794
Maxime Ripard5a20ff82020-06-11 15:36:49 +0200795static const struct vc4_pv_data bcm2835_pv1_data = {
796 .base = {
Maxime Ripard87ebcd42020-09-03 10:00:46 +0200797 .hvs_available_channels = BIT(2),
Maxime Ripard8ebb2cf2020-09-03 10:00:42 +0200798 .hvs_output = 2,
Maxime Ripard5a20ff82020-06-11 15:36:49 +0200799 },
Eric Anholtc9be8042019-04-01 11:35:58 -0700800 .debugfs_name = "crtc1_regs",
Maxime Ripard644df222020-09-03 10:00:39 +0200801 .pixels_per_clock = 1,
Boris Brezillonab8df602016-12-02 14:48:07 +0100802 .encoder_types = {
803 [PV_CONTROL_CLK_SELECT_DSI] = VC4_ENCODER_TYPE_DSI1,
804 [PV_CONTROL_CLK_SELECT_DPI_SMI_HDMI] = VC4_ENCODER_TYPE_SMI,
805 },
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800806};
807
Maxime Ripard5a20ff82020-06-11 15:36:49 +0200808static const struct vc4_pv_data bcm2835_pv2_data = {
809 .base = {
Maxime Ripard87ebcd42020-09-03 10:00:46 +0200810 .hvs_available_channels = BIT(1),
Maxime Ripard8ebb2cf2020-09-03 10:00:42 +0200811 .hvs_output = 1,
Maxime Ripard5a20ff82020-06-11 15:36:49 +0200812 },
Eric Anholtc9be8042019-04-01 11:35:58 -0700813 .debugfs_name = "crtc2_regs",
Maxime Ripard644df222020-09-03 10:00:39 +0200814 .pixels_per_clock = 1,
Boris Brezillonab8df602016-12-02 14:48:07 +0100815 .encoder_types = {
816 [PV_CONTROL_CLK_SELECT_DPI_SMI_HDMI] = VC4_ENCODER_TYPE_HDMI,
817 [PV_CONTROL_CLK_SELECT_VEC] = VC4_ENCODER_TYPE_VEC,
818 },
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800819};
820
821static const struct of_device_id vc4_crtc_dt_match[] = {
Maxime Riparddebf5852020-05-27 17:47:52 +0200822 { .compatible = "brcm,bcm2835-pixelvalve0", .data = &bcm2835_pv0_data },
823 { .compatible = "brcm,bcm2835-pixelvalve1", .data = &bcm2835_pv1_data },
824 { .compatible = "brcm,bcm2835-pixelvalve2", .data = &bcm2835_pv2_data },
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800825 {}
826};
827
828static void vc4_set_crtc_possible_masks(struct drm_device *drm,
829 struct drm_crtc *crtc)
830{
831 struct vc4_crtc *vc4_crtc = to_vc4_crtc(crtc);
Maxime Ripard5a20ff82020-06-11 15:36:49 +0200832 const struct vc4_pv_data *pv_data = vc4_crtc_to_vc4_pv_data(vc4_crtc);
833 const enum vc4_encoder_type *encoder_types = pv_data->encoder_types;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800834 struct drm_encoder *encoder;
835
836 drm_for_each_encoder(encoder, drm) {
Boris Brezillon008095e2018-07-03 09:50:22 +0200837 struct vc4_encoder *vc4_encoder;
Boris Brezillonab8df602016-12-02 14:48:07 +0100838 int i;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800839
Boris Brezillon008095e2018-07-03 09:50:22 +0200840 vc4_encoder = to_vc4_encoder(encoder);
Maxime Ripard5a20ff82020-06-11 15:36:49 +0200841 for (i = 0; i < ARRAY_SIZE(pv_data->encoder_types); i++) {
Boris Brezillonab8df602016-12-02 14:48:07 +0100842 if (vc4_encoder->type == encoder_types[i]) {
843 vc4_encoder->clock_select = i;
844 encoder->possible_crtcs |= drm_crtc_mask(crtc);
845 break;
846 }
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800847 }
848 }
849}
850
Maxime Ripard5fefc602020-06-11 15:36:51 +0200851int vc4_crtc_init(struct drm_device *drm, struct vc4_crtc *vc4_crtc,
852 const struct drm_crtc_funcs *crtc_funcs,
853 const struct drm_crtc_helper_funcs *crtc_helper_funcs)
854{
855 struct drm_crtc *crtc = &vc4_crtc->base;
856 struct drm_plane *primary_plane;
857 unsigned int i;
858
859 /* For now, we create just the primary and the legacy cursor
860 * planes. We should be able to stack more planes on easily,
861 * but to do that we would need to compute the bandwidth
862 * requirement of the plane configuration, and reject ones
863 * that will take too much.
864 */
865 primary_plane = vc4_plane_init(drm, DRM_PLANE_TYPE_PRIMARY);
866 if (IS_ERR(primary_plane)) {
867 dev_err(drm->dev, "failed to construct primary plane\n");
868 return PTR_ERR(primary_plane);
869 }
870
871 drm_crtc_init_with_planes(drm, crtc, primary_plane, NULL,
872 crtc_funcs, NULL);
873 drm_crtc_helper_add(crtc, crtc_helper_funcs);
Maxime Ripard5fefc602020-06-11 15:36:51 +0200874 drm_mode_crtc_set_gamma_size(crtc, ARRAY_SIZE(vc4_crtc->lut_r));
875 drm_crtc_enable_color_mgmt(crtc, 0, false, crtc->gamma_size);
876
877 /* We support CTM, but only for one CRTC at a time. It's therefore
878 * implemented as private driver state in vc4_kms, not here.
879 */
880 drm_crtc_enable_color_mgmt(crtc, 0, true, crtc->gamma_size);
Maxime Ripard5fefc602020-06-11 15:36:51 +0200881
882 for (i = 0; i < crtc->gamma_size; i++) {
883 vc4_crtc->lut_r[i] = i;
884 vc4_crtc->lut_g[i] = i;
885 vc4_crtc->lut_b[i] = i;
886 }
887
888 return 0;
889}
890
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800891static int vc4_crtc_bind(struct device *dev, struct device *master, void *data)
892{
893 struct platform_device *pdev = to_platform_device(dev);
894 struct drm_device *drm = dev_get_drvdata(master);
Maxime Ripard5a20ff82020-06-11 15:36:49 +0200895 const struct vc4_pv_data *pv_data;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800896 struct vc4_crtc *vc4_crtc;
897 struct drm_crtc *crtc;
Maxime Ripard5fefc602020-06-11 15:36:51 +0200898 struct drm_plane *destroy_plane, *temp;
899 int ret;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800900
901 vc4_crtc = devm_kzalloc(dev, sizeof(*vc4_crtc), GFP_KERNEL);
902 if (!vc4_crtc)
903 return -ENOMEM;
904 crtc = &vc4_crtc->base;
905
Maxime Ripard76781422020-05-27 17:47:53 +0200906 pv_data = of_device_get_match_data(dev);
907 if (!pv_data)
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800908 return -ENODEV;
Maxime Ripard5a20ff82020-06-11 15:36:49 +0200909 vc4_crtc->data = &pv_data->base;
Eric Anholt30517192019-02-20 13:03:38 -0800910 vc4_crtc->pdev = pdev;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800911
912 vc4_crtc->regs = vc4_ioremap_regs(pdev, 0);
913 if (IS_ERR(vc4_crtc->regs))
914 return PTR_ERR(vc4_crtc->regs);
915
Eric Anholt30517192019-02-20 13:03:38 -0800916 vc4_crtc->regset.base = vc4_crtc->regs;
917 vc4_crtc->regset.regs = crtc_regs;
918 vc4_crtc->regset.nregs = ARRAY_SIZE(crtc_regs);
919
Maxime Ripard5fefc602020-06-11 15:36:51 +0200920 ret = vc4_crtc_init(drm, vc4_crtc,
921 &vc4_crtc_funcs, &vc4_crtc_helper_funcs);
922 if (ret)
923 return ret;
924 vc4_set_crtc_possible_masks(drm, crtc);
Mario Kleiner1bf59f12016-06-23 08:17:50 +0200925
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800926 CRTC_WRITE(PV_INTEN, 0);
927 CRTC_WRITE(PV_INTSTAT, PV_INT_VFP_START);
928 ret = devm_request_irq(dev, platform_get_irq(pdev, 0),
Maxime Riparda1962d62020-09-03 10:00:40 +0200929 vc4_crtc_irq_handler,
930 IRQF_SHARED,
931 "vc4 crtc", vc4_crtc);
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800932 if (ret)
Eric Anholtfc2d6f12015-10-20 14:18:56 +0100933 goto err_destroy_planes;
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800934
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800935 platform_set_drvdata(pdev, vc4_crtc);
936
Maxime Ripard76781422020-05-27 17:47:53 +0200937 vc4_debugfs_add_regset32(drm, pv_data->debugfs_name,
Eric Anholtc9be8042019-04-01 11:35:58 -0700938 &vc4_crtc->regset);
939
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800940 return 0;
941
Eric Anholtfc2d6f12015-10-20 14:18:56 +0100942err_destroy_planes:
943 list_for_each_entry_safe(destroy_plane, temp,
944 &drm->mode_config.plane_list, head) {
Ville Syrjäläc0183a82018-06-26 22:47:15 +0300945 if (destroy_plane->possible_crtcs == drm_crtc_mask(crtc))
Eric Anholtfc2d6f12015-10-20 14:18:56 +0100946 destroy_plane->funcs->destroy(destroy_plane);
947 }
Maxime Ripard5fefc602020-06-11 15:36:51 +0200948
Eric Anholtc8b75bc2015-03-02 13:01:12 -0800949 return ret;
950}
951
952static void vc4_crtc_unbind(struct device *dev, struct device *master,
953 void *data)
954{
955 struct platform_device *pdev = to_platform_device(dev);
956 struct vc4_crtc *vc4_crtc = dev_get_drvdata(dev);
957
958 vc4_crtc_destroy(&vc4_crtc->base);
959
960 CRTC_WRITE(PV_INTEN, 0);
961
962 platform_set_drvdata(pdev, NULL);
963}
964
965static const struct component_ops vc4_crtc_ops = {
966 .bind = vc4_crtc_bind,
967 .unbind = vc4_crtc_unbind,
968};
969
970static int vc4_crtc_dev_probe(struct platform_device *pdev)
971{
972 return component_add(&pdev->dev, &vc4_crtc_ops);
973}
974
975static int vc4_crtc_dev_remove(struct platform_device *pdev)
976{
977 component_del(&pdev->dev, &vc4_crtc_ops);
978 return 0;
979}
980
981struct platform_driver vc4_crtc_driver = {
982 .probe = vc4_crtc_dev_probe,
983 .remove = vc4_crtc_dev_remove,
984 .driver = {
985 .name = "vc4_crtc",
986 .of_match_table = vc4_crtc_dt_match,
987 },
988};