blob: a2a71c5f3ff4ae112d21fe14da80500fbb82f5db [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Justin P. Mattock79add622011-04-04 14:15:29 -07006 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 */
James Hogan61d73042014-03-04 10:23:57 +000010#include <linux/cpu_pm.h>
Ralf Baechlea754f702007-11-03 01:01:37 +000011#include <linux/hardirq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/init.h>
Ralf Baechledb813fe2007-09-27 18:26:43 +010013#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/kernel.h>
Ralf Baechle641e97f2007-10-11 23:46:05 +010015#include <linux/linkage.h>
Ralf Baechleff522052013-09-17 12:44:31 +020016#include <linux/preempt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010018#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/mm.h>
Chris Dearman35133692007-09-19 00:58:24 +010020#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/bitops.h>
22
23#include <asm/bcache.h>
24#include <asm/bootinfo.h>
Ralf Baechleec74e362005-07-13 11:48:45 +000025#include <asm/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <asm/cacheops.h>
27#include <asm/cpu.h>
28#include <asm/cpu-features.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020029#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/io.h>
31#include <asm/page.h>
32#include <asm/pgtable.h>
33#include <asm/r4kcache.h>
Ralf Baechlee001e522007-07-28 12:45:47 +010034#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <asm/mmu_context.h>
36#include <asm/war.h>
Thiemo Seuferba5187d2005-04-25 16:36:23 +000037#include <asm/cacheflush.h> /* for run_uncached() */
David Daney9cd9669b2012-05-15 00:04:49 -070038#include <asm/traps.h>
Steven J. Hillb6d92b42013-03-25 13:47:29 -050039#include <asm/dma-coherence.h>
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010040
41/*
42 * Special Variant of smp_call_function for use by cache functions:
43 *
44 * o No return value
45 * o collapses to normal function call on UP kernels
46 * o collapses to normal function call on systems with a single shared
47 * primary cache.
Ralf Baechlec8c5f3f2010-10-29 19:08:25 +010048 * o doesn't disable interrupts on the local CPU
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010049 */
Ralf Baechle48a26e62010-10-29 19:08:25 +010050static inline void r4k_on_each_cpu(void (*func) (void *info), void *info)
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010051{
52 preempt_disable();
53
54#if !defined(CONFIG_MIPS_MT_SMP) && !defined(CONFIG_MIPS_MT_SMTC)
Ralf Baechle48a26e62010-10-29 19:08:25 +010055 smp_call_function(func, info, 1);
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010056#endif
57 func(info);
58 preempt_enable();
59}
60
Paul Burton0ee958e2014-01-15 10:31:53 +000061#if defined(CONFIG_MIPS_CMP) || defined(CONFIG_MIPS_CPS)
Ralf Baechle39b8d522008-04-28 17:14:26 +010062#define cpu_has_safe_index_cacheops 0
63#else
64#define cpu_has_safe_index_cacheops 1
65#endif
66
Ralf Baechleec74e362005-07-13 11:48:45 +000067/*
68 * Must die.
69 */
70static unsigned long icache_size __read_mostly;
71static unsigned long dcache_size __read_mostly;
72static unsigned long scache_size __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
74/*
75 * Dummy cache handling routines for machines without boardcaches
76 */
Chris Dearman73f40352006-06-20 18:06:52 +010077static void cache_noop(void) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79static struct bcache_ops no_sc_ops = {
Chris Dearman73f40352006-06-20 18:06:52 +010080 .bc_enable = (void *)cache_noop,
81 .bc_disable = (void *)cache_noop,
82 .bc_wback_inv = (void *)cache_noop,
83 .bc_inv = (void *)cache_noop
Linus Torvalds1da177e2005-04-16 15:20:36 -070084};
85
86struct bcache_ops *bcops = &no_sc_ops;
87
Thiemo Seufer330cfe02005-09-01 18:33:58 +000088#define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
89#define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
91#define R4600_HIT_CACHEOP_WAR_IMPL \
92do { \
93 if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) \
94 *(volatile unsigned long *)CKSEG1; \
95 if (R4600_V1_HIT_CACHEOP_WAR) \
96 __asm__ __volatile__("nop;nop;nop;nop"); \
97} while (0)
98
99static void (*r4k_blast_dcache_page)(unsigned long addr);
100
101static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
102{
103 R4600_HIT_CACHEOP_WAR_IMPL;
104 blast_dcache32_page(addr);
105}
106
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700107static inline void r4k_blast_dcache_page_dc64(unsigned long addr)
108{
109 R4600_HIT_CACHEOP_WAR_IMPL;
110 blast_dcache64_page(addr);
111}
112
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000113static void r4k_blast_dcache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114{
115 unsigned long dc_lsize = cpu_dcache_line_size();
116
Chris Dearman73f40352006-06-20 18:06:52 +0100117 if (dc_lsize == 0)
118 r4k_blast_dcache_page = (void *)cache_noop;
119 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 r4k_blast_dcache_page = blast_dcache16_page;
121 else if (dc_lsize == 32)
122 r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700123 else if (dc_lsize == 64)
124 r4k_blast_dcache_page = r4k_blast_dcache_page_dc64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125}
126
Leonid Yegoshin4caa9062014-01-15 14:47:28 +0000127#ifndef CONFIG_EVA
128#define r4k_blast_dcache_user_page r4k_blast_dcache_page
129#else
130
131static void (*r4k_blast_dcache_user_page)(unsigned long addr);
132
133static void r4k_blast_dcache_user_page_setup(void)
134{
135 unsigned long dc_lsize = cpu_dcache_line_size();
136
137 if (dc_lsize == 0)
138 r4k_blast_dcache_user_page = (void *)cache_noop;
139 else if (dc_lsize == 16)
140 r4k_blast_dcache_user_page = blast_dcache16_user_page;
141 else if (dc_lsize == 32)
142 r4k_blast_dcache_user_page = blast_dcache32_user_page;
143 else if (dc_lsize == 64)
144 r4k_blast_dcache_user_page = blast_dcache64_user_page;
145}
146
147#endif
148
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);
150
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000151static void r4k_blast_dcache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152{
153 unsigned long dc_lsize = cpu_dcache_line_size();
154
Chris Dearman73f40352006-06-20 18:06:52 +0100155 if (dc_lsize == 0)
156 r4k_blast_dcache_page_indexed = (void *)cache_noop;
157 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
159 else if (dc_lsize == 32)
160 r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700161 else if (dc_lsize == 64)
162 r4k_blast_dcache_page_indexed = blast_dcache64_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163}
164
Sanjay Lalf2e36562012-11-21 18:34:10 -0800165void (* r4k_blast_dcache)(void);
166EXPORT_SYMBOL(r4k_blast_dcache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000168static void r4k_blast_dcache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169{
170 unsigned long dc_lsize = cpu_dcache_line_size();
171
Chris Dearman73f40352006-06-20 18:06:52 +0100172 if (dc_lsize == 0)
173 r4k_blast_dcache = (void *)cache_noop;
174 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 r4k_blast_dcache = blast_dcache16;
176 else if (dc_lsize == 32)
177 r4k_blast_dcache = blast_dcache32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700178 else if (dc_lsize == 64)
179 r4k_blast_dcache = blast_dcache64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180}
181
182/* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
183#define JUMP_TO_ALIGN(order) \
184 __asm__ __volatile__( \
185 "b\t1f\n\t" \
186 ".align\t" #order "\n\t" \
187 "1:\n\t" \
188 )
189#define CACHE32_UNROLL32_ALIGN JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
Ralf Baechle70342282013-01-22 12:59:30 +0100190#define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
192static inline void blast_r4600_v1_icache32(void)
193{
194 unsigned long flags;
195
196 local_irq_save(flags);
197 blast_icache32();
198 local_irq_restore(flags);
199}
200
201static inline void tx49_blast_icache32(void)
202{
203 unsigned long start = INDEX_BASE;
204 unsigned long end = start + current_cpu_data.icache.waysize;
205 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
206 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100207 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 unsigned long ws, addr;
209
210 CACHE32_UNROLL32_ALIGN2;
211 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700212 for (ws = 0; ws < ws_end; ws += ws_inc)
213 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100214 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 CACHE32_UNROLL32_ALIGN;
216 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700217 for (ws = 0; ws < ws_end; ws += ws_inc)
218 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100219 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220}
221
222static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
223{
224 unsigned long flags;
225
226 local_irq_save(flags);
227 blast_icache32_page_indexed(page);
228 local_irq_restore(flags);
229}
230
231static inline void tx49_blast_icache32_page_indexed(unsigned long page)
232{
Atsushi Nemoto67a3f6de2006-04-04 17:34:14 +0900233 unsigned long indexmask = current_cpu_data.icache.waysize - 1;
234 unsigned long start = INDEX_BASE + (page & indexmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 unsigned long end = start + PAGE_SIZE;
236 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
237 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100238 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 unsigned long ws, addr;
240
241 CACHE32_UNROLL32_ALIGN2;
242 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700243 for (ws = 0; ws < ws_end; ws += ws_inc)
244 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100245 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 CACHE32_UNROLL32_ALIGN;
247 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700248 for (ws = 0; ws < ws_end; ws += ws_inc)
249 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100250 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251}
252
253static void (* r4k_blast_icache_page)(unsigned long addr);
254
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000255static void r4k_blast_icache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256{
257 unsigned long ic_lsize = cpu_icache_line_size();
258
Chris Dearman73f40352006-06-20 18:06:52 +0100259 if (ic_lsize == 0)
260 r4k_blast_icache_page = (void *)cache_noop;
261 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 r4k_blast_icache_page = blast_icache16_page;
Aaro Koskinen43a06842014-01-14 17:56:38 -0800263 else if (ic_lsize == 32 && current_cpu_type() == CPU_LOONGSON2)
264 r4k_blast_icache_page = loongson2_blast_icache32_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 else if (ic_lsize == 32)
266 r4k_blast_icache_page = blast_icache32_page;
267 else if (ic_lsize == 64)
268 r4k_blast_icache_page = blast_icache64_page;
269}
270
Leonid Yegoshin4caa9062014-01-15 14:47:28 +0000271#ifndef CONFIG_EVA
272#define r4k_blast_icache_user_page r4k_blast_icache_page
273#else
274
275static void (*r4k_blast_icache_user_page)(unsigned long addr);
276
277static void __cpuinit r4k_blast_icache_user_page_setup(void)
278{
279 unsigned long ic_lsize = cpu_icache_line_size();
280
281 if (ic_lsize == 0)
282 r4k_blast_icache_user_page = (void *)cache_noop;
283 else if (ic_lsize == 16)
284 r4k_blast_icache_user_page = blast_icache16_user_page;
285 else if (ic_lsize == 32)
286 r4k_blast_icache_user_page = blast_icache32_user_page;
287 else if (ic_lsize == 64)
288 r4k_blast_icache_user_page = blast_icache64_user_page;
289}
290
291#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
293static void (* r4k_blast_icache_page_indexed)(unsigned long addr);
294
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000295static void r4k_blast_icache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296{
297 unsigned long ic_lsize = cpu_icache_line_size();
298
Chris Dearman73f40352006-06-20 18:06:52 +0100299 if (ic_lsize == 0)
300 r4k_blast_icache_page_indexed = (void *)cache_noop;
301 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
303 else if (ic_lsize == 32) {
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000304 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 r4k_blast_icache_page_indexed =
306 blast_icache32_r4600_v1_page_indexed;
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000307 else if (TX49XX_ICACHE_INDEX_INV_WAR)
308 r4k_blast_icache_page_indexed =
309 tx49_blast_icache32_page_indexed;
Aaro Koskinen43a06842014-01-14 17:56:38 -0800310 else if (current_cpu_type() == CPU_LOONGSON2)
311 r4k_blast_icache_page_indexed =
312 loongson2_blast_icache32_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 else
314 r4k_blast_icache_page_indexed =
315 blast_icache32_page_indexed;
316 } else if (ic_lsize == 64)
317 r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
318}
319
Sanjay Lalf2e36562012-11-21 18:34:10 -0800320void (* r4k_blast_icache)(void);
321EXPORT_SYMBOL(r4k_blast_icache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000323static void r4k_blast_icache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324{
325 unsigned long ic_lsize = cpu_icache_line_size();
326
Chris Dearman73f40352006-06-20 18:06:52 +0100327 if (ic_lsize == 0)
328 r4k_blast_icache = (void *)cache_noop;
329 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 r4k_blast_icache = blast_icache16;
331 else if (ic_lsize == 32) {
332 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
333 r4k_blast_icache = blast_r4600_v1_icache32;
334 else if (TX49XX_ICACHE_INDEX_INV_WAR)
335 r4k_blast_icache = tx49_blast_icache32;
Aaro Koskinen43a06842014-01-14 17:56:38 -0800336 else if (current_cpu_type() == CPU_LOONGSON2)
337 r4k_blast_icache = loongson2_blast_icache32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 else
339 r4k_blast_icache = blast_icache32;
340 } else if (ic_lsize == 64)
341 r4k_blast_icache = blast_icache64;
342}
343
344static void (* r4k_blast_scache_page)(unsigned long addr);
345
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000346static void r4k_blast_scache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347{
348 unsigned long sc_lsize = cpu_scache_line_size();
349
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000350 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100351 r4k_blast_scache_page = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000352 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 r4k_blast_scache_page = blast_scache16_page;
354 else if (sc_lsize == 32)
355 r4k_blast_scache_page = blast_scache32_page;
356 else if (sc_lsize == 64)
357 r4k_blast_scache_page = blast_scache64_page;
358 else if (sc_lsize == 128)
359 r4k_blast_scache_page = blast_scache128_page;
360}
361
362static void (* r4k_blast_scache_page_indexed)(unsigned long addr);
363
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000364static void r4k_blast_scache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365{
366 unsigned long sc_lsize = cpu_scache_line_size();
367
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000368 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100369 r4k_blast_scache_page_indexed = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000370 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
372 else if (sc_lsize == 32)
373 r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
374 else if (sc_lsize == 64)
375 r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
376 else if (sc_lsize == 128)
377 r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
378}
379
380static void (* r4k_blast_scache)(void);
381
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000382static void r4k_blast_scache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383{
384 unsigned long sc_lsize = cpu_scache_line_size();
385
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000386 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100387 r4k_blast_scache = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000388 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 r4k_blast_scache = blast_scache16;
390 else if (sc_lsize == 32)
391 r4k_blast_scache = blast_scache32;
392 else if (sc_lsize == 64)
393 r4k_blast_scache = blast_scache64;
394 else if (sc_lsize == 128)
395 r4k_blast_scache = blast_scache128;
396}
397
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398static inline void local_r4k___flush_cache_all(void * args)
399{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100400 switch (current_cpu_type()) {
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200401 case CPU_LOONGSON2:
Huacai Chenc579d312014-03-21 18:44:00 +0800402 case CPU_LOONGSON3:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 case CPU_R4000SC:
404 case CPU_R4000MC:
405 case CPU_R4400SC:
406 case CPU_R4400MC:
407 case CPU_R10000:
408 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400409 case CPU_R14000:
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200410 /*
411 * These caches are inclusive caches, that is, if something
412 * is not cached in the S-cache, we know it also won't be
413 * in one of the primary caches.
414 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 r4k_blast_scache();
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200416 break;
417
418 default:
419 r4k_blast_dcache();
420 r4k_blast_icache();
421 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 }
423}
424
425static void r4k___flush_cache_all(void)
426{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100427 r4k_on_each_cpu(local_r4k___flush_cache_all, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428}
429
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100430static inline int has_valid_asid(const struct mm_struct *mm)
431{
432#if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
433 int i;
434
435 for_each_online_cpu(i)
436 if (cpu_context(i, mm))
437 return 1;
438
439 return 0;
440#else
441 return cpu_context(smp_processor_id(), mm);
442#endif
443}
444
Ralf Baechle9c5a3d72008-04-05 15:13:23 +0100445static void r4k__flush_cache_vmap(void)
446{
447 r4k_blast_dcache();
448}
449
450static void r4k__flush_cache_vunmap(void)
451{
452 r4k_blast_dcache();
453}
454
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455static inline void local_r4k_flush_cache_range(void * args)
456{
457 struct vm_area_struct *vma = args;
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000458 int exec = vma->vm_flags & VM_EXEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100460 if (!(has_valid_asid(vma->vm_mm)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 return;
462
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900463 r4k_blast_dcache();
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000464 if (exec)
465 r4k_blast_icache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466}
467
468static void r4k_flush_cache_range(struct vm_area_struct *vma,
469 unsigned long start, unsigned long end)
470{
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000471 int exec = vma->vm_flags & VM_EXEC;
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900472
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000473 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc))
Ralf Baechle48a26e62010-10-29 19:08:25 +0100474 r4k_on_each_cpu(local_r4k_flush_cache_range, vma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475}
476
477static inline void local_r4k_flush_cache_mm(void * args)
478{
479 struct mm_struct *mm = args;
480
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100481 if (!has_valid_asid(mm))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 return;
483
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 /*
485 * Kludge alert. For obscure reasons R4000SC and R4400SC go nuts if we
486 * only flush the primary caches but R10000 and R12000 behave sane ...
Ralf Baechle617667b2006-11-30 01:14:48 +0000487 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
488 * caches, so we can bail out early.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100490 if (current_cpu_type() == CPU_R4000SC ||
491 current_cpu_type() == CPU_R4000MC ||
492 current_cpu_type() == CPU_R4400SC ||
493 current_cpu_type() == CPU_R4400MC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 r4k_blast_scache();
Ralf Baechle617667b2006-11-30 01:14:48 +0000495 return;
496 }
497
498 r4k_blast_dcache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499}
500
501static void r4k_flush_cache_mm(struct mm_struct *mm)
502{
503 if (!cpu_has_dc_aliases)
504 return;
505
Ralf Baechle48a26e62010-10-29 19:08:25 +0100506 r4k_on_each_cpu(local_r4k_flush_cache_mm, mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507}
508
509struct flush_cache_page_args {
510 struct vm_area_struct *vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100511 unsigned long addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900512 unsigned long pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513};
514
515static inline void local_r4k_flush_cache_page(void *args)
516{
517 struct flush_cache_page_args *fcp_args = args;
518 struct vm_area_struct *vma = fcp_args->vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100519 unsigned long addr = fcp_args->addr;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100520 struct page *page = pfn_to_page(fcp_args->pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 int exec = vma->vm_flags & VM_EXEC;
522 struct mm_struct *mm = vma->vm_mm;
Ralf Baechlec9c50232008-06-14 22:22:08 +0100523 int map_coherent = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 pgd_t *pgdp;
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000525 pud_t *pudp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 pmd_t *pmdp;
527 pte_t *ptep;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100528 void *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
Ralf Baechle79acf832005-02-10 13:54:37 +0000530 /*
531 * If ownes no valid ASID yet, cannot possibly have gotten
532 * this page into the cache.
533 */
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100534 if (!has_valid_asid(mm))
Ralf Baechle79acf832005-02-10 13:54:37 +0000535 return;
536
Ralf Baechle6ec25802005-10-12 00:02:34 +0100537 addr &= PAGE_MASK;
538 pgdp = pgd_offset(mm, addr);
539 pudp = pud_offset(pgdp, addr);
540 pmdp = pmd_offset(pudp, addr);
541 ptep = pte_offset(pmdp, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542
543 /*
544 * If the page isn't marked valid, the page cannot possibly be
545 * in the cache.
546 */
Ralf Baechle526af352008-01-29 10:14:55 +0000547 if (!(pte_present(*ptep)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 return;
549
Ralf Baechledb813fe2007-09-27 18:26:43 +0100550 if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID))
551 vaddr = NULL;
552 else {
553 /*
554 * Use kmap_coherent or kmap_atomic to do flushes for
555 * another ASID than the current one.
556 */
Ralf Baechlec9c50232008-06-14 22:22:08 +0100557 map_coherent = (cpu_has_dc_aliases &&
558 page_mapped(page) && !Page_dcache_dirty(page));
559 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100560 vaddr = kmap_coherent(page, addr);
561 else
Cong Wang9c020482011-11-25 23:14:15 +0800562 vaddr = kmap_atomic(page);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100563 addr = (unsigned long)vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 }
565
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
Markos Chandras80ca69f2014-01-16 13:11:08 +0000567 vaddr ? r4k_blast_dcache_page(addr) :
568 r4k_blast_dcache_user_page(addr);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100569 if (exec && !cpu_icache_snoops_remote_store)
570 r4k_blast_scache_page(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 }
572 if (exec) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100573 if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 int cpu = smp_processor_id();
575
Thiemo Seufer26a51b22005-02-19 13:32:02 +0000576 if (cpu_context(cpu, mm) != 0)
577 drop_mmu_context(mm, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 } else
Markos Chandras80ca69f2014-01-16 13:11:08 +0000579 vaddr ? r4k_blast_icache_page(addr) :
580 r4k_blast_icache_user_page(addr);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100581 }
582
583 if (vaddr) {
Ralf Baechlec9c50232008-06-14 22:22:08 +0100584 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100585 kunmap_coherent();
586 else
Cong Wang9c020482011-11-25 23:14:15 +0800587 kunmap_atomic(vaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 }
589}
590
Ralf Baechle6ec25802005-10-12 00:02:34 +0100591static void r4k_flush_cache_page(struct vm_area_struct *vma,
592 unsigned long addr, unsigned long pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593{
594 struct flush_cache_page_args args;
595
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 args.vma = vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100597 args.addr = addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900598 args.pfn = pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599
Ralf Baechle48a26e62010-10-29 19:08:25 +0100600 r4k_on_each_cpu(local_r4k_flush_cache_page, &args);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601}
602
603static inline void local_r4k_flush_data_cache_page(void * addr)
604{
605 r4k_blast_dcache_page((unsigned long) addr);
606}
607
608static void r4k_flush_data_cache_page(unsigned long addr)
609{
Ralf Baechlea754f702007-11-03 01:01:37 +0000610 if (in_atomic())
611 local_r4k_flush_data_cache_page((void *)addr);
612 else
Ralf Baechle48a26e62010-10-29 19:08:25 +0100613 r4k_on_each_cpu(local_r4k_flush_data_cache_page, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614}
615
616struct flush_icache_range_args {
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900617 unsigned long start;
618 unsigned long end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619};
620
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200621static inline void local_r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 if (!cpu_has_ic_fills_f_dc) {
Chris Dearman73f40352006-06-20 18:06:52 +0100624 if (end - start >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 r4k_blast_dcache();
626 } else {
Thiemo Seufer10a3dab2005-09-09 20:26:54 +0000627 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900628 protected_blast_dcache_range(start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 }
631
632 if (end - start > icache_size)
633 r4k_blast_icache();
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200634 else {
635 switch (boot_cpu_type()) {
636 case CPU_LOONGSON2:
Huacai Chenbad009f2014-01-14 17:56:37 -0800637 protected_loongson2_blast_icache_range(start, end);
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200638 break;
639
640 default:
Huacai Chenbad009f2014-01-14 17:56:37 -0800641 protected_blast_icache_range(start, end);
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200642 break;
643 }
644 }
Leonid Yegoshin4676f932014-01-21 09:48:48 +0000645#ifdef CONFIG_EVA
646 /*
647 * Due to all possible segment mappings, there might cache aliases
648 * caused by the bootloader being in non-EVA mode, and the CPU switching
649 * to EVA during early kernel init. It's best to flush the scache
650 * to avoid having secondary cores fetching stale data and lead to
651 * kernel crashes.
652 */
653 bc_wback_inv(start, (end - start));
654 __sync();
655#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656}
657
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200658static inline void local_r4k_flush_icache_range_ipi(void *args)
659{
660 struct flush_icache_range_args *fir_args = args;
661 unsigned long start = fir_args->start;
662 unsigned long end = fir_args->end;
663
664 local_r4k_flush_icache_range(start, end);
665}
666
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900667static void r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668{
669 struct flush_icache_range_args args;
670
671 args.start = start;
672 args.end = end;
673
Ralf Baechle48a26e62010-10-29 19:08:25 +0100674 r4k_on_each_cpu(local_r4k_flush_icache_range_ipi, &args);
Ralf Baechlecc61c1f2005-07-12 18:35:38 +0000675 instruction_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676}
677
Manuel Lauss80057112014-02-20 14:59:22 +0100678#if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
680static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
681{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 /* Catch bad driver code */
683 BUG_ON(size == 0);
684
Ralf Baechleff522052013-09-17 12:44:31 +0200685 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100686 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900687 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 r4k_blast_scache();
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900689 else
690 blast_scache_range(addr, addr + size);
Yoichi Yuasa5596b0b2013-10-02 15:03:03 +0900691 preempt_enable();
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700692 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 return;
694 }
695
696 /*
697 * Either no secondary cache or the available caches don't have the
698 * subset property so we have to flush the primary caches
699 * explicitly
700 */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100701 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 r4k_blast_dcache();
703 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900705 blast_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 }
Ralf Baechleff522052013-09-17 12:44:31 +0200707 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
709 bc_wback_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700710 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711}
712
713static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
714{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 /* Catch bad driver code */
716 BUG_ON(size == 0);
717
Ralf Baechleff522052013-09-17 12:44:31 +0200718 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100719 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900720 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 r4k_blast_scache();
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000722 else {
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000723 /*
724 * There is no clearly documented alignment requirement
725 * for the cache instruction on MIPS processors and
726 * some processors, among them the RM5200 and RM7000
727 * QED processors will throw an address error for cache
Ralf Baechle70342282013-01-22 12:59:30 +0100728 * hit ops with insufficient alignment. Solved by
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000729 * aligning the address to cache line size.
730 */
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100731 blast_inv_scache_range(addr, addr + size);
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000732 }
Yoichi Yuasa5596b0b2013-10-02 15:03:03 +0900733 preempt_enable();
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700734 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 return;
736 }
737
Ralf Baechle39b8d522008-04-28 17:14:26 +0100738 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 r4k_blast_dcache();
740 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 R4600_HIT_CACHEOP_WAR_IMPL;
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100742 blast_inv_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 }
Ralf Baechleff522052013-09-17 12:44:31 +0200744 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745
746 bc_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700747 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748}
Manuel Lauss80057112014-02-20 14:59:22 +0100749#endif /* CONFIG_DMA_NONCOHERENT || CONFIG_DMA_MAYBE_COHERENT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
751/*
752 * While we're protected against bad userland addresses we don't care
753 * very much about what happens in that case. Usually a segmentation
754 * fault will dump the process later on anyway ...
755 */
756static void local_r4k_flush_cache_sigtramp(void * arg)
757{
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000758 unsigned long ic_lsize = cpu_icache_line_size();
759 unsigned long dc_lsize = cpu_dcache_line_size();
760 unsigned long sc_lsize = cpu_scache_line_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 unsigned long addr = (unsigned long) arg;
762
763 R4600_HIT_CACHEOP_WAR_IMPL;
Chris Dearman73f40352006-06-20 18:06:52 +0100764 if (dc_lsize)
765 protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000766 if (!cpu_icache_snoops_remote_store && scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 protected_writeback_scache_line(addr & ~(sc_lsize - 1));
Chris Dearman73f40352006-06-20 18:06:52 +0100768 if (ic_lsize)
769 protected_flush_icache_line(addr & ~(ic_lsize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 if (MIPS4K_ICACHE_REFILL_WAR) {
771 __asm__ __volatile__ (
772 ".set push\n\t"
773 ".set noat\n\t"
774 ".set mips3\n\t"
Ralf Baechle875d43e2005-09-03 15:56:16 -0700775#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 "la $at,1f\n\t"
777#endif
Ralf Baechle875d43e2005-09-03 15:56:16 -0700778#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 "dla $at,1f\n\t"
780#endif
781 "cache %0,($at)\n\t"
782 "nop; nop; nop\n"
783 "1:\n\t"
784 ".set pop"
785 :
786 : "i" (Hit_Invalidate_I));
787 }
788 if (MIPS_CACHE_SYNC_WAR)
789 __asm__ __volatile__ ("sync");
790}
791
792static void r4k_flush_cache_sigtramp(unsigned long addr)
793{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100794 r4k_on_each_cpu(local_r4k_flush_cache_sigtramp, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795}
796
797static void r4k_flush_icache_all(void)
798{
799 if (cpu_has_vtag_icache)
800 r4k_blast_icache();
801}
802
Ralf Baechled9cdc9012011-06-17 16:20:28 +0100803struct flush_kernel_vmap_range_args {
804 unsigned long vaddr;
805 int size;
806};
807
808static inline void local_r4k_flush_kernel_vmap_range(void *args)
809{
810 struct flush_kernel_vmap_range_args *vmra = args;
811 unsigned long vaddr = vmra->vaddr;
812 int size = vmra->size;
813
814 /*
815 * Aliases only affect the primary caches so don't bother with
816 * S-caches or T-caches.
817 */
818 if (cpu_has_safe_index_cacheops && size >= dcache_size)
819 r4k_blast_dcache();
820 else {
821 R4600_HIT_CACHEOP_WAR_IMPL;
822 blast_dcache_range(vaddr, vaddr + size);
823 }
824}
825
826static void r4k_flush_kernel_vmap_range(unsigned long vaddr, int size)
827{
828 struct flush_kernel_vmap_range_args args;
829
830 args.vaddr = (unsigned long) vaddr;
831 args.size = size;
832
833 r4k_on_each_cpu(local_r4k_flush_kernel_vmap_range, &args);
834}
835
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836static inline void rm7k_erratum31(void)
837{
838 const unsigned long ic_lsize = 32;
839 unsigned long addr;
840
841 /* RM7000 erratum #31. The icache is screwed at startup. */
842 write_c0_taglo(0);
843 write_c0_taghi(0);
844
845 for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
846 __asm__ __volatile__ (
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000847 ".set push\n\t"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 ".set noreorder\n\t"
849 ".set mips3\n\t"
850 "cache\t%1, 0(%0)\n\t"
851 "cache\t%1, 0x1000(%0)\n\t"
852 "cache\t%1, 0x2000(%0)\n\t"
853 "cache\t%1, 0x3000(%0)\n\t"
854 "cache\t%2, 0(%0)\n\t"
855 "cache\t%2, 0x1000(%0)\n\t"
856 "cache\t%2, 0x2000(%0)\n\t"
857 "cache\t%2, 0x3000(%0)\n\t"
858 "cache\t%1, 0(%0)\n\t"
859 "cache\t%1, 0x1000(%0)\n\t"
860 "cache\t%1, 0x2000(%0)\n\t"
861 "cache\t%1, 0x3000(%0)\n\t"
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000862 ".set pop\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 :
864 : "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
865 }
866}
867
Steven J. Hill006a8512012-06-26 04:11:03 +0000868static inline void alias_74k_erratum(struct cpuinfo_mips *c)
869{
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +0100870 unsigned int imp = c->processor_id & PRID_IMP_MASK;
871 unsigned int rev = c->processor_id & PRID_REV_MASK;
872
Steven J. Hill006a8512012-06-26 04:11:03 +0000873 /*
874 * Early versions of the 74K do not update the cache tags on a
875 * vtag miss/ptag hit which can occur in the case of KSEG0/KUSEG
876 * aliases. In this case it is better to treat the cache as always
877 * having aliases.
878 */
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +0100879 switch (imp) {
880 case PRID_IMP_74K:
881 if (rev <= PRID_REV_ENCODE_332(2, 4, 0))
882 c->dcache.flags |= MIPS_CACHE_VTAG;
883 if (rev == PRID_REV_ENCODE_332(2, 4, 0))
884 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
885 break;
886 case PRID_IMP_1074K:
887 if (rev <= PRID_REV_ENCODE_332(1, 1, 0)) {
888 c->dcache.flags |= MIPS_CACHE_VTAG;
889 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
890 }
891 break;
892 default:
893 BUG();
Steven J. Hill006a8512012-06-26 04:11:03 +0000894 }
895}
896
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000897static char *way_string[] = { NULL, "direct mapped", "2-way",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 "3-way", "4-way", "5-way", "6-way", "7-way", "8-way"
899};
900
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000901static void probe_pcache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902{
903 struct cpuinfo_mips *c = &current_cpu_data;
904 unsigned int config = read_c0_config();
905 unsigned int prid = read_c0_prid();
906 unsigned long config1;
907 unsigned int lsize;
908
Ralf Baechle69f24d12013-09-17 10:25:47 +0200909 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 case CPU_R4600: /* QED style two way caches? */
911 case CPU_R4700:
912 case CPU_R5000:
913 case CPU_NEVADA:
914 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
915 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
916 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900917 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918
919 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
920 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
921 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900922 c->dcache.waybit= __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923
924 c->options |= MIPS_CPU_CACHE_CDEX_P;
925 break;
926
927 case CPU_R5432:
928 case CPU_R5500:
929 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
930 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
931 c->icache.ways = 2;
932 c->icache.waybit= 0;
933
934 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
935 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
936 c->dcache.ways = 2;
937 c->dcache.waybit = 0;
938
Shinya Kuribayashi58648102009-03-18 09:04:01 +0900939 c->options |= MIPS_CPU_CACHE_CDEX_P | MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 break;
941
942 case CPU_TX49XX:
943 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
944 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
945 c->icache.ways = 4;
946 c->icache.waybit= 0;
947
948 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
949 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
950 c->dcache.ways = 4;
951 c->dcache.waybit = 0;
952
953 c->options |= MIPS_CPU_CACHE_CDEX_P;
Atsushi Nemotode862b42006-03-17 12:59:22 +0900954 c->options |= MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 break;
956
957 case CPU_R4000PC:
958 case CPU_R4000SC:
959 case CPU_R4000MC:
960 case CPU_R4400PC:
961 case CPU_R4400SC:
962 case CPU_R4400MC:
963 case CPU_R4300:
964 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
965 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
966 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +0100967 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968
969 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
970 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
971 c->dcache.ways = 1;
972 c->dcache.waybit = 0; /* does not matter */
973
974 c->options |= MIPS_CPU_CACHE_CDEX_P;
975 break;
976
977 case CPU_R10000:
978 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400979 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
981 c->icache.linesz = 64;
982 c->icache.ways = 2;
983 c->icache.waybit = 0;
984
985 dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
986 c->dcache.linesz = 32;
987 c->dcache.ways = 2;
988 c->dcache.waybit = 0;
989
990 c->options |= MIPS_CPU_PREFETCH;
991 break;
992
993 case CPU_VR4133:
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900994 write_c0_config(config & ~VR41_CONF_P4K);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 case CPU_VR4131:
996 /* Workaround for cache instruction bug of VR4131 */
997 if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
998 c->processor_id == 0x0c82U) {
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900999 config |= 0x00400000U;
1000 if (c->processor_id == 0x0c80U)
1001 config |= VR41_CONF_BP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 write_c0_config(config);
Yoichi Yuasa1058ecd2006-07-08 00:42:01 +09001003 } else
1004 c->options |= MIPS_CPU_CACHE_CDEX_P;
1005
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1007 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1008 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001009 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010
1011 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1012 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1013 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001014 c->dcache.waybit = __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 break;
1016
1017 case CPU_VR41XX:
1018 case CPU_VR4111:
1019 case CPU_VR4121:
1020 case CPU_VR4122:
1021 case CPU_VR4181:
1022 case CPU_VR4181A:
1023 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1024 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1025 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001026 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027
1028 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1029 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1030 c->dcache.ways = 1;
1031 c->dcache.waybit = 0; /* does not matter */
1032
1033 c->options |= MIPS_CPU_CACHE_CDEX_P;
1034 break;
1035
1036 case CPU_RM7000:
1037 rm7k_erratum31();
1038
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1040 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1041 c->icache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001042 c->icache.waybit = __ffs(icache_size / c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043
1044 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1045 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1046 c->dcache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001047 c->dcache.waybit = __ffs(dcache_size / c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 c->options |= MIPS_CPU_CACHE_CDEX_P;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 c->options |= MIPS_CPU_PREFETCH;
1051 break;
1052
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001053 case CPU_LOONGSON2:
1054 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1055 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1056 if (prid & 0x3)
1057 c->icache.ways = 4;
1058 else
1059 c->icache.ways = 2;
1060 c->icache.waybit = 0;
1061
1062 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1063 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1064 if (prid & 0x3)
1065 c->dcache.ways = 4;
1066 else
1067 c->dcache.ways = 2;
1068 c->dcache.waybit = 0;
1069 break;
1070
Huacai Chenc579d312014-03-21 18:44:00 +08001071 case CPU_LOONGSON3:
1072 config1 = read_c0_config1();
1073 lsize = (config1 >> 19) & 7;
1074 if (lsize)
1075 c->icache.linesz = 2 << lsize;
1076 else
1077 c->icache.linesz = 0;
1078 c->icache.sets = 64 << ((config1 >> 22) & 7);
1079 c->icache.ways = 1 + ((config1 >> 16) & 7);
1080 icache_size = c->icache.sets *
1081 c->icache.ways *
1082 c->icache.linesz;
1083 c->icache.waybit = 0;
1084
1085 lsize = (config1 >> 10) & 7;
1086 if (lsize)
1087 c->dcache.linesz = 2 << lsize;
1088 else
1089 c->dcache.linesz = 0;
1090 c->dcache.sets = 64 << ((config1 >> 13) & 7);
1091 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1092 dcache_size = c->dcache.sets *
1093 c->dcache.ways *
1094 c->dcache.linesz;
1095 c->dcache.waybit = 0;
1096 break;
1097
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 default:
1099 if (!(config & MIPS_CONF_M))
1100 panic("Don't know how to probe P-caches on this cpu.");
1101
1102 /*
1103 * So we seem to be a MIPS32 or MIPS64 CPU
1104 * So let's probe the I-cache ...
1105 */
1106 config1 = read_c0_config1();
1107
Markos Chandras175cba82013-09-19 18:18:41 +01001108 lsize = (config1 >> 19) & 7;
1109
1110 /* IL == 7 is reserved */
1111 if (lsize == 7)
1112 panic("Invalid icache line size");
1113
1114 c->icache.linesz = lsize ? 2 << lsize : 0;
1115
Douglas Leungdc34b052012-07-19 09:11:13 +02001116 c->icache.sets = 32 << (((config1 >> 22) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 c->icache.ways = 1 + ((config1 >> 16) & 7);
1118
1119 icache_size = c->icache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001120 c->icache.ways *
1121 c->icache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001122 c->icache.waybit = __ffs(icache_size/c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
1124 if (config & 0x8) /* VI bit */
1125 c->icache.flags |= MIPS_CACHE_VTAG;
1126
1127 /*
1128 * Now probe the MIPS32 / MIPS64 data cache.
1129 */
1130 c->dcache.flags = 0;
1131
Markos Chandras175cba82013-09-19 18:18:41 +01001132 lsize = (config1 >> 10) & 7;
1133
1134 /* DL == 7 is reserved */
1135 if (lsize == 7)
1136 panic("Invalid dcache line size");
1137
1138 c->dcache.linesz = lsize ? 2 << lsize : 0;
1139
Douglas Leungdc34b052012-07-19 09:11:13 +02001140 c->dcache.sets = 32 << (((config1 >> 13) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1142
1143 dcache_size = c->dcache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001144 c->dcache.ways *
1145 c->dcache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001146 c->dcache.waybit = __ffs(dcache_size/c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147
1148 c->options |= MIPS_CPU_PREFETCH;
1149 break;
1150 }
1151
1152 /*
1153 * Processor configuration sanity check for the R4000SC erratum
Ralf Baechle70342282013-01-22 12:59:30 +01001154 * #5. With page sizes larger than 32kB there is no possibility
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 * to get a VCE exception anymore so we don't care about this
1156 * misconfiguration. The case is rather theoretical anyway;
1157 * presumably no vendor is shipping his hardware in the "bad"
1158 * configuration.
1159 */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001160 if ((prid & PRID_IMP_MASK) == PRID_IMP_R4000 &&
1161 (prid & PRID_REV_MASK) < PRID_REV_R4400 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 !(config & CONF_SC) && c->icache.linesz != 16 &&
1163 PAGE_SIZE <= 0x8000)
1164 panic("Improper R4000SC processor configuration detected");
1165
1166 /* compute a couple of other cache variables */
1167 c->icache.waysize = icache_size / c->icache.ways;
1168 c->dcache.waysize = dcache_size / c->dcache.ways;
1169
Chris Dearman73f40352006-06-20 18:06:52 +01001170 c->icache.sets = c->icache.linesz ?
1171 icache_size / (c->icache.linesz * c->icache.ways) : 0;
1172 c->dcache.sets = c->dcache.linesz ?
1173 dcache_size / (c->dcache.linesz * c->dcache.ways) : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174
1175 /*
1176 * R10000 and R12000 P-caches are odd in a positive way. They're 32kB
1177 * 2-way virtually indexed so normally would suffer from aliases. So
1178 * normally they'd suffer from aliases but magic in the hardware deals
1179 * with that for us so we don't need to take care ourselves.
1180 */
Ralf Baechle69f24d12013-09-17 10:25:47 +02001181 switch (current_cpu_type()) {
Ralf Baechlea95970f2005-02-07 21:41:32 +00001182 case CPU_20KC:
Ralf Baechle505403b2005-02-07 21:53:39 +00001183 case CPU_25KF:
Ralf Baechle641e97f2007-10-11 23:46:05 +01001184 case CPU_SB1:
1185 case CPU_SB1A:
Jayachandran Cefa0f812011-05-07 01:36:21 +05301186 case CPU_XLR:
Atsushi Nemotode628932006-03-13 18:23:03 +09001187 c->dcache.flags |= MIPS_CACHE_PINDEX;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001188 break;
1189
Ralf Baechled1e344e2005-02-04 15:51:26 +00001190 case CPU_R10000:
1191 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001192 case CPU_R14000:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001193 break;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001194
Steven J. Hill113c62d2012-07-06 23:56:00 +02001195 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +00001196 case CPU_M14KEC:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001197 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001198 case CPU_34K:
Ralf Baechle2e78ae32006-06-23 18:48:21 +01001199 case CPU_74K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001200 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001201 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001202 case CPU_INTERAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001203 case CPU_P5600:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001204 case CPU_PROAPTIV:
Leonid Yegoshinf36c4722014-03-04 13:34:43 +00001205 case CPU_M5150:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001206 if ((c->cputype == CPU_74K) || (c->cputype == CPU_1074K))
Steven J. Hill006a8512012-06-26 04:11:03 +00001207 alias_74k_erratum(c);
Markos Chandras02dc6bf2014-01-30 17:21:29 +00001208 if (!(read_c0_config7() & MIPS_CONF7_IAR) &&
1209 (c->icache.waysize > PAGE_SIZE))
1210 c->icache.flags |= MIPS_CACHE_ALIASES;
1211 if (read_c0_config7() & MIPS_CONF7_AR) {
1212 /*
1213 * Effectively physically indexed dcache,
1214 * thus no virtual aliases.
1215 */
Ralf Baechlebeab3752006-06-19 21:56:25 +01001216 c->dcache.flags |= MIPS_CACHE_PINDEX;
1217 break;
1218 }
Ralf Baechled1e344e2005-02-04 15:51:26 +00001219 default:
Ralf Baechlebeab3752006-06-19 21:56:25 +01001220 if (c->dcache.waysize > PAGE_SIZE)
1221 c->dcache.flags |= MIPS_CACHE_ALIASES;
Ralf Baechled1e344e2005-02-04 15:51:26 +00001222 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223
Ralf Baechle69f24d12013-09-17 10:25:47 +02001224 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 case CPU_20KC:
1226 /*
1227 * Some older 20Kc chips doesn't have the 'VI' bit in
1228 * the config register.
1229 */
1230 c->icache.flags |= MIPS_CACHE_VTAG;
1231 break;
1232
Manuel Lauss270717a2009-03-25 17:49:28 +01001233 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 c->icache.flags |= MIPS_CACHE_IC_F_DC;
1235 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001237 case CPU_LOONGSON2:
1238 /*
1239 * LOONGSON2 has 4 way icache, but when using indexed cache op,
1240 * one op will act on all 4 ways
1241 */
1242 c->icache.ways = 1;
1243 }
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001244
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
1246 icache_size >> 10,
Ralf Baechle7fc73162009-04-01 16:11:53 +02001247 c->icache.flags & MIPS_CACHE_VTAG ? "VIVT" : "VIPT",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 way_string[c->icache.ways], c->icache.linesz);
1249
Ralf Baechle64bfca52007-10-15 16:35:45 +01001250 printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
1251 dcache_size >> 10, way_string[c->dcache.ways],
1252 (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT",
1253 (c->dcache.flags & MIPS_CACHE_ALIASES) ?
1254 "cache aliases" : "no aliases",
1255 c->dcache.linesz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256}
1257
1258/*
1259 * If you even _breathe_ on this function, look at the gcc output and make sure
1260 * it does not pop things on and off the stack for the cache sizing loop that
1261 * executes in KSEG1 space or else you will crash and burn badly. You have
1262 * been warned.
1263 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001264static int probe_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 unsigned long flags, addr, begin, end, pow2;
1267 unsigned int config = read_c0_config();
1268 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269
1270 if (config & CONF_SC)
1271 return 0;
1272
Ralf Baechlee001e522007-07-28 12:45:47 +01001273 begin = (unsigned long) &_stext;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 begin &= ~((4 * 1024 * 1024) - 1);
1275 end = begin + (4 * 1024 * 1024);
1276
1277 /*
1278 * This is such a bitch, you'd think they would make it easy to do
1279 * this. Away you daemons of stupidity!
1280 */
1281 local_irq_save(flags);
1282
1283 /* Fill each size-multiple cache line with a valid tag. */
1284 pow2 = (64 * 1024);
1285 for (addr = begin; addr < end; addr = (begin + pow2)) {
1286 unsigned long *p = (unsigned long *) addr;
1287 __asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
1288 pow2 <<= 1;
1289 }
1290
1291 /* Load first line with zero (therefore invalid) tag. */
1292 write_c0_taglo(0);
1293 write_c0_taghi(0);
1294 __asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
1295 cache_op(Index_Store_Tag_I, begin);
1296 cache_op(Index_Store_Tag_D, begin);
1297 cache_op(Index_Store_Tag_SD, begin);
1298
1299 /* Now search for the wrap around point. */
1300 pow2 = (128 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
1302 cache_op(Index_Load_Tag_SD, addr);
1303 __asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
1304 if (!read_c0_taglo())
1305 break;
1306 pow2 <<= 1;
1307 }
1308 local_irq_restore(flags);
1309 addr -= begin;
1310
1311 scache_size = addr;
1312 c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
1313 c->scache.ways = 1;
1314 c->dcache.waybit = 0; /* does not matter */
1315
1316 return 1;
1317}
1318
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001319static void __init loongson2_sc_init(void)
1320{
1321 struct cpuinfo_mips *c = &current_cpu_data;
1322
1323 scache_size = 512*1024;
1324 c->scache.linesz = 32;
1325 c->scache.ways = 4;
1326 c->scache.waybit = 0;
1327 c->scache.waysize = scache_size / (c->scache.ways);
1328 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1329 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1330 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1331
1332 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1333}
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001334
Huacai Chenc579d312014-03-21 18:44:00 +08001335static void __init loongson3_sc_init(void)
1336{
1337 struct cpuinfo_mips *c = &current_cpu_data;
1338 unsigned int config2, lsize;
1339
1340 config2 = read_c0_config2();
1341 lsize = (config2 >> 4) & 15;
1342 if (lsize)
1343 c->scache.linesz = 2 << lsize;
1344 else
1345 c->scache.linesz = 0;
1346 c->scache.sets = 64 << ((config2 >> 8) & 15);
1347 c->scache.ways = 1 + (config2 & 15);
1348
1349 scache_size = c->scache.sets *
1350 c->scache.ways *
1351 c->scache.linesz;
1352 /* Loongson-3 has 4 cores, 1MB scache for each. scaches are shared */
1353 scache_size *= 4;
1354 c->scache.waybit = 0;
1355 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1356 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1357 if (scache_size)
1358 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1359 return;
1360}
1361
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362extern int r5k_sc_init(void);
1363extern int rm7k_sc_init(void);
Chris Dearman9318c512006-06-20 17:15:20 +01001364extern int mips_sc_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001366static void setup_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367{
1368 struct cpuinfo_mips *c = &current_cpu_data;
1369 unsigned int config = read_c0_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 int sc_present = 0;
1371
1372 /*
1373 * Do the probing thing on R4000SC and R4400SC processors. Other
1374 * processors don't have a S-cache that would be relevant to the
Joe Perches603e82e2008-02-03 16:54:53 +02001375 * Linux memory management.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 */
Ralf Baechle69f24d12013-09-17 10:25:47 +02001377 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378 case CPU_R4000SC:
1379 case CPU_R4000MC:
1380 case CPU_R4400SC:
1381 case CPU_R4400MC:
Thiemo Seuferba5187d2005-04-25 16:36:23 +00001382 sc_present = run_uncached(probe_scache);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383 if (sc_present)
1384 c->options |= MIPS_CPU_CACHE_CDEX_S;
1385 break;
1386
1387 case CPU_R10000:
1388 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001389 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
1391 c->scache.linesz = 64 << ((config >> 13) & 1);
1392 c->scache.ways = 2;
1393 c->scache.waybit= 0;
1394 sc_present = 1;
1395 break;
1396
1397 case CPU_R5000:
1398 case CPU_NEVADA:
1399#ifdef CONFIG_R5000_CPU_SCACHE
1400 r5k_sc_init();
1401#endif
Ralf Baechle70342282013-01-22 12:59:30 +01001402 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403
1404 case CPU_RM7000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405#ifdef CONFIG_RM7000_CPU_SCACHE
1406 rm7k_sc_init();
1407#endif
1408 return;
1409
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001410 case CPU_LOONGSON2:
1411 loongson2_sc_init();
1412 return;
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001413
Huacai Chenc579d312014-03-21 18:44:00 +08001414 case CPU_LOONGSON3:
1415 loongson3_sc_init();
1416 return;
1417
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001418 case CPU_XLP:
1419 /* don't need to worry about L2, fully coherent */
1420 return;
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001421
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 default:
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001423 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
1424 MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
Chris Dearman9318c512006-06-20 17:15:20 +01001425#ifdef CONFIG_MIPS_CPU_SCACHE
1426 if (mips_sc_init ()) {
1427 scache_size = c->scache.ways * c->scache.sets * c->scache.linesz;
1428 printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
1429 scache_size >> 10,
1430 way_string[c->scache.ways], c->scache.linesz);
1431 }
1432#else
1433 if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
1434 panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
1435#endif
1436 return;
1437 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 sc_present = 0;
1439 }
1440
1441 if (!sc_present)
1442 return;
1443
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 /* compute a couple of other cache variables */
1445 c->scache.waysize = scache_size / c->scache.ways;
1446
1447 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1448
1449 printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1450 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1451
Ralf Baechlefc5d2d22006-07-06 13:04:01 +01001452 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453}
1454
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001455void au1x00_fixup_config_od(void)
1456{
1457 /*
1458 * c0_config.od (bit 19) was write only (and read as 0)
1459 * on the early revisions of Alchemy SOCs. It disables the bus
1460 * transaction overlapping and needs to be set to fix various errata.
1461 */
1462 switch (read_c0_prid()) {
1463 case 0x00030100: /* Au1000 DA */
1464 case 0x00030201: /* Au1000 HA */
1465 case 0x00030202: /* Au1000 HB */
1466 case 0x01030200: /* Au1500 AB */
1467 /*
1468 * Au1100 errata actually keeps silence about this bit, so we set it
1469 * just in case for those revisions that require it to be set according
Manuel Lauss270717a2009-03-25 17:49:28 +01001470 * to the (now gone) cpu table.
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001471 */
1472 case 0x02030200: /* Au1100 AB */
1473 case 0x02030201: /* Au1100 BA */
1474 case 0x02030202: /* Au1100 BC */
1475 set_c0_config(1 << 19);
1476 break;
1477 }
1478}
1479
Ralf Baechle89052bd2008-06-12 17:26:02 +01001480/* CP0 hazard avoidance. */
1481#define NXP_BARRIER() \
1482 __asm__ __volatile__( \
1483 ".set noreorder\n\t" \
1484 "nop; nop; nop; nop; nop; nop;\n\t" \
1485 ".set reorder\n\t")
1486
1487static void nxp_pr4450_fixup_config(void)
1488{
1489 unsigned long config0;
1490
1491 config0 = read_c0_config();
1492
1493 /* clear all three cache coherency fields */
1494 config0 &= ~(0x7 | (7 << 25) | (7 << 28));
1495 config0 |= (((_page_cachable_default >> _CACHE_SHIFT) << 0) |
1496 ((_page_cachable_default >> _CACHE_SHIFT) << 25) |
1497 ((_page_cachable_default >> _CACHE_SHIFT) << 28));
1498 write_c0_config(config0);
1499 NXP_BARRIER();
1500}
1501
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001502static int cca = -1;
Chris Dearman35133692007-09-19 00:58:24 +01001503
1504static int __init cca_setup(char *str)
1505{
1506 get_option(&str, &cca);
1507
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001508 return 0;
Chris Dearman35133692007-09-19 00:58:24 +01001509}
1510
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001511early_param("cca", cca_setup);
Chris Dearman35133692007-09-19 00:58:24 +01001512
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001513static void coherency_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514{
Chris Dearman35133692007-09-19 00:58:24 +01001515 if (cca < 0 || cca > 7)
1516 cca = read_c0_config() & CONF_CM_CMASK;
1517 _page_cachable_default = cca << _CACHE_SHIFT;
1518
1519 pr_debug("Using cache attribute %d\n", cca);
1520 change_c0_config(CONF_CM_CMASK, cca);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521
1522 /*
1523 * c0_status.cu=0 specifies that updates by the sc instruction use
1524 * the coherency mode specified by the TLB; 1 means cachable
1525 * coherent update on write will be used. Not all processors have
1526 * this bit and; some wire it to zero, others like Toshiba had the
1527 * silly idea of putting something else there ...
1528 */
Ralf Baechle10cc3522007-10-11 23:46:15 +01001529 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 case CPU_R4000PC:
1531 case CPU_R4000SC:
1532 case CPU_R4000MC:
1533 case CPU_R4400PC:
1534 case CPU_R4400SC:
1535 case CPU_R4400MC:
1536 clear_c0_config(CONF_CU);
1537 break;
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001538 /*
Ralf Baechledf586d52006-08-01 23:42:30 +01001539 * We need to catch the early Alchemy SOCs with
Manuel Lauss270717a2009-03-25 17:49:28 +01001540 * the write-only co_config.od bit and set it back to one on:
1541 * Au1000 rev DA, HA, HB; Au1100 AB, BA, BC, Au1500 AB
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001542 */
Manuel Lauss270717a2009-03-25 17:49:28 +01001543 case CPU_ALCHEMY:
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001544 au1x00_fixup_config_od();
1545 break;
Ralf Baechle89052bd2008-06-12 17:26:02 +01001546
1547 case PRID_IMP_PR4450:
1548 nxp_pr4450_fixup_config();
1549 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 }
1551}
1552
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001553static void r4k_cache_error_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554{
Ralf Baechle641e97f2007-10-11 23:46:05 +01001555 extern char __weak except_vec2_generic;
1556 extern char __weak except_vec2_sb1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557
Ralf Baechle69f24d12013-09-17 10:25:47 +02001558 switch (current_cpu_type()) {
Ralf Baechle641e97f2007-10-11 23:46:05 +01001559 case CPU_SB1:
1560 case CPU_SB1A:
1561 set_uncached_handler(0x100, &except_vec2_sb1, 0x80);
1562 break;
1563
1564 default:
1565 set_uncached_handler(0x100, &except_vec2_generic, 0x80);
1566 break;
1567 }
David Daney9cd9669b2012-05-15 00:04:49 -07001568}
1569
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001570void r4k_cache_init(void)
David Daney9cd9669b2012-05-15 00:04:49 -07001571{
1572 extern void build_clear_page(void);
1573 extern void build_copy_page(void);
1574 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575
1576 probe_pcache();
1577 setup_scache();
1578
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579 r4k_blast_dcache_page_setup();
1580 r4k_blast_dcache_page_indexed_setup();
1581 r4k_blast_dcache_setup();
1582 r4k_blast_icache_page_setup();
1583 r4k_blast_icache_page_indexed_setup();
1584 r4k_blast_icache_setup();
1585 r4k_blast_scache_page_setup();
1586 r4k_blast_scache_page_indexed_setup();
1587 r4k_blast_scache_setup();
Leonid Yegoshin4caa9062014-01-15 14:47:28 +00001588#ifdef CONFIG_EVA
1589 r4k_blast_dcache_user_page_setup();
1590 r4k_blast_icache_user_page_setup();
1591#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592
1593 /*
1594 * Some MIPS32 and MIPS64 processors have physically indexed caches.
1595 * This code supports virtually indexed processors and will be
1596 * unnecessarily inefficient on physically indexed processors.
1597 */
Chris Dearman73f40352006-06-20 18:06:52 +01001598 if (c->dcache.linesz)
1599 shm_align_mask = max_t( unsigned long,
1600 c->dcache.sets * c->dcache.linesz - 1,
1601 PAGE_SIZE - 1);
1602 else
1603 shm_align_mask = PAGE_SIZE-1;
Ralf Baechle9c5a3d72008-04-05 15:13:23 +01001604
1605 __flush_cache_vmap = r4k__flush_cache_vmap;
1606 __flush_cache_vunmap = r4k__flush_cache_vunmap;
1607
Ralf Baechledb813fe2007-09-27 18:26:43 +01001608 flush_cache_all = cache_noop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609 __flush_cache_all = r4k___flush_cache_all;
1610 flush_cache_mm = r4k_flush_cache_mm;
1611 flush_cache_page = r4k_flush_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612 flush_cache_range = r4k_flush_cache_range;
1613
Ralf Baechled9cdc9012011-06-17 16:20:28 +01001614 __flush_kernel_vmap_range = r4k_flush_kernel_vmap_range;
1615
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 flush_cache_sigtramp = r4k_flush_cache_sigtramp;
1617 flush_icache_all = r4k_flush_icache_all;
Ralf Baechle7e3bfc72006-04-05 20:42:04 +01001618 local_flush_data_cache_page = local_r4k_flush_data_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619 flush_data_cache_page = r4k_flush_data_cache_page;
1620 flush_icache_range = r4k_flush_icache_range;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001621 local_flush_icache_range = local_r4k_flush_icache_range;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622
Manuel Lauss80057112014-02-20 14:59:22 +01001623#if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
Ralf Baechle39b8d522008-04-28 17:14:26 +01001624 if (coherentio) {
1625 _dma_cache_wback_inv = (void *)cache_noop;
1626 _dma_cache_wback = (void *)cache_noop;
1627 _dma_cache_inv = (void *)cache_noop;
1628 } else {
1629 _dma_cache_wback_inv = r4k_dma_cache_wback_inv;
1630 _dma_cache_wback = r4k_dma_cache_wback_inv;
1631 _dma_cache_inv = r4k_dma_cache_inv;
1632 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633#endif
1634
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 build_clear_page();
1636 build_copy_page();
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001637
1638 /*
1639 * We want to run CMP kernels on core with and without coherent
1640 * caches. Therefore, do not use CONFIG_MIPS_CMP to decide whether
1641 * or not to flush caches.
1642 */
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001643 local_r4k___flush_cache_all(NULL);
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001644
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001645 coherency_setup();
David Daney9cd9669b2012-05-15 00:04:49 -07001646 board_cache_error_setup = r4k_cache_error_setup;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647}
James Hogan61d73042014-03-04 10:23:57 +00001648
1649static int r4k_cache_pm_notifier(struct notifier_block *self, unsigned long cmd,
1650 void *v)
1651{
1652 switch (cmd) {
1653 case CPU_PM_ENTER_FAILED:
1654 case CPU_PM_EXIT:
1655 coherency_setup();
1656 break;
1657 }
1658
1659 return NOTIFY_OK;
1660}
1661
1662static struct notifier_block r4k_cache_pm_notifier_block = {
1663 .notifier_call = r4k_cache_pm_notifier,
1664};
1665
1666int __init r4k_cache_init_pm(void)
1667{
1668 return cpu_pm_register_notifier(&r4k_cache_pm_notifier_block);
1669}
1670arch_initcall(r4k_cache_init_pm);