blob: 40dced23e7687ade634c347bf9fa8ae12c7aaf3c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Justin P. Mattock79add622011-04-04 14:15:29 -07006 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 */
Ralf Baechlea754f702007-11-03 01:01:37 +000010#include <linux/hardirq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/init.h>
Ralf Baechledb813fe2007-09-27 18:26:43 +010012#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/kernel.h>
Ralf Baechle641e97f2007-10-11 23:46:05 +010014#include <linux/linkage.h>
Ralf Baechleff522052013-09-17 12:44:31 +020015#include <linux/preempt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/mm.h>
Chris Dearman35133692007-09-19 00:58:24 +010019#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/bitops.h>
21
22#include <asm/bcache.h>
23#include <asm/bootinfo.h>
Ralf Baechleec74e362005-07-13 11:48:45 +000024#include <asm/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <asm/cacheops.h>
26#include <asm/cpu.h>
27#include <asm/cpu-features.h>
28#include <asm/io.h>
29#include <asm/page.h>
30#include <asm/pgtable.h>
31#include <asm/r4kcache.h>
Ralf Baechlee001e522007-07-28 12:45:47 +010032#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <asm/mmu_context.h>
34#include <asm/war.h>
Thiemo Seuferba5187d2005-04-25 16:36:23 +000035#include <asm/cacheflush.h> /* for run_uncached() */
David Daney9cd9669b2012-05-15 00:04:49 -070036#include <asm/traps.h>
Steven J. Hillb6d92b42013-03-25 13:47:29 -050037#include <asm/dma-coherence.h>
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010038
39/*
40 * Special Variant of smp_call_function for use by cache functions:
41 *
42 * o No return value
43 * o collapses to normal function call on UP kernels
44 * o collapses to normal function call on systems with a single shared
45 * primary cache.
Ralf Baechlec8c5f3f2010-10-29 19:08:25 +010046 * o doesn't disable interrupts on the local CPU
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010047 */
Ralf Baechle48a26e62010-10-29 19:08:25 +010048static inline void r4k_on_each_cpu(void (*func) (void *info), void *info)
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010049{
50 preempt_disable();
51
52#if !defined(CONFIG_MIPS_MT_SMP) && !defined(CONFIG_MIPS_MT_SMTC)
Ralf Baechle48a26e62010-10-29 19:08:25 +010053 smp_call_function(func, info, 1);
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010054#endif
55 func(info);
56 preempt_enable();
57}
58
Ralf Baechle39b8d522008-04-28 17:14:26 +010059#if defined(CONFIG_MIPS_CMP)
60#define cpu_has_safe_index_cacheops 0
61#else
62#define cpu_has_safe_index_cacheops 1
63#endif
64
Ralf Baechleec74e362005-07-13 11:48:45 +000065/*
66 * Must die.
67 */
68static unsigned long icache_size __read_mostly;
69static unsigned long dcache_size __read_mostly;
70static unsigned long scache_size __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
72/*
73 * Dummy cache handling routines for machines without boardcaches
74 */
Chris Dearman73f40352006-06-20 18:06:52 +010075static void cache_noop(void) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
77static struct bcache_ops no_sc_ops = {
Chris Dearman73f40352006-06-20 18:06:52 +010078 .bc_enable = (void *)cache_noop,
79 .bc_disable = (void *)cache_noop,
80 .bc_wback_inv = (void *)cache_noop,
81 .bc_inv = (void *)cache_noop
Linus Torvalds1da177e2005-04-16 15:20:36 -070082};
83
84struct bcache_ops *bcops = &no_sc_ops;
85
Thiemo Seufer330cfe02005-09-01 18:33:58 +000086#define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
87#define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89#define R4600_HIT_CACHEOP_WAR_IMPL \
90do { \
91 if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) \
92 *(volatile unsigned long *)CKSEG1; \
93 if (R4600_V1_HIT_CACHEOP_WAR) \
94 __asm__ __volatile__("nop;nop;nop;nop"); \
95} while (0)
96
97static void (*r4k_blast_dcache_page)(unsigned long addr);
98
99static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
100{
101 R4600_HIT_CACHEOP_WAR_IMPL;
102 blast_dcache32_page(addr);
103}
104
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700105static inline void r4k_blast_dcache_page_dc64(unsigned long addr)
106{
107 R4600_HIT_CACHEOP_WAR_IMPL;
108 blast_dcache64_page(addr);
109}
110
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000111static void r4k_blast_dcache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112{
113 unsigned long dc_lsize = cpu_dcache_line_size();
114
Chris Dearman73f40352006-06-20 18:06:52 +0100115 if (dc_lsize == 0)
116 r4k_blast_dcache_page = (void *)cache_noop;
117 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 r4k_blast_dcache_page = blast_dcache16_page;
119 else if (dc_lsize == 32)
120 r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700121 else if (dc_lsize == 64)
122 r4k_blast_dcache_page = r4k_blast_dcache_page_dc64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123}
124
125static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);
126
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000127static void r4k_blast_dcache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128{
129 unsigned long dc_lsize = cpu_dcache_line_size();
130
Chris Dearman73f40352006-06-20 18:06:52 +0100131 if (dc_lsize == 0)
132 r4k_blast_dcache_page_indexed = (void *)cache_noop;
133 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
135 else if (dc_lsize == 32)
136 r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700137 else if (dc_lsize == 64)
138 r4k_blast_dcache_page_indexed = blast_dcache64_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139}
140
Sanjay Lalf2e36562012-11-21 18:34:10 -0800141void (* r4k_blast_dcache)(void);
142EXPORT_SYMBOL(r4k_blast_dcache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000144static void r4k_blast_dcache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145{
146 unsigned long dc_lsize = cpu_dcache_line_size();
147
Chris Dearman73f40352006-06-20 18:06:52 +0100148 if (dc_lsize == 0)
149 r4k_blast_dcache = (void *)cache_noop;
150 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 r4k_blast_dcache = blast_dcache16;
152 else if (dc_lsize == 32)
153 r4k_blast_dcache = blast_dcache32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700154 else if (dc_lsize == 64)
155 r4k_blast_dcache = blast_dcache64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156}
157
158/* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
159#define JUMP_TO_ALIGN(order) \
160 __asm__ __volatile__( \
161 "b\t1f\n\t" \
162 ".align\t" #order "\n\t" \
163 "1:\n\t" \
164 )
165#define CACHE32_UNROLL32_ALIGN JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
Ralf Baechle70342282013-01-22 12:59:30 +0100166#define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167
168static inline void blast_r4600_v1_icache32(void)
169{
170 unsigned long flags;
171
172 local_irq_save(flags);
173 blast_icache32();
174 local_irq_restore(flags);
175}
176
177static inline void tx49_blast_icache32(void)
178{
179 unsigned long start = INDEX_BASE;
180 unsigned long end = start + current_cpu_data.icache.waysize;
181 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
182 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100183 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 unsigned long ws, addr;
185
186 CACHE32_UNROLL32_ALIGN2;
187 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700188 for (ws = 0; ws < ws_end; ws += ws_inc)
189 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100190 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 CACHE32_UNROLL32_ALIGN;
192 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700193 for (ws = 0; ws < ws_end; ws += ws_inc)
194 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100195 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196}
197
198static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
199{
200 unsigned long flags;
201
202 local_irq_save(flags);
203 blast_icache32_page_indexed(page);
204 local_irq_restore(flags);
205}
206
207static inline void tx49_blast_icache32_page_indexed(unsigned long page)
208{
Atsushi Nemoto67a3f6de2006-04-04 17:34:14 +0900209 unsigned long indexmask = current_cpu_data.icache.waysize - 1;
210 unsigned long start = INDEX_BASE + (page & indexmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 unsigned long end = start + PAGE_SIZE;
212 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
213 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100214 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 unsigned long ws, addr;
216
217 CACHE32_UNROLL32_ALIGN2;
218 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700219 for (ws = 0; ws < ws_end; ws += ws_inc)
220 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100221 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 CACHE32_UNROLL32_ALIGN;
223 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700224 for (ws = 0; ws < ws_end; ws += ws_inc)
225 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100226 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227}
228
229static void (* r4k_blast_icache_page)(unsigned long addr);
230
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000231static void r4k_blast_icache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232{
233 unsigned long ic_lsize = cpu_icache_line_size();
234
Chris Dearman73f40352006-06-20 18:06:52 +0100235 if (ic_lsize == 0)
236 r4k_blast_icache_page = (void *)cache_noop;
237 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 r4k_blast_icache_page = blast_icache16_page;
239 else if (ic_lsize == 32)
240 r4k_blast_icache_page = blast_icache32_page;
241 else if (ic_lsize == 64)
242 r4k_blast_icache_page = blast_icache64_page;
243}
244
245
246static void (* r4k_blast_icache_page_indexed)(unsigned long addr);
247
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000248static void r4k_blast_icache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249{
250 unsigned long ic_lsize = cpu_icache_line_size();
251
Chris Dearman73f40352006-06-20 18:06:52 +0100252 if (ic_lsize == 0)
253 r4k_blast_icache_page_indexed = (void *)cache_noop;
254 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
256 else if (ic_lsize == 32) {
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000257 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 r4k_blast_icache_page_indexed =
259 blast_icache32_r4600_v1_page_indexed;
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000260 else if (TX49XX_ICACHE_INDEX_INV_WAR)
261 r4k_blast_icache_page_indexed =
262 tx49_blast_icache32_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 else
264 r4k_blast_icache_page_indexed =
265 blast_icache32_page_indexed;
266 } else if (ic_lsize == 64)
267 r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
268}
269
Sanjay Lalf2e36562012-11-21 18:34:10 -0800270void (* r4k_blast_icache)(void);
271EXPORT_SYMBOL(r4k_blast_icache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000273static void r4k_blast_icache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274{
275 unsigned long ic_lsize = cpu_icache_line_size();
276
Chris Dearman73f40352006-06-20 18:06:52 +0100277 if (ic_lsize == 0)
278 r4k_blast_icache = (void *)cache_noop;
279 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 r4k_blast_icache = blast_icache16;
281 else if (ic_lsize == 32) {
282 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
283 r4k_blast_icache = blast_r4600_v1_icache32;
284 else if (TX49XX_ICACHE_INDEX_INV_WAR)
285 r4k_blast_icache = tx49_blast_icache32;
286 else
287 r4k_blast_icache = blast_icache32;
288 } else if (ic_lsize == 64)
289 r4k_blast_icache = blast_icache64;
290}
291
292static void (* r4k_blast_scache_page)(unsigned long addr);
293
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000294static void r4k_blast_scache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295{
296 unsigned long sc_lsize = cpu_scache_line_size();
297
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000298 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100299 r4k_blast_scache_page = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000300 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 r4k_blast_scache_page = blast_scache16_page;
302 else if (sc_lsize == 32)
303 r4k_blast_scache_page = blast_scache32_page;
304 else if (sc_lsize == 64)
305 r4k_blast_scache_page = blast_scache64_page;
306 else if (sc_lsize == 128)
307 r4k_blast_scache_page = blast_scache128_page;
308}
309
310static void (* r4k_blast_scache_page_indexed)(unsigned long addr);
311
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000312static void r4k_blast_scache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313{
314 unsigned long sc_lsize = cpu_scache_line_size();
315
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000316 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100317 r4k_blast_scache_page_indexed = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000318 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
320 else if (sc_lsize == 32)
321 r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
322 else if (sc_lsize == 64)
323 r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
324 else if (sc_lsize == 128)
325 r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
326}
327
328static void (* r4k_blast_scache)(void);
329
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000330static void r4k_blast_scache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331{
332 unsigned long sc_lsize = cpu_scache_line_size();
333
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000334 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100335 r4k_blast_scache = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000336 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 r4k_blast_scache = blast_scache16;
338 else if (sc_lsize == 32)
339 r4k_blast_scache = blast_scache32;
340 else if (sc_lsize == 64)
341 r4k_blast_scache = blast_scache64;
342 else if (sc_lsize == 128)
343 r4k_blast_scache = blast_scache128;
344}
345
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346static inline void local_r4k___flush_cache_all(void * args)
347{
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800348#if defined(CONFIG_CPU_LOONGSON2)
349 r4k_blast_scache();
350 return;
351#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 r4k_blast_dcache();
353 r4k_blast_icache();
354
Ralf Baechle10cc3522007-10-11 23:46:15 +0100355 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 case CPU_R4000SC:
357 case CPU_R4000MC:
358 case CPU_R4400SC:
359 case CPU_R4400MC:
360 case CPU_R10000:
361 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400362 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 r4k_blast_scache();
364 }
365}
366
367static void r4k___flush_cache_all(void)
368{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100369 r4k_on_each_cpu(local_r4k___flush_cache_all, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370}
371
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100372static inline int has_valid_asid(const struct mm_struct *mm)
373{
374#if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
375 int i;
376
377 for_each_online_cpu(i)
378 if (cpu_context(i, mm))
379 return 1;
380
381 return 0;
382#else
383 return cpu_context(smp_processor_id(), mm);
384#endif
385}
386
Ralf Baechle9c5a3d72008-04-05 15:13:23 +0100387static void r4k__flush_cache_vmap(void)
388{
389 r4k_blast_dcache();
390}
391
392static void r4k__flush_cache_vunmap(void)
393{
394 r4k_blast_dcache();
395}
396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397static inline void local_r4k_flush_cache_range(void * args)
398{
399 struct vm_area_struct *vma = args;
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000400 int exec = vma->vm_flags & VM_EXEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100402 if (!(has_valid_asid(vma->vm_mm)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 return;
404
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900405 r4k_blast_dcache();
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000406 if (exec)
407 r4k_blast_icache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408}
409
410static void r4k_flush_cache_range(struct vm_area_struct *vma,
411 unsigned long start, unsigned long end)
412{
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000413 int exec = vma->vm_flags & VM_EXEC;
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900414
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000415 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc))
Ralf Baechle48a26e62010-10-29 19:08:25 +0100416 r4k_on_each_cpu(local_r4k_flush_cache_range, vma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417}
418
419static inline void local_r4k_flush_cache_mm(void * args)
420{
421 struct mm_struct *mm = args;
422
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100423 if (!has_valid_asid(mm))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 return;
425
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 /*
427 * Kludge alert. For obscure reasons R4000SC and R4400SC go nuts if we
428 * only flush the primary caches but R10000 and R12000 behave sane ...
Ralf Baechle617667b2006-11-30 01:14:48 +0000429 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
430 * caches, so we can bail out early.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100432 if (current_cpu_type() == CPU_R4000SC ||
433 current_cpu_type() == CPU_R4000MC ||
434 current_cpu_type() == CPU_R4400SC ||
435 current_cpu_type() == CPU_R4400MC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 r4k_blast_scache();
Ralf Baechle617667b2006-11-30 01:14:48 +0000437 return;
438 }
439
440 r4k_blast_dcache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441}
442
443static void r4k_flush_cache_mm(struct mm_struct *mm)
444{
445 if (!cpu_has_dc_aliases)
446 return;
447
Ralf Baechle48a26e62010-10-29 19:08:25 +0100448 r4k_on_each_cpu(local_r4k_flush_cache_mm, mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449}
450
451struct flush_cache_page_args {
452 struct vm_area_struct *vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100453 unsigned long addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900454 unsigned long pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455};
456
457static inline void local_r4k_flush_cache_page(void *args)
458{
459 struct flush_cache_page_args *fcp_args = args;
460 struct vm_area_struct *vma = fcp_args->vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100461 unsigned long addr = fcp_args->addr;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100462 struct page *page = pfn_to_page(fcp_args->pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 int exec = vma->vm_flags & VM_EXEC;
464 struct mm_struct *mm = vma->vm_mm;
Ralf Baechlec9c50232008-06-14 22:22:08 +0100465 int map_coherent = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 pgd_t *pgdp;
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000467 pud_t *pudp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 pmd_t *pmdp;
469 pte_t *ptep;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100470 void *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471
Ralf Baechle79acf832005-02-10 13:54:37 +0000472 /*
473 * If ownes no valid ASID yet, cannot possibly have gotten
474 * this page into the cache.
475 */
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100476 if (!has_valid_asid(mm))
Ralf Baechle79acf832005-02-10 13:54:37 +0000477 return;
478
Ralf Baechle6ec25802005-10-12 00:02:34 +0100479 addr &= PAGE_MASK;
480 pgdp = pgd_offset(mm, addr);
481 pudp = pud_offset(pgdp, addr);
482 pmdp = pmd_offset(pudp, addr);
483 ptep = pte_offset(pmdp, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
485 /*
486 * If the page isn't marked valid, the page cannot possibly be
487 * in the cache.
488 */
Ralf Baechle526af352008-01-29 10:14:55 +0000489 if (!(pte_present(*ptep)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 return;
491
Ralf Baechledb813fe2007-09-27 18:26:43 +0100492 if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID))
493 vaddr = NULL;
494 else {
495 /*
496 * Use kmap_coherent or kmap_atomic to do flushes for
497 * another ASID than the current one.
498 */
Ralf Baechlec9c50232008-06-14 22:22:08 +0100499 map_coherent = (cpu_has_dc_aliases &&
500 page_mapped(page) && !Page_dcache_dirty(page));
501 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100502 vaddr = kmap_coherent(page, addr);
503 else
Cong Wang9c020482011-11-25 23:14:15 +0800504 vaddr = kmap_atomic(page);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100505 addr = (unsigned long)vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 }
507
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100509 r4k_blast_dcache_page(addr);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100510 if (exec && !cpu_icache_snoops_remote_store)
511 r4k_blast_scache_page(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 }
513 if (exec) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100514 if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 int cpu = smp_processor_id();
516
Thiemo Seufer26a51b22005-02-19 13:32:02 +0000517 if (cpu_context(cpu, mm) != 0)
518 drop_mmu_context(mm, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 } else
Ralf Baechledb813fe2007-09-27 18:26:43 +0100520 r4k_blast_icache_page(addr);
521 }
522
523 if (vaddr) {
Ralf Baechlec9c50232008-06-14 22:22:08 +0100524 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100525 kunmap_coherent();
526 else
Cong Wang9c020482011-11-25 23:14:15 +0800527 kunmap_atomic(vaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 }
529}
530
Ralf Baechle6ec25802005-10-12 00:02:34 +0100531static void r4k_flush_cache_page(struct vm_area_struct *vma,
532 unsigned long addr, unsigned long pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533{
534 struct flush_cache_page_args args;
535
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 args.vma = vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100537 args.addr = addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900538 args.pfn = pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539
Ralf Baechle48a26e62010-10-29 19:08:25 +0100540 r4k_on_each_cpu(local_r4k_flush_cache_page, &args);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541}
542
543static inline void local_r4k_flush_data_cache_page(void * addr)
544{
545 r4k_blast_dcache_page((unsigned long) addr);
546}
547
548static void r4k_flush_data_cache_page(unsigned long addr)
549{
Ralf Baechlea754f702007-11-03 01:01:37 +0000550 if (in_atomic())
551 local_r4k_flush_data_cache_page((void *)addr);
552 else
Ralf Baechle48a26e62010-10-29 19:08:25 +0100553 r4k_on_each_cpu(local_r4k_flush_data_cache_page, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554}
555
556struct flush_icache_range_args {
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900557 unsigned long start;
558 unsigned long end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559};
560
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200561static inline void local_r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 if (!cpu_has_ic_fills_f_dc) {
Chris Dearman73f40352006-06-20 18:06:52 +0100564 if (end - start >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 r4k_blast_dcache();
566 } else {
Thiemo Seufer10a3dab2005-09-09 20:26:54 +0000567 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900568 protected_blast_dcache_range(start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 }
571
572 if (end - start > icache_size)
573 r4k_blast_icache();
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900574 else
575 protected_blast_icache_range(start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576}
577
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200578static inline void local_r4k_flush_icache_range_ipi(void *args)
579{
580 struct flush_icache_range_args *fir_args = args;
581 unsigned long start = fir_args->start;
582 unsigned long end = fir_args->end;
583
584 local_r4k_flush_icache_range(start, end);
585}
586
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900587static void r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588{
589 struct flush_icache_range_args args;
590
591 args.start = start;
592 args.end = end;
593
Ralf Baechle48a26e62010-10-29 19:08:25 +0100594 r4k_on_each_cpu(local_r4k_flush_icache_range_ipi, &args);
Ralf Baechlecc61c1f2005-07-12 18:35:38 +0000595 instruction_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596}
597
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598#ifdef CONFIG_DMA_NONCOHERENT
599
600static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
601{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 /* Catch bad driver code */
603 BUG_ON(size == 0);
604
Ralf Baechleff522052013-09-17 12:44:31 +0200605 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100606 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900607 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 r4k_blast_scache();
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900609 else
610 blast_scache_range(addr, addr + size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700611 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 return;
613 }
614
615 /*
616 * Either no secondary cache or the available caches don't have the
617 * subset property so we have to flush the primary caches
618 * explicitly
619 */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100620 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 r4k_blast_dcache();
622 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900624 blast_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 }
Ralf Baechleff522052013-09-17 12:44:31 +0200626 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627
628 bc_wback_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700629 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630}
631
632static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
633{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 /* Catch bad driver code */
635 BUG_ON(size == 0);
636
Ralf Baechleff522052013-09-17 12:44:31 +0200637 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100638 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900639 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 r4k_blast_scache();
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000641 else {
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000642 /*
643 * There is no clearly documented alignment requirement
644 * for the cache instruction on MIPS processors and
645 * some processors, among them the RM5200 and RM7000
646 * QED processors will throw an address error for cache
Ralf Baechle70342282013-01-22 12:59:30 +0100647 * hit ops with insufficient alignment. Solved by
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000648 * aligning the address to cache line size.
649 */
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100650 blast_inv_scache_range(addr, addr + size);
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000651 }
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700652 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 return;
654 }
655
Ralf Baechle39b8d522008-04-28 17:14:26 +0100656 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 r4k_blast_dcache();
658 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 R4600_HIT_CACHEOP_WAR_IMPL;
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100660 blast_inv_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 }
Ralf Baechleff522052013-09-17 12:44:31 +0200662 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
664 bc_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700665 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666}
667#endif /* CONFIG_DMA_NONCOHERENT */
668
669/*
670 * While we're protected against bad userland addresses we don't care
671 * very much about what happens in that case. Usually a segmentation
672 * fault will dump the process later on anyway ...
673 */
674static void local_r4k_flush_cache_sigtramp(void * arg)
675{
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000676 unsigned long ic_lsize = cpu_icache_line_size();
677 unsigned long dc_lsize = cpu_dcache_line_size();
678 unsigned long sc_lsize = cpu_scache_line_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 unsigned long addr = (unsigned long) arg;
680
681 R4600_HIT_CACHEOP_WAR_IMPL;
Chris Dearman73f40352006-06-20 18:06:52 +0100682 if (dc_lsize)
683 protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000684 if (!cpu_icache_snoops_remote_store && scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 protected_writeback_scache_line(addr & ~(sc_lsize - 1));
Chris Dearman73f40352006-06-20 18:06:52 +0100686 if (ic_lsize)
687 protected_flush_icache_line(addr & ~(ic_lsize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 if (MIPS4K_ICACHE_REFILL_WAR) {
689 __asm__ __volatile__ (
690 ".set push\n\t"
691 ".set noat\n\t"
692 ".set mips3\n\t"
Ralf Baechle875d43e2005-09-03 15:56:16 -0700693#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 "la $at,1f\n\t"
695#endif
Ralf Baechle875d43e2005-09-03 15:56:16 -0700696#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 "dla $at,1f\n\t"
698#endif
699 "cache %0,($at)\n\t"
700 "nop; nop; nop\n"
701 "1:\n\t"
702 ".set pop"
703 :
704 : "i" (Hit_Invalidate_I));
705 }
706 if (MIPS_CACHE_SYNC_WAR)
707 __asm__ __volatile__ ("sync");
708}
709
710static void r4k_flush_cache_sigtramp(unsigned long addr)
711{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100712 r4k_on_each_cpu(local_r4k_flush_cache_sigtramp, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713}
714
715static void r4k_flush_icache_all(void)
716{
717 if (cpu_has_vtag_icache)
718 r4k_blast_icache();
719}
720
Ralf Baechled9cdc9012011-06-17 16:20:28 +0100721struct flush_kernel_vmap_range_args {
722 unsigned long vaddr;
723 int size;
724};
725
726static inline void local_r4k_flush_kernel_vmap_range(void *args)
727{
728 struct flush_kernel_vmap_range_args *vmra = args;
729 unsigned long vaddr = vmra->vaddr;
730 int size = vmra->size;
731
732 /*
733 * Aliases only affect the primary caches so don't bother with
734 * S-caches or T-caches.
735 */
736 if (cpu_has_safe_index_cacheops && size >= dcache_size)
737 r4k_blast_dcache();
738 else {
739 R4600_HIT_CACHEOP_WAR_IMPL;
740 blast_dcache_range(vaddr, vaddr + size);
741 }
742}
743
744static void r4k_flush_kernel_vmap_range(unsigned long vaddr, int size)
745{
746 struct flush_kernel_vmap_range_args args;
747
748 args.vaddr = (unsigned long) vaddr;
749 args.size = size;
750
751 r4k_on_each_cpu(local_r4k_flush_kernel_vmap_range, &args);
752}
753
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754static inline void rm7k_erratum31(void)
755{
756 const unsigned long ic_lsize = 32;
757 unsigned long addr;
758
759 /* RM7000 erratum #31. The icache is screwed at startup. */
760 write_c0_taglo(0);
761 write_c0_taghi(0);
762
763 for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
764 __asm__ __volatile__ (
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000765 ".set push\n\t"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 ".set noreorder\n\t"
767 ".set mips3\n\t"
768 "cache\t%1, 0(%0)\n\t"
769 "cache\t%1, 0x1000(%0)\n\t"
770 "cache\t%1, 0x2000(%0)\n\t"
771 "cache\t%1, 0x3000(%0)\n\t"
772 "cache\t%2, 0(%0)\n\t"
773 "cache\t%2, 0x1000(%0)\n\t"
774 "cache\t%2, 0x2000(%0)\n\t"
775 "cache\t%2, 0x3000(%0)\n\t"
776 "cache\t%1, 0(%0)\n\t"
777 "cache\t%1, 0x1000(%0)\n\t"
778 "cache\t%1, 0x2000(%0)\n\t"
779 "cache\t%1, 0x3000(%0)\n\t"
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000780 ".set pop\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 :
782 : "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
783 }
784}
785
Steven J. Hill006a8512012-06-26 04:11:03 +0000786static inline void alias_74k_erratum(struct cpuinfo_mips *c)
787{
788 /*
789 * Early versions of the 74K do not update the cache tags on a
790 * vtag miss/ptag hit which can occur in the case of KSEG0/KUSEG
791 * aliases. In this case it is better to treat the cache as always
792 * having aliases.
793 */
794 if ((c->processor_id & 0xff) <= PRID_REV_ENCODE_332(2, 4, 0))
795 c->dcache.flags |= MIPS_CACHE_VTAG;
796 if ((c->processor_id & 0xff) == PRID_REV_ENCODE_332(2, 4, 0))
797 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
798 if (((c->processor_id & 0xff00) == PRID_IMP_1074K) &&
799 ((c->processor_id & 0xff) <= PRID_REV_ENCODE_332(1, 1, 0))) {
800 c->dcache.flags |= MIPS_CACHE_VTAG;
801 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
802 }
803}
804
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000805static char *way_string[] = { NULL, "direct mapped", "2-way",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 "3-way", "4-way", "5-way", "6-way", "7-way", "8-way"
807};
808
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000809static void probe_pcache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810{
811 struct cpuinfo_mips *c = &current_cpu_data;
812 unsigned int config = read_c0_config();
813 unsigned int prid = read_c0_prid();
814 unsigned long config1;
815 unsigned int lsize;
816
817 switch (c->cputype) {
818 case CPU_R4600: /* QED style two way caches? */
819 case CPU_R4700:
820 case CPU_R5000:
821 case CPU_NEVADA:
822 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
823 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
824 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900825 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826
827 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
828 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
829 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900830 c->dcache.waybit= __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831
832 c->options |= MIPS_CPU_CACHE_CDEX_P;
833 break;
834
835 case CPU_R5432:
836 case CPU_R5500:
837 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
838 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
839 c->icache.ways = 2;
840 c->icache.waybit= 0;
841
842 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
843 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
844 c->dcache.ways = 2;
845 c->dcache.waybit = 0;
846
Shinya Kuribayashi58648102009-03-18 09:04:01 +0900847 c->options |= MIPS_CPU_CACHE_CDEX_P | MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 break;
849
850 case CPU_TX49XX:
851 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
852 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
853 c->icache.ways = 4;
854 c->icache.waybit= 0;
855
856 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
857 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
858 c->dcache.ways = 4;
859 c->dcache.waybit = 0;
860
861 c->options |= MIPS_CPU_CACHE_CDEX_P;
Atsushi Nemotode862b42006-03-17 12:59:22 +0900862 c->options |= MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 break;
864
865 case CPU_R4000PC:
866 case CPU_R4000SC:
867 case CPU_R4000MC:
868 case CPU_R4400PC:
869 case CPU_R4400SC:
870 case CPU_R4400MC:
871 case CPU_R4300:
872 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
873 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
874 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +0100875 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876
877 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
878 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
879 c->dcache.ways = 1;
880 c->dcache.waybit = 0; /* does not matter */
881
882 c->options |= MIPS_CPU_CACHE_CDEX_P;
883 break;
884
885 case CPU_R10000:
886 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400887 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
889 c->icache.linesz = 64;
890 c->icache.ways = 2;
891 c->icache.waybit = 0;
892
893 dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
894 c->dcache.linesz = 32;
895 c->dcache.ways = 2;
896 c->dcache.waybit = 0;
897
898 c->options |= MIPS_CPU_PREFETCH;
899 break;
900
901 case CPU_VR4133:
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900902 write_c0_config(config & ~VR41_CONF_P4K);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 case CPU_VR4131:
904 /* Workaround for cache instruction bug of VR4131 */
905 if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
906 c->processor_id == 0x0c82U) {
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900907 config |= 0x00400000U;
908 if (c->processor_id == 0x0c80U)
909 config |= VR41_CONF_BP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 write_c0_config(config);
Yoichi Yuasa1058ecd2006-07-08 00:42:01 +0900911 } else
912 c->options |= MIPS_CPU_CACHE_CDEX_P;
913
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
915 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
916 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900917 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918
919 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
920 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
921 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900922 c->dcache.waybit = __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 break;
924
925 case CPU_VR41XX:
926 case CPU_VR4111:
927 case CPU_VR4121:
928 case CPU_VR4122:
929 case CPU_VR4181:
930 case CPU_VR4181A:
931 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
932 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
933 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +0100934 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935
936 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
937 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
938 c->dcache.ways = 1;
939 c->dcache.waybit = 0; /* does not matter */
940
941 c->options |= MIPS_CPU_CACHE_CDEX_P;
942 break;
943
944 case CPU_RM7000:
945 rm7k_erratum31();
946
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
948 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
949 c->icache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900950 c->icache.waybit = __ffs(icache_size / c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951
952 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
953 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
954 c->dcache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900955 c->dcache.waybit = __ffs(dcache_size / c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 c->options |= MIPS_CPU_CACHE_CDEX_P;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 c->options |= MIPS_CPU_PREFETCH;
959 break;
960
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800961 case CPU_LOONGSON2:
962 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
963 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
964 if (prid & 0x3)
965 c->icache.ways = 4;
966 else
967 c->icache.ways = 2;
968 c->icache.waybit = 0;
969
970 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
971 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
972 if (prid & 0x3)
973 c->dcache.ways = 4;
974 else
975 c->dcache.ways = 2;
976 c->dcache.waybit = 0;
977 break;
978
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 default:
980 if (!(config & MIPS_CONF_M))
981 panic("Don't know how to probe P-caches on this cpu.");
982
983 /*
984 * So we seem to be a MIPS32 or MIPS64 CPU
985 * So let's probe the I-cache ...
986 */
987 config1 = read_c0_config1();
988
989 if ((lsize = ((config1 >> 19) & 7)))
990 c->icache.linesz = 2 << lsize;
991 else
992 c->icache.linesz = lsize;
Douglas Leungdc34b052012-07-19 09:11:13 +0200993 c->icache.sets = 32 << (((config1 >> 22) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 c->icache.ways = 1 + ((config1 >> 16) & 7);
995
996 icache_size = c->icache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +0100997 c->icache.ways *
998 c->icache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900999 c->icache.waybit = __ffs(icache_size/c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000
1001 if (config & 0x8) /* VI bit */
1002 c->icache.flags |= MIPS_CACHE_VTAG;
1003
1004 /*
1005 * Now probe the MIPS32 / MIPS64 data cache.
1006 */
1007 c->dcache.flags = 0;
1008
1009 if ((lsize = ((config1 >> 10) & 7)))
1010 c->dcache.linesz = 2 << lsize;
1011 else
1012 c->dcache.linesz= lsize;
Douglas Leungdc34b052012-07-19 09:11:13 +02001013 c->dcache.sets = 32 << (((config1 >> 13) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1015
1016 dcache_size = c->dcache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001017 c->dcache.ways *
1018 c->dcache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001019 c->dcache.waybit = __ffs(dcache_size/c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020
1021 c->options |= MIPS_CPU_PREFETCH;
1022 break;
1023 }
1024
1025 /*
1026 * Processor configuration sanity check for the R4000SC erratum
Ralf Baechle70342282013-01-22 12:59:30 +01001027 * #5. With page sizes larger than 32kB there is no possibility
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 * to get a VCE exception anymore so we don't care about this
1029 * misconfiguration. The case is rather theoretical anyway;
1030 * presumably no vendor is shipping his hardware in the "bad"
1031 * configuration.
1032 */
1033 if ((prid & 0xff00) == PRID_IMP_R4000 && (prid & 0xff) < 0x40 &&
1034 !(config & CONF_SC) && c->icache.linesz != 16 &&
1035 PAGE_SIZE <= 0x8000)
1036 panic("Improper R4000SC processor configuration detected");
1037
1038 /* compute a couple of other cache variables */
1039 c->icache.waysize = icache_size / c->icache.ways;
1040 c->dcache.waysize = dcache_size / c->dcache.ways;
1041
Chris Dearman73f40352006-06-20 18:06:52 +01001042 c->icache.sets = c->icache.linesz ?
1043 icache_size / (c->icache.linesz * c->icache.ways) : 0;
1044 c->dcache.sets = c->dcache.linesz ?
1045 dcache_size / (c->dcache.linesz * c->dcache.ways) : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046
1047 /*
1048 * R10000 and R12000 P-caches are odd in a positive way. They're 32kB
1049 * 2-way virtually indexed so normally would suffer from aliases. So
1050 * normally they'd suffer from aliases but magic in the hardware deals
1051 * with that for us so we don't need to take care ourselves.
1052 */
Ralf Baechled1e344e2005-02-04 15:51:26 +00001053 switch (c->cputype) {
Ralf Baechlea95970f2005-02-07 21:41:32 +00001054 case CPU_20KC:
Ralf Baechle505403b2005-02-07 21:53:39 +00001055 case CPU_25KF:
Ralf Baechle641e97f2007-10-11 23:46:05 +01001056 case CPU_SB1:
1057 case CPU_SB1A:
Jayachandran Cefa0f812011-05-07 01:36:21 +05301058 case CPU_XLR:
Atsushi Nemotode628932006-03-13 18:23:03 +09001059 c->dcache.flags |= MIPS_CACHE_PINDEX;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001060 break;
1061
Ralf Baechled1e344e2005-02-04 15:51:26 +00001062 case CPU_R10000:
1063 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001064 case CPU_R14000:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001065 break;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001066
Steven J. Hill113c62d2012-07-06 23:56:00 +02001067 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +00001068 case CPU_M14KEC:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001069 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001070 case CPU_34K:
Ralf Baechle2e78ae32006-06-23 18:48:21 +01001071 case CPU_74K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001072 case CPU_1004K:
Steven J. Hill006a8512012-06-26 04:11:03 +00001073 if (c->cputype == CPU_74K)
1074 alias_74k_erratum(c);
Ralf Baechlebeab3752006-06-19 21:56:25 +01001075 if ((read_c0_config7() & (1 << 16))) {
1076 /* effectively physically indexed dcache,
1077 thus no virtual aliases. */
1078 c->dcache.flags |= MIPS_CACHE_PINDEX;
1079 break;
1080 }
Ralf Baechled1e344e2005-02-04 15:51:26 +00001081 default:
Ralf Baechlebeab3752006-06-19 21:56:25 +01001082 if (c->dcache.waysize > PAGE_SIZE)
1083 c->dcache.flags |= MIPS_CACHE_ALIASES;
Ralf Baechled1e344e2005-02-04 15:51:26 +00001084 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085
1086 switch (c->cputype) {
1087 case CPU_20KC:
1088 /*
1089 * Some older 20Kc chips doesn't have the 'VI' bit in
1090 * the config register.
1091 */
1092 c->icache.flags |= MIPS_CACHE_VTAG;
1093 break;
1094
Manuel Lauss270717a2009-03-25 17:49:28 +01001095 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 c->icache.flags |= MIPS_CACHE_IC_F_DC;
1097 break;
1098 }
1099
Ralf Baechle70342282013-01-22 12:59:30 +01001100#ifdef CONFIG_CPU_LOONGSON2
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001101 /*
1102 * LOONGSON2 has 4 way icache, but when using indexed cache op,
1103 * one op will act on all 4 ways
1104 */
1105 c->icache.ways = 1;
1106#endif
1107
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108 printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
1109 icache_size >> 10,
Ralf Baechle7fc73162009-04-01 16:11:53 +02001110 c->icache.flags & MIPS_CACHE_VTAG ? "VIVT" : "VIPT",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111 way_string[c->icache.ways], c->icache.linesz);
1112
Ralf Baechle64bfca52007-10-15 16:35:45 +01001113 printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
1114 dcache_size >> 10, way_string[c->dcache.ways],
1115 (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT",
1116 (c->dcache.flags & MIPS_CACHE_ALIASES) ?
1117 "cache aliases" : "no aliases",
1118 c->dcache.linesz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119}
1120
1121/*
1122 * If you even _breathe_ on this function, look at the gcc output and make sure
1123 * it does not pop things on and off the stack for the cache sizing loop that
1124 * executes in KSEG1 space or else you will crash and burn badly. You have
1125 * been warned.
1126 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001127static int probe_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 unsigned long flags, addr, begin, end, pow2;
1130 unsigned int config = read_c0_config();
1131 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
1133 if (config & CONF_SC)
1134 return 0;
1135
Ralf Baechlee001e522007-07-28 12:45:47 +01001136 begin = (unsigned long) &_stext;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137 begin &= ~((4 * 1024 * 1024) - 1);
1138 end = begin + (4 * 1024 * 1024);
1139
1140 /*
1141 * This is such a bitch, you'd think they would make it easy to do
1142 * this. Away you daemons of stupidity!
1143 */
1144 local_irq_save(flags);
1145
1146 /* Fill each size-multiple cache line with a valid tag. */
1147 pow2 = (64 * 1024);
1148 for (addr = begin; addr < end; addr = (begin + pow2)) {
1149 unsigned long *p = (unsigned long *) addr;
1150 __asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
1151 pow2 <<= 1;
1152 }
1153
1154 /* Load first line with zero (therefore invalid) tag. */
1155 write_c0_taglo(0);
1156 write_c0_taghi(0);
1157 __asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
1158 cache_op(Index_Store_Tag_I, begin);
1159 cache_op(Index_Store_Tag_D, begin);
1160 cache_op(Index_Store_Tag_SD, begin);
1161
1162 /* Now search for the wrap around point. */
1163 pow2 = (128 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
1165 cache_op(Index_Load_Tag_SD, addr);
1166 __asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
1167 if (!read_c0_taglo())
1168 break;
1169 pow2 <<= 1;
1170 }
1171 local_irq_restore(flags);
1172 addr -= begin;
1173
1174 scache_size = addr;
1175 c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
1176 c->scache.ways = 1;
1177 c->dcache.waybit = 0; /* does not matter */
1178
1179 return 1;
1180}
1181
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001182#if defined(CONFIG_CPU_LOONGSON2)
1183static void __init loongson2_sc_init(void)
1184{
1185 struct cpuinfo_mips *c = &current_cpu_data;
1186
1187 scache_size = 512*1024;
1188 c->scache.linesz = 32;
1189 c->scache.ways = 4;
1190 c->scache.waybit = 0;
1191 c->scache.waysize = scache_size / (c->scache.ways);
1192 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1193 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1194 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1195
1196 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1197}
1198#endif
1199
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200extern int r5k_sc_init(void);
1201extern int rm7k_sc_init(void);
Chris Dearman9318c512006-06-20 17:15:20 +01001202extern int mips_sc_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001204static void setup_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205{
1206 struct cpuinfo_mips *c = &current_cpu_data;
1207 unsigned int config = read_c0_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 int sc_present = 0;
1209
1210 /*
1211 * Do the probing thing on R4000SC and R4400SC processors. Other
1212 * processors don't have a S-cache that would be relevant to the
Joe Perches603e82e2008-02-03 16:54:53 +02001213 * Linux memory management.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 */
1215 switch (c->cputype) {
1216 case CPU_R4000SC:
1217 case CPU_R4000MC:
1218 case CPU_R4400SC:
1219 case CPU_R4400MC:
Thiemo Seuferba5187d2005-04-25 16:36:23 +00001220 sc_present = run_uncached(probe_scache);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221 if (sc_present)
1222 c->options |= MIPS_CPU_CACHE_CDEX_S;
1223 break;
1224
1225 case CPU_R10000:
1226 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001227 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
1229 c->scache.linesz = 64 << ((config >> 13) & 1);
1230 c->scache.ways = 2;
1231 c->scache.waybit= 0;
1232 sc_present = 1;
1233 break;
1234
1235 case CPU_R5000:
1236 case CPU_NEVADA:
1237#ifdef CONFIG_R5000_CPU_SCACHE
1238 r5k_sc_init();
1239#endif
Ralf Baechle70342282013-01-22 12:59:30 +01001240 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241
1242 case CPU_RM7000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243#ifdef CONFIG_RM7000_CPU_SCACHE
1244 rm7k_sc_init();
1245#endif
1246 return;
1247
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001248#if defined(CONFIG_CPU_LOONGSON2)
1249 case CPU_LOONGSON2:
1250 loongson2_sc_init();
1251 return;
1252#endif
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001253 case CPU_XLP:
1254 /* don't need to worry about L2, fully coherent */
1255 return;
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001256
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 default:
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001258 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
1259 MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
Chris Dearman9318c512006-06-20 17:15:20 +01001260#ifdef CONFIG_MIPS_CPU_SCACHE
1261 if (mips_sc_init ()) {
1262 scache_size = c->scache.ways * c->scache.sets * c->scache.linesz;
1263 printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
1264 scache_size >> 10,
1265 way_string[c->scache.ways], c->scache.linesz);
1266 }
1267#else
1268 if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
1269 panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
1270#endif
1271 return;
1272 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 sc_present = 0;
1274 }
1275
1276 if (!sc_present)
1277 return;
1278
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 /* compute a couple of other cache variables */
1280 c->scache.waysize = scache_size / c->scache.ways;
1281
1282 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1283
1284 printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1285 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1286
Ralf Baechlefc5d2d22006-07-06 13:04:01 +01001287 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288}
1289
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001290void au1x00_fixup_config_od(void)
1291{
1292 /*
1293 * c0_config.od (bit 19) was write only (and read as 0)
1294 * on the early revisions of Alchemy SOCs. It disables the bus
1295 * transaction overlapping and needs to be set to fix various errata.
1296 */
1297 switch (read_c0_prid()) {
1298 case 0x00030100: /* Au1000 DA */
1299 case 0x00030201: /* Au1000 HA */
1300 case 0x00030202: /* Au1000 HB */
1301 case 0x01030200: /* Au1500 AB */
1302 /*
1303 * Au1100 errata actually keeps silence about this bit, so we set it
1304 * just in case for those revisions that require it to be set according
Manuel Lauss270717a2009-03-25 17:49:28 +01001305 * to the (now gone) cpu table.
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001306 */
1307 case 0x02030200: /* Au1100 AB */
1308 case 0x02030201: /* Au1100 BA */
1309 case 0x02030202: /* Au1100 BC */
1310 set_c0_config(1 << 19);
1311 break;
1312 }
1313}
1314
Ralf Baechle89052bd2008-06-12 17:26:02 +01001315/* CP0 hazard avoidance. */
1316#define NXP_BARRIER() \
1317 __asm__ __volatile__( \
1318 ".set noreorder\n\t" \
1319 "nop; nop; nop; nop; nop; nop;\n\t" \
1320 ".set reorder\n\t")
1321
1322static void nxp_pr4450_fixup_config(void)
1323{
1324 unsigned long config0;
1325
1326 config0 = read_c0_config();
1327
1328 /* clear all three cache coherency fields */
1329 config0 &= ~(0x7 | (7 << 25) | (7 << 28));
1330 config0 |= (((_page_cachable_default >> _CACHE_SHIFT) << 0) |
1331 ((_page_cachable_default >> _CACHE_SHIFT) << 25) |
1332 ((_page_cachable_default >> _CACHE_SHIFT) << 28));
1333 write_c0_config(config0);
1334 NXP_BARRIER();
1335}
1336
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001337static int cca = -1;
Chris Dearman35133692007-09-19 00:58:24 +01001338
1339static int __init cca_setup(char *str)
1340{
1341 get_option(&str, &cca);
1342
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001343 return 0;
Chris Dearman35133692007-09-19 00:58:24 +01001344}
1345
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001346early_param("cca", cca_setup);
Chris Dearman35133692007-09-19 00:58:24 +01001347
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001348static void coherency_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349{
Chris Dearman35133692007-09-19 00:58:24 +01001350 if (cca < 0 || cca > 7)
1351 cca = read_c0_config() & CONF_CM_CMASK;
1352 _page_cachable_default = cca << _CACHE_SHIFT;
1353
1354 pr_debug("Using cache attribute %d\n", cca);
1355 change_c0_config(CONF_CM_CMASK, cca);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356
1357 /*
1358 * c0_status.cu=0 specifies that updates by the sc instruction use
1359 * the coherency mode specified by the TLB; 1 means cachable
1360 * coherent update on write will be used. Not all processors have
1361 * this bit and; some wire it to zero, others like Toshiba had the
1362 * silly idea of putting something else there ...
1363 */
Ralf Baechle10cc3522007-10-11 23:46:15 +01001364 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365 case CPU_R4000PC:
1366 case CPU_R4000SC:
1367 case CPU_R4000MC:
1368 case CPU_R4400PC:
1369 case CPU_R4400SC:
1370 case CPU_R4400MC:
1371 clear_c0_config(CONF_CU);
1372 break;
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001373 /*
Ralf Baechledf586d52006-08-01 23:42:30 +01001374 * We need to catch the early Alchemy SOCs with
Manuel Lauss270717a2009-03-25 17:49:28 +01001375 * the write-only co_config.od bit and set it back to one on:
1376 * Au1000 rev DA, HA, HB; Au1100 AB, BA, BC, Au1500 AB
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001377 */
Manuel Lauss270717a2009-03-25 17:49:28 +01001378 case CPU_ALCHEMY:
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001379 au1x00_fixup_config_od();
1380 break;
Ralf Baechle89052bd2008-06-12 17:26:02 +01001381
1382 case PRID_IMP_PR4450:
1383 nxp_pr4450_fixup_config();
1384 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385 }
1386}
1387
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001388static void r4k_cache_error_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389{
Ralf Baechle641e97f2007-10-11 23:46:05 +01001390 extern char __weak except_vec2_generic;
1391 extern char __weak except_vec2_sb1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 struct cpuinfo_mips *c = &current_cpu_data;
1393
Ralf Baechle641e97f2007-10-11 23:46:05 +01001394 switch (c->cputype) {
1395 case CPU_SB1:
1396 case CPU_SB1A:
1397 set_uncached_handler(0x100, &except_vec2_sb1, 0x80);
1398 break;
1399
1400 default:
1401 set_uncached_handler(0x100, &except_vec2_generic, 0x80);
1402 break;
1403 }
David Daney9cd9669b2012-05-15 00:04:49 -07001404}
1405
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001406void r4k_cache_init(void)
David Daney9cd9669b2012-05-15 00:04:49 -07001407{
1408 extern void build_clear_page(void);
1409 extern void build_copy_page(void);
1410 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411
1412 probe_pcache();
1413 setup_scache();
1414
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 r4k_blast_dcache_page_setup();
1416 r4k_blast_dcache_page_indexed_setup();
1417 r4k_blast_dcache_setup();
1418 r4k_blast_icache_page_setup();
1419 r4k_blast_icache_page_indexed_setup();
1420 r4k_blast_icache_setup();
1421 r4k_blast_scache_page_setup();
1422 r4k_blast_scache_page_indexed_setup();
1423 r4k_blast_scache_setup();
1424
1425 /*
1426 * Some MIPS32 and MIPS64 processors have physically indexed caches.
1427 * This code supports virtually indexed processors and will be
1428 * unnecessarily inefficient on physically indexed processors.
1429 */
Chris Dearman73f40352006-06-20 18:06:52 +01001430 if (c->dcache.linesz)
1431 shm_align_mask = max_t( unsigned long,
1432 c->dcache.sets * c->dcache.linesz - 1,
1433 PAGE_SIZE - 1);
1434 else
1435 shm_align_mask = PAGE_SIZE-1;
Ralf Baechle9c5a3d72008-04-05 15:13:23 +01001436
1437 __flush_cache_vmap = r4k__flush_cache_vmap;
1438 __flush_cache_vunmap = r4k__flush_cache_vunmap;
1439
Ralf Baechledb813fe2007-09-27 18:26:43 +01001440 flush_cache_all = cache_noop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 __flush_cache_all = r4k___flush_cache_all;
1442 flush_cache_mm = r4k_flush_cache_mm;
1443 flush_cache_page = r4k_flush_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 flush_cache_range = r4k_flush_cache_range;
1445
Ralf Baechled9cdc9012011-06-17 16:20:28 +01001446 __flush_kernel_vmap_range = r4k_flush_kernel_vmap_range;
1447
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 flush_cache_sigtramp = r4k_flush_cache_sigtramp;
1449 flush_icache_all = r4k_flush_icache_all;
Ralf Baechle7e3bfc72006-04-05 20:42:04 +01001450 local_flush_data_cache_page = local_r4k_flush_data_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001451 flush_data_cache_page = r4k_flush_data_cache_page;
1452 flush_icache_range = r4k_flush_icache_range;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001453 local_flush_icache_range = local_r4k_flush_icache_range;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454
Ralf Baechle39b8d522008-04-28 17:14:26 +01001455#if defined(CONFIG_DMA_NONCOHERENT)
1456 if (coherentio) {
1457 _dma_cache_wback_inv = (void *)cache_noop;
1458 _dma_cache_wback = (void *)cache_noop;
1459 _dma_cache_inv = (void *)cache_noop;
1460 } else {
1461 _dma_cache_wback_inv = r4k_dma_cache_wback_inv;
1462 _dma_cache_wback = r4k_dma_cache_wback_inv;
1463 _dma_cache_inv = r4k_dma_cache_inv;
1464 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465#endif
1466
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 build_clear_page();
1468 build_copy_page();
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001469
1470 /*
1471 * We want to run CMP kernels on core with and without coherent
1472 * caches. Therefore, do not use CONFIG_MIPS_CMP to decide whether
1473 * or not to flush caches.
1474 */
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001475 local_r4k___flush_cache_all(NULL);
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001476
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001477 coherency_setup();
David Daney9cd9669b2012-05-15 00:04:49 -07001478 board_cache_error_setup = r4k_cache_error_setup;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479}