blob: 1c74a6ad072a984be8005d7047ed7eb815ddb115 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Justin P. Mattock79add622011-04-04 14:15:29 -07006 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 */
Ralf Baechlea754f702007-11-03 01:01:37 +000010#include <linux/hardirq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/init.h>
Ralf Baechledb813fe2007-09-27 18:26:43 +010012#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/kernel.h>
Ralf Baechle641e97f2007-10-11 23:46:05 +010014#include <linux/linkage.h>
Ralf Baechleff522052013-09-17 12:44:31 +020015#include <linux/preempt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/mm.h>
Chris Dearman35133692007-09-19 00:58:24 +010019#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/bitops.h>
21
22#include <asm/bcache.h>
23#include <asm/bootinfo.h>
Ralf Baechleec74e362005-07-13 11:48:45 +000024#include <asm/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <asm/cacheops.h>
26#include <asm/cpu.h>
27#include <asm/cpu-features.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020028#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <asm/io.h>
30#include <asm/page.h>
31#include <asm/pgtable.h>
32#include <asm/r4kcache.h>
Ralf Baechlee001e522007-07-28 12:45:47 +010033#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/mmu_context.h>
35#include <asm/war.h>
Thiemo Seuferba5187d2005-04-25 16:36:23 +000036#include <asm/cacheflush.h> /* for run_uncached() */
David Daney9cd9669b2012-05-15 00:04:49 -070037#include <asm/traps.h>
Steven J. Hillb6d92b42013-03-25 13:47:29 -050038#include <asm/dma-coherence.h>
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010039
40/*
41 * Special Variant of smp_call_function for use by cache functions:
42 *
43 * o No return value
44 * o collapses to normal function call on UP kernels
45 * o collapses to normal function call on systems with a single shared
46 * primary cache.
Ralf Baechlec8c5f3f2010-10-29 19:08:25 +010047 * o doesn't disable interrupts on the local CPU
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010048 */
Ralf Baechle48a26e62010-10-29 19:08:25 +010049static inline void r4k_on_each_cpu(void (*func) (void *info), void *info)
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010050{
51 preempt_disable();
52
53#if !defined(CONFIG_MIPS_MT_SMP) && !defined(CONFIG_MIPS_MT_SMTC)
Ralf Baechle48a26e62010-10-29 19:08:25 +010054 smp_call_function(func, info, 1);
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010055#endif
56 func(info);
57 preempt_enable();
58}
59
Paul Burton0ee958e2014-01-15 10:31:53 +000060#if defined(CONFIG_MIPS_CMP) || defined(CONFIG_MIPS_CPS)
Ralf Baechle39b8d522008-04-28 17:14:26 +010061#define cpu_has_safe_index_cacheops 0
62#else
63#define cpu_has_safe_index_cacheops 1
64#endif
65
Ralf Baechleec74e362005-07-13 11:48:45 +000066/*
67 * Must die.
68 */
69static unsigned long icache_size __read_mostly;
70static unsigned long dcache_size __read_mostly;
71static unsigned long scache_size __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
73/*
74 * Dummy cache handling routines for machines without boardcaches
75 */
Chris Dearman73f40352006-06-20 18:06:52 +010076static void cache_noop(void) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
78static struct bcache_ops no_sc_ops = {
Chris Dearman73f40352006-06-20 18:06:52 +010079 .bc_enable = (void *)cache_noop,
80 .bc_disable = (void *)cache_noop,
81 .bc_wback_inv = (void *)cache_noop,
82 .bc_inv = (void *)cache_noop
Linus Torvalds1da177e2005-04-16 15:20:36 -070083};
84
85struct bcache_ops *bcops = &no_sc_ops;
86
Thiemo Seufer330cfe02005-09-01 18:33:58 +000087#define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
88#define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90#define R4600_HIT_CACHEOP_WAR_IMPL \
91do { \
92 if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) \
93 *(volatile unsigned long *)CKSEG1; \
94 if (R4600_V1_HIT_CACHEOP_WAR) \
95 __asm__ __volatile__("nop;nop;nop;nop"); \
96} while (0)
97
98static void (*r4k_blast_dcache_page)(unsigned long addr);
99
100static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
101{
102 R4600_HIT_CACHEOP_WAR_IMPL;
103 blast_dcache32_page(addr);
104}
105
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700106static inline void r4k_blast_dcache_page_dc64(unsigned long addr)
107{
108 R4600_HIT_CACHEOP_WAR_IMPL;
109 blast_dcache64_page(addr);
110}
111
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000112static void r4k_blast_dcache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113{
114 unsigned long dc_lsize = cpu_dcache_line_size();
115
Chris Dearman73f40352006-06-20 18:06:52 +0100116 if (dc_lsize == 0)
117 r4k_blast_dcache_page = (void *)cache_noop;
118 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 r4k_blast_dcache_page = blast_dcache16_page;
120 else if (dc_lsize == 32)
121 r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700122 else if (dc_lsize == 64)
123 r4k_blast_dcache_page = r4k_blast_dcache_page_dc64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124}
125
Leonid Yegoshin4caa9062014-01-15 14:47:28 +0000126#ifndef CONFIG_EVA
127#define r4k_blast_dcache_user_page r4k_blast_dcache_page
128#else
129
130static void (*r4k_blast_dcache_user_page)(unsigned long addr);
131
132static void r4k_blast_dcache_user_page_setup(void)
133{
134 unsigned long dc_lsize = cpu_dcache_line_size();
135
136 if (dc_lsize == 0)
137 r4k_blast_dcache_user_page = (void *)cache_noop;
138 else if (dc_lsize == 16)
139 r4k_blast_dcache_user_page = blast_dcache16_user_page;
140 else if (dc_lsize == 32)
141 r4k_blast_dcache_user_page = blast_dcache32_user_page;
142 else if (dc_lsize == 64)
143 r4k_blast_dcache_user_page = blast_dcache64_user_page;
144}
145
146#endif
147
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);
149
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000150static void r4k_blast_dcache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151{
152 unsigned long dc_lsize = cpu_dcache_line_size();
153
Chris Dearman73f40352006-06-20 18:06:52 +0100154 if (dc_lsize == 0)
155 r4k_blast_dcache_page_indexed = (void *)cache_noop;
156 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
158 else if (dc_lsize == 32)
159 r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700160 else if (dc_lsize == 64)
161 r4k_blast_dcache_page_indexed = blast_dcache64_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162}
163
Sanjay Lalf2e36562012-11-21 18:34:10 -0800164void (* r4k_blast_dcache)(void);
165EXPORT_SYMBOL(r4k_blast_dcache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000167static void r4k_blast_dcache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168{
169 unsigned long dc_lsize = cpu_dcache_line_size();
170
Chris Dearman73f40352006-06-20 18:06:52 +0100171 if (dc_lsize == 0)
172 r4k_blast_dcache = (void *)cache_noop;
173 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 r4k_blast_dcache = blast_dcache16;
175 else if (dc_lsize == 32)
176 r4k_blast_dcache = blast_dcache32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700177 else if (dc_lsize == 64)
178 r4k_blast_dcache = blast_dcache64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179}
180
181/* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
182#define JUMP_TO_ALIGN(order) \
183 __asm__ __volatile__( \
184 "b\t1f\n\t" \
185 ".align\t" #order "\n\t" \
186 "1:\n\t" \
187 )
188#define CACHE32_UNROLL32_ALIGN JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
Ralf Baechle70342282013-01-22 12:59:30 +0100189#define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
191static inline void blast_r4600_v1_icache32(void)
192{
193 unsigned long flags;
194
195 local_irq_save(flags);
196 blast_icache32();
197 local_irq_restore(flags);
198}
199
200static inline void tx49_blast_icache32(void)
201{
202 unsigned long start = INDEX_BASE;
203 unsigned long end = start + current_cpu_data.icache.waysize;
204 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
205 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100206 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 unsigned long ws, addr;
208
209 CACHE32_UNROLL32_ALIGN2;
210 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700211 for (ws = 0; ws < ws_end; ws += ws_inc)
212 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100213 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 CACHE32_UNROLL32_ALIGN;
215 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700216 for (ws = 0; ws < ws_end; ws += ws_inc)
217 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100218 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219}
220
221static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
222{
223 unsigned long flags;
224
225 local_irq_save(flags);
226 blast_icache32_page_indexed(page);
227 local_irq_restore(flags);
228}
229
230static inline void tx49_blast_icache32_page_indexed(unsigned long page)
231{
Atsushi Nemoto67a3f6de2006-04-04 17:34:14 +0900232 unsigned long indexmask = current_cpu_data.icache.waysize - 1;
233 unsigned long start = INDEX_BASE + (page & indexmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 unsigned long end = start + PAGE_SIZE;
235 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
236 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100237 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 unsigned long ws, addr;
239
240 CACHE32_UNROLL32_ALIGN2;
241 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700242 for (ws = 0; ws < ws_end; ws += ws_inc)
243 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100244 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 CACHE32_UNROLL32_ALIGN;
246 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700247 for (ws = 0; ws < ws_end; ws += ws_inc)
248 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100249 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250}
251
252static void (* r4k_blast_icache_page)(unsigned long addr);
253
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000254static void r4k_blast_icache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255{
256 unsigned long ic_lsize = cpu_icache_line_size();
257
Chris Dearman73f40352006-06-20 18:06:52 +0100258 if (ic_lsize == 0)
259 r4k_blast_icache_page = (void *)cache_noop;
260 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 r4k_blast_icache_page = blast_icache16_page;
Aaro Koskinen43a06842014-01-14 17:56:38 -0800262 else if (ic_lsize == 32 && current_cpu_type() == CPU_LOONGSON2)
263 r4k_blast_icache_page = loongson2_blast_icache32_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 else if (ic_lsize == 32)
265 r4k_blast_icache_page = blast_icache32_page;
266 else if (ic_lsize == 64)
267 r4k_blast_icache_page = blast_icache64_page;
268}
269
Leonid Yegoshin4caa9062014-01-15 14:47:28 +0000270#ifndef CONFIG_EVA
271#define r4k_blast_icache_user_page r4k_blast_icache_page
272#else
273
274static void (*r4k_blast_icache_user_page)(unsigned long addr);
275
276static void __cpuinit r4k_blast_icache_user_page_setup(void)
277{
278 unsigned long ic_lsize = cpu_icache_line_size();
279
280 if (ic_lsize == 0)
281 r4k_blast_icache_user_page = (void *)cache_noop;
282 else if (ic_lsize == 16)
283 r4k_blast_icache_user_page = blast_icache16_user_page;
284 else if (ic_lsize == 32)
285 r4k_blast_icache_user_page = blast_icache32_user_page;
286 else if (ic_lsize == 64)
287 r4k_blast_icache_user_page = blast_icache64_user_page;
288}
289
290#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
292static void (* r4k_blast_icache_page_indexed)(unsigned long addr);
293
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000294static void r4k_blast_icache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295{
296 unsigned long ic_lsize = cpu_icache_line_size();
297
Chris Dearman73f40352006-06-20 18:06:52 +0100298 if (ic_lsize == 0)
299 r4k_blast_icache_page_indexed = (void *)cache_noop;
300 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
302 else if (ic_lsize == 32) {
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000303 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 r4k_blast_icache_page_indexed =
305 blast_icache32_r4600_v1_page_indexed;
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000306 else if (TX49XX_ICACHE_INDEX_INV_WAR)
307 r4k_blast_icache_page_indexed =
308 tx49_blast_icache32_page_indexed;
Aaro Koskinen43a06842014-01-14 17:56:38 -0800309 else if (current_cpu_type() == CPU_LOONGSON2)
310 r4k_blast_icache_page_indexed =
311 loongson2_blast_icache32_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 else
313 r4k_blast_icache_page_indexed =
314 blast_icache32_page_indexed;
315 } else if (ic_lsize == 64)
316 r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
317}
318
Sanjay Lalf2e36562012-11-21 18:34:10 -0800319void (* r4k_blast_icache)(void);
320EXPORT_SYMBOL(r4k_blast_icache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000322static void r4k_blast_icache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323{
324 unsigned long ic_lsize = cpu_icache_line_size();
325
Chris Dearman73f40352006-06-20 18:06:52 +0100326 if (ic_lsize == 0)
327 r4k_blast_icache = (void *)cache_noop;
328 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 r4k_blast_icache = blast_icache16;
330 else if (ic_lsize == 32) {
331 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
332 r4k_blast_icache = blast_r4600_v1_icache32;
333 else if (TX49XX_ICACHE_INDEX_INV_WAR)
334 r4k_blast_icache = tx49_blast_icache32;
Aaro Koskinen43a06842014-01-14 17:56:38 -0800335 else if (current_cpu_type() == CPU_LOONGSON2)
336 r4k_blast_icache = loongson2_blast_icache32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 else
338 r4k_blast_icache = blast_icache32;
339 } else if (ic_lsize == 64)
340 r4k_blast_icache = blast_icache64;
341}
342
343static void (* r4k_blast_scache_page)(unsigned long addr);
344
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000345static void r4k_blast_scache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346{
347 unsigned long sc_lsize = cpu_scache_line_size();
348
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000349 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100350 r4k_blast_scache_page = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000351 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 r4k_blast_scache_page = blast_scache16_page;
353 else if (sc_lsize == 32)
354 r4k_blast_scache_page = blast_scache32_page;
355 else if (sc_lsize == 64)
356 r4k_blast_scache_page = blast_scache64_page;
357 else if (sc_lsize == 128)
358 r4k_blast_scache_page = blast_scache128_page;
359}
360
361static void (* r4k_blast_scache_page_indexed)(unsigned long addr);
362
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000363static void r4k_blast_scache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364{
365 unsigned long sc_lsize = cpu_scache_line_size();
366
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000367 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100368 r4k_blast_scache_page_indexed = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000369 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
371 else if (sc_lsize == 32)
372 r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
373 else if (sc_lsize == 64)
374 r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
375 else if (sc_lsize == 128)
376 r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
377}
378
379static void (* r4k_blast_scache)(void);
380
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000381static void r4k_blast_scache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382{
383 unsigned long sc_lsize = cpu_scache_line_size();
384
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000385 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100386 r4k_blast_scache = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000387 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 r4k_blast_scache = blast_scache16;
389 else if (sc_lsize == 32)
390 r4k_blast_scache = blast_scache32;
391 else if (sc_lsize == 64)
392 r4k_blast_scache = blast_scache64;
393 else if (sc_lsize == 128)
394 r4k_blast_scache = blast_scache128;
395}
396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397static inline void local_r4k___flush_cache_all(void * args)
398{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100399 switch (current_cpu_type()) {
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200400 case CPU_LOONGSON2:
Huacai Chenc579d312014-03-21 18:44:00 +0800401 case CPU_LOONGSON3:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 case CPU_R4000SC:
403 case CPU_R4000MC:
404 case CPU_R4400SC:
405 case CPU_R4400MC:
406 case CPU_R10000:
407 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400408 case CPU_R14000:
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200409 /*
410 * These caches are inclusive caches, that is, if something
411 * is not cached in the S-cache, we know it also won't be
412 * in one of the primary caches.
413 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 r4k_blast_scache();
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200415 break;
416
417 default:
418 r4k_blast_dcache();
419 r4k_blast_icache();
420 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 }
422}
423
424static void r4k___flush_cache_all(void)
425{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100426 r4k_on_each_cpu(local_r4k___flush_cache_all, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427}
428
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100429static inline int has_valid_asid(const struct mm_struct *mm)
430{
431#if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
432 int i;
433
434 for_each_online_cpu(i)
435 if (cpu_context(i, mm))
436 return 1;
437
438 return 0;
439#else
440 return cpu_context(smp_processor_id(), mm);
441#endif
442}
443
Ralf Baechle9c5a3d72008-04-05 15:13:23 +0100444static void r4k__flush_cache_vmap(void)
445{
446 r4k_blast_dcache();
447}
448
449static void r4k__flush_cache_vunmap(void)
450{
451 r4k_blast_dcache();
452}
453
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454static inline void local_r4k_flush_cache_range(void * args)
455{
456 struct vm_area_struct *vma = args;
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000457 int exec = vma->vm_flags & VM_EXEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100459 if (!(has_valid_asid(vma->vm_mm)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 return;
461
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900462 r4k_blast_dcache();
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000463 if (exec)
464 r4k_blast_icache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465}
466
467static void r4k_flush_cache_range(struct vm_area_struct *vma,
468 unsigned long start, unsigned long end)
469{
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000470 int exec = vma->vm_flags & VM_EXEC;
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900471
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000472 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc))
Ralf Baechle48a26e62010-10-29 19:08:25 +0100473 r4k_on_each_cpu(local_r4k_flush_cache_range, vma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474}
475
476static inline void local_r4k_flush_cache_mm(void * args)
477{
478 struct mm_struct *mm = args;
479
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100480 if (!has_valid_asid(mm))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 return;
482
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 /*
484 * Kludge alert. For obscure reasons R4000SC and R4400SC go nuts if we
485 * only flush the primary caches but R10000 and R12000 behave sane ...
Ralf Baechle617667b2006-11-30 01:14:48 +0000486 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
487 * caches, so we can bail out early.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100489 if (current_cpu_type() == CPU_R4000SC ||
490 current_cpu_type() == CPU_R4000MC ||
491 current_cpu_type() == CPU_R4400SC ||
492 current_cpu_type() == CPU_R4400MC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 r4k_blast_scache();
Ralf Baechle617667b2006-11-30 01:14:48 +0000494 return;
495 }
496
497 r4k_blast_dcache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498}
499
500static void r4k_flush_cache_mm(struct mm_struct *mm)
501{
502 if (!cpu_has_dc_aliases)
503 return;
504
Ralf Baechle48a26e62010-10-29 19:08:25 +0100505 r4k_on_each_cpu(local_r4k_flush_cache_mm, mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506}
507
508struct flush_cache_page_args {
509 struct vm_area_struct *vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100510 unsigned long addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900511 unsigned long pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512};
513
514static inline void local_r4k_flush_cache_page(void *args)
515{
516 struct flush_cache_page_args *fcp_args = args;
517 struct vm_area_struct *vma = fcp_args->vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100518 unsigned long addr = fcp_args->addr;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100519 struct page *page = pfn_to_page(fcp_args->pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 int exec = vma->vm_flags & VM_EXEC;
521 struct mm_struct *mm = vma->vm_mm;
Ralf Baechlec9c50232008-06-14 22:22:08 +0100522 int map_coherent = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 pgd_t *pgdp;
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000524 pud_t *pudp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 pmd_t *pmdp;
526 pte_t *ptep;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100527 void *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528
Ralf Baechle79acf832005-02-10 13:54:37 +0000529 /*
530 * If ownes no valid ASID yet, cannot possibly have gotten
531 * this page into the cache.
532 */
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100533 if (!has_valid_asid(mm))
Ralf Baechle79acf832005-02-10 13:54:37 +0000534 return;
535
Ralf Baechle6ec25802005-10-12 00:02:34 +0100536 addr &= PAGE_MASK;
537 pgdp = pgd_offset(mm, addr);
538 pudp = pud_offset(pgdp, addr);
539 pmdp = pmd_offset(pudp, addr);
540 ptep = pte_offset(pmdp, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541
542 /*
543 * If the page isn't marked valid, the page cannot possibly be
544 * in the cache.
545 */
Ralf Baechle526af352008-01-29 10:14:55 +0000546 if (!(pte_present(*ptep)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 return;
548
Ralf Baechledb813fe2007-09-27 18:26:43 +0100549 if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID))
550 vaddr = NULL;
551 else {
552 /*
553 * Use kmap_coherent or kmap_atomic to do flushes for
554 * another ASID than the current one.
555 */
Ralf Baechlec9c50232008-06-14 22:22:08 +0100556 map_coherent = (cpu_has_dc_aliases &&
557 page_mapped(page) && !Page_dcache_dirty(page));
558 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100559 vaddr = kmap_coherent(page, addr);
560 else
Cong Wang9c020482011-11-25 23:14:15 +0800561 vaddr = kmap_atomic(page);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100562 addr = (unsigned long)vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 }
564
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
Markos Chandras80ca69f2014-01-16 13:11:08 +0000566 vaddr ? r4k_blast_dcache_page(addr) :
567 r4k_blast_dcache_user_page(addr);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100568 if (exec && !cpu_icache_snoops_remote_store)
569 r4k_blast_scache_page(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 }
571 if (exec) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100572 if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 int cpu = smp_processor_id();
574
Thiemo Seufer26a51b22005-02-19 13:32:02 +0000575 if (cpu_context(cpu, mm) != 0)
576 drop_mmu_context(mm, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 } else
Markos Chandras80ca69f2014-01-16 13:11:08 +0000578 vaddr ? r4k_blast_icache_page(addr) :
579 r4k_blast_icache_user_page(addr);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100580 }
581
582 if (vaddr) {
Ralf Baechlec9c50232008-06-14 22:22:08 +0100583 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100584 kunmap_coherent();
585 else
Cong Wang9c020482011-11-25 23:14:15 +0800586 kunmap_atomic(vaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 }
588}
589
Ralf Baechle6ec25802005-10-12 00:02:34 +0100590static void r4k_flush_cache_page(struct vm_area_struct *vma,
591 unsigned long addr, unsigned long pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592{
593 struct flush_cache_page_args args;
594
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 args.vma = vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100596 args.addr = addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900597 args.pfn = pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598
Ralf Baechle48a26e62010-10-29 19:08:25 +0100599 r4k_on_each_cpu(local_r4k_flush_cache_page, &args);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600}
601
602static inline void local_r4k_flush_data_cache_page(void * addr)
603{
604 r4k_blast_dcache_page((unsigned long) addr);
605}
606
607static void r4k_flush_data_cache_page(unsigned long addr)
608{
Ralf Baechlea754f702007-11-03 01:01:37 +0000609 if (in_atomic())
610 local_r4k_flush_data_cache_page((void *)addr);
611 else
Ralf Baechle48a26e62010-10-29 19:08:25 +0100612 r4k_on_each_cpu(local_r4k_flush_data_cache_page, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613}
614
615struct flush_icache_range_args {
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900616 unsigned long start;
617 unsigned long end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618};
619
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200620static inline void local_r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 if (!cpu_has_ic_fills_f_dc) {
Chris Dearman73f40352006-06-20 18:06:52 +0100623 if (end - start >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 r4k_blast_dcache();
625 } else {
Thiemo Seufer10a3dab2005-09-09 20:26:54 +0000626 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900627 protected_blast_dcache_range(start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 }
630
631 if (end - start > icache_size)
632 r4k_blast_icache();
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200633 else {
634 switch (boot_cpu_type()) {
635 case CPU_LOONGSON2:
Huacai Chenbad009f2014-01-14 17:56:37 -0800636 protected_loongson2_blast_icache_range(start, end);
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200637 break;
638
639 default:
Huacai Chenbad009f2014-01-14 17:56:37 -0800640 protected_blast_icache_range(start, end);
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200641 break;
642 }
643 }
Leonid Yegoshin4676f932014-01-21 09:48:48 +0000644#ifdef CONFIG_EVA
645 /*
646 * Due to all possible segment mappings, there might cache aliases
647 * caused by the bootloader being in non-EVA mode, and the CPU switching
648 * to EVA during early kernel init. It's best to flush the scache
649 * to avoid having secondary cores fetching stale data and lead to
650 * kernel crashes.
651 */
652 bc_wback_inv(start, (end - start));
653 __sync();
654#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655}
656
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200657static inline void local_r4k_flush_icache_range_ipi(void *args)
658{
659 struct flush_icache_range_args *fir_args = args;
660 unsigned long start = fir_args->start;
661 unsigned long end = fir_args->end;
662
663 local_r4k_flush_icache_range(start, end);
664}
665
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900666static void r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
668 struct flush_icache_range_args args;
669
670 args.start = start;
671 args.end = end;
672
Ralf Baechle48a26e62010-10-29 19:08:25 +0100673 r4k_on_each_cpu(local_r4k_flush_icache_range_ipi, &args);
Ralf Baechlecc61c1f2005-07-12 18:35:38 +0000674 instruction_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675}
676
Manuel Lauss80057112014-02-20 14:59:22 +0100677#if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678
679static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
680{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 /* Catch bad driver code */
682 BUG_ON(size == 0);
683
Ralf Baechleff522052013-09-17 12:44:31 +0200684 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100685 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900686 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 r4k_blast_scache();
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900688 else
689 blast_scache_range(addr, addr + size);
Yoichi Yuasa5596b0b2013-10-02 15:03:03 +0900690 preempt_enable();
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700691 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 return;
693 }
694
695 /*
696 * Either no secondary cache or the available caches don't have the
697 * subset property so we have to flush the primary caches
698 * explicitly
699 */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100700 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 r4k_blast_dcache();
702 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900704 blast_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 }
Ralf Baechleff522052013-09-17 12:44:31 +0200706 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707
708 bc_wback_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700709 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710}
711
712static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
713{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 /* Catch bad driver code */
715 BUG_ON(size == 0);
716
Ralf Baechleff522052013-09-17 12:44:31 +0200717 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100718 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900719 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 r4k_blast_scache();
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000721 else {
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000722 /*
723 * There is no clearly documented alignment requirement
724 * for the cache instruction on MIPS processors and
725 * some processors, among them the RM5200 and RM7000
726 * QED processors will throw an address error for cache
Ralf Baechle70342282013-01-22 12:59:30 +0100727 * hit ops with insufficient alignment. Solved by
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000728 * aligning the address to cache line size.
729 */
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100730 blast_inv_scache_range(addr, addr + size);
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000731 }
Yoichi Yuasa5596b0b2013-10-02 15:03:03 +0900732 preempt_enable();
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700733 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 return;
735 }
736
Ralf Baechle39b8d522008-04-28 17:14:26 +0100737 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 r4k_blast_dcache();
739 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 R4600_HIT_CACHEOP_WAR_IMPL;
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100741 blast_inv_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 }
Ralf Baechleff522052013-09-17 12:44:31 +0200743 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
745 bc_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700746 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747}
Manuel Lauss80057112014-02-20 14:59:22 +0100748#endif /* CONFIG_DMA_NONCOHERENT || CONFIG_DMA_MAYBE_COHERENT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749
750/*
751 * While we're protected against bad userland addresses we don't care
752 * very much about what happens in that case. Usually a segmentation
753 * fault will dump the process later on anyway ...
754 */
755static void local_r4k_flush_cache_sigtramp(void * arg)
756{
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000757 unsigned long ic_lsize = cpu_icache_line_size();
758 unsigned long dc_lsize = cpu_dcache_line_size();
759 unsigned long sc_lsize = cpu_scache_line_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 unsigned long addr = (unsigned long) arg;
761
762 R4600_HIT_CACHEOP_WAR_IMPL;
Chris Dearman73f40352006-06-20 18:06:52 +0100763 if (dc_lsize)
764 protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000765 if (!cpu_icache_snoops_remote_store && scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 protected_writeback_scache_line(addr & ~(sc_lsize - 1));
Chris Dearman73f40352006-06-20 18:06:52 +0100767 if (ic_lsize)
768 protected_flush_icache_line(addr & ~(ic_lsize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 if (MIPS4K_ICACHE_REFILL_WAR) {
770 __asm__ __volatile__ (
771 ".set push\n\t"
772 ".set noat\n\t"
773 ".set mips3\n\t"
Ralf Baechle875d43e2005-09-03 15:56:16 -0700774#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 "la $at,1f\n\t"
776#endif
Ralf Baechle875d43e2005-09-03 15:56:16 -0700777#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 "dla $at,1f\n\t"
779#endif
780 "cache %0,($at)\n\t"
781 "nop; nop; nop\n"
782 "1:\n\t"
783 ".set pop"
784 :
785 : "i" (Hit_Invalidate_I));
786 }
787 if (MIPS_CACHE_SYNC_WAR)
788 __asm__ __volatile__ ("sync");
789}
790
791static void r4k_flush_cache_sigtramp(unsigned long addr)
792{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100793 r4k_on_each_cpu(local_r4k_flush_cache_sigtramp, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794}
795
796static void r4k_flush_icache_all(void)
797{
798 if (cpu_has_vtag_icache)
799 r4k_blast_icache();
800}
801
Ralf Baechled9cdc9012011-06-17 16:20:28 +0100802struct flush_kernel_vmap_range_args {
803 unsigned long vaddr;
804 int size;
805};
806
807static inline void local_r4k_flush_kernel_vmap_range(void *args)
808{
809 struct flush_kernel_vmap_range_args *vmra = args;
810 unsigned long vaddr = vmra->vaddr;
811 int size = vmra->size;
812
813 /*
814 * Aliases only affect the primary caches so don't bother with
815 * S-caches or T-caches.
816 */
817 if (cpu_has_safe_index_cacheops && size >= dcache_size)
818 r4k_blast_dcache();
819 else {
820 R4600_HIT_CACHEOP_WAR_IMPL;
821 blast_dcache_range(vaddr, vaddr + size);
822 }
823}
824
825static void r4k_flush_kernel_vmap_range(unsigned long vaddr, int size)
826{
827 struct flush_kernel_vmap_range_args args;
828
829 args.vaddr = (unsigned long) vaddr;
830 args.size = size;
831
832 r4k_on_each_cpu(local_r4k_flush_kernel_vmap_range, &args);
833}
834
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835static inline void rm7k_erratum31(void)
836{
837 const unsigned long ic_lsize = 32;
838 unsigned long addr;
839
840 /* RM7000 erratum #31. The icache is screwed at startup. */
841 write_c0_taglo(0);
842 write_c0_taghi(0);
843
844 for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
845 __asm__ __volatile__ (
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000846 ".set push\n\t"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 ".set noreorder\n\t"
848 ".set mips3\n\t"
849 "cache\t%1, 0(%0)\n\t"
850 "cache\t%1, 0x1000(%0)\n\t"
851 "cache\t%1, 0x2000(%0)\n\t"
852 "cache\t%1, 0x3000(%0)\n\t"
853 "cache\t%2, 0(%0)\n\t"
854 "cache\t%2, 0x1000(%0)\n\t"
855 "cache\t%2, 0x2000(%0)\n\t"
856 "cache\t%2, 0x3000(%0)\n\t"
857 "cache\t%1, 0(%0)\n\t"
858 "cache\t%1, 0x1000(%0)\n\t"
859 "cache\t%1, 0x2000(%0)\n\t"
860 "cache\t%1, 0x3000(%0)\n\t"
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000861 ".set pop\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 :
863 : "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
864 }
865}
866
Steven J. Hill006a8512012-06-26 04:11:03 +0000867static inline void alias_74k_erratum(struct cpuinfo_mips *c)
868{
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +0100869 unsigned int imp = c->processor_id & PRID_IMP_MASK;
870 unsigned int rev = c->processor_id & PRID_REV_MASK;
871
Steven J. Hill006a8512012-06-26 04:11:03 +0000872 /*
873 * Early versions of the 74K do not update the cache tags on a
874 * vtag miss/ptag hit which can occur in the case of KSEG0/KUSEG
875 * aliases. In this case it is better to treat the cache as always
876 * having aliases.
877 */
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +0100878 switch (imp) {
879 case PRID_IMP_74K:
880 if (rev <= PRID_REV_ENCODE_332(2, 4, 0))
881 c->dcache.flags |= MIPS_CACHE_VTAG;
882 if (rev == PRID_REV_ENCODE_332(2, 4, 0))
883 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
884 break;
885 case PRID_IMP_1074K:
886 if (rev <= PRID_REV_ENCODE_332(1, 1, 0)) {
887 c->dcache.flags |= MIPS_CACHE_VTAG;
888 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
889 }
890 break;
891 default:
892 BUG();
Steven J. Hill006a8512012-06-26 04:11:03 +0000893 }
894}
895
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000896static char *way_string[] = { NULL, "direct mapped", "2-way",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 "3-way", "4-way", "5-way", "6-way", "7-way", "8-way"
898};
899
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000900static void probe_pcache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901{
902 struct cpuinfo_mips *c = &current_cpu_data;
903 unsigned int config = read_c0_config();
904 unsigned int prid = read_c0_prid();
905 unsigned long config1;
906 unsigned int lsize;
907
Ralf Baechle69f24d12013-09-17 10:25:47 +0200908 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 case CPU_R4600: /* QED style two way caches? */
910 case CPU_R4700:
911 case CPU_R5000:
912 case CPU_NEVADA:
913 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
914 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
915 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900916 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917
918 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
919 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
920 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900921 c->dcache.waybit= __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922
923 c->options |= MIPS_CPU_CACHE_CDEX_P;
924 break;
925
926 case CPU_R5432:
927 case CPU_R5500:
928 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
929 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
930 c->icache.ways = 2;
931 c->icache.waybit= 0;
932
933 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
934 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
935 c->dcache.ways = 2;
936 c->dcache.waybit = 0;
937
Shinya Kuribayashi58648102009-03-18 09:04:01 +0900938 c->options |= MIPS_CPU_CACHE_CDEX_P | MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 break;
940
941 case CPU_TX49XX:
942 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
943 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
944 c->icache.ways = 4;
945 c->icache.waybit= 0;
946
947 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
948 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
949 c->dcache.ways = 4;
950 c->dcache.waybit = 0;
951
952 c->options |= MIPS_CPU_CACHE_CDEX_P;
Atsushi Nemotode862b42006-03-17 12:59:22 +0900953 c->options |= MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 break;
955
956 case CPU_R4000PC:
957 case CPU_R4000SC:
958 case CPU_R4000MC:
959 case CPU_R4400PC:
960 case CPU_R4400SC:
961 case CPU_R4400MC:
962 case CPU_R4300:
963 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
964 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
965 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +0100966 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967
968 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
969 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
970 c->dcache.ways = 1;
971 c->dcache.waybit = 0; /* does not matter */
972
973 c->options |= MIPS_CPU_CACHE_CDEX_P;
974 break;
975
976 case CPU_R10000:
977 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400978 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979 icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
980 c->icache.linesz = 64;
981 c->icache.ways = 2;
982 c->icache.waybit = 0;
983
984 dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
985 c->dcache.linesz = 32;
986 c->dcache.ways = 2;
987 c->dcache.waybit = 0;
988
989 c->options |= MIPS_CPU_PREFETCH;
990 break;
991
992 case CPU_VR4133:
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900993 write_c0_config(config & ~VR41_CONF_P4K);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994 case CPU_VR4131:
995 /* Workaround for cache instruction bug of VR4131 */
996 if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
997 c->processor_id == 0x0c82U) {
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900998 config |= 0x00400000U;
999 if (c->processor_id == 0x0c80U)
1000 config |= VR41_CONF_BP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 write_c0_config(config);
Yoichi Yuasa1058ecd2006-07-08 00:42:01 +09001002 } else
1003 c->options |= MIPS_CPU_CACHE_CDEX_P;
1004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1006 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1007 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001008 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
1010 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1011 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1012 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001013 c->dcache.waybit = __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 break;
1015
1016 case CPU_VR41XX:
1017 case CPU_VR4111:
1018 case CPU_VR4121:
1019 case CPU_VR4122:
1020 case CPU_VR4181:
1021 case CPU_VR4181A:
1022 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1023 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1024 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001025 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026
1027 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1028 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1029 c->dcache.ways = 1;
1030 c->dcache.waybit = 0; /* does not matter */
1031
1032 c->options |= MIPS_CPU_CACHE_CDEX_P;
1033 break;
1034
1035 case CPU_RM7000:
1036 rm7k_erratum31();
1037
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1039 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1040 c->icache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001041 c->icache.waybit = __ffs(icache_size / c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042
1043 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1044 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1045 c->dcache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001046 c->dcache.waybit = __ffs(dcache_size / c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 c->options |= MIPS_CPU_CACHE_CDEX_P;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 c->options |= MIPS_CPU_PREFETCH;
1050 break;
1051
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001052 case CPU_LOONGSON2:
1053 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1054 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1055 if (prid & 0x3)
1056 c->icache.ways = 4;
1057 else
1058 c->icache.ways = 2;
1059 c->icache.waybit = 0;
1060
1061 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1062 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1063 if (prid & 0x3)
1064 c->dcache.ways = 4;
1065 else
1066 c->dcache.ways = 2;
1067 c->dcache.waybit = 0;
1068 break;
1069
Huacai Chenc579d312014-03-21 18:44:00 +08001070 case CPU_LOONGSON3:
1071 config1 = read_c0_config1();
1072 lsize = (config1 >> 19) & 7;
1073 if (lsize)
1074 c->icache.linesz = 2 << lsize;
1075 else
1076 c->icache.linesz = 0;
1077 c->icache.sets = 64 << ((config1 >> 22) & 7);
1078 c->icache.ways = 1 + ((config1 >> 16) & 7);
1079 icache_size = c->icache.sets *
1080 c->icache.ways *
1081 c->icache.linesz;
1082 c->icache.waybit = 0;
1083
1084 lsize = (config1 >> 10) & 7;
1085 if (lsize)
1086 c->dcache.linesz = 2 << lsize;
1087 else
1088 c->dcache.linesz = 0;
1089 c->dcache.sets = 64 << ((config1 >> 13) & 7);
1090 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1091 dcache_size = c->dcache.sets *
1092 c->dcache.ways *
1093 c->dcache.linesz;
1094 c->dcache.waybit = 0;
1095 break;
1096
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 default:
1098 if (!(config & MIPS_CONF_M))
1099 panic("Don't know how to probe P-caches on this cpu.");
1100
1101 /*
1102 * So we seem to be a MIPS32 or MIPS64 CPU
1103 * So let's probe the I-cache ...
1104 */
1105 config1 = read_c0_config1();
1106
Markos Chandras175cba82013-09-19 18:18:41 +01001107 lsize = (config1 >> 19) & 7;
1108
1109 /* IL == 7 is reserved */
1110 if (lsize == 7)
1111 panic("Invalid icache line size");
1112
1113 c->icache.linesz = lsize ? 2 << lsize : 0;
1114
Douglas Leungdc34b052012-07-19 09:11:13 +02001115 c->icache.sets = 32 << (((config1 >> 22) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 c->icache.ways = 1 + ((config1 >> 16) & 7);
1117
1118 icache_size = c->icache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001119 c->icache.ways *
1120 c->icache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001121 c->icache.waybit = __ffs(icache_size/c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
1123 if (config & 0x8) /* VI bit */
1124 c->icache.flags |= MIPS_CACHE_VTAG;
1125
1126 /*
1127 * Now probe the MIPS32 / MIPS64 data cache.
1128 */
1129 c->dcache.flags = 0;
1130
Markos Chandras175cba82013-09-19 18:18:41 +01001131 lsize = (config1 >> 10) & 7;
1132
1133 /* DL == 7 is reserved */
1134 if (lsize == 7)
1135 panic("Invalid dcache line size");
1136
1137 c->dcache.linesz = lsize ? 2 << lsize : 0;
1138
Douglas Leungdc34b052012-07-19 09:11:13 +02001139 c->dcache.sets = 32 << (((config1 >> 13) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1141
1142 dcache_size = c->dcache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001143 c->dcache.ways *
1144 c->dcache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001145 c->dcache.waybit = __ffs(dcache_size/c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
1147 c->options |= MIPS_CPU_PREFETCH;
1148 break;
1149 }
1150
1151 /*
1152 * Processor configuration sanity check for the R4000SC erratum
Ralf Baechle70342282013-01-22 12:59:30 +01001153 * #5. With page sizes larger than 32kB there is no possibility
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 * to get a VCE exception anymore so we don't care about this
1155 * misconfiguration. The case is rather theoretical anyway;
1156 * presumably no vendor is shipping his hardware in the "bad"
1157 * configuration.
1158 */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001159 if ((prid & PRID_IMP_MASK) == PRID_IMP_R4000 &&
1160 (prid & PRID_REV_MASK) < PRID_REV_R4400 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 !(config & CONF_SC) && c->icache.linesz != 16 &&
1162 PAGE_SIZE <= 0x8000)
1163 panic("Improper R4000SC processor configuration detected");
1164
1165 /* compute a couple of other cache variables */
1166 c->icache.waysize = icache_size / c->icache.ways;
1167 c->dcache.waysize = dcache_size / c->dcache.ways;
1168
Chris Dearman73f40352006-06-20 18:06:52 +01001169 c->icache.sets = c->icache.linesz ?
1170 icache_size / (c->icache.linesz * c->icache.ways) : 0;
1171 c->dcache.sets = c->dcache.linesz ?
1172 dcache_size / (c->dcache.linesz * c->dcache.ways) : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173
1174 /*
1175 * R10000 and R12000 P-caches are odd in a positive way. They're 32kB
1176 * 2-way virtually indexed so normally would suffer from aliases. So
1177 * normally they'd suffer from aliases but magic in the hardware deals
1178 * with that for us so we don't need to take care ourselves.
1179 */
Ralf Baechle69f24d12013-09-17 10:25:47 +02001180 switch (current_cpu_type()) {
Ralf Baechlea95970f2005-02-07 21:41:32 +00001181 case CPU_20KC:
Ralf Baechle505403b2005-02-07 21:53:39 +00001182 case CPU_25KF:
Ralf Baechle641e97f2007-10-11 23:46:05 +01001183 case CPU_SB1:
1184 case CPU_SB1A:
Jayachandran Cefa0f812011-05-07 01:36:21 +05301185 case CPU_XLR:
Atsushi Nemotode628932006-03-13 18:23:03 +09001186 c->dcache.flags |= MIPS_CACHE_PINDEX;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001187 break;
1188
Ralf Baechled1e344e2005-02-04 15:51:26 +00001189 case CPU_R10000:
1190 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001191 case CPU_R14000:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001192 break;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001193
Steven J. Hill113c62d2012-07-06 23:56:00 +02001194 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +00001195 case CPU_M14KEC:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001196 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001197 case CPU_34K:
Ralf Baechle2e78ae32006-06-23 18:48:21 +01001198 case CPU_74K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001199 case CPU_1004K:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001200 case CPU_1074K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001201 case CPU_INTERAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001202 case CPU_P5600:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001203 case CPU_PROAPTIV:
Leonid Yegoshinf36c4722014-03-04 13:34:43 +00001204 case CPU_M5150:
Steven J. Hill442e14a2014-01-17 15:03:50 -06001205 if ((c->cputype == CPU_74K) || (c->cputype == CPU_1074K))
Steven J. Hill006a8512012-06-26 04:11:03 +00001206 alias_74k_erratum(c);
Markos Chandras02dc6bf2014-01-30 17:21:29 +00001207 if (!(read_c0_config7() & MIPS_CONF7_IAR) &&
1208 (c->icache.waysize > PAGE_SIZE))
1209 c->icache.flags |= MIPS_CACHE_ALIASES;
1210 if (read_c0_config7() & MIPS_CONF7_AR) {
1211 /*
1212 * Effectively physically indexed dcache,
1213 * thus no virtual aliases.
1214 */
Ralf Baechlebeab3752006-06-19 21:56:25 +01001215 c->dcache.flags |= MIPS_CACHE_PINDEX;
1216 break;
1217 }
Ralf Baechled1e344e2005-02-04 15:51:26 +00001218 default:
Ralf Baechlebeab3752006-06-19 21:56:25 +01001219 if (c->dcache.waysize > PAGE_SIZE)
1220 c->dcache.flags |= MIPS_CACHE_ALIASES;
Ralf Baechled1e344e2005-02-04 15:51:26 +00001221 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222
Ralf Baechle69f24d12013-09-17 10:25:47 +02001223 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224 case CPU_20KC:
1225 /*
1226 * Some older 20Kc chips doesn't have the 'VI' bit in
1227 * the config register.
1228 */
1229 c->icache.flags |= MIPS_CACHE_VTAG;
1230 break;
1231
Manuel Lauss270717a2009-03-25 17:49:28 +01001232 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 c->icache.flags |= MIPS_CACHE_IC_F_DC;
1234 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001236 case CPU_LOONGSON2:
1237 /*
1238 * LOONGSON2 has 4 way icache, but when using indexed cache op,
1239 * one op will act on all 4 ways
1240 */
1241 c->icache.ways = 1;
1242 }
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001243
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
1245 icache_size >> 10,
Ralf Baechle7fc73162009-04-01 16:11:53 +02001246 c->icache.flags & MIPS_CACHE_VTAG ? "VIVT" : "VIPT",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 way_string[c->icache.ways], c->icache.linesz);
1248
Ralf Baechle64bfca52007-10-15 16:35:45 +01001249 printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
1250 dcache_size >> 10, way_string[c->dcache.ways],
1251 (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT",
1252 (c->dcache.flags & MIPS_CACHE_ALIASES) ?
1253 "cache aliases" : "no aliases",
1254 c->dcache.linesz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255}
1256
1257/*
1258 * If you even _breathe_ on this function, look at the gcc output and make sure
1259 * it does not pop things on and off the stack for the cache sizing loop that
1260 * executes in KSEG1 space or else you will crash and burn badly. You have
1261 * been warned.
1262 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001263static int probe_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 unsigned long flags, addr, begin, end, pow2;
1266 unsigned int config = read_c0_config();
1267 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268
1269 if (config & CONF_SC)
1270 return 0;
1271
Ralf Baechlee001e522007-07-28 12:45:47 +01001272 begin = (unsigned long) &_stext;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 begin &= ~((4 * 1024 * 1024) - 1);
1274 end = begin + (4 * 1024 * 1024);
1275
1276 /*
1277 * This is such a bitch, you'd think they would make it easy to do
1278 * this. Away you daemons of stupidity!
1279 */
1280 local_irq_save(flags);
1281
1282 /* Fill each size-multiple cache line with a valid tag. */
1283 pow2 = (64 * 1024);
1284 for (addr = begin; addr < end; addr = (begin + pow2)) {
1285 unsigned long *p = (unsigned long *) addr;
1286 __asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
1287 pow2 <<= 1;
1288 }
1289
1290 /* Load first line with zero (therefore invalid) tag. */
1291 write_c0_taglo(0);
1292 write_c0_taghi(0);
1293 __asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
1294 cache_op(Index_Store_Tag_I, begin);
1295 cache_op(Index_Store_Tag_D, begin);
1296 cache_op(Index_Store_Tag_SD, begin);
1297
1298 /* Now search for the wrap around point. */
1299 pow2 = (128 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
1301 cache_op(Index_Load_Tag_SD, addr);
1302 __asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
1303 if (!read_c0_taglo())
1304 break;
1305 pow2 <<= 1;
1306 }
1307 local_irq_restore(flags);
1308 addr -= begin;
1309
1310 scache_size = addr;
1311 c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
1312 c->scache.ways = 1;
1313 c->dcache.waybit = 0; /* does not matter */
1314
1315 return 1;
1316}
1317
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001318static void __init loongson2_sc_init(void)
1319{
1320 struct cpuinfo_mips *c = &current_cpu_data;
1321
1322 scache_size = 512*1024;
1323 c->scache.linesz = 32;
1324 c->scache.ways = 4;
1325 c->scache.waybit = 0;
1326 c->scache.waysize = scache_size / (c->scache.ways);
1327 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1328 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1329 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1330
1331 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1332}
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001333
Huacai Chenc579d312014-03-21 18:44:00 +08001334static void __init loongson3_sc_init(void)
1335{
1336 struct cpuinfo_mips *c = &current_cpu_data;
1337 unsigned int config2, lsize;
1338
1339 config2 = read_c0_config2();
1340 lsize = (config2 >> 4) & 15;
1341 if (lsize)
1342 c->scache.linesz = 2 << lsize;
1343 else
1344 c->scache.linesz = 0;
1345 c->scache.sets = 64 << ((config2 >> 8) & 15);
1346 c->scache.ways = 1 + (config2 & 15);
1347
1348 scache_size = c->scache.sets *
1349 c->scache.ways *
1350 c->scache.linesz;
1351 /* Loongson-3 has 4 cores, 1MB scache for each. scaches are shared */
1352 scache_size *= 4;
1353 c->scache.waybit = 0;
1354 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1355 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1356 if (scache_size)
1357 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1358 return;
1359}
1360
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361extern int r5k_sc_init(void);
1362extern int rm7k_sc_init(void);
Chris Dearman9318c512006-06-20 17:15:20 +01001363extern int mips_sc_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001365static void setup_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366{
1367 struct cpuinfo_mips *c = &current_cpu_data;
1368 unsigned int config = read_c0_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369 int sc_present = 0;
1370
1371 /*
1372 * Do the probing thing on R4000SC and R4400SC processors. Other
1373 * processors don't have a S-cache that would be relevant to the
Joe Perches603e82e2008-02-03 16:54:53 +02001374 * Linux memory management.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375 */
Ralf Baechle69f24d12013-09-17 10:25:47 +02001376 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377 case CPU_R4000SC:
1378 case CPU_R4000MC:
1379 case CPU_R4400SC:
1380 case CPU_R4400MC:
Thiemo Seuferba5187d2005-04-25 16:36:23 +00001381 sc_present = run_uncached(probe_scache);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382 if (sc_present)
1383 c->options |= MIPS_CPU_CACHE_CDEX_S;
1384 break;
1385
1386 case CPU_R10000:
1387 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001388 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
1390 c->scache.linesz = 64 << ((config >> 13) & 1);
1391 c->scache.ways = 2;
1392 c->scache.waybit= 0;
1393 sc_present = 1;
1394 break;
1395
1396 case CPU_R5000:
1397 case CPU_NEVADA:
1398#ifdef CONFIG_R5000_CPU_SCACHE
1399 r5k_sc_init();
1400#endif
Ralf Baechle70342282013-01-22 12:59:30 +01001401 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402
1403 case CPU_RM7000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404#ifdef CONFIG_RM7000_CPU_SCACHE
1405 rm7k_sc_init();
1406#endif
1407 return;
1408
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001409 case CPU_LOONGSON2:
1410 loongson2_sc_init();
1411 return;
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001412
Huacai Chenc579d312014-03-21 18:44:00 +08001413 case CPU_LOONGSON3:
1414 loongson3_sc_init();
1415 return;
1416
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001417 case CPU_XLP:
1418 /* don't need to worry about L2, fully coherent */
1419 return;
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001420
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421 default:
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001422 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
1423 MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
Chris Dearman9318c512006-06-20 17:15:20 +01001424#ifdef CONFIG_MIPS_CPU_SCACHE
1425 if (mips_sc_init ()) {
1426 scache_size = c->scache.ways * c->scache.sets * c->scache.linesz;
1427 printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
1428 scache_size >> 10,
1429 way_string[c->scache.ways], c->scache.linesz);
1430 }
1431#else
1432 if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
1433 panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
1434#endif
1435 return;
1436 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437 sc_present = 0;
1438 }
1439
1440 if (!sc_present)
1441 return;
1442
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443 /* compute a couple of other cache variables */
1444 c->scache.waysize = scache_size / c->scache.ways;
1445
1446 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1447
1448 printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1449 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1450
Ralf Baechlefc5d2d22006-07-06 13:04:01 +01001451 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452}
1453
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001454void au1x00_fixup_config_od(void)
1455{
1456 /*
1457 * c0_config.od (bit 19) was write only (and read as 0)
1458 * on the early revisions of Alchemy SOCs. It disables the bus
1459 * transaction overlapping and needs to be set to fix various errata.
1460 */
1461 switch (read_c0_prid()) {
1462 case 0x00030100: /* Au1000 DA */
1463 case 0x00030201: /* Au1000 HA */
1464 case 0x00030202: /* Au1000 HB */
1465 case 0x01030200: /* Au1500 AB */
1466 /*
1467 * Au1100 errata actually keeps silence about this bit, so we set it
1468 * just in case for those revisions that require it to be set according
Manuel Lauss270717a2009-03-25 17:49:28 +01001469 * to the (now gone) cpu table.
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001470 */
1471 case 0x02030200: /* Au1100 AB */
1472 case 0x02030201: /* Au1100 BA */
1473 case 0x02030202: /* Au1100 BC */
1474 set_c0_config(1 << 19);
1475 break;
1476 }
1477}
1478
Ralf Baechle89052bd2008-06-12 17:26:02 +01001479/* CP0 hazard avoidance. */
1480#define NXP_BARRIER() \
1481 __asm__ __volatile__( \
1482 ".set noreorder\n\t" \
1483 "nop; nop; nop; nop; nop; nop;\n\t" \
1484 ".set reorder\n\t")
1485
1486static void nxp_pr4450_fixup_config(void)
1487{
1488 unsigned long config0;
1489
1490 config0 = read_c0_config();
1491
1492 /* clear all three cache coherency fields */
1493 config0 &= ~(0x7 | (7 << 25) | (7 << 28));
1494 config0 |= (((_page_cachable_default >> _CACHE_SHIFT) << 0) |
1495 ((_page_cachable_default >> _CACHE_SHIFT) << 25) |
1496 ((_page_cachable_default >> _CACHE_SHIFT) << 28));
1497 write_c0_config(config0);
1498 NXP_BARRIER();
1499}
1500
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001501static int cca = -1;
Chris Dearman35133692007-09-19 00:58:24 +01001502
1503static int __init cca_setup(char *str)
1504{
1505 get_option(&str, &cca);
1506
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001507 return 0;
Chris Dearman35133692007-09-19 00:58:24 +01001508}
1509
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001510early_param("cca", cca_setup);
Chris Dearman35133692007-09-19 00:58:24 +01001511
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001512static void coherency_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513{
Chris Dearman35133692007-09-19 00:58:24 +01001514 if (cca < 0 || cca > 7)
1515 cca = read_c0_config() & CONF_CM_CMASK;
1516 _page_cachable_default = cca << _CACHE_SHIFT;
1517
1518 pr_debug("Using cache attribute %d\n", cca);
1519 change_c0_config(CONF_CM_CMASK, cca);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520
1521 /*
1522 * c0_status.cu=0 specifies that updates by the sc instruction use
1523 * the coherency mode specified by the TLB; 1 means cachable
1524 * coherent update on write will be used. Not all processors have
1525 * this bit and; some wire it to zero, others like Toshiba had the
1526 * silly idea of putting something else there ...
1527 */
Ralf Baechle10cc3522007-10-11 23:46:15 +01001528 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529 case CPU_R4000PC:
1530 case CPU_R4000SC:
1531 case CPU_R4000MC:
1532 case CPU_R4400PC:
1533 case CPU_R4400SC:
1534 case CPU_R4400MC:
1535 clear_c0_config(CONF_CU);
1536 break;
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001537 /*
Ralf Baechledf586d52006-08-01 23:42:30 +01001538 * We need to catch the early Alchemy SOCs with
Manuel Lauss270717a2009-03-25 17:49:28 +01001539 * the write-only co_config.od bit and set it back to one on:
1540 * Au1000 rev DA, HA, HB; Au1100 AB, BA, BC, Au1500 AB
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001541 */
Manuel Lauss270717a2009-03-25 17:49:28 +01001542 case CPU_ALCHEMY:
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001543 au1x00_fixup_config_od();
1544 break;
Ralf Baechle89052bd2008-06-12 17:26:02 +01001545
1546 case PRID_IMP_PR4450:
1547 nxp_pr4450_fixup_config();
1548 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 }
1550}
1551
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001552static void r4k_cache_error_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553{
Ralf Baechle641e97f2007-10-11 23:46:05 +01001554 extern char __weak except_vec2_generic;
1555 extern char __weak except_vec2_sb1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556
Ralf Baechle69f24d12013-09-17 10:25:47 +02001557 switch (current_cpu_type()) {
Ralf Baechle641e97f2007-10-11 23:46:05 +01001558 case CPU_SB1:
1559 case CPU_SB1A:
1560 set_uncached_handler(0x100, &except_vec2_sb1, 0x80);
1561 break;
1562
1563 default:
1564 set_uncached_handler(0x100, &except_vec2_generic, 0x80);
1565 break;
1566 }
David Daney9cd9669b2012-05-15 00:04:49 -07001567}
1568
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001569void r4k_cache_init(void)
David Daney9cd9669b2012-05-15 00:04:49 -07001570{
1571 extern void build_clear_page(void);
1572 extern void build_copy_page(void);
1573 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574
1575 probe_pcache();
1576 setup_scache();
1577
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 r4k_blast_dcache_page_setup();
1579 r4k_blast_dcache_page_indexed_setup();
1580 r4k_blast_dcache_setup();
1581 r4k_blast_icache_page_setup();
1582 r4k_blast_icache_page_indexed_setup();
1583 r4k_blast_icache_setup();
1584 r4k_blast_scache_page_setup();
1585 r4k_blast_scache_page_indexed_setup();
1586 r4k_blast_scache_setup();
Leonid Yegoshin4caa9062014-01-15 14:47:28 +00001587#ifdef CONFIG_EVA
1588 r4k_blast_dcache_user_page_setup();
1589 r4k_blast_icache_user_page_setup();
1590#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591
1592 /*
1593 * Some MIPS32 and MIPS64 processors have physically indexed caches.
1594 * This code supports virtually indexed processors and will be
1595 * unnecessarily inefficient on physically indexed processors.
1596 */
Chris Dearman73f40352006-06-20 18:06:52 +01001597 if (c->dcache.linesz)
1598 shm_align_mask = max_t( unsigned long,
1599 c->dcache.sets * c->dcache.linesz - 1,
1600 PAGE_SIZE - 1);
1601 else
1602 shm_align_mask = PAGE_SIZE-1;
Ralf Baechle9c5a3d72008-04-05 15:13:23 +01001603
1604 __flush_cache_vmap = r4k__flush_cache_vmap;
1605 __flush_cache_vunmap = r4k__flush_cache_vunmap;
1606
Ralf Baechledb813fe2007-09-27 18:26:43 +01001607 flush_cache_all = cache_noop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 __flush_cache_all = r4k___flush_cache_all;
1609 flush_cache_mm = r4k_flush_cache_mm;
1610 flush_cache_page = r4k_flush_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 flush_cache_range = r4k_flush_cache_range;
1612
Ralf Baechled9cdc9012011-06-17 16:20:28 +01001613 __flush_kernel_vmap_range = r4k_flush_kernel_vmap_range;
1614
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 flush_cache_sigtramp = r4k_flush_cache_sigtramp;
1616 flush_icache_all = r4k_flush_icache_all;
Ralf Baechle7e3bfc72006-04-05 20:42:04 +01001617 local_flush_data_cache_page = local_r4k_flush_data_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618 flush_data_cache_page = r4k_flush_data_cache_page;
1619 flush_icache_range = r4k_flush_icache_range;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001620 local_flush_icache_range = local_r4k_flush_icache_range;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621
Manuel Lauss80057112014-02-20 14:59:22 +01001622#if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
Ralf Baechle39b8d522008-04-28 17:14:26 +01001623 if (coherentio) {
1624 _dma_cache_wback_inv = (void *)cache_noop;
1625 _dma_cache_wback = (void *)cache_noop;
1626 _dma_cache_inv = (void *)cache_noop;
1627 } else {
1628 _dma_cache_wback_inv = r4k_dma_cache_wback_inv;
1629 _dma_cache_wback = r4k_dma_cache_wback_inv;
1630 _dma_cache_inv = r4k_dma_cache_inv;
1631 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632#endif
1633
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634 build_clear_page();
1635 build_copy_page();
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001636
1637 /*
1638 * We want to run CMP kernels on core with and without coherent
1639 * caches. Therefore, do not use CONFIG_MIPS_CMP to decide whether
1640 * or not to flush caches.
1641 */
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001642 local_r4k___flush_cache_all(NULL);
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001643
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001644 coherency_setup();
David Daney9cd9669b2012-05-15 00:04:49 -07001645 board_cache_error_setup = r4k_cache_error_setup;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646}