blob: 4c1f9e1091b7f05d45c431406af083a7b3d1564e [file] [log] [blame]
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001/*
2 * GPIO driver for Marvell SoCs
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
7 * Andrew Lunn <andrew@lunn.ch>
8 * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
9 *
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without any
12 * warranty of any kind, whether express or implied.
13 *
14 * This driver is a fairly straightforward GPIO driver for the
15 * complete family of Marvell EBU SoC platforms (Orion, Dove,
16 * Kirkwood, Discovery, Armada 370/XP). The only complexity of this
17 * driver is the different register layout that exists between the
18 * non-SMP platforms (Orion, Dove, Kirkwood, Armada 370) and the SMP
19 * platforms (MV78200 from the Discovery family and the Armada
20 * XP). Therefore, this driver handles three variants of the GPIO
21 * block:
22 * - the basic variant, called "orion-gpio", with the simplest
23 * register set. Used on Orion, Dove, Kirkwoord, Armada 370 and
24 * non-SMP Discovery systems
25 * - the mv78200 variant for MV78200 Discovery systems. This variant
26 * turns the edge mask and level mask registers into CPU0 edge
27 * mask/level mask registers, and adds CPU1 edge mask/level mask
28 * registers.
29 * - the armadaxp variant for Armada XP systems. This variant keeps
30 * the normal cause/edge mask/level mask registers when the global
31 * interrupts are used, but adds per-CPU cause/edge mask/level mask
32 * registers n a separate memory area for the per-CPU GPIO
33 * interrupts.
34 */
35
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +010036#include <linux/bitops.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020037#include <linux/clk.h>
38#include <linux/err.h>
Linus Walleijba78d832018-04-13 15:40:45 +020039#include <linux/gpio/driver.h>
40#include <linux/gpio/consumer.h>
Linus Walleij5923ea62019-04-26 14:40:18 +020041#include <linux/gpio/machine.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020042#include <linux/init.h>
43#include <linux/io.h>
44#include <linux/irq.h>
45#include <linux/irqchip/chained_irq.h>
46#include <linux/irqdomain.h>
Gregory CLEMENTb6730b22017-06-12 17:34:59 +020047#include <linux/mfd/syscon.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020048#include <linux/of_device.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020049#include <linux/pinctrl/consumer.h>
50#include <linux/platform_device.h>
51#include <linux/pwm.h>
Thomas Petazzoni2233bf72017-05-19 18:09:21 +020052#include <linux/regmap.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020053#include <linux/slab.h>
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020054
55/*
56 * GPIO unit register offsets.
57 */
Andrew Lunn757642f2017-04-14 17:40:52 +020058#define GPIO_OUT_OFF 0x0000
59#define GPIO_IO_CONF_OFF 0x0004
60#define GPIO_BLINK_EN_OFF 0x0008
61#define GPIO_IN_POL_OFF 0x000c
62#define GPIO_DATA_IN_OFF 0x0010
63#define GPIO_EDGE_CAUSE_OFF 0x0014
64#define GPIO_EDGE_MASK_OFF 0x0018
65#define GPIO_LEVEL_MASK_OFF 0x001c
66#define GPIO_BLINK_CNT_SELECT_OFF 0x0020
67
68/*
69 * PWM register offsets.
70 */
71#define PWM_BLINK_ON_DURATION_OFF 0x0
72#define PWM_BLINK_OFF_DURATION_OFF 0x4
Baruch Siach85b7d8a2021-01-11 13:46:27 +020073#define PWM_BLINK_COUNTER_B_OFF 0x8
Andrew Lunn757642f2017-04-14 17:40:52 +020074
Baruch Siach85b7d8a2021-01-11 13:46:27 +020075/* Armada 8k variant gpios register offsets */
76#define AP80X_GPIO0_OFF_A8K 0x1040
77#define CP11X_GPIO0_OFF_A8K 0x100
78#define CP11X_GPIO1_OFF_A8K 0x140
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020079
80/* The MV78200 has per-CPU registers for edge mask and level mask */
Andrew Lunna4319a62015-01-10 00:34:47 +010081#define GPIO_EDGE_MASK_MV78200_OFF(cpu) ((cpu) ? 0x30 : 0x18)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020082#define GPIO_LEVEL_MASK_MV78200_OFF(cpu) ((cpu) ? 0x34 : 0x1C)
83
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +010084/*
85 * The Armada XP has per-CPU registers for interrupt cause, interrupt
Baruch Siach64b19f62020-12-02 09:15:33 +020086 * mask and interrupt level mask. Those are in percpu_regs range.
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +010087 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020088#define GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu) ((cpu) * 0x4)
89#define GPIO_EDGE_MASK_ARMADAXP_OFF(cpu) (0x10 + (cpu) * 0x4)
90#define GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu) (0x20 + (cpu) * 0x4)
91
Andrew Lunna4319a62015-01-10 00:34:47 +010092#define MVEBU_GPIO_SOC_VARIANT_ORION 0x1
93#define MVEBU_GPIO_SOC_VARIANT_MV78200 0x2
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020094#define MVEBU_GPIO_SOC_VARIANT_ARMADAXP 0x3
Gregory CLEMENTb6730b22017-06-12 17:34:59 +020095#define MVEBU_GPIO_SOC_VARIANT_A8K 0x4
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020096
Andrew Lunna4319a62015-01-10 00:34:47 +010097#define MVEBU_MAX_GPIO_PER_BANK 32
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020098
Andrew Lunn757642f2017-04-14 17:40:52 +020099struct mvebu_pwm {
Baruch Siach48f32a82020-12-02 09:15:34 +0200100 struct regmap *regs;
Baruch Siach85b7d8a2021-01-11 13:46:27 +0200101 u32 offset;
Andrew Lunn757642f2017-04-14 17:40:52 +0200102 unsigned long clk_rate;
103 struct gpio_desc *gpiod;
104 struct pwm_chip chip;
105 spinlock_t lock;
106 struct mvebu_gpio_chip *mvchip;
107
108 /* Used to preserve GPIO/PWM registers across suspend/resume */
109 u32 blink_select;
110 u32 blink_on_duration;
111 u32 blink_off_duration;
112};
113
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200114struct mvebu_gpio_chip {
115 struct gpio_chip chip;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200116 struct regmap *regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200117 u32 offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200118 struct regmap *percpu_regs;
Dan Carpenterd5359222013-11-07 10:50:19 +0300119 int irqbase;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200120 struct irq_domain *domain;
Andrew Lunna4319a62015-01-10 00:34:47 +0100121 int soc_variant;
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200122
Andrew Lunn757642f2017-04-14 17:40:52 +0200123 /* Used for PWM support */
124 struct clk *clk;
125 struct mvebu_pwm *mvpwm;
126
Andrew Lunna4319a62015-01-10 00:34:47 +0100127 /* Used to preserve GPIO registers across suspend/resume */
Ralph Sennhauserf4c240c2017-03-16 07:34:00 +0100128 u32 out_reg;
129 u32 io_conf_reg;
130 u32 blink_en_reg;
131 u32 in_pol_reg;
132 u32 edge_mask_regs[4];
133 u32 level_mask_regs[4];
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200134};
135
136/*
137 * Functions returning addresses of individual registers for a given
138 * GPIO controller.
139 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200140
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200141static void mvebu_gpioreg_edge_cause(struct mvebu_gpio_chip *mvchip,
142 struct regmap **map, unsigned int *offset)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200143{
144 int cpu;
145
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100146 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200147 case MVEBU_GPIO_SOC_VARIANT_ORION:
148 case MVEBU_GPIO_SOC_VARIANT_MV78200:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200149 case MVEBU_GPIO_SOC_VARIANT_A8K:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200150 *map = mvchip->regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200151 *offset = GPIO_EDGE_CAUSE_OFF + mvchip->offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200152 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200153 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
154 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200155 *map = mvchip->percpu_regs;
156 *offset = GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu);
157 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200158 default:
159 BUG();
160 }
161}
162
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200163static u32
164mvebu_gpio_read_edge_cause(struct mvebu_gpio_chip *mvchip)
165{
166 struct regmap *map;
167 unsigned int offset;
168 u32 val;
169
170 mvebu_gpioreg_edge_cause(mvchip, &map, &offset);
171 regmap_read(map, offset, &val);
172
173 return val;
174}
175
176static void
177mvebu_gpio_write_edge_cause(struct mvebu_gpio_chip *mvchip, u32 val)
178{
179 struct regmap *map;
180 unsigned int offset;
181
182 mvebu_gpioreg_edge_cause(mvchip, &map, &offset);
183 regmap_write(map, offset, val);
184}
185
186static inline void
187mvebu_gpioreg_edge_mask(struct mvebu_gpio_chip *mvchip,
188 struct regmap **map, unsigned int *offset)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200189{
190 int cpu;
191
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100192 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200193 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200194 case MVEBU_GPIO_SOC_VARIANT_A8K:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200195 *map = mvchip->regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200196 *offset = GPIO_EDGE_MASK_OFF + mvchip->offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200197 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200198 case MVEBU_GPIO_SOC_VARIANT_MV78200:
199 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200200 *map = mvchip->regs;
201 *offset = GPIO_EDGE_MASK_MV78200_OFF(cpu);
202 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200203 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
204 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200205 *map = mvchip->percpu_regs;
206 *offset = GPIO_EDGE_MASK_ARMADAXP_OFF(cpu);
207 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200208 default:
209 BUG();
210 }
211}
212
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200213static u32
214mvebu_gpio_read_edge_mask(struct mvebu_gpio_chip *mvchip)
215{
216 struct regmap *map;
217 unsigned int offset;
218 u32 val;
219
220 mvebu_gpioreg_edge_mask(mvchip, &map, &offset);
221 regmap_read(map, offset, &val);
222
223 return val;
224}
225
226static void
227mvebu_gpio_write_edge_mask(struct mvebu_gpio_chip *mvchip, u32 val)
228{
229 struct regmap *map;
230 unsigned int offset;
231
232 mvebu_gpioreg_edge_mask(mvchip, &map, &offset);
233 regmap_write(map, offset, val);
234}
235
236static void
237mvebu_gpioreg_level_mask(struct mvebu_gpio_chip *mvchip,
238 struct regmap **map, unsigned int *offset)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200239{
240 int cpu;
241
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100242 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200243 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200244 case MVEBU_GPIO_SOC_VARIANT_A8K:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200245 *map = mvchip->regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200246 *offset = GPIO_LEVEL_MASK_OFF + mvchip->offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200247 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200248 case MVEBU_GPIO_SOC_VARIANT_MV78200:
249 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200250 *map = mvchip->regs;
251 *offset = GPIO_LEVEL_MASK_MV78200_OFF(cpu);
252 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200253 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
254 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200255 *map = mvchip->percpu_regs;
256 *offset = GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu);
257 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200258 default:
259 BUG();
260 }
261}
262
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200263static u32
264mvebu_gpio_read_level_mask(struct mvebu_gpio_chip *mvchip)
265{
266 struct regmap *map;
267 unsigned int offset;
268 u32 val;
269
270 mvebu_gpioreg_level_mask(mvchip, &map, &offset);
271 regmap_read(map, offset, &val);
272
273 return val;
274}
275
276static void
277mvebu_gpio_write_level_mask(struct mvebu_gpio_chip *mvchip, u32 val)
278{
279 struct regmap *map;
280 unsigned int offset;
281
282 mvebu_gpioreg_level_mask(mvchip, &map, &offset);
283 regmap_write(map, offset, val);
284}
285
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200286/*
Baruch Siach48f32a82020-12-02 09:15:34 +0200287 * Functions returning offsets of individual registers for a given
Andrew Lunn757642f2017-04-14 17:40:52 +0200288 * PWM controller.
289 */
Baruch Siach48f32a82020-12-02 09:15:34 +0200290static unsigned int mvebu_pwmreg_blink_on_duration(struct mvebu_pwm *mvpwm)
Andrew Lunn757642f2017-04-14 17:40:52 +0200291{
Baruch Siach85b7d8a2021-01-11 13:46:27 +0200292 return mvpwm->offset + PWM_BLINK_ON_DURATION_OFF;
Andrew Lunn757642f2017-04-14 17:40:52 +0200293}
294
Baruch Siach48f32a82020-12-02 09:15:34 +0200295static unsigned int mvebu_pwmreg_blink_off_duration(struct mvebu_pwm *mvpwm)
Andrew Lunn757642f2017-04-14 17:40:52 +0200296{
Baruch Siach85b7d8a2021-01-11 13:46:27 +0200297 return mvpwm->offset + PWM_BLINK_OFF_DURATION_OFF;
Andrew Lunn757642f2017-04-14 17:40:52 +0200298}
299
300/*
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200301 * Functions implementing the gpio_chip methods
302 */
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100303static void mvebu_gpio_set(struct gpio_chip *chip, unsigned int pin, int value)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200304{
Linus Walleijbbe76002015-12-07 11:09:24 +0100305 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200306
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200307 regmap_update_bits(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200308 BIT(pin), value ? BIT(pin) : 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200309}
310
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100311static int mvebu_gpio_get(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200312{
Linus Walleijbbe76002015-12-07 11:09:24 +0100313 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200314 u32 u;
315
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200316 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200317
318 if (u & BIT(pin)) {
319 u32 data_in, in_pol;
320
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200321 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset,
322 &data_in);
323 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
324 &in_pol);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200325 u = data_in ^ in_pol;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200326 } else {
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200327 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &u);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200328 }
329
330 return (u >> pin) & 1;
331}
332
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100333static void mvebu_gpio_blink(struct gpio_chip *chip, unsigned int pin,
334 int value)
Jamie Lentine9133762012-10-28 12:23:24 +0000335{
Linus Walleijbbe76002015-12-07 11:09:24 +0100336 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Jamie Lentine9133762012-10-28 12:23:24 +0000337
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200338 regmap_update_bits(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200339 BIT(pin), value ? BIT(pin) : 0);
Jamie Lentine9133762012-10-28 12:23:24 +0000340}
341
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100342static int mvebu_gpio_direction_input(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200343{
Linus Walleijbbe76002015-12-07 11:09:24 +0100344 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200345 int ret;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200346
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100347 /*
348 * Check with the pinctrl driver whether this pin is usable as
349 * an input GPIO
350 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200351 ret = pinctrl_gpio_direction_input(chip->base + pin);
352 if (ret)
353 return ret;
354
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200355 regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
Gregory CLEMENT43a2dce2017-06-09 12:09:17 +0200356 BIT(pin), BIT(pin));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200357
358 return 0;
359}
360
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100361static int mvebu_gpio_direction_output(struct gpio_chip *chip, unsigned int pin,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200362 int value)
363{
Linus Walleijbbe76002015-12-07 11:09:24 +0100364 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200365 int ret;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200366
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100367 /*
368 * Check with the pinctrl driver whether this pin is usable as
369 * an output GPIO
370 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200371 ret = pinctrl_gpio_direction_output(chip->base + pin);
372 if (ret)
373 return ret;
374
Jamie Lentine9133762012-10-28 12:23:24 +0000375 mvebu_gpio_blink(chip, pin, 0);
Thomas Petazzonic57d75c2012-10-23 10:17:05 +0200376 mvebu_gpio_set(chip, pin, value);
377
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200378 regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200379 BIT(pin), 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200380
381 return 0;
382}
383
Baruch Siache8dacf52019-01-10 14:26:21 +0200384static int mvebu_gpio_get_direction(struct gpio_chip *chip, unsigned int pin)
385{
386 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
387 u32 u;
388
389 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
390
Matti Vaittinene42615e2019-11-06 10:54:12 +0200391 if (u & BIT(pin))
392 return GPIO_LINE_DIRECTION_IN;
393
394 return GPIO_LINE_DIRECTION_OUT;
Baruch Siache8dacf52019-01-10 14:26:21 +0200395}
396
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100397static int mvebu_gpio_to_irq(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200398{
Linus Walleijbbe76002015-12-07 11:09:24 +0100399 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Ralph Sennhauser163ad362017-03-16 07:33:59 +0100400
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200401 return irq_create_mapping(mvchip->domain, pin);
402}
403
404/*
405 * Functions implementing the irq_chip methods
406 */
407static void mvebu_gpio_irq_ack(struct irq_data *d)
408{
409 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
410 struct mvebu_gpio_chip *mvchip = gc->private;
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600411 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200412
413 irq_gc_lock(gc);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200414 mvebu_gpio_write_edge_cause(mvchip, ~mask);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200415 irq_gc_unlock(gc);
416}
417
418static void mvebu_gpio_edge_irq_mask(struct irq_data *d)
419{
420 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
421 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200422 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600423 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200424
425 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200426 ct->mask_cache_priv &= ~mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200427 mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200428 irq_gc_unlock(gc);
429}
430
431static void mvebu_gpio_edge_irq_unmask(struct irq_data *d)
432{
433 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
434 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200435 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600436 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200437
438 irq_gc_lock(gc);
Maxim Kiselevd5331ec2020-01-15 10:38:11 +0300439 mvebu_gpio_write_edge_cause(mvchip, ~mask);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200440 ct->mask_cache_priv |= mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200441 mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200442 irq_gc_unlock(gc);
443}
444
445static void mvebu_gpio_level_irq_mask(struct irq_data *d)
446{
447 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
448 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200449 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600450 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200451
452 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200453 ct->mask_cache_priv &= ~mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200454 mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200455 irq_gc_unlock(gc);
456}
457
458static void mvebu_gpio_level_irq_unmask(struct irq_data *d)
459{
460 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
461 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200462 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600463 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200464
465 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200466 ct->mask_cache_priv |= mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200467 mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200468 irq_gc_unlock(gc);
469}
470
471/*****************************************************************************
472 * MVEBU GPIO IRQ
473 *
474 * GPIO_IN_POL register controls whether GPIO_DATA_IN will hold the same
475 * value of the line or the opposite value.
476 *
477 * Level IRQ handlers: DATA_IN is used directly as cause register.
Andrew Lunna4319a62015-01-10 00:34:47 +0100478 * Interrupt are masked by LEVEL_MASK registers.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200479 * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
Andrew Lunna4319a62015-01-10 00:34:47 +0100480 * Interrupt are masked by EDGE_MASK registers.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200481 * Both-edge handlers: Similar to regular Edge handlers, but also swaps
Andrew Lunna4319a62015-01-10 00:34:47 +0100482 * the polarity to catch the next line transaction.
483 * This is a race condition that might not perfectly
484 * work on some use cases.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200485 *
486 * Every eight GPIO lines are grouped (OR'ed) before going up to main
487 * cause register.
488 *
Andrew Lunna4319a62015-01-10 00:34:47 +0100489 * EDGE cause mask
490 * data-in /--------| |-----| |----\
491 * -----| |----- ---- to main cause reg
492 * X \----------------| |----/
493 * polarity LEVEL mask
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200494 *
495 ****************************************************************************/
496
497static int mvebu_gpio_irq_set_type(struct irq_data *d, unsigned int type)
498{
499 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
500 struct irq_chip_type *ct = irq_data_get_chip_type(d);
501 struct mvebu_gpio_chip *mvchip = gc->private;
502 int pin;
503 u32 u;
504
505 pin = d->hwirq;
506
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200507 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200508 if ((u & BIT(pin)) == 0)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200509 return -EINVAL;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200510
511 type &= IRQ_TYPE_SENSE_MASK;
512 if (type == IRQ_TYPE_NONE)
513 return -EINVAL;
514
515 /* Check if we need to change chip and handler */
516 if (!(ct->type & type))
517 if (irq_setup_alt_chip(d, type))
518 return -EINVAL;
519
520 /*
521 * Configure interrupt polarity.
522 */
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100523 switch (type) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200524 case IRQ_TYPE_EDGE_RISING:
525 case IRQ_TYPE_LEVEL_HIGH:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200526 regmap_update_bits(mvchip->regs,
527 GPIO_IN_POL_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200528 BIT(pin), 0);
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800529 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200530 case IRQ_TYPE_EDGE_FALLING:
531 case IRQ_TYPE_LEVEL_LOW:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200532 regmap_update_bits(mvchip->regs,
533 GPIO_IN_POL_OFF + mvchip->offset,
Gregory CLEMENT43a2dce2017-06-09 12:09:17 +0200534 BIT(pin), BIT(pin));
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800535 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200536 case IRQ_TYPE_EDGE_BOTH: {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200537 u32 data_in, in_pol, val;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200538
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200539 regmap_read(mvchip->regs,
540 GPIO_IN_POL_OFF + mvchip->offset, &in_pol);
541 regmap_read(mvchip->regs,
542 GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200543
544 /*
545 * set initial polarity based on current input level
546 */
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200547 if ((data_in ^ in_pol) & BIT(pin))
548 val = BIT(pin); /* falling */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200549 else
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200550 val = 0; /* raising */
551
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200552 regmap_update_bits(mvchip->regs,
553 GPIO_IN_POL_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200554 BIT(pin), val);
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800555 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200556 }
557 }
558 return 0;
559}
560
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200561static void mvebu_gpio_irq_handler(struct irq_desc *desc)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200562{
Jiang Liu476f8b42015-06-04 12:13:15 +0800563 struct mvebu_gpio_chip *mvchip = irq_desc_get_handler_data(desc);
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100564 struct irq_chip *chip = irq_desc_get_chip(desc);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200565 u32 cause, type, data_in, level_mask, edge_cause, edge_mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200566 int i;
567
568 if (mvchip == NULL)
569 return;
570
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100571 chained_irq_enter(chip, desc);
572
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200573 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200574 level_mask = mvebu_gpio_read_level_mask(mvchip);
575 edge_cause = mvebu_gpio_read_edge_cause(mvchip);
576 edge_mask = mvebu_gpio_read_edge_mask(mvchip);
577
Gregory CLEMENT3f13b6a2017-07-12 13:22:29 +0200578 cause = (data_in & level_mask) | (edge_cause & edge_mask);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200579
580 for (i = 0; i < mvchip->chip.ngpio; i++) {
581 int irq;
582
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600583 irq = irq_find_mapping(mvchip->domain, i);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200584
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +0100585 if (!(cause & BIT(i)))
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200586 continue;
587
Javier Martinez Canillasfb90c222013-06-14 18:40:44 +0200588 type = irq_get_trigger_type(irq);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200589 if ((type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
590 /* Swap polarity (race with GPIO line) */
591 u32 polarity;
592
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200593 regmap_read(mvchip->regs,
594 GPIO_IN_POL_OFF + mvchip->offset,
595 &polarity);
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +0100596 polarity ^= BIT(i);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200597 regmap_write(mvchip->regs,
598 GPIO_IN_POL_OFF + mvchip->offset,
599 polarity);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200600 }
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100601
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200602 generic_handle_irq(irq);
603 }
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100604
605 chained_irq_exit(chip, desc);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200606}
607
Baruch Siach48f32a82020-12-02 09:15:34 +0200608static const struct regmap_config mvebu_gpio_regmap_config = {
609 .reg_bits = 32,
610 .reg_stride = 4,
611 .val_bits = 32,
612 .fast_io = true,
613};
614
Andrew Lunn757642f2017-04-14 17:40:52 +0200615/*
616 * Functions implementing the pwm_chip methods
617 */
618static struct mvebu_pwm *to_mvebu_pwm(struct pwm_chip *chip)
619{
620 return container_of(chip, struct mvebu_pwm, chip);
621}
622
623static int mvebu_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm)
624{
625 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
626 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
627 struct gpio_desc *desc;
628 unsigned long flags;
629 int ret = 0;
630
631 spin_lock_irqsave(&mvpwm->lock, flags);
632
633 if (mvpwm->gpiod) {
634 ret = -EBUSY;
635 } else {
Linus Walleijba78d832018-04-13 15:40:45 +0200636 desc = gpiochip_request_own_desc(&mvchip->chip,
Linus Walleij5923ea62019-04-26 14:40:18 +0200637 pwm->hwpwm, "mvebu-pwm",
638 GPIO_ACTIVE_HIGH,
639 GPIOD_OUT_LOW);
Linus Walleijba78d832018-04-13 15:40:45 +0200640 if (IS_ERR(desc)) {
641 ret = PTR_ERR(desc);
Andrew Lunn757642f2017-04-14 17:40:52 +0200642 goto out;
643 }
644
Andrew Lunn757642f2017-04-14 17:40:52 +0200645 mvpwm->gpiod = desc;
646 }
647out:
648 spin_unlock_irqrestore(&mvpwm->lock, flags);
649 return ret;
650}
651
652static void mvebu_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
653{
654 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
655 unsigned long flags;
656
657 spin_lock_irqsave(&mvpwm->lock, flags);
Linus Walleijba78d832018-04-13 15:40:45 +0200658 gpiochip_free_own_desc(mvpwm->gpiod);
Andrew Lunn757642f2017-04-14 17:40:52 +0200659 mvpwm->gpiod = NULL;
660 spin_unlock_irqrestore(&mvpwm->lock, flags);
661}
662
663static void mvebu_pwm_get_state(struct pwm_chip *chip,
664 struct pwm_device *pwm,
665 struct pwm_state *state) {
666
667 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
668 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
669 unsigned long long val;
670 unsigned long flags;
671 u32 u;
672
673 spin_lock_irqsave(&mvpwm->lock, flags);
674
Baruch Siach48f32a82020-12-02 09:15:34 +0200675 regmap_read(mvpwm->regs, mvebu_pwmreg_blink_on_duration(mvpwm), &u);
Baruch Siach0b68d02b2021-01-20 18:16:28 +0200676 /* Hardware treats zero as 2^32. See mvebu_pwm_apply(). */
677 if (u > 0)
678 val = u;
Andrew Lunn757642f2017-04-14 17:40:52 +0200679 else
Baruch Siach0b68d02b2021-01-20 18:16:28 +0200680 val = UINT_MAX + 1ULL;
681 state->duty_cycle = DIV_ROUND_UP_ULL(val * NSEC_PER_SEC,
682 mvpwm->clk_rate);
Andrew Lunn757642f2017-04-14 17:40:52 +0200683
Baruch Siach48f32a82020-12-02 09:15:34 +0200684 regmap_read(mvpwm->regs, mvebu_pwmreg_blink_off_duration(mvpwm), &u);
Baruch Siach0b68d02b2021-01-20 18:16:28 +0200685 /* period = on + off duration */
686 if (u > 0)
687 val += u;
Baruch Siache73b0102021-01-17 15:17:02 +0200688 else
Baruch Siach0b68d02b2021-01-20 18:16:28 +0200689 val += UINT_MAX + 1ULL;
690 state->period = DIV_ROUND_UP_ULL(val * NSEC_PER_SEC, mvpwm->clk_rate);
Andrew Lunn757642f2017-04-14 17:40:52 +0200691
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200692 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &u);
Andrew Lunn757642f2017-04-14 17:40:52 +0200693 if (u)
694 state->enabled = true;
695 else
696 state->enabled = false;
697
698 spin_unlock_irqrestore(&mvpwm->lock, flags);
699}
700
701static int mvebu_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
Uwe Kleine-König71523d12019-08-24 17:37:07 +0200702 const struct pwm_state *state)
Andrew Lunn757642f2017-04-14 17:40:52 +0200703{
704 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
705 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
706 unsigned long long val;
707 unsigned long flags;
708 unsigned int on, off;
709
710 val = (unsigned long long) mvpwm->clk_rate * state->duty_cycle;
711 do_div(val, NSEC_PER_SEC);
Baruch Siach0b68d02b2021-01-20 18:16:28 +0200712 if (val > UINT_MAX + 1ULL)
Andrew Lunn757642f2017-04-14 17:40:52 +0200713 return -EINVAL;
Baruch Siach0b68d02b2021-01-20 18:16:28 +0200714 /*
715 * Zero on/off values don't work as expected. Experimentation shows
716 * that zero value is treated as 2^32. This behavior is not documented.
717 */
718 if (val == UINT_MAX + 1ULL)
719 on = 0;
720 else if (val)
Andrew Lunn757642f2017-04-14 17:40:52 +0200721 on = val;
722 else
723 on = 1;
724
Baruch Siachaa37e272021-01-20 18:16:25 +0200725 val = (unsigned long long) mvpwm->clk_rate * state->period;
Andrew Lunn757642f2017-04-14 17:40:52 +0200726 do_div(val, NSEC_PER_SEC);
Baruch Siachaa37e272021-01-20 18:16:25 +0200727 val -= on;
Baruch Siach0b68d02b2021-01-20 18:16:28 +0200728 if (val > UINT_MAX + 1ULL)
Andrew Lunn757642f2017-04-14 17:40:52 +0200729 return -EINVAL;
Baruch Siach0b68d02b2021-01-20 18:16:28 +0200730 if (val == UINT_MAX + 1ULL)
731 off = 0;
732 else if (val)
Andrew Lunn757642f2017-04-14 17:40:52 +0200733 off = val;
734 else
735 off = 1;
736
737 spin_lock_irqsave(&mvpwm->lock, flags);
738
Baruch Siach48f32a82020-12-02 09:15:34 +0200739 regmap_write(mvpwm->regs, mvebu_pwmreg_blink_on_duration(mvpwm), on);
740 regmap_write(mvpwm->regs, mvebu_pwmreg_blink_off_duration(mvpwm), off);
Andrew Lunn757642f2017-04-14 17:40:52 +0200741 if (state->enabled)
742 mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 1);
743 else
744 mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 0);
745
746 spin_unlock_irqrestore(&mvpwm->lock, flags);
747
748 return 0;
749}
750
751static const struct pwm_ops mvebu_pwm_ops = {
752 .request = mvebu_pwm_request,
753 .free = mvebu_pwm_free,
754 .get_state = mvebu_pwm_get_state,
755 .apply = mvebu_pwm_apply,
756 .owner = THIS_MODULE,
757};
758
759static void __maybe_unused mvebu_pwm_suspend(struct mvebu_gpio_chip *mvchip)
760{
761 struct mvebu_pwm *mvpwm = mvchip->mvpwm;
762
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200763 regmap_read(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200764 &mvpwm->blink_select);
Baruch Siach48f32a82020-12-02 09:15:34 +0200765 regmap_read(mvpwm->regs, mvebu_pwmreg_blink_on_duration(mvpwm),
766 &mvpwm->blink_on_duration);
767 regmap_read(mvpwm->regs, mvebu_pwmreg_blink_off_duration(mvpwm),
768 &mvpwm->blink_off_duration);
Andrew Lunn757642f2017-04-14 17:40:52 +0200769}
770
771static void __maybe_unused mvebu_pwm_resume(struct mvebu_gpio_chip *mvchip)
772{
773 struct mvebu_pwm *mvpwm = mvchip->mvpwm;
774
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200775 regmap_write(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200776 mvpwm->blink_select);
Baruch Siach48f32a82020-12-02 09:15:34 +0200777 regmap_write(mvpwm->regs, mvebu_pwmreg_blink_on_duration(mvpwm),
778 mvpwm->blink_on_duration);
779 regmap_write(mvpwm->regs, mvebu_pwmreg_blink_off_duration(mvpwm),
780 mvpwm->blink_off_duration);
Andrew Lunn757642f2017-04-14 17:40:52 +0200781}
782
783static int mvebu_pwm_probe(struct platform_device *pdev,
784 struct mvebu_gpio_chip *mvchip,
785 int id)
786{
787 struct device *dev = &pdev->dev;
788 struct mvebu_pwm *mvpwm;
Baruch Siach48f32a82020-12-02 09:15:34 +0200789 void __iomem *base;
Baruch Siach85b7d8a2021-01-11 13:46:27 +0200790 u32 offset;
Andrew Lunn757642f2017-04-14 17:40:52 +0200791 u32 set;
792
Baruch Siach85b7d8a2021-01-11 13:46:27 +0200793 if (of_device_is_compatible(mvchip->chip.of_node,
794 "marvell,armada-370-gpio")) {
795 /*
796 * There are only two sets of PWM configuration registers for
797 * all the GPIO lines on those SoCs which this driver reserves
798 * for the first two GPIO chips. So if the resource is missing
799 * we can't treat it as an error.
800 */
801 if (!platform_get_resource_byname(pdev, IORESOURCE_MEM, "pwm"))
802 return 0;
803 offset = 0;
804 } else if (mvchip->soc_variant == MVEBU_GPIO_SOC_VARIANT_A8K) {
805 int ret = of_property_read_u32(dev->of_node,
806 "marvell,pwm-offset", &offset);
807 if (ret < 0)
808 return 0;
809 } else {
Andrew Lunn757642f2017-04-14 17:40:52 +0200810 return 0;
Baruch Siach85b7d8a2021-01-11 13:46:27 +0200811 }
Sascha Hauer19c26d92020-04-17 11:21:57 +0200812
Uwe Kleine-Königc8da6422018-12-17 09:43:13 +0100813 if (IS_ERR(mvchip->clk))
814 return PTR_ERR(mvchip->clk);
815
Andrew Lunn757642f2017-04-14 17:40:52 +0200816 mvpwm = devm_kzalloc(dev, sizeof(struct mvebu_pwm), GFP_KERNEL);
817 if (!mvpwm)
818 return -ENOMEM;
819 mvchip->mvpwm = mvpwm;
820 mvpwm->mvchip = mvchip;
Baruch Siach85b7d8a2021-01-11 13:46:27 +0200821 mvpwm->offset = offset;
Andrew Lunn757642f2017-04-14 17:40:52 +0200822
Baruch Siach85b7d8a2021-01-11 13:46:27 +0200823 if (mvchip->soc_variant == MVEBU_GPIO_SOC_VARIANT_A8K) {
824 mvpwm->regs = mvchip->regs;
Baruch Siach48f32a82020-12-02 09:15:34 +0200825
Baruch Siach85b7d8a2021-01-11 13:46:27 +0200826 switch (mvchip->offset) {
827 case AP80X_GPIO0_OFF_A8K:
828 case CP11X_GPIO0_OFF_A8K:
829 /* Blink counter A */
830 set = 0;
831 break;
832 case CP11X_GPIO1_OFF_A8K:
833 /* Blink counter B */
834 set = U32_MAX;
835 mvpwm->offset += PWM_BLINK_COUNTER_B_OFF;
836 break;
837 default:
838 return -EINVAL;
839 }
840 } else {
841 base = devm_platform_ioremap_resource_byname(pdev, "pwm");
842 if (IS_ERR(base))
843 return PTR_ERR(base);
844
845 mvpwm->regs = devm_regmap_init_mmio(&pdev->dev, base,
846 &mvebu_gpio_regmap_config);
847 if (IS_ERR(mvpwm->regs))
848 return PTR_ERR(mvpwm->regs);
849
850 /*
851 * Use set A for lines of GPIO chip with id 0, B for GPIO chip
852 * with id 1. Don't allow further GPIO chips to be used for PWM.
853 */
854 if (id == 0)
855 set = 0;
856 else if (id == 1)
857 set = U32_MAX;
858 else
859 return -EINVAL;
860 }
861
862 regmap_write(mvchip->regs,
863 GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset, set);
Andrew Lunn757642f2017-04-14 17:40:52 +0200864
865 mvpwm->clk_rate = clk_get_rate(mvchip->clk);
866 if (!mvpwm->clk_rate) {
867 dev_err(dev, "failed to get clock rate\n");
868 return -EINVAL;
869 }
870
871 mvpwm->chip.dev = dev;
872 mvpwm->chip.ops = &mvebu_pwm_ops;
873 mvpwm->chip.npwm = mvchip->chip.ngpio;
Richard Genoudfc7a9062017-06-01 14:18:26 +0200874 /*
875 * There may already be some PWM allocated, so we can't force
876 * mvpwm->chip.base to a fixed point like mvchip->chip.base.
877 * So, we let pwmchip_add() do the numbering and take the next free
878 * region.
879 */
880 mvpwm->chip.base = -1;
Andrew Lunn757642f2017-04-14 17:40:52 +0200881
882 spin_lock_init(&mvpwm->lock);
883
884 return pwmchip_add(&mvpwm->chip);
885}
886
Simon Guinota4ba5e12013-03-24 15:45:29 +0100887#ifdef CONFIG_DEBUG_FS
888#include <linux/seq_file.h>
889
890static void mvebu_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
891{
Linus Walleijbbe76002015-12-07 11:09:24 +0100892 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Simon Guinota4ba5e12013-03-24 15:45:29 +0100893 u32 out, io_conf, blink, in_pol, data_in, cause, edg_msk, lvl_msk;
Andy Shevchenko86661fd2020-06-15 18:05:43 +0300894 const char *label;
Simon Guinota4ba5e12013-03-24 15:45:29 +0100895 int i;
896
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200897 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &out);
898 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &io_conf);
899 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &blink);
900 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset, &in_pol);
901 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200902 cause = mvebu_gpio_read_edge_cause(mvchip);
903 edg_msk = mvebu_gpio_read_edge_mask(mvchip);
904 lvl_msk = mvebu_gpio_read_level_mask(mvchip);
Simon Guinota4ba5e12013-03-24 15:45:29 +0100905
Andy Shevchenko86661fd2020-06-15 18:05:43 +0300906 for_each_requested_gpio(chip, i, label) {
Simon Guinota4ba5e12013-03-24 15:45:29 +0100907 u32 msk;
908 bool is_out;
909
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +0100910 msk = BIT(i);
Simon Guinota4ba5e12013-03-24 15:45:29 +0100911 is_out = !(io_conf & msk);
912
913 seq_printf(s, " gpio-%-3d (%-20.20s)", chip->base + i, label);
914
915 if (is_out) {
916 seq_printf(s, " out %s %s\n",
917 out & msk ? "hi" : "lo",
918 blink & msk ? "(blink )" : "");
919 continue;
920 }
921
922 seq_printf(s, " in %s (act %s) - IRQ",
923 (data_in ^ in_pol) & msk ? "hi" : "lo",
924 in_pol & msk ? "lo" : "hi");
925 if (!((edg_msk | lvl_msk) & msk)) {
Andrew Lunna4319a62015-01-10 00:34:47 +0100926 seq_puts(s, " disabled\n");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100927 continue;
928 }
929 if (edg_msk & msk)
Andrew Lunna4319a62015-01-10 00:34:47 +0100930 seq_puts(s, " edge ");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100931 if (lvl_msk & msk)
Andrew Lunna4319a62015-01-10 00:34:47 +0100932 seq_puts(s, " level");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100933 seq_printf(s, " (%s)\n", cause & msk ? "pending" : "clear ");
934 }
935}
936#else
937#define mvebu_gpio_dbg_show NULL
938#endif
939
Jingoo Han271b17b2014-05-07 18:06:08 +0900940static const struct of_device_id mvebu_gpio_of_match[] = {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200941 {
942 .compatible = "marvell,orion-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100943 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200944 },
945 {
946 .compatible = "marvell,mv78200-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100947 .data = (void *) MVEBU_GPIO_SOC_VARIANT_MV78200,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200948 },
949 {
950 .compatible = "marvell,armadaxp-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100951 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ARMADAXP,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200952 },
953 {
Ralph Sennhauser6c7515c2017-06-01 22:08:20 +0200954 .compatible = "marvell,armada-370-gpio",
Andrew Lunn757642f2017-04-14 17:40:52 +0200955 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
956 },
957 {
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200958 .compatible = "marvell,armada-8k-gpio",
959 .data = (void *) MVEBU_GPIO_SOC_VARIANT_A8K,
960 },
961 {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200962 /* sentinel */
963 },
964};
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200965
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200966static int mvebu_gpio_suspend(struct platform_device *pdev, pm_message_t state)
967{
968 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
969 int i;
970
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200971 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
972 &mvchip->out_reg);
973 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
974 &mvchip->io_conf_reg);
975 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
976 &mvchip->blink_en_reg);
977 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
978 &mvchip->in_pol_reg);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200979
980 switch (mvchip->soc_variant) {
981 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200982 case MVEBU_GPIO_SOC_VARIANT_A8K:
983 regmap_read(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200984 &mvchip->edge_mask_regs[0]);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200985 regmap_read(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200986 &mvchip->level_mask_regs[0]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200987 break;
988 case MVEBU_GPIO_SOC_VARIANT_MV78200:
989 for (i = 0; i < 2; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200990 regmap_read(mvchip->regs,
991 GPIO_EDGE_MASK_MV78200_OFF(i),
992 &mvchip->edge_mask_regs[i]);
993 regmap_read(mvchip->regs,
994 GPIO_LEVEL_MASK_MV78200_OFF(i),
995 &mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200996 }
997 break;
998 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
999 for (i = 0; i < 4; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001000 regmap_read(mvchip->regs,
1001 GPIO_EDGE_MASK_ARMADAXP_OFF(i),
1002 &mvchip->edge_mask_regs[i]);
1003 regmap_read(mvchip->regs,
1004 GPIO_LEVEL_MASK_ARMADAXP_OFF(i),
1005 &mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001006 }
1007 break;
1008 default:
1009 BUG();
1010 }
1011
Andrew Lunn757642f2017-04-14 17:40:52 +02001012 if (IS_ENABLED(CONFIG_PWM))
1013 mvebu_pwm_suspend(mvchip);
1014
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001015 return 0;
1016}
1017
1018static int mvebu_gpio_resume(struct platform_device *pdev)
1019{
1020 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
1021 int i;
1022
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001023 regmap_write(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
1024 mvchip->out_reg);
1025 regmap_write(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
1026 mvchip->io_conf_reg);
1027 regmap_write(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
1028 mvchip->blink_en_reg);
1029 regmap_write(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
1030 mvchip->in_pol_reg);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001031
1032 switch (mvchip->soc_variant) {
1033 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001034 case MVEBU_GPIO_SOC_VARIANT_A8K:
1035 regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001036 mvchip->edge_mask_regs[0]);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001037 regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001038 mvchip->level_mask_regs[0]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001039 break;
1040 case MVEBU_GPIO_SOC_VARIANT_MV78200:
1041 for (i = 0; i < 2; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001042 regmap_write(mvchip->regs,
1043 GPIO_EDGE_MASK_MV78200_OFF(i),
1044 mvchip->edge_mask_regs[i]);
1045 regmap_write(mvchip->regs,
1046 GPIO_LEVEL_MASK_MV78200_OFF(i),
1047 mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001048 }
1049 break;
1050 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
1051 for (i = 0; i < 4; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001052 regmap_write(mvchip->regs,
1053 GPIO_EDGE_MASK_ARMADAXP_OFF(i),
1054 mvchip->edge_mask_regs[i]);
1055 regmap_write(mvchip->regs,
1056 GPIO_LEVEL_MASK_ARMADAXP_OFF(i),
1057 mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001058 }
1059 break;
1060 default:
1061 BUG();
1062 }
1063
Andrew Lunn757642f2017-04-14 17:40:52 +02001064 if (IS_ENABLED(CONFIG_PWM))
1065 mvebu_pwm_resume(mvchip);
1066
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001067 return 0;
1068}
1069
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001070static int mvebu_gpio_probe_raw(struct platform_device *pdev,
1071 struct mvebu_gpio_chip *mvchip)
1072{
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001073 void __iomem *base;
1074
Enrico Weigelt, metux IT consultdc02a0c2019-03-11 19:55:00 +01001075 base = devm_platform_ioremap_resource(pdev, 0);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001076 if (IS_ERR(base))
1077 return PTR_ERR(base);
1078
1079 mvchip->regs = devm_regmap_init_mmio(&pdev->dev, base,
1080 &mvebu_gpio_regmap_config);
1081 if (IS_ERR(mvchip->regs))
1082 return PTR_ERR(mvchip->regs);
1083
1084 /*
1085 * For the legacy SoCs, the regmap directly maps to the GPIO
1086 * registers, so no offset is needed.
1087 */
1088 mvchip->offset = 0;
1089
1090 /*
1091 * The Armada XP has a second range of registers for the
1092 * per-CPU registers
1093 */
1094 if (mvchip->soc_variant == MVEBU_GPIO_SOC_VARIANT_ARMADAXP) {
Enrico Weigelt, metux IT consultdc02a0c2019-03-11 19:55:00 +01001095 base = devm_platform_ioremap_resource(pdev, 1);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001096 if (IS_ERR(base))
1097 return PTR_ERR(base);
1098
1099 mvchip->percpu_regs =
1100 devm_regmap_init_mmio(&pdev->dev, base,
1101 &mvebu_gpio_regmap_config);
1102 if (IS_ERR(mvchip->percpu_regs))
1103 return PTR_ERR(mvchip->percpu_regs);
1104 }
1105
1106 return 0;
1107}
1108
1109static int mvebu_gpio_probe_syscon(struct platform_device *pdev,
1110 struct mvebu_gpio_chip *mvchip)
1111{
1112 mvchip->regs = syscon_node_to_regmap(pdev->dev.parent->of_node);
1113 if (IS_ERR(mvchip->regs))
1114 return PTR_ERR(mvchip->regs);
1115
1116 if (of_property_read_u32(pdev->dev.of_node, "offset", &mvchip->offset))
1117 return -EINVAL;
1118
1119 return 0;
1120}
1121
Bill Pemberton38363092012-11-19 13:22:34 -05001122static int mvebu_gpio_probe(struct platform_device *pdev)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001123{
1124 struct mvebu_gpio_chip *mvchip;
1125 const struct of_device_id *match;
1126 struct device_node *np = pdev->dev.of_node;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001127 struct irq_chip_generic *gc;
1128 struct irq_chip_type *ct;
1129 unsigned int ngpios;
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001130 bool have_irqs;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001131 int soc_variant;
1132 int i, cpu, id;
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001133 int err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001134
1135 match = of_match_device(mvebu_gpio_of_match, &pdev->dev);
1136 if (match)
Russell Kingf0d50462017-01-10 22:53:28 +00001137 soc_variant = (unsigned long) match->data;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001138 else
1139 soc_variant = MVEBU_GPIO_SOC_VARIANT_ORION;
1140
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001141 /* Some gpio controllers do not provide irq support */
Peng Fan0c216392019-12-04 09:24:35 +00001142 err = platform_irq_count(pdev);
1143 if (err < 0)
1144 return err;
1145
1146 have_irqs = err != 0;
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001147
Andrew Lunna4319a62015-01-10 00:34:47 +01001148 mvchip = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_gpio_chip),
1149 GFP_KERNEL);
Jingoo Han6c8365f2014-04-29 17:38:21 +09001150 if (!mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001151 return -ENOMEM;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001152
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001153 platform_set_drvdata(pdev, mvchip);
1154
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001155 if (of_property_read_u32(pdev->dev.of_node, "ngpios", &ngpios)) {
1156 dev_err(&pdev->dev, "Missing ngpios OF property\n");
1157 return -ENODEV;
1158 }
1159
1160 id = of_alias_get_id(pdev->dev.of_node, "gpio");
1161 if (id < 0) {
1162 dev_err(&pdev->dev, "Couldn't get OF id\n");
1163 return id;
1164 }
1165
Andrew Lunn757642f2017-04-14 17:40:52 +02001166 mvchip->clk = devm_clk_get(&pdev->dev, NULL);
Andrew Lunnde887472013-02-03 11:34:26 +01001167 /* Not all SoCs require a clock.*/
Andrew Lunn757642f2017-04-14 17:40:52 +02001168 if (!IS_ERR(mvchip->clk))
1169 clk_prepare_enable(mvchip->clk);
Andrew Lunnde887472013-02-03 11:34:26 +01001170
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001171 mvchip->soc_variant = soc_variant;
1172 mvchip->chip.label = dev_name(&pdev->dev);
Linus Walleij58383c782015-11-04 09:56:26 +01001173 mvchip->chip.parent = &pdev->dev;
Jonas Gorski203f0da2015-10-11 17:34:16 +02001174 mvchip->chip.request = gpiochip_generic_request;
1175 mvchip->chip.free = gpiochip_generic_free;
Baruch Siache8dacf52019-01-10 14:26:21 +02001176 mvchip->chip.get_direction = mvebu_gpio_get_direction;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001177 mvchip->chip.direction_input = mvebu_gpio_direction_input;
1178 mvchip->chip.get = mvebu_gpio_get;
1179 mvchip->chip.direction_output = mvebu_gpio_direction_output;
1180 mvchip->chip.set = mvebu_gpio_set;
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001181 if (have_irqs)
1182 mvchip->chip.to_irq = mvebu_gpio_to_irq;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001183 mvchip->chip.base = id * MVEBU_MAX_GPIO_PER_BANK;
1184 mvchip->chip.ngpio = ngpios;
Linus Walleij9fb1f392013-12-04 14:42:46 +01001185 mvchip->chip.can_sleep = false;
Simon Guinota4ba5e12013-03-24 15:45:29 +01001186 mvchip->chip.dbg_show = mvebu_gpio_dbg_show;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001187
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001188 if (soc_variant == MVEBU_GPIO_SOC_VARIANT_A8K)
1189 err = mvebu_gpio_probe_syscon(pdev, mvchip);
1190 else
1191 err = mvebu_gpio_probe_raw(pdev, mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001192
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001193 if (err)
1194 return err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001195
1196 /*
1197 * Mask and clear GPIO interrupts.
1198 */
Laurent Navetf4dcd2d92013-03-20 13:15:56 +01001199 switch (soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001200 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001201 case MVEBU_GPIO_SOC_VARIANT_A8K:
1202 regmap_write(mvchip->regs,
1203 GPIO_EDGE_CAUSE_OFF + mvchip->offset, 0);
1204 regmap_write(mvchip->regs,
1205 GPIO_EDGE_MASK_OFF + mvchip->offset, 0);
1206 regmap_write(mvchip->regs,
1207 GPIO_LEVEL_MASK_OFF + mvchip->offset, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001208 break;
1209 case MVEBU_GPIO_SOC_VARIANT_MV78200:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001210 regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001211 for (cpu = 0; cpu < 2; cpu++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001212 regmap_write(mvchip->regs,
1213 GPIO_EDGE_MASK_MV78200_OFF(cpu), 0);
1214 regmap_write(mvchip->regs,
1215 GPIO_LEVEL_MASK_MV78200_OFF(cpu), 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001216 }
1217 break;
1218 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001219 regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0);
1220 regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF, 0);
1221 regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001222 for (cpu = 0; cpu < 4; cpu++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001223 regmap_write(mvchip->percpu_regs,
1224 GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu), 0);
1225 regmap_write(mvchip->percpu_regs,
1226 GPIO_EDGE_MASK_ARMADAXP_OFF(cpu), 0);
1227 regmap_write(mvchip->percpu_regs,
1228 GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu), 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001229 }
1230 break;
1231 default:
1232 BUG();
1233 }
1234
Laxman Dewangan00b9ab42016-02-22 17:43:28 +05301235 devm_gpiochip_add_data(&pdev->dev, &mvchip->chip, mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001236
Baruch Siach7ee1a01e2020-12-02 09:15:32 +02001237 /* Some MVEBU SoCs have simple PWM support for GPIO lines */
1238 if (IS_ENABLED(CONFIG_PWM)) {
1239 err = mvebu_pwm_probe(pdev, mvchip, id);
1240 if (err)
1241 return err;
1242 }
1243
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001244 /* Some gpio controllers do not provide irq support */
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001245 if (!have_irqs)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001246 return 0;
1247
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001248 mvchip->domain =
1249 irq_domain_add_linear(np, ngpios, &irq_generic_chip_ops, NULL);
1250 if (!mvchip->domain) {
1251 dev_err(&pdev->dev, "couldn't allocate irq domain %s (DT).\n",
1252 mvchip->chip.label);
Baruch Siach7ee1a01e2020-12-02 09:15:32 +02001253 err = -ENODEV;
1254 goto err_pwm;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001255 }
1256
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001257 err = irq_alloc_domain_generic_chips(
1258 mvchip->domain, ngpios, 2, np->name, handle_level_irq,
1259 IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_LEVEL, 0, 0);
1260 if (err) {
1261 dev_err(&pdev->dev, "couldn't allocate irq chips %s (DT).\n",
1262 mvchip->chip.label);
1263 goto err_domain;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001264 }
1265
Ralph Sennhauser899c37e2017-03-16 07:33:57 +01001266 /*
1267 * NOTE: The common accessors cannot be used because of the percpu
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001268 * access to the mask registers
1269 */
1270 gc = irq_get_domain_generic_chip(mvchip->domain, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001271 gc->private = mvchip;
1272 ct = &gc->chip_types[0];
1273 ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
1274 ct->chip.irq_mask = mvebu_gpio_level_irq_mask;
1275 ct->chip.irq_unmask = mvebu_gpio_level_irq_unmask;
1276 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
1277 ct->chip.name = mvchip->chip.label;
1278
1279 ct = &gc->chip_types[1];
1280 ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
1281 ct->chip.irq_ack = mvebu_gpio_irq_ack;
1282 ct->chip.irq_mask = mvebu_gpio_edge_irq_mask;
1283 ct->chip.irq_unmask = mvebu_gpio_edge_irq_unmask;
1284 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
1285 ct->handler = handle_edge_irq;
1286 ct->chip.name = mvchip->chip.label;
1287
Ralph Sennhauser899c37e2017-03-16 07:33:57 +01001288 /*
1289 * Setup the interrupt handlers. Each chip can have up to 4
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001290 * interrupt handlers, with each handler dealing with 8 GPIO
1291 * pins.
1292 */
1293 for (i = 0; i < 4; i++) {
Chris Packham525b0852020-03-13 16:42:44 +13001294 int irq = platform_get_irq_optional(pdev, i);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001295
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001296 if (irq < 0)
1297 continue;
1298 irq_set_chained_handler_and_data(irq, mvebu_gpio_irq_handler,
1299 mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001300 }
1301
1302 return 0;
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001303
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001304err_domain:
1305 irq_domain_remove(mvchip->domain);
Baruch Siach7ee1a01e2020-12-02 09:15:32 +02001306err_pwm:
1307 pwmchip_remove(&mvchip->mvpwm->chip);
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001308
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001309 return err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001310}
1311
1312static struct platform_driver mvebu_gpio_driver = {
1313 .driver = {
Andrew Lunna4319a62015-01-10 00:34:47 +01001314 .name = "mvebu-gpio",
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001315 .of_match_table = mvebu_gpio_of_match,
1316 },
1317 .probe = mvebu_gpio_probe,
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001318 .suspend = mvebu_gpio_suspend,
1319 .resume = mvebu_gpio_resume,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001320};
Paul Gortmakered329f32016-03-27 11:44:45 -04001321builtin_platform_driver(mvebu_gpio_driver);