Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1 | /* |
| 2 | * GPIO driver for Marvell SoCs |
| 3 | * |
| 4 | * Copyright (C) 2012 Marvell |
| 5 | * |
| 6 | * Thomas Petazzoni <thomas.petazzoni@free-electrons.com> |
| 7 | * Andrew Lunn <andrew@lunn.ch> |
| 8 | * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com> |
| 9 | * |
| 10 | * This file is licensed under the terms of the GNU General Public |
| 11 | * License version 2. This program is licensed "as is" without any |
| 12 | * warranty of any kind, whether express or implied. |
| 13 | * |
| 14 | * This driver is a fairly straightforward GPIO driver for the |
| 15 | * complete family of Marvell EBU SoC platforms (Orion, Dove, |
| 16 | * Kirkwood, Discovery, Armada 370/XP). The only complexity of this |
| 17 | * driver is the different register layout that exists between the |
| 18 | * non-SMP platforms (Orion, Dove, Kirkwood, Armada 370) and the SMP |
| 19 | * platforms (MV78200 from the Discovery family and the Armada |
| 20 | * XP). Therefore, this driver handles three variants of the GPIO |
| 21 | * block: |
| 22 | * - the basic variant, called "orion-gpio", with the simplest |
| 23 | * register set. Used on Orion, Dove, Kirkwoord, Armada 370 and |
| 24 | * non-SMP Discovery systems |
| 25 | * - the mv78200 variant for MV78200 Discovery systems. This variant |
| 26 | * turns the edge mask and level mask registers into CPU0 edge |
| 27 | * mask/level mask registers, and adds CPU1 edge mask/level mask |
| 28 | * registers. |
| 29 | * - the armadaxp variant for Armada XP systems. This variant keeps |
| 30 | * the normal cause/edge mask/level mask registers when the global |
| 31 | * interrupts are used, but adds per-CPU cause/edge mask/level mask |
| 32 | * registers n a separate memory area for the per-CPU GPIO |
| 33 | * interrupts. |
| 34 | */ |
| 35 | |
Ralph Sennhauser | d2cabc4 | 2017-03-17 18:44:06 +0100 | [diff] [blame] | 36 | #include <linux/bitops.h> |
Gregory CLEMENT | 6ec015d | 2017-05-19 18:09:20 +0200 | [diff] [blame] | 37 | #include <linux/clk.h> |
| 38 | #include <linux/err.h> |
Linus Walleij | ba78d83 | 2018-04-13 15:40:45 +0200 | [diff] [blame] | 39 | #include <linux/gpio/driver.h> |
| 40 | #include <linux/gpio/consumer.h> |
Linus Walleij | 5923ea6 | 2019-04-26 14:40:18 +0200 | [diff] [blame] | 41 | #include <linux/gpio/machine.h> |
Gregory CLEMENT | 6ec015d | 2017-05-19 18:09:20 +0200 | [diff] [blame] | 42 | #include <linux/init.h> |
| 43 | #include <linux/io.h> |
| 44 | #include <linux/irq.h> |
| 45 | #include <linux/irqchip/chained_irq.h> |
| 46 | #include <linux/irqdomain.h> |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 47 | #include <linux/mfd/syscon.h> |
Gregory CLEMENT | 6ec015d | 2017-05-19 18:09:20 +0200 | [diff] [blame] | 48 | #include <linux/of_device.h> |
Gregory CLEMENT | 6ec015d | 2017-05-19 18:09:20 +0200 | [diff] [blame] | 49 | #include <linux/pinctrl/consumer.h> |
| 50 | #include <linux/platform_device.h> |
| 51 | #include <linux/pwm.h> |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 52 | #include <linux/regmap.h> |
Gregory CLEMENT | 6ec015d | 2017-05-19 18:09:20 +0200 | [diff] [blame] | 53 | #include <linux/slab.h> |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 54 | |
| 55 | /* |
| 56 | * GPIO unit register offsets. |
| 57 | */ |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 58 | #define GPIO_OUT_OFF 0x0000 |
| 59 | #define GPIO_IO_CONF_OFF 0x0004 |
| 60 | #define GPIO_BLINK_EN_OFF 0x0008 |
| 61 | #define GPIO_IN_POL_OFF 0x000c |
| 62 | #define GPIO_DATA_IN_OFF 0x0010 |
| 63 | #define GPIO_EDGE_CAUSE_OFF 0x0014 |
| 64 | #define GPIO_EDGE_MASK_OFF 0x0018 |
| 65 | #define GPIO_LEVEL_MASK_OFF 0x001c |
| 66 | #define GPIO_BLINK_CNT_SELECT_OFF 0x0020 |
| 67 | |
| 68 | /* |
| 69 | * PWM register offsets. |
| 70 | */ |
| 71 | #define PWM_BLINK_ON_DURATION_OFF 0x0 |
| 72 | #define PWM_BLINK_OFF_DURATION_OFF 0x4 |
Baruch Siach | 85b7d8a | 2021-01-11 13:46:27 +0200 | [diff] [blame] | 73 | #define PWM_BLINK_COUNTER_B_OFF 0x8 |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 74 | |
Baruch Siach | 85b7d8a | 2021-01-11 13:46:27 +0200 | [diff] [blame] | 75 | /* Armada 8k variant gpios register offsets */ |
| 76 | #define AP80X_GPIO0_OFF_A8K 0x1040 |
| 77 | #define CP11X_GPIO0_OFF_A8K 0x100 |
| 78 | #define CP11X_GPIO1_OFF_A8K 0x140 |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 79 | |
| 80 | /* The MV78200 has per-CPU registers for edge mask and level mask */ |
Andrew Lunn | a4319a6 | 2015-01-10 00:34:47 +0100 | [diff] [blame] | 81 | #define GPIO_EDGE_MASK_MV78200_OFF(cpu) ((cpu) ? 0x30 : 0x18) |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 82 | #define GPIO_LEVEL_MASK_MV78200_OFF(cpu) ((cpu) ? 0x34 : 0x1C) |
| 83 | |
Ralph Sennhauser | 7077f4c | 2017-03-16 07:33:56 +0100 | [diff] [blame] | 84 | /* |
| 85 | * The Armada XP has per-CPU registers for interrupt cause, interrupt |
Baruch Siach | 64b19f6 | 2020-12-02 09:15:33 +0200 | [diff] [blame] | 86 | * mask and interrupt level mask. Those are in percpu_regs range. |
Ralph Sennhauser | 7077f4c | 2017-03-16 07:33:56 +0100 | [diff] [blame] | 87 | */ |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 88 | #define GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu) ((cpu) * 0x4) |
| 89 | #define GPIO_EDGE_MASK_ARMADAXP_OFF(cpu) (0x10 + (cpu) * 0x4) |
| 90 | #define GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu) (0x20 + (cpu) * 0x4) |
| 91 | |
Andrew Lunn | a4319a6 | 2015-01-10 00:34:47 +0100 | [diff] [blame] | 92 | #define MVEBU_GPIO_SOC_VARIANT_ORION 0x1 |
| 93 | #define MVEBU_GPIO_SOC_VARIANT_MV78200 0x2 |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 94 | #define MVEBU_GPIO_SOC_VARIANT_ARMADAXP 0x3 |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 95 | #define MVEBU_GPIO_SOC_VARIANT_A8K 0x4 |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 96 | |
Andrew Lunn | a4319a6 | 2015-01-10 00:34:47 +0100 | [diff] [blame] | 97 | #define MVEBU_MAX_GPIO_PER_BANK 32 |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 98 | |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 99 | struct mvebu_pwm { |
Baruch Siach | 48f32a8 | 2020-12-02 09:15:34 +0200 | [diff] [blame] | 100 | struct regmap *regs; |
Baruch Siach | 85b7d8a | 2021-01-11 13:46:27 +0200 | [diff] [blame] | 101 | u32 offset; |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 102 | unsigned long clk_rate; |
| 103 | struct gpio_desc *gpiod; |
| 104 | struct pwm_chip chip; |
| 105 | spinlock_t lock; |
| 106 | struct mvebu_gpio_chip *mvchip; |
| 107 | |
| 108 | /* Used to preserve GPIO/PWM registers across suspend/resume */ |
| 109 | u32 blink_select; |
| 110 | u32 blink_on_duration; |
| 111 | u32 blink_off_duration; |
| 112 | }; |
| 113 | |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 114 | struct mvebu_gpio_chip { |
| 115 | struct gpio_chip chip; |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 116 | struct regmap *regs; |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 117 | u32 offset; |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 118 | struct regmap *percpu_regs; |
Dan Carpenter | d535922 | 2013-11-07 10:50:19 +0300 | [diff] [blame] | 119 | int irqbase; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 120 | struct irq_domain *domain; |
Andrew Lunn | a4319a6 | 2015-01-10 00:34:47 +0100 | [diff] [blame] | 121 | int soc_variant; |
Thomas Petazzoni | b5b7b48 | 2014-10-24 13:59:19 +0200 | [diff] [blame] | 122 | |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 123 | /* Used for PWM support */ |
| 124 | struct clk *clk; |
| 125 | struct mvebu_pwm *mvpwm; |
| 126 | |
Andrew Lunn | a4319a6 | 2015-01-10 00:34:47 +0100 | [diff] [blame] | 127 | /* Used to preserve GPIO registers across suspend/resume */ |
Ralph Sennhauser | f4c240c | 2017-03-16 07:34:00 +0100 | [diff] [blame] | 128 | u32 out_reg; |
| 129 | u32 io_conf_reg; |
| 130 | u32 blink_en_reg; |
| 131 | u32 in_pol_reg; |
| 132 | u32 edge_mask_regs[4]; |
| 133 | u32 level_mask_regs[4]; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 134 | }; |
| 135 | |
| 136 | /* |
| 137 | * Functions returning addresses of individual registers for a given |
| 138 | * GPIO controller. |
| 139 | */ |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 140 | |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 141 | static void mvebu_gpioreg_edge_cause(struct mvebu_gpio_chip *mvchip, |
| 142 | struct regmap **map, unsigned int *offset) |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 143 | { |
| 144 | int cpu; |
| 145 | |
Laurent Navet | f4dcd2d9 | 2013-03-20 13:15:56 +0100 | [diff] [blame] | 146 | switch (mvchip->soc_variant) { |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 147 | case MVEBU_GPIO_SOC_VARIANT_ORION: |
| 148 | case MVEBU_GPIO_SOC_VARIANT_MV78200: |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 149 | case MVEBU_GPIO_SOC_VARIANT_A8K: |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 150 | *map = mvchip->regs; |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 151 | *offset = GPIO_EDGE_CAUSE_OFF + mvchip->offset; |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 152 | break; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 153 | case MVEBU_GPIO_SOC_VARIANT_ARMADAXP: |
| 154 | cpu = smp_processor_id(); |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 155 | *map = mvchip->percpu_regs; |
| 156 | *offset = GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu); |
| 157 | break; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 158 | default: |
| 159 | BUG(); |
| 160 | } |
| 161 | } |
| 162 | |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 163 | static u32 |
| 164 | mvebu_gpio_read_edge_cause(struct mvebu_gpio_chip *mvchip) |
| 165 | { |
| 166 | struct regmap *map; |
| 167 | unsigned int offset; |
| 168 | u32 val; |
| 169 | |
| 170 | mvebu_gpioreg_edge_cause(mvchip, &map, &offset); |
| 171 | regmap_read(map, offset, &val); |
| 172 | |
| 173 | return val; |
| 174 | } |
| 175 | |
| 176 | static void |
| 177 | mvebu_gpio_write_edge_cause(struct mvebu_gpio_chip *mvchip, u32 val) |
| 178 | { |
| 179 | struct regmap *map; |
| 180 | unsigned int offset; |
| 181 | |
| 182 | mvebu_gpioreg_edge_cause(mvchip, &map, &offset); |
| 183 | regmap_write(map, offset, val); |
| 184 | } |
| 185 | |
| 186 | static inline void |
| 187 | mvebu_gpioreg_edge_mask(struct mvebu_gpio_chip *mvchip, |
| 188 | struct regmap **map, unsigned int *offset) |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 189 | { |
| 190 | int cpu; |
| 191 | |
Laurent Navet | f4dcd2d9 | 2013-03-20 13:15:56 +0100 | [diff] [blame] | 192 | switch (mvchip->soc_variant) { |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 193 | case MVEBU_GPIO_SOC_VARIANT_ORION: |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 194 | case MVEBU_GPIO_SOC_VARIANT_A8K: |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 195 | *map = mvchip->regs; |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 196 | *offset = GPIO_EDGE_MASK_OFF + mvchip->offset; |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 197 | break; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 198 | case MVEBU_GPIO_SOC_VARIANT_MV78200: |
| 199 | cpu = smp_processor_id(); |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 200 | *map = mvchip->regs; |
| 201 | *offset = GPIO_EDGE_MASK_MV78200_OFF(cpu); |
| 202 | break; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 203 | case MVEBU_GPIO_SOC_VARIANT_ARMADAXP: |
| 204 | cpu = smp_processor_id(); |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 205 | *map = mvchip->percpu_regs; |
| 206 | *offset = GPIO_EDGE_MASK_ARMADAXP_OFF(cpu); |
| 207 | break; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 208 | default: |
| 209 | BUG(); |
| 210 | } |
| 211 | } |
| 212 | |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 213 | static u32 |
| 214 | mvebu_gpio_read_edge_mask(struct mvebu_gpio_chip *mvchip) |
| 215 | { |
| 216 | struct regmap *map; |
| 217 | unsigned int offset; |
| 218 | u32 val; |
| 219 | |
| 220 | mvebu_gpioreg_edge_mask(mvchip, &map, &offset); |
| 221 | regmap_read(map, offset, &val); |
| 222 | |
| 223 | return val; |
| 224 | } |
| 225 | |
| 226 | static void |
| 227 | mvebu_gpio_write_edge_mask(struct mvebu_gpio_chip *mvchip, u32 val) |
| 228 | { |
| 229 | struct regmap *map; |
| 230 | unsigned int offset; |
| 231 | |
| 232 | mvebu_gpioreg_edge_mask(mvchip, &map, &offset); |
| 233 | regmap_write(map, offset, val); |
| 234 | } |
| 235 | |
| 236 | static void |
| 237 | mvebu_gpioreg_level_mask(struct mvebu_gpio_chip *mvchip, |
| 238 | struct regmap **map, unsigned int *offset) |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 239 | { |
| 240 | int cpu; |
| 241 | |
Laurent Navet | f4dcd2d9 | 2013-03-20 13:15:56 +0100 | [diff] [blame] | 242 | switch (mvchip->soc_variant) { |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 243 | case MVEBU_GPIO_SOC_VARIANT_ORION: |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 244 | case MVEBU_GPIO_SOC_VARIANT_A8K: |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 245 | *map = mvchip->regs; |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 246 | *offset = GPIO_LEVEL_MASK_OFF + mvchip->offset; |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 247 | break; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 248 | case MVEBU_GPIO_SOC_VARIANT_MV78200: |
| 249 | cpu = smp_processor_id(); |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 250 | *map = mvchip->regs; |
| 251 | *offset = GPIO_LEVEL_MASK_MV78200_OFF(cpu); |
| 252 | break; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 253 | case MVEBU_GPIO_SOC_VARIANT_ARMADAXP: |
| 254 | cpu = smp_processor_id(); |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 255 | *map = mvchip->percpu_regs; |
| 256 | *offset = GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu); |
| 257 | break; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 258 | default: |
| 259 | BUG(); |
| 260 | } |
| 261 | } |
| 262 | |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 263 | static u32 |
| 264 | mvebu_gpio_read_level_mask(struct mvebu_gpio_chip *mvchip) |
| 265 | { |
| 266 | struct regmap *map; |
| 267 | unsigned int offset; |
| 268 | u32 val; |
| 269 | |
| 270 | mvebu_gpioreg_level_mask(mvchip, &map, &offset); |
| 271 | regmap_read(map, offset, &val); |
| 272 | |
| 273 | return val; |
| 274 | } |
| 275 | |
| 276 | static void |
| 277 | mvebu_gpio_write_level_mask(struct mvebu_gpio_chip *mvchip, u32 val) |
| 278 | { |
| 279 | struct regmap *map; |
| 280 | unsigned int offset; |
| 281 | |
| 282 | mvebu_gpioreg_level_mask(mvchip, &map, &offset); |
| 283 | regmap_write(map, offset, val); |
| 284 | } |
| 285 | |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 286 | /* |
Baruch Siach | 48f32a8 | 2020-12-02 09:15:34 +0200 | [diff] [blame] | 287 | * Functions returning offsets of individual registers for a given |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 288 | * PWM controller. |
| 289 | */ |
Baruch Siach | 48f32a8 | 2020-12-02 09:15:34 +0200 | [diff] [blame] | 290 | static unsigned int mvebu_pwmreg_blink_on_duration(struct mvebu_pwm *mvpwm) |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 291 | { |
Baruch Siach | 85b7d8a | 2021-01-11 13:46:27 +0200 | [diff] [blame] | 292 | return mvpwm->offset + PWM_BLINK_ON_DURATION_OFF; |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 293 | } |
| 294 | |
Baruch Siach | 48f32a8 | 2020-12-02 09:15:34 +0200 | [diff] [blame] | 295 | static unsigned int mvebu_pwmreg_blink_off_duration(struct mvebu_pwm *mvpwm) |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 296 | { |
Baruch Siach | 85b7d8a | 2021-01-11 13:46:27 +0200 | [diff] [blame] | 297 | return mvpwm->offset + PWM_BLINK_OFF_DURATION_OFF; |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 298 | } |
| 299 | |
| 300 | /* |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 301 | * Functions implementing the gpio_chip methods |
| 302 | */ |
Ralph Sennhauser | d276de7 | 2017-03-16 07:33:58 +0100 | [diff] [blame] | 303 | static void mvebu_gpio_set(struct gpio_chip *chip, unsigned int pin, int value) |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 304 | { |
Linus Walleij | bbe7600 | 2015-12-07 11:09:24 +0100 | [diff] [blame] | 305 | struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 306 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 307 | regmap_update_bits(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 308 | BIT(pin), value ? BIT(pin) : 0); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 309 | } |
| 310 | |
Ralph Sennhauser | d276de7 | 2017-03-16 07:33:58 +0100 | [diff] [blame] | 311 | static int mvebu_gpio_get(struct gpio_chip *chip, unsigned int pin) |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 312 | { |
Linus Walleij | bbe7600 | 2015-12-07 11:09:24 +0100 | [diff] [blame] | 313 | struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 314 | u32 u; |
| 315 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 316 | regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u); |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 317 | |
| 318 | if (u & BIT(pin)) { |
| 319 | u32 data_in, in_pol; |
| 320 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 321 | regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, |
| 322 | &data_in); |
| 323 | regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset, |
| 324 | &in_pol); |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 325 | u = data_in ^ in_pol; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 326 | } else { |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 327 | regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &u); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 328 | } |
| 329 | |
| 330 | return (u >> pin) & 1; |
| 331 | } |
| 332 | |
Ralph Sennhauser | d276de7 | 2017-03-16 07:33:58 +0100 | [diff] [blame] | 333 | static void mvebu_gpio_blink(struct gpio_chip *chip, unsigned int pin, |
| 334 | int value) |
Jamie Lentin | e913376 | 2012-10-28 12:23:24 +0000 | [diff] [blame] | 335 | { |
Linus Walleij | bbe7600 | 2015-12-07 11:09:24 +0100 | [diff] [blame] | 336 | struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip); |
Jamie Lentin | e913376 | 2012-10-28 12:23:24 +0000 | [diff] [blame] | 337 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 338 | regmap_update_bits(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 339 | BIT(pin), value ? BIT(pin) : 0); |
Jamie Lentin | e913376 | 2012-10-28 12:23:24 +0000 | [diff] [blame] | 340 | } |
| 341 | |
Ralph Sennhauser | d276de7 | 2017-03-16 07:33:58 +0100 | [diff] [blame] | 342 | static int mvebu_gpio_direction_input(struct gpio_chip *chip, unsigned int pin) |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 343 | { |
Linus Walleij | bbe7600 | 2015-12-07 11:09:24 +0100 | [diff] [blame] | 344 | struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 345 | int ret; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 346 | |
Ralph Sennhauser | 7077f4c | 2017-03-16 07:33:56 +0100 | [diff] [blame] | 347 | /* |
| 348 | * Check with the pinctrl driver whether this pin is usable as |
| 349 | * an input GPIO |
| 350 | */ |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 351 | ret = pinctrl_gpio_direction_input(chip->base + pin); |
| 352 | if (ret) |
| 353 | return ret; |
| 354 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 355 | regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, |
Gregory CLEMENT | 43a2dce | 2017-06-09 12:09:17 +0200 | [diff] [blame] | 356 | BIT(pin), BIT(pin)); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 357 | |
| 358 | return 0; |
| 359 | } |
| 360 | |
Ralph Sennhauser | d276de7 | 2017-03-16 07:33:58 +0100 | [diff] [blame] | 361 | static int mvebu_gpio_direction_output(struct gpio_chip *chip, unsigned int pin, |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 362 | int value) |
| 363 | { |
Linus Walleij | bbe7600 | 2015-12-07 11:09:24 +0100 | [diff] [blame] | 364 | struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 365 | int ret; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 366 | |
Ralph Sennhauser | 7077f4c | 2017-03-16 07:33:56 +0100 | [diff] [blame] | 367 | /* |
| 368 | * Check with the pinctrl driver whether this pin is usable as |
| 369 | * an output GPIO |
| 370 | */ |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 371 | ret = pinctrl_gpio_direction_output(chip->base + pin); |
| 372 | if (ret) |
| 373 | return ret; |
| 374 | |
Jamie Lentin | e913376 | 2012-10-28 12:23:24 +0000 | [diff] [blame] | 375 | mvebu_gpio_blink(chip, pin, 0); |
Thomas Petazzoni | c57d75c | 2012-10-23 10:17:05 +0200 | [diff] [blame] | 376 | mvebu_gpio_set(chip, pin, value); |
| 377 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 378 | regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 379 | BIT(pin), 0); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 380 | |
| 381 | return 0; |
| 382 | } |
| 383 | |
Baruch Siach | e8dacf5 | 2019-01-10 14:26:21 +0200 | [diff] [blame] | 384 | static int mvebu_gpio_get_direction(struct gpio_chip *chip, unsigned int pin) |
| 385 | { |
| 386 | struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip); |
| 387 | u32 u; |
| 388 | |
| 389 | regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u); |
| 390 | |
Matti Vaittinen | e42615e | 2019-11-06 10:54:12 +0200 | [diff] [blame] | 391 | if (u & BIT(pin)) |
| 392 | return GPIO_LINE_DIRECTION_IN; |
| 393 | |
| 394 | return GPIO_LINE_DIRECTION_OUT; |
Baruch Siach | e8dacf5 | 2019-01-10 14:26:21 +0200 | [diff] [blame] | 395 | } |
| 396 | |
Ralph Sennhauser | d276de7 | 2017-03-16 07:33:58 +0100 | [diff] [blame] | 397 | static int mvebu_gpio_to_irq(struct gpio_chip *chip, unsigned int pin) |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 398 | { |
Linus Walleij | bbe7600 | 2015-12-07 11:09:24 +0100 | [diff] [blame] | 399 | struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip); |
Ralph Sennhauser | 163ad36 | 2017-03-16 07:33:59 +0100 | [diff] [blame] | 400 | |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 401 | return irq_create_mapping(mvchip->domain, pin); |
| 402 | } |
| 403 | |
| 404 | /* |
| 405 | * Functions implementing the irq_chip methods |
| 406 | */ |
| 407 | static void mvebu_gpio_irq_ack(struct irq_data *d) |
| 408 | { |
| 409 | struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); |
| 410 | struct mvebu_gpio_chip *mvchip = gc->private; |
Jason Gunthorpe | 812d478 | 2016-10-19 15:03:41 -0600 | [diff] [blame] | 411 | u32 mask = d->mask; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 412 | |
| 413 | irq_gc_lock(gc); |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 414 | mvebu_gpio_write_edge_cause(mvchip, ~mask); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 415 | irq_gc_unlock(gc); |
| 416 | } |
| 417 | |
| 418 | static void mvebu_gpio_edge_irq_mask(struct irq_data *d) |
| 419 | { |
| 420 | struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); |
| 421 | struct mvebu_gpio_chip *mvchip = gc->private; |
Gregory CLEMENT | 6181954 | 2015-04-02 17:11:11 +0200 | [diff] [blame] | 422 | struct irq_chip_type *ct = irq_data_get_chip_type(d); |
Jason Gunthorpe | 812d478 | 2016-10-19 15:03:41 -0600 | [diff] [blame] | 423 | u32 mask = d->mask; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 424 | |
| 425 | irq_gc_lock(gc); |
Gregory CLEMENT | 6181954 | 2015-04-02 17:11:11 +0200 | [diff] [blame] | 426 | ct->mask_cache_priv &= ~mask; |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 427 | mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 428 | irq_gc_unlock(gc); |
| 429 | } |
| 430 | |
| 431 | static void mvebu_gpio_edge_irq_unmask(struct irq_data *d) |
| 432 | { |
| 433 | struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); |
| 434 | struct mvebu_gpio_chip *mvchip = gc->private; |
Gregory CLEMENT | 6181954 | 2015-04-02 17:11:11 +0200 | [diff] [blame] | 435 | struct irq_chip_type *ct = irq_data_get_chip_type(d); |
Jason Gunthorpe | 812d478 | 2016-10-19 15:03:41 -0600 | [diff] [blame] | 436 | u32 mask = d->mask; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 437 | |
| 438 | irq_gc_lock(gc); |
Maxim Kiselev | d5331ec | 2020-01-15 10:38:11 +0300 | [diff] [blame] | 439 | mvebu_gpio_write_edge_cause(mvchip, ~mask); |
Gregory CLEMENT | 6181954 | 2015-04-02 17:11:11 +0200 | [diff] [blame] | 440 | ct->mask_cache_priv |= mask; |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 441 | mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 442 | irq_gc_unlock(gc); |
| 443 | } |
| 444 | |
| 445 | static void mvebu_gpio_level_irq_mask(struct irq_data *d) |
| 446 | { |
| 447 | struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); |
| 448 | struct mvebu_gpio_chip *mvchip = gc->private; |
Gregory CLEMENT | 6181954 | 2015-04-02 17:11:11 +0200 | [diff] [blame] | 449 | struct irq_chip_type *ct = irq_data_get_chip_type(d); |
Jason Gunthorpe | 812d478 | 2016-10-19 15:03:41 -0600 | [diff] [blame] | 450 | u32 mask = d->mask; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 451 | |
| 452 | irq_gc_lock(gc); |
Gregory CLEMENT | 6181954 | 2015-04-02 17:11:11 +0200 | [diff] [blame] | 453 | ct->mask_cache_priv &= ~mask; |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 454 | mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 455 | irq_gc_unlock(gc); |
| 456 | } |
| 457 | |
| 458 | static void mvebu_gpio_level_irq_unmask(struct irq_data *d) |
| 459 | { |
| 460 | struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); |
| 461 | struct mvebu_gpio_chip *mvchip = gc->private; |
Gregory CLEMENT | 6181954 | 2015-04-02 17:11:11 +0200 | [diff] [blame] | 462 | struct irq_chip_type *ct = irq_data_get_chip_type(d); |
Jason Gunthorpe | 812d478 | 2016-10-19 15:03:41 -0600 | [diff] [blame] | 463 | u32 mask = d->mask; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 464 | |
| 465 | irq_gc_lock(gc); |
Gregory CLEMENT | 6181954 | 2015-04-02 17:11:11 +0200 | [diff] [blame] | 466 | ct->mask_cache_priv |= mask; |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 467 | mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 468 | irq_gc_unlock(gc); |
| 469 | } |
| 470 | |
| 471 | /***************************************************************************** |
| 472 | * MVEBU GPIO IRQ |
| 473 | * |
| 474 | * GPIO_IN_POL register controls whether GPIO_DATA_IN will hold the same |
| 475 | * value of the line or the opposite value. |
| 476 | * |
| 477 | * Level IRQ handlers: DATA_IN is used directly as cause register. |
Andrew Lunn | a4319a6 | 2015-01-10 00:34:47 +0100 | [diff] [blame] | 478 | * Interrupt are masked by LEVEL_MASK registers. |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 479 | * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE. |
Andrew Lunn | a4319a6 | 2015-01-10 00:34:47 +0100 | [diff] [blame] | 480 | * Interrupt are masked by EDGE_MASK registers. |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 481 | * Both-edge handlers: Similar to regular Edge handlers, but also swaps |
Andrew Lunn | a4319a6 | 2015-01-10 00:34:47 +0100 | [diff] [blame] | 482 | * the polarity to catch the next line transaction. |
| 483 | * This is a race condition that might not perfectly |
| 484 | * work on some use cases. |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 485 | * |
| 486 | * Every eight GPIO lines are grouped (OR'ed) before going up to main |
| 487 | * cause register. |
| 488 | * |
Andrew Lunn | a4319a6 | 2015-01-10 00:34:47 +0100 | [diff] [blame] | 489 | * EDGE cause mask |
| 490 | * data-in /--------| |-----| |----\ |
| 491 | * -----| |----- ---- to main cause reg |
| 492 | * X \----------------| |----/ |
| 493 | * polarity LEVEL mask |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 494 | * |
| 495 | ****************************************************************************/ |
| 496 | |
| 497 | static int mvebu_gpio_irq_set_type(struct irq_data *d, unsigned int type) |
| 498 | { |
| 499 | struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); |
| 500 | struct irq_chip_type *ct = irq_data_get_chip_type(d); |
| 501 | struct mvebu_gpio_chip *mvchip = gc->private; |
| 502 | int pin; |
| 503 | u32 u; |
| 504 | |
| 505 | pin = d->hwirq; |
| 506 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 507 | regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u); |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 508 | if ((u & BIT(pin)) == 0) |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 509 | return -EINVAL; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 510 | |
| 511 | type &= IRQ_TYPE_SENSE_MASK; |
| 512 | if (type == IRQ_TYPE_NONE) |
| 513 | return -EINVAL; |
| 514 | |
| 515 | /* Check if we need to change chip and handler */ |
| 516 | if (!(ct->type & type)) |
| 517 | if (irq_setup_alt_chip(d, type)) |
| 518 | return -EINVAL; |
| 519 | |
| 520 | /* |
| 521 | * Configure interrupt polarity. |
| 522 | */ |
Laurent Navet | f4dcd2d9 | 2013-03-20 13:15:56 +0100 | [diff] [blame] | 523 | switch (type) { |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 524 | case IRQ_TYPE_EDGE_RISING: |
| 525 | case IRQ_TYPE_LEVEL_HIGH: |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 526 | regmap_update_bits(mvchip->regs, |
| 527 | GPIO_IN_POL_OFF + mvchip->offset, |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 528 | BIT(pin), 0); |
Axel Lin | 7cf8c9f | 2012-09-30 16:23:27 +0800 | [diff] [blame] | 529 | break; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 530 | case IRQ_TYPE_EDGE_FALLING: |
| 531 | case IRQ_TYPE_LEVEL_LOW: |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 532 | regmap_update_bits(mvchip->regs, |
| 533 | GPIO_IN_POL_OFF + mvchip->offset, |
Gregory CLEMENT | 43a2dce | 2017-06-09 12:09:17 +0200 | [diff] [blame] | 534 | BIT(pin), BIT(pin)); |
Axel Lin | 7cf8c9f | 2012-09-30 16:23:27 +0800 | [diff] [blame] | 535 | break; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 536 | case IRQ_TYPE_EDGE_BOTH: { |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 537 | u32 data_in, in_pol, val; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 538 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 539 | regmap_read(mvchip->regs, |
| 540 | GPIO_IN_POL_OFF + mvchip->offset, &in_pol); |
| 541 | regmap_read(mvchip->regs, |
| 542 | GPIO_DATA_IN_OFF + mvchip->offset, &data_in); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 543 | |
| 544 | /* |
| 545 | * set initial polarity based on current input level |
| 546 | */ |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 547 | if ((data_in ^ in_pol) & BIT(pin)) |
| 548 | val = BIT(pin); /* falling */ |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 549 | else |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 550 | val = 0; /* raising */ |
| 551 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 552 | regmap_update_bits(mvchip->regs, |
| 553 | GPIO_IN_POL_OFF + mvchip->offset, |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 554 | BIT(pin), val); |
Axel Lin | 7cf8c9f | 2012-09-30 16:23:27 +0800 | [diff] [blame] | 555 | break; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 556 | } |
| 557 | } |
| 558 | return 0; |
| 559 | } |
| 560 | |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 561 | static void mvebu_gpio_irq_handler(struct irq_desc *desc) |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 562 | { |
Jiang Liu | 476f8b4 | 2015-06-04 12:13:15 +0800 | [diff] [blame] | 563 | struct mvebu_gpio_chip *mvchip = irq_desc_get_handler_data(desc); |
Thomas Petazzoni | 01ca59f | 2014-02-07 12:29:19 +0100 | [diff] [blame] | 564 | struct irq_chip *chip = irq_desc_get_chip(desc); |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 565 | u32 cause, type, data_in, level_mask, edge_cause, edge_mask; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 566 | int i; |
| 567 | |
| 568 | if (mvchip == NULL) |
| 569 | return; |
| 570 | |
Thomas Petazzoni | 01ca59f | 2014-02-07 12:29:19 +0100 | [diff] [blame] | 571 | chained_irq_enter(chip, desc); |
| 572 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 573 | regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in); |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 574 | level_mask = mvebu_gpio_read_level_mask(mvchip); |
| 575 | edge_cause = mvebu_gpio_read_edge_cause(mvchip); |
| 576 | edge_mask = mvebu_gpio_read_edge_mask(mvchip); |
| 577 | |
Gregory CLEMENT | 3f13b6a | 2017-07-12 13:22:29 +0200 | [diff] [blame] | 578 | cause = (data_in & level_mask) | (edge_cause & edge_mask); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 579 | |
| 580 | for (i = 0; i < mvchip->chip.ngpio; i++) { |
| 581 | int irq; |
| 582 | |
Jason Gunthorpe | 812d478 | 2016-10-19 15:03:41 -0600 | [diff] [blame] | 583 | irq = irq_find_mapping(mvchip->domain, i); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 584 | |
Ralph Sennhauser | d2cabc4 | 2017-03-17 18:44:06 +0100 | [diff] [blame] | 585 | if (!(cause & BIT(i))) |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 586 | continue; |
| 587 | |
Javier Martinez Canillas | fb90c22 | 2013-06-14 18:40:44 +0200 | [diff] [blame] | 588 | type = irq_get_trigger_type(irq); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 589 | if ((type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) { |
| 590 | /* Swap polarity (race with GPIO line) */ |
| 591 | u32 polarity; |
| 592 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 593 | regmap_read(mvchip->regs, |
| 594 | GPIO_IN_POL_OFF + mvchip->offset, |
| 595 | &polarity); |
Ralph Sennhauser | d2cabc4 | 2017-03-17 18:44:06 +0100 | [diff] [blame] | 596 | polarity ^= BIT(i); |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 597 | regmap_write(mvchip->regs, |
| 598 | GPIO_IN_POL_OFF + mvchip->offset, |
| 599 | polarity); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 600 | } |
Thomas Petazzoni | 01ca59f | 2014-02-07 12:29:19 +0100 | [diff] [blame] | 601 | |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 602 | generic_handle_irq(irq); |
| 603 | } |
Thomas Petazzoni | 01ca59f | 2014-02-07 12:29:19 +0100 | [diff] [blame] | 604 | |
| 605 | chained_irq_exit(chip, desc); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 606 | } |
| 607 | |
Baruch Siach | 48f32a8 | 2020-12-02 09:15:34 +0200 | [diff] [blame] | 608 | static const struct regmap_config mvebu_gpio_regmap_config = { |
| 609 | .reg_bits = 32, |
| 610 | .reg_stride = 4, |
| 611 | .val_bits = 32, |
| 612 | .fast_io = true, |
| 613 | }; |
| 614 | |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 615 | /* |
| 616 | * Functions implementing the pwm_chip methods |
| 617 | */ |
| 618 | static struct mvebu_pwm *to_mvebu_pwm(struct pwm_chip *chip) |
| 619 | { |
| 620 | return container_of(chip, struct mvebu_pwm, chip); |
| 621 | } |
| 622 | |
| 623 | static int mvebu_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm) |
| 624 | { |
| 625 | struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip); |
| 626 | struct mvebu_gpio_chip *mvchip = mvpwm->mvchip; |
| 627 | struct gpio_desc *desc; |
| 628 | unsigned long flags; |
| 629 | int ret = 0; |
| 630 | |
| 631 | spin_lock_irqsave(&mvpwm->lock, flags); |
| 632 | |
| 633 | if (mvpwm->gpiod) { |
| 634 | ret = -EBUSY; |
| 635 | } else { |
Linus Walleij | ba78d83 | 2018-04-13 15:40:45 +0200 | [diff] [blame] | 636 | desc = gpiochip_request_own_desc(&mvchip->chip, |
Linus Walleij | 5923ea6 | 2019-04-26 14:40:18 +0200 | [diff] [blame] | 637 | pwm->hwpwm, "mvebu-pwm", |
| 638 | GPIO_ACTIVE_HIGH, |
| 639 | GPIOD_OUT_LOW); |
Linus Walleij | ba78d83 | 2018-04-13 15:40:45 +0200 | [diff] [blame] | 640 | if (IS_ERR(desc)) { |
| 641 | ret = PTR_ERR(desc); |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 642 | goto out; |
| 643 | } |
| 644 | |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 645 | mvpwm->gpiod = desc; |
| 646 | } |
| 647 | out: |
| 648 | spin_unlock_irqrestore(&mvpwm->lock, flags); |
| 649 | return ret; |
| 650 | } |
| 651 | |
| 652 | static void mvebu_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm) |
| 653 | { |
| 654 | struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip); |
| 655 | unsigned long flags; |
| 656 | |
| 657 | spin_lock_irqsave(&mvpwm->lock, flags); |
Linus Walleij | ba78d83 | 2018-04-13 15:40:45 +0200 | [diff] [blame] | 658 | gpiochip_free_own_desc(mvpwm->gpiod); |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 659 | mvpwm->gpiod = NULL; |
| 660 | spin_unlock_irqrestore(&mvpwm->lock, flags); |
| 661 | } |
| 662 | |
| 663 | static void mvebu_pwm_get_state(struct pwm_chip *chip, |
| 664 | struct pwm_device *pwm, |
| 665 | struct pwm_state *state) { |
| 666 | |
| 667 | struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip); |
| 668 | struct mvebu_gpio_chip *mvchip = mvpwm->mvchip; |
| 669 | unsigned long long val; |
| 670 | unsigned long flags; |
| 671 | u32 u; |
| 672 | |
| 673 | spin_lock_irqsave(&mvpwm->lock, flags); |
| 674 | |
Baruch Siach | 48f32a8 | 2020-12-02 09:15:34 +0200 | [diff] [blame] | 675 | regmap_read(mvpwm->regs, mvebu_pwmreg_blink_on_duration(mvpwm), &u); |
Baruch Siach | 0b68d02b | 2021-01-20 18:16:28 +0200 | [diff] [blame] | 676 | /* Hardware treats zero as 2^32. See mvebu_pwm_apply(). */ |
| 677 | if (u > 0) |
| 678 | val = u; |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 679 | else |
Baruch Siach | 0b68d02b | 2021-01-20 18:16:28 +0200 | [diff] [blame] | 680 | val = UINT_MAX + 1ULL; |
| 681 | state->duty_cycle = DIV_ROUND_UP_ULL(val * NSEC_PER_SEC, |
| 682 | mvpwm->clk_rate); |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 683 | |
Baruch Siach | 48f32a8 | 2020-12-02 09:15:34 +0200 | [diff] [blame] | 684 | regmap_read(mvpwm->regs, mvebu_pwmreg_blink_off_duration(mvpwm), &u); |
Baruch Siach | 0b68d02b | 2021-01-20 18:16:28 +0200 | [diff] [blame] | 685 | /* period = on + off duration */ |
| 686 | if (u > 0) |
| 687 | val += u; |
Baruch Siach | e73b010 | 2021-01-17 15:17:02 +0200 | [diff] [blame] | 688 | else |
Baruch Siach | 0b68d02b | 2021-01-20 18:16:28 +0200 | [diff] [blame] | 689 | val += UINT_MAX + 1ULL; |
| 690 | state->period = DIV_ROUND_UP_ULL(val * NSEC_PER_SEC, mvpwm->clk_rate); |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 691 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 692 | regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &u); |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 693 | if (u) |
| 694 | state->enabled = true; |
| 695 | else |
| 696 | state->enabled = false; |
| 697 | |
| 698 | spin_unlock_irqrestore(&mvpwm->lock, flags); |
| 699 | } |
| 700 | |
| 701 | static int mvebu_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm, |
Uwe Kleine-König | 71523d1 | 2019-08-24 17:37:07 +0200 | [diff] [blame] | 702 | const struct pwm_state *state) |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 703 | { |
| 704 | struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip); |
| 705 | struct mvebu_gpio_chip *mvchip = mvpwm->mvchip; |
| 706 | unsigned long long val; |
| 707 | unsigned long flags; |
| 708 | unsigned int on, off; |
| 709 | |
| 710 | val = (unsigned long long) mvpwm->clk_rate * state->duty_cycle; |
| 711 | do_div(val, NSEC_PER_SEC); |
Baruch Siach | 0b68d02b | 2021-01-20 18:16:28 +0200 | [diff] [blame] | 712 | if (val > UINT_MAX + 1ULL) |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 713 | return -EINVAL; |
Baruch Siach | 0b68d02b | 2021-01-20 18:16:28 +0200 | [diff] [blame] | 714 | /* |
| 715 | * Zero on/off values don't work as expected. Experimentation shows |
| 716 | * that zero value is treated as 2^32. This behavior is not documented. |
| 717 | */ |
| 718 | if (val == UINT_MAX + 1ULL) |
| 719 | on = 0; |
| 720 | else if (val) |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 721 | on = val; |
| 722 | else |
| 723 | on = 1; |
| 724 | |
Baruch Siach | aa37e27 | 2021-01-20 18:16:25 +0200 | [diff] [blame] | 725 | val = (unsigned long long) mvpwm->clk_rate * state->period; |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 726 | do_div(val, NSEC_PER_SEC); |
Baruch Siach | aa37e27 | 2021-01-20 18:16:25 +0200 | [diff] [blame] | 727 | val -= on; |
Baruch Siach | 0b68d02b | 2021-01-20 18:16:28 +0200 | [diff] [blame] | 728 | if (val > UINT_MAX + 1ULL) |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 729 | return -EINVAL; |
Baruch Siach | 0b68d02b | 2021-01-20 18:16:28 +0200 | [diff] [blame] | 730 | if (val == UINT_MAX + 1ULL) |
| 731 | off = 0; |
| 732 | else if (val) |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 733 | off = val; |
| 734 | else |
| 735 | off = 1; |
| 736 | |
| 737 | spin_lock_irqsave(&mvpwm->lock, flags); |
| 738 | |
Baruch Siach | 48f32a8 | 2020-12-02 09:15:34 +0200 | [diff] [blame] | 739 | regmap_write(mvpwm->regs, mvebu_pwmreg_blink_on_duration(mvpwm), on); |
| 740 | regmap_write(mvpwm->regs, mvebu_pwmreg_blink_off_duration(mvpwm), off); |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 741 | if (state->enabled) |
| 742 | mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 1); |
| 743 | else |
| 744 | mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 0); |
| 745 | |
| 746 | spin_unlock_irqrestore(&mvpwm->lock, flags); |
| 747 | |
| 748 | return 0; |
| 749 | } |
| 750 | |
| 751 | static const struct pwm_ops mvebu_pwm_ops = { |
| 752 | .request = mvebu_pwm_request, |
| 753 | .free = mvebu_pwm_free, |
| 754 | .get_state = mvebu_pwm_get_state, |
| 755 | .apply = mvebu_pwm_apply, |
| 756 | .owner = THIS_MODULE, |
| 757 | }; |
| 758 | |
| 759 | static void __maybe_unused mvebu_pwm_suspend(struct mvebu_gpio_chip *mvchip) |
| 760 | { |
| 761 | struct mvebu_pwm *mvpwm = mvchip->mvpwm; |
| 762 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 763 | regmap_read(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset, |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 764 | &mvpwm->blink_select); |
Baruch Siach | 48f32a8 | 2020-12-02 09:15:34 +0200 | [diff] [blame] | 765 | regmap_read(mvpwm->regs, mvebu_pwmreg_blink_on_duration(mvpwm), |
| 766 | &mvpwm->blink_on_duration); |
| 767 | regmap_read(mvpwm->regs, mvebu_pwmreg_blink_off_duration(mvpwm), |
| 768 | &mvpwm->blink_off_duration); |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 769 | } |
| 770 | |
| 771 | static void __maybe_unused mvebu_pwm_resume(struct mvebu_gpio_chip *mvchip) |
| 772 | { |
| 773 | struct mvebu_pwm *mvpwm = mvchip->mvpwm; |
| 774 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 775 | regmap_write(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset, |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 776 | mvpwm->blink_select); |
Baruch Siach | 48f32a8 | 2020-12-02 09:15:34 +0200 | [diff] [blame] | 777 | regmap_write(mvpwm->regs, mvebu_pwmreg_blink_on_duration(mvpwm), |
| 778 | mvpwm->blink_on_duration); |
| 779 | regmap_write(mvpwm->regs, mvebu_pwmreg_blink_off_duration(mvpwm), |
| 780 | mvpwm->blink_off_duration); |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 781 | } |
| 782 | |
| 783 | static int mvebu_pwm_probe(struct platform_device *pdev, |
| 784 | struct mvebu_gpio_chip *mvchip, |
| 785 | int id) |
| 786 | { |
| 787 | struct device *dev = &pdev->dev; |
| 788 | struct mvebu_pwm *mvpwm; |
Baruch Siach | 48f32a8 | 2020-12-02 09:15:34 +0200 | [diff] [blame] | 789 | void __iomem *base; |
Baruch Siach | 85b7d8a | 2021-01-11 13:46:27 +0200 | [diff] [blame] | 790 | u32 offset; |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 791 | u32 set; |
| 792 | |
Baruch Siach | 85b7d8a | 2021-01-11 13:46:27 +0200 | [diff] [blame] | 793 | if (of_device_is_compatible(mvchip->chip.of_node, |
| 794 | "marvell,armada-370-gpio")) { |
| 795 | /* |
| 796 | * There are only two sets of PWM configuration registers for |
| 797 | * all the GPIO lines on those SoCs which this driver reserves |
| 798 | * for the first two GPIO chips. So if the resource is missing |
| 799 | * we can't treat it as an error. |
| 800 | */ |
| 801 | if (!platform_get_resource_byname(pdev, IORESOURCE_MEM, "pwm")) |
| 802 | return 0; |
| 803 | offset = 0; |
| 804 | } else if (mvchip->soc_variant == MVEBU_GPIO_SOC_VARIANT_A8K) { |
| 805 | int ret = of_property_read_u32(dev->of_node, |
| 806 | "marvell,pwm-offset", &offset); |
| 807 | if (ret < 0) |
| 808 | return 0; |
| 809 | } else { |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 810 | return 0; |
Baruch Siach | 85b7d8a | 2021-01-11 13:46:27 +0200 | [diff] [blame] | 811 | } |
Sascha Hauer | 19c26d9 | 2020-04-17 11:21:57 +0200 | [diff] [blame] | 812 | |
Uwe Kleine-König | c8da642 | 2018-12-17 09:43:13 +0100 | [diff] [blame] | 813 | if (IS_ERR(mvchip->clk)) |
| 814 | return PTR_ERR(mvchip->clk); |
| 815 | |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 816 | mvpwm = devm_kzalloc(dev, sizeof(struct mvebu_pwm), GFP_KERNEL); |
| 817 | if (!mvpwm) |
| 818 | return -ENOMEM; |
| 819 | mvchip->mvpwm = mvpwm; |
| 820 | mvpwm->mvchip = mvchip; |
Baruch Siach | 85b7d8a | 2021-01-11 13:46:27 +0200 | [diff] [blame] | 821 | mvpwm->offset = offset; |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 822 | |
Baruch Siach | 85b7d8a | 2021-01-11 13:46:27 +0200 | [diff] [blame] | 823 | if (mvchip->soc_variant == MVEBU_GPIO_SOC_VARIANT_A8K) { |
| 824 | mvpwm->regs = mvchip->regs; |
Baruch Siach | 48f32a8 | 2020-12-02 09:15:34 +0200 | [diff] [blame] | 825 | |
Baruch Siach | 85b7d8a | 2021-01-11 13:46:27 +0200 | [diff] [blame] | 826 | switch (mvchip->offset) { |
| 827 | case AP80X_GPIO0_OFF_A8K: |
| 828 | case CP11X_GPIO0_OFF_A8K: |
| 829 | /* Blink counter A */ |
| 830 | set = 0; |
| 831 | break; |
| 832 | case CP11X_GPIO1_OFF_A8K: |
| 833 | /* Blink counter B */ |
| 834 | set = U32_MAX; |
| 835 | mvpwm->offset += PWM_BLINK_COUNTER_B_OFF; |
| 836 | break; |
| 837 | default: |
| 838 | return -EINVAL; |
| 839 | } |
| 840 | } else { |
| 841 | base = devm_platform_ioremap_resource_byname(pdev, "pwm"); |
| 842 | if (IS_ERR(base)) |
| 843 | return PTR_ERR(base); |
| 844 | |
| 845 | mvpwm->regs = devm_regmap_init_mmio(&pdev->dev, base, |
| 846 | &mvebu_gpio_regmap_config); |
| 847 | if (IS_ERR(mvpwm->regs)) |
| 848 | return PTR_ERR(mvpwm->regs); |
| 849 | |
| 850 | /* |
| 851 | * Use set A for lines of GPIO chip with id 0, B for GPIO chip |
| 852 | * with id 1. Don't allow further GPIO chips to be used for PWM. |
| 853 | */ |
| 854 | if (id == 0) |
| 855 | set = 0; |
| 856 | else if (id == 1) |
| 857 | set = U32_MAX; |
| 858 | else |
| 859 | return -EINVAL; |
| 860 | } |
| 861 | |
| 862 | regmap_write(mvchip->regs, |
| 863 | GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset, set); |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 864 | |
| 865 | mvpwm->clk_rate = clk_get_rate(mvchip->clk); |
| 866 | if (!mvpwm->clk_rate) { |
| 867 | dev_err(dev, "failed to get clock rate\n"); |
| 868 | return -EINVAL; |
| 869 | } |
| 870 | |
| 871 | mvpwm->chip.dev = dev; |
| 872 | mvpwm->chip.ops = &mvebu_pwm_ops; |
| 873 | mvpwm->chip.npwm = mvchip->chip.ngpio; |
Richard Genoud | fc7a906 | 2017-06-01 14:18:26 +0200 | [diff] [blame] | 874 | /* |
| 875 | * There may already be some PWM allocated, so we can't force |
| 876 | * mvpwm->chip.base to a fixed point like mvchip->chip.base. |
| 877 | * So, we let pwmchip_add() do the numbering and take the next free |
| 878 | * region. |
| 879 | */ |
| 880 | mvpwm->chip.base = -1; |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 881 | |
| 882 | spin_lock_init(&mvpwm->lock); |
| 883 | |
| 884 | return pwmchip_add(&mvpwm->chip); |
| 885 | } |
| 886 | |
Simon Guinot | a4ba5e1 | 2013-03-24 15:45:29 +0100 | [diff] [blame] | 887 | #ifdef CONFIG_DEBUG_FS |
| 888 | #include <linux/seq_file.h> |
| 889 | |
| 890 | static void mvebu_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip) |
| 891 | { |
Linus Walleij | bbe7600 | 2015-12-07 11:09:24 +0100 | [diff] [blame] | 892 | struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip); |
Simon Guinot | a4ba5e1 | 2013-03-24 15:45:29 +0100 | [diff] [blame] | 893 | u32 out, io_conf, blink, in_pol, data_in, cause, edg_msk, lvl_msk; |
Andy Shevchenko | 86661fd | 2020-06-15 18:05:43 +0300 | [diff] [blame] | 894 | const char *label; |
Simon Guinot | a4ba5e1 | 2013-03-24 15:45:29 +0100 | [diff] [blame] | 895 | int i; |
| 896 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 897 | regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &out); |
| 898 | regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &io_conf); |
| 899 | regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &blink); |
| 900 | regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset, &in_pol); |
| 901 | regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in); |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 902 | cause = mvebu_gpio_read_edge_cause(mvchip); |
| 903 | edg_msk = mvebu_gpio_read_edge_mask(mvchip); |
| 904 | lvl_msk = mvebu_gpio_read_level_mask(mvchip); |
Simon Guinot | a4ba5e1 | 2013-03-24 15:45:29 +0100 | [diff] [blame] | 905 | |
Andy Shevchenko | 86661fd | 2020-06-15 18:05:43 +0300 | [diff] [blame] | 906 | for_each_requested_gpio(chip, i, label) { |
Simon Guinot | a4ba5e1 | 2013-03-24 15:45:29 +0100 | [diff] [blame] | 907 | u32 msk; |
| 908 | bool is_out; |
| 909 | |
Ralph Sennhauser | d2cabc4 | 2017-03-17 18:44:06 +0100 | [diff] [blame] | 910 | msk = BIT(i); |
Simon Guinot | a4ba5e1 | 2013-03-24 15:45:29 +0100 | [diff] [blame] | 911 | is_out = !(io_conf & msk); |
| 912 | |
| 913 | seq_printf(s, " gpio-%-3d (%-20.20s)", chip->base + i, label); |
| 914 | |
| 915 | if (is_out) { |
| 916 | seq_printf(s, " out %s %s\n", |
| 917 | out & msk ? "hi" : "lo", |
| 918 | blink & msk ? "(blink )" : ""); |
| 919 | continue; |
| 920 | } |
| 921 | |
| 922 | seq_printf(s, " in %s (act %s) - IRQ", |
| 923 | (data_in ^ in_pol) & msk ? "hi" : "lo", |
| 924 | in_pol & msk ? "lo" : "hi"); |
| 925 | if (!((edg_msk | lvl_msk) & msk)) { |
Andrew Lunn | a4319a6 | 2015-01-10 00:34:47 +0100 | [diff] [blame] | 926 | seq_puts(s, " disabled\n"); |
Simon Guinot | a4ba5e1 | 2013-03-24 15:45:29 +0100 | [diff] [blame] | 927 | continue; |
| 928 | } |
| 929 | if (edg_msk & msk) |
Andrew Lunn | a4319a6 | 2015-01-10 00:34:47 +0100 | [diff] [blame] | 930 | seq_puts(s, " edge "); |
Simon Guinot | a4ba5e1 | 2013-03-24 15:45:29 +0100 | [diff] [blame] | 931 | if (lvl_msk & msk) |
Andrew Lunn | a4319a6 | 2015-01-10 00:34:47 +0100 | [diff] [blame] | 932 | seq_puts(s, " level"); |
Simon Guinot | a4ba5e1 | 2013-03-24 15:45:29 +0100 | [diff] [blame] | 933 | seq_printf(s, " (%s)\n", cause & msk ? "pending" : "clear "); |
| 934 | } |
| 935 | } |
| 936 | #else |
| 937 | #define mvebu_gpio_dbg_show NULL |
| 938 | #endif |
| 939 | |
Jingoo Han | 271b17b | 2014-05-07 18:06:08 +0900 | [diff] [blame] | 940 | static const struct of_device_id mvebu_gpio_of_match[] = { |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 941 | { |
| 942 | .compatible = "marvell,orion-gpio", |
Andrew Lunn | a4319a6 | 2015-01-10 00:34:47 +0100 | [diff] [blame] | 943 | .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION, |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 944 | }, |
| 945 | { |
| 946 | .compatible = "marvell,mv78200-gpio", |
Andrew Lunn | a4319a6 | 2015-01-10 00:34:47 +0100 | [diff] [blame] | 947 | .data = (void *) MVEBU_GPIO_SOC_VARIANT_MV78200, |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 948 | }, |
| 949 | { |
| 950 | .compatible = "marvell,armadaxp-gpio", |
Andrew Lunn | a4319a6 | 2015-01-10 00:34:47 +0100 | [diff] [blame] | 951 | .data = (void *) MVEBU_GPIO_SOC_VARIANT_ARMADAXP, |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 952 | }, |
| 953 | { |
Ralph Sennhauser | 6c7515c | 2017-06-01 22:08:20 +0200 | [diff] [blame] | 954 | .compatible = "marvell,armada-370-gpio", |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 955 | .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION, |
| 956 | }, |
| 957 | { |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 958 | .compatible = "marvell,armada-8k-gpio", |
| 959 | .data = (void *) MVEBU_GPIO_SOC_VARIANT_A8K, |
| 960 | }, |
| 961 | { |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 962 | /* sentinel */ |
| 963 | }, |
| 964 | }; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 965 | |
Thomas Petazzoni | b5b7b48 | 2014-10-24 13:59:19 +0200 | [diff] [blame] | 966 | static int mvebu_gpio_suspend(struct platform_device *pdev, pm_message_t state) |
| 967 | { |
| 968 | struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev); |
| 969 | int i; |
| 970 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 971 | regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, |
| 972 | &mvchip->out_reg); |
| 973 | regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, |
| 974 | &mvchip->io_conf_reg); |
| 975 | regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, |
| 976 | &mvchip->blink_en_reg); |
| 977 | regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset, |
| 978 | &mvchip->in_pol_reg); |
Thomas Petazzoni | b5b7b48 | 2014-10-24 13:59:19 +0200 | [diff] [blame] | 979 | |
| 980 | switch (mvchip->soc_variant) { |
| 981 | case MVEBU_GPIO_SOC_VARIANT_ORION: |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 982 | case MVEBU_GPIO_SOC_VARIANT_A8K: |
| 983 | regmap_read(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset, |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 984 | &mvchip->edge_mask_regs[0]); |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 985 | regmap_read(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset, |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 986 | &mvchip->level_mask_regs[0]); |
Thomas Petazzoni | b5b7b48 | 2014-10-24 13:59:19 +0200 | [diff] [blame] | 987 | break; |
| 988 | case MVEBU_GPIO_SOC_VARIANT_MV78200: |
| 989 | for (i = 0; i < 2; i++) { |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 990 | regmap_read(mvchip->regs, |
| 991 | GPIO_EDGE_MASK_MV78200_OFF(i), |
| 992 | &mvchip->edge_mask_regs[i]); |
| 993 | regmap_read(mvchip->regs, |
| 994 | GPIO_LEVEL_MASK_MV78200_OFF(i), |
| 995 | &mvchip->level_mask_regs[i]); |
Thomas Petazzoni | b5b7b48 | 2014-10-24 13:59:19 +0200 | [diff] [blame] | 996 | } |
| 997 | break; |
| 998 | case MVEBU_GPIO_SOC_VARIANT_ARMADAXP: |
| 999 | for (i = 0; i < 4; i++) { |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 1000 | regmap_read(mvchip->regs, |
| 1001 | GPIO_EDGE_MASK_ARMADAXP_OFF(i), |
| 1002 | &mvchip->edge_mask_regs[i]); |
| 1003 | regmap_read(mvchip->regs, |
| 1004 | GPIO_LEVEL_MASK_ARMADAXP_OFF(i), |
| 1005 | &mvchip->level_mask_regs[i]); |
Thomas Petazzoni | b5b7b48 | 2014-10-24 13:59:19 +0200 | [diff] [blame] | 1006 | } |
| 1007 | break; |
| 1008 | default: |
| 1009 | BUG(); |
| 1010 | } |
| 1011 | |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 1012 | if (IS_ENABLED(CONFIG_PWM)) |
| 1013 | mvebu_pwm_suspend(mvchip); |
| 1014 | |
Thomas Petazzoni | b5b7b48 | 2014-10-24 13:59:19 +0200 | [diff] [blame] | 1015 | return 0; |
| 1016 | } |
| 1017 | |
| 1018 | static int mvebu_gpio_resume(struct platform_device *pdev) |
| 1019 | { |
| 1020 | struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev); |
| 1021 | int i; |
| 1022 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 1023 | regmap_write(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, |
| 1024 | mvchip->out_reg); |
| 1025 | regmap_write(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, |
| 1026 | mvchip->io_conf_reg); |
| 1027 | regmap_write(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, |
| 1028 | mvchip->blink_en_reg); |
| 1029 | regmap_write(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset, |
| 1030 | mvchip->in_pol_reg); |
Thomas Petazzoni | b5b7b48 | 2014-10-24 13:59:19 +0200 | [diff] [blame] | 1031 | |
| 1032 | switch (mvchip->soc_variant) { |
| 1033 | case MVEBU_GPIO_SOC_VARIANT_ORION: |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 1034 | case MVEBU_GPIO_SOC_VARIANT_A8K: |
| 1035 | regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset, |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 1036 | mvchip->edge_mask_regs[0]); |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 1037 | regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset, |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 1038 | mvchip->level_mask_regs[0]); |
Thomas Petazzoni | b5b7b48 | 2014-10-24 13:59:19 +0200 | [diff] [blame] | 1039 | break; |
| 1040 | case MVEBU_GPIO_SOC_VARIANT_MV78200: |
| 1041 | for (i = 0; i < 2; i++) { |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 1042 | regmap_write(mvchip->regs, |
| 1043 | GPIO_EDGE_MASK_MV78200_OFF(i), |
| 1044 | mvchip->edge_mask_regs[i]); |
| 1045 | regmap_write(mvchip->regs, |
| 1046 | GPIO_LEVEL_MASK_MV78200_OFF(i), |
| 1047 | mvchip->level_mask_regs[i]); |
Thomas Petazzoni | b5b7b48 | 2014-10-24 13:59:19 +0200 | [diff] [blame] | 1048 | } |
| 1049 | break; |
| 1050 | case MVEBU_GPIO_SOC_VARIANT_ARMADAXP: |
| 1051 | for (i = 0; i < 4; i++) { |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 1052 | regmap_write(mvchip->regs, |
| 1053 | GPIO_EDGE_MASK_ARMADAXP_OFF(i), |
| 1054 | mvchip->edge_mask_regs[i]); |
| 1055 | regmap_write(mvchip->regs, |
| 1056 | GPIO_LEVEL_MASK_ARMADAXP_OFF(i), |
| 1057 | mvchip->level_mask_regs[i]); |
Thomas Petazzoni | b5b7b48 | 2014-10-24 13:59:19 +0200 | [diff] [blame] | 1058 | } |
| 1059 | break; |
| 1060 | default: |
| 1061 | BUG(); |
| 1062 | } |
| 1063 | |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 1064 | if (IS_ENABLED(CONFIG_PWM)) |
| 1065 | mvebu_pwm_resume(mvchip); |
| 1066 | |
Thomas Petazzoni | b5b7b48 | 2014-10-24 13:59:19 +0200 | [diff] [blame] | 1067 | return 0; |
| 1068 | } |
| 1069 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 1070 | static int mvebu_gpio_probe_raw(struct platform_device *pdev, |
| 1071 | struct mvebu_gpio_chip *mvchip) |
| 1072 | { |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 1073 | void __iomem *base; |
| 1074 | |
Enrico Weigelt, metux IT consult | dc02a0c | 2019-03-11 19:55:00 +0100 | [diff] [blame] | 1075 | base = devm_platform_ioremap_resource(pdev, 0); |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 1076 | if (IS_ERR(base)) |
| 1077 | return PTR_ERR(base); |
| 1078 | |
| 1079 | mvchip->regs = devm_regmap_init_mmio(&pdev->dev, base, |
| 1080 | &mvebu_gpio_regmap_config); |
| 1081 | if (IS_ERR(mvchip->regs)) |
| 1082 | return PTR_ERR(mvchip->regs); |
| 1083 | |
| 1084 | /* |
| 1085 | * For the legacy SoCs, the regmap directly maps to the GPIO |
| 1086 | * registers, so no offset is needed. |
| 1087 | */ |
| 1088 | mvchip->offset = 0; |
| 1089 | |
| 1090 | /* |
| 1091 | * The Armada XP has a second range of registers for the |
| 1092 | * per-CPU registers |
| 1093 | */ |
| 1094 | if (mvchip->soc_variant == MVEBU_GPIO_SOC_VARIANT_ARMADAXP) { |
Enrico Weigelt, metux IT consult | dc02a0c | 2019-03-11 19:55:00 +0100 | [diff] [blame] | 1095 | base = devm_platform_ioremap_resource(pdev, 1); |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 1096 | if (IS_ERR(base)) |
| 1097 | return PTR_ERR(base); |
| 1098 | |
| 1099 | mvchip->percpu_regs = |
| 1100 | devm_regmap_init_mmio(&pdev->dev, base, |
| 1101 | &mvebu_gpio_regmap_config); |
| 1102 | if (IS_ERR(mvchip->percpu_regs)) |
| 1103 | return PTR_ERR(mvchip->percpu_regs); |
| 1104 | } |
| 1105 | |
| 1106 | return 0; |
| 1107 | } |
| 1108 | |
| 1109 | static int mvebu_gpio_probe_syscon(struct platform_device *pdev, |
| 1110 | struct mvebu_gpio_chip *mvchip) |
| 1111 | { |
| 1112 | mvchip->regs = syscon_node_to_regmap(pdev->dev.parent->of_node); |
| 1113 | if (IS_ERR(mvchip->regs)) |
| 1114 | return PTR_ERR(mvchip->regs); |
| 1115 | |
| 1116 | if (of_property_read_u32(pdev->dev.of_node, "offset", &mvchip->offset)) |
| 1117 | return -EINVAL; |
| 1118 | |
| 1119 | return 0; |
| 1120 | } |
| 1121 | |
Bill Pemberton | 3836309 | 2012-11-19 13:22:34 -0500 | [diff] [blame] | 1122 | static int mvebu_gpio_probe(struct platform_device *pdev) |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1123 | { |
| 1124 | struct mvebu_gpio_chip *mvchip; |
| 1125 | const struct of_device_id *match; |
| 1126 | struct device_node *np = pdev->dev.of_node; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1127 | struct irq_chip_generic *gc; |
| 1128 | struct irq_chip_type *ct; |
| 1129 | unsigned int ngpios; |
Jason Gunthorpe | 812d478 | 2016-10-19 15:03:41 -0600 | [diff] [blame] | 1130 | bool have_irqs; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1131 | int soc_variant; |
| 1132 | int i, cpu, id; |
Andrew Lunn | f1d2d08 | 2015-01-10 00:34:48 +0100 | [diff] [blame] | 1133 | int err; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1134 | |
| 1135 | match = of_match_device(mvebu_gpio_of_match, &pdev->dev); |
| 1136 | if (match) |
Russell King | f0d5046 | 2017-01-10 22:53:28 +0000 | [diff] [blame] | 1137 | soc_variant = (unsigned long) match->data; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1138 | else |
| 1139 | soc_variant = MVEBU_GPIO_SOC_VARIANT_ORION; |
| 1140 | |
Jason Gunthorpe | 812d478 | 2016-10-19 15:03:41 -0600 | [diff] [blame] | 1141 | /* Some gpio controllers do not provide irq support */ |
Peng Fan | 0c21639 | 2019-12-04 09:24:35 +0000 | [diff] [blame] | 1142 | err = platform_irq_count(pdev); |
| 1143 | if (err < 0) |
| 1144 | return err; |
| 1145 | |
| 1146 | have_irqs = err != 0; |
Jason Gunthorpe | 812d478 | 2016-10-19 15:03:41 -0600 | [diff] [blame] | 1147 | |
Andrew Lunn | a4319a6 | 2015-01-10 00:34:47 +0100 | [diff] [blame] | 1148 | mvchip = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_gpio_chip), |
| 1149 | GFP_KERNEL); |
Jingoo Han | 6c8365f | 2014-04-29 17:38:21 +0900 | [diff] [blame] | 1150 | if (!mvchip) |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1151 | return -ENOMEM; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1152 | |
Thomas Petazzoni | b5b7b48 | 2014-10-24 13:59:19 +0200 | [diff] [blame] | 1153 | platform_set_drvdata(pdev, mvchip); |
| 1154 | |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1155 | if (of_property_read_u32(pdev->dev.of_node, "ngpios", &ngpios)) { |
| 1156 | dev_err(&pdev->dev, "Missing ngpios OF property\n"); |
| 1157 | return -ENODEV; |
| 1158 | } |
| 1159 | |
| 1160 | id = of_alias_get_id(pdev->dev.of_node, "gpio"); |
| 1161 | if (id < 0) { |
| 1162 | dev_err(&pdev->dev, "Couldn't get OF id\n"); |
| 1163 | return id; |
| 1164 | } |
| 1165 | |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 1166 | mvchip->clk = devm_clk_get(&pdev->dev, NULL); |
Andrew Lunn | de88747 | 2013-02-03 11:34:26 +0100 | [diff] [blame] | 1167 | /* Not all SoCs require a clock.*/ |
Andrew Lunn | 757642f | 2017-04-14 17:40:52 +0200 | [diff] [blame] | 1168 | if (!IS_ERR(mvchip->clk)) |
| 1169 | clk_prepare_enable(mvchip->clk); |
Andrew Lunn | de88747 | 2013-02-03 11:34:26 +0100 | [diff] [blame] | 1170 | |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1171 | mvchip->soc_variant = soc_variant; |
| 1172 | mvchip->chip.label = dev_name(&pdev->dev); |
Linus Walleij | 58383c78 | 2015-11-04 09:56:26 +0100 | [diff] [blame] | 1173 | mvchip->chip.parent = &pdev->dev; |
Jonas Gorski | 203f0da | 2015-10-11 17:34:16 +0200 | [diff] [blame] | 1174 | mvchip->chip.request = gpiochip_generic_request; |
| 1175 | mvchip->chip.free = gpiochip_generic_free; |
Baruch Siach | e8dacf5 | 2019-01-10 14:26:21 +0200 | [diff] [blame] | 1176 | mvchip->chip.get_direction = mvebu_gpio_get_direction; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1177 | mvchip->chip.direction_input = mvebu_gpio_direction_input; |
| 1178 | mvchip->chip.get = mvebu_gpio_get; |
| 1179 | mvchip->chip.direction_output = mvebu_gpio_direction_output; |
| 1180 | mvchip->chip.set = mvebu_gpio_set; |
Jason Gunthorpe | 812d478 | 2016-10-19 15:03:41 -0600 | [diff] [blame] | 1181 | if (have_irqs) |
| 1182 | mvchip->chip.to_irq = mvebu_gpio_to_irq; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1183 | mvchip->chip.base = id * MVEBU_MAX_GPIO_PER_BANK; |
| 1184 | mvchip->chip.ngpio = ngpios; |
Linus Walleij | 9fb1f39 | 2013-12-04 14:42:46 +0100 | [diff] [blame] | 1185 | mvchip->chip.can_sleep = false; |
Simon Guinot | a4ba5e1 | 2013-03-24 15:45:29 +0100 | [diff] [blame] | 1186 | mvchip->chip.dbg_show = mvebu_gpio_dbg_show; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1187 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 1188 | if (soc_variant == MVEBU_GPIO_SOC_VARIANT_A8K) |
| 1189 | err = mvebu_gpio_probe_syscon(pdev, mvchip); |
| 1190 | else |
| 1191 | err = mvebu_gpio_probe_raw(pdev, mvchip); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1192 | |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 1193 | if (err) |
| 1194 | return err; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1195 | |
| 1196 | /* |
| 1197 | * Mask and clear GPIO interrupts. |
| 1198 | */ |
Laurent Navet | f4dcd2d9 | 2013-03-20 13:15:56 +0100 | [diff] [blame] | 1199 | switch (soc_variant) { |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1200 | case MVEBU_GPIO_SOC_VARIANT_ORION: |
Gregory CLEMENT | b6730b2 | 2017-06-12 17:34:59 +0200 | [diff] [blame] | 1201 | case MVEBU_GPIO_SOC_VARIANT_A8K: |
| 1202 | regmap_write(mvchip->regs, |
| 1203 | GPIO_EDGE_CAUSE_OFF + mvchip->offset, 0); |
| 1204 | regmap_write(mvchip->regs, |
| 1205 | GPIO_EDGE_MASK_OFF + mvchip->offset, 0); |
| 1206 | regmap_write(mvchip->regs, |
| 1207 | GPIO_LEVEL_MASK_OFF + mvchip->offset, 0); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1208 | break; |
| 1209 | case MVEBU_GPIO_SOC_VARIANT_MV78200: |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 1210 | regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1211 | for (cpu = 0; cpu < 2; cpu++) { |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 1212 | regmap_write(mvchip->regs, |
| 1213 | GPIO_EDGE_MASK_MV78200_OFF(cpu), 0); |
| 1214 | regmap_write(mvchip->regs, |
| 1215 | GPIO_LEVEL_MASK_MV78200_OFF(cpu), 0); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1216 | } |
| 1217 | break; |
| 1218 | case MVEBU_GPIO_SOC_VARIANT_ARMADAXP: |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 1219 | regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0); |
| 1220 | regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF, 0); |
| 1221 | regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF, 0); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1222 | for (cpu = 0; cpu < 4; cpu++) { |
Thomas Petazzoni | 2233bf7 | 2017-05-19 18:09:21 +0200 | [diff] [blame] | 1223 | regmap_write(mvchip->percpu_regs, |
| 1224 | GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu), 0); |
| 1225 | regmap_write(mvchip->percpu_regs, |
| 1226 | GPIO_EDGE_MASK_ARMADAXP_OFF(cpu), 0); |
| 1227 | regmap_write(mvchip->percpu_regs, |
| 1228 | GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu), 0); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1229 | } |
| 1230 | break; |
| 1231 | default: |
| 1232 | BUG(); |
| 1233 | } |
| 1234 | |
Laxman Dewangan | 00b9ab4 | 2016-02-22 17:43:28 +0530 | [diff] [blame] | 1235 | devm_gpiochip_add_data(&pdev->dev, &mvchip->chip, mvchip); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1236 | |
Baruch Siach | 7ee1a01e | 2020-12-02 09:15:32 +0200 | [diff] [blame] | 1237 | /* Some MVEBU SoCs have simple PWM support for GPIO lines */ |
| 1238 | if (IS_ENABLED(CONFIG_PWM)) { |
| 1239 | err = mvebu_pwm_probe(pdev, mvchip, id); |
| 1240 | if (err) |
| 1241 | return err; |
| 1242 | } |
| 1243 | |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1244 | /* Some gpio controllers do not provide irq support */ |
Jason Gunthorpe | 812d478 | 2016-10-19 15:03:41 -0600 | [diff] [blame] | 1245 | if (!have_irqs) |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1246 | return 0; |
| 1247 | |
Jason Gunthorpe | 812d478 | 2016-10-19 15:03:41 -0600 | [diff] [blame] | 1248 | mvchip->domain = |
| 1249 | irq_domain_add_linear(np, ngpios, &irq_generic_chip_ops, NULL); |
| 1250 | if (!mvchip->domain) { |
| 1251 | dev_err(&pdev->dev, "couldn't allocate irq domain %s (DT).\n", |
| 1252 | mvchip->chip.label); |
Baruch Siach | 7ee1a01e | 2020-12-02 09:15:32 +0200 | [diff] [blame] | 1253 | err = -ENODEV; |
| 1254 | goto err_pwm; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1255 | } |
| 1256 | |
Jason Gunthorpe | 812d478 | 2016-10-19 15:03:41 -0600 | [diff] [blame] | 1257 | err = irq_alloc_domain_generic_chips( |
| 1258 | mvchip->domain, ngpios, 2, np->name, handle_level_irq, |
| 1259 | IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_LEVEL, 0, 0); |
| 1260 | if (err) { |
| 1261 | dev_err(&pdev->dev, "couldn't allocate irq chips %s (DT).\n", |
| 1262 | mvchip->chip.label); |
| 1263 | goto err_domain; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1264 | } |
| 1265 | |
Ralph Sennhauser | 899c37e | 2017-03-16 07:33:57 +0100 | [diff] [blame] | 1266 | /* |
| 1267 | * NOTE: The common accessors cannot be used because of the percpu |
Jason Gunthorpe | 812d478 | 2016-10-19 15:03:41 -0600 | [diff] [blame] | 1268 | * access to the mask registers |
| 1269 | */ |
| 1270 | gc = irq_get_domain_generic_chip(mvchip->domain, 0); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1271 | gc->private = mvchip; |
| 1272 | ct = &gc->chip_types[0]; |
| 1273 | ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW; |
| 1274 | ct->chip.irq_mask = mvebu_gpio_level_irq_mask; |
| 1275 | ct->chip.irq_unmask = mvebu_gpio_level_irq_unmask; |
| 1276 | ct->chip.irq_set_type = mvebu_gpio_irq_set_type; |
| 1277 | ct->chip.name = mvchip->chip.label; |
| 1278 | |
| 1279 | ct = &gc->chip_types[1]; |
| 1280 | ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING; |
| 1281 | ct->chip.irq_ack = mvebu_gpio_irq_ack; |
| 1282 | ct->chip.irq_mask = mvebu_gpio_edge_irq_mask; |
| 1283 | ct->chip.irq_unmask = mvebu_gpio_edge_irq_unmask; |
| 1284 | ct->chip.irq_set_type = mvebu_gpio_irq_set_type; |
| 1285 | ct->handler = handle_edge_irq; |
| 1286 | ct->chip.name = mvchip->chip.label; |
| 1287 | |
Ralph Sennhauser | 899c37e | 2017-03-16 07:33:57 +0100 | [diff] [blame] | 1288 | /* |
| 1289 | * Setup the interrupt handlers. Each chip can have up to 4 |
Jason Gunthorpe | 812d478 | 2016-10-19 15:03:41 -0600 | [diff] [blame] | 1290 | * interrupt handlers, with each handler dealing with 8 GPIO |
| 1291 | * pins. |
| 1292 | */ |
| 1293 | for (i = 0; i < 4; i++) { |
Chris Packham | 525b085 | 2020-03-13 16:42:44 +1300 | [diff] [blame] | 1294 | int irq = platform_get_irq_optional(pdev, i); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1295 | |
Jason Gunthorpe | 812d478 | 2016-10-19 15:03:41 -0600 | [diff] [blame] | 1296 | if (irq < 0) |
| 1297 | continue; |
| 1298 | irq_set_chained_handler_and_data(irq, mvebu_gpio_irq_handler, |
| 1299 | mvchip); |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1300 | } |
| 1301 | |
| 1302 | return 0; |
Andrew Lunn | f1d2d08 | 2015-01-10 00:34:48 +0100 | [diff] [blame] | 1303 | |
Jason Gunthorpe | 812d478 | 2016-10-19 15:03:41 -0600 | [diff] [blame] | 1304 | err_domain: |
| 1305 | irq_domain_remove(mvchip->domain); |
Baruch Siach | 7ee1a01e | 2020-12-02 09:15:32 +0200 | [diff] [blame] | 1306 | err_pwm: |
| 1307 | pwmchip_remove(&mvchip->mvpwm->chip); |
Andrew Lunn | f1d2d08 | 2015-01-10 00:34:48 +0100 | [diff] [blame] | 1308 | |
Andrew Lunn | f1d2d08 | 2015-01-10 00:34:48 +0100 | [diff] [blame] | 1309 | return err; |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1310 | } |
| 1311 | |
| 1312 | static struct platform_driver mvebu_gpio_driver = { |
| 1313 | .driver = { |
Andrew Lunn | a4319a6 | 2015-01-10 00:34:47 +0100 | [diff] [blame] | 1314 | .name = "mvebu-gpio", |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1315 | .of_match_table = mvebu_gpio_of_match, |
| 1316 | }, |
| 1317 | .probe = mvebu_gpio_probe, |
Thomas Petazzoni | b5b7b48 | 2014-10-24 13:59:19 +0200 | [diff] [blame] | 1318 | .suspend = mvebu_gpio_suspend, |
| 1319 | .resume = mvebu_gpio_resume, |
Thomas Petazzoni | fefe7b0 | 2012-09-19 22:52:58 +0200 | [diff] [blame] | 1320 | }; |
Paul Gortmaker | ed329f3 | 2016-03-27 11:44:45 -0400 | [diff] [blame] | 1321 | builtin_platform_driver(mvebu_gpio_driver); |