blob: f0fd82b3417cf29ff7a24f488f974d9b3b33c3df [file] [log] [blame]
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001/*
2 * GPIO driver for Marvell SoCs
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
7 * Andrew Lunn <andrew@lunn.ch>
8 * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
9 *
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without any
12 * warranty of any kind, whether express or implied.
13 *
14 * This driver is a fairly straightforward GPIO driver for the
15 * complete family of Marvell EBU SoC platforms (Orion, Dove,
16 * Kirkwood, Discovery, Armada 370/XP). The only complexity of this
17 * driver is the different register layout that exists between the
18 * non-SMP platforms (Orion, Dove, Kirkwood, Armada 370) and the SMP
19 * platforms (MV78200 from the Discovery family and the Armada
20 * XP). Therefore, this driver handles three variants of the GPIO
21 * block:
22 * - the basic variant, called "orion-gpio", with the simplest
23 * register set. Used on Orion, Dove, Kirkwoord, Armada 370 and
24 * non-SMP Discovery systems
25 * - the mv78200 variant for MV78200 Discovery systems. This variant
26 * turns the edge mask and level mask registers into CPU0 edge
27 * mask/level mask registers, and adds CPU1 edge mask/level mask
28 * registers.
29 * - the armadaxp variant for Armada XP systems. This variant keeps
30 * the normal cause/edge mask/level mask registers when the global
31 * interrupts are used, but adds per-CPU cause/edge mask/level mask
32 * registers n a separate memory area for the per-CPU GPIO
33 * interrupts.
34 */
35
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +010036#include <linux/bitops.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020037#include <linux/clk.h>
38#include <linux/err.h>
Linus Walleijba78d832018-04-13 15:40:45 +020039#include <linux/gpio/driver.h>
40#include <linux/gpio/consumer.h>
Linus Walleij5923ea62019-04-26 14:40:18 +020041#include <linux/gpio/machine.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020042#include <linux/init.h>
43#include <linux/io.h>
44#include <linux/irq.h>
45#include <linux/irqchip/chained_irq.h>
46#include <linux/irqdomain.h>
Gregory CLEMENTb6730b22017-06-12 17:34:59 +020047#include <linux/mfd/syscon.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020048#include <linux/of_device.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020049#include <linux/pinctrl/consumer.h>
50#include <linux/platform_device.h>
51#include <linux/pwm.h>
Thomas Petazzoni2233bf72017-05-19 18:09:21 +020052#include <linux/regmap.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020053#include <linux/slab.h>
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020054
55/*
56 * GPIO unit register offsets.
57 */
Andrew Lunn757642f2017-04-14 17:40:52 +020058#define GPIO_OUT_OFF 0x0000
59#define GPIO_IO_CONF_OFF 0x0004
60#define GPIO_BLINK_EN_OFF 0x0008
61#define GPIO_IN_POL_OFF 0x000c
62#define GPIO_DATA_IN_OFF 0x0010
63#define GPIO_EDGE_CAUSE_OFF 0x0014
64#define GPIO_EDGE_MASK_OFF 0x0018
65#define GPIO_LEVEL_MASK_OFF 0x001c
66#define GPIO_BLINK_CNT_SELECT_OFF 0x0020
67
68/*
69 * PWM register offsets.
70 */
71#define PWM_BLINK_ON_DURATION_OFF 0x0
72#define PWM_BLINK_OFF_DURATION_OFF 0x4
73
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020074
75/* The MV78200 has per-CPU registers for edge mask and level mask */
Andrew Lunna4319a62015-01-10 00:34:47 +010076#define GPIO_EDGE_MASK_MV78200_OFF(cpu) ((cpu) ? 0x30 : 0x18)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020077#define GPIO_LEVEL_MASK_MV78200_OFF(cpu) ((cpu) ? 0x34 : 0x1C)
78
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +010079/*
80 * The Armada XP has per-CPU registers for interrupt cause, interrupt
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020081 * mask and interrupt level mask. Those are relative to the
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +010082 * percpu_membase.
83 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020084#define GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu) ((cpu) * 0x4)
85#define GPIO_EDGE_MASK_ARMADAXP_OFF(cpu) (0x10 + (cpu) * 0x4)
86#define GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu) (0x20 + (cpu) * 0x4)
87
Andrew Lunna4319a62015-01-10 00:34:47 +010088#define MVEBU_GPIO_SOC_VARIANT_ORION 0x1
89#define MVEBU_GPIO_SOC_VARIANT_MV78200 0x2
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020090#define MVEBU_GPIO_SOC_VARIANT_ARMADAXP 0x3
Gregory CLEMENTb6730b22017-06-12 17:34:59 +020091#define MVEBU_GPIO_SOC_VARIANT_A8K 0x4
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020092
Andrew Lunna4319a62015-01-10 00:34:47 +010093#define MVEBU_MAX_GPIO_PER_BANK 32
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020094
Andrew Lunn757642f2017-04-14 17:40:52 +020095struct mvebu_pwm {
96 void __iomem *membase;
97 unsigned long clk_rate;
98 struct gpio_desc *gpiod;
99 struct pwm_chip chip;
100 spinlock_t lock;
101 struct mvebu_gpio_chip *mvchip;
102
103 /* Used to preserve GPIO/PWM registers across suspend/resume */
104 u32 blink_select;
105 u32 blink_on_duration;
106 u32 blink_off_duration;
107};
108
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200109struct mvebu_gpio_chip {
110 struct gpio_chip chip;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200111 struct regmap *regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200112 u32 offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200113 struct regmap *percpu_regs;
Dan Carpenterd5359222013-11-07 10:50:19 +0300114 int irqbase;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200115 struct irq_domain *domain;
Andrew Lunna4319a62015-01-10 00:34:47 +0100116 int soc_variant;
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200117
Andrew Lunn757642f2017-04-14 17:40:52 +0200118 /* Used for PWM support */
119 struct clk *clk;
120 struct mvebu_pwm *mvpwm;
121
Andrew Lunna4319a62015-01-10 00:34:47 +0100122 /* Used to preserve GPIO registers across suspend/resume */
Ralph Sennhauserf4c240c2017-03-16 07:34:00 +0100123 u32 out_reg;
124 u32 io_conf_reg;
125 u32 blink_en_reg;
126 u32 in_pol_reg;
127 u32 edge_mask_regs[4];
128 u32 level_mask_regs[4];
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200129};
130
131/*
132 * Functions returning addresses of individual registers for a given
133 * GPIO controller.
134 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200135
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200136static void mvebu_gpioreg_edge_cause(struct mvebu_gpio_chip *mvchip,
137 struct regmap **map, unsigned int *offset)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200138{
139 int cpu;
140
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100141 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200142 case MVEBU_GPIO_SOC_VARIANT_ORION:
143 case MVEBU_GPIO_SOC_VARIANT_MV78200:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200144 case MVEBU_GPIO_SOC_VARIANT_A8K:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200145 *map = mvchip->regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200146 *offset = GPIO_EDGE_CAUSE_OFF + mvchip->offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200147 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200148 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
149 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200150 *map = mvchip->percpu_regs;
151 *offset = GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu);
152 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200153 default:
154 BUG();
155 }
156}
157
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200158static u32
159mvebu_gpio_read_edge_cause(struct mvebu_gpio_chip *mvchip)
160{
161 struct regmap *map;
162 unsigned int offset;
163 u32 val;
164
165 mvebu_gpioreg_edge_cause(mvchip, &map, &offset);
166 regmap_read(map, offset, &val);
167
168 return val;
169}
170
171static void
172mvebu_gpio_write_edge_cause(struct mvebu_gpio_chip *mvchip, u32 val)
173{
174 struct regmap *map;
175 unsigned int offset;
176
177 mvebu_gpioreg_edge_cause(mvchip, &map, &offset);
178 regmap_write(map, offset, val);
179}
180
181static inline void
182mvebu_gpioreg_edge_mask(struct mvebu_gpio_chip *mvchip,
183 struct regmap **map, unsigned int *offset)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200184{
185 int cpu;
186
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100187 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200188 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200189 case MVEBU_GPIO_SOC_VARIANT_A8K:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200190 *map = mvchip->regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200191 *offset = GPIO_EDGE_MASK_OFF + mvchip->offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200192 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200193 case MVEBU_GPIO_SOC_VARIANT_MV78200:
194 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200195 *map = mvchip->regs;
196 *offset = GPIO_EDGE_MASK_MV78200_OFF(cpu);
197 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200198 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
199 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200200 *map = mvchip->percpu_regs;
201 *offset = GPIO_EDGE_MASK_ARMADAXP_OFF(cpu);
202 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200203 default:
204 BUG();
205 }
206}
207
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200208static u32
209mvebu_gpio_read_edge_mask(struct mvebu_gpio_chip *mvchip)
210{
211 struct regmap *map;
212 unsigned int offset;
213 u32 val;
214
215 mvebu_gpioreg_edge_mask(mvchip, &map, &offset);
216 regmap_read(map, offset, &val);
217
218 return val;
219}
220
221static void
222mvebu_gpio_write_edge_mask(struct mvebu_gpio_chip *mvchip, u32 val)
223{
224 struct regmap *map;
225 unsigned int offset;
226
227 mvebu_gpioreg_edge_mask(mvchip, &map, &offset);
228 regmap_write(map, offset, val);
229}
230
231static void
232mvebu_gpioreg_level_mask(struct mvebu_gpio_chip *mvchip,
233 struct regmap **map, unsigned int *offset)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200234{
235 int cpu;
236
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100237 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200238 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200239 case MVEBU_GPIO_SOC_VARIANT_A8K:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200240 *map = mvchip->regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200241 *offset = GPIO_LEVEL_MASK_OFF + mvchip->offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200242 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200243 case MVEBU_GPIO_SOC_VARIANT_MV78200:
244 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200245 *map = mvchip->regs;
246 *offset = GPIO_LEVEL_MASK_MV78200_OFF(cpu);
247 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200248 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
249 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200250 *map = mvchip->percpu_regs;
251 *offset = GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu);
252 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200253 default:
254 BUG();
255 }
256}
257
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200258static u32
259mvebu_gpio_read_level_mask(struct mvebu_gpio_chip *mvchip)
260{
261 struct regmap *map;
262 unsigned int offset;
263 u32 val;
264
265 mvebu_gpioreg_level_mask(mvchip, &map, &offset);
266 regmap_read(map, offset, &val);
267
268 return val;
269}
270
271static void
272mvebu_gpio_write_level_mask(struct mvebu_gpio_chip *mvchip, u32 val)
273{
274 struct regmap *map;
275 unsigned int offset;
276
277 mvebu_gpioreg_level_mask(mvchip, &map, &offset);
278 regmap_write(map, offset, val);
279}
280
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200281/*
Andrew Lunn757642f2017-04-14 17:40:52 +0200282 * Functions returning addresses of individual registers for a given
283 * PWM controller.
284 */
285static void __iomem *mvebu_pwmreg_blink_on_duration(struct mvebu_pwm *mvpwm)
286{
287 return mvpwm->membase + PWM_BLINK_ON_DURATION_OFF;
288}
289
290static void __iomem *mvebu_pwmreg_blink_off_duration(struct mvebu_pwm *mvpwm)
291{
292 return mvpwm->membase + PWM_BLINK_OFF_DURATION_OFF;
293}
294
295/*
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200296 * Functions implementing the gpio_chip methods
297 */
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100298static void mvebu_gpio_set(struct gpio_chip *chip, unsigned int pin, int value)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200299{
Linus Walleijbbe76002015-12-07 11:09:24 +0100300 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200301
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200302 regmap_update_bits(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200303 BIT(pin), value ? BIT(pin) : 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200304}
305
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100306static int mvebu_gpio_get(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200307{
Linus Walleijbbe76002015-12-07 11:09:24 +0100308 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200309 u32 u;
310
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200311 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200312
313 if (u & BIT(pin)) {
314 u32 data_in, in_pol;
315
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200316 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset,
317 &data_in);
318 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
319 &in_pol);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200320 u = data_in ^ in_pol;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200321 } else {
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200322 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &u);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200323 }
324
325 return (u >> pin) & 1;
326}
327
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100328static void mvebu_gpio_blink(struct gpio_chip *chip, unsigned int pin,
329 int value)
Jamie Lentine9133762012-10-28 12:23:24 +0000330{
Linus Walleijbbe76002015-12-07 11:09:24 +0100331 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Jamie Lentine9133762012-10-28 12:23:24 +0000332
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200333 regmap_update_bits(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200334 BIT(pin), value ? BIT(pin) : 0);
Jamie Lentine9133762012-10-28 12:23:24 +0000335}
336
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100337static int mvebu_gpio_direction_input(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200338{
Linus Walleijbbe76002015-12-07 11:09:24 +0100339 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200340 int ret;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200341
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100342 /*
343 * Check with the pinctrl driver whether this pin is usable as
344 * an input GPIO
345 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200346 ret = pinctrl_gpio_direction_input(chip->base + pin);
347 if (ret)
348 return ret;
349
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200350 regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
Gregory CLEMENT43a2dce2017-06-09 12:09:17 +0200351 BIT(pin), BIT(pin));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200352
353 return 0;
354}
355
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100356static int mvebu_gpio_direction_output(struct gpio_chip *chip, unsigned int pin,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200357 int value)
358{
Linus Walleijbbe76002015-12-07 11:09:24 +0100359 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200360 int ret;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200361
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100362 /*
363 * Check with the pinctrl driver whether this pin is usable as
364 * an output GPIO
365 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200366 ret = pinctrl_gpio_direction_output(chip->base + pin);
367 if (ret)
368 return ret;
369
Jamie Lentine9133762012-10-28 12:23:24 +0000370 mvebu_gpio_blink(chip, pin, 0);
Thomas Petazzonic57d75c2012-10-23 10:17:05 +0200371 mvebu_gpio_set(chip, pin, value);
372
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200373 regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200374 BIT(pin), 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200375
376 return 0;
377}
378
Baruch Siache8dacf52019-01-10 14:26:21 +0200379static int mvebu_gpio_get_direction(struct gpio_chip *chip, unsigned int pin)
380{
381 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
382 u32 u;
383
384 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
385
Matti Vaittinene42615e2019-11-06 10:54:12 +0200386 if (u & BIT(pin))
387 return GPIO_LINE_DIRECTION_IN;
388
389 return GPIO_LINE_DIRECTION_OUT;
Baruch Siache8dacf52019-01-10 14:26:21 +0200390}
391
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100392static int mvebu_gpio_to_irq(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200393{
Linus Walleijbbe76002015-12-07 11:09:24 +0100394 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Ralph Sennhauser163ad362017-03-16 07:33:59 +0100395
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200396 return irq_create_mapping(mvchip->domain, pin);
397}
398
399/*
400 * Functions implementing the irq_chip methods
401 */
402static void mvebu_gpio_irq_ack(struct irq_data *d)
403{
404 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
405 struct mvebu_gpio_chip *mvchip = gc->private;
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600406 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200407
408 irq_gc_lock(gc);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200409 mvebu_gpio_write_edge_cause(mvchip, ~mask);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200410 irq_gc_unlock(gc);
411}
412
413static void mvebu_gpio_edge_irq_mask(struct irq_data *d)
414{
415 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
416 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200417 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600418 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200419
420 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200421 ct->mask_cache_priv &= ~mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200422 mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200423 irq_gc_unlock(gc);
424}
425
426static void mvebu_gpio_edge_irq_unmask(struct irq_data *d)
427{
428 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
429 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200430 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600431 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200432
433 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200434 ct->mask_cache_priv |= mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200435 mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200436 irq_gc_unlock(gc);
437}
438
439static void mvebu_gpio_level_irq_mask(struct irq_data *d)
440{
441 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
442 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200443 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600444 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200445
446 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200447 ct->mask_cache_priv &= ~mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200448 mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200449 irq_gc_unlock(gc);
450}
451
452static void mvebu_gpio_level_irq_unmask(struct irq_data *d)
453{
454 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
455 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200456 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600457 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200458
459 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200460 ct->mask_cache_priv |= mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200461 mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200462 irq_gc_unlock(gc);
463}
464
465/*****************************************************************************
466 * MVEBU GPIO IRQ
467 *
468 * GPIO_IN_POL register controls whether GPIO_DATA_IN will hold the same
469 * value of the line or the opposite value.
470 *
471 * Level IRQ handlers: DATA_IN is used directly as cause register.
Andrew Lunna4319a62015-01-10 00:34:47 +0100472 * Interrupt are masked by LEVEL_MASK registers.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200473 * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
Andrew Lunna4319a62015-01-10 00:34:47 +0100474 * Interrupt are masked by EDGE_MASK registers.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200475 * Both-edge handlers: Similar to regular Edge handlers, but also swaps
Andrew Lunna4319a62015-01-10 00:34:47 +0100476 * the polarity to catch the next line transaction.
477 * This is a race condition that might not perfectly
478 * work on some use cases.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200479 *
480 * Every eight GPIO lines are grouped (OR'ed) before going up to main
481 * cause register.
482 *
Andrew Lunna4319a62015-01-10 00:34:47 +0100483 * EDGE cause mask
484 * data-in /--------| |-----| |----\
485 * -----| |----- ---- to main cause reg
486 * X \----------------| |----/
487 * polarity LEVEL mask
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200488 *
489 ****************************************************************************/
490
491static int mvebu_gpio_irq_set_type(struct irq_data *d, unsigned int type)
492{
493 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
494 struct irq_chip_type *ct = irq_data_get_chip_type(d);
495 struct mvebu_gpio_chip *mvchip = gc->private;
496 int pin;
497 u32 u;
498
499 pin = d->hwirq;
500
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200501 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200502 if ((u & BIT(pin)) == 0)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200503 return -EINVAL;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200504
505 type &= IRQ_TYPE_SENSE_MASK;
506 if (type == IRQ_TYPE_NONE)
507 return -EINVAL;
508
509 /* Check if we need to change chip and handler */
510 if (!(ct->type & type))
511 if (irq_setup_alt_chip(d, type))
512 return -EINVAL;
513
514 /*
515 * Configure interrupt polarity.
516 */
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100517 switch (type) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200518 case IRQ_TYPE_EDGE_RISING:
519 case IRQ_TYPE_LEVEL_HIGH:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200520 regmap_update_bits(mvchip->regs,
521 GPIO_IN_POL_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200522 BIT(pin), 0);
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800523 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200524 case IRQ_TYPE_EDGE_FALLING:
525 case IRQ_TYPE_LEVEL_LOW:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200526 regmap_update_bits(mvchip->regs,
527 GPIO_IN_POL_OFF + mvchip->offset,
Gregory CLEMENT43a2dce2017-06-09 12:09:17 +0200528 BIT(pin), BIT(pin));
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800529 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200530 case IRQ_TYPE_EDGE_BOTH: {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200531 u32 data_in, in_pol, val;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200532
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200533 regmap_read(mvchip->regs,
534 GPIO_IN_POL_OFF + mvchip->offset, &in_pol);
535 regmap_read(mvchip->regs,
536 GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200537
538 /*
539 * set initial polarity based on current input level
540 */
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200541 if ((data_in ^ in_pol) & BIT(pin))
542 val = BIT(pin); /* falling */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200543 else
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200544 val = 0; /* raising */
545
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200546 regmap_update_bits(mvchip->regs,
547 GPIO_IN_POL_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200548 BIT(pin), val);
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800549 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200550 }
551 }
552 return 0;
553}
554
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200555static void mvebu_gpio_irq_handler(struct irq_desc *desc)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200556{
Jiang Liu476f8b42015-06-04 12:13:15 +0800557 struct mvebu_gpio_chip *mvchip = irq_desc_get_handler_data(desc);
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100558 struct irq_chip *chip = irq_desc_get_chip(desc);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200559 u32 cause, type, data_in, level_mask, edge_cause, edge_mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200560 int i;
561
562 if (mvchip == NULL)
563 return;
564
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100565 chained_irq_enter(chip, desc);
566
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200567 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200568 level_mask = mvebu_gpio_read_level_mask(mvchip);
569 edge_cause = mvebu_gpio_read_edge_cause(mvchip);
570 edge_mask = mvebu_gpio_read_edge_mask(mvchip);
571
Gregory CLEMENT3f13b6a2017-07-12 13:22:29 +0200572 cause = (data_in & level_mask) | (edge_cause & edge_mask);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200573
574 for (i = 0; i < mvchip->chip.ngpio; i++) {
575 int irq;
576
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600577 irq = irq_find_mapping(mvchip->domain, i);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200578
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +0100579 if (!(cause & BIT(i)))
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200580 continue;
581
Javier Martinez Canillasfb90c222013-06-14 18:40:44 +0200582 type = irq_get_trigger_type(irq);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200583 if ((type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
584 /* Swap polarity (race with GPIO line) */
585 u32 polarity;
586
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200587 regmap_read(mvchip->regs,
588 GPIO_IN_POL_OFF + mvchip->offset,
589 &polarity);
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +0100590 polarity ^= BIT(i);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200591 regmap_write(mvchip->regs,
592 GPIO_IN_POL_OFF + mvchip->offset,
593 polarity);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200594 }
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100595
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200596 generic_handle_irq(irq);
597 }
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100598
599 chained_irq_exit(chip, desc);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200600}
601
Andrew Lunn757642f2017-04-14 17:40:52 +0200602/*
603 * Functions implementing the pwm_chip methods
604 */
605static struct mvebu_pwm *to_mvebu_pwm(struct pwm_chip *chip)
606{
607 return container_of(chip, struct mvebu_pwm, chip);
608}
609
610static int mvebu_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm)
611{
612 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
613 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
614 struct gpio_desc *desc;
615 unsigned long flags;
616 int ret = 0;
617
618 spin_lock_irqsave(&mvpwm->lock, flags);
619
620 if (mvpwm->gpiod) {
621 ret = -EBUSY;
622 } else {
Linus Walleijba78d832018-04-13 15:40:45 +0200623 desc = gpiochip_request_own_desc(&mvchip->chip,
Linus Walleij5923ea62019-04-26 14:40:18 +0200624 pwm->hwpwm, "mvebu-pwm",
625 GPIO_ACTIVE_HIGH,
626 GPIOD_OUT_LOW);
Linus Walleijba78d832018-04-13 15:40:45 +0200627 if (IS_ERR(desc)) {
628 ret = PTR_ERR(desc);
Andrew Lunn757642f2017-04-14 17:40:52 +0200629 goto out;
630 }
631
Andrew Lunn757642f2017-04-14 17:40:52 +0200632 mvpwm->gpiod = desc;
633 }
634out:
635 spin_unlock_irqrestore(&mvpwm->lock, flags);
636 return ret;
637}
638
639static void mvebu_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
640{
641 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
642 unsigned long flags;
643
644 spin_lock_irqsave(&mvpwm->lock, flags);
Linus Walleijba78d832018-04-13 15:40:45 +0200645 gpiochip_free_own_desc(mvpwm->gpiod);
Andrew Lunn757642f2017-04-14 17:40:52 +0200646 mvpwm->gpiod = NULL;
647 spin_unlock_irqrestore(&mvpwm->lock, flags);
648}
649
650static void mvebu_pwm_get_state(struct pwm_chip *chip,
651 struct pwm_device *pwm,
652 struct pwm_state *state) {
653
654 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
655 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
656 unsigned long long val;
657 unsigned long flags;
658 u32 u;
659
660 spin_lock_irqsave(&mvpwm->lock, flags);
661
662 val = (unsigned long long)
663 readl_relaxed(mvebu_pwmreg_blink_on_duration(mvpwm));
664 val *= NSEC_PER_SEC;
665 do_div(val, mvpwm->clk_rate);
666 if (val > UINT_MAX)
667 state->duty_cycle = UINT_MAX;
668 else if (val)
669 state->duty_cycle = val;
670 else
671 state->duty_cycle = 1;
672
673 val = (unsigned long long)
674 readl_relaxed(mvebu_pwmreg_blink_off_duration(mvpwm));
675 val *= NSEC_PER_SEC;
676 do_div(val, mvpwm->clk_rate);
677 if (val < state->duty_cycle) {
678 state->period = 1;
679 } else {
680 val -= state->duty_cycle;
681 if (val > UINT_MAX)
682 state->period = UINT_MAX;
683 else if (val)
684 state->period = val;
685 else
686 state->period = 1;
687 }
688
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200689 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &u);
Andrew Lunn757642f2017-04-14 17:40:52 +0200690 if (u)
691 state->enabled = true;
692 else
693 state->enabled = false;
694
695 spin_unlock_irqrestore(&mvpwm->lock, flags);
696}
697
698static int mvebu_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
Uwe Kleine-König71523d12019-08-24 17:37:07 +0200699 const struct pwm_state *state)
Andrew Lunn757642f2017-04-14 17:40:52 +0200700{
701 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
702 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
703 unsigned long long val;
704 unsigned long flags;
705 unsigned int on, off;
706
707 val = (unsigned long long) mvpwm->clk_rate * state->duty_cycle;
708 do_div(val, NSEC_PER_SEC);
709 if (val > UINT_MAX)
710 return -EINVAL;
711 if (val)
712 on = val;
713 else
714 on = 1;
715
716 val = (unsigned long long) mvpwm->clk_rate *
717 (state->period - state->duty_cycle);
718 do_div(val, NSEC_PER_SEC);
719 if (val > UINT_MAX)
720 return -EINVAL;
721 if (val)
722 off = val;
723 else
724 off = 1;
725
726 spin_lock_irqsave(&mvpwm->lock, flags);
727
728 writel_relaxed(on, mvebu_pwmreg_blink_on_duration(mvpwm));
729 writel_relaxed(off, mvebu_pwmreg_blink_off_duration(mvpwm));
730 if (state->enabled)
731 mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 1);
732 else
733 mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 0);
734
735 spin_unlock_irqrestore(&mvpwm->lock, flags);
736
737 return 0;
738}
739
740static const struct pwm_ops mvebu_pwm_ops = {
741 .request = mvebu_pwm_request,
742 .free = mvebu_pwm_free,
743 .get_state = mvebu_pwm_get_state,
744 .apply = mvebu_pwm_apply,
745 .owner = THIS_MODULE,
746};
747
748static void __maybe_unused mvebu_pwm_suspend(struct mvebu_gpio_chip *mvchip)
749{
750 struct mvebu_pwm *mvpwm = mvchip->mvpwm;
751
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200752 regmap_read(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200753 &mvpwm->blink_select);
Andrew Lunn757642f2017-04-14 17:40:52 +0200754 mvpwm->blink_on_duration =
755 readl_relaxed(mvebu_pwmreg_blink_on_duration(mvpwm));
756 mvpwm->blink_off_duration =
757 readl_relaxed(mvebu_pwmreg_blink_off_duration(mvpwm));
758}
759
760static void __maybe_unused mvebu_pwm_resume(struct mvebu_gpio_chip *mvchip)
761{
762 struct mvebu_pwm *mvpwm = mvchip->mvpwm;
763
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200764 regmap_write(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200765 mvpwm->blink_select);
Andrew Lunn757642f2017-04-14 17:40:52 +0200766 writel_relaxed(mvpwm->blink_on_duration,
767 mvebu_pwmreg_blink_on_duration(mvpwm));
768 writel_relaxed(mvpwm->blink_off_duration,
769 mvebu_pwmreg_blink_off_duration(mvpwm));
770}
771
772static int mvebu_pwm_probe(struct platform_device *pdev,
773 struct mvebu_gpio_chip *mvchip,
774 int id)
775{
776 struct device *dev = &pdev->dev;
777 struct mvebu_pwm *mvpwm;
Andrew Lunn757642f2017-04-14 17:40:52 +0200778 u32 set;
779
780 if (!of_device_is_compatible(mvchip->chip.of_node,
Ralph Sennhauser6c7515c2017-06-01 22:08:20 +0200781 "marvell,armada-370-gpio"))
Andrew Lunn757642f2017-04-14 17:40:52 +0200782 return 0;
783
Uwe Kleine-Königc8da6422018-12-17 09:43:13 +0100784 if (IS_ERR(mvchip->clk))
785 return PTR_ERR(mvchip->clk);
786
Andrew Lunn757642f2017-04-14 17:40:52 +0200787 /*
788 * Use set A for lines of GPIO chip with id 0, B for GPIO chip
789 * with id 1. Don't allow further GPIO chips to be used for PWM.
790 */
791 if (id == 0)
792 set = 0;
793 else if (id == 1)
794 set = U32_MAX;
795 else
796 return -EINVAL;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200797 regmap_write(mvchip->regs,
Linus Torvaldsc7d28ec2017-07-07 12:40:27 -0700798 GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset, set);
Andrew Lunn757642f2017-04-14 17:40:52 +0200799
800 mvpwm = devm_kzalloc(dev, sizeof(struct mvebu_pwm), GFP_KERNEL);
801 if (!mvpwm)
802 return -ENOMEM;
803 mvchip->mvpwm = mvpwm;
804 mvpwm->mvchip = mvchip;
805
Bartosz Golaszewskif51b18d2019-10-22 10:43:17 +0200806 /*
807 * There are only two sets of PWM configuration registers for
808 * all the GPIO lines on those SoCs which this driver reserves
809 * for the first two GPIO chips. So if the resource is missing
810 * we can't treat it as an error.
811 */
812 mvpwm->membase = devm_platform_ioremap_resource_byname(pdev, "pwm");
Andrew Lunn757642f2017-04-14 17:40:52 +0200813 if (IS_ERR(mvpwm->membase))
814 return PTR_ERR(mvpwm->membase);
815
816 mvpwm->clk_rate = clk_get_rate(mvchip->clk);
817 if (!mvpwm->clk_rate) {
818 dev_err(dev, "failed to get clock rate\n");
819 return -EINVAL;
820 }
821
822 mvpwm->chip.dev = dev;
823 mvpwm->chip.ops = &mvebu_pwm_ops;
824 mvpwm->chip.npwm = mvchip->chip.ngpio;
Richard Genoudfc7a9062017-06-01 14:18:26 +0200825 /*
826 * There may already be some PWM allocated, so we can't force
827 * mvpwm->chip.base to a fixed point like mvchip->chip.base.
828 * So, we let pwmchip_add() do the numbering and take the next free
829 * region.
830 */
831 mvpwm->chip.base = -1;
Andrew Lunn757642f2017-04-14 17:40:52 +0200832
833 spin_lock_init(&mvpwm->lock);
834
835 return pwmchip_add(&mvpwm->chip);
836}
837
Simon Guinota4ba5e12013-03-24 15:45:29 +0100838#ifdef CONFIG_DEBUG_FS
839#include <linux/seq_file.h>
840
841static void mvebu_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
842{
Linus Walleijbbe76002015-12-07 11:09:24 +0100843 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Simon Guinota4ba5e12013-03-24 15:45:29 +0100844 u32 out, io_conf, blink, in_pol, data_in, cause, edg_msk, lvl_msk;
845 int i;
846
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200847 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &out);
848 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &io_conf);
849 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &blink);
850 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset, &in_pol);
851 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200852 cause = mvebu_gpio_read_edge_cause(mvchip);
853 edg_msk = mvebu_gpio_read_edge_mask(mvchip);
854 lvl_msk = mvebu_gpio_read_level_mask(mvchip);
Simon Guinota4ba5e12013-03-24 15:45:29 +0100855
856 for (i = 0; i < chip->ngpio; i++) {
857 const char *label;
858 u32 msk;
859 bool is_out;
860
861 label = gpiochip_is_requested(chip, i);
862 if (!label)
863 continue;
864
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +0100865 msk = BIT(i);
Simon Guinota4ba5e12013-03-24 15:45:29 +0100866 is_out = !(io_conf & msk);
867
868 seq_printf(s, " gpio-%-3d (%-20.20s)", chip->base + i, label);
869
870 if (is_out) {
871 seq_printf(s, " out %s %s\n",
872 out & msk ? "hi" : "lo",
873 blink & msk ? "(blink )" : "");
874 continue;
875 }
876
877 seq_printf(s, " in %s (act %s) - IRQ",
878 (data_in ^ in_pol) & msk ? "hi" : "lo",
879 in_pol & msk ? "lo" : "hi");
880 if (!((edg_msk | lvl_msk) & msk)) {
Andrew Lunna4319a62015-01-10 00:34:47 +0100881 seq_puts(s, " disabled\n");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100882 continue;
883 }
884 if (edg_msk & msk)
Andrew Lunna4319a62015-01-10 00:34:47 +0100885 seq_puts(s, " edge ");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100886 if (lvl_msk & msk)
Andrew Lunna4319a62015-01-10 00:34:47 +0100887 seq_puts(s, " level");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100888 seq_printf(s, " (%s)\n", cause & msk ? "pending" : "clear ");
889 }
890}
891#else
892#define mvebu_gpio_dbg_show NULL
893#endif
894
Jingoo Han271b17b2014-05-07 18:06:08 +0900895static const struct of_device_id mvebu_gpio_of_match[] = {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200896 {
897 .compatible = "marvell,orion-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100898 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200899 },
900 {
901 .compatible = "marvell,mv78200-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100902 .data = (void *) MVEBU_GPIO_SOC_VARIANT_MV78200,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200903 },
904 {
905 .compatible = "marvell,armadaxp-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100906 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ARMADAXP,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200907 },
908 {
Ralph Sennhauser6c7515c2017-06-01 22:08:20 +0200909 .compatible = "marvell,armada-370-gpio",
Andrew Lunn757642f2017-04-14 17:40:52 +0200910 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
911 },
912 {
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200913 .compatible = "marvell,armada-8k-gpio",
914 .data = (void *) MVEBU_GPIO_SOC_VARIANT_A8K,
915 },
916 {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200917 /* sentinel */
918 },
919};
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200920
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200921static int mvebu_gpio_suspend(struct platform_device *pdev, pm_message_t state)
922{
923 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
924 int i;
925
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200926 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
927 &mvchip->out_reg);
928 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
929 &mvchip->io_conf_reg);
930 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
931 &mvchip->blink_en_reg);
932 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
933 &mvchip->in_pol_reg);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200934
935 switch (mvchip->soc_variant) {
936 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200937 case MVEBU_GPIO_SOC_VARIANT_A8K:
938 regmap_read(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200939 &mvchip->edge_mask_regs[0]);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200940 regmap_read(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200941 &mvchip->level_mask_regs[0]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200942 break;
943 case MVEBU_GPIO_SOC_VARIANT_MV78200:
944 for (i = 0; i < 2; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200945 regmap_read(mvchip->regs,
946 GPIO_EDGE_MASK_MV78200_OFF(i),
947 &mvchip->edge_mask_regs[i]);
948 regmap_read(mvchip->regs,
949 GPIO_LEVEL_MASK_MV78200_OFF(i),
950 &mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200951 }
952 break;
953 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
954 for (i = 0; i < 4; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200955 regmap_read(mvchip->regs,
956 GPIO_EDGE_MASK_ARMADAXP_OFF(i),
957 &mvchip->edge_mask_regs[i]);
958 regmap_read(mvchip->regs,
959 GPIO_LEVEL_MASK_ARMADAXP_OFF(i),
960 &mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200961 }
962 break;
963 default:
964 BUG();
965 }
966
Andrew Lunn757642f2017-04-14 17:40:52 +0200967 if (IS_ENABLED(CONFIG_PWM))
968 mvebu_pwm_suspend(mvchip);
969
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200970 return 0;
971}
972
973static int mvebu_gpio_resume(struct platform_device *pdev)
974{
975 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
976 int i;
977
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200978 regmap_write(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
979 mvchip->out_reg);
980 regmap_write(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
981 mvchip->io_conf_reg);
982 regmap_write(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
983 mvchip->blink_en_reg);
984 regmap_write(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
985 mvchip->in_pol_reg);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200986
987 switch (mvchip->soc_variant) {
988 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200989 case MVEBU_GPIO_SOC_VARIANT_A8K:
990 regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200991 mvchip->edge_mask_regs[0]);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200992 regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200993 mvchip->level_mask_regs[0]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200994 break;
995 case MVEBU_GPIO_SOC_VARIANT_MV78200:
996 for (i = 0; i < 2; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200997 regmap_write(mvchip->regs,
998 GPIO_EDGE_MASK_MV78200_OFF(i),
999 mvchip->edge_mask_regs[i]);
1000 regmap_write(mvchip->regs,
1001 GPIO_LEVEL_MASK_MV78200_OFF(i),
1002 mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001003 }
1004 break;
1005 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
1006 for (i = 0; i < 4; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001007 regmap_write(mvchip->regs,
1008 GPIO_EDGE_MASK_ARMADAXP_OFF(i),
1009 mvchip->edge_mask_regs[i]);
1010 regmap_write(mvchip->regs,
1011 GPIO_LEVEL_MASK_ARMADAXP_OFF(i),
1012 mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001013 }
1014 break;
1015 default:
1016 BUG();
1017 }
1018
Andrew Lunn757642f2017-04-14 17:40:52 +02001019 if (IS_ENABLED(CONFIG_PWM))
1020 mvebu_pwm_resume(mvchip);
1021
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001022 return 0;
1023}
1024
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001025static const struct regmap_config mvebu_gpio_regmap_config = {
1026 .reg_bits = 32,
1027 .reg_stride = 4,
1028 .val_bits = 32,
1029 .fast_io = true,
1030};
1031
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001032static int mvebu_gpio_probe_raw(struct platform_device *pdev,
1033 struct mvebu_gpio_chip *mvchip)
1034{
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001035 void __iomem *base;
1036
Enrico Weigelt, metux IT consultdc02a0c2019-03-11 19:55:00 +01001037 base = devm_platform_ioremap_resource(pdev, 0);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001038 if (IS_ERR(base))
1039 return PTR_ERR(base);
1040
1041 mvchip->regs = devm_regmap_init_mmio(&pdev->dev, base,
1042 &mvebu_gpio_regmap_config);
1043 if (IS_ERR(mvchip->regs))
1044 return PTR_ERR(mvchip->regs);
1045
1046 /*
1047 * For the legacy SoCs, the regmap directly maps to the GPIO
1048 * registers, so no offset is needed.
1049 */
1050 mvchip->offset = 0;
1051
1052 /*
1053 * The Armada XP has a second range of registers for the
1054 * per-CPU registers
1055 */
1056 if (mvchip->soc_variant == MVEBU_GPIO_SOC_VARIANT_ARMADAXP) {
Enrico Weigelt, metux IT consultdc02a0c2019-03-11 19:55:00 +01001057 base = devm_platform_ioremap_resource(pdev, 1);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001058 if (IS_ERR(base))
1059 return PTR_ERR(base);
1060
1061 mvchip->percpu_regs =
1062 devm_regmap_init_mmio(&pdev->dev, base,
1063 &mvebu_gpio_regmap_config);
1064 if (IS_ERR(mvchip->percpu_regs))
1065 return PTR_ERR(mvchip->percpu_regs);
1066 }
1067
1068 return 0;
1069}
1070
1071static int mvebu_gpio_probe_syscon(struct platform_device *pdev,
1072 struct mvebu_gpio_chip *mvchip)
1073{
1074 mvchip->regs = syscon_node_to_regmap(pdev->dev.parent->of_node);
1075 if (IS_ERR(mvchip->regs))
1076 return PTR_ERR(mvchip->regs);
1077
1078 if (of_property_read_u32(pdev->dev.of_node, "offset", &mvchip->offset))
1079 return -EINVAL;
1080
1081 return 0;
1082}
1083
Bill Pemberton38363092012-11-19 13:22:34 -05001084static int mvebu_gpio_probe(struct platform_device *pdev)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001085{
1086 struct mvebu_gpio_chip *mvchip;
1087 const struct of_device_id *match;
1088 struct device_node *np = pdev->dev.of_node;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001089 struct irq_chip_generic *gc;
1090 struct irq_chip_type *ct;
1091 unsigned int ngpios;
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001092 bool have_irqs;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001093 int soc_variant;
1094 int i, cpu, id;
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001095 int err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001096
1097 match = of_match_device(mvebu_gpio_of_match, &pdev->dev);
1098 if (match)
Russell Kingf0d50462017-01-10 22:53:28 +00001099 soc_variant = (unsigned long) match->data;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001100 else
1101 soc_variant = MVEBU_GPIO_SOC_VARIANT_ORION;
1102
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001103 /* Some gpio controllers do not provide irq support */
Peng Fan0c216392019-12-04 09:24:35 +00001104 err = platform_irq_count(pdev);
1105 if (err < 0)
1106 return err;
1107
1108 have_irqs = err != 0;
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001109
Andrew Lunna4319a62015-01-10 00:34:47 +01001110 mvchip = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_gpio_chip),
1111 GFP_KERNEL);
Jingoo Han6c8365f2014-04-29 17:38:21 +09001112 if (!mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001113 return -ENOMEM;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001114
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001115 platform_set_drvdata(pdev, mvchip);
1116
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001117 if (of_property_read_u32(pdev->dev.of_node, "ngpios", &ngpios)) {
1118 dev_err(&pdev->dev, "Missing ngpios OF property\n");
1119 return -ENODEV;
1120 }
1121
1122 id = of_alias_get_id(pdev->dev.of_node, "gpio");
1123 if (id < 0) {
1124 dev_err(&pdev->dev, "Couldn't get OF id\n");
1125 return id;
1126 }
1127
Andrew Lunn757642f2017-04-14 17:40:52 +02001128 mvchip->clk = devm_clk_get(&pdev->dev, NULL);
Andrew Lunnde887472013-02-03 11:34:26 +01001129 /* Not all SoCs require a clock.*/
Andrew Lunn757642f2017-04-14 17:40:52 +02001130 if (!IS_ERR(mvchip->clk))
1131 clk_prepare_enable(mvchip->clk);
Andrew Lunnde887472013-02-03 11:34:26 +01001132
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001133 mvchip->soc_variant = soc_variant;
1134 mvchip->chip.label = dev_name(&pdev->dev);
Linus Walleij58383c782015-11-04 09:56:26 +01001135 mvchip->chip.parent = &pdev->dev;
Jonas Gorski203f0da2015-10-11 17:34:16 +02001136 mvchip->chip.request = gpiochip_generic_request;
1137 mvchip->chip.free = gpiochip_generic_free;
Baruch Siache8dacf52019-01-10 14:26:21 +02001138 mvchip->chip.get_direction = mvebu_gpio_get_direction;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001139 mvchip->chip.direction_input = mvebu_gpio_direction_input;
1140 mvchip->chip.get = mvebu_gpio_get;
1141 mvchip->chip.direction_output = mvebu_gpio_direction_output;
1142 mvchip->chip.set = mvebu_gpio_set;
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001143 if (have_irqs)
1144 mvchip->chip.to_irq = mvebu_gpio_to_irq;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001145 mvchip->chip.base = id * MVEBU_MAX_GPIO_PER_BANK;
1146 mvchip->chip.ngpio = ngpios;
Linus Walleij9fb1f392013-12-04 14:42:46 +01001147 mvchip->chip.can_sleep = false;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001148 mvchip->chip.of_node = np;
Simon Guinota4ba5e12013-03-24 15:45:29 +01001149 mvchip->chip.dbg_show = mvebu_gpio_dbg_show;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001150
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001151 if (soc_variant == MVEBU_GPIO_SOC_VARIANT_A8K)
1152 err = mvebu_gpio_probe_syscon(pdev, mvchip);
1153 else
1154 err = mvebu_gpio_probe_raw(pdev, mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001155
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001156 if (err)
1157 return err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001158
1159 /*
1160 * Mask and clear GPIO interrupts.
1161 */
Laurent Navetf4dcd2d92013-03-20 13:15:56 +01001162 switch (soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001163 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001164 case MVEBU_GPIO_SOC_VARIANT_A8K:
1165 regmap_write(mvchip->regs,
1166 GPIO_EDGE_CAUSE_OFF + mvchip->offset, 0);
1167 regmap_write(mvchip->regs,
1168 GPIO_EDGE_MASK_OFF + mvchip->offset, 0);
1169 regmap_write(mvchip->regs,
1170 GPIO_LEVEL_MASK_OFF + mvchip->offset, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001171 break;
1172 case MVEBU_GPIO_SOC_VARIANT_MV78200:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001173 regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001174 for (cpu = 0; cpu < 2; cpu++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001175 regmap_write(mvchip->regs,
1176 GPIO_EDGE_MASK_MV78200_OFF(cpu), 0);
1177 regmap_write(mvchip->regs,
1178 GPIO_LEVEL_MASK_MV78200_OFF(cpu), 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001179 }
1180 break;
1181 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001182 regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0);
1183 regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF, 0);
1184 regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001185 for (cpu = 0; cpu < 4; cpu++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001186 regmap_write(mvchip->percpu_regs,
1187 GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu), 0);
1188 regmap_write(mvchip->percpu_regs,
1189 GPIO_EDGE_MASK_ARMADAXP_OFF(cpu), 0);
1190 regmap_write(mvchip->percpu_regs,
1191 GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu), 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001192 }
1193 break;
1194 default:
1195 BUG();
1196 }
1197
Laxman Dewangan00b9ab42016-02-22 17:43:28 +05301198 devm_gpiochip_add_data(&pdev->dev, &mvchip->chip, mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001199
1200 /* Some gpio controllers do not provide irq support */
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001201 if (!have_irqs)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001202 return 0;
1203
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001204 mvchip->domain =
1205 irq_domain_add_linear(np, ngpios, &irq_generic_chip_ops, NULL);
1206 if (!mvchip->domain) {
1207 dev_err(&pdev->dev, "couldn't allocate irq domain %s (DT).\n",
1208 mvchip->chip.label);
1209 return -ENODEV;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001210 }
1211
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001212 err = irq_alloc_domain_generic_chips(
1213 mvchip->domain, ngpios, 2, np->name, handle_level_irq,
1214 IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_LEVEL, 0, 0);
1215 if (err) {
1216 dev_err(&pdev->dev, "couldn't allocate irq chips %s (DT).\n",
1217 mvchip->chip.label);
1218 goto err_domain;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001219 }
1220
Ralph Sennhauser899c37e2017-03-16 07:33:57 +01001221 /*
1222 * NOTE: The common accessors cannot be used because of the percpu
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001223 * access to the mask registers
1224 */
1225 gc = irq_get_domain_generic_chip(mvchip->domain, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001226 gc->private = mvchip;
1227 ct = &gc->chip_types[0];
1228 ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
1229 ct->chip.irq_mask = mvebu_gpio_level_irq_mask;
1230 ct->chip.irq_unmask = mvebu_gpio_level_irq_unmask;
1231 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
1232 ct->chip.name = mvchip->chip.label;
1233
1234 ct = &gc->chip_types[1];
1235 ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
1236 ct->chip.irq_ack = mvebu_gpio_irq_ack;
1237 ct->chip.irq_mask = mvebu_gpio_edge_irq_mask;
1238 ct->chip.irq_unmask = mvebu_gpio_edge_irq_unmask;
1239 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
1240 ct->handler = handle_edge_irq;
1241 ct->chip.name = mvchip->chip.label;
1242
Ralph Sennhauser899c37e2017-03-16 07:33:57 +01001243 /*
1244 * Setup the interrupt handlers. Each chip can have up to 4
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001245 * interrupt handlers, with each handler dealing with 8 GPIO
1246 * pins.
1247 */
1248 for (i = 0; i < 4; i++) {
1249 int irq = platform_get_irq(pdev, i);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001250
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001251 if (irq < 0)
1252 continue;
1253 irq_set_chained_handler_and_data(irq, mvebu_gpio_irq_handler,
1254 mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001255 }
1256
Ralph Sennhauser6c7515c2017-06-01 22:08:20 +02001257 /* Some MVEBU SoCs have simple PWM support for GPIO lines */
Andrew Lunn757642f2017-04-14 17:40:52 +02001258 if (IS_ENABLED(CONFIG_PWM))
1259 return mvebu_pwm_probe(pdev, mvchip, id);
1260
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001261 return 0;
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001262
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001263err_domain:
1264 irq_domain_remove(mvchip->domain);
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001265
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001266 return err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001267}
1268
1269static struct platform_driver mvebu_gpio_driver = {
1270 .driver = {
Andrew Lunna4319a62015-01-10 00:34:47 +01001271 .name = "mvebu-gpio",
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001272 .of_match_table = mvebu_gpio_of_match,
1273 },
1274 .probe = mvebu_gpio_probe,
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001275 .suspend = mvebu_gpio_suspend,
1276 .resume = mvebu_gpio_resume,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001277};
Paul Gortmakered329f32016-03-27 11:44:45 -04001278builtin_platform_driver(mvebu_gpio_driver);