blob: 3c9f4fb3d5a28c6fccac61b805af0e319cc0737c [file] [log] [blame]
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001/*
2 * GPIO driver for Marvell SoCs
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
7 * Andrew Lunn <andrew@lunn.ch>
8 * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
9 *
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without any
12 * warranty of any kind, whether express or implied.
13 *
14 * This driver is a fairly straightforward GPIO driver for the
15 * complete family of Marvell EBU SoC platforms (Orion, Dove,
16 * Kirkwood, Discovery, Armada 370/XP). The only complexity of this
17 * driver is the different register layout that exists between the
18 * non-SMP platforms (Orion, Dove, Kirkwood, Armada 370) and the SMP
19 * platforms (MV78200 from the Discovery family and the Armada
20 * XP). Therefore, this driver handles three variants of the GPIO
21 * block:
22 * - the basic variant, called "orion-gpio", with the simplest
23 * register set. Used on Orion, Dove, Kirkwoord, Armada 370 and
24 * non-SMP Discovery systems
25 * - the mv78200 variant for MV78200 Discovery systems. This variant
26 * turns the edge mask and level mask registers into CPU0 edge
27 * mask/level mask registers, and adds CPU1 edge mask/level mask
28 * registers.
29 * - the armadaxp variant for Armada XP systems. This variant keeps
30 * the normal cause/edge mask/level mask registers when the global
31 * interrupts are used, but adds per-CPU cause/edge mask/level mask
32 * registers n a separate memory area for the per-CPU GPIO
33 * interrupts.
34 */
35
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +010036#include <linux/bitops.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020037#include <linux/clk.h>
38#include <linux/err.h>
Linus Walleijba78d832018-04-13 15:40:45 +020039#include <linux/gpio/driver.h>
40#include <linux/gpio/consumer.h>
Linus Walleij5923ea62019-04-26 14:40:18 +020041#include <linux/gpio/machine.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020042#include <linux/init.h>
43#include <linux/io.h>
44#include <linux/irq.h>
45#include <linux/irqchip/chained_irq.h>
46#include <linux/irqdomain.h>
Gregory CLEMENTb6730b22017-06-12 17:34:59 +020047#include <linux/mfd/syscon.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020048#include <linux/of_device.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020049#include <linux/pinctrl/consumer.h>
50#include <linux/platform_device.h>
51#include <linux/pwm.h>
Thomas Petazzoni2233bf72017-05-19 18:09:21 +020052#include <linux/regmap.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020053#include <linux/slab.h>
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020054
55/*
56 * GPIO unit register offsets.
57 */
Andrew Lunn757642f2017-04-14 17:40:52 +020058#define GPIO_OUT_OFF 0x0000
59#define GPIO_IO_CONF_OFF 0x0004
60#define GPIO_BLINK_EN_OFF 0x0008
61#define GPIO_IN_POL_OFF 0x000c
62#define GPIO_DATA_IN_OFF 0x0010
63#define GPIO_EDGE_CAUSE_OFF 0x0014
64#define GPIO_EDGE_MASK_OFF 0x0018
65#define GPIO_LEVEL_MASK_OFF 0x001c
66#define GPIO_BLINK_CNT_SELECT_OFF 0x0020
67
68/*
69 * PWM register offsets.
70 */
71#define PWM_BLINK_ON_DURATION_OFF 0x0
72#define PWM_BLINK_OFF_DURATION_OFF 0x4
73
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020074
75/* The MV78200 has per-CPU registers for edge mask and level mask */
Andrew Lunna4319a62015-01-10 00:34:47 +010076#define GPIO_EDGE_MASK_MV78200_OFF(cpu) ((cpu) ? 0x30 : 0x18)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020077#define GPIO_LEVEL_MASK_MV78200_OFF(cpu) ((cpu) ? 0x34 : 0x1C)
78
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +010079/*
80 * The Armada XP has per-CPU registers for interrupt cause, interrupt
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020081 * mask and interrupt level mask. Those are relative to the
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +010082 * percpu_membase.
83 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020084#define GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu) ((cpu) * 0x4)
85#define GPIO_EDGE_MASK_ARMADAXP_OFF(cpu) (0x10 + (cpu) * 0x4)
86#define GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu) (0x20 + (cpu) * 0x4)
87
Andrew Lunna4319a62015-01-10 00:34:47 +010088#define MVEBU_GPIO_SOC_VARIANT_ORION 0x1
89#define MVEBU_GPIO_SOC_VARIANT_MV78200 0x2
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020090#define MVEBU_GPIO_SOC_VARIANT_ARMADAXP 0x3
Gregory CLEMENTb6730b22017-06-12 17:34:59 +020091#define MVEBU_GPIO_SOC_VARIANT_A8K 0x4
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020092
Andrew Lunna4319a62015-01-10 00:34:47 +010093#define MVEBU_MAX_GPIO_PER_BANK 32
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020094
Andrew Lunn757642f2017-04-14 17:40:52 +020095struct mvebu_pwm {
96 void __iomem *membase;
97 unsigned long clk_rate;
98 struct gpio_desc *gpiod;
99 struct pwm_chip chip;
100 spinlock_t lock;
101 struct mvebu_gpio_chip *mvchip;
102
103 /* Used to preserve GPIO/PWM registers across suspend/resume */
104 u32 blink_select;
105 u32 blink_on_duration;
106 u32 blink_off_duration;
107};
108
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200109struct mvebu_gpio_chip {
110 struct gpio_chip chip;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200111 struct regmap *regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200112 u32 offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200113 struct regmap *percpu_regs;
Dan Carpenterd5359222013-11-07 10:50:19 +0300114 int irqbase;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200115 struct irq_domain *domain;
Andrew Lunna4319a62015-01-10 00:34:47 +0100116 int soc_variant;
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200117
Andrew Lunn757642f2017-04-14 17:40:52 +0200118 /* Used for PWM support */
119 struct clk *clk;
120 struct mvebu_pwm *mvpwm;
121
Andrew Lunna4319a62015-01-10 00:34:47 +0100122 /* Used to preserve GPIO registers across suspend/resume */
Ralph Sennhauserf4c240c2017-03-16 07:34:00 +0100123 u32 out_reg;
124 u32 io_conf_reg;
125 u32 blink_en_reg;
126 u32 in_pol_reg;
127 u32 edge_mask_regs[4];
128 u32 level_mask_regs[4];
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200129};
130
131/*
132 * Functions returning addresses of individual registers for a given
133 * GPIO controller.
134 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200135
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200136static void mvebu_gpioreg_edge_cause(struct mvebu_gpio_chip *mvchip,
137 struct regmap **map, unsigned int *offset)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200138{
139 int cpu;
140
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100141 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200142 case MVEBU_GPIO_SOC_VARIANT_ORION:
143 case MVEBU_GPIO_SOC_VARIANT_MV78200:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200144 case MVEBU_GPIO_SOC_VARIANT_A8K:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200145 *map = mvchip->regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200146 *offset = GPIO_EDGE_CAUSE_OFF + mvchip->offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200147 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200148 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
149 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200150 *map = mvchip->percpu_regs;
151 *offset = GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu);
152 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200153 default:
154 BUG();
155 }
156}
157
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200158static u32
159mvebu_gpio_read_edge_cause(struct mvebu_gpio_chip *mvchip)
160{
161 struct regmap *map;
162 unsigned int offset;
163 u32 val;
164
165 mvebu_gpioreg_edge_cause(mvchip, &map, &offset);
166 regmap_read(map, offset, &val);
167
168 return val;
169}
170
171static void
172mvebu_gpio_write_edge_cause(struct mvebu_gpio_chip *mvchip, u32 val)
173{
174 struct regmap *map;
175 unsigned int offset;
176
177 mvebu_gpioreg_edge_cause(mvchip, &map, &offset);
178 regmap_write(map, offset, val);
179}
180
181static inline void
182mvebu_gpioreg_edge_mask(struct mvebu_gpio_chip *mvchip,
183 struct regmap **map, unsigned int *offset)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200184{
185 int cpu;
186
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100187 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200188 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200189 case MVEBU_GPIO_SOC_VARIANT_A8K:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200190 *map = mvchip->regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200191 *offset = GPIO_EDGE_MASK_OFF + mvchip->offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200192 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200193 case MVEBU_GPIO_SOC_VARIANT_MV78200:
194 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200195 *map = mvchip->regs;
196 *offset = GPIO_EDGE_MASK_MV78200_OFF(cpu);
197 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200198 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
199 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200200 *map = mvchip->percpu_regs;
201 *offset = GPIO_EDGE_MASK_ARMADAXP_OFF(cpu);
202 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200203 default:
204 BUG();
205 }
206}
207
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200208static u32
209mvebu_gpio_read_edge_mask(struct mvebu_gpio_chip *mvchip)
210{
211 struct regmap *map;
212 unsigned int offset;
213 u32 val;
214
215 mvebu_gpioreg_edge_mask(mvchip, &map, &offset);
216 regmap_read(map, offset, &val);
217
218 return val;
219}
220
221static void
222mvebu_gpio_write_edge_mask(struct mvebu_gpio_chip *mvchip, u32 val)
223{
224 struct regmap *map;
225 unsigned int offset;
226
227 mvebu_gpioreg_edge_mask(mvchip, &map, &offset);
228 regmap_write(map, offset, val);
229}
230
231static void
232mvebu_gpioreg_level_mask(struct mvebu_gpio_chip *mvchip,
233 struct regmap **map, unsigned int *offset)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200234{
235 int cpu;
236
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100237 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200238 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200239 case MVEBU_GPIO_SOC_VARIANT_A8K:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200240 *map = mvchip->regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200241 *offset = GPIO_LEVEL_MASK_OFF + mvchip->offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200242 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200243 case MVEBU_GPIO_SOC_VARIANT_MV78200:
244 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200245 *map = mvchip->regs;
246 *offset = GPIO_LEVEL_MASK_MV78200_OFF(cpu);
247 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200248 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
249 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200250 *map = mvchip->percpu_regs;
251 *offset = GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu);
252 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200253 default:
254 BUG();
255 }
256}
257
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200258static u32
259mvebu_gpio_read_level_mask(struct mvebu_gpio_chip *mvchip)
260{
261 struct regmap *map;
262 unsigned int offset;
263 u32 val;
264
265 mvebu_gpioreg_level_mask(mvchip, &map, &offset);
266 regmap_read(map, offset, &val);
267
268 return val;
269}
270
271static void
272mvebu_gpio_write_level_mask(struct mvebu_gpio_chip *mvchip, u32 val)
273{
274 struct regmap *map;
275 unsigned int offset;
276
277 mvebu_gpioreg_level_mask(mvchip, &map, &offset);
278 regmap_write(map, offset, val);
279}
280
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200281/*
Andrew Lunn757642f2017-04-14 17:40:52 +0200282 * Functions returning addresses of individual registers for a given
283 * PWM controller.
284 */
285static void __iomem *mvebu_pwmreg_blink_on_duration(struct mvebu_pwm *mvpwm)
286{
287 return mvpwm->membase + PWM_BLINK_ON_DURATION_OFF;
288}
289
290static void __iomem *mvebu_pwmreg_blink_off_duration(struct mvebu_pwm *mvpwm)
291{
292 return mvpwm->membase + PWM_BLINK_OFF_DURATION_OFF;
293}
294
295/*
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200296 * Functions implementing the gpio_chip methods
297 */
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100298static void mvebu_gpio_set(struct gpio_chip *chip, unsigned int pin, int value)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200299{
Linus Walleijbbe76002015-12-07 11:09:24 +0100300 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200301
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200302 regmap_update_bits(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200303 BIT(pin), value ? BIT(pin) : 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200304}
305
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100306static int mvebu_gpio_get(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200307{
Linus Walleijbbe76002015-12-07 11:09:24 +0100308 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200309 u32 u;
310
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200311 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200312
313 if (u & BIT(pin)) {
314 u32 data_in, in_pol;
315
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200316 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset,
317 &data_in);
318 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
319 &in_pol);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200320 u = data_in ^ in_pol;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200321 } else {
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200322 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &u);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200323 }
324
325 return (u >> pin) & 1;
326}
327
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100328static void mvebu_gpio_blink(struct gpio_chip *chip, unsigned int pin,
329 int value)
Jamie Lentine9133762012-10-28 12:23:24 +0000330{
Linus Walleijbbe76002015-12-07 11:09:24 +0100331 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Jamie Lentine9133762012-10-28 12:23:24 +0000332
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200333 regmap_update_bits(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200334 BIT(pin), value ? BIT(pin) : 0);
Jamie Lentine9133762012-10-28 12:23:24 +0000335}
336
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100337static int mvebu_gpio_direction_input(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200338{
Linus Walleijbbe76002015-12-07 11:09:24 +0100339 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200340 int ret;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200341
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100342 /*
343 * Check with the pinctrl driver whether this pin is usable as
344 * an input GPIO
345 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200346 ret = pinctrl_gpio_direction_input(chip->base + pin);
347 if (ret)
348 return ret;
349
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200350 regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
Gregory CLEMENT43a2dce2017-06-09 12:09:17 +0200351 BIT(pin), BIT(pin));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200352
353 return 0;
354}
355
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100356static int mvebu_gpio_direction_output(struct gpio_chip *chip, unsigned int pin,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200357 int value)
358{
Linus Walleijbbe76002015-12-07 11:09:24 +0100359 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200360 int ret;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200361
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100362 /*
363 * Check with the pinctrl driver whether this pin is usable as
364 * an output GPIO
365 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200366 ret = pinctrl_gpio_direction_output(chip->base + pin);
367 if (ret)
368 return ret;
369
Jamie Lentine9133762012-10-28 12:23:24 +0000370 mvebu_gpio_blink(chip, pin, 0);
Thomas Petazzonic57d75c2012-10-23 10:17:05 +0200371 mvebu_gpio_set(chip, pin, value);
372
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200373 regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200374 BIT(pin), 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200375
376 return 0;
377}
378
Baruch Siache8dacf52019-01-10 14:26:21 +0200379static int mvebu_gpio_get_direction(struct gpio_chip *chip, unsigned int pin)
380{
381 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
382 u32 u;
383
384 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
385
Matti Vaittinene42615e2019-11-06 10:54:12 +0200386 if (u & BIT(pin))
387 return GPIO_LINE_DIRECTION_IN;
388
389 return GPIO_LINE_DIRECTION_OUT;
Baruch Siache8dacf52019-01-10 14:26:21 +0200390}
391
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100392static int mvebu_gpio_to_irq(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200393{
Linus Walleijbbe76002015-12-07 11:09:24 +0100394 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Ralph Sennhauser163ad362017-03-16 07:33:59 +0100395
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200396 return irq_create_mapping(mvchip->domain, pin);
397}
398
399/*
400 * Functions implementing the irq_chip methods
401 */
402static void mvebu_gpio_irq_ack(struct irq_data *d)
403{
404 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
405 struct mvebu_gpio_chip *mvchip = gc->private;
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600406 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200407
408 irq_gc_lock(gc);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200409 mvebu_gpio_write_edge_cause(mvchip, ~mask);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200410 irq_gc_unlock(gc);
411}
412
413static void mvebu_gpio_edge_irq_mask(struct irq_data *d)
414{
415 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
416 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200417 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600418 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200419
420 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200421 ct->mask_cache_priv &= ~mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200422 mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200423 irq_gc_unlock(gc);
424}
425
426static void mvebu_gpio_edge_irq_unmask(struct irq_data *d)
427{
428 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
429 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200430 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600431 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200432
433 irq_gc_lock(gc);
Maxim Kiselevd5331ec2020-01-15 10:38:11 +0300434 mvebu_gpio_write_edge_cause(mvchip, ~mask);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200435 ct->mask_cache_priv |= mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200436 mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200437 irq_gc_unlock(gc);
438}
439
440static void mvebu_gpio_level_irq_mask(struct irq_data *d)
441{
442 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
443 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200444 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600445 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200446
447 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200448 ct->mask_cache_priv &= ~mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200449 mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200450 irq_gc_unlock(gc);
451}
452
453static void mvebu_gpio_level_irq_unmask(struct irq_data *d)
454{
455 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
456 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200457 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600458 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200459
460 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200461 ct->mask_cache_priv |= mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200462 mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200463 irq_gc_unlock(gc);
464}
465
466/*****************************************************************************
467 * MVEBU GPIO IRQ
468 *
469 * GPIO_IN_POL register controls whether GPIO_DATA_IN will hold the same
470 * value of the line or the opposite value.
471 *
472 * Level IRQ handlers: DATA_IN is used directly as cause register.
Andrew Lunna4319a62015-01-10 00:34:47 +0100473 * Interrupt are masked by LEVEL_MASK registers.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200474 * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
Andrew Lunna4319a62015-01-10 00:34:47 +0100475 * Interrupt are masked by EDGE_MASK registers.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200476 * Both-edge handlers: Similar to regular Edge handlers, but also swaps
Andrew Lunna4319a62015-01-10 00:34:47 +0100477 * the polarity to catch the next line transaction.
478 * This is a race condition that might not perfectly
479 * work on some use cases.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200480 *
481 * Every eight GPIO lines are grouped (OR'ed) before going up to main
482 * cause register.
483 *
Andrew Lunna4319a62015-01-10 00:34:47 +0100484 * EDGE cause mask
485 * data-in /--------| |-----| |----\
486 * -----| |----- ---- to main cause reg
487 * X \----------------| |----/
488 * polarity LEVEL mask
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200489 *
490 ****************************************************************************/
491
492static int mvebu_gpio_irq_set_type(struct irq_data *d, unsigned int type)
493{
494 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
495 struct irq_chip_type *ct = irq_data_get_chip_type(d);
496 struct mvebu_gpio_chip *mvchip = gc->private;
497 int pin;
498 u32 u;
499
500 pin = d->hwirq;
501
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200502 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200503 if ((u & BIT(pin)) == 0)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200504 return -EINVAL;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200505
506 type &= IRQ_TYPE_SENSE_MASK;
507 if (type == IRQ_TYPE_NONE)
508 return -EINVAL;
509
510 /* Check if we need to change chip and handler */
511 if (!(ct->type & type))
512 if (irq_setup_alt_chip(d, type))
513 return -EINVAL;
514
515 /*
516 * Configure interrupt polarity.
517 */
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100518 switch (type) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200519 case IRQ_TYPE_EDGE_RISING:
520 case IRQ_TYPE_LEVEL_HIGH:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200521 regmap_update_bits(mvchip->regs,
522 GPIO_IN_POL_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200523 BIT(pin), 0);
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800524 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200525 case IRQ_TYPE_EDGE_FALLING:
526 case IRQ_TYPE_LEVEL_LOW:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200527 regmap_update_bits(mvchip->regs,
528 GPIO_IN_POL_OFF + mvchip->offset,
Gregory CLEMENT43a2dce2017-06-09 12:09:17 +0200529 BIT(pin), BIT(pin));
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800530 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200531 case IRQ_TYPE_EDGE_BOTH: {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200532 u32 data_in, in_pol, val;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200533
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200534 regmap_read(mvchip->regs,
535 GPIO_IN_POL_OFF + mvchip->offset, &in_pol);
536 regmap_read(mvchip->regs,
537 GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200538
539 /*
540 * set initial polarity based on current input level
541 */
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200542 if ((data_in ^ in_pol) & BIT(pin))
543 val = BIT(pin); /* falling */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200544 else
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200545 val = 0; /* raising */
546
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200547 regmap_update_bits(mvchip->regs,
548 GPIO_IN_POL_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200549 BIT(pin), val);
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800550 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200551 }
552 }
553 return 0;
554}
555
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200556static void mvebu_gpio_irq_handler(struct irq_desc *desc)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200557{
Jiang Liu476f8b42015-06-04 12:13:15 +0800558 struct mvebu_gpio_chip *mvchip = irq_desc_get_handler_data(desc);
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100559 struct irq_chip *chip = irq_desc_get_chip(desc);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200560 u32 cause, type, data_in, level_mask, edge_cause, edge_mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200561 int i;
562
563 if (mvchip == NULL)
564 return;
565
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100566 chained_irq_enter(chip, desc);
567
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200568 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200569 level_mask = mvebu_gpio_read_level_mask(mvchip);
570 edge_cause = mvebu_gpio_read_edge_cause(mvchip);
571 edge_mask = mvebu_gpio_read_edge_mask(mvchip);
572
Gregory CLEMENT3f13b6a2017-07-12 13:22:29 +0200573 cause = (data_in & level_mask) | (edge_cause & edge_mask);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200574
575 for (i = 0; i < mvchip->chip.ngpio; i++) {
576 int irq;
577
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600578 irq = irq_find_mapping(mvchip->domain, i);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200579
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +0100580 if (!(cause & BIT(i)))
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200581 continue;
582
Javier Martinez Canillasfb90c222013-06-14 18:40:44 +0200583 type = irq_get_trigger_type(irq);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200584 if ((type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
585 /* Swap polarity (race with GPIO line) */
586 u32 polarity;
587
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200588 regmap_read(mvchip->regs,
589 GPIO_IN_POL_OFF + mvchip->offset,
590 &polarity);
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +0100591 polarity ^= BIT(i);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200592 regmap_write(mvchip->regs,
593 GPIO_IN_POL_OFF + mvchip->offset,
594 polarity);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200595 }
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100596
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200597 generic_handle_irq(irq);
598 }
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100599
600 chained_irq_exit(chip, desc);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200601}
602
Andrew Lunn757642f2017-04-14 17:40:52 +0200603/*
604 * Functions implementing the pwm_chip methods
605 */
606static struct mvebu_pwm *to_mvebu_pwm(struct pwm_chip *chip)
607{
608 return container_of(chip, struct mvebu_pwm, chip);
609}
610
611static int mvebu_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm)
612{
613 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
614 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
615 struct gpio_desc *desc;
616 unsigned long flags;
617 int ret = 0;
618
619 spin_lock_irqsave(&mvpwm->lock, flags);
620
621 if (mvpwm->gpiod) {
622 ret = -EBUSY;
623 } else {
Linus Walleijba78d832018-04-13 15:40:45 +0200624 desc = gpiochip_request_own_desc(&mvchip->chip,
Linus Walleij5923ea62019-04-26 14:40:18 +0200625 pwm->hwpwm, "mvebu-pwm",
626 GPIO_ACTIVE_HIGH,
627 GPIOD_OUT_LOW);
Linus Walleijba78d832018-04-13 15:40:45 +0200628 if (IS_ERR(desc)) {
629 ret = PTR_ERR(desc);
Andrew Lunn757642f2017-04-14 17:40:52 +0200630 goto out;
631 }
632
Andrew Lunn757642f2017-04-14 17:40:52 +0200633 mvpwm->gpiod = desc;
634 }
635out:
636 spin_unlock_irqrestore(&mvpwm->lock, flags);
637 return ret;
638}
639
640static void mvebu_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
641{
642 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
643 unsigned long flags;
644
645 spin_lock_irqsave(&mvpwm->lock, flags);
Linus Walleijba78d832018-04-13 15:40:45 +0200646 gpiochip_free_own_desc(mvpwm->gpiod);
Andrew Lunn757642f2017-04-14 17:40:52 +0200647 mvpwm->gpiod = NULL;
648 spin_unlock_irqrestore(&mvpwm->lock, flags);
649}
650
651static void mvebu_pwm_get_state(struct pwm_chip *chip,
652 struct pwm_device *pwm,
653 struct pwm_state *state) {
654
655 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
656 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
657 unsigned long long val;
658 unsigned long flags;
659 u32 u;
660
661 spin_lock_irqsave(&mvpwm->lock, flags);
662
663 val = (unsigned long long)
664 readl_relaxed(mvebu_pwmreg_blink_on_duration(mvpwm));
665 val *= NSEC_PER_SEC;
666 do_div(val, mvpwm->clk_rate);
667 if (val > UINT_MAX)
668 state->duty_cycle = UINT_MAX;
669 else if (val)
670 state->duty_cycle = val;
671 else
672 state->duty_cycle = 1;
673
674 val = (unsigned long long)
675 readl_relaxed(mvebu_pwmreg_blink_off_duration(mvpwm));
676 val *= NSEC_PER_SEC;
677 do_div(val, mvpwm->clk_rate);
678 if (val < state->duty_cycle) {
679 state->period = 1;
680 } else {
681 val -= state->duty_cycle;
682 if (val > UINT_MAX)
683 state->period = UINT_MAX;
684 else if (val)
685 state->period = val;
686 else
687 state->period = 1;
688 }
689
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200690 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &u);
Andrew Lunn757642f2017-04-14 17:40:52 +0200691 if (u)
692 state->enabled = true;
693 else
694 state->enabled = false;
695
696 spin_unlock_irqrestore(&mvpwm->lock, flags);
697}
698
699static int mvebu_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
Uwe Kleine-König71523d12019-08-24 17:37:07 +0200700 const struct pwm_state *state)
Andrew Lunn757642f2017-04-14 17:40:52 +0200701{
702 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
703 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
704 unsigned long long val;
705 unsigned long flags;
706 unsigned int on, off;
707
708 val = (unsigned long long) mvpwm->clk_rate * state->duty_cycle;
709 do_div(val, NSEC_PER_SEC);
710 if (val > UINT_MAX)
711 return -EINVAL;
712 if (val)
713 on = val;
714 else
715 on = 1;
716
717 val = (unsigned long long) mvpwm->clk_rate *
718 (state->period - state->duty_cycle);
719 do_div(val, NSEC_PER_SEC);
720 if (val > UINT_MAX)
721 return -EINVAL;
722 if (val)
723 off = val;
724 else
725 off = 1;
726
727 spin_lock_irqsave(&mvpwm->lock, flags);
728
729 writel_relaxed(on, mvebu_pwmreg_blink_on_duration(mvpwm));
730 writel_relaxed(off, mvebu_pwmreg_blink_off_duration(mvpwm));
731 if (state->enabled)
732 mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 1);
733 else
734 mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 0);
735
736 spin_unlock_irqrestore(&mvpwm->lock, flags);
737
738 return 0;
739}
740
741static const struct pwm_ops mvebu_pwm_ops = {
742 .request = mvebu_pwm_request,
743 .free = mvebu_pwm_free,
744 .get_state = mvebu_pwm_get_state,
745 .apply = mvebu_pwm_apply,
746 .owner = THIS_MODULE,
747};
748
749static void __maybe_unused mvebu_pwm_suspend(struct mvebu_gpio_chip *mvchip)
750{
751 struct mvebu_pwm *mvpwm = mvchip->mvpwm;
752
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200753 regmap_read(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200754 &mvpwm->blink_select);
Andrew Lunn757642f2017-04-14 17:40:52 +0200755 mvpwm->blink_on_duration =
756 readl_relaxed(mvebu_pwmreg_blink_on_duration(mvpwm));
757 mvpwm->blink_off_duration =
758 readl_relaxed(mvebu_pwmreg_blink_off_duration(mvpwm));
759}
760
761static void __maybe_unused mvebu_pwm_resume(struct mvebu_gpio_chip *mvchip)
762{
763 struct mvebu_pwm *mvpwm = mvchip->mvpwm;
764
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200765 regmap_write(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200766 mvpwm->blink_select);
Andrew Lunn757642f2017-04-14 17:40:52 +0200767 writel_relaxed(mvpwm->blink_on_duration,
768 mvebu_pwmreg_blink_on_duration(mvpwm));
769 writel_relaxed(mvpwm->blink_off_duration,
770 mvebu_pwmreg_blink_off_duration(mvpwm));
771}
772
773static int mvebu_pwm_probe(struct platform_device *pdev,
774 struct mvebu_gpio_chip *mvchip,
775 int id)
776{
777 struct device *dev = &pdev->dev;
778 struct mvebu_pwm *mvpwm;
Andrew Lunn757642f2017-04-14 17:40:52 +0200779 u32 set;
780
781 if (!of_device_is_compatible(mvchip->chip.of_node,
Ralph Sennhauser6c7515c2017-06-01 22:08:20 +0200782 "marvell,armada-370-gpio"))
Andrew Lunn757642f2017-04-14 17:40:52 +0200783 return 0;
784
Uwe Kleine-Königc8da6422018-12-17 09:43:13 +0100785 if (IS_ERR(mvchip->clk))
786 return PTR_ERR(mvchip->clk);
787
Andrew Lunn757642f2017-04-14 17:40:52 +0200788 /*
789 * Use set A for lines of GPIO chip with id 0, B for GPIO chip
790 * with id 1. Don't allow further GPIO chips to be used for PWM.
791 */
792 if (id == 0)
793 set = 0;
794 else if (id == 1)
795 set = U32_MAX;
796 else
797 return -EINVAL;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200798 regmap_write(mvchip->regs,
Linus Torvaldsc7d28ec2017-07-07 12:40:27 -0700799 GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset, set);
Andrew Lunn757642f2017-04-14 17:40:52 +0200800
801 mvpwm = devm_kzalloc(dev, sizeof(struct mvebu_pwm), GFP_KERNEL);
802 if (!mvpwm)
803 return -ENOMEM;
804 mvchip->mvpwm = mvpwm;
805 mvpwm->mvchip = mvchip;
806
Bartosz Golaszewskif51b18d2019-10-22 10:43:17 +0200807 /*
808 * There are only two sets of PWM configuration registers for
809 * all the GPIO lines on those SoCs which this driver reserves
810 * for the first two GPIO chips. So if the resource is missing
811 * we can't treat it as an error.
812 */
813 mvpwm->membase = devm_platform_ioremap_resource_byname(pdev, "pwm");
Andrew Lunn757642f2017-04-14 17:40:52 +0200814 if (IS_ERR(mvpwm->membase))
815 return PTR_ERR(mvpwm->membase);
816
817 mvpwm->clk_rate = clk_get_rate(mvchip->clk);
818 if (!mvpwm->clk_rate) {
819 dev_err(dev, "failed to get clock rate\n");
820 return -EINVAL;
821 }
822
823 mvpwm->chip.dev = dev;
824 mvpwm->chip.ops = &mvebu_pwm_ops;
825 mvpwm->chip.npwm = mvchip->chip.ngpio;
Richard Genoudfc7a9062017-06-01 14:18:26 +0200826 /*
827 * There may already be some PWM allocated, so we can't force
828 * mvpwm->chip.base to a fixed point like mvchip->chip.base.
829 * So, we let pwmchip_add() do the numbering and take the next free
830 * region.
831 */
832 mvpwm->chip.base = -1;
Andrew Lunn757642f2017-04-14 17:40:52 +0200833
834 spin_lock_init(&mvpwm->lock);
835
836 return pwmchip_add(&mvpwm->chip);
837}
838
Simon Guinota4ba5e12013-03-24 15:45:29 +0100839#ifdef CONFIG_DEBUG_FS
840#include <linux/seq_file.h>
841
842static void mvebu_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
843{
Linus Walleijbbe76002015-12-07 11:09:24 +0100844 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Simon Guinota4ba5e12013-03-24 15:45:29 +0100845 u32 out, io_conf, blink, in_pol, data_in, cause, edg_msk, lvl_msk;
846 int i;
847
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200848 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &out);
849 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &io_conf);
850 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &blink);
851 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset, &in_pol);
852 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200853 cause = mvebu_gpio_read_edge_cause(mvchip);
854 edg_msk = mvebu_gpio_read_edge_mask(mvchip);
855 lvl_msk = mvebu_gpio_read_level_mask(mvchip);
Simon Guinota4ba5e12013-03-24 15:45:29 +0100856
857 for (i = 0; i < chip->ngpio; i++) {
858 const char *label;
859 u32 msk;
860 bool is_out;
861
862 label = gpiochip_is_requested(chip, i);
863 if (!label)
864 continue;
865
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +0100866 msk = BIT(i);
Simon Guinota4ba5e12013-03-24 15:45:29 +0100867 is_out = !(io_conf & msk);
868
869 seq_printf(s, " gpio-%-3d (%-20.20s)", chip->base + i, label);
870
871 if (is_out) {
872 seq_printf(s, " out %s %s\n",
873 out & msk ? "hi" : "lo",
874 blink & msk ? "(blink )" : "");
875 continue;
876 }
877
878 seq_printf(s, " in %s (act %s) - IRQ",
879 (data_in ^ in_pol) & msk ? "hi" : "lo",
880 in_pol & msk ? "lo" : "hi");
881 if (!((edg_msk | lvl_msk) & msk)) {
Andrew Lunna4319a62015-01-10 00:34:47 +0100882 seq_puts(s, " disabled\n");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100883 continue;
884 }
885 if (edg_msk & msk)
Andrew Lunna4319a62015-01-10 00:34:47 +0100886 seq_puts(s, " edge ");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100887 if (lvl_msk & msk)
Andrew Lunna4319a62015-01-10 00:34:47 +0100888 seq_puts(s, " level");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100889 seq_printf(s, " (%s)\n", cause & msk ? "pending" : "clear ");
890 }
891}
892#else
893#define mvebu_gpio_dbg_show NULL
894#endif
895
Jingoo Han271b17b2014-05-07 18:06:08 +0900896static const struct of_device_id mvebu_gpio_of_match[] = {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200897 {
898 .compatible = "marvell,orion-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100899 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200900 },
901 {
902 .compatible = "marvell,mv78200-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100903 .data = (void *) MVEBU_GPIO_SOC_VARIANT_MV78200,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200904 },
905 {
906 .compatible = "marvell,armadaxp-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100907 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ARMADAXP,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200908 },
909 {
Ralph Sennhauser6c7515c2017-06-01 22:08:20 +0200910 .compatible = "marvell,armada-370-gpio",
Andrew Lunn757642f2017-04-14 17:40:52 +0200911 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
912 },
913 {
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200914 .compatible = "marvell,armada-8k-gpio",
915 .data = (void *) MVEBU_GPIO_SOC_VARIANT_A8K,
916 },
917 {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200918 /* sentinel */
919 },
920};
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200921
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200922static int mvebu_gpio_suspend(struct platform_device *pdev, pm_message_t state)
923{
924 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
925 int i;
926
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200927 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
928 &mvchip->out_reg);
929 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
930 &mvchip->io_conf_reg);
931 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
932 &mvchip->blink_en_reg);
933 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
934 &mvchip->in_pol_reg);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200935
936 switch (mvchip->soc_variant) {
937 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200938 case MVEBU_GPIO_SOC_VARIANT_A8K:
939 regmap_read(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200940 &mvchip->edge_mask_regs[0]);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200941 regmap_read(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200942 &mvchip->level_mask_regs[0]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200943 break;
944 case MVEBU_GPIO_SOC_VARIANT_MV78200:
945 for (i = 0; i < 2; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200946 regmap_read(mvchip->regs,
947 GPIO_EDGE_MASK_MV78200_OFF(i),
948 &mvchip->edge_mask_regs[i]);
949 regmap_read(mvchip->regs,
950 GPIO_LEVEL_MASK_MV78200_OFF(i),
951 &mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200952 }
953 break;
954 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
955 for (i = 0; i < 4; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200956 regmap_read(mvchip->regs,
957 GPIO_EDGE_MASK_ARMADAXP_OFF(i),
958 &mvchip->edge_mask_regs[i]);
959 regmap_read(mvchip->regs,
960 GPIO_LEVEL_MASK_ARMADAXP_OFF(i),
961 &mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200962 }
963 break;
964 default:
965 BUG();
966 }
967
Andrew Lunn757642f2017-04-14 17:40:52 +0200968 if (IS_ENABLED(CONFIG_PWM))
969 mvebu_pwm_suspend(mvchip);
970
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200971 return 0;
972}
973
974static int mvebu_gpio_resume(struct platform_device *pdev)
975{
976 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
977 int i;
978
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200979 regmap_write(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
980 mvchip->out_reg);
981 regmap_write(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
982 mvchip->io_conf_reg);
983 regmap_write(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
984 mvchip->blink_en_reg);
985 regmap_write(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
986 mvchip->in_pol_reg);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200987
988 switch (mvchip->soc_variant) {
989 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200990 case MVEBU_GPIO_SOC_VARIANT_A8K:
991 regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200992 mvchip->edge_mask_regs[0]);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200993 regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200994 mvchip->level_mask_regs[0]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200995 break;
996 case MVEBU_GPIO_SOC_VARIANT_MV78200:
997 for (i = 0; i < 2; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200998 regmap_write(mvchip->regs,
999 GPIO_EDGE_MASK_MV78200_OFF(i),
1000 mvchip->edge_mask_regs[i]);
1001 regmap_write(mvchip->regs,
1002 GPIO_LEVEL_MASK_MV78200_OFF(i),
1003 mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001004 }
1005 break;
1006 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
1007 for (i = 0; i < 4; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001008 regmap_write(mvchip->regs,
1009 GPIO_EDGE_MASK_ARMADAXP_OFF(i),
1010 mvchip->edge_mask_regs[i]);
1011 regmap_write(mvchip->regs,
1012 GPIO_LEVEL_MASK_ARMADAXP_OFF(i),
1013 mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001014 }
1015 break;
1016 default:
1017 BUG();
1018 }
1019
Andrew Lunn757642f2017-04-14 17:40:52 +02001020 if (IS_ENABLED(CONFIG_PWM))
1021 mvebu_pwm_resume(mvchip);
1022
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001023 return 0;
1024}
1025
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001026static const struct regmap_config mvebu_gpio_regmap_config = {
1027 .reg_bits = 32,
1028 .reg_stride = 4,
1029 .val_bits = 32,
1030 .fast_io = true,
1031};
1032
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001033static int mvebu_gpio_probe_raw(struct platform_device *pdev,
1034 struct mvebu_gpio_chip *mvchip)
1035{
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001036 void __iomem *base;
1037
Enrico Weigelt, metux IT consultdc02a0c2019-03-11 19:55:00 +01001038 base = devm_platform_ioremap_resource(pdev, 0);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001039 if (IS_ERR(base))
1040 return PTR_ERR(base);
1041
1042 mvchip->regs = devm_regmap_init_mmio(&pdev->dev, base,
1043 &mvebu_gpio_regmap_config);
1044 if (IS_ERR(mvchip->regs))
1045 return PTR_ERR(mvchip->regs);
1046
1047 /*
1048 * For the legacy SoCs, the regmap directly maps to the GPIO
1049 * registers, so no offset is needed.
1050 */
1051 mvchip->offset = 0;
1052
1053 /*
1054 * The Armada XP has a second range of registers for the
1055 * per-CPU registers
1056 */
1057 if (mvchip->soc_variant == MVEBU_GPIO_SOC_VARIANT_ARMADAXP) {
Enrico Weigelt, metux IT consultdc02a0c2019-03-11 19:55:00 +01001058 base = devm_platform_ioremap_resource(pdev, 1);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001059 if (IS_ERR(base))
1060 return PTR_ERR(base);
1061
1062 mvchip->percpu_regs =
1063 devm_regmap_init_mmio(&pdev->dev, base,
1064 &mvebu_gpio_regmap_config);
1065 if (IS_ERR(mvchip->percpu_regs))
1066 return PTR_ERR(mvchip->percpu_regs);
1067 }
1068
1069 return 0;
1070}
1071
1072static int mvebu_gpio_probe_syscon(struct platform_device *pdev,
1073 struct mvebu_gpio_chip *mvchip)
1074{
1075 mvchip->regs = syscon_node_to_regmap(pdev->dev.parent->of_node);
1076 if (IS_ERR(mvchip->regs))
1077 return PTR_ERR(mvchip->regs);
1078
1079 if (of_property_read_u32(pdev->dev.of_node, "offset", &mvchip->offset))
1080 return -EINVAL;
1081
1082 return 0;
1083}
1084
Bill Pemberton38363092012-11-19 13:22:34 -05001085static int mvebu_gpio_probe(struct platform_device *pdev)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001086{
1087 struct mvebu_gpio_chip *mvchip;
1088 const struct of_device_id *match;
1089 struct device_node *np = pdev->dev.of_node;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001090 struct irq_chip_generic *gc;
1091 struct irq_chip_type *ct;
1092 unsigned int ngpios;
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001093 bool have_irqs;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001094 int soc_variant;
1095 int i, cpu, id;
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001096 int err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001097
1098 match = of_match_device(mvebu_gpio_of_match, &pdev->dev);
1099 if (match)
Russell Kingf0d50462017-01-10 22:53:28 +00001100 soc_variant = (unsigned long) match->data;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001101 else
1102 soc_variant = MVEBU_GPIO_SOC_VARIANT_ORION;
1103
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001104 /* Some gpio controllers do not provide irq support */
Peng Fan0c216392019-12-04 09:24:35 +00001105 err = platform_irq_count(pdev);
1106 if (err < 0)
1107 return err;
1108
1109 have_irqs = err != 0;
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001110
Andrew Lunna4319a62015-01-10 00:34:47 +01001111 mvchip = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_gpio_chip),
1112 GFP_KERNEL);
Jingoo Han6c8365f2014-04-29 17:38:21 +09001113 if (!mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001114 return -ENOMEM;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001115
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001116 platform_set_drvdata(pdev, mvchip);
1117
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001118 if (of_property_read_u32(pdev->dev.of_node, "ngpios", &ngpios)) {
1119 dev_err(&pdev->dev, "Missing ngpios OF property\n");
1120 return -ENODEV;
1121 }
1122
1123 id = of_alias_get_id(pdev->dev.of_node, "gpio");
1124 if (id < 0) {
1125 dev_err(&pdev->dev, "Couldn't get OF id\n");
1126 return id;
1127 }
1128
Andrew Lunn757642f2017-04-14 17:40:52 +02001129 mvchip->clk = devm_clk_get(&pdev->dev, NULL);
Andrew Lunnde887472013-02-03 11:34:26 +01001130 /* Not all SoCs require a clock.*/
Andrew Lunn757642f2017-04-14 17:40:52 +02001131 if (!IS_ERR(mvchip->clk))
1132 clk_prepare_enable(mvchip->clk);
Andrew Lunnde887472013-02-03 11:34:26 +01001133
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001134 mvchip->soc_variant = soc_variant;
1135 mvchip->chip.label = dev_name(&pdev->dev);
Linus Walleij58383c782015-11-04 09:56:26 +01001136 mvchip->chip.parent = &pdev->dev;
Jonas Gorski203f0da2015-10-11 17:34:16 +02001137 mvchip->chip.request = gpiochip_generic_request;
1138 mvchip->chip.free = gpiochip_generic_free;
Baruch Siache8dacf52019-01-10 14:26:21 +02001139 mvchip->chip.get_direction = mvebu_gpio_get_direction;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001140 mvchip->chip.direction_input = mvebu_gpio_direction_input;
1141 mvchip->chip.get = mvebu_gpio_get;
1142 mvchip->chip.direction_output = mvebu_gpio_direction_output;
1143 mvchip->chip.set = mvebu_gpio_set;
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001144 if (have_irqs)
1145 mvchip->chip.to_irq = mvebu_gpio_to_irq;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001146 mvchip->chip.base = id * MVEBU_MAX_GPIO_PER_BANK;
1147 mvchip->chip.ngpio = ngpios;
Linus Walleij9fb1f392013-12-04 14:42:46 +01001148 mvchip->chip.can_sleep = false;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001149 mvchip->chip.of_node = np;
Simon Guinota4ba5e12013-03-24 15:45:29 +01001150 mvchip->chip.dbg_show = mvebu_gpio_dbg_show;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001151
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001152 if (soc_variant == MVEBU_GPIO_SOC_VARIANT_A8K)
1153 err = mvebu_gpio_probe_syscon(pdev, mvchip);
1154 else
1155 err = mvebu_gpio_probe_raw(pdev, mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001156
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001157 if (err)
1158 return err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001159
1160 /*
1161 * Mask and clear GPIO interrupts.
1162 */
Laurent Navetf4dcd2d92013-03-20 13:15:56 +01001163 switch (soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001164 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001165 case MVEBU_GPIO_SOC_VARIANT_A8K:
1166 regmap_write(mvchip->regs,
1167 GPIO_EDGE_CAUSE_OFF + mvchip->offset, 0);
1168 regmap_write(mvchip->regs,
1169 GPIO_EDGE_MASK_OFF + mvchip->offset, 0);
1170 regmap_write(mvchip->regs,
1171 GPIO_LEVEL_MASK_OFF + mvchip->offset, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001172 break;
1173 case MVEBU_GPIO_SOC_VARIANT_MV78200:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001174 regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001175 for (cpu = 0; cpu < 2; cpu++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001176 regmap_write(mvchip->regs,
1177 GPIO_EDGE_MASK_MV78200_OFF(cpu), 0);
1178 regmap_write(mvchip->regs,
1179 GPIO_LEVEL_MASK_MV78200_OFF(cpu), 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001180 }
1181 break;
1182 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001183 regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0);
1184 regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF, 0);
1185 regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001186 for (cpu = 0; cpu < 4; cpu++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001187 regmap_write(mvchip->percpu_regs,
1188 GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu), 0);
1189 regmap_write(mvchip->percpu_regs,
1190 GPIO_EDGE_MASK_ARMADAXP_OFF(cpu), 0);
1191 regmap_write(mvchip->percpu_regs,
1192 GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu), 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001193 }
1194 break;
1195 default:
1196 BUG();
1197 }
1198
Laxman Dewangan00b9ab42016-02-22 17:43:28 +05301199 devm_gpiochip_add_data(&pdev->dev, &mvchip->chip, mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001200
1201 /* Some gpio controllers do not provide irq support */
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001202 if (!have_irqs)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001203 return 0;
1204
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001205 mvchip->domain =
1206 irq_domain_add_linear(np, ngpios, &irq_generic_chip_ops, NULL);
1207 if (!mvchip->domain) {
1208 dev_err(&pdev->dev, "couldn't allocate irq domain %s (DT).\n",
1209 mvchip->chip.label);
1210 return -ENODEV;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001211 }
1212
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001213 err = irq_alloc_domain_generic_chips(
1214 mvchip->domain, ngpios, 2, np->name, handle_level_irq,
1215 IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_LEVEL, 0, 0);
1216 if (err) {
1217 dev_err(&pdev->dev, "couldn't allocate irq chips %s (DT).\n",
1218 mvchip->chip.label);
1219 goto err_domain;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001220 }
1221
Ralph Sennhauser899c37e2017-03-16 07:33:57 +01001222 /*
1223 * NOTE: The common accessors cannot be used because of the percpu
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001224 * access to the mask registers
1225 */
1226 gc = irq_get_domain_generic_chip(mvchip->domain, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001227 gc->private = mvchip;
1228 ct = &gc->chip_types[0];
1229 ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
1230 ct->chip.irq_mask = mvebu_gpio_level_irq_mask;
1231 ct->chip.irq_unmask = mvebu_gpio_level_irq_unmask;
1232 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
1233 ct->chip.name = mvchip->chip.label;
1234
1235 ct = &gc->chip_types[1];
1236 ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
1237 ct->chip.irq_ack = mvebu_gpio_irq_ack;
1238 ct->chip.irq_mask = mvebu_gpio_edge_irq_mask;
1239 ct->chip.irq_unmask = mvebu_gpio_edge_irq_unmask;
1240 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
1241 ct->handler = handle_edge_irq;
1242 ct->chip.name = mvchip->chip.label;
1243
Ralph Sennhauser899c37e2017-03-16 07:33:57 +01001244 /*
1245 * Setup the interrupt handlers. Each chip can have up to 4
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001246 * interrupt handlers, with each handler dealing with 8 GPIO
1247 * pins.
1248 */
1249 for (i = 0; i < 4; i++) {
Chris Packham525b0852020-03-13 16:42:44 +13001250 int irq = platform_get_irq_optional(pdev, i);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001251
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001252 if (irq < 0)
1253 continue;
1254 irq_set_chained_handler_and_data(irq, mvebu_gpio_irq_handler,
1255 mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001256 }
1257
Ralph Sennhauser6c7515c2017-06-01 22:08:20 +02001258 /* Some MVEBU SoCs have simple PWM support for GPIO lines */
Andrew Lunn757642f2017-04-14 17:40:52 +02001259 if (IS_ENABLED(CONFIG_PWM))
1260 return mvebu_pwm_probe(pdev, mvchip, id);
1261
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001262 return 0;
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001263
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001264err_domain:
1265 irq_domain_remove(mvchip->domain);
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001266
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001267 return err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001268}
1269
1270static struct platform_driver mvebu_gpio_driver = {
1271 .driver = {
Andrew Lunna4319a62015-01-10 00:34:47 +01001272 .name = "mvebu-gpio",
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001273 .of_match_table = mvebu_gpio_of_match,
1274 },
1275 .probe = mvebu_gpio_probe,
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001276 .suspend = mvebu_gpio_suspend,
1277 .resume = mvebu_gpio_resume,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001278};
Paul Gortmakered329f32016-03-27 11:44:45 -04001279builtin_platform_driver(mvebu_gpio_driver);