blob: 9b2adf0ef88095fabd0ff041212efa2a7f6f341d [file] [log] [blame]
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001/*
2 * GPIO driver for Marvell SoCs
3 *
4 * Copyright (C) 2012 Marvell
5 *
6 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
7 * Andrew Lunn <andrew@lunn.ch>
8 * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
9 *
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without any
12 * warranty of any kind, whether express or implied.
13 *
14 * This driver is a fairly straightforward GPIO driver for the
15 * complete family of Marvell EBU SoC platforms (Orion, Dove,
16 * Kirkwood, Discovery, Armada 370/XP). The only complexity of this
17 * driver is the different register layout that exists between the
18 * non-SMP platforms (Orion, Dove, Kirkwood, Armada 370) and the SMP
19 * platforms (MV78200 from the Discovery family and the Armada
20 * XP). Therefore, this driver handles three variants of the GPIO
21 * block:
22 * - the basic variant, called "orion-gpio", with the simplest
23 * register set. Used on Orion, Dove, Kirkwoord, Armada 370 and
24 * non-SMP Discovery systems
25 * - the mv78200 variant for MV78200 Discovery systems. This variant
26 * turns the edge mask and level mask registers into CPU0 edge
27 * mask/level mask registers, and adds CPU1 edge mask/level mask
28 * registers.
29 * - the armadaxp variant for Armada XP systems. This variant keeps
30 * the normal cause/edge mask/level mask registers when the global
31 * interrupts are used, but adds per-CPU cause/edge mask/level mask
32 * registers n a separate memory area for the per-CPU GPIO
33 * interrupts.
34 */
35
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +010036#include <linux/bitops.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020037#include <linux/clk.h>
38#include <linux/err.h>
Linus Walleijba78d832018-04-13 15:40:45 +020039#include <linux/gpio/driver.h>
40#include <linux/gpio/consumer.h>
Linus Walleij5923ea62019-04-26 14:40:18 +020041#include <linux/gpio/machine.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020042#include <linux/init.h>
43#include <linux/io.h>
44#include <linux/irq.h>
45#include <linux/irqchip/chained_irq.h>
46#include <linux/irqdomain.h>
Gregory CLEMENTb6730b22017-06-12 17:34:59 +020047#include <linux/mfd/syscon.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020048#include <linux/of_device.h>
49#include <linux/of_irq.h>
50#include <linux/pinctrl/consumer.h>
51#include <linux/platform_device.h>
52#include <linux/pwm.h>
Thomas Petazzoni2233bf72017-05-19 18:09:21 +020053#include <linux/regmap.h>
Gregory CLEMENT6ec015d2017-05-19 18:09:20 +020054#include <linux/slab.h>
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020055
56/*
57 * GPIO unit register offsets.
58 */
Andrew Lunn757642f2017-04-14 17:40:52 +020059#define GPIO_OUT_OFF 0x0000
60#define GPIO_IO_CONF_OFF 0x0004
61#define GPIO_BLINK_EN_OFF 0x0008
62#define GPIO_IN_POL_OFF 0x000c
63#define GPIO_DATA_IN_OFF 0x0010
64#define GPIO_EDGE_CAUSE_OFF 0x0014
65#define GPIO_EDGE_MASK_OFF 0x0018
66#define GPIO_LEVEL_MASK_OFF 0x001c
67#define GPIO_BLINK_CNT_SELECT_OFF 0x0020
68
69/*
70 * PWM register offsets.
71 */
72#define PWM_BLINK_ON_DURATION_OFF 0x0
73#define PWM_BLINK_OFF_DURATION_OFF 0x4
74
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020075
76/* The MV78200 has per-CPU registers for edge mask and level mask */
Andrew Lunna4319a62015-01-10 00:34:47 +010077#define GPIO_EDGE_MASK_MV78200_OFF(cpu) ((cpu) ? 0x30 : 0x18)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020078#define GPIO_LEVEL_MASK_MV78200_OFF(cpu) ((cpu) ? 0x34 : 0x1C)
79
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +010080/*
81 * The Armada XP has per-CPU registers for interrupt cause, interrupt
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020082 * mask and interrupt level mask. Those are relative to the
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +010083 * percpu_membase.
84 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020085#define GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu) ((cpu) * 0x4)
86#define GPIO_EDGE_MASK_ARMADAXP_OFF(cpu) (0x10 + (cpu) * 0x4)
87#define GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu) (0x20 + (cpu) * 0x4)
88
Andrew Lunna4319a62015-01-10 00:34:47 +010089#define MVEBU_GPIO_SOC_VARIANT_ORION 0x1
90#define MVEBU_GPIO_SOC_VARIANT_MV78200 0x2
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020091#define MVEBU_GPIO_SOC_VARIANT_ARMADAXP 0x3
Gregory CLEMENTb6730b22017-06-12 17:34:59 +020092#define MVEBU_GPIO_SOC_VARIANT_A8K 0x4
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020093
Andrew Lunna4319a62015-01-10 00:34:47 +010094#define MVEBU_MAX_GPIO_PER_BANK 32
Thomas Petazzonifefe7b02012-09-19 22:52:58 +020095
Andrew Lunn757642f2017-04-14 17:40:52 +020096struct mvebu_pwm {
97 void __iomem *membase;
98 unsigned long clk_rate;
99 struct gpio_desc *gpiod;
100 struct pwm_chip chip;
101 spinlock_t lock;
102 struct mvebu_gpio_chip *mvchip;
103
104 /* Used to preserve GPIO/PWM registers across suspend/resume */
105 u32 blink_select;
106 u32 blink_on_duration;
107 u32 blink_off_duration;
108};
109
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200110struct mvebu_gpio_chip {
111 struct gpio_chip chip;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200112 struct regmap *regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200113 u32 offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200114 struct regmap *percpu_regs;
Dan Carpenterd5359222013-11-07 10:50:19 +0300115 int irqbase;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200116 struct irq_domain *domain;
Andrew Lunna4319a62015-01-10 00:34:47 +0100117 int soc_variant;
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200118
Andrew Lunn757642f2017-04-14 17:40:52 +0200119 /* Used for PWM support */
120 struct clk *clk;
121 struct mvebu_pwm *mvpwm;
122
Andrew Lunna4319a62015-01-10 00:34:47 +0100123 /* Used to preserve GPIO registers across suspend/resume */
Ralph Sennhauserf4c240c2017-03-16 07:34:00 +0100124 u32 out_reg;
125 u32 io_conf_reg;
126 u32 blink_en_reg;
127 u32 in_pol_reg;
128 u32 edge_mask_regs[4];
129 u32 level_mask_regs[4];
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200130};
131
132/*
133 * Functions returning addresses of individual registers for a given
134 * GPIO controller.
135 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200136
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200137static void mvebu_gpioreg_edge_cause(struct mvebu_gpio_chip *mvchip,
138 struct regmap **map, unsigned int *offset)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200139{
140 int cpu;
141
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100142 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200143 case MVEBU_GPIO_SOC_VARIANT_ORION:
144 case MVEBU_GPIO_SOC_VARIANT_MV78200:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200145 case MVEBU_GPIO_SOC_VARIANT_A8K:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200146 *map = mvchip->regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200147 *offset = GPIO_EDGE_CAUSE_OFF + mvchip->offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200148 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200149 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
150 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200151 *map = mvchip->percpu_regs;
152 *offset = GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu);
153 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200154 default:
155 BUG();
156 }
157}
158
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200159static u32
160mvebu_gpio_read_edge_cause(struct mvebu_gpio_chip *mvchip)
161{
162 struct regmap *map;
163 unsigned int offset;
164 u32 val;
165
166 mvebu_gpioreg_edge_cause(mvchip, &map, &offset);
167 regmap_read(map, offset, &val);
168
169 return val;
170}
171
172static void
173mvebu_gpio_write_edge_cause(struct mvebu_gpio_chip *mvchip, u32 val)
174{
175 struct regmap *map;
176 unsigned int offset;
177
178 mvebu_gpioreg_edge_cause(mvchip, &map, &offset);
179 regmap_write(map, offset, val);
180}
181
182static inline void
183mvebu_gpioreg_edge_mask(struct mvebu_gpio_chip *mvchip,
184 struct regmap **map, unsigned int *offset)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200185{
186 int cpu;
187
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100188 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200189 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200190 case MVEBU_GPIO_SOC_VARIANT_A8K:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200191 *map = mvchip->regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200192 *offset = GPIO_EDGE_MASK_OFF + mvchip->offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200193 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200194 case MVEBU_GPIO_SOC_VARIANT_MV78200:
195 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200196 *map = mvchip->regs;
197 *offset = GPIO_EDGE_MASK_MV78200_OFF(cpu);
198 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200199 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
200 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200201 *map = mvchip->percpu_regs;
202 *offset = GPIO_EDGE_MASK_ARMADAXP_OFF(cpu);
203 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200204 default:
205 BUG();
206 }
207}
208
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200209static u32
210mvebu_gpio_read_edge_mask(struct mvebu_gpio_chip *mvchip)
211{
212 struct regmap *map;
213 unsigned int offset;
214 u32 val;
215
216 mvebu_gpioreg_edge_mask(mvchip, &map, &offset);
217 regmap_read(map, offset, &val);
218
219 return val;
220}
221
222static void
223mvebu_gpio_write_edge_mask(struct mvebu_gpio_chip *mvchip, u32 val)
224{
225 struct regmap *map;
226 unsigned int offset;
227
228 mvebu_gpioreg_edge_mask(mvchip, &map, &offset);
229 regmap_write(map, offset, val);
230}
231
232static void
233mvebu_gpioreg_level_mask(struct mvebu_gpio_chip *mvchip,
234 struct regmap **map, unsigned int *offset)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200235{
236 int cpu;
237
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100238 switch (mvchip->soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200239 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200240 case MVEBU_GPIO_SOC_VARIANT_A8K:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200241 *map = mvchip->regs;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200242 *offset = GPIO_LEVEL_MASK_OFF + mvchip->offset;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200243 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200244 case MVEBU_GPIO_SOC_VARIANT_MV78200:
245 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200246 *map = mvchip->regs;
247 *offset = GPIO_LEVEL_MASK_MV78200_OFF(cpu);
248 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200249 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
250 cpu = smp_processor_id();
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200251 *map = mvchip->percpu_regs;
252 *offset = GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu);
253 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200254 default:
255 BUG();
256 }
257}
258
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200259static u32
260mvebu_gpio_read_level_mask(struct mvebu_gpio_chip *mvchip)
261{
262 struct regmap *map;
263 unsigned int offset;
264 u32 val;
265
266 mvebu_gpioreg_level_mask(mvchip, &map, &offset);
267 regmap_read(map, offset, &val);
268
269 return val;
270}
271
272static void
273mvebu_gpio_write_level_mask(struct mvebu_gpio_chip *mvchip, u32 val)
274{
275 struct regmap *map;
276 unsigned int offset;
277
278 mvebu_gpioreg_level_mask(mvchip, &map, &offset);
279 regmap_write(map, offset, val);
280}
281
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200282/*
Andrew Lunn757642f2017-04-14 17:40:52 +0200283 * Functions returning addresses of individual registers for a given
284 * PWM controller.
285 */
286static void __iomem *mvebu_pwmreg_blink_on_duration(struct mvebu_pwm *mvpwm)
287{
288 return mvpwm->membase + PWM_BLINK_ON_DURATION_OFF;
289}
290
291static void __iomem *mvebu_pwmreg_blink_off_duration(struct mvebu_pwm *mvpwm)
292{
293 return mvpwm->membase + PWM_BLINK_OFF_DURATION_OFF;
294}
295
296/*
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200297 * Functions implementing the gpio_chip methods
298 */
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100299static void mvebu_gpio_set(struct gpio_chip *chip, unsigned int pin, int value)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200300{
Linus Walleijbbe76002015-12-07 11:09:24 +0100301 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200302
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200303 regmap_update_bits(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200304 BIT(pin), value ? BIT(pin) : 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200305}
306
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100307static int mvebu_gpio_get(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200308{
Linus Walleijbbe76002015-12-07 11:09:24 +0100309 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200310 u32 u;
311
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200312 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200313
314 if (u & BIT(pin)) {
315 u32 data_in, in_pol;
316
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200317 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset,
318 &data_in);
319 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
320 &in_pol);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200321 u = data_in ^ in_pol;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200322 } else {
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200323 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &u);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200324 }
325
326 return (u >> pin) & 1;
327}
328
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100329static void mvebu_gpio_blink(struct gpio_chip *chip, unsigned int pin,
330 int value)
Jamie Lentine9133762012-10-28 12:23:24 +0000331{
Linus Walleijbbe76002015-12-07 11:09:24 +0100332 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Jamie Lentine9133762012-10-28 12:23:24 +0000333
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200334 regmap_update_bits(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200335 BIT(pin), value ? BIT(pin) : 0);
Jamie Lentine9133762012-10-28 12:23:24 +0000336}
337
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100338static int mvebu_gpio_direction_input(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200339{
Linus Walleijbbe76002015-12-07 11:09:24 +0100340 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200341 int ret;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200342
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100343 /*
344 * Check with the pinctrl driver whether this pin is usable as
345 * an input GPIO
346 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200347 ret = pinctrl_gpio_direction_input(chip->base + pin);
348 if (ret)
349 return ret;
350
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200351 regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
Gregory CLEMENT43a2dce2017-06-09 12:09:17 +0200352 BIT(pin), BIT(pin));
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200353
354 return 0;
355}
356
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100357static int mvebu_gpio_direction_output(struct gpio_chip *chip, unsigned int pin,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200358 int value)
359{
Linus Walleijbbe76002015-12-07 11:09:24 +0100360 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200361 int ret;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200362
Ralph Sennhauser7077f4c2017-03-16 07:33:56 +0100363 /*
364 * Check with the pinctrl driver whether this pin is usable as
365 * an output GPIO
366 */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200367 ret = pinctrl_gpio_direction_output(chip->base + pin);
368 if (ret)
369 return ret;
370
Jamie Lentine9133762012-10-28 12:23:24 +0000371 mvebu_gpio_blink(chip, pin, 0);
Thomas Petazzonic57d75c2012-10-23 10:17:05 +0200372 mvebu_gpio_set(chip, pin, value);
373
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200374 regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200375 BIT(pin), 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200376
377 return 0;
378}
379
Baruch Siache8dacf52019-01-10 14:26:21 +0200380static int mvebu_gpio_get_direction(struct gpio_chip *chip, unsigned int pin)
381{
382 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
383 u32 u;
384
385 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
386
Matti Vaittinene42615e2019-11-06 10:54:12 +0200387 if (u & BIT(pin))
388 return GPIO_LINE_DIRECTION_IN;
389
390 return GPIO_LINE_DIRECTION_OUT;
Baruch Siache8dacf52019-01-10 14:26:21 +0200391}
392
Ralph Sennhauserd276de72017-03-16 07:33:58 +0100393static int mvebu_gpio_to_irq(struct gpio_chip *chip, unsigned int pin)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200394{
Linus Walleijbbe76002015-12-07 11:09:24 +0100395 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Ralph Sennhauser163ad362017-03-16 07:33:59 +0100396
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200397 return irq_create_mapping(mvchip->domain, pin);
398}
399
400/*
401 * Functions implementing the irq_chip methods
402 */
403static void mvebu_gpio_irq_ack(struct irq_data *d)
404{
405 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
406 struct mvebu_gpio_chip *mvchip = gc->private;
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600407 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200408
409 irq_gc_lock(gc);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200410 mvebu_gpio_write_edge_cause(mvchip, ~mask);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200411 irq_gc_unlock(gc);
412}
413
414static void mvebu_gpio_edge_irq_mask(struct irq_data *d)
415{
416 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
417 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200418 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600419 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200420
421 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200422 ct->mask_cache_priv &= ~mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200423 mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200424 irq_gc_unlock(gc);
425}
426
427static void mvebu_gpio_edge_irq_unmask(struct irq_data *d)
428{
429 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
430 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200431 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600432 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200433
434 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200435 ct->mask_cache_priv |= mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200436 mvebu_gpio_write_edge_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200437 irq_gc_unlock(gc);
438}
439
440static void mvebu_gpio_level_irq_mask(struct irq_data *d)
441{
442 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
443 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200444 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600445 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200446
447 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200448 ct->mask_cache_priv &= ~mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200449 mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200450 irq_gc_unlock(gc);
451}
452
453static void mvebu_gpio_level_irq_unmask(struct irq_data *d)
454{
455 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
456 struct mvebu_gpio_chip *mvchip = gc->private;
Gregory CLEMENT61819542015-04-02 17:11:11 +0200457 struct irq_chip_type *ct = irq_data_get_chip_type(d);
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600458 u32 mask = d->mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200459
460 irq_gc_lock(gc);
Gregory CLEMENT61819542015-04-02 17:11:11 +0200461 ct->mask_cache_priv |= mask;
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200462 mvebu_gpio_write_level_mask(mvchip, ct->mask_cache_priv);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200463 irq_gc_unlock(gc);
464}
465
466/*****************************************************************************
467 * MVEBU GPIO IRQ
468 *
469 * GPIO_IN_POL register controls whether GPIO_DATA_IN will hold the same
470 * value of the line or the opposite value.
471 *
472 * Level IRQ handlers: DATA_IN is used directly as cause register.
Andrew Lunna4319a62015-01-10 00:34:47 +0100473 * Interrupt are masked by LEVEL_MASK registers.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200474 * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
Andrew Lunna4319a62015-01-10 00:34:47 +0100475 * Interrupt are masked by EDGE_MASK registers.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200476 * Both-edge handlers: Similar to regular Edge handlers, but also swaps
Andrew Lunna4319a62015-01-10 00:34:47 +0100477 * the polarity to catch the next line transaction.
478 * This is a race condition that might not perfectly
479 * work on some use cases.
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200480 *
481 * Every eight GPIO lines are grouped (OR'ed) before going up to main
482 * cause register.
483 *
Andrew Lunna4319a62015-01-10 00:34:47 +0100484 * EDGE cause mask
485 * data-in /--------| |-----| |----\
486 * -----| |----- ---- to main cause reg
487 * X \----------------| |----/
488 * polarity LEVEL mask
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200489 *
490 ****************************************************************************/
491
492static int mvebu_gpio_irq_set_type(struct irq_data *d, unsigned int type)
493{
494 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
495 struct irq_chip_type *ct = irq_data_get_chip_type(d);
496 struct mvebu_gpio_chip *mvchip = gc->private;
497 int pin;
498 u32 u;
499
500 pin = d->hwirq;
501
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200502 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &u);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200503 if ((u & BIT(pin)) == 0)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200504 return -EINVAL;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200505
506 type &= IRQ_TYPE_SENSE_MASK;
507 if (type == IRQ_TYPE_NONE)
508 return -EINVAL;
509
510 /* Check if we need to change chip and handler */
511 if (!(ct->type & type))
512 if (irq_setup_alt_chip(d, type))
513 return -EINVAL;
514
515 /*
516 * Configure interrupt polarity.
517 */
Laurent Navetf4dcd2d92013-03-20 13:15:56 +0100518 switch (type) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200519 case IRQ_TYPE_EDGE_RISING:
520 case IRQ_TYPE_LEVEL_HIGH:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200521 regmap_update_bits(mvchip->regs,
522 GPIO_IN_POL_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200523 BIT(pin), 0);
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800524 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200525 case IRQ_TYPE_EDGE_FALLING:
526 case IRQ_TYPE_LEVEL_LOW:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200527 regmap_update_bits(mvchip->regs,
528 GPIO_IN_POL_OFF + mvchip->offset,
Gregory CLEMENT43a2dce2017-06-09 12:09:17 +0200529 BIT(pin), BIT(pin));
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800530 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200531 case IRQ_TYPE_EDGE_BOTH: {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200532 u32 data_in, in_pol, val;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200533
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200534 regmap_read(mvchip->regs,
535 GPIO_IN_POL_OFF + mvchip->offset, &in_pol);
536 regmap_read(mvchip->regs,
537 GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200538
539 /*
540 * set initial polarity based on current input level
541 */
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200542 if ((data_in ^ in_pol) & BIT(pin))
543 val = BIT(pin); /* falling */
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200544 else
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200545 val = 0; /* raising */
546
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200547 regmap_update_bits(mvchip->regs,
548 GPIO_IN_POL_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200549 BIT(pin), val);
Axel Lin7cf8c9f2012-09-30 16:23:27 +0800550 break;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200551 }
552 }
553 return 0;
554}
555
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200556static void mvebu_gpio_irq_handler(struct irq_desc *desc)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200557{
Jiang Liu476f8b42015-06-04 12:13:15 +0800558 struct mvebu_gpio_chip *mvchip = irq_desc_get_handler_data(desc);
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100559 struct irq_chip *chip = irq_desc_get_chip(desc);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200560 u32 cause, type, data_in, level_mask, edge_cause, edge_mask;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200561 int i;
562
563 if (mvchip == NULL)
564 return;
565
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100566 chained_irq_enter(chip, desc);
567
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200568 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200569 level_mask = mvebu_gpio_read_level_mask(mvchip);
570 edge_cause = mvebu_gpio_read_edge_cause(mvchip);
571 edge_mask = mvebu_gpio_read_edge_mask(mvchip);
572
Gregory CLEMENT3f13b6a2017-07-12 13:22:29 +0200573 cause = (data_in & level_mask) | (edge_cause & edge_mask);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200574
575 for (i = 0; i < mvchip->chip.ngpio; i++) {
576 int irq;
577
Jason Gunthorpe812d4782016-10-19 15:03:41 -0600578 irq = irq_find_mapping(mvchip->domain, i);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200579
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +0100580 if (!(cause & BIT(i)))
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200581 continue;
582
Javier Martinez Canillasfb90c222013-06-14 18:40:44 +0200583 type = irq_get_trigger_type(irq);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200584 if ((type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
585 /* Swap polarity (race with GPIO line) */
586 u32 polarity;
587
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200588 regmap_read(mvchip->regs,
589 GPIO_IN_POL_OFF + mvchip->offset,
590 &polarity);
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +0100591 polarity ^= BIT(i);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200592 regmap_write(mvchip->regs,
593 GPIO_IN_POL_OFF + mvchip->offset,
594 polarity);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200595 }
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100596
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200597 generic_handle_irq(irq);
598 }
Thomas Petazzoni01ca59f2014-02-07 12:29:19 +0100599
600 chained_irq_exit(chip, desc);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200601}
602
Andrew Lunn757642f2017-04-14 17:40:52 +0200603/*
604 * Functions implementing the pwm_chip methods
605 */
606static struct mvebu_pwm *to_mvebu_pwm(struct pwm_chip *chip)
607{
608 return container_of(chip, struct mvebu_pwm, chip);
609}
610
611static int mvebu_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm)
612{
613 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
614 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
615 struct gpio_desc *desc;
616 unsigned long flags;
617 int ret = 0;
618
619 spin_lock_irqsave(&mvpwm->lock, flags);
620
621 if (mvpwm->gpiod) {
622 ret = -EBUSY;
623 } else {
Linus Walleijba78d832018-04-13 15:40:45 +0200624 desc = gpiochip_request_own_desc(&mvchip->chip,
Linus Walleij5923ea62019-04-26 14:40:18 +0200625 pwm->hwpwm, "mvebu-pwm",
626 GPIO_ACTIVE_HIGH,
627 GPIOD_OUT_LOW);
Linus Walleijba78d832018-04-13 15:40:45 +0200628 if (IS_ERR(desc)) {
629 ret = PTR_ERR(desc);
Andrew Lunn757642f2017-04-14 17:40:52 +0200630 goto out;
631 }
632
Andrew Lunn757642f2017-04-14 17:40:52 +0200633 mvpwm->gpiod = desc;
634 }
635out:
636 spin_unlock_irqrestore(&mvpwm->lock, flags);
637 return ret;
638}
639
640static void mvebu_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
641{
642 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
643 unsigned long flags;
644
645 spin_lock_irqsave(&mvpwm->lock, flags);
Linus Walleijba78d832018-04-13 15:40:45 +0200646 gpiochip_free_own_desc(mvpwm->gpiod);
Andrew Lunn757642f2017-04-14 17:40:52 +0200647 mvpwm->gpiod = NULL;
648 spin_unlock_irqrestore(&mvpwm->lock, flags);
649}
650
651static void mvebu_pwm_get_state(struct pwm_chip *chip,
652 struct pwm_device *pwm,
653 struct pwm_state *state) {
654
655 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
656 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
657 unsigned long long val;
658 unsigned long flags;
659 u32 u;
660
661 spin_lock_irqsave(&mvpwm->lock, flags);
662
663 val = (unsigned long long)
664 readl_relaxed(mvebu_pwmreg_blink_on_duration(mvpwm));
665 val *= NSEC_PER_SEC;
666 do_div(val, mvpwm->clk_rate);
667 if (val > UINT_MAX)
668 state->duty_cycle = UINT_MAX;
669 else if (val)
670 state->duty_cycle = val;
671 else
672 state->duty_cycle = 1;
673
674 val = (unsigned long long)
675 readl_relaxed(mvebu_pwmreg_blink_off_duration(mvpwm));
676 val *= NSEC_PER_SEC;
677 do_div(val, mvpwm->clk_rate);
678 if (val < state->duty_cycle) {
679 state->period = 1;
680 } else {
681 val -= state->duty_cycle;
682 if (val > UINT_MAX)
683 state->period = UINT_MAX;
684 else if (val)
685 state->period = val;
686 else
687 state->period = 1;
688 }
689
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200690 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &u);
Andrew Lunn757642f2017-04-14 17:40:52 +0200691 if (u)
692 state->enabled = true;
693 else
694 state->enabled = false;
695
696 spin_unlock_irqrestore(&mvpwm->lock, flags);
697}
698
699static int mvebu_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
Uwe Kleine-König71523d12019-08-24 17:37:07 +0200700 const struct pwm_state *state)
Andrew Lunn757642f2017-04-14 17:40:52 +0200701{
702 struct mvebu_pwm *mvpwm = to_mvebu_pwm(chip);
703 struct mvebu_gpio_chip *mvchip = mvpwm->mvchip;
704 unsigned long long val;
705 unsigned long flags;
706 unsigned int on, off;
707
708 val = (unsigned long long) mvpwm->clk_rate * state->duty_cycle;
709 do_div(val, NSEC_PER_SEC);
710 if (val > UINT_MAX)
711 return -EINVAL;
712 if (val)
713 on = val;
714 else
715 on = 1;
716
717 val = (unsigned long long) mvpwm->clk_rate *
718 (state->period - state->duty_cycle);
719 do_div(val, NSEC_PER_SEC);
720 if (val > UINT_MAX)
721 return -EINVAL;
722 if (val)
723 off = val;
724 else
725 off = 1;
726
727 spin_lock_irqsave(&mvpwm->lock, flags);
728
729 writel_relaxed(on, mvebu_pwmreg_blink_on_duration(mvpwm));
730 writel_relaxed(off, mvebu_pwmreg_blink_off_duration(mvpwm));
731 if (state->enabled)
732 mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 1);
733 else
734 mvebu_gpio_blink(&mvchip->chip, pwm->hwpwm, 0);
735
736 spin_unlock_irqrestore(&mvpwm->lock, flags);
737
738 return 0;
739}
740
741static const struct pwm_ops mvebu_pwm_ops = {
742 .request = mvebu_pwm_request,
743 .free = mvebu_pwm_free,
744 .get_state = mvebu_pwm_get_state,
745 .apply = mvebu_pwm_apply,
746 .owner = THIS_MODULE,
747};
748
749static void __maybe_unused mvebu_pwm_suspend(struct mvebu_gpio_chip *mvchip)
750{
751 struct mvebu_pwm *mvpwm = mvchip->mvpwm;
752
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200753 regmap_read(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200754 &mvpwm->blink_select);
Andrew Lunn757642f2017-04-14 17:40:52 +0200755 mvpwm->blink_on_duration =
756 readl_relaxed(mvebu_pwmreg_blink_on_duration(mvpwm));
757 mvpwm->blink_off_duration =
758 readl_relaxed(mvebu_pwmreg_blink_off_duration(mvpwm));
759}
760
761static void __maybe_unused mvebu_pwm_resume(struct mvebu_gpio_chip *mvchip)
762{
763 struct mvebu_pwm *mvpwm = mvchip->mvpwm;
764
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200765 regmap_write(mvchip->regs, GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200766 mvpwm->blink_select);
Andrew Lunn757642f2017-04-14 17:40:52 +0200767 writel_relaxed(mvpwm->blink_on_duration,
768 mvebu_pwmreg_blink_on_duration(mvpwm));
769 writel_relaxed(mvpwm->blink_off_duration,
770 mvebu_pwmreg_blink_off_duration(mvpwm));
771}
772
773static int mvebu_pwm_probe(struct platform_device *pdev,
774 struct mvebu_gpio_chip *mvchip,
775 int id)
776{
777 struct device *dev = &pdev->dev;
778 struct mvebu_pwm *mvpwm;
779 struct resource *res;
780 u32 set;
781
782 if (!of_device_is_compatible(mvchip->chip.of_node,
Ralph Sennhauser6c7515c2017-06-01 22:08:20 +0200783 "marvell,armada-370-gpio"))
Andrew Lunn757642f2017-04-14 17:40:52 +0200784 return 0;
785
Andrew Lunn757642f2017-04-14 17:40:52 +0200786 /*
787 * There are only two sets of PWM configuration registers for
788 * all the GPIO lines on those SoCs which this driver reserves
789 * for the first two GPIO chips. So if the resource is missing
790 * we can't treat it as an error.
791 */
792 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pwm");
793 if (!res)
794 return 0;
795
Uwe Kleine-Königc8da6422018-12-17 09:43:13 +0100796 if (IS_ERR(mvchip->clk))
797 return PTR_ERR(mvchip->clk);
798
Andrew Lunn757642f2017-04-14 17:40:52 +0200799 /*
800 * Use set A for lines of GPIO chip with id 0, B for GPIO chip
801 * with id 1. Don't allow further GPIO chips to be used for PWM.
802 */
803 if (id == 0)
804 set = 0;
805 else if (id == 1)
806 set = U32_MAX;
807 else
808 return -EINVAL;
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200809 regmap_write(mvchip->regs,
Linus Torvaldsc7d28ec2017-07-07 12:40:27 -0700810 GPIO_BLINK_CNT_SELECT_OFF + mvchip->offset, set);
Andrew Lunn757642f2017-04-14 17:40:52 +0200811
812 mvpwm = devm_kzalloc(dev, sizeof(struct mvebu_pwm), GFP_KERNEL);
813 if (!mvpwm)
814 return -ENOMEM;
815 mvchip->mvpwm = mvpwm;
816 mvpwm->mvchip = mvchip;
817
818 mvpwm->membase = devm_ioremap_resource(dev, res);
819 if (IS_ERR(mvpwm->membase))
820 return PTR_ERR(mvpwm->membase);
821
822 mvpwm->clk_rate = clk_get_rate(mvchip->clk);
823 if (!mvpwm->clk_rate) {
824 dev_err(dev, "failed to get clock rate\n");
825 return -EINVAL;
826 }
827
828 mvpwm->chip.dev = dev;
829 mvpwm->chip.ops = &mvebu_pwm_ops;
830 mvpwm->chip.npwm = mvchip->chip.ngpio;
Richard Genoudfc7a9062017-06-01 14:18:26 +0200831 /*
832 * There may already be some PWM allocated, so we can't force
833 * mvpwm->chip.base to a fixed point like mvchip->chip.base.
834 * So, we let pwmchip_add() do the numbering and take the next free
835 * region.
836 */
837 mvpwm->chip.base = -1;
Andrew Lunn757642f2017-04-14 17:40:52 +0200838
839 spin_lock_init(&mvpwm->lock);
840
841 return pwmchip_add(&mvpwm->chip);
842}
843
Simon Guinota4ba5e12013-03-24 15:45:29 +0100844#ifdef CONFIG_DEBUG_FS
845#include <linux/seq_file.h>
846
847static void mvebu_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
848{
Linus Walleijbbe76002015-12-07 11:09:24 +0100849 struct mvebu_gpio_chip *mvchip = gpiochip_get_data(chip);
Simon Guinota4ba5e12013-03-24 15:45:29 +0100850 u32 out, io_conf, blink, in_pol, data_in, cause, edg_msk, lvl_msk;
851 int i;
852
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200853 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset, &out);
854 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset, &io_conf);
855 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset, &blink);
856 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset, &in_pol);
857 regmap_read(mvchip->regs, GPIO_DATA_IN_OFF + mvchip->offset, &data_in);
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200858 cause = mvebu_gpio_read_edge_cause(mvchip);
859 edg_msk = mvebu_gpio_read_edge_mask(mvchip);
860 lvl_msk = mvebu_gpio_read_level_mask(mvchip);
Simon Guinota4ba5e12013-03-24 15:45:29 +0100861
862 for (i = 0; i < chip->ngpio; i++) {
863 const char *label;
864 u32 msk;
865 bool is_out;
866
867 label = gpiochip_is_requested(chip, i);
868 if (!label)
869 continue;
870
Ralph Sennhauserd2cabc42017-03-17 18:44:06 +0100871 msk = BIT(i);
Simon Guinota4ba5e12013-03-24 15:45:29 +0100872 is_out = !(io_conf & msk);
873
874 seq_printf(s, " gpio-%-3d (%-20.20s)", chip->base + i, label);
875
876 if (is_out) {
877 seq_printf(s, " out %s %s\n",
878 out & msk ? "hi" : "lo",
879 blink & msk ? "(blink )" : "");
880 continue;
881 }
882
883 seq_printf(s, " in %s (act %s) - IRQ",
884 (data_in ^ in_pol) & msk ? "hi" : "lo",
885 in_pol & msk ? "lo" : "hi");
886 if (!((edg_msk | lvl_msk) & msk)) {
Andrew Lunna4319a62015-01-10 00:34:47 +0100887 seq_puts(s, " disabled\n");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100888 continue;
889 }
890 if (edg_msk & msk)
Andrew Lunna4319a62015-01-10 00:34:47 +0100891 seq_puts(s, " edge ");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100892 if (lvl_msk & msk)
Andrew Lunna4319a62015-01-10 00:34:47 +0100893 seq_puts(s, " level");
Simon Guinota4ba5e12013-03-24 15:45:29 +0100894 seq_printf(s, " (%s)\n", cause & msk ? "pending" : "clear ");
895 }
896}
897#else
898#define mvebu_gpio_dbg_show NULL
899#endif
900
Jingoo Han271b17b2014-05-07 18:06:08 +0900901static const struct of_device_id mvebu_gpio_of_match[] = {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200902 {
903 .compatible = "marvell,orion-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100904 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200905 },
906 {
907 .compatible = "marvell,mv78200-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100908 .data = (void *) MVEBU_GPIO_SOC_VARIANT_MV78200,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200909 },
910 {
911 .compatible = "marvell,armadaxp-gpio",
Andrew Lunna4319a62015-01-10 00:34:47 +0100912 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ARMADAXP,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200913 },
914 {
Ralph Sennhauser6c7515c2017-06-01 22:08:20 +0200915 .compatible = "marvell,armada-370-gpio",
Andrew Lunn757642f2017-04-14 17:40:52 +0200916 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
917 },
918 {
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200919 .compatible = "marvell,armada-8k-gpio",
920 .data = (void *) MVEBU_GPIO_SOC_VARIANT_A8K,
921 },
922 {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200923 /* sentinel */
924 },
925};
Thomas Petazzonifefe7b02012-09-19 22:52:58 +0200926
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200927static int mvebu_gpio_suspend(struct platform_device *pdev, pm_message_t state)
928{
929 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
930 int i;
931
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200932 regmap_read(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
933 &mvchip->out_reg);
934 regmap_read(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
935 &mvchip->io_conf_reg);
936 regmap_read(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
937 &mvchip->blink_en_reg);
938 regmap_read(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
939 &mvchip->in_pol_reg);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200940
941 switch (mvchip->soc_variant) {
942 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200943 case MVEBU_GPIO_SOC_VARIANT_A8K:
944 regmap_read(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200945 &mvchip->edge_mask_regs[0]);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200946 regmap_read(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200947 &mvchip->level_mask_regs[0]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200948 break;
949 case MVEBU_GPIO_SOC_VARIANT_MV78200:
950 for (i = 0; i < 2; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200951 regmap_read(mvchip->regs,
952 GPIO_EDGE_MASK_MV78200_OFF(i),
953 &mvchip->edge_mask_regs[i]);
954 regmap_read(mvchip->regs,
955 GPIO_LEVEL_MASK_MV78200_OFF(i),
956 &mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200957 }
958 break;
959 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
960 for (i = 0; i < 4; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200961 regmap_read(mvchip->regs,
962 GPIO_EDGE_MASK_ARMADAXP_OFF(i),
963 &mvchip->edge_mask_regs[i]);
964 regmap_read(mvchip->regs,
965 GPIO_LEVEL_MASK_ARMADAXP_OFF(i),
966 &mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200967 }
968 break;
969 default:
970 BUG();
971 }
972
Andrew Lunn757642f2017-04-14 17:40:52 +0200973 if (IS_ENABLED(CONFIG_PWM))
974 mvebu_pwm_suspend(mvchip);
975
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200976 return 0;
977}
978
979static int mvebu_gpio_resume(struct platform_device *pdev)
980{
981 struct mvebu_gpio_chip *mvchip = platform_get_drvdata(pdev);
982 int i;
983
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200984 regmap_write(mvchip->regs, GPIO_OUT_OFF + mvchip->offset,
985 mvchip->out_reg);
986 regmap_write(mvchip->regs, GPIO_IO_CONF_OFF + mvchip->offset,
987 mvchip->io_conf_reg);
988 regmap_write(mvchip->regs, GPIO_BLINK_EN_OFF + mvchip->offset,
989 mvchip->blink_en_reg);
990 regmap_write(mvchip->regs, GPIO_IN_POL_OFF + mvchip->offset,
991 mvchip->in_pol_reg);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +0200992
993 switch (mvchip->soc_variant) {
994 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200995 case MVEBU_GPIO_SOC_VARIANT_A8K:
996 regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200997 mvchip->edge_mask_regs[0]);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +0200998 regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF + mvchip->offset,
Thomas Petazzoni2233bf72017-05-19 18:09:21 +0200999 mvchip->level_mask_regs[0]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001000 break;
1001 case MVEBU_GPIO_SOC_VARIANT_MV78200:
1002 for (i = 0; i < 2; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001003 regmap_write(mvchip->regs,
1004 GPIO_EDGE_MASK_MV78200_OFF(i),
1005 mvchip->edge_mask_regs[i]);
1006 regmap_write(mvchip->regs,
1007 GPIO_LEVEL_MASK_MV78200_OFF(i),
1008 mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001009 }
1010 break;
1011 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
1012 for (i = 0; i < 4; i++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001013 regmap_write(mvchip->regs,
1014 GPIO_EDGE_MASK_ARMADAXP_OFF(i),
1015 mvchip->edge_mask_regs[i]);
1016 regmap_write(mvchip->regs,
1017 GPIO_LEVEL_MASK_ARMADAXP_OFF(i),
1018 mvchip->level_mask_regs[i]);
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001019 }
1020 break;
1021 default:
1022 BUG();
1023 }
1024
Andrew Lunn757642f2017-04-14 17:40:52 +02001025 if (IS_ENABLED(CONFIG_PWM))
1026 mvebu_pwm_resume(mvchip);
1027
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001028 return 0;
1029}
1030
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001031static const struct regmap_config mvebu_gpio_regmap_config = {
1032 .reg_bits = 32,
1033 .reg_stride = 4,
1034 .val_bits = 32,
1035 .fast_io = true,
1036};
1037
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001038static int mvebu_gpio_probe_raw(struct platform_device *pdev,
1039 struct mvebu_gpio_chip *mvchip)
1040{
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001041 void __iomem *base;
1042
Enrico Weigelt, metux IT consultdc02a0c2019-03-11 19:55:00 +01001043 base = devm_platform_ioremap_resource(pdev, 0);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001044 if (IS_ERR(base))
1045 return PTR_ERR(base);
1046
1047 mvchip->regs = devm_regmap_init_mmio(&pdev->dev, base,
1048 &mvebu_gpio_regmap_config);
1049 if (IS_ERR(mvchip->regs))
1050 return PTR_ERR(mvchip->regs);
1051
1052 /*
1053 * For the legacy SoCs, the regmap directly maps to the GPIO
1054 * registers, so no offset is needed.
1055 */
1056 mvchip->offset = 0;
1057
1058 /*
1059 * The Armada XP has a second range of registers for the
1060 * per-CPU registers
1061 */
1062 if (mvchip->soc_variant == MVEBU_GPIO_SOC_VARIANT_ARMADAXP) {
Enrico Weigelt, metux IT consultdc02a0c2019-03-11 19:55:00 +01001063 base = devm_platform_ioremap_resource(pdev, 1);
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001064 if (IS_ERR(base))
1065 return PTR_ERR(base);
1066
1067 mvchip->percpu_regs =
1068 devm_regmap_init_mmio(&pdev->dev, base,
1069 &mvebu_gpio_regmap_config);
1070 if (IS_ERR(mvchip->percpu_regs))
1071 return PTR_ERR(mvchip->percpu_regs);
1072 }
1073
1074 return 0;
1075}
1076
1077static int mvebu_gpio_probe_syscon(struct platform_device *pdev,
1078 struct mvebu_gpio_chip *mvchip)
1079{
1080 mvchip->regs = syscon_node_to_regmap(pdev->dev.parent->of_node);
1081 if (IS_ERR(mvchip->regs))
1082 return PTR_ERR(mvchip->regs);
1083
1084 if (of_property_read_u32(pdev->dev.of_node, "offset", &mvchip->offset))
1085 return -EINVAL;
1086
1087 return 0;
1088}
1089
Bill Pemberton38363092012-11-19 13:22:34 -05001090static int mvebu_gpio_probe(struct platform_device *pdev)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001091{
1092 struct mvebu_gpio_chip *mvchip;
1093 const struct of_device_id *match;
1094 struct device_node *np = pdev->dev.of_node;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001095 struct irq_chip_generic *gc;
1096 struct irq_chip_type *ct;
1097 unsigned int ngpios;
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001098 bool have_irqs;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001099 int soc_variant;
1100 int i, cpu, id;
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001101 int err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001102
1103 match = of_match_device(mvebu_gpio_of_match, &pdev->dev);
1104 if (match)
Russell Kingf0d50462017-01-10 22:53:28 +00001105 soc_variant = (unsigned long) match->data;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001106 else
1107 soc_variant = MVEBU_GPIO_SOC_VARIANT_ORION;
1108
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001109 /* Some gpio controllers do not provide irq support */
1110 have_irqs = of_irq_count(np) != 0;
1111
Andrew Lunna4319a62015-01-10 00:34:47 +01001112 mvchip = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_gpio_chip),
1113 GFP_KERNEL);
Jingoo Han6c8365f2014-04-29 17:38:21 +09001114 if (!mvchip)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001115 return -ENOMEM;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001116
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001117 platform_set_drvdata(pdev, mvchip);
1118
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001119 if (of_property_read_u32(pdev->dev.of_node, "ngpios", &ngpios)) {
1120 dev_err(&pdev->dev, "Missing ngpios OF property\n");
1121 return -ENODEV;
1122 }
1123
1124 id = of_alias_get_id(pdev->dev.of_node, "gpio");
1125 if (id < 0) {
1126 dev_err(&pdev->dev, "Couldn't get OF id\n");
1127 return id;
1128 }
1129
Andrew Lunn757642f2017-04-14 17:40:52 +02001130 mvchip->clk = devm_clk_get(&pdev->dev, NULL);
Andrew Lunnde887472013-02-03 11:34:26 +01001131 /* Not all SoCs require a clock.*/
Andrew Lunn757642f2017-04-14 17:40:52 +02001132 if (!IS_ERR(mvchip->clk))
1133 clk_prepare_enable(mvchip->clk);
Andrew Lunnde887472013-02-03 11:34:26 +01001134
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001135 mvchip->soc_variant = soc_variant;
1136 mvchip->chip.label = dev_name(&pdev->dev);
Linus Walleij58383c782015-11-04 09:56:26 +01001137 mvchip->chip.parent = &pdev->dev;
Jonas Gorski203f0da2015-10-11 17:34:16 +02001138 mvchip->chip.request = gpiochip_generic_request;
1139 mvchip->chip.free = gpiochip_generic_free;
Baruch Siache8dacf52019-01-10 14:26:21 +02001140 mvchip->chip.get_direction = mvebu_gpio_get_direction;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001141 mvchip->chip.direction_input = mvebu_gpio_direction_input;
1142 mvchip->chip.get = mvebu_gpio_get;
1143 mvchip->chip.direction_output = mvebu_gpio_direction_output;
1144 mvchip->chip.set = mvebu_gpio_set;
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001145 if (have_irqs)
1146 mvchip->chip.to_irq = mvebu_gpio_to_irq;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001147 mvchip->chip.base = id * MVEBU_MAX_GPIO_PER_BANK;
1148 mvchip->chip.ngpio = ngpios;
Linus Walleij9fb1f392013-12-04 14:42:46 +01001149 mvchip->chip.can_sleep = false;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001150 mvchip->chip.of_node = np;
Simon Guinota4ba5e12013-03-24 15:45:29 +01001151 mvchip->chip.dbg_show = mvebu_gpio_dbg_show;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001152
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001153 if (soc_variant == MVEBU_GPIO_SOC_VARIANT_A8K)
1154 err = mvebu_gpio_probe_syscon(pdev, mvchip);
1155 else
1156 err = mvebu_gpio_probe_raw(pdev, mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001157
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001158 if (err)
1159 return err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001160
1161 /*
1162 * Mask and clear GPIO interrupts.
1163 */
Laurent Navetf4dcd2d92013-03-20 13:15:56 +01001164 switch (soc_variant) {
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001165 case MVEBU_GPIO_SOC_VARIANT_ORION:
Gregory CLEMENTb6730b22017-06-12 17:34:59 +02001166 case MVEBU_GPIO_SOC_VARIANT_A8K:
1167 regmap_write(mvchip->regs,
1168 GPIO_EDGE_CAUSE_OFF + mvchip->offset, 0);
1169 regmap_write(mvchip->regs,
1170 GPIO_EDGE_MASK_OFF + mvchip->offset, 0);
1171 regmap_write(mvchip->regs,
1172 GPIO_LEVEL_MASK_OFF + mvchip->offset, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001173 break;
1174 case MVEBU_GPIO_SOC_VARIANT_MV78200:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001175 regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001176 for (cpu = 0; cpu < 2; cpu++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001177 regmap_write(mvchip->regs,
1178 GPIO_EDGE_MASK_MV78200_OFF(cpu), 0);
1179 regmap_write(mvchip->regs,
1180 GPIO_LEVEL_MASK_MV78200_OFF(cpu), 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001181 }
1182 break;
1183 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001184 regmap_write(mvchip->regs, GPIO_EDGE_CAUSE_OFF, 0);
1185 regmap_write(mvchip->regs, GPIO_EDGE_MASK_OFF, 0);
1186 regmap_write(mvchip->regs, GPIO_LEVEL_MASK_OFF, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001187 for (cpu = 0; cpu < 4; cpu++) {
Thomas Petazzoni2233bf72017-05-19 18:09:21 +02001188 regmap_write(mvchip->percpu_regs,
1189 GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu), 0);
1190 regmap_write(mvchip->percpu_regs,
1191 GPIO_EDGE_MASK_ARMADAXP_OFF(cpu), 0);
1192 regmap_write(mvchip->percpu_regs,
1193 GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu), 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001194 }
1195 break;
1196 default:
1197 BUG();
1198 }
1199
Laxman Dewangan00b9ab42016-02-22 17:43:28 +05301200 devm_gpiochip_add_data(&pdev->dev, &mvchip->chip, mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001201
1202 /* Some gpio controllers do not provide irq support */
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001203 if (!have_irqs)
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001204 return 0;
1205
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001206 mvchip->domain =
1207 irq_domain_add_linear(np, ngpios, &irq_generic_chip_ops, NULL);
1208 if (!mvchip->domain) {
1209 dev_err(&pdev->dev, "couldn't allocate irq domain %s (DT).\n",
1210 mvchip->chip.label);
1211 return -ENODEV;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001212 }
1213
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001214 err = irq_alloc_domain_generic_chips(
1215 mvchip->domain, ngpios, 2, np->name, handle_level_irq,
1216 IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_LEVEL, 0, 0);
1217 if (err) {
1218 dev_err(&pdev->dev, "couldn't allocate irq chips %s (DT).\n",
1219 mvchip->chip.label);
1220 goto err_domain;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001221 }
1222
Ralph Sennhauser899c37e2017-03-16 07:33:57 +01001223 /*
1224 * NOTE: The common accessors cannot be used because of the percpu
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001225 * access to the mask registers
1226 */
1227 gc = irq_get_domain_generic_chip(mvchip->domain, 0);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001228 gc->private = mvchip;
1229 ct = &gc->chip_types[0];
1230 ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
1231 ct->chip.irq_mask = mvebu_gpio_level_irq_mask;
1232 ct->chip.irq_unmask = mvebu_gpio_level_irq_unmask;
1233 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
1234 ct->chip.name = mvchip->chip.label;
1235
1236 ct = &gc->chip_types[1];
1237 ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
1238 ct->chip.irq_ack = mvebu_gpio_irq_ack;
1239 ct->chip.irq_mask = mvebu_gpio_edge_irq_mask;
1240 ct->chip.irq_unmask = mvebu_gpio_edge_irq_unmask;
1241 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
1242 ct->handler = handle_edge_irq;
1243 ct->chip.name = mvchip->chip.label;
1244
Ralph Sennhauser899c37e2017-03-16 07:33:57 +01001245 /*
1246 * Setup the interrupt handlers. Each chip can have up to 4
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001247 * interrupt handlers, with each handler dealing with 8 GPIO
1248 * pins.
1249 */
1250 for (i = 0; i < 4; i++) {
1251 int irq = platform_get_irq(pdev, i);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001252
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001253 if (irq < 0)
1254 continue;
1255 irq_set_chained_handler_and_data(irq, mvebu_gpio_irq_handler,
1256 mvchip);
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001257 }
1258
Ralph Sennhauser6c7515c2017-06-01 22:08:20 +02001259 /* Some MVEBU SoCs have simple PWM support for GPIO lines */
Andrew Lunn757642f2017-04-14 17:40:52 +02001260 if (IS_ENABLED(CONFIG_PWM))
1261 return mvebu_pwm_probe(pdev, mvchip, id);
1262
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001263 return 0;
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001264
Jason Gunthorpe812d4782016-10-19 15:03:41 -06001265err_domain:
1266 irq_domain_remove(mvchip->domain);
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001267
Andrew Lunnf1d2d082015-01-10 00:34:48 +01001268 return err;
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001269}
1270
1271static struct platform_driver mvebu_gpio_driver = {
1272 .driver = {
Andrew Lunna4319a62015-01-10 00:34:47 +01001273 .name = "mvebu-gpio",
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001274 .of_match_table = mvebu_gpio_of_match,
1275 },
1276 .probe = mvebu_gpio_probe,
Thomas Petazzonib5b7b482014-10-24 13:59:19 +02001277 .suspend = mvebu_gpio_suspend,
1278 .resume = mvebu_gpio_resume,
Thomas Petazzonifefe7b02012-09-19 22:52:58 +02001279};
Paul Gortmakered329f32016-03-27 11:44:45 -04001280builtin_platform_driver(mvebu_gpio_driver);