Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1 | /* |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 2 | * Copyright © 2008-2015 Intel Corporation |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * |
| 26 | */ |
| 27 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 28 | #include <drm/drmP.h> |
David Herrmann | 0de2397 | 2013-07-24 21:07:52 +0200 | [diff] [blame] | 29 | #include <drm/drm_vma_manager.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 30 | #include <drm/i915_drm.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 31 | #include "i915_drv.h" |
Yu Zhang | eb82289 | 2015-02-10 19:05:49 +0800 | [diff] [blame] | 32 | #include "i915_vgpu.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 33 | #include "i915_trace.h" |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 34 | #include "intel_drv.h" |
Peter Antoine | 0ccdacf | 2016-04-13 15:03:25 +0100 | [diff] [blame] | 35 | #include "intel_mocs.h" |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 36 | #include <linux/shmem_fs.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 37 | #include <linux/slab.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 38 | #include <linux/swap.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 39 | #include <linux/pci.h> |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 40 | #include <linux/dma-buf.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 41 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 42 | static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj); |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 43 | static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj); |
Chris Wilson | c8725f3 | 2014-03-17 12:21:55 +0000 | [diff] [blame] | 44 | static void |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 45 | i915_gem_object_retire__write(struct drm_i915_gem_object *obj); |
| 46 | static void |
| 47 | i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring); |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 48 | |
Chris Wilson | c76ce03 | 2013-08-08 14:41:03 +0100 | [diff] [blame] | 49 | static bool cpu_cache_is_coherent(struct drm_device *dev, |
| 50 | enum i915_cache_level level) |
| 51 | { |
| 52 | return HAS_LLC(dev) || level != I915_CACHE_NONE; |
| 53 | } |
| 54 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 55 | static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj) |
| 56 | { |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 57 | if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) |
| 58 | return false; |
| 59 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 60 | if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) |
| 61 | return true; |
| 62 | |
| 63 | return obj->pin_display; |
| 64 | } |
| 65 | |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 66 | static int |
| 67 | insert_mappable_node(struct drm_i915_private *i915, |
| 68 | struct drm_mm_node *node, u32 size) |
| 69 | { |
| 70 | memset(node, 0, sizeof(*node)); |
| 71 | return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node, |
| 72 | size, 0, 0, 0, |
| 73 | i915->ggtt.mappable_end, |
| 74 | DRM_MM_SEARCH_DEFAULT, |
| 75 | DRM_MM_CREATE_DEFAULT); |
| 76 | } |
| 77 | |
| 78 | static void |
| 79 | remove_mappable_node(struct drm_mm_node *node) |
| 80 | { |
| 81 | drm_mm_remove_node(node); |
| 82 | } |
| 83 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 84 | /* some bookkeeping */ |
| 85 | static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv, |
| 86 | size_t size) |
| 87 | { |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 88 | spin_lock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 89 | dev_priv->mm.object_count++; |
| 90 | dev_priv->mm.object_memory += size; |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 91 | spin_unlock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 92 | } |
| 93 | |
| 94 | static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv, |
| 95 | size_t size) |
| 96 | { |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 97 | spin_lock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 98 | dev_priv->mm.object_count--; |
| 99 | dev_priv->mm.object_memory -= size; |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 100 | spin_unlock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 101 | } |
| 102 | |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame] | 103 | static int |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 104 | i915_gem_wait_for_error(struct i915_gpu_error *error) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 105 | { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 106 | int ret; |
| 107 | |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 108 | if (!i915_reset_in_progress(error)) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 109 | return 0; |
| 110 | |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 111 | /* |
| 112 | * Only wait 10 seconds for the gpu reset to complete to avoid hanging |
| 113 | * userspace. If it takes that long something really bad is going on and |
| 114 | * we should simply try to bail out and fail as gracefully as possible. |
| 115 | */ |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 116 | ret = wait_event_interruptible_timeout(error->reset_queue, |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 117 | !i915_reset_in_progress(error), |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 118 | 10*HZ); |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 119 | if (ret == 0) { |
| 120 | DRM_ERROR("Timed out waiting for the gpu reset to complete\n"); |
| 121 | return -EIO; |
| 122 | } else if (ret < 0) { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 123 | return ret; |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 124 | } else { |
| 125 | return 0; |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 126 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 127 | } |
| 128 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 129 | int i915_mutex_lock_interruptible(struct drm_device *dev) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 130 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 131 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 132 | int ret; |
| 133 | |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 134 | ret = i915_gem_wait_for_error(&dev_priv->gpu_error); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 135 | if (ret) |
| 136 | return ret; |
| 137 | |
| 138 | ret = mutex_lock_interruptible(&dev->struct_mutex); |
| 139 | if (ret) |
| 140 | return ret; |
| 141 | |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 142 | WARN_ON(i915_verify_lists(dev)); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 143 | return 0; |
| 144 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 145 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 146 | int |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 147 | i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 148 | struct drm_file *file) |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 149 | { |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 150 | struct drm_i915_private *dev_priv = to_i915(dev); |
Joonas Lahtinen | 62106b4 | 2016-03-18 10:42:57 +0200 | [diff] [blame] | 151 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 152 | struct drm_i915_gem_get_aperture *args = data; |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 153 | struct i915_vma *vma; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 154 | size_t pinned; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 155 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 156 | pinned = 0; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 157 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 158 | list_for_each_entry(vma, &ggtt->base.active_list, vm_link) |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 159 | if (vma->pin_count) |
| 160 | pinned += vma->node.size; |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 161 | list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link) |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 162 | if (vma->pin_count) |
| 163 | pinned += vma->node.size; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 164 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 165 | |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 166 | args->aper_size = ggtt->base.total; |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 167 | args->aper_available_size = args->aper_size - pinned; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 168 | |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 169 | return 0; |
| 170 | } |
| 171 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 172 | static int |
| 173 | i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 174 | { |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 175 | struct address_space *mapping = obj->base.filp->f_mapping; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 176 | char *vaddr = obj->phys_handle->vaddr; |
| 177 | struct sg_table *st; |
| 178 | struct scatterlist *sg; |
| 179 | int i; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 180 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 181 | if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj))) |
| 182 | return -EINVAL; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 183 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 184 | for (i = 0; i < obj->base.size / PAGE_SIZE; i++) { |
| 185 | struct page *page; |
| 186 | char *src; |
| 187 | |
| 188 | page = shmem_read_mapping_page(mapping, i); |
| 189 | if (IS_ERR(page)) |
| 190 | return PTR_ERR(page); |
| 191 | |
| 192 | src = kmap_atomic(page); |
| 193 | memcpy(vaddr, src, PAGE_SIZE); |
| 194 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 195 | kunmap_atomic(src); |
| 196 | |
Kirill A. Shutemov | 09cbfea | 2016-04-01 15:29:47 +0300 | [diff] [blame] | 197 | put_page(page); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 198 | vaddr += PAGE_SIZE; |
| 199 | } |
| 200 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 201 | i915_gem_chipset_flush(to_i915(obj->base.dev)); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 202 | |
| 203 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 204 | if (st == NULL) |
| 205 | return -ENOMEM; |
| 206 | |
| 207 | if (sg_alloc_table(st, 1, GFP_KERNEL)) { |
| 208 | kfree(st); |
| 209 | return -ENOMEM; |
| 210 | } |
| 211 | |
| 212 | sg = st->sgl; |
| 213 | sg->offset = 0; |
| 214 | sg->length = obj->base.size; |
| 215 | |
| 216 | sg_dma_address(sg) = obj->phys_handle->busaddr; |
| 217 | sg_dma_len(sg) = obj->base.size; |
| 218 | |
| 219 | obj->pages = st; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 220 | return 0; |
| 221 | } |
| 222 | |
| 223 | static void |
| 224 | i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj) |
| 225 | { |
| 226 | int ret; |
| 227 | |
| 228 | BUG_ON(obj->madv == __I915_MADV_PURGED); |
| 229 | |
| 230 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 231 | if (WARN_ON(ret)) { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 232 | /* In the event of a disaster, abandon all caches and |
| 233 | * hope for the best. |
| 234 | */ |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 235 | obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 236 | } |
| 237 | |
| 238 | if (obj->madv == I915_MADV_DONTNEED) |
| 239 | obj->dirty = 0; |
| 240 | |
| 241 | if (obj->dirty) { |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 242 | struct address_space *mapping = obj->base.filp->f_mapping; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 243 | char *vaddr = obj->phys_handle->vaddr; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 244 | int i; |
| 245 | |
| 246 | for (i = 0; i < obj->base.size / PAGE_SIZE; i++) { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 247 | struct page *page; |
| 248 | char *dst; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 249 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 250 | page = shmem_read_mapping_page(mapping, i); |
| 251 | if (IS_ERR(page)) |
| 252 | continue; |
| 253 | |
| 254 | dst = kmap_atomic(page); |
| 255 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 256 | memcpy(dst, vaddr, PAGE_SIZE); |
| 257 | kunmap_atomic(dst); |
| 258 | |
| 259 | set_page_dirty(page); |
| 260 | if (obj->madv == I915_MADV_WILLNEED) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 261 | mark_page_accessed(page); |
Kirill A. Shutemov | 09cbfea | 2016-04-01 15:29:47 +0300 | [diff] [blame] | 262 | put_page(page); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 263 | vaddr += PAGE_SIZE; |
| 264 | } |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 265 | obj->dirty = 0; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 266 | } |
| 267 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 268 | sg_free_table(obj->pages); |
| 269 | kfree(obj->pages); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 270 | } |
| 271 | |
| 272 | static void |
| 273 | i915_gem_object_release_phys(struct drm_i915_gem_object *obj) |
| 274 | { |
| 275 | drm_pci_free(obj->base.dev, obj->phys_handle); |
| 276 | } |
| 277 | |
| 278 | static const struct drm_i915_gem_object_ops i915_gem_phys_ops = { |
| 279 | .get_pages = i915_gem_object_get_pages_phys, |
| 280 | .put_pages = i915_gem_object_put_pages_phys, |
| 281 | .release = i915_gem_object_release_phys, |
| 282 | }; |
| 283 | |
| 284 | static int |
| 285 | drop_pages(struct drm_i915_gem_object *obj) |
| 286 | { |
| 287 | struct i915_vma *vma, *next; |
| 288 | int ret; |
| 289 | |
| 290 | drm_gem_object_reference(&obj->base); |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 291 | list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 292 | if (i915_vma_unbind(vma)) |
| 293 | break; |
| 294 | |
| 295 | ret = i915_gem_object_put_pages(obj); |
| 296 | drm_gem_object_unreference(&obj->base); |
| 297 | |
| 298 | return ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 299 | } |
| 300 | |
| 301 | int |
| 302 | i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, |
| 303 | int align) |
| 304 | { |
| 305 | drm_dma_handle_t *phys; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 306 | int ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 307 | |
| 308 | if (obj->phys_handle) { |
| 309 | if ((unsigned long)obj->phys_handle->vaddr & (align -1)) |
| 310 | return -EBUSY; |
| 311 | |
| 312 | return 0; |
| 313 | } |
| 314 | |
| 315 | if (obj->madv != I915_MADV_WILLNEED) |
| 316 | return -EFAULT; |
| 317 | |
| 318 | if (obj->base.filp == NULL) |
| 319 | return -EINVAL; |
| 320 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 321 | ret = drop_pages(obj); |
| 322 | if (ret) |
| 323 | return ret; |
| 324 | |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 325 | /* create a new object */ |
| 326 | phys = drm_pci_alloc(obj->base.dev, obj->base.size, align); |
| 327 | if (!phys) |
| 328 | return -ENOMEM; |
| 329 | |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 330 | obj->phys_handle = phys; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 331 | obj->ops = &i915_gem_phys_ops; |
| 332 | |
| 333 | return i915_gem_object_get_pages(obj); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 334 | } |
| 335 | |
| 336 | static int |
| 337 | i915_gem_phys_pwrite(struct drm_i915_gem_object *obj, |
| 338 | struct drm_i915_gem_pwrite *args, |
| 339 | struct drm_file *file_priv) |
| 340 | { |
| 341 | struct drm_device *dev = obj->base.dev; |
| 342 | void *vaddr = obj->phys_handle->vaddr + args->offset; |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 343 | char __user *user_data = u64_to_user_ptr(args->data_ptr); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 344 | int ret = 0; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 345 | |
| 346 | /* We manually control the domain here and pretend that it |
| 347 | * remains coherent i.e. in the GTT domain, like shmem_pwrite. |
| 348 | */ |
| 349 | ret = i915_gem_object_wait_rendering(obj, false); |
| 350 | if (ret) |
| 351 | return ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 352 | |
Rodrigo Vivi | 77a0d1c | 2015-06-18 11:43:24 -0700 | [diff] [blame] | 353 | intel_fb_obj_invalidate(obj, ORIGIN_CPU); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 354 | if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) { |
| 355 | unsigned long unwritten; |
| 356 | |
| 357 | /* The physical object once assigned is fixed for the lifetime |
| 358 | * of the obj, so we can safely drop the lock and continue |
| 359 | * to access vaddr. |
| 360 | */ |
| 361 | mutex_unlock(&dev->struct_mutex); |
| 362 | unwritten = copy_from_user(vaddr, user_data, args->size); |
| 363 | mutex_lock(&dev->struct_mutex); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 364 | if (unwritten) { |
| 365 | ret = -EFAULT; |
| 366 | goto out; |
| 367 | } |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 368 | } |
| 369 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 370 | drm_clflush_virt_range(vaddr, args->size); |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 371 | i915_gem_chipset_flush(to_i915(dev)); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 372 | |
| 373 | out: |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 374 | intel_fb_obj_flush(obj, false, ORIGIN_CPU); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 375 | return ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 376 | } |
| 377 | |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 378 | void *i915_gem_object_alloc(struct drm_device *dev) |
| 379 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 380 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 381 | return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 382 | } |
| 383 | |
| 384 | void i915_gem_object_free(struct drm_i915_gem_object *obj) |
| 385 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 386 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 387 | kmem_cache_free(dev_priv->objects, obj); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 388 | } |
| 389 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 390 | static int |
| 391 | i915_gem_create(struct drm_file *file, |
| 392 | struct drm_device *dev, |
| 393 | uint64_t size, |
| 394 | uint32_t *handle_p) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 395 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 396 | struct drm_i915_gem_object *obj; |
Pekka Paalanen | a1a2d1d | 2009-08-23 12:40:55 +0300 | [diff] [blame] | 397 | int ret; |
| 398 | u32 handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 399 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 400 | size = roundup(size, PAGE_SIZE); |
Chris Wilson | 8ffc024 | 2011-09-14 14:14:28 +0200 | [diff] [blame] | 401 | if (size == 0) |
| 402 | return -EINVAL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 403 | |
| 404 | /* Allocate the new object */ |
Dave Gordon | d37cd8a | 2016-04-22 19:14:32 +0100 | [diff] [blame] | 405 | obj = i915_gem_object_create(dev, size); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 406 | if (IS_ERR(obj)) |
| 407 | return PTR_ERR(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 408 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 409 | ret = drm_gem_handle_create(file, &obj->base, &handle); |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 410 | /* drop reference from allocate - handle holds it now */ |
Daniel Vetter | d861e33 | 2013-07-24 23:25:03 +0200 | [diff] [blame] | 411 | drm_gem_object_unreference_unlocked(&obj->base); |
| 412 | if (ret) |
| 413 | return ret; |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 414 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 415 | *handle_p = handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 416 | return 0; |
| 417 | } |
| 418 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 419 | int |
| 420 | i915_gem_dumb_create(struct drm_file *file, |
| 421 | struct drm_device *dev, |
| 422 | struct drm_mode_create_dumb *args) |
| 423 | { |
| 424 | /* have to work out size/pitch and return them */ |
Paulo Zanoni | de45eaf | 2013-10-18 18:48:24 -0300 | [diff] [blame] | 425 | args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 426 | args->size = args->pitch * args->height; |
| 427 | return i915_gem_create(file, dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 428 | args->size, &args->handle); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 429 | } |
| 430 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 431 | /** |
| 432 | * Creates a new mm object and returns a handle to it. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 433 | * @dev: drm device pointer |
| 434 | * @data: ioctl data blob |
| 435 | * @file: drm file pointer |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 436 | */ |
| 437 | int |
| 438 | i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 439 | struct drm_file *file) |
| 440 | { |
| 441 | struct drm_i915_gem_create *args = data; |
Daniel Vetter | 63ed2cb | 2012-04-23 16:50:50 +0200 | [diff] [blame] | 442 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 443 | return i915_gem_create(file, dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 444 | args->size, &args->handle); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 445 | } |
| 446 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 447 | static inline int |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 448 | __copy_to_user_swizzled(char __user *cpu_vaddr, |
| 449 | const char *gpu_vaddr, int gpu_offset, |
| 450 | int length) |
| 451 | { |
| 452 | int ret, cpu_offset = 0; |
| 453 | |
| 454 | while (length > 0) { |
| 455 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 456 | int this_length = min(cacheline_end - gpu_offset, length); |
| 457 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 458 | |
| 459 | ret = __copy_to_user(cpu_vaddr + cpu_offset, |
| 460 | gpu_vaddr + swizzled_gpu_offset, |
| 461 | this_length); |
| 462 | if (ret) |
| 463 | return ret + length; |
| 464 | |
| 465 | cpu_offset += this_length; |
| 466 | gpu_offset += this_length; |
| 467 | length -= this_length; |
| 468 | } |
| 469 | |
| 470 | return 0; |
| 471 | } |
| 472 | |
| 473 | static inline int |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 474 | __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset, |
| 475 | const char __user *cpu_vaddr, |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 476 | int length) |
| 477 | { |
| 478 | int ret, cpu_offset = 0; |
| 479 | |
| 480 | while (length > 0) { |
| 481 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 482 | int this_length = min(cacheline_end - gpu_offset, length); |
| 483 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 484 | |
| 485 | ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset, |
| 486 | cpu_vaddr + cpu_offset, |
| 487 | this_length); |
| 488 | if (ret) |
| 489 | return ret + length; |
| 490 | |
| 491 | cpu_offset += this_length; |
| 492 | gpu_offset += this_length; |
| 493 | length -= this_length; |
| 494 | } |
| 495 | |
| 496 | return 0; |
| 497 | } |
| 498 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 499 | /* |
| 500 | * Pins the specified object's pages and synchronizes the object with |
| 501 | * GPU accesses. Sets needs_clflush to non-zero if the caller should |
| 502 | * flush the object from the CPU cache. |
| 503 | */ |
| 504 | int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj, |
| 505 | int *needs_clflush) |
| 506 | { |
| 507 | int ret; |
| 508 | |
| 509 | *needs_clflush = 0; |
| 510 | |
Chris Wilson | b9bcd14 | 2016-06-20 15:05:51 +0100 | [diff] [blame] | 511 | if (WARN_ON(!i915_gem_object_has_struct_page(obj))) |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 512 | return -EINVAL; |
| 513 | |
| 514 | if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) { |
| 515 | /* If we're not in the cpu read domain, set ourself into the gtt |
| 516 | * read domain and manually flush cachelines (if required). This |
| 517 | * optimizes for the case when the gpu will dirty the data |
| 518 | * anyway again before the next pread happens. */ |
| 519 | *needs_clflush = !cpu_cache_is_coherent(obj->base.dev, |
| 520 | obj->cache_level); |
| 521 | ret = i915_gem_object_wait_rendering(obj, true); |
| 522 | if (ret) |
| 523 | return ret; |
| 524 | } |
| 525 | |
| 526 | ret = i915_gem_object_get_pages(obj); |
| 527 | if (ret) |
| 528 | return ret; |
| 529 | |
| 530 | i915_gem_object_pin_pages(obj); |
| 531 | |
| 532 | return ret; |
| 533 | } |
| 534 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 535 | /* Per-page copy function for the shmem pread fastpath. |
| 536 | * Flushes invalid cachelines before reading the target if |
| 537 | * needs_clflush is set. */ |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 538 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 539 | shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length, |
| 540 | char __user *user_data, |
| 541 | bool page_do_bit17_swizzling, bool needs_clflush) |
| 542 | { |
| 543 | char *vaddr; |
| 544 | int ret; |
| 545 | |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 546 | if (unlikely(page_do_bit17_swizzling)) |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 547 | return -EINVAL; |
| 548 | |
| 549 | vaddr = kmap_atomic(page); |
| 550 | if (needs_clflush) |
| 551 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 552 | page_length); |
| 553 | ret = __copy_to_user_inatomic(user_data, |
| 554 | vaddr + shmem_page_offset, |
| 555 | page_length); |
| 556 | kunmap_atomic(vaddr); |
| 557 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 558 | return ret ? -EFAULT : 0; |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 559 | } |
| 560 | |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 561 | static void |
| 562 | shmem_clflush_swizzled_range(char *addr, unsigned long length, |
| 563 | bool swizzled) |
| 564 | { |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 565 | if (unlikely(swizzled)) { |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 566 | unsigned long start = (unsigned long) addr; |
| 567 | unsigned long end = (unsigned long) addr + length; |
| 568 | |
| 569 | /* For swizzling simply ensure that we always flush both |
| 570 | * channels. Lame, but simple and it works. Swizzled |
| 571 | * pwrite/pread is far from a hotpath - current userspace |
| 572 | * doesn't use it at all. */ |
| 573 | start = round_down(start, 128); |
| 574 | end = round_up(end, 128); |
| 575 | |
| 576 | drm_clflush_virt_range((void *)start, end - start); |
| 577 | } else { |
| 578 | drm_clflush_virt_range(addr, length); |
| 579 | } |
| 580 | |
| 581 | } |
| 582 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 583 | /* Only difference to the fast-path function is that this can handle bit17 |
| 584 | * and uses non-atomic copy and kmap functions. */ |
| 585 | static int |
| 586 | shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length, |
| 587 | char __user *user_data, |
| 588 | bool page_do_bit17_swizzling, bool needs_clflush) |
| 589 | { |
| 590 | char *vaddr; |
| 591 | int ret; |
| 592 | |
| 593 | vaddr = kmap(page); |
| 594 | if (needs_clflush) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 595 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 596 | page_length, |
| 597 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 598 | |
| 599 | if (page_do_bit17_swizzling) |
| 600 | ret = __copy_to_user_swizzled(user_data, |
| 601 | vaddr, shmem_page_offset, |
| 602 | page_length); |
| 603 | else |
| 604 | ret = __copy_to_user(user_data, |
| 605 | vaddr + shmem_page_offset, |
| 606 | page_length); |
| 607 | kunmap(page); |
| 608 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 609 | return ret ? - EFAULT : 0; |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 610 | } |
| 611 | |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 612 | static inline unsigned long |
| 613 | slow_user_access(struct io_mapping *mapping, |
| 614 | uint64_t page_base, int page_offset, |
| 615 | char __user *user_data, |
| 616 | unsigned long length, bool pwrite) |
| 617 | { |
| 618 | void __iomem *ioaddr; |
| 619 | void *vaddr; |
| 620 | uint64_t unwritten; |
| 621 | |
| 622 | ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE); |
| 623 | /* We can use the cpu mem copy function because this is X86. */ |
| 624 | vaddr = (void __force *)ioaddr + page_offset; |
| 625 | if (pwrite) |
| 626 | unwritten = __copy_from_user(vaddr, user_data, length); |
| 627 | else |
| 628 | unwritten = __copy_to_user(user_data, vaddr, length); |
| 629 | |
| 630 | io_mapping_unmap(ioaddr); |
| 631 | return unwritten; |
| 632 | } |
| 633 | |
| 634 | static int |
| 635 | i915_gem_gtt_pread(struct drm_device *dev, |
| 636 | struct drm_i915_gem_object *obj, uint64_t size, |
| 637 | uint64_t data_offset, uint64_t data_ptr) |
| 638 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 639 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 640 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
| 641 | struct drm_mm_node node; |
| 642 | char __user *user_data; |
| 643 | uint64_t remain; |
| 644 | uint64_t offset; |
| 645 | int ret; |
| 646 | |
| 647 | ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE); |
| 648 | if (ret) { |
| 649 | ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE); |
| 650 | if (ret) |
| 651 | goto out; |
| 652 | |
| 653 | ret = i915_gem_object_get_pages(obj); |
| 654 | if (ret) { |
| 655 | remove_mappable_node(&node); |
| 656 | goto out; |
| 657 | } |
| 658 | |
| 659 | i915_gem_object_pin_pages(obj); |
| 660 | } else { |
| 661 | node.start = i915_gem_obj_ggtt_offset(obj); |
| 662 | node.allocated = false; |
| 663 | ret = i915_gem_object_put_fence(obj); |
| 664 | if (ret) |
| 665 | goto out_unpin; |
| 666 | } |
| 667 | |
| 668 | ret = i915_gem_object_set_to_gtt_domain(obj, false); |
| 669 | if (ret) |
| 670 | goto out_unpin; |
| 671 | |
| 672 | user_data = u64_to_user_ptr(data_ptr); |
| 673 | remain = size; |
| 674 | offset = data_offset; |
| 675 | |
| 676 | mutex_unlock(&dev->struct_mutex); |
| 677 | if (likely(!i915.prefault_disable)) { |
| 678 | ret = fault_in_multipages_writeable(user_data, remain); |
| 679 | if (ret) { |
| 680 | mutex_lock(&dev->struct_mutex); |
| 681 | goto out_unpin; |
| 682 | } |
| 683 | } |
| 684 | |
| 685 | while (remain > 0) { |
| 686 | /* Operation in this page |
| 687 | * |
| 688 | * page_base = page offset within aperture |
| 689 | * page_offset = offset within page |
| 690 | * page_length = bytes to copy for this page |
| 691 | */ |
| 692 | u32 page_base = node.start; |
| 693 | unsigned page_offset = offset_in_page(offset); |
| 694 | unsigned page_length = PAGE_SIZE - page_offset; |
| 695 | page_length = remain < page_length ? remain : page_length; |
| 696 | if (node.allocated) { |
| 697 | wmb(); |
| 698 | ggtt->base.insert_page(&ggtt->base, |
| 699 | i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT), |
| 700 | node.start, |
| 701 | I915_CACHE_NONE, 0); |
| 702 | wmb(); |
| 703 | } else { |
| 704 | page_base += offset & PAGE_MASK; |
| 705 | } |
| 706 | /* This is a slow read/write as it tries to read from |
| 707 | * and write to user memory which may result into page |
| 708 | * faults, and so we cannot perform this under struct_mutex. |
| 709 | */ |
| 710 | if (slow_user_access(ggtt->mappable, page_base, |
| 711 | page_offset, user_data, |
| 712 | page_length, false)) { |
| 713 | ret = -EFAULT; |
| 714 | break; |
| 715 | } |
| 716 | |
| 717 | remain -= page_length; |
| 718 | user_data += page_length; |
| 719 | offset += page_length; |
| 720 | } |
| 721 | |
| 722 | mutex_lock(&dev->struct_mutex); |
| 723 | if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) { |
| 724 | /* The user has modified the object whilst we tried |
| 725 | * reading from it, and we now have no idea what domain |
| 726 | * the pages should be in. As we have just been touching |
| 727 | * them directly, flush everything back to the GTT |
| 728 | * domain. |
| 729 | */ |
| 730 | ret = i915_gem_object_set_to_gtt_domain(obj, false); |
| 731 | } |
| 732 | |
| 733 | out_unpin: |
| 734 | if (node.allocated) { |
| 735 | wmb(); |
| 736 | ggtt->base.clear_range(&ggtt->base, |
| 737 | node.start, node.size, |
| 738 | true); |
| 739 | i915_gem_object_unpin_pages(obj); |
| 740 | remove_mappable_node(&node); |
| 741 | } else { |
| 742 | i915_gem_object_ggtt_unpin(obj); |
| 743 | } |
| 744 | out: |
| 745 | return ret; |
| 746 | } |
| 747 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 748 | static int |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 749 | i915_gem_shmem_pread(struct drm_device *dev, |
| 750 | struct drm_i915_gem_object *obj, |
| 751 | struct drm_i915_gem_pread *args, |
| 752 | struct drm_file *file) |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 753 | { |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 754 | char __user *user_data; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 755 | ssize_t remain; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 756 | loff_t offset; |
Ben Widawsky | eb2c0c8 | 2012-02-15 14:42:43 +0100 | [diff] [blame] | 757 | int shmem_page_offset, page_length, ret = 0; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 758 | int obj_do_bit17_swizzling, page_do_bit17_swizzling; |
Daniel Vetter | 96d79b5 | 2012-03-25 19:47:36 +0200 | [diff] [blame] | 759 | int prefaulted = 0; |
Daniel Vetter | 8489731 | 2012-03-25 19:47:31 +0200 | [diff] [blame] | 760 | int needs_clflush = 0; |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 761 | struct sg_page_iter sg_iter; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 762 | |
Chris Wilson | 6eae005 | 2016-06-20 15:05:52 +0100 | [diff] [blame] | 763 | if (!i915_gem_object_has_struct_page(obj)) |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 764 | return -ENODEV; |
| 765 | |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 766 | user_data = u64_to_user_ptr(args->data_ptr); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 767 | remain = args->size; |
| 768 | |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 769 | obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 770 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 771 | ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 772 | if (ret) |
| 773 | return ret; |
| 774 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 775 | offset = args->offset; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 776 | |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 777 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, |
| 778 | offset >> PAGE_SHIFT) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 779 | struct page *page = sg_page_iter_page(&sg_iter); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 780 | |
| 781 | if (remain <= 0) |
| 782 | break; |
| 783 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 784 | /* Operation in this page |
| 785 | * |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 786 | * shmem_page_offset = offset within page in shmem file |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 787 | * page_length = bytes to copy for this page |
| 788 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 789 | shmem_page_offset = offset_in_page(offset); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 790 | page_length = remain; |
| 791 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 792 | page_length = PAGE_SIZE - shmem_page_offset; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 793 | |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 794 | page_do_bit17_swizzling = obj_do_bit17_swizzling && |
| 795 | (page_to_phys(page) & (1 << 17)) != 0; |
| 796 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 797 | ret = shmem_pread_fast(page, shmem_page_offset, page_length, |
| 798 | user_data, page_do_bit17_swizzling, |
| 799 | needs_clflush); |
| 800 | if (ret == 0) |
| 801 | goto next_page; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 802 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 803 | mutex_unlock(&dev->struct_mutex); |
| 804 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 805 | if (likely(!i915.prefault_disable) && !prefaulted) { |
Daniel Vetter | f56f821 | 2012-03-25 19:47:41 +0200 | [diff] [blame] | 806 | ret = fault_in_multipages_writeable(user_data, remain); |
Daniel Vetter | 96d79b5 | 2012-03-25 19:47:36 +0200 | [diff] [blame] | 807 | /* Userspace is tricking us, but we've already clobbered |
| 808 | * its pages with the prefault and promised to write the |
| 809 | * data up to the first fault. Hence ignore any errors |
| 810 | * and just continue. */ |
| 811 | (void)ret; |
| 812 | prefaulted = 1; |
| 813 | } |
| 814 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 815 | ret = shmem_pread_slow(page, shmem_page_offset, page_length, |
| 816 | user_data, page_do_bit17_swizzling, |
| 817 | needs_clflush); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 818 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 819 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 820 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 821 | if (ret) |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 822 | goto out; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 823 | |
Chris Wilson | 17793c9 | 2014-03-07 08:30:36 +0000 | [diff] [blame] | 824 | next_page: |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 825 | remain -= page_length; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 826 | user_data += page_length; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 827 | offset += page_length; |
| 828 | } |
| 829 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 830 | out: |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 831 | i915_gem_object_unpin_pages(obj); |
| 832 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 833 | return ret; |
| 834 | } |
| 835 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 836 | /** |
| 837 | * Reads data from the object referenced by handle. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 838 | * @dev: drm device pointer |
| 839 | * @data: ioctl data blob |
| 840 | * @file: drm file pointer |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 841 | * |
| 842 | * On error, the contents of *data are undefined. |
| 843 | */ |
| 844 | int |
| 845 | i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 846 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 847 | { |
| 848 | struct drm_i915_gem_pread *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 849 | struct drm_i915_gem_object *obj; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 850 | int ret = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 851 | |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 852 | if (args->size == 0) |
| 853 | return 0; |
| 854 | |
| 855 | if (!access_ok(VERIFY_WRITE, |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 856 | u64_to_user_ptr(args->data_ptr), |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 857 | args->size)) |
| 858 | return -EFAULT; |
| 859 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 860 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 861 | if (ret) |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 862 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 863 | |
Chris Wilson | a8ad0bd | 2016-05-09 11:04:54 +0100 | [diff] [blame] | 864 | obj = to_intel_bo(drm_gem_object_lookup(file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 865 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 866 | ret = -ENOENT; |
| 867 | goto unlock; |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 868 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 869 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 870 | /* Bounds check source. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 871 | if (args->offset > obj->base.size || |
| 872 | args->size > obj->base.size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 873 | ret = -EINVAL; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 874 | goto out; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 875 | } |
| 876 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 877 | trace_i915_gem_object_pread(obj, args->offset, args->size); |
| 878 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 879 | ret = i915_gem_shmem_pread(dev, obj, args, file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 880 | |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 881 | /* pread for non shmem backed objects */ |
Chris Wilson | 2ca17b8 | 2016-08-04 09:09:53 +0100 | [diff] [blame] | 882 | if (ret == -EFAULT || ret == -ENODEV) { |
| 883 | intel_runtime_pm_get(to_i915(dev)); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 884 | ret = i915_gem_gtt_pread(dev, obj, args->size, |
| 885 | args->offset, args->data_ptr); |
Chris Wilson | 2ca17b8 | 2016-08-04 09:09:53 +0100 | [diff] [blame] | 886 | intel_runtime_pm_put(to_i915(dev)); |
| 887 | } |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 888 | |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 889 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 890 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 891 | unlock: |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 892 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 893 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 894 | } |
| 895 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 896 | /* This is the fast write path which cannot handle |
| 897 | * page faults in the source data |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 898 | */ |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 899 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 900 | static inline int |
| 901 | fast_user_write(struct io_mapping *mapping, |
| 902 | loff_t page_base, int page_offset, |
| 903 | char __user *user_data, |
| 904 | int length) |
| 905 | { |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 906 | void __iomem *vaddr_atomic; |
| 907 | void *vaddr; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 908 | unsigned long unwritten; |
| 909 | |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 910 | vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base); |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 911 | /* We can use the cpu mem copy function because this is X86. */ |
| 912 | vaddr = (void __force*)vaddr_atomic + page_offset; |
| 913 | unwritten = __copy_from_user_inatomic_nocache(vaddr, |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 914 | user_data, length); |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 915 | io_mapping_unmap_atomic(vaddr_atomic); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 916 | return unwritten; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 917 | } |
| 918 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 919 | /** |
| 920 | * This is the fast pwrite path, where we copy the data directly from the |
| 921 | * user into the GTT, uncached. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 922 | * @dev: drm device pointer |
| 923 | * @obj: i915 gem object |
| 924 | * @args: pwrite arguments structure |
| 925 | * @file: drm file pointer |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 926 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 927 | static int |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 928 | i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 929 | struct drm_i915_gem_object *obj, |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 930 | struct drm_i915_gem_pwrite *args, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 931 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 932 | { |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 933 | struct i915_ggtt *ggtt = &i915->ggtt; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 934 | struct drm_device *dev = obj->base.dev; |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 935 | struct drm_mm_node node; |
| 936 | uint64_t remain, offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 937 | char __user *user_data; |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 938 | int ret; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 939 | bool hit_slow_path = false; |
| 940 | |
| 941 | if (obj->tiling_mode != I915_TILING_NONE) |
| 942 | return -EFAULT; |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 943 | |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 944 | ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 945 | if (ret) { |
| 946 | ret = insert_mappable_node(i915, &node, PAGE_SIZE); |
| 947 | if (ret) |
| 948 | goto out; |
| 949 | |
| 950 | ret = i915_gem_object_get_pages(obj); |
| 951 | if (ret) { |
| 952 | remove_mappable_node(&node); |
| 953 | goto out; |
| 954 | } |
| 955 | |
| 956 | i915_gem_object_pin_pages(obj); |
| 957 | } else { |
| 958 | node.start = i915_gem_obj_ggtt_offset(obj); |
| 959 | node.allocated = false; |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 960 | ret = i915_gem_object_put_fence(obj); |
| 961 | if (ret) |
| 962 | goto out_unpin; |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 963 | } |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 964 | |
| 965 | ret = i915_gem_object_set_to_gtt_domain(obj, true); |
| 966 | if (ret) |
| 967 | goto out_unpin; |
| 968 | |
Rodrigo Vivi | 77a0d1c | 2015-06-18 11:43:24 -0700 | [diff] [blame] | 969 | intel_fb_obj_invalidate(obj, ORIGIN_GTT); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 970 | obj->dirty = true; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 971 | |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 972 | user_data = u64_to_user_ptr(args->data_ptr); |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 973 | offset = args->offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 974 | remain = args->size; |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 975 | while (remain) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 976 | /* Operation in this page |
| 977 | * |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 978 | * page_base = page offset within aperture |
| 979 | * page_offset = offset within page |
| 980 | * page_length = bytes to copy for this page |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 981 | */ |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 982 | u32 page_base = node.start; |
| 983 | unsigned page_offset = offset_in_page(offset); |
| 984 | unsigned page_length = PAGE_SIZE - page_offset; |
| 985 | page_length = remain < page_length ? remain : page_length; |
| 986 | if (node.allocated) { |
| 987 | wmb(); /* flush the write before we modify the GGTT */ |
| 988 | ggtt->base.insert_page(&ggtt->base, |
| 989 | i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT), |
| 990 | node.start, I915_CACHE_NONE, 0); |
| 991 | wmb(); /* flush modifications to the GGTT (insert_page) */ |
| 992 | } else { |
| 993 | page_base += offset & PAGE_MASK; |
| 994 | } |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 995 | /* If we get a fault while copying data, then (presumably) our |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 996 | * source page isn't available. Return the error and we'll |
| 997 | * retry in the slow path. |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 998 | * If the object is non-shmem backed, we retry again with the |
| 999 | * path that handles page fault. |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1000 | */ |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 1001 | if (fast_user_write(ggtt->mappable, page_base, |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1002 | page_offset, user_data, page_length)) { |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1003 | hit_slow_path = true; |
| 1004 | mutex_unlock(&dev->struct_mutex); |
| 1005 | if (slow_user_access(ggtt->mappable, |
| 1006 | page_base, |
| 1007 | page_offset, user_data, |
| 1008 | page_length, true)) { |
| 1009 | ret = -EFAULT; |
| 1010 | mutex_lock(&dev->struct_mutex); |
| 1011 | goto out_flush; |
| 1012 | } |
| 1013 | |
| 1014 | mutex_lock(&dev->struct_mutex); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1015 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1016 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 1017 | remain -= page_length; |
| 1018 | user_data += page_length; |
| 1019 | offset += page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1020 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1021 | |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 1022 | out_flush: |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1023 | if (hit_slow_path) { |
| 1024 | if (ret == 0 && |
| 1025 | (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) { |
| 1026 | /* The user has modified the object whilst we tried |
| 1027 | * reading from it, and we now have no idea what domain |
| 1028 | * the pages should be in. As we have just been touching |
| 1029 | * them directly, flush everything back to the GTT |
| 1030 | * domain. |
| 1031 | */ |
| 1032 | ret = i915_gem_object_set_to_gtt_domain(obj, false); |
| 1033 | } |
| 1034 | } |
| 1035 | |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 1036 | intel_fb_obj_flush(obj, false, ORIGIN_GTT); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1037 | out_unpin: |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1038 | if (node.allocated) { |
| 1039 | wmb(); |
| 1040 | ggtt->base.clear_range(&ggtt->base, |
| 1041 | node.start, node.size, |
| 1042 | true); |
| 1043 | i915_gem_object_unpin_pages(obj); |
| 1044 | remove_mappable_node(&node); |
| 1045 | } else { |
| 1046 | i915_gem_object_ggtt_unpin(obj); |
| 1047 | } |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1048 | out: |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1049 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1050 | } |
| 1051 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1052 | /* Per-page copy function for the shmem pwrite fastpath. |
| 1053 | * Flushes invalid cachelines before writing to the target if |
| 1054 | * needs_clflush_before is set and flushes out any written cachelines after |
| 1055 | * writing if needs_clflush is set. */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1056 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1057 | shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length, |
| 1058 | char __user *user_data, |
| 1059 | bool page_do_bit17_swizzling, |
| 1060 | bool needs_clflush_before, |
| 1061 | bool needs_clflush_after) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1062 | { |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1063 | char *vaddr; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1064 | int ret; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1065 | |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 1066 | if (unlikely(page_do_bit17_swizzling)) |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1067 | return -EINVAL; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1068 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1069 | vaddr = kmap_atomic(page); |
| 1070 | if (needs_clflush_before) |
| 1071 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 1072 | page_length); |
Chris Wilson | c2831a9 | 2014-03-07 08:30:37 +0000 | [diff] [blame] | 1073 | ret = __copy_from_user_inatomic(vaddr + shmem_page_offset, |
| 1074 | user_data, page_length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1075 | if (needs_clflush_after) |
| 1076 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 1077 | page_length); |
| 1078 | kunmap_atomic(vaddr); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1079 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1080 | return ret ? -EFAULT : 0; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 1081 | } |
| 1082 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1083 | /* Only difference to the fast-path function is that this can handle bit17 |
| 1084 | * and uses non-atomic copy and kmap functions. */ |
Eric Anholt | 3043c60 | 2008-10-02 12:24:47 -0700 | [diff] [blame] | 1085 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1086 | shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length, |
| 1087 | char __user *user_data, |
| 1088 | bool page_do_bit17_swizzling, |
| 1089 | bool needs_clflush_before, |
| 1090 | bool needs_clflush_after) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1091 | { |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1092 | char *vaddr; |
| 1093 | int ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1094 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1095 | vaddr = kmap(page); |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 1096 | if (unlikely(needs_clflush_before || page_do_bit17_swizzling)) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 1097 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 1098 | page_length, |
| 1099 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1100 | if (page_do_bit17_swizzling) |
| 1101 | ret = __copy_from_user_swizzled(vaddr, shmem_page_offset, |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1102 | user_data, |
| 1103 | page_length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1104 | else |
| 1105 | ret = __copy_from_user(vaddr + shmem_page_offset, |
| 1106 | user_data, |
| 1107 | page_length); |
| 1108 | if (needs_clflush_after) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 1109 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 1110 | page_length, |
| 1111 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1112 | kunmap(page); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1113 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1114 | return ret ? -EFAULT : 0; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1115 | } |
| 1116 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1117 | static int |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1118 | i915_gem_shmem_pwrite(struct drm_device *dev, |
| 1119 | struct drm_i915_gem_object *obj, |
| 1120 | struct drm_i915_gem_pwrite *args, |
| 1121 | struct drm_file *file) |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1122 | { |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1123 | ssize_t remain; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1124 | loff_t offset; |
| 1125 | char __user *user_data; |
Ben Widawsky | eb2c0c8 | 2012-02-15 14:42:43 +0100 | [diff] [blame] | 1126 | int shmem_page_offset, page_length, ret = 0; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1127 | int obj_do_bit17_swizzling, page_do_bit17_swizzling; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1128 | int hit_slowpath = 0; |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1129 | int needs_clflush_after = 0; |
| 1130 | int needs_clflush_before = 0; |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 1131 | struct sg_page_iter sg_iter; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1132 | |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1133 | user_data = u64_to_user_ptr(args->data_ptr); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1134 | remain = args->size; |
| 1135 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1136 | obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1137 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1138 | if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) { |
| 1139 | /* If we're not in the cpu write domain, set ourself into the gtt |
| 1140 | * write domain and manually flush cachelines (if required). This |
| 1141 | * optimizes for the case when the gpu will use the data |
| 1142 | * right away and we therefore have to clflush anyway. */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 1143 | needs_clflush_after = cpu_write_needs_clflush(obj); |
Ben Widawsky | 23f5448 | 2013-09-11 14:57:48 -0700 | [diff] [blame] | 1144 | ret = i915_gem_object_wait_rendering(obj, false); |
| 1145 | if (ret) |
| 1146 | return ret; |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1147 | } |
Chris Wilson | c76ce03 | 2013-08-08 14:41:03 +0100 | [diff] [blame] | 1148 | /* Same trick applies to invalidate partially written cachelines read |
| 1149 | * before writing. */ |
| 1150 | if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) |
| 1151 | needs_clflush_before = |
| 1152 | !cpu_cache_is_coherent(dev, obj->cache_level); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1153 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1154 | ret = i915_gem_object_get_pages(obj); |
| 1155 | if (ret) |
| 1156 | return ret; |
| 1157 | |
Rodrigo Vivi | 77a0d1c | 2015-06-18 11:43:24 -0700 | [diff] [blame] | 1158 | intel_fb_obj_invalidate(obj, ORIGIN_CPU); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 1159 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1160 | i915_gem_object_pin_pages(obj); |
| 1161 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1162 | offset = args->offset; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1163 | obj->dirty = 1; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1164 | |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 1165 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, |
| 1166 | offset >> PAGE_SHIFT) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 1167 | struct page *page = sg_page_iter_page(&sg_iter); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1168 | int partial_cacheline_write; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 1169 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 1170 | if (remain <= 0) |
| 1171 | break; |
| 1172 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1173 | /* Operation in this page |
| 1174 | * |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1175 | * shmem_page_offset = offset within page in shmem file |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1176 | * page_length = bytes to copy for this page |
| 1177 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 1178 | shmem_page_offset = offset_in_page(offset); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1179 | |
| 1180 | page_length = remain; |
| 1181 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 1182 | page_length = PAGE_SIZE - shmem_page_offset; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1183 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1184 | /* If we don't overwrite a cacheline completely we need to be |
| 1185 | * careful to have up-to-date data by first clflushing. Don't |
| 1186 | * overcomplicate things and flush the entire patch. */ |
| 1187 | partial_cacheline_write = needs_clflush_before && |
| 1188 | ((shmem_page_offset | page_length) |
| 1189 | & (boot_cpu_data.x86_clflush_size - 1)); |
| 1190 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1191 | page_do_bit17_swizzling = obj_do_bit17_swizzling && |
| 1192 | (page_to_phys(page) & (1 << 17)) != 0; |
| 1193 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1194 | ret = shmem_pwrite_fast(page, shmem_page_offset, page_length, |
| 1195 | user_data, page_do_bit17_swizzling, |
| 1196 | partial_cacheline_write, |
| 1197 | needs_clflush_after); |
| 1198 | if (ret == 0) |
| 1199 | goto next_page; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1200 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1201 | hit_slowpath = 1; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1202 | mutex_unlock(&dev->struct_mutex); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 1203 | ret = shmem_pwrite_slow(page, shmem_page_offset, page_length, |
| 1204 | user_data, page_do_bit17_swizzling, |
| 1205 | partial_cacheline_write, |
| 1206 | needs_clflush_after); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1207 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1208 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1209 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1210 | if (ret) |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1211 | goto out; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1212 | |
Chris Wilson | 17793c9 | 2014-03-07 08:30:36 +0000 | [diff] [blame] | 1213 | next_page: |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1214 | remain -= page_length; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1215 | user_data += page_length; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1216 | offset += page_length; |
| 1217 | } |
| 1218 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1219 | out: |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 1220 | i915_gem_object_unpin_pages(obj); |
| 1221 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1222 | if (hit_slowpath) { |
Daniel Vetter | 8dcf015 | 2012-11-15 16:53:58 +0100 | [diff] [blame] | 1223 | /* |
| 1224 | * Fixup: Flush cpu caches in case we didn't flush the dirty |
| 1225 | * cachelines in-line while writing and the object moved |
| 1226 | * out of the cpu write domain while we've dropped the lock. |
| 1227 | */ |
| 1228 | if (!needs_clflush_after && |
| 1229 | obj->base.write_domain != I915_GEM_DOMAIN_CPU) { |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 1230 | if (i915_gem_clflush_object(obj, obj->pin_display)) |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 1231 | needs_clflush_after = true; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1232 | } |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1233 | } |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1234 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1235 | if (needs_clflush_after) |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 1236 | i915_gem_chipset_flush(to_i915(dev)); |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 1237 | else |
| 1238 | obj->cache_dirty = true; |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1239 | |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 1240 | intel_fb_obj_flush(obj, false, ORIGIN_CPU); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1241 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1242 | } |
| 1243 | |
| 1244 | /** |
| 1245 | * Writes data to the object referenced by handle. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1246 | * @dev: drm device |
| 1247 | * @data: ioctl data blob |
| 1248 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1249 | * |
| 1250 | * On error, the contents of the buffer that were to be modified are undefined. |
| 1251 | */ |
| 1252 | int |
| 1253 | i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1254 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1255 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1256 | struct drm_i915_private *dev_priv = to_i915(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1257 | struct drm_i915_gem_pwrite *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1258 | struct drm_i915_gem_object *obj; |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1259 | int ret; |
| 1260 | |
| 1261 | if (args->size == 0) |
| 1262 | return 0; |
| 1263 | |
| 1264 | if (!access_ok(VERIFY_READ, |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1265 | u64_to_user_ptr(args->data_ptr), |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1266 | args->size)) |
| 1267 | return -EFAULT; |
| 1268 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 1269 | if (likely(!i915.prefault_disable)) { |
Gustavo Padovan | 3ed605b | 2016-04-26 12:32:27 -0300 | [diff] [blame] | 1270 | ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr), |
Xiong Zhang | 0b74b50 | 2013-07-19 13:51:24 +0800 | [diff] [blame] | 1271 | args->size); |
| 1272 | if (ret) |
| 1273 | return -EFAULT; |
| 1274 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1275 | |
Imre Deak | 5d77d9c | 2014-11-12 16:40:35 +0200 | [diff] [blame] | 1276 | intel_runtime_pm_get(dev_priv); |
| 1277 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1278 | ret = i915_mutex_lock_interruptible(dev); |
| 1279 | if (ret) |
Imre Deak | 5d77d9c | 2014-11-12 16:40:35 +0200 | [diff] [blame] | 1280 | goto put_rpm; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1281 | |
Chris Wilson | a8ad0bd | 2016-05-09 11:04:54 +0100 | [diff] [blame] | 1282 | obj = to_intel_bo(drm_gem_object_lookup(file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 1283 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1284 | ret = -ENOENT; |
| 1285 | goto unlock; |
| 1286 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1287 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 1288 | /* Bounds check destination. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1289 | if (args->offset > obj->base.size || |
| 1290 | args->size > obj->base.size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1291 | ret = -EINVAL; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 1292 | goto out; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1293 | } |
| 1294 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1295 | trace_i915_gem_object_pwrite(obj, args->offset, args->size); |
| 1296 | |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1297 | ret = -EFAULT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1298 | /* We can only do the GTT pwrite on untiled buffers, as otherwise |
| 1299 | * it would end up going through the fenced access, and we'll get |
| 1300 | * different detiling behavior between reading and writing. |
| 1301 | * pread/pwrite currently are reading and writing from the CPU |
| 1302 | * perspective, requiring manual detiling by the client. |
| 1303 | */ |
Chris Wilson | 6eae005 | 2016-06-20 15:05:52 +0100 | [diff] [blame] | 1304 | if (!i915_gem_object_has_struct_page(obj) || |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 1305 | cpu_write_needs_clflush(obj)) { |
Ankitprasad Sharma | 4f1959e | 2016-06-10 14:23:01 +0530 | [diff] [blame] | 1306 | ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1307 | /* Note that the gtt paths might fail with non-page-backed user |
| 1308 | * pointers (e.g. gtt mappings when moving data between |
| 1309 | * textures). Fallback to the shmem path in that case. */ |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1310 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1311 | |
Chris Wilson | fae82e5 | 2016-07-16 18:42:36 +0100 | [diff] [blame] | 1312 | if (ret == -EFAULT || ret == -ENOSPC) { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 1313 | if (obj->phys_handle) |
| 1314 | ret = i915_gem_phys_pwrite(obj, args, file); |
Chris Wilson | 6eae005 | 2016-06-20 15:05:52 +0100 | [diff] [blame] | 1315 | else if (i915_gem_object_has_struct_page(obj)) |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 1316 | ret = i915_gem_shmem_pwrite(dev, obj, args, file); |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 1317 | else |
| 1318 | ret = -ENODEV; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 1319 | } |
Daniel Vetter | 5c0480f | 2011-12-14 13:57:30 +0100 | [diff] [blame] | 1320 | |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 1321 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1322 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1323 | unlock: |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1324 | mutex_unlock(&dev->struct_mutex); |
Imre Deak | 5d77d9c | 2014-11-12 16:40:35 +0200 | [diff] [blame] | 1325 | put_rpm: |
| 1326 | intel_runtime_pm_put(dev_priv); |
| 1327 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1328 | return ret; |
| 1329 | } |
| 1330 | |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 1331 | static int |
| 1332 | i915_gem_check_wedge(unsigned reset_counter, bool interruptible) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1333 | { |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 1334 | if (__i915_terminally_wedged(reset_counter)) |
| 1335 | return -EIO; |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 1336 | |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 1337 | if (__i915_reset_in_progress(reset_counter)) { |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1338 | /* Non-interruptible callers can't handle -EAGAIN, hence return |
| 1339 | * -EIO unconditionally for these. */ |
| 1340 | if (!interruptible) |
| 1341 | return -EIO; |
| 1342 | |
Chris Wilson | d98c52c | 2016-04-13 17:35:05 +0100 | [diff] [blame] | 1343 | return -EAGAIN; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1344 | } |
| 1345 | |
| 1346 | return 0; |
| 1347 | } |
| 1348 | |
Chris Wilson | ca5b721 | 2015-12-11 11:32:58 +0000 | [diff] [blame] | 1349 | static unsigned long local_clock_us(unsigned *cpu) |
| 1350 | { |
| 1351 | unsigned long t; |
| 1352 | |
| 1353 | /* Cheaply and approximately convert from nanoseconds to microseconds. |
| 1354 | * The result and subsequent calculations are also defined in the same |
| 1355 | * approximate microseconds units. The principal source of timing |
| 1356 | * error here is from the simple truncation. |
| 1357 | * |
| 1358 | * Note that local_clock() is only defined wrt to the current CPU; |
| 1359 | * the comparisons are no longer valid if we switch CPUs. Instead of |
| 1360 | * blocking preemption for the entire busywait, we can detect the CPU |
| 1361 | * switch and use that as indicator of system load and a reason to |
| 1362 | * stop busywaiting, see busywait_stop(). |
| 1363 | */ |
| 1364 | *cpu = get_cpu(); |
| 1365 | t = local_clock() >> 10; |
| 1366 | put_cpu(); |
| 1367 | |
| 1368 | return t; |
| 1369 | } |
| 1370 | |
| 1371 | static bool busywait_stop(unsigned long timeout, unsigned cpu) |
| 1372 | { |
| 1373 | unsigned this_cpu; |
| 1374 | |
| 1375 | if (time_after(local_clock_us(&this_cpu), timeout)) |
| 1376 | return true; |
| 1377 | |
| 1378 | return this_cpu != cpu; |
| 1379 | } |
| 1380 | |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 1381 | bool __i915_spin_request(const struct drm_i915_gem_request *req, |
| 1382 | int state, unsigned long timeout_us) |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1383 | { |
Chris Wilson | ca5b721 | 2015-12-11 11:32:58 +0000 | [diff] [blame] | 1384 | unsigned cpu; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1385 | |
Chris Wilson | ca5b721 | 2015-12-11 11:32:58 +0000 | [diff] [blame] | 1386 | /* When waiting for high frequency requests, e.g. during synchronous |
| 1387 | * rendering split between the CPU and GPU, the finite amount of time |
| 1388 | * required to set up the irq and wait upon it limits the response |
| 1389 | * rate. By busywaiting on the request completion for a short while we |
| 1390 | * can service the high frequency waits as quick as possible. However, |
| 1391 | * if it is a slow request, we want to sleep as quickly as possible. |
| 1392 | * The tradeoff between waiting and sleeping is roughly the time it |
| 1393 | * takes to sleep on a request, on the order of a microsecond. |
| 1394 | */ |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1395 | |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 1396 | timeout_us += local_clock_us(&cpu); |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1397 | do { |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 1398 | if (i915_gem_request_completed(req)) |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1399 | return true; |
Chris Wilson | 2def4ad | 2015-04-07 16:20:41 +0100 | [diff] [blame] | 1400 | |
Chris Wilson | 91b0c35 | 2015-12-11 11:32:57 +0000 | [diff] [blame] | 1401 | if (signal_pending_state(state, current)) |
| 1402 | break; |
| 1403 | |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 1404 | if (busywait_stop(timeout_us, cpu)) |
Chris Wilson | 2def4ad | 2015-04-07 16:20:41 +0100 | [diff] [blame] | 1405 | break; |
| 1406 | |
| 1407 | cpu_relax_lowlatency(); |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1408 | } while (!need_resched()); |
Chris Wilson | 821485d | 2015-12-11 11:32:59 +0000 | [diff] [blame] | 1409 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1410 | return false; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1411 | } |
| 1412 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1413 | /** |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 1414 | * __i915_wait_request - wait until execution of request has finished |
| 1415 | * @req: duh! |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1416 | * @interruptible: do an interruptible wait (normally yes) |
| 1417 | * @timeout: in - how long to wait (NULL forever); out - how much time remaining |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1418 | * @rps: RPS client |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1419 | * |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1420 | * Note: It is of utmost importance that the passed in seqno and reset_counter |
| 1421 | * values have been read by the caller in an smp safe manner. Where read-side |
| 1422 | * locks are involved, it is sufficient to read the reset_counter before |
| 1423 | * unlocking the lock that protects the seqno. For lockless tricks, the |
| 1424 | * reset_counter _must_ be read before, and an appropriate smp_rmb must be |
| 1425 | * inserted. |
| 1426 | * |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 1427 | * Returns 0 if the request was found within the alloted time. Else returns the |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1428 | * errno with remaining time filled in timeout argument. |
| 1429 | */ |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 1430 | int __i915_wait_request(struct drm_i915_gem_request *req, |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1431 | bool interruptible, |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 1432 | s64 *timeout, |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 1433 | struct intel_rps_client *rps) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1434 | { |
Chris Wilson | 91b0c35 | 2015-12-11 11:32:57 +0000 | [diff] [blame] | 1435 | int state = interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE; |
Chris Wilson | 1f15b76 | 2016-07-01 17:23:14 +0100 | [diff] [blame] | 1436 | DEFINE_WAIT(reset); |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1437 | struct intel_wait wait; |
| 1438 | unsigned long timeout_remain; |
Tvrtko Ursulin | e0313db | 2016-01-15 15:11:12 +0000 | [diff] [blame] | 1439 | s64 before = 0; /* Only to silence a compiler warning. */ |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1440 | int ret = 0; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1441 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1442 | might_sleep(); |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1443 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1444 | if (list_empty(&req->list)) |
| 1445 | return 0; |
| 1446 | |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 1447 | if (i915_gem_request_completed(req)) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1448 | return 0; |
| 1449 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1450 | timeout_remain = MAX_SCHEDULE_TIMEOUT; |
Chris Wilson | bb6d198 | 2015-11-26 13:31:42 +0000 | [diff] [blame] | 1451 | if (timeout) { |
| 1452 | if (WARN_ON(*timeout < 0)) |
| 1453 | return -EINVAL; |
| 1454 | |
| 1455 | if (*timeout == 0) |
| 1456 | return -ETIME; |
| 1457 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1458 | timeout_remain = nsecs_to_jiffies_timeout(*timeout); |
Tvrtko Ursulin | e0313db | 2016-01-15 15:11:12 +0000 | [diff] [blame] | 1459 | |
| 1460 | /* |
| 1461 | * Record current time in case interrupted by signal, or wedged. |
| 1462 | */ |
| 1463 | before = ktime_get_raw_ns(); |
Chris Wilson | bb6d198 | 2015-11-26 13:31:42 +0000 | [diff] [blame] | 1464 | } |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1465 | |
John Harrison | 74328ee | 2014-11-24 18:49:38 +0000 | [diff] [blame] | 1466 | trace_i915_gem_request_wait_begin(req); |
Chris Wilson | 2def4ad | 2015-04-07 16:20:41 +0100 | [diff] [blame] | 1467 | |
Chris Wilson | df4ba50 | 2016-07-04 08:08:35 +0100 | [diff] [blame] | 1468 | /* This client is about to stall waiting for the GPU. In many cases |
| 1469 | * this is undesirable and limits the throughput of the system, as |
| 1470 | * many clients cannot continue processing user input/output whilst |
| 1471 | * blocked. RPS autotuning may take tens of milliseconds to respond |
| 1472 | * to the GPU load and thus incurs additional latency for the client. |
| 1473 | * We can circumvent that by promoting the GPU frequency to maximum |
| 1474 | * before we wait. This makes the GPU throttle up much more quickly |
| 1475 | * (good for benchmarks and user experience, e.g. window animations), |
| 1476 | * but at a cost of spending more power processing the workload |
| 1477 | * (bad for battery). Not all clients even want their results |
| 1478 | * immediately and for them we should just let the GPU select its own |
| 1479 | * frequency to maximise efficiency. To prevent a single client from |
| 1480 | * forcing the clocks too high for the whole system, we only allow |
| 1481 | * each client to waitboost once in a busy period. |
| 1482 | */ |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1483 | if (INTEL_INFO(req->i915)->gen >= 6) |
| 1484 | gen6_rps_boost(req->i915, rps, req->emitted_jiffies); |
Chris Wilson | 2def4ad | 2015-04-07 16:20:41 +0100 | [diff] [blame] | 1485 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1486 | /* Optimistic spin for the next ~jiffie before touching IRQs */ |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 1487 | if (i915_spin_request(req, state, 5)) |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1488 | goto complete; |
Chris Wilson | 2def4ad | 2015-04-07 16:20:41 +0100 | [diff] [blame] | 1489 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1490 | set_current_state(state); |
| 1491 | add_wait_queue(&req->i915->gpu_error.wait_queue, &reset); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1492 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1493 | intel_wait_init(&wait, req->seqno); |
| 1494 | if (intel_engine_add_wait(req->engine, &wait)) |
| 1495 | /* In order to check that we haven't missed the interrupt |
| 1496 | * as we enabled it, we need to kick ourselves to do a |
| 1497 | * coherent check on the seqno before we sleep. |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 1498 | */ |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1499 | goto wakeup; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1500 | |
| 1501 | for (;;) { |
Chris Wilson | 91b0c35 | 2015-12-11 11:32:57 +0000 | [diff] [blame] | 1502 | if (signal_pending_state(state, current)) { |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1503 | ret = -ERESTARTSYS; |
| 1504 | break; |
| 1505 | } |
| 1506 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1507 | timeout_remain = io_schedule_timeout(timeout_remain); |
| 1508 | if (timeout_remain == 0) { |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1509 | ret = -ETIME; |
| 1510 | break; |
| 1511 | } |
| 1512 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1513 | if (intel_wait_complete(&wait)) |
| 1514 | break; |
Mika Kuoppala | 47e9766 | 2013-12-10 17:02:43 +0200 | [diff] [blame] | 1515 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1516 | set_current_state(state); |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1517 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1518 | wakeup: |
| 1519 | /* Carefully check if the request is complete, giving time |
| 1520 | * for the seqno to be visible following the interrupt. |
| 1521 | * We also have to check in case we are kicked by the GPU |
| 1522 | * reset in order to drop the struct_mutex. |
| 1523 | */ |
| 1524 | if (__i915_request_irq_complete(req)) |
| 1525 | break; |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1526 | |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 1527 | /* Only spin if we know the GPU is processing this request */ |
| 1528 | if (i915_spin_request(req, state, 2)) |
| 1529 | break; |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1530 | } |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1531 | remove_wait_queue(&req->i915->gpu_error.wait_queue, &reset); |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1532 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 1533 | intel_engine_remove_wait(req->engine, &wait); |
| 1534 | __set_current_state(TASK_RUNNING); |
| 1535 | complete: |
Chris Wilson | 2def4ad | 2015-04-07 16:20:41 +0100 | [diff] [blame] | 1536 | trace_i915_gem_request_wait_end(req); |
| 1537 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1538 | if (timeout) { |
Tvrtko Ursulin | e0313db | 2016-01-15 15:11:12 +0000 | [diff] [blame] | 1539 | s64 tres = *timeout - (ktime_get_raw_ns() - before); |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 1540 | |
| 1541 | *timeout = tres < 0 ? 0 : tres; |
Daniel Vetter | 9cca306 | 2014-11-28 10:29:55 +0100 | [diff] [blame] | 1542 | |
| 1543 | /* |
| 1544 | * Apparently ktime isn't accurate enough and occasionally has a |
| 1545 | * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch |
| 1546 | * things up to make the test happy. We allow up to 1 jiffy. |
| 1547 | * |
| 1548 | * This is a regrssion from the timespec->ktime conversion. |
| 1549 | */ |
| 1550 | if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000) |
| 1551 | *timeout = 0; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1552 | } |
| 1553 | |
Chris Wilson | 0e6883b | 2016-07-04 08:08:34 +0100 | [diff] [blame] | 1554 | if (rps && req->seqno == req->engine->last_submitted_seqno) { |
| 1555 | /* The GPU is now idle and this client has stalled. |
| 1556 | * Since no other client has submitted a request in the |
| 1557 | * meantime, assume that this client is the only one |
| 1558 | * supplying work to the GPU but is unable to keep that |
| 1559 | * work supplied because it is waiting. Since the GPU is |
| 1560 | * then never kept fully busy, RPS autoclocking will |
| 1561 | * keep the clocks relatively low, causing further delays. |
| 1562 | * Compensate by giving the synchronous client credit for |
| 1563 | * a waitboost next time. |
| 1564 | */ |
| 1565 | spin_lock(&req->i915->rps.client_lock); |
| 1566 | list_del_init(&rps->link); |
| 1567 | spin_unlock(&req->i915->rps.client_lock); |
| 1568 | } |
| 1569 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1570 | return ret; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1571 | } |
| 1572 | |
John Harrison | fcfa423c | 2015-05-29 17:44:12 +0100 | [diff] [blame] | 1573 | int i915_gem_request_add_to_client(struct drm_i915_gem_request *req, |
| 1574 | struct drm_file *file) |
| 1575 | { |
John Harrison | fcfa423c | 2015-05-29 17:44:12 +0100 | [diff] [blame] | 1576 | struct drm_i915_file_private *file_priv; |
| 1577 | |
| 1578 | WARN_ON(!req || !file || req->file_priv); |
| 1579 | |
| 1580 | if (!req || !file) |
| 1581 | return -EINVAL; |
| 1582 | |
| 1583 | if (req->file_priv) |
| 1584 | return -EINVAL; |
| 1585 | |
John Harrison | fcfa423c | 2015-05-29 17:44:12 +0100 | [diff] [blame] | 1586 | file_priv = file->driver_priv; |
| 1587 | |
| 1588 | spin_lock(&file_priv->mm.lock); |
| 1589 | req->file_priv = file_priv; |
| 1590 | list_add_tail(&req->client_list, &file_priv->mm.request_list); |
| 1591 | spin_unlock(&file_priv->mm.lock); |
| 1592 | |
| 1593 | req->pid = get_pid(task_pid(current)); |
| 1594 | |
| 1595 | return 0; |
| 1596 | } |
| 1597 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1598 | static inline void |
| 1599 | i915_gem_request_remove_from_client(struct drm_i915_gem_request *request) |
| 1600 | { |
| 1601 | struct drm_i915_file_private *file_priv = request->file_priv; |
| 1602 | |
| 1603 | if (!file_priv) |
| 1604 | return; |
| 1605 | |
| 1606 | spin_lock(&file_priv->mm.lock); |
| 1607 | list_del(&request->client_list); |
| 1608 | request->file_priv = NULL; |
| 1609 | spin_unlock(&file_priv->mm.lock); |
John Harrison | fcfa423c | 2015-05-29 17:44:12 +0100 | [diff] [blame] | 1610 | |
| 1611 | put_pid(request->pid); |
| 1612 | request->pid = NULL; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1613 | } |
| 1614 | |
| 1615 | static void i915_gem_request_retire(struct drm_i915_gem_request *request) |
| 1616 | { |
| 1617 | trace_i915_gem_request_retire(request); |
| 1618 | |
| 1619 | /* We know the GPU must have read the request to have |
| 1620 | * sent us the seqno + interrupt, so use the position |
| 1621 | * of tail of the request to update the last known position |
| 1622 | * of the GPU head. |
| 1623 | * |
| 1624 | * Note this requires that we are always called in request |
| 1625 | * completion order. |
| 1626 | */ |
| 1627 | request->ringbuf->last_retired_head = request->postfix; |
| 1628 | |
| 1629 | list_del_init(&request->list); |
| 1630 | i915_gem_request_remove_from_client(request); |
| 1631 | |
Chris Wilson | a16a405 | 2016-04-28 09:56:56 +0100 | [diff] [blame] | 1632 | if (request->previous_context) { |
Chris Wilson | 73db04c | 2016-04-28 09:56:55 +0100 | [diff] [blame] | 1633 | if (i915.enable_execlists) |
Chris Wilson | a16a405 | 2016-04-28 09:56:56 +0100 | [diff] [blame] | 1634 | intel_lr_context_unpin(request->previous_context, |
| 1635 | request->engine); |
Chris Wilson | 73db04c | 2016-04-28 09:56:55 +0100 | [diff] [blame] | 1636 | } |
| 1637 | |
Chris Wilson | a16a405 | 2016-04-28 09:56:56 +0100 | [diff] [blame] | 1638 | i915_gem_context_unreference(request->ctx); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1639 | i915_gem_request_unreference(request); |
| 1640 | } |
| 1641 | |
| 1642 | static void |
| 1643 | __i915_gem_request_retire__upto(struct drm_i915_gem_request *req) |
| 1644 | { |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 1645 | struct intel_engine_cs *engine = req->engine; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1646 | struct drm_i915_gem_request *tmp; |
| 1647 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1648 | lockdep_assert_held(&engine->i915->drm.struct_mutex); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1649 | |
| 1650 | if (list_empty(&req->list)) |
| 1651 | return; |
| 1652 | |
| 1653 | do { |
| 1654 | tmp = list_first_entry(&engine->request_list, |
| 1655 | typeof(*tmp), list); |
| 1656 | |
| 1657 | i915_gem_request_retire(tmp); |
| 1658 | } while (tmp != req); |
| 1659 | |
| 1660 | WARN_ON(i915_verify_lists(engine->dev)); |
| 1661 | } |
| 1662 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1663 | /** |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 1664 | * Waits for a request to be signaled, and cleans up the |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1665 | * request and object lists appropriately for that event. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1666 | * @req: request to wait on |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1667 | */ |
| 1668 | int |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 1669 | i915_wait_request(struct drm_i915_gem_request *req) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1670 | { |
Tvrtko Ursulin | 791bee1 | 2016-04-19 16:46:09 +0100 | [diff] [blame] | 1671 | struct drm_i915_private *dev_priv = req->i915; |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 1672 | bool interruptible; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1673 | int ret; |
| 1674 | |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 1675 | interruptible = dev_priv->mm.interruptible; |
| 1676 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 1677 | BUG_ON(!mutex_is_locked(&dev_priv->drm.struct_mutex)); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1678 | |
Chris Wilson | 299259a | 2016-04-13 17:35:06 +0100 | [diff] [blame] | 1679 | ret = __i915_wait_request(req, interruptible, NULL, NULL); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1680 | if (ret) |
| 1681 | return ret; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1682 | |
Chris Wilson | 157d2c7 | 2016-05-13 11:57:22 +0100 | [diff] [blame] | 1683 | /* If the GPU hung, we want to keep the requests to find the guilty. */ |
Chris Wilson | 0c5eed6 | 2016-06-29 15:51:14 +0100 | [diff] [blame] | 1684 | if (!i915_reset_in_progress(&dev_priv->gpu_error)) |
Chris Wilson | 157d2c7 | 2016-05-13 11:57:22 +0100 | [diff] [blame] | 1685 | __i915_gem_request_retire__upto(req); |
| 1686 | |
Chris Wilson | d26e3af | 2013-06-29 22:05:26 +0100 | [diff] [blame] | 1687 | return 0; |
| 1688 | } |
| 1689 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1690 | /** |
| 1691 | * Ensures that all rendering to the object has completed and the object is |
| 1692 | * safe to unbind from the GTT or access from the CPU. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1693 | * @obj: i915 gem object |
| 1694 | * @readonly: waiting for read access or write |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1695 | */ |
Chris Wilson | 2e2f351 | 2015-04-27 13:41:14 +0100 | [diff] [blame] | 1696 | int |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1697 | i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj, |
| 1698 | bool readonly) |
| 1699 | { |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1700 | int ret, i; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1701 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1702 | if (!obj->active) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1703 | return 0; |
| 1704 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1705 | if (readonly) { |
| 1706 | if (obj->last_write_req != NULL) { |
| 1707 | ret = i915_wait_request(obj->last_write_req); |
| 1708 | if (ret) |
| 1709 | return ret; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1710 | |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 1711 | i = obj->last_write_req->engine->id; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1712 | if (obj->last_read_req[i] == obj->last_write_req) |
| 1713 | i915_gem_object_retire__read(obj, i); |
| 1714 | else |
| 1715 | i915_gem_object_retire__write(obj); |
| 1716 | } |
| 1717 | } else { |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 1718 | for (i = 0; i < I915_NUM_ENGINES; i++) { |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1719 | if (obj->last_read_req[i] == NULL) |
| 1720 | continue; |
| 1721 | |
| 1722 | ret = i915_wait_request(obj->last_read_req[i]); |
| 1723 | if (ret) |
| 1724 | return ret; |
| 1725 | |
| 1726 | i915_gem_object_retire__read(obj, i); |
| 1727 | } |
Chris Wilson | d501b1d | 2016-04-13 17:35:02 +0100 | [diff] [blame] | 1728 | GEM_BUG_ON(obj->active); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1729 | } |
| 1730 | |
| 1731 | return 0; |
| 1732 | } |
| 1733 | |
| 1734 | static void |
| 1735 | i915_gem_object_retire_request(struct drm_i915_gem_object *obj, |
| 1736 | struct drm_i915_gem_request *req) |
| 1737 | { |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 1738 | int ring = req->engine->id; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1739 | |
| 1740 | if (obj->last_read_req[ring] == req) |
| 1741 | i915_gem_object_retire__read(obj, ring); |
| 1742 | else if (obj->last_write_req == req) |
| 1743 | i915_gem_object_retire__write(obj); |
| 1744 | |
Chris Wilson | 0c5eed6 | 2016-06-29 15:51:14 +0100 | [diff] [blame] | 1745 | if (!i915_reset_in_progress(&req->i915->gpu_error)) |
Chris Wilson | 157d2c7 | 2016-05-13 11:57:22 +0100 | [diff] [blame] | 1746 | __i915_gem_request_retire__upto(req); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1747 | } |
| 1748 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1749 | /* A nonblocking variant of the above wait. This is a highly dangerous routine |
| 1750 | * as the object state may change during this call. |
| 1751 | */ |
| 1752 | static __must_check int |
| 1753 | i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj, |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 1754 | struct intel_rps_client *rps, |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1755 | bool readonly) |
| 1756 | { |
| 1757 | struct drm_device *dev = obj->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1758 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 1759 | struct drm_i915_gem_request *requests[I915_NUM_ENGINES]; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1760 | int ret, i, n = 0; |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1761 | |
| 1762 | BUG_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 1763 | BUG_ON(!dev_priv->mm.interruptible); |
| 1764 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1765 | if (!obj->active) |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1766 | return 0; |
| 1767 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1768 | if (readonly) { |
| 1769 | struct drm_i915_gem_request *req; |
| 1770 | |
| 1771 | req = obj->last_write_req; |
| 1772 | if (req == NULL) |
| 1773 | return 0; |
| 1774 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1775 | requests[n++] = i915_gem_request_reference(req); |
| 1776 | } else { |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 1777 | for (i = 0; i < I915_NUM_ENGINES; i++) { |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1778 | struct drm_i915_gem_request *req; |
| 1779 | |
| 1780 | req = obj->last_read_req[i]; |
| 1781 | if (req == NULL) |
| 1782 | continue; |
| 1783 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1784 | requests[n++] = i915_gem_request_reference(req); |
| 1785 | } |
| 1786 | } |
| 1787 | |
| 1788 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 299259a | 2016-04-13 17:35:06 +0100 | [diff] [blame] | 1789 | ret = 0; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1790 | for (i = 0; ret == 0 && i < n; i++) |
Chris Wilson | 299259a | 2016-04-13 17:35:06 +0100 | [diff] [blame] | 1791 | ret = __i915_wait_request(requests[i], true, NULL, rps); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1792 | mutex_lock(&dev->struct_mutex); |
| 1793 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1794 | for (i = 0; i < n; i++) { |
| 1795 | if (ret == 0) |
| 1796 | i915_gem_object_retire_request(obj, requests[i]); |
| 1797 | i915_gem_request_unreference(requests[i]); |
| 1798 | } |
| 1799 | |
| 1800 | return ret; |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1801 | } |
| 1802 | |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 1803 | static struct intel_rps_client *to_rps_client(struct drm_file *file) |
| 1804 | { |
| 1805 | struct drm_i915_file_private *fpriv = file->driver_priv; |
| 1806 | return &fpriv->rps; |
| 1807 | } |
| 1808 | |
Chris Wilson | aeecc96 | 2016-06-17 14:46:39 -0300 | [diff] [blame] | 1809 | static enum fb_op_origin |
| 1810 | write_origin(struct drm_i915_gem_object *obj, unsigned domain) |
| 1811 | { |
| 1812 | return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ? |
| 1813 | ORIGIN_GTT : ORIGIN_CPU; |
| 1814 | } |
| 1815 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1816 | /** |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1817 | * Called when user space prepares to use an object with the CPU, either |
| 1818 | * through the mmap ioctl's mapping or a GTT mapping. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1819 | * @dev: drm device |
| 1820 | * @data: ioctl data blob |
| 1821 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1822 | */ |
| 1823 | int |
| 1824 | i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1825 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1826 | { |
| 1827 | struct drm_i915_gem_set_domain *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1828 | struct drm_i915_gem_object *obj; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1829 | uint32_t read_domains = args->read_domains; |
| 1830 | uint32_t write_domain = args->write_domain; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1831 | int ret; |
| 1832 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1833 | /* Only handle setting domains to types used by the CPU. */ |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 1834 | if (write_domain & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1835 | return -EINVAL; |
| 1836 | |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 1837 | if (read_domains & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1838 | return -EINVAL; |
| 1839 | |
| 1840 | /* Having something in the write domain implies it's in the read |
| 1841 | * domain, and only that read domain. Enforce that in the request. |
| 1842 | */ |
| 1843 | if (write_domain != 0 && read_domains != write_domain) |
| 1844 | return -EINVAL; |
| 1845 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1846 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1847 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1848 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1849 | |
Chris Wilson | a8ad0bd | 2016-05-09 11:04:54 +0100 | [diff] [blame] | 1850 | obj = to_intel_bo(drm_gem_object_lookup(file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 1851 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1852 | ret = -ENOENT; |
| 1853 | goto unlock; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1854 | } |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1855 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1856 | /* Try to flush the object off the GPU without holding the lock. |
| 1857 | * We will repeat the flush holding the lock in the normal manner |
| 1858 | * to catch cases where we are gazumped. |
| 1859 | */ |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1860 | ret = i915_gem_object_wait_rendering__nonblocking(obj, |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 1861 | to_rps_client(file), |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1862 | !write_domain); |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1863 | if (ret) |
| 1864 | goto unref; |
| 1865 | |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 1866 | if (read_domains & I915_GEM_DOMAIN_GTT) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1867 | ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0); |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 1868 | else |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1869 | ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0); |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1870 | |
Daniel Vetter | 031b698 | 2015-06-26 19:35:16 +0200 | [diff] [blame] | 1871 | if (write_domain != 0) |
Chris Wilson | aeecc96 | 2016-06-17 14:46:39 -0300 | [diff] [blame] | 1872 | intel_fb_obj_invalidate(obj, write_origin(obj, write_domain)); |
Daniel Vetter | 031b698 | 2015-06-26 19:35:16 +0200 | [diff] [blame] | 1873 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1874 | unref: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1875 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1876 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1877 | mutex_unlock(&dev->struct_mutex); |
| 1878 | return ret; |
| 1879 | } |
| 1880 | |
| 1881 | /** |
| 1882 | * Called when user space has done writes to this buffer |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1883 | * @dev: drm device |
| 1884 | * @data: ioctl data blob |
| 1885 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1886 | */ |
| 1887 | int |
| 1888 | i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1889 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1890 | { |
| 1891 | struct drm_i915_gem_sw_finish *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1892 | struct drm_i915_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1893 | int ret = 0; |
| 1894 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1895 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1896 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1897 | return ret; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1898 | |
Chris Wilson | a8ad0bd | 2016-05-09 11:04:54 +0100 | [diff] [blame] | 1899 | obj = to_intel_bo(drm_gem_object_lookup(file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 1900 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1901 | ret = -ENOENT; |
| 1902 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1903 | } |
| 1904 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1905 | /* Pinned buffers may be scanout, so flush the cache */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 1906 | if (obj->pin_display) |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 1907 | i915_gem_object_flush_cpu_write_domain(obj); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1908 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1909 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1910 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1911 | mutex_unlock(&dev->struct_mutex); |
| 1912 | return ret; |
| 1913 | } |
| 1914 | |
| 1915 | /** |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 1916 | * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address |
| 1917 | * it is mapped to. |
| 1918 | * @dev: drm device |
| 1919 | * @data: ioctl data blob |
| 1920 | * @file: drm file |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1921 | * |
| 1922 | * While the mapping holds a reference on the contents of the object, it doesn't |
| 1923 | * imply a ref on the object itself. |
Daniel Vetter | 3436738 | 2014-10-16 12:28:18 +0200 | [diff] [blame] | 1924 | * |
| 1925 | * IMPORTANT: |
| 1926 | * |
| 1927 | * DRM driver writers who look a this function as an example for how to do GEM |
| 1928 | * mmap support, please don't implement mmap support like here. The modern way |
| 1929 | * to implement DRM mmap support is with an mmap offset ioctl (like |
| 1930 | * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly. |
| 1931 | * That way debug tooling like valgrind will understand what's going on, hiding |
| 1932 | * the mmap call in a driver private ioctl will break that. The i915 driver only |
| 1933 | * does cpu mmaps this way because we didn't know better. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1934 | */ |
| 1935 | int |
| 1936 | i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1937 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1938 | { |
| 1939 | struct drm_i915_gem_mmap *args = data; |
| 1940 | struct drm_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1941 | unsigned long addr; |
| 1942 | |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1943 | if (args->flags & ~(I915_MMAP_WC)) |
| 1944 | return -EINVAL; |
| 1945 | |
Borislav Petkov | 568a58e | 2016-03-29 17:42:01 +0200 | [diff] [blame] | 1946 | if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT)) |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1947 | return -ENODEV; |
| 1948 | |
Chris Wilson | a8ad0bd | 2016-05-09 11:04:54 +0100 | [diff] [blame] | 1949 | obj = drm_gem_object_lookup(file, args->handle); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1950 | if (obj == NULL) |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 1951 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1952 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1953 | /* prime objects have no backing filp to GEM mmap |
| 1954 | * pages from. |
| 1955 | */ |
| 1956 | if (!obj->filp) { |
| 1957 | drm_gem_object_unreference_unlocked(obj); |
| 1958 | return -EINVAL; |
| 1959 | } |
| 1960 | |
Linus Torvalds | 6be5ceb | 2012-04-20 17:13:58 -0700 | [diff] [blame] | 1961 | addr = vm_mmap(obj->filp, 0, args->size, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1962 | PROT_READ | PROT_WRITE, MAP_SHARED, |
| 1963 | args->offset); |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1964 | if (args->flags & I915_MMAP_WC) { |
| 1965 | struct mm_struct *mm = current->mm; |
| 1966 | struct vm_area_struct *vma; |
| 1967 | |
Michal Hocko | 80a89a5 | 2016-05-23 16:26:11 -0700 | [diff] [blame] | 1968 | if (down_write_killable(&mm->mmap_sem)) { |
| 1969 | drm_gem_object_unreference_unlocked(obj); |
| 1970 | return -EINTR; |
| 1971 | } |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1972 | vma = find_vma(mm, addr); |
| 1973 | if (vma) |
| 1974 | vma->vm_page_prot = |
| 1975 | pgprot_writecombine(vm_get_page_prot(vma->vm_flags)); |
| 1976 | else |
| 1977 | addr = -ENOMEM; |
| 1978 | up_write(&mm->mmap_sem); |
Chris Wilson | aeecc96 | 2016-06-17 14:46:39 -0300 | [diff] [blame] | 1979 | |
| 1980 | /* This may race, but that's ok, it only gets set */ |
| 1981 | WRITE_ONCE(to_intel_bo(obj)->has_wc_mmap, true); |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1982 | } |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 1983 | drm_gem_object_unreference_unlocked(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1984 | if (IS_ERR((void *)addr)) |
| 1985 | return addr; |
| 1986 | |
| 1987 | args->addr_ptr = (uint64_t) addr; |
| 1988 | |
| 1989 | return 0; |
| 1990 | } |
| 1991 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1992 | /** |
| 1993 | * i915_gem_fault - fault a page into the GTT |
Geliang Tang | d9072a3 | 2015-09-15 05:58:44 -0700 | [diff] [blame] | 1994 | * @vma: VMA in question |
| 1995 | * @vmf: fault info |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1996 | * |
| 1997 | * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped |
| 1998 | * from userspace. The fault handler takes care of binding the object to |
| 1999 | * the GTT (if needed), allocating and programming a fence register (again, |
| 2000 | * only if needed based on whether the old reg is still valid or the object |
| 2001 | * is tiled) and inserting a new PTE into the faulting process. |
| 2002 | * |
| 2003 | * Note that the faulting process may involve evicting existing objects |
| 2004 | * from the GTT and/or fence registers to make room. So performance may |
| 2005 | * suffer if the GTT working set is large or there are few fence registers |
| 2006 | * left. |
| 2007 | */ |
| 2008 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf) |
| 2009 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2010 | struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data); |
| 2011 | struct drm_device *dev = obj->base.dev; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 2012 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 2013 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 2014 | struct i915_ggtt_view view = i915_ggtt_view_normal; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2015 | pgoff_t page_offset; |
| 2016 | unsigned long pfn; |
| 2017 | int ret = 0; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 2018 | bool write = !!(vmf->flags & FAULT_FLAG_WRITE); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2019 | |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 2020 | intel_runtime_pm_get(dev_priv); |
| 2021 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2022 | /* We don't use vmf->pgoff since that has the fake offset */ |
| 2023 | page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >> |
| 2024 | PAGE_SHIFT; |
| 2025 | |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 2026 | ret = i915_mutex_lock_interruptible(dev); |
| 2027 | if (ret) |
| 2028 | goto out; |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 2029 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2030 | trace_i915_gem_object_fault(obj, page_offset, true, write); |
| 2031 | |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 2032 | /* Try to flush the object off the GPU first without holding the lock. |
| 2033 | * Upon reacquiring the lock, we will perform our sanity checks and then |
| 2034 | * repeat the flush holding the lock in the normal manner to catch cases |
| 2035 | * where we are gazumped. |
| 2036 | */ |
| 2037 | ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write); |
| 2038 | if (ret) |
| 2039 | goto unlock; |
| 2040 | |
Chris Wilson | eb119bd | 2012-12-16 12:43:36 +0000 | [diff] [blame] | 2041 | /* Access to snoopable pages through the GTT is incoherent. */ |
| 2042 | if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) { |
Chris Wilson | ddeff6e | 2014-05-28 16:16:41 +0100 | [diff] [blame] | 2043 | ret = -EFAULT; |
Chris Wilson | eb119bd | 2012-12-16 12:43:36 +0000 | [diff] [blame] | 2044 | goto unlock; |
| 2045 | } |
| 2046 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 2047 | /* Use a partial view if the object is bigger than the aperture. */ |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 2048 | if (obj->base.size >= ggtt->mappable_end && |
Joonas Lahtinen | e7ded2d | 2015-05-08 14:37:39 +0300 | [diff] [blame] | 2049 | obj->tiling_mode == I915_TILING_NONE) { |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 2050 | static const unsigned int chunk_size = 256; // 1 MiB |
Joonas Lahtinen | e7ded2d | 2015-05-08 14:37:39 +0300 | [diff] [blame] | 2051 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 2052 | memset(&view, 0, sizeof(view)); |
| 2053 | view.type = I915_GGTT_VIEW_PARTIAL; |
| 2054 | view.params.partial.offset = rounddown(page_offset, chunk_size); |
| 2055 | view.params.partial.size = |
| 2056 | min_t(unsigned int, |
| 2057 | chunk_size, |
| 2058 | (vma->vm_end - vma->vm_start)/PAGE_SIZE - |
| 2059 | view.params.partial.offset); |
| 2060 | } |
| 2061 | |
| 2062 | /* Now pin it into the GTT if needed */ |
| 2063 | ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 2064 | if (ret) |
| 2065 | goto unlock; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2066 | |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 2067 | ret = i915_gem_object_set_to_gtt_domain(obj, write); |
| 2068 | if (ret) |
| 2069 | goto unpin; |
| 2070 | |
| 2071 | ret = i915_gem_object_get_fence(obj); |
| 2072 | if (ret) |
| 2073 | goto unpin; |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 2074 | |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 2075 | /* Finally, remap it using the new GTT offset */ |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 2076 | pfn = ggtt->mappable_base + |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 2077 | i915_gem_obj_ggtt_offset_view(obj, &view); |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 2078 | pfn >>= PAGE_SHIFT; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2079 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 2080 | if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) { |
| 2081 | /* Overriding existing pages in partial view does not cause |
| 2082 | * us any trouble as TLBs are still valid because the fault |
| 2083 | * is due to userspace losing part of the mapping or never |
| 2084 | * having accessed it before (at this partials' range). |
| 2085 | */ |
| 2086 | unsigned long base = vma->vm_start + |
| 2087 | (view.params.partial.offset << PAGE_SHIFT); |
| 2088 | unsigned int i; |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 2089 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 2090 | for (i = 0; i < view.params.partial.size; i++) { |
| 2091 | ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i); |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 2092 | if (ret) |
| 2093 | break; |
| 2094 | } |
| 2095 | |
| 2096 | obj->fault_mappable = true; |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 2097 | } else { |
| 2098 | if (!obj->fault_mappable) { |
| 2099 | unsigned long size = min_t(unsigned long, |
| 2100 | vma->vm_end - vma->vm_start, |
| 2101 | obj->base.size); |
| 2102 | int i; |
| 2103 | |
| 2104 | for (i = 0; i < size >> PAGE_SHIFT; i++) { |
| 2105 | ret = vm_insert_pfn(vma, |
| 2106 | (unsigned long)vma->vm_start + i * PAGE_SIZE, |
| 2107 | pfn + i); |
| 2108 | if (ret) |
| 2109 | break; |
| 2110 | } |
| 2111 | |
| 2112 | obj->fault_mappable = true; |
| 2113 | } else |
| 2114 | ret = vm_insert_pfn(vma, |
| 2115 | (unsigned long)vmf->virtual_address, |
| 2116 | pfn + page_offset); |
| 2117 | } |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 2118 | unpin: |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 2119 | i915_gem_object_ggtt_unpin_view(obj, &view); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 2120 | unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2121 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 2122 | out: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2123 | switch (ret) { |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 2124 | case -EIO: |
Daniel Vetter | 2232f03 | 2014-09-04 09:36:18 +0200 | [diff] [blame] | 2125 | /* |
| 2126 | * We eat errors when the gpu is terminally wedged to avoid |
| 2127 | * userspace unduly crashing (gl has no provisions for mmaps to |
| 2128 | * fail). But any other -EIO isn't ours (e.g. swap in failure) |
| 2129 | * and so needs to be reported. |
| 2130 | */ |
| 2131 | if (!i915_terminally_wedged(&dev_priv->gpu_error)) { |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 2132 | ret = VM_FAULT_SIGBUS; |
| 2133 | break; |
| 2134 | } |
Chris Wilson | 045e769 | 2010-11-07 09:18:22 +0000 | [diff] [blame] | 2135 | case -EAGAIN: |
Daniel Vetter | 571c608 | 2013-09-12 17:57:28 +0200 | [diff] [blame] | 2136 | /* |
| 2137 | * EAGAIN means the gpu is hung and we'll wait for the error |
| 2138 | * handler to reset everything when re-faulting in |
| 2139 | * i915_mutex_lock_interruptible. |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 2140 | */ |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 2141 | case 0: |
| 2142 | case -ERESTARTSYS: |
Chris Wilson | bed636a | 2011-02-11 20:31:19 +0000 | [diff] [blame] | 2143 | case -EINTR: |
Dmitry Rogozhkin | e79e0fe | 2012-10-03 17:15:26 +0300 | [diff] [blame] | 2144 | case -EBUSY: |
| 2145 | /* |
| 2146 | * EBUSY is ok: this just means that another thread |
| 2147 | * already did the job. |
| 2148 | */ |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 2149 | ret = VM_FAULT_NOPAGE; |
| 2150 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2151 | case -ENOMEM: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 2152 | ret = VM_FAULT_OOM; |
| 2153 | break; |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 2154 | case -ENOSPC: |
Chris Wilson | 45d6781 | 2014-01-31 11:34:57 +0000 | [diff] [blame] | 2155 | case -EFAULT: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 2156 | ret = VM_FAULT_SIGBUS; |
| 2157 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2158 | default: |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 2159 | WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret); |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 2160 | ret = VM_FAULT_SIGBUS; |
| 2161 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2162 | } |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 2163 | |
| 2164 | intel_runtime_pm_put(dev_priv); |
| 2165 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2166 | } |
| 2167 | |
| 2168 | /** |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 2169 | * i915_gem_release_mmap - remove physical page mappings |
| 2170 | * @obj: obj in question |
| 2171 | * |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 2172 | * Preserve the reservation of the mmapping with the DRM core code, but |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 2173 | * relinquish ownership of the pages back to the system. |
| 2174 | * |
| 2175 | * It is vital that we remove the page mapping if we have mapped a tiled |
| 2176 | * object through the GTT and then lose the fence register due to |
| 2177 | * resource pressure. Similarly if the object has been moved out of the |
| 2178 | * aperture, than pages mapped into userspace must be revoked. Removing the |
| 2179 | * mapping will then trigger a page fault on the next user access, allowing |
| 2180 | * fixup by i915_gem_fault(). |
| 2181 | */ |
Eric Anholt | d05ca30 | 2009-07-10 13:02:26 -0700 | [diff] [blame] | 2182 | void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2183 | i915_gem_release_mmap(struct drm_i915_gem_object *obj) |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 2184 | { |
Chris Wilson | 349f2cc | 2016-04-13 17:35:12 +0100 | [diff] [blame] | 2185 | /* Serialisation between user GTT access and our code depends upon |
| 2186 | * revoking the CPU's PTE whilst the mutex is held. The next user |
| 2187 | * pagefault then has to wait until we release the mutex. |
| 2188 | */ |
| 2189 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 2190 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 2191 | if (!obj->fault_mappable) |
| 2192 | return; |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 2193 | |
David Herrmann | 6796cb1 | 2014-01-03 14:24:19 +0100 | [diff] [blame] | 2194 | drm_vma_node_unmap(&obj->base.vma_node, |
| 2195 | obj->base.dev->anon_inode->i_mapping); |
Chris Wilson | 349f2cc | 2016-04-13 17:35:12 +0100 | [diff] [blame] | 2196 | |
| 2197 | /* Ensure that the CPU's PTE are revoked and there are not outstanding |
| 2198 | * memory transactions from userspace before we return. The TLB |
| 2199 | * flushing implied above by changing the PTE above *should* be |
| 2200 | * sufficient, an extra barrier here just provides us with a bit |
| 2201 | * of paranoid documentation about our requirement to serialise |
| 2202 | * memory writes before touching registers / GSM. |
| 2203 | */ |
| 2204 | wmb(); |
| 2205 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 2206 | obj->fault_mappable = false; |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 2207 | } |
| 2208 | |
Chris Wilson | eedd10f | 2014-06-16 08:57:44 +0100 | [diff] [blame] | 2209 | void |
| 2210 | i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv) |
| 2211 | { |
| 2212 | struct drm_i915_gem_object *obj; |
| 2213 | |
| 2214 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) |
| 2215 | i915_gem_release_mmap(obj); |
| 2216 | } |
| 2217 | |
Imre Deak | 0fa8779 | 2013-01-07 21:47:35 +0200 | [diff] [blame] | 2218 | uint32_t |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 2219 | i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode) |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 2220 | { |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 2221 | uint32_t gtt_size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 2222 | |
| 2223 | if (INTEL_INFO(dev)->gen >= 4 || |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 2224 | tiling_mode == I915_TILING_NONE) |
| 2225 | return size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 2226 | |
| 2227 | /* Previous chips need a power-of-two fence region when tiling */ |
Tvrtko Ursulin | 7e22dbb | 2016-05-10 10:57:06 +0100 | [diff] [blame] | 2228 | if (IS_GEN3(dev)) |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 2229 | gtt_size = 1024*1024; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 2230 | else |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 2231 | gtt_size = 512*1024; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 2232 | |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 2233 | while (gtt_size < size) |
| 2234 | gtt_size <<= 1; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 2235 | |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 2236 | return gtt_size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 2237 | } |
| 2238 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2239 | /** |
| 2240 | * i915_gem_get_gtt_alignment - return required GTT alignment for an object |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 2241 | * @dev: drm device |
| 2242 | * @size: object size |
| 2243 | * @tiling_mode: tiling mode |
| 2244 | * @fenced: is fenced alignemned required or not |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2245 | * |
| 2246 | * Return the required GTT alignment for an object, taking into account |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 2247 | * potential fence register mapping. |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2248 | */ |
Imre Deak | d865110c | 2013-01-07 21:47:33 +0200 | [diff] [blame] | 2249 | uint32_t |
| 2250 | i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size, |
| 2251 | int tiling_mode, bool fenced) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2252 | { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2253 | /* |
| 2254 | * Minimum alignment is 4k (GTT page size), but might be greater |
| 2255 | * if a fence register is needed for the object. |
| 2256 | */ |
Imre Deak | d865110c | 2013-01-07 21:47:33 +0200 | [diff] [blame] | 2257 | if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) || |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 2258 | tiling_mode == I915_TILING_NONE) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2259 | return 4096; |
| 2260 | |
| 2261 | /* |
| 2262 | * Previous chips need to be aligned to the size of the smallest |
| 2263 | * fence register that can contain the object. |
| 2264 | */ |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 2265 | return i915_gem_get_gtt_size(dev, size, tiling_mode); |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 2266 | } |
| 2267 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2268 | static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj) |
| 2269 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2270 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2271 | int ret; |
| 2272 | |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 2273 | dev_priv->mm.shrinker_no_lock_stealing = true; |
| 2274 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2275 | ret = drm_gem_create_mmap_offset(&obj->base); |
| 2276 | if (ret != -ENOSPC) |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 2277 | goto out; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2278 | |
| 2279 | /* Badly fragmented mmap space? The only way we can recover |
| 2280 | * space is by destroying unwanted objects. We can't randomly release |
| 2281 | * mmap_offsets as userspace expects them to be persistent for the |
| 2282 | * lifetime of the objects. The closest we can is to release the |
| 2283 | * offsets on purgeable objects by truncating it and marking it purged, |
| 2284 | * which prevents userspace from ever using that object again. |
| 2285 | */ |
Chris Wilson | 21ab4e7 | 2014-09-09 11:16:08 +0100 | [diff] [blame] | 2286 | i915_gem_shrink(dev_priv, |
| 2287 | obj->base.size >> PAGE_SHIFT, |
| 2288 | I915_SHRINK_BOUND | |
| 2289 | I915_SHRINK_UNBOUND | |
| 2290 | I915_SHRINK_PURGEABLE); |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2291 | ret = drm_gem_create_mmap_offset(&obj->base); |
| 2292 | if (ret != -ENOSPC) |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 2293 | goto out; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2294 | |
| 2295 | i915_gem_shrink_all(dev_priv); |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 2296 | ret = drm_gem_create_mmap_offset(&obj->base); |
| 2297 | out: |
| 2298 | dev_priv->mm.shrinker_no_lock_stealing = false; |
| 2299 | |
| 2300 | return ret; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2301 | } |
| 2302 | |
| 2303 | static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj) |
| 2304 | { |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2305 | drm_gem_free_mmap_offset(&obj->base); |
| 2306 | } |
| 2307 | |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2308 | int |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2309 | i915_gem_mmap_gtt(struct drm_file *file, |
| 2310 | struct drm_device *dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2311 | uint32_t handle, |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2312 | uint64_t *offset) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2313 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2314 | struct drm_i915_gem_object *obj; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2315 | int ret; |
| 2316 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 2317 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 2318 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 2319 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2320 | |
Chris Wilson | a8ad0bd | 2016-05-09 11:04:54 +0100 | [diff] [blame] | 2321 | obj = to_intel_bo(drm_gem_object_lookup(file, handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 2322 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 2323 | ret = -ENOENT; |
| 2324 | goto unlock; |
| 2325 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2326 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2327 | if (obj->madv != I915_MADV_WILLNEED) { |
Chris Wilson | bd9b6a4 | 2014-02-10 09:03:50 +0000 | [diff] [blame] | 2328 | DRM_DEBUG("Attempting to mmap a purgeable buffer\n"); |
Chris Wilson | 8c99e57 | 2014-01-31 11:34:58 +0000 | [diff] [blame] | 2329 | ret = -EFAULT; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 2330 | goto out; |
Chris Wilson | ab18282 | 2009-09-22 18:46:17 +0100 | [diff] [blame] | 2331 | } |
| 2332 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2333 | ret = i915_gem_object_create_mmap_offset(obj); |
| 2334 | if (ret) |
| 2335 | goto out; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2336 | |
David Herrmann | 0de2397 | 2013-07-24 21:07:52 +0200 | [diff] [blame] | 2337 | *offset = drm_vma_node_offset_addr(&obj->base.vma_node); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2338 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 2339 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2340 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 2341 | unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2342 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 2343 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2344 | } |
| 2345 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2346 | /** |
| 2347 | * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing |
| 2348 | * @dev: DRM device |
| 2349 | * @data: GTT mapping ioctl data |
| 2350 | * @file: GEM object info |
| 2351 | * |
| 2352 | * Simply returns the fake offset to userspace so it can mmap it. |
| 2353 | * The mmap call will end up in drm_gem_mmap(), which will set things |
| 2354 | * up so we can get faults in the handler above. |
| 2355 | * |
| 2356 | * The fault handler will take care of binding the object into the GTT |
| 2357 | * (since it may have been evicted to make room for something), allocating |
| 2358 | * a fence register, and mapping the appropriate aperture address into |
| 2359 | * userspace. |
| 2360 | */ |
| 2361 | int |
| 2362 | i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 2363 | struct drm_file *file) |
| 2364 | { |
| 2365 | struct drm_i915_gem_mmap_gtt *args = data; |
| 2366 | |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2367 | return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2368 | } |
| 2369 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2370 | /* Immediately discard the backing storage */ |
| 2371 | static void |
| 2372 | i915_gem_object_truncate(struct drm_i915_gem_object *obj) |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2373 | { |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 2374 | i915_gem_object_free_mmap_offset(obj); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2375 | |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 2376 | if (obj->base.filp == NULL) |
| 2377 | return; |
| 2378 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2379 | /* Our goal here is to return as much of the memory as |
| 2380 | * is possible back to the system as we are called from OOM. |
| 2381 | * To do this we must instruct the shmfs to drop all of its |
| 2382 | * backing pages, *now*. |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2383 | */ |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2384 | shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1); |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2385 | obj->madv = __I915_MADV_PURGED; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2386 | } |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2387 | |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2388 | /* Try to discard unwanted pages */ |
| 2389 | static void |
| 2390 | i915_gem_object_invalidate(struct drm_i915_gem_object *obj) |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2391 | { |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2392 | struct address_space *mapping; |
| 2393 | |
| 2394 | switch (obj->madv) { |
| 2395 | case I915_MADV_DONTNEED: |
| 2396 | i915_gem_object_truncate(obj); |
| 2397 | case __I915_MADV_PURGED: |
| 2398 | return; |
| 2399 | } |
| 2400 | |
| 2401 | if (obj->base.filp == NULL) |
| 2402 | return; |
| 2403 | |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 2404 | mapping = obj->base.filp->f_mapping, |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2405 | invalidate_mapping_pages(mapping, 0, (loff_t)-1); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2406 | } |
| 2407 | |
Chris Wilson | 5cdf588 | 2010-09-27 15:51:07 +0100 | [diff] [blame] | 2408 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2409 | i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2410 | { |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2411 | struct sgt_iter sgt_iter; |
| 2412 | struct page *page; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2413 | int ret; |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2414 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2415 | BUG_ON(obj->madv == __I915_MADV_PURGED); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2416 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2417 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 2418 | if (WARN_ON(ret)) { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2419 | /* In the event of a disaster, abandon all caches and |
| 2420 | * hope for the best. |
| 2421 | */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 2422 | i915_gem_clflush_object(obj, true); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2423 | obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 2424 | } |
| 2425 | |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2426 | i915_gem_gtt_finish_object(obj); |
| 2427 | |
Daniel Vetter | 6dacfd2 | 2011-09-12 21:30:02 +0200 | [diff] [blame] | 2428 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 2429 | i915_gem_object_save_bit_17_swizzle(obj); |
| 2430 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2431 | if (obj->madv == I915_MADV_DONTNEED) |
| 2432 | obj->dirty = 0; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2433 | |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2434 | for_each_sgt_page(page, sgt_iter, obj->pages) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2435 | if (obj->dirty) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2436 | set_page_dirty(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2437 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2438 | if (obj->madv == I915_MADV_WILLNEED) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2439 | mark_page_accessed(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2440 | |
Kirill A. Shutemov | 09cbfea | 2016-04-01 15:29:47 +0300 | [diff] [blame] | 2441 | put_page(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2442 | } |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2443 | obj->dirty = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2444 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2445 | sg_free_table(obj->pages); |
| 2446 | kfree(obj->pages); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2447 | } |
| 2448 | |
Chris Wilson | dd624af | 2013-01-15 12:39:35 +0000 | [diff] [blame] | 2449 | int |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2450 | i915_gem_object_put_pages(struct drm_i915_gem_object *obj) |
| 2451 | { |
| 2452 | const struct drm_i915_gem_object_ops *ops = obj->ops; |
| 2453 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 2454 | if (obj->pages == NULL) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2455 | return 0; |
| 2456 | |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2457 | if (obj->pages_pin_count) |
| 2458 | return -EBUSY; |
| 2459 | |
Ben Widawsky | 9843877 | 2013-07-31 17:00:12 -0700 | [diff] [blame] | 2460 | BUG_ON(i915_gem_obj_bound_any(obj)); |
Ben Widawsky | 3e12302 | 2013-07-31 17:00:04 -0700 | [diff] [blame] | 2461 | |
Chris Wilson | a2165e3 | 2012-12-03 11:49:00 +0000 | [diff] [blame] | 2462 | /* ->put_pages might need to allocate memory for the bit17 swizzle |
| 2463 | * array, hence protect them from being reaped by removing them from gtt |
| 2464 | * lists early. */ |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 2465 | list_del(&obj->global_list); |
Chris Wilson | a2165e3 | 2012-12-03 11:49:00 +0000 | [diff] [blame] | 2466 | |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2467 | if (obj->mapping) { |
Chris Wilson | fb8621d | 2016-04-08 12:11:14 +0100 | [diff] [blame] | 2468 | if (is_vmalloc_addr(obj->mapping)) |
| 2469 | vunmap(obj->mapping); |
| 2470 | else |
| 2471 | kunmap(kmap_to_page(obj->mapping)); |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2472 | obj->mapping = NULL; |
| 2473 | } |
| 2474 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2475 | ops->put_pages(obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2476 | obj->pages = NULL; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2477 | |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2478 | i915_gem_object_invalidate(obj); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2479 | |
| 2480 | return 0; |
| 2481 | } |
| 2482 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2483 | static int |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2484 | i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2485 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2486 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2487 | int page_count, i; |
| 2488 | struct address_space *mapping; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2489 | struct sg_table *st; |
| 2490 | struct scatterlist *sg; |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2491 | struct sgt_iter sgt_iter; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2492 | struct page *page; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2493 | unsigned long last_pfn = 0; /* suppress gcc warning */ |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2494 | int ret; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2495 | gfp_t gfp; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2496 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2497 | /* Assert that the object is not currently in any GPU domain. As it |
| 2498 | * wasn't in the GTT, there shouldn't be any way it could have been in |
| 2499 | * a GPU cache |
| 2500 | */ |
| 2501 | BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS); |
| 2502 | BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS); |
| 2503 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2504 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 2505 | if (st == NULL) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2506 | return -ENOMEM; |
| 2507 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2508 | page_count = obj->base.size / PAGE_SIZE; |
| 2509 | if (sg_alloc_table(st, page_count, GFP_KERNEL)) { |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2510 | kfree(st); |
| 2511 | return -ENOMEM; |
| 2512 | } |
| 2513 | |
| 2514 | /* Get the list of pages out of our struct file. They'll be pinned |
| 2515 | * at this point until we release them. |
| 2516 | * |
| 2517 | * Fail silently without starting the shrinker |
| 2518 | */ |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 2519 | mapping = obj->base.filp->f_mapping; |
Michal Hocko | c62d255 | 2015-11-06 16:28:49 -0800 | [diff] [blame] | 2520 | gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM)); |
Mel Gorman | d0164ad | 2015-11-06 16:28:21 -0800 | [diff] [blame] | 2521 | gfp |= __GFP_NORETRY | __GFP_NOWARN; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2522 | sg = st->sgl; |
| 2523 | st->nents = 0; |
| 2524 | for (i = 0; i < page_count; i++) { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2525 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
| 2526 | if (IS_ERR(page)) { |
Chris Wilson | 21ab4e7 | 2014-09-09 11:16:08 +0100 | [diff] [blame] | 2527 | i915_gem_shrink(dev_priv, |
| 2528 | page_count, |
| 2529 | I915_SHRINK_BOUND | |
| 2530 | I915_SHRINK_UNBOUND | |
| 2531 | I915_SHRINK_PURGEABLE); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2532 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
| 2533 | } |
| 2534 | if (IS_ERR(page)) { |
| 2535 | /* We've tried hard to allocate the memory by reaping |
| 2536 | * our own buffer, now let the real VM do its job and |
| 2537 | * go down in flames if truly OOM. |
| 2538 | */ |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2539 | i915_gem_shrink_all(dev_priv); |
David Herrmann | f461d1be2 | 2014-05-25 14:34:10 +0200 | [diff] [blame] | 2540 | page = shmem_read_mapping_page(mapping, i); |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2541 | if (IS_ERR(page)) { |
| 2542 | ret = PTR_ERR(page); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2543 | goto err_pages; |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2544 | } |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2545 | } |
Konrad Rzeszutek Wilk | 426729d | 2013-06-24 11:47:48 -0400 | [diff] [blame] | 2546 | #ifdef CONFIG_SWIOTLB |
| 2547 | if (swiotlb_nr_tbl()) { |
| 2548 | st->nents++; |
| 2549 | sg_set_page(sg, page, PAGE_SIZE, 0); |
| 2550 | sg = sg_next(sg); |
| 2551 | continue; |
| 2552 | } |
| 2553 | #endif |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2554 | if (!i || page_to_pfn(page) != last_pfn + 1) { |
| 2555 | if (i) |
| 2556 | sg = sg_next(sg); |
| 2557 | st->nents++; |
| 2558 | sg_set_page(sg, page, PAGE_SIZE, 0); |
| 2559 | } else { |
| 2560 | sg->length += PAGE_SIZE; |
| 2561 | } |
| 2562 | last_pfn = page_to_pfn(page); |
Daniel Vetter | 3bbbe70 | 2013-10-07 17:15:45 -0300 | [diff] [blame] | 2563 | |
| 2564 | /* Check that the i965g/gm workaround works. */ |
| 2565 | WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2566 | } |
Konrad Rzeszutek Wilk | 426729d | 2013-06-24 11:47:48 -0400 | [diff] [blame] | 2567 | #ifdef CONFIG_SWIOTLB |
| 2568 | if (!swiotlb_nr_tbl()) |
| 2569 | #endif |
| 2570 | sg_mark_end(sg); |
Chris Wilson | 74ce6b6 | 2012-10-19 15:51:06 +0100 | [diff] [blame] | 2571 | obj->pages = st; |
| 2572 | |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2573 | ret = i915_gem_gtt_prepare_object(obj); |
| 2574 | if (ret) |
| 2575 | goto err_pages; |
| 2576 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2577 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
| 2578 | i915_gem_object_do_bit_17_swizzle(obj); |
| 2579 | |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 2580 | if (obj->tiling_mode != I915_TILING_NONE && |
| 2581 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) |
| 2582 | i915_gem_object_pin_pages(obj); |
| 2583 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2584 | return 0; |
| 2585 | |
| 2586 | err_pages: |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2587 | sg_mark_end(sg); |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2588 | for_each_sgt_page(page, sgt_iter, st) |
| 2589 | put_page(page); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2590 | sg_free_table(st); |
| 2591 | kfree(st); |
Chris Wilson | 0820baf | 2014-03-25 13:23:03 +0000 | [diff] [blame] | 2592 | |
| 2593 | /* shmemfs first checks if there is enough memory to allocate the page |
| 2594 | * and reports ENOSPC should there be insufficient, along with the usual |
| 2595 | * ENOMEM for a genuine allocation failure. |
| 2596 | * |
| 2597 | * We use ENOSPC in our driver to mean that we have run out of aperture |
| 2598 | * space and so want to translate the error from shmemfs back to our |
| 2599 | * usual understanding of ENOMEM. |
| 2600 | */ |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2601 | if (ret == -ENOSPC) |
| 2602 | ret = -ENOMEM; |
| 2603 | |
| 2604 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2605 | } |
| 2606 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2607 | /* Ensure that the associated pages are gathered from the backing storage |
| 2608 | * and pinned into our object. i915_gem_object_get_pages() may be called |
| 2609 | * multiple times before they are released by a single call to |
| 2610 | * i915_gem_object_put_pages() - once the pages are no longer referenced |
| 2611 | * either as a result of memory pressure (reaping pages under the shrinker) |
| 2612 | * or as the object is itself released. |
| 2613 | */ |
| 2614 | int |
| 2615 | i915_gem_object_get_pages(struct drm_i915_gem_object *obj) |
| 2616 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2617 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2618 | const struct drm_i915_gem_object_ops *ops = obj->ops; |
| 2619 | int ret; |
| 2620 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 2621 | if (obj->pages) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2622 | return 0; |
| 2623 | |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2624 | if (obj->madv != I915_MADV_WILLNEED) { |
Chris Wilson | bd9b6a4 | 2014-02-10 09:03:50 +0000 | [diff] [blame] | 2625 | DRM_DEBUG("Attempting to obtain a purgeable object\n"); |
Chris Wilson | 8c99e57 | 2014-01-31 11:34:58 +0000 | [diff] [blame] | 2626 | return -EFAULT; |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2627 | } |
| 2628 | |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2629 | BUG_ON(obj->pages_pin_count); |
| 2630 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2631 | ret = ops->get_pages(obj); |
| 2632 | if (ret) |
| 2633 | return ret; |
| 2634 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 2635 | list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list); |
Chris Wilson | ee28637 | 2015-04-07 16:20:25 +0100 | [diff] [blame] | 2636 | |
| 2637 | obj->get_page.sg = obj->pages->sgl; |
| 2638 | obj->get_page.last = 0; |
| 2639 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2640 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2641 | } |
| 2642 | |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2643 | /* The 'mapping' part of i915_gem_object_pin_map() below */ |
| 2644 | static void *i915_gem_object_map(const struct drm_i915_gem_object *obj) |
| 2645 | { |
| 2646 | unsigned long n_pages = obj->base.size >> PAGE_SHIFT; |
| 2647 | struct sg_table *sgt = obj->pages; |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2648 | struct sgt_iter sgt_iter; |
| 2649 | struct page *page; |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2650 | struct page *stack_pages[32]; |
| 2651 | struct page **pages = stack_pages; |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2652 | unsigned long i = 0; |
| 2653 | void *addr; |
| 2654 | |
| 2655 | /* A single page can always be kmapped */ |
| 2656 | if (n_pages == 1) |
| 2657 | return kmap(sg_page(sgt->sgl)); |
| 2658 | |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2659 | if (n_pages > ARRAY_SIZE(stack_pages)) { |
| 2660 | /* Too big for stack -- allocate temporary array instead */ |
| 2661 | pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY); |
| 2662 | if (!pages) |
| 2663 | return NULL; |
| 2664 | } |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2665 | |
Dave Gordon | 85d1225 | 2016-05-20 11:54:06 +0100 | [diff] [blame] | 2666 | for_each_sgt_page(page, sgt_iter, sgt) |
| 2667 | pages[i++] = page; |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2668 | |
| 2669 | /* Check that we have the expected number of pages */ |
| 2670 | GEM_BUG_ON(i != n_pages); |
| 2671 | |
| 2672 | addr = vmap(pages, n_pages, 0, PAGE_KERNEL); |
| 2673 | |
Dave Gordon | b338fa4 | 2016-05-20 11:54:05 +0100 | [diff] [blame] | 2674 | if (pages != stack_pages) |
| 2675 | drm_free_large(pages); |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2676 | |
| 2677 | return addr; |
| 2678 | } |
| 2679 | |
| 2680 | /* get, pin, and map the pages of the object into kernel space */ |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2681 | void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj) |
| 2682 | { |
| 2683 | int ret; |
| 2684 | |
| 2685 | lockdep_assert_held(&obj->base.dev->struct_mutex); |
| 2686 | |
| 2687 | ret = i915_gem_object_get_pages(obj); |
| 2688 | if (ret) |
| 2689 | return ERR_PTR(ret); |
| 2690 | |
| 2691 | i915_gem_object_pin_pages(obj); |
| 2692 | |
Dave Gordon | dd6034c | 2016-05-20 11:54:04 +0100 | [diff] [blame] | 2693 | if (!obj->mapping) { |
| 2694 | obj->mapping = i915_gem_object_map(obj); |
| 2695 | if (!obj->mapping) { |
Chris Wilson | 0a798eb | 2016-04-08 12:11:11 +0100 | [diff] [blame] | 2696 | i915_gem_object_unpin_pages(obj); |
| 2697 | return ERR_PTR(-ENOMEM); |
| 2698 | } |
| 2699 | } |
| 2700 | |
| 2701 | return obj->mapping; |
| 2702 | } |
| 2703 | |
Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 2704 | void i915_vma_move_to_active(struct i915_vma *vma, |
John Harrison | b2af037 | 2015-05-29 17:43:50 +0100 | [diff] [blame] | 2705 | struct drm_i915_gem_request *req) |
Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 2706 | { |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2707 | struct drm_i915_gem_object *obj = vma->obj; |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 2708 | struct intel_engine_cs *engine; |
John Harrison | b2af037 | 2015-05-29 17:43:50 +0100 | [diff] [blame] | 2709 | |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 2710 | engine = i915_gem_request_get_engine(req); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2711 | |
| 2712 | /* Add a reference if we're newly entering the active list. */ |
| 2713 | if (obj->active == 0) |
| 2714 | drm_gem_object_reference(&obj->base); |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 2715 | obj->active |= intel_engine_flag(engine); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2716 | |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 2717 | list_move_tail(&obj->engine_list[engine->id], &engine->active_list); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 2718 | i915_gem_request_assign(&obj->last_read_req[engine->id], req); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2719 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 2720 | list_move_tail(&vma->vm_link, &vma->vm->active_list); |
Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 2721 | } |
| 2722 | |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2723 | static void |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2724 | i915_gem_object_retire__write(struct drm_i915_gem_object *obj) |
| 2725 | { |
Chris Wilson | d501b1d | 2016-04-13 17:35:02 +0100 | [diff] [blame] | 2726 | GEM_BUG_ON(obj->last_write_req == NULL); |
| 2727 | GEM_BUG_ON(!(obj->active & intel_engine_flag(obj->last_write_req->engine))); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2728 | |
| 2729 | i915_gem_request_assign(&obj->last_write_req, NULL); |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 2730 | intel_fb_obj_flush(obj, true, ORIGIN_CS); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2731 | } |
| 2732 | |
| 2733 | static void |
| 2734 | i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring) |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2735 | { |
Ben Widawsky | feb822c | 2013-12-06 14:10:51 -0800 | [diff] [blame] | 2736 | struct i915_vma *vma; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2737 | |
Chris Wilson | d501b1d | 2016-04-13 17:35:02 +0100 | [diff] [blame] | 2738 | GEM_BUG_ON(obj->last_read_req[ring] == NULL); |
| 2739 | GEM_BUG_ON(!(obj->active & (1 << ring))); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2740 | |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 2741 | list_del_init(&obj->engine_list[ring]); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2742 | i915_gem_request_assign(&obj->last_read_req[ring], NULL); |
| 2743 | |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 2744 | if (obj->last_write_req && obj->last_write_req->engine->id == ring) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2745 | i915_gem_object_retire__write(obj); |
| 2746 | |
| 2747 | obj->active &= ~(1 << ring); |
| 2748 | if (obj->active) |
| 2749 | return; |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 2750 | |
Chris Wilson | 6c24695 | 2015-07-27 10:26:26 +0100 | [diff] [blame] | 2751 | /* Bump our place on the bound list to keep it roughly in LRU order |
| 2752 | * so that we don't steal from recently used but inactive objects |
| 2753 | * (unless we are forced to ofc!) |
| 2754 | */ |
| 2755 | list_move_tail(&obj->global_list, |
| 2756 | &to_i915(obj->base.dev)->mm.bound_list); |
| 2757 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 2758 | list_for_each_entry(vma, &obj->vma_list, obj_link) { |
| 2759 | if (!list_empty(&vma->vm_link)) |
| 2760 | list_move_tail(&vma->vm_link, &vma->vm->inactive_list); |
Ben Widawsky | feb822c | 2013-12-06 14:10:51 -0800 | [diff] [blame] | 2761 | } |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2762 | |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 2763 | i915_gem_request_assign(&obj->last_fenced_req, NULL); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2764 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | c8725f3 | 2014-03-17 12:21:55 +0000 | [diff] [blame] | 2765 | } |
| 2766 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2767 | static int |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 2768 | i915_gem_init_seqno(struct drm_i915_private *dev_priv, u32 seqno) |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2769 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 2770 | struct intel_engine_cs *engine; |
Chris Wilson | 29dcb57 | 2016-04-07 07:29:13 +0100 | [diff] [blame] | 2771 | int ret; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2772 | |
Chris Wilson | 107f27a5 | 2012-12-10 13:56:17 +0200 | [diff] [blame] | 2773 | /* Carefully retire all requests without writing to the rings */ |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 2774 | for_each_engine(engine, dev_priv) { |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 2775 | ret = intel_engine_idle(engine); |
Chris Wilson | 107f27a5 | 2012-12-10 13:56:17 +0200 | [diff] [blame] | 2776 | if (ret) |
| 2777 | return ret; |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2778 | } |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 2779 | i915_gem_retire_requests(dev_priv); |
Chris Wilson | 107f27a5 | 2012-12-10 13:56:17 +0200 | [diff] [blame] | 2780 | |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 2781 | /* If the seqno wraps around, we need to clear the breadcrumb rbtree */ |
| 2782 | if (!i915_seqno_passed(seqno, dev_priv->next_seqno)) { |
Chris Wilson | c81d461 | 2016-07-01 17:23:25 +0100 | [diff] [blame] | 2783 | while (intel_kick_waiters(dev_priv) || |
| 2784 | intel_kick_signalers(dev_priv)) |
Chris Wilson | 688e6c7 | 2016-07-01 17:23:15 +0100 | [diff] [blame] | 2785 | yield(); |
| 2786 | } |
Chris Wilson | 107f27a5 | 2012-12-10 13:56:17 +0200 | [diff] [blame] | 2787 | |
| 2788 | /* Finally reset hw state */ |
Chris Wilson | 29dcb57 | 2016-04-07 07:29:13 +0100 | [diff] [blame] | 2789 | for_each_engine(engine, dev_priv) |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 2790 | intel_ring_init_seqno(engine, seqno); |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2791 | |
| 2792 | return 0; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2793 | } |
| 2794 | |
Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 2795 | int i915_gem_set_seqno(struct drm_device *dev, u32 seqno) |
| 2796 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 2797 | struct drm_i915_private *dev_priv = to_i915(dev); |
Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 2798 | int ret; |
| 2799 | |
| 2800 | if (seqno == 0) |
| 2801 | return -EINVAL; |
| 2802 | |
| 2803 | /* HWS page needs to be set less than what we |
| 2804 | * will inject to ring |
| 2805 | */ |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 2806 | ret = i915_gem_init_seqno(dev_priv, seqno - 1); |
Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 2807 | if (ret) |
| 2808 | return ret; |
| 2809 | |
| 2810 | /* Carefully set the last_seqno value so that wrap |
| 2811 | * detection still works |
| 2812 | */ |
| 2813 | dev_priv->next_seqno = seqno; |
| 2814 | dev_priv->last_seqno = seqno - 1; |
| 2815 | if (dev_priv->last_seqno == 0) |
| 2816 | dev_priv->last_seqno--; |
| 2817 | |
| 2818 | return 0; |
| 2819 | } |
| 2820 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2821 | int |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 2822 | i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno) |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2823 | { |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2824 | /* reserve 0 for non-seqno */ |
| 2825 | if (dev_priv->next_seqno == 0) { |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 2826 | int ret = i915_gem_init_seqno(dev_priv, 0); |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2827 | if (ret) |
| 2828 | return ret; |
| 2829 | |
| 2830 | dev_priv->next_seqno = 1; |
| 2831 | } |
| 2832 | |
Mika Kuoppala | f72b343 | 2012-12-10 15:41:48 +0200 | [diff] [blame] | 2833 | *seqno = dev_priv->last_seqno = dev_priv->next_seqno++; |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2834 | return 0; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2835 | } |
| 2836 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2837 | static void i915_gem_mark_busy(const struct intel_engine_cs *engine) |
| 2838 | { |
| 2839 | struct drm_i915_private *dev_priv = engine->i915; |
| 2840 | |
| 2841 | dev_priv->gt.active_engines |= intel_engine_flag(engine); |
| 2842 | if (dev_priv->gt.awake) |
| 2843 | return; |
| 2844 | |
| 2845 | intel_runtime_pm_get_noresume(dev_priv); |
| 2846 | dev_priv->gt.awake = true; |
| 2847 | |
| 2848 | i915_update_gfx_val(dev_priv); |
| 2849 | if (INTEL_GEN(dev_priv) >= 6) |
| 2850 | gen6_rps_busy(dev_priv); |
| 2851 | |
| 2852 | queue_delayed_work(dev_priv->wq, |
| 2853 | &dev_priv->gt.retire_work, |
| 2854 | round_jiffies_up_relative(HZ)); |
| 2855 | } |
| 2856 | |
John Harrison | bf7dc5b | 2015-05-29 17:43:24 +0100 | [diff] [blame] | 2857 | /* |
| 2858 | * NB: This function is not allowed to fail. Doing so would mean the the |
| 2859 | * request is not being tracked for completion but the work itself is |
| 2860 | * going to happen on the hardware. This would be a Bad Thing(tm). |
| 2861 | */ |
John Harrison | 7528987 | 2015-05-29 17:43:49 +0100 | [diff] [blame] | 2862 | void __i915_add_request(struct drm_i915_gem_request *request, |
John Harrison | 5b4a60c | 2015-05-29 17:43:34 +0100 | [diff] [blame] | 2863 | struct drm_i915_gem_object *obj, |
| 2864 | bool flush_caches) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2865 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 2866 | struct intel_engine_cs *engine; |
Oscar Mateo | 48e29f5 | 2014-07-24 17:04:29 +0100 | [diff] [blame] | 2867 | struct intel_ringbuffer *ringbuf; |
Nick Hoath | 6d3d827 | 2015-01-15 13:10:39 +0000 | [diff] [blame] | 2868 | u32 request_start; |
Chris Wilson | 0251a96 | 2016-04-28 09:56:47 +0100 | [diff] [blame] | 2869 | u32 reserved_tail; |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 2870 | int ret; |
| 2871 | |
Oscar Mateo | 48e29f5 | 2014-07-24 17:04:29 +0100 | [diff] [blame] | 2872 | if (WARN_ON(request == NULL)) |
John Harrison | bf7dc5b | 2015-05-29 17:43:24 +0100 | [diff] [blame] | 2873 | return; |
Oscar Mateo | 48e29f5 | 2014-07-24 17:04:29 +0100 | [diff] [blame] | 2874 | |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 2875 | engine = request->engine; |
John Harrison | 7528987 | 2015-05-29 17:43:49 +0100 | [diff] [blame] | 2876 | ringbuf = request->ringbuf; |
| 2877 | |
John Harrison | 29b1b41 | 2015-06-18 13:10:09 +0100 | [diff] [blame] | 2878 | /* |
| 2879 | * To ensure that this call will not fail, space for its emissions |
| 2880 | * should already have been reserved in the ring buffer. Let the ring |
| 2881 | * know that it is time to use that space up. |
| 2882 | */ |
Oscar Mateo | 48e29f5 | 2014-07-24 17:04:29 +0100 | [diff] [blame] | 2883 | request_start = intel_ring_get_tail(ringbuf); |
Chris Wilson | 0251a96 | 2016-04-28 09:56:47 +0100 | [diff] [blame] | 2884 | reserved_tail = request->reserved_space; |
| 2885 | request->reserved_space = 0; |
| 2886 | |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 2887 | /* |
| 2888 | * Emit any outstanding flushes - execbuf can fail to emit the flush |
| 2889 | * after having emitted the batchbuffer command. Hence we need to fix |
| 2890 | * things up similar to emitting the lazy request. The difference here |
| 2891 | * is that the flush _must_ happen before the next request, no matter |
| 2892 | * what. |
| 2893 | */ |
John Harrison | 5b4a60c | 2015-05-29 17:43:34 +0100 | [diff] [blame] | 2894 | if (flush_caches) { |
| 2895 | if (i915.enable_execlists) |
John Harrison | 4866d72 | 2015-05-29 17:43:55 +0100 | [diff] [blame] | 2896 | ret = logical_ring_flush_all_caches(request); |
John Harrison | 5b4a60c | 2015-05-29 17:43:34 +0100 | [diff] [blame] | 2897 | else |
John Harrison | 4866d72 | 2015-05-29 17:43:55 +0100 | [diff] [blame] | 2898 | ret = intel_ring_flush_all_caches(request); |
John Harrison | 5b4a60c | 2015-05-29 17:43:34 +0100 | [diff] [blame] | 2899 | /* Not allowed to fail! */ |
| 2900 | WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret); |
| 2901 | } |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 2902 | |
Chris Wilson | 7c90b7d | 2016-04-07 07:29:17 +0100 | [diff] [blame] | 2903 | trace_i915_gem_request_add(request); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2904 | |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 2905 | request->head = request_start; |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 2906 | |
| 2907 | /* Whilst this request exists, batch_obj will be on the |
| 2908 | * active_list, and so will hold the active reference. Only when this |
| 2909 | * request is retired will the the batch_obj be moved onto the |
| 2910 | * inactive_list and lose its active reference. Hence we do not need |
| 2911 | * to explicitly hold another reference here. |
| 2912 | */ |
Chris Wilson | 9a7e0c2 | 2013-08-26 19:50:54 -0300 | [diff] [blame] | 2913 | request->batch_obj = obj; |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 2914 | |
Chris Wilson | 7c90b7d | 2016-04-07 07:29:17 +0100 | [diff] [blame] | 2915 | /* Seal the request and mark it as pending execution. Note that |
| 2916 | * we may inspect this state, without holding any locks, during |
| 2917 | * hangcheck. Hence we apply the barrier to ensure that we do not |
| 2918 | * see a more recent value in the hws than we are tracking. |
| 2919 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2920 | request->emitted_jiffies = jiffies; |
Chris Wilson | 7c90b7d | 2016-04-07 07:29:17 +0100 | [diff] [blame] | 2921 | request->previous_seqno = engine->last_submitted_seqno; |
| 2922 | smp_store_mb(engine->last_submitted_seqno, request->seqno); |
| 2923 | list_add_tail(&request->list, &engine->request_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2924 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2925 | /* Record the position of the start of the request so that |
| 2926 | * should we detect the updated seqno part-way through the |
| 2927 | * GPU processing the request, we never over-estimate the |
| 2928 | * position of the head. |
| 2929 | */ |
| 2930 | request->postfix = intel_ring_get_tail(ringbuf); |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2931 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2932 | if (i915.enable_execlists) |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 2933 | ret = engine->emit_request(request); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2934 | else { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 2935 | ret = engine->add_request(request); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2936 | |
| 2937 | request->tail = intel_ring_get_tail(ringbuf); |
| 2938 | } |
| 2939 | /* Not allowed to fail! */ |
| 2940 | WARN(ret, "emit|add_request failed: %d!\n", ret); |
John Harrison | 29b1b41 | 2015-06-18 13:10:09 +0100 | [diff] [blame] | 2941 | /* Sanity check that the reserved size was large enough. */ |
Chris Wilson | 0251a96 | 2016-04-28 09:56:47 +0100 | [diff] [blame] | 2942 | ret = intel_ring_get_tail(ringbuf) - request_start; |
| 2943 | if (ret < 0) |
| 2944 | ret += ringbuf->size; |
| 2945 | WARN_ONCE(ret > reserved_tail, |
| 2946 | "Not enough space reserved (%d bytes) " |
| 2947 | "for adding the request (%d bytes)\n", |
| 2948 | reserved_tail, ret); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 2949 | |
| 2950 | i915_gem_mark_busy(engine); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2951 | } |
| 2952 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2953 | static bool i915_context_is_banned(const struct i915_gem_context *ctx) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2954 | { |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2955 | unsigned long elapsed; |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2956 | |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2957 | if (ctx->hang_stats.banned) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2958 | return true; |
| 2959 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2960 | elapsed = get_seconds() - ctx->hang_stats.guilty_ts; |
Chris Wilson | 676fa57 | 2014-12-24 08:13:39 -0800 | [diff] [blame] | 2961 | if (ctx->hang_stats.ban_period_seconds && |
| 2962 | elapsed <= ctx->hang_stats.ban_period_seconds) { |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2963 | DRM_DEBUG("context hanging too fast, banning!\n"); |
| 2964 | return true; |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2965 | } |
| 2966 | |
| 2967 | return false; |
| 2968 | } |
| 2969 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2970 | static void i915_set_reset_status(struct i915_gem_context *ctx, |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2971 | const bool guilty) |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2972 | { |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2973 | struct i915_ctx_hang_stats *hs = &ctx->hang_stats; |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2974 | |
| 2975 | if (guilty) { |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 2976 | hs->banned = i915_context_is_banned(ctx); |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2977 | hs->batch_active++; |
| 2978 | hs->guilty_ts = get_seconds(); |
| 2979 | } else { |
| 2980 | hs->batch_pending++; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2981 | } |
| 2982 | } |
| 2983 | |
John Harrison | abfe262 | 2014-11-24 18:49:24 +0000 | [diff] [blame] | 2984 | void i915_gem_request_free(struct kref *req_ref) |
| 2985 | { |
| 2986 | struct drm_i915_gem_request *req = container_of(req_ref, |
| 2987 | typeof(*req), ref); |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 2988 | kmem_cache_free(req->i915->requests, req); |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 2989 | } |
| 2990 | |
Dave Gordon | 2682708 | 2016-01-19 19:02:53 +0000 | [diff] [blame] | 2991 | static inline int |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 2992 | __i915_gem_request_alloc(struct intel_engine_cs *engine, |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 2993 | struct i915_gem_context *ctx, |
Dave Gordon | 2682708 | 2016-01-19 19:02:53 +0000 | [diff] [blame] | 2994 | struct drm_i915_gem_request **req_out) |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2995 | { |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 2996 | struct drm_i915_private *dev_priv = engine->i915; |
Chris Wilson | 299259a | 2016-04-13 17:35:06 +0100 | [diff] [blame] | 2997 | unsigned reset_counter = i915_reset_counter(&dev_priv->gpu_error); |
Daniel Vetter | eed29a5 | 2015-05-21 14:21:25 +0200 | [diff] [blame] | 2998 | struct drm_i915_gem_request *req; |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2999 | int ret; |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 3000 | |
John Harrison | 217e46b | 2015-05-29 17:43:29 +0100 | [diff] [blame] | 3001 | if (!req_out) |
| 3002 | return -EINVAL; |
| 3003 | |
John Harrison | bccca49 | 2015-05-29 17:44:11 +0100 | [diff] [blame] | 3004 | *req_out = NULL; |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 3005 | |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 3006 | /* ABI: Before userspace accesses the GPU (e.g. execbuffer), report |
| 3007 | * EIO if the GPU is already wedged, or EAGAIN to drop the struct_mutex |
| 3008 | * and restart. |
| 3009 | */ |
| 3010 | ret = i915_gem_check_wedge(reset_counter, dev_priv->mm.interruptible); |
Chris Wilson | 299259a | 2016-04-13 17:35:06 +0100 | [diff] [blame] | 3011 | if (ret) |
| 3012 | return ret; |
| 3013 | |
Daniel Vetter | eed29a5 | 2015-05-21 14:21:25 +0200 | [diff] [blame] | 3014 | req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL); |
| 3015 | if (req == NULL) |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 3016 | return -ENOMEM; |
| 3017 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3018 | ret = i915_gem_get_seqno(engine->i915, &req->seqno); |
Chris Wilson | 9a0c1e2 | 2015-05-21 21:01:45 +0100 | [diff] [blame] | 3019 | if (ret) |
| 3020 | goto err; |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 3021 | |
John Harrison | 40e895c | 2015-05-29 17:43:26 +0100 | [diff] [blame] | 3022 | kref_init(&req->ref); |
| 3023 | req->i915 = dev_priv; |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 3024 | req->engine = engine; |
John Harrison | 40e895c | 2015-05-29 17:43:26 +0100 | [diff] [blame] | 3025 | req->ctx = ctx; |
| 3026 | i915_gem_context_reference(req->ctx); |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 3027 | |
John Harrison | 29b1b41 | 2015-06-18 13:10:09 +0100 | [diff] [blame] | 3028 | /* |
| 3029 | * Reserve space in the ring buffer for all the commands required to |
| 3030 | * eventually emit this request. This is to guarantee that the |
| 3031 | * i915_add_request() call can't fail. Note that the reserve may need |
| 3032 | * to be redone if the request is not actually submitted straight |
| 3033 | * away, e.g. because a GPU scheduler has deferred it. |
John Harrison | 29b1b41 | 2015-06-18 13:10:09 +0100 | [diff] [blame] | 3034 | */ |
Chris Wilson | 0251a96 | 2016-04-28 09:56:47 +0100 | [diff] [blame] | 3035 | req->reserved_space = MIN_SPACE_FOR_ADD_REQUEST; |
Chris Wilson | bfa0120 | 2016-04-28 09:56:48 +0100 | [diff] [blame] | 3036 | |
John Harrison | ccd98fe | 2015-05-29 17:44:09 +0100 | [diff] [blame] | 3037 | if (i915.enable_execlists) |
Chris Wilson | bfa0120 | 2016-04-28 09:56:48 +0100 | [diff] [blame] | 3038 | ret = intel_logical_ring_alloc_request_extras(req); |
John Harrison | ccd98fe | 2015-05-29 17:44:09 +0100 | [diff] [blame] | 3039 | else |
Chris Wilson | bfa0120 | 2016-04-28 09:56:48 +0100 | [diff] [blame] | 3040 | ret = intel_ring_alloc_request_extras(req); |
| 3041 | if (ret) |
| 3042 | goto err_ctx; |
John Harrison | 29b1b41 | 2015-06-18 13:10:09 +0100 | [diff] [blame] | 3043 | |
John Harrison | bccca49 | 2015-05-29 17:44:11 +0100 | [diff] [blame] | 3044 | *req_out = req; |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 3045 | return 0; |
Chris Wilson | 9a0c1e2 | 2015-05-21 21:01:45 +0100 | [diff] [blame] | 3046 | |
Chris Wilson | bfa0120 | 2016-04-28 09:56:48 +0100 | [diff] [blame] | 3047 | err_ctx: |
| 3048 | i915_gem_context_unreference(ctx); |
Chris Wilson | 9a0c1e2 | 2015-05-21 21:01:45 +0100 | [diff] [blame] | 3049 | err: |
| 3050 | kmem_cache_free(dev_priv->requests, req); |
| 3051 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3052 | } |
| 3053 | |
Dave Gordon | 2682708 | 2016-01-19 19:02:53 +0000 | [diff] [blame] | 3054 | /** |
| 3055 | * i915_gem_request_alloc - allocate a request structure |
| 3056 | * |
| 3057 | * @engine: engine that we wish to issue the request on. |
| 3058 | * @ctx: context that the request will be associated with. |
| 3059 | * This can be NULL if the request is not directly related to |
| 3060 | * any specific user context, in which case this function will |
| 3061 | * choose an appropriate context to use. |
| 3062 | * |
| 3063 | * Returns a pointer to the allocated request if successful, |
| 3064 | * or an error code if not. |
| 3065 | */ |
| 3066 | struct drm_i915_gem_request * |
| 3067 | i915_gem_request_alloc(struct intel_engine_cs *engine, |
Chris Wilson | e2efd13 | 2016-05-24 14:53:34 +0100 | [diff] [blame] | 3068 | struct i915_gem_context *ctx) |
Dave Gordon | 2682708 | 2016-01-19 19:02:53 +0000 | [diff] [blame] | 3069 | { |
| 3070 | struct drm_i915_gem_request *req; |
| 3071 | int err; |
| 3072 | |
| 3073 | if (ctx == NULL) |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3074 | ctx = engine->i915->kernel_context; |
Dave Gordon | 2682708 | 2016-01-19 19:02:53 +0000 | [diff] [blame] | 3075 | err = __i915_gem_request_alloc(engine, ctx, &req); |
| 3076 | return err ? ERR_PTR(err) : req; |
| 3077 | } |
| 3078 | |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 3079 | struct drm_i915_gem_request * |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3080 | i915_gem_find_active_request(struct intel_engine_cs *engine) |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 3081 | { |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 3082 | struct drm_i915_gem_request *request; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 3083 | |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 3084 | /* We are called by the error capture and reset at a random |
| 3085 | * point in time. In particular, note that neither is crucially |
| 3086 | * ordered with an interrupt. After a hang, the GPU is dead and we |
| 3087 | * assume that no more writes can happen (we waited long enough for |
| 3088 | * all writes that were in transaction to be flushed) - adding an |
| 3089 | * extra delay for a recent interrupt is pointless. Hence, we do |
| 3090 | * not need an engine->irq_seqno_barrier() before the seqno reads. |
| 3091 | */ |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3092 | list_for_each_entry(request, &engine->request_list, list) { |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 3093 | if (i915_gem_request_completed(request)) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 3094 | continue; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 3095 | |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 3096 | return request; |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 3097 | } |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 3098 | |
| 3099 | return NULL; |
| 3100 | } |
| 3101 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 3102 | static void i915_gem_reset_engine_status(struct intel_engine_cs *engine) |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 3103 | { |
| 3104 | struct drm_i915_gem_request *request; |
| 3105 | bool ring_hung; |
| 3106 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3107 | request = i915_gem_find_active_request(engine); |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 3108 | if (request == NULL) |
| 3109 | return; |
| 3110 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3111 | ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG; |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 3112 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 3113 | i915_set_reset_status(request->ctx, ring_hung); |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3114 | list_for_each_entry_continue(request, &engine->request_list, list) |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 3115 | i915_set_reset_status(request->ctx, false); |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 3116 | } |
| 3117 | |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 3118 | static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 3119 | { |
Chris Wilson | 608c1a5 | 2015-09-03 13:01:40 +0100 | [diff] [blame] | 3120 | struct intel_ringbuffer *buffer; |
| 3121 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3122 | while (!list_empty(&engine->active_list)) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3123 | struct drm_i915_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3124 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3125 | obj = list_first_entry(&engine->active_list, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3126 | struct drm_i915_gem_object, |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 3127 | engine_list[engine->id]); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3128 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3129 | i915_gem_object_retire__read(obj, engine->id); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3130 | } |
Ben Widawsky | 1d62bee | 2014-01-01 10:15:13 -0800 | [diff] [blame] | 3131 | |
| 3132 | /* |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 3133 | * Clear the execlists queue up before freeing the requests, as those |
| 3134 | * are the ones that keep the context and ringbuffer backing objects |
| 3135 | * pinned in place. |
| 3136 | */ |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 3137 | |
Tomas Elf | 7de1691a | 2015-10-19 16:32:32 +0100 | [diff] [blame] | 3138 | if (i915.enable_execlists) { |
Tvrtko Ursulin | 27af5ee | 2016-04-04 12:11:56 +0100 | [diff] [blame] | 3139 | /* Ensure irq handler finishes or is cancelled. */ |
| 3140 | tasklet_kill(&engine->irq_tasklet); |
Mika Kuoppala | 1197b4f | 2015-01-13 11:32:24 +0200 | [diff] [blame] | 3141 | |
Tvrtko Ursulin | e39d42f | 2016-04-28 09:56:58 +0100 | [diff] [blame] | 3142 | intel_execlists_cancel_requests(engine); |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 3143 | } |
| 3144 | |
| 3145 | /* |
Ben Widawsky | 1d62bee | 2014-01-01 10:15:13 -0800 | [diff] [blame] | 3146 | * We must free the requests after all the corresponding objects have |
| 3147 | * been moved off active lists. Which is the same order as the normal |
| 3148 | * retire_requests function does. This is important if object hold |
| 3149 | * implicit references on things like e.g. ppgtt address spaces through |
| 3150 | * the request. |
| 3151 | */ |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3152 | while (!list_empty(&engine->request_list)) { |
Ben Widawsky | 1d62bee | 2014-01-01 10:15:13 -0800 | [diff] [blame] | 3153 | struct drm_i915_gem_request *request; |
| 3154 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3155 | request = list_first_entry(&engine->request_list, |
Ben Widawsky | 1d62bee | 2014-01-01 10:15:13 -0800 | [diff] [blame] | 3156 | struct drm_i915_gem_request, |
| 3157 | list); |
| 3158 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3159 | i915_gem_request_retire(request); |
Ben Widawsky | 1d62bee | 2014-01-01 10:15:13 -0800 | [diff] [blame] | 3160 | } |
Chris Wilson | 608c1a5 | 2015-09-03 13:01:40 +0100 | [diff] [blame] | 3161 | |
| 3162 | /* Having flushed all requests from all queues, we know that all |
| 3163 | * ringbuffers must now be empty. However, since we do not reclaim |
| 3164 | * all space when retiring the request (to prevent HEADs colliding |
| 3165 | * with rapid ringbuffer wraparound) the amount of available space |
| 3166 | * upon reset is less than when we start. Do one more pass over |
| 3167 | * all the ringbuffers to reset last_retired_head. |
| 3168 | */ |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3169 | list_for_each_entry(buffer, &engine->buffers, link) { |
Chris Wilson | 608c1a5 | 2015-09-03 13:01:40 +0100 | [diff] [blame] | 3170 | buffer->last_retired_head = buffer->tail; |
| 3171 | intel_ring_update_space(buffer); |
| 3172 | } |
Chris Wilson | 2ed53a9 | 2016-04-07 07:29:11 +0100 | [diff] [blame] | 3173 | |
| 3174 | intel_ring_init_seqno(engine, engine->last_submitted_seqno); |
Chris Wilson | b06bc7e | 2016-07-13 09:10:31 +0100 | [diff] [blame] | 3175 | |
| 3176 | engine->i915->gt.active_engines &= ~intel_engine_flag(engine); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3177 | } |
| 3178 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 3179 | void i915_gem_reset(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3180 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3181 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 3182 | struct intel_engine_cs *engine; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3183 | |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 3184 | /* |
| 3185 | * Before we free the objects from the requests, we need to inspect |
| 3186 | * them for finding the guilty party. As the requests only borrow |
| 3187 | * their reference to the objects, the inspection must be done first. |
| 3188 | */ |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 3189 | for_each_engine(engine, dev_priv) |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 3190 | i915_gem_reset_engine_status(engine); |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 3191 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 3192 | for_each_engine(engine, dev_priv) |
Chris Wilson | 7b4d3a1 | 2016-07-04 08:08:37 +0100 | [diff] [blame] | 3193 | i915_gem_reset_engine_cleanup(engine); |
Chris Wilson | b06bc7e | 2016-07-13 09:10:31 +0100 | [diff] [blame] | 3194 | mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0); |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 3195 | |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 3196 | i915_gem_context_reset(dev); |
| 3197 | |
Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 3198 | i915_gem_restore_fences(dev); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3199 | |
| 3200 | WARN_ON(i915_verify_lists(dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3201 | } |
| 3202 | |
| 3203 | /** |
| 3204 | * This function clears the request list as sequence numbers are passed. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3205 | * @engine: engine to retire requests on |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3206 | */ |
Chris Wilson | 1cf0ba1 | 2014-05-05 09:07:33 +0100 | [diff] [blame] | 3207 | void |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3208 | i915_gem_retire_requests_ring(struct intel_engine_cs *engine) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3209 | { |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3210 | WARN_ON(i915_verify_lists(engine->dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3211 | |
Chris Wilson | 832a3aa | 2015-03-18 18:19:22 +0000 | [diff] [blame] | 3212 | /* Retire requests first as we use it above for the early return. |
| 3213 | * If we retire requests last, we may use a later seqno and so clear |
| 3214 | * the requests lists without clearing the active list, leading to |
| 3215 | * confusion. |
Chris Wilson | e910303 | 2014-01-07 11:45:14 +0000 | [diff] [blame] | 3216 | */ |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3217 | while (!list_empty(&engine->request_list)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3218 | struct drm_i915_gem_request *request; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3219 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3220 | request = list_first_entry(&engine->request_list, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3221 | struct drm_i915_gem_request, |
| 3222 | list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3223 | |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 3224 | if (!i915_gem_request_completed(request)) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3225 | break; |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 3226 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3227 | i915_gem_request_retire(request); |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 3228 | } |
| 3229 | |
Chris Wilson | 832a3aa | 2015-03-18 18:19:22 +0000 | [diff] [blame] | 3230 | /* Move any buffers on the active list that are no longer referenced |
| 3231 | * by the ringbuffer to the flushing/inactive lists as appropriate, |
| 3232 | * before we free the context associated with the requests. |
| 3233 | */ |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3234 | while (!list_empty(&engine->active_list)) { |
Chris Wilson | 832a3aa | 2015-03-18 18:19:22 +0000 | [diff] [blame] | 3235 | struct drm_i915_gem_object *obj; |
| 3236 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3237 | obj = list_first_entry(&engine->active_list, |
| 3238 | struct drm_i915_gem_object, |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 3239 | engine_list[engine->id]); |
Chris Wilson | 832a3aa | 2015-03-18 18:19:22 +0000 | [diff] [blame] | 3240 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3241 | if (!list_empty(&obj->last_read_req[engine->id]->list)) |
Chris Wilson | 832a3aa | 2015-03-18 18:19:22 +0000 | [diff] [blame] | 3242 | break; |
| 3243 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3244 | i915_gem_object_retire__read(obj, engine->id); |
Chris Wilson | 832a3aa | 2015-03-18 18:19:22 +0000 | [diff] [blame] | 3245 | } |
| 3246 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 3247 | WARN_ON(i915_verify_lists(engine->dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3248 | } |
| 3249 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3250 | void i915_gem_retire_requests(struct drm_i915_private *dev_priv) |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 3251 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 3252 | struct intel_engine_cs *engine; |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3253 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 3254 | lockdep_assert_held(&dev_priv->drm.struct_mutex); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3255 | |
| 3256 | if (dev_priv->gt.active_engines == 0) |
| 3257 | return; |
| 3258 | |
| 3259 | GEM_BUG_ON(!dev_priv->gt.awake); |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 3260 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 3261 | for_each_engine(engine, dev_priv) { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 3262 | i915_gem_retire_requests_ring(engine); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3263 | if (list_empty(&engine->request_list)) |
| 3264 | dev_priv->gt.active_engines &= ~intel_engine_flag(engine); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3265 | } |
| 3266 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3267 | if (dev_priv->gt.active_engines == 0) |
Chris Wilson | 1b51bce | 2016-07-04 08:08:32 +0100 | [diff] [blame] | 3268 | queue_delayed_work(dev_priv->wq, |
| 3269 | &dev_priv->gt.idle_work, |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3270 | msecs_to_jiffies(100)); |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 3271 | } |
| 3272 | |
Daniel Vetter | 75ef9da | 2010-08-21 00:25:16 +0200 | [diff] [blame] | 3273 | static void |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3274 | i915_gem_retire_work_handler(struct work_struct *work) |
| 3275 | { |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3276 | struct drm_i915_private *dev_priv = |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3277 | container_of(work, typeof(*dev_priv), gt.retire_work.work); |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 3278 | struct drm_device *dev = &dev_priv->drm; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3279 | |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 3280 | /* Come back later if the device is busy... */ |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3281 | if (mutex_trylock(&dev->struct_mutex)) { |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3282 | i915_gem_retire_requests(dev_priv); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3283 | mutex_unlock(&dev->struct_mutex); |
| 3284 | } |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3285 | |
| 3286 | /* Keep the retire handler running until we are finally idle. |
| 3287 | * We do not need to do this test under locking as in the worst-case |
| 3288 | * we queue the retire worker once too often. |
| 3289 | */ |
Chris Wilson | b1379d4 | 2016-07-05 08:54:36 +0100 | [diff] [blame] | 3290 | if (READ_ONCE(dev_priv->gt.awake)) |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3291 | queue_delayed_work(dev_priv->wq, |
| 3292 | &dev_priv->gt.retire_work, |
Chris Wilson | bcb4508 | 2012-10-05 17:02:57 +0100 | [diff] [blame] | 3293 | round_jiffies_up_relative(HZ)); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3294 | } |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 3295 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 3296 | static void |
| 3297 | i915_gem_idle_work_handler(struct work_struct *work) |
| 3298 | { |
| 3299 | struct drm_i915_private *dev_priv = |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3300 | container_of(work, typeof(*dev_priv), gt.idle_work.work); |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 3301 | struct drm_device *dev = &dev_priv->drm; |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 3302 | struct intel_engine_cs *engine; |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3303 | unsigned int stuck_engines; |
| 3304 | bool rearm_hangcheck; |
| 3305 | |
| 3306 | if (!READ_ONCE(dev_priv->gt.awake)) |
| 3307 | return; |
| 3308 | |
| 3309 | if (READ_ONCE(dev_priv->gt.active_engines)) |
| 3310 | return; |
| 3311 | |
| 3312 | rearm_hangcheck = |
| 3313 | cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work); |
| 3314 | |
| 3315 | if (!mutex_trylock(&dev->struct_mutex)) { |
| 3316 | /* Currently busy, come back later */ |
| 3317 | mod_delayed_work(dev_priv->wq, |
| 3318 | &dev_priv->gt.idle_work, |
| 3319 | msecs_to_jiffies(50)); |
| 3320 | goto out_rearm; |
| 3321 | } |
| 3322 | |
| 3323 | if (dev_priv->gt.active_engines) |
| 3324 | goto out_unlock; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 3325 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 3326 | for_each_engine(engine, dev_priv) |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3327 | i915_gem_batch_pool_fini(&engine->batch_pool); |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 3328 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3329 | GEM_BUG_ON(!dev_priv->gt.awake); |
| 3330 | dev_priv->gt.awake = false; |
| 3331 | rearm_hangcheck = false; |
Daniel Vetter | 30ecad7 | 2015-12-09 09:29:36 +0100 | [diff] [blame] | 3332 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3333 | stuck_engines = intel_kick_waiters(dev_priv); |
| 3334 | if (unlikely(stuck_engines)) { |
| 3335 | DRM_DEBUG_DRIVER("kicked stuck waiters...missed irq\n"); |
| 3336 | dev_priv->gpu_error.missed_irq_rings |= stuck_engines; |
| 3337 | } |
Chris Wilson | 35c9418 | 2015-04-07 16:20:37 +0100 | [diff] [blame] | 3338 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3339 | if (INTEL_GEN(dev_priv) >= 6) |
| 3340 | gen6_rps_idle(dev_priv); |
| 3341 | intel_runtime_pm_put(dev_priv); |
| 3342 | out_unlock: |
| 3343 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 35c9418 | 2015-04-07 16:20:37 +0100 | [diff] [blame] | 3344 | |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 3345 | out_rearm: |
| 3346 | if (rearm_hangcheck) { |
| 3347 | GEM_BUG_ON(!dev_priv->gt.awake); |
| 3348 | i915_queue_hangcheck(dev_priv); |
Chris Wilson | 35c9418 | 2015-04-07 16:20:37 +0100 | [diff] [blame] | 3349 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3350 | } |
| 3351 | |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 3352 | /** |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 3353 | * Ensures that an object will eventually get non-busy by flushing any required |
| 3354 | * write domains, emitting any outstanding lazy request and retiring and |
| 3355 | * completed requests. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3356 | * @obj: object to flush |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 3357 | */ |
| 3358 | static int |
| 3359 | i915_gem_object_flush_active(struct drm_i915_gem_object *obj) |
| 3360 | { |
John Harrison | a5ac0f9 | 2015-05-29 17:44:15 +0100 | [diff] [blame] | 3361 | int i; |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 3362 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3363 | if (!obj->active) |
| 3364 | return 0; |
John Harrison | 41c5241 | 2014-11-24 18:49:43 +0000 | [diff] [blame] | 3365 | |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 3366 | for (i = 0; i < I915_NUM_ENGINES; i++) { |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3367 | struct drm_i915_gem_request *req; |
| 3368 | |
| 3369 | req = obj->last_read_req[i]; |
| 3370 | if (req == NULL) |
| 3371 | continue; |
| 3372 | |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 3373 | if (i915_gem_request_completed(req)) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3374 | i915_gem_object_retire__read(obj, i); |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 3375 | } |
| 3376 | |
| 3377 | return 0; |
| 3378 | } |
| 3379 | |
| 3380 | /** |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3381 | * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3382 | * @dev: drm device pointer |
| 3383 | * @data: ioctl data blob |
| 3384 | * @file: drm file pointer |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3385 | * |
| 3386 | * Returns 0 if successful, else an error is returned with the remaining time in |
| 3387 | * the timeout parameter. |
| 3388 | * -ETIME: object is still busy after timeout |
| 3389 | * -ERESTARTSYS: signal interrupted the wait |
| 3390 | * -ENONENT: object doesn't exist |
| 3391 | * Also possible, but rare: |
| 3392 | * -EAGAIN: GPU wedged |
| 3393 | * -ENOMEM: damn |
| 3394 | * -ENODEV: Internal IRQ fail |
| 3395 | * -E?: The add request failed |
| 3396 | * |
| 3397 | * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any |
| 3398 | * non-zero timeout parameter the wait ioctl will wait for the given number of |
| 3399 | * nanoseconds on an object becoming unbusy. Since the wait itself does so |
| 3400 | * without holding struct_mutex the object may become re-busied before this |
| 3401 | * function completes. A similar but shorter * race condition exists in the busy |
| 3402 | * ioctl |
| 3403 | */ |
| 3404 | int |
| 3405 | i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file) |
| 3406 | { |
| 3407 | struct drm_i915_gem_wait *args = data; |
| 3408 | struct drm_i915_gem_object *obj; |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 3409 | struct drm_i915_gem_request *req[I915_NUM_ENGINES]; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3410 | int i, n = 0; |
| 3411 | int ret; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3412 | |
Daniel Vetter | 11b5d51 | 2014-09-29 15:31:26 +0200 | [diff] [blame] | 3413 | if (args->flags != 0) |
| 3414 | return -EINVAL; |
| 3415 | |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3416 | ret = i915_mutex_lock_interruptible(dev); |
| 3417 | if (ret) |
| 3418 | return ret; |
| 3419 | |
Chris Wilson | a8ad0bd | 2016-05-09 11:04:54 +0100 | [diff] [blame] | 3420 | obj = to_intel_bo(drm_gem_object_lookup(file, args->bo_handle)); |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3421 | if (&obj->base == NULL) { |
| 3422 | mutex_unlock(&dev->struct_mutex); |
| 3423 | return -ENOENT; |
| 3424 | } |
| 3425 | |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 3426 | /* Need to make sure the object gets inactive eventually. */ |
| 3427 | ret = i915_gem_object_flush_active(obj); |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3428 | if (ret) |
| 3429 | goto out; |
| 3430 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3431 | if (!obj->active) |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 3432 | goto out; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3433 | |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3434 | /* Do this after OLR check to make sure we make forward progress polling |
Chris Wilson | 762e458 | 2015-03-04 18:09:26 +0000 | [diff] [blame] | 3435 | * on this IOCTL with a timeout == 0 (like busy ioctl) |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3436 | */ |
Chris Wilson | 762e458 | 2015-03-04 18:09:26 +0000 | [diff] [blame] | 3437 | if (args->timeout_ns == 0) { |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3438 | ret = -ETIME; |
| 3439 | goto out; |
| 3440 | } |
| 3441 | |
| 3442 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3443 | |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 3444 | for (i = 0; i < I915_NUM_ENGINES; i++) { |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3445 | if (obj->last_read_req[i] == NULL) |
| 3446 | continue; |
| 3447 | |
| 3448 | req[n++] = i915_gem_request_reference(obj->last_read_req[i]); |
| 3449 | } |
| 3450 | |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3451 | mutex_unlock(&dev->struct_mutex); |
| 3452 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3453 | for (i = 0; i < n; i++) { |
| 3454 | if (ret == 0) |
Chris Wilson | 299259a | 2016-04-13 17:35:06 +0100 | [diff] [blame] | 3455 | ret = __i915_wait_request(req[i], true, |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3456 | args->timeout_ns > 0 ? &args->timeout_ns : NULL, |
Chris Wilson | b6aa087 | 2015-12-02 09:13:46 +0000 | [diff] [blame] | 3457 | to_rps_client(file)); |
Chris Wilson | 73db04c | 2016-04-28 09:56:55 +0100 | [diff] [blame] | 3458 | i915_gem_request_unreference(req[i]); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3459 | } |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 3460 | return ret; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3461 | |
| 3462 | out: |
| 3463 | drm_gem_object_unreference(&obj->base); |
| 3464 | mutex_unlock(&dev->struct_mutex); |
| 3465 | return ret; |
| 3466 | } |
| 3467 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3468 | static int |
| 3469 | __i915_gem_object_sync(struct drm_i915_gem_object *obj, |
| 3470 | struct intel_engine_cs *to, |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3471 | struct drm_i915_gem_request *from_req, |
| 3472 | struct drm_i915_gem_request **to_req) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3473 | { |
| 3474 | struct intel_engine_cs *from; |
| 3475 | int ret; |
| 3476 | |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 3477 | from = i915_gem_request_get_engine(from_req); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3478 | if (to == from) |
| 3479 | return 0; |
| 3480 | |
Chris Wilson | f69a02c | 2016-07-01 17:23:16 +0100 | [diff] [blame] | 3481 | if (i915_gem_request_completed(from_req)) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3482 | return 0; |
| 3483 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 3484 | if (!i915_semaphore_is_enabled(to_i915(obj->base.dev))) { |
Chris Wilson | a6f766f | 2015-04-27 13:41:20 +0100 | [diff] [blame] | 3485 | struct drm_i915_private *i915 = to_i915(obj->base.dev); |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3486 | ret = __i915_wait_request(from_req, |
Chris Wilson | a6f766f | 2015-04-27 13:41:20 +0100 | [diff] [blame] | 3487 | i915->mm.interruptible, |
| 3488 | NULL, |
| 3489 | &i915->rps.semaphores); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3490 | if (ret) |
| 3491 | return ret; |
| 3492 | |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3493 | i915_gem_object_retire_request(obj, from_req); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3494 | } else { |
| 3495 | int idx = intel_ring_sync_index(from, to); |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3496 | u32 seqno = i915_gem_request_get_seqno(from_req); |
| 3497 | |
| 3498 | WARN_ON(!to_req); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3499 | |
| 3500 | if (seqno <= from->semaphore.sync_seqno[idx]) |
| 3501 | return 0; |
| 3502 | |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3503 | if (*to_req == NULL) { |
Dave Gordon | 2682708 | 2016-01-19 19:02:53 +0000 | [diff] [blame] | 3504 | struct drm_i915_gem_request *req; |
| 3505 | |
| 3506 | req = i915_gem_request_alloc(to, NULL); |
| 3507 | if (IS_ERR(req)) |
| 3508 | return PTR_ERR(req); |
| 3509 | |
| 3510 | *to_req = req; |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3511 | } |
| 3512 | |
John Harrison | 599d924 | 2015-05-29 17:44:04 +0100 | [diff] [blame] | 3513 | trace_i915_gem_ring_sync_to(*to_req, from, from_req); |
| 3514 | ret = to->semaphore.sync_to(*to_req, from, seqno); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3515 | if (ret) |
| 3516 | return ret; |
| 3517 | |
| 3518 | /* We use last_read_req because sync_to() |
| 3519 | * might have just caused seqno wrap under |
| 3520 | * the radar. |
| 3521 | */ |
| 3522 | from->semaphore.sync_seqno[idx] = |
| 3523 | i915_gem_request_get_seqno(obj->last_read_req[from->id]); |
| 3524 | } |
| 3525 | |
| 3526 | return 0; |
| 3527 | } |
| 3528 | |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3529 | /** |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 3530 | * i915_gem_object_sync - sync an object to a ring. |
| 3531 | * |
| 3532 | * @obj: object which may be in use on another ring. |
| 3533 | * @to: ring we wish to use the object on. May be NULL. |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3534 | * @to_req: request we wish to use the object for. See below. |
| 3535 | * This will be allocated and returned if a request is |
| 3536 | * required but not passed in. |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 3537 | * |
| 3538 | * This code is meant to abstract object synchronization with the GPU. |
| 3539 | * Calling with NULL implies synchronizing the object with the CPU |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3540 | * rather than a particular GPU ring. Conceptually we serialise writes |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3541 | * between engines inside the GPU. We only allow one engine to write |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3542 | * into a buffer at any time, but multiple readers. To ensure each has |
| 3543 | * a coherent view of memory, we must: |
| 3544 | * |
| 3545 | * - If there is an outstanding write request to the object, the new |
| 3546 | * request must wait for it to complete (either CPU or in hw, requests |
| 3547 | * on the same ring will be naturally ordered). |
| 3548 | * |
| 3549 | * - If we are a write request (pending_write_domain is set), the new |
| 3550 | * request must wait for outstanding read requests to complete. |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 3551 | * |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3552 | * For CPU synchronisation (NULL to) no request is required. For syncing with |
| 3553 | * rings to_req must be non-NULL. However, a request does not have to be |
| 3554 | * pre-allocated. If *to_req is NULL and sync commands will be emitted then a |
| 3555 | * request will be allocated automatically and returned through *to_req. Note |
| 3556 | * that it is not guaranteed that commands will be emitted (because the system |
| 3557 | * might already be idle). Hence there is no need to create a request that |
| 3558 | * might never have any work submitted. Note further that if a request is |
| 3559 | * returned in *to_req, it is the responsibility of the caller to submit |
| 3560 | * that request (after potentially adding more work to it). |
| 3561 | * |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 3562 | * Returns 0 if successful, else propagates up the lower layer error. |
| 3563 | */ |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3564 | int |
| 3565 | i915_gem_object_sync(struct drm_i915_gem_object *obj, |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3566 | struct intel_engine_cs *to, |
| 3567 | struct drm_i915_gem_request **to_req) |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3568 | { |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3569 | const bool readonly = obj->base.pending_write_domain == 0; |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 3570 | struct drm_i915_gem_request *req[I915_NUM_ENGINES]; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3571 | int ret, i, n; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3572 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3573 | if (!obj->active) |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3574 | return 0; |
| 3575 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3576 | if (to == NULL) |
| 3577 | return i915_gem_object_wait_rendering(obj, readonly); |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3578 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3579 | n = 0; |
| 3580 | if (readonly) { |
| 3581 | if (obj->last_write_req) |
| 3582 | req[n++] = obj->last_write_req; |
| 3583 | } else { |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 3584 | for (i = 0; i < I915_NUM_ENGINES; i++) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3585 | if (obj->last_read_req[i]) |
| 3586 | req[n++] = obj->last_read_req[i]; |
| 3587 | } |
| 3588 | for (i = 0; i < n; i++) { |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3589 | ret = __i915_gem_object_sync(obj, to, req[i], to_req); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3590 | if (ret) |
| 3591 | return ret; |
| 3592 | } |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3593 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3594 | return 0; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3595 | } |
| 3596 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 3597 | static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj) |
| 3598 | { |
| 3599 | u32 old_write_domain, old_read_domains; |
| 3600 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 3601 | /* Force a pagefault for domain tracking on next user access */ |
| 3602 | i915_gem_release_mmap(obj); |
| 3603 | |
Keith Packard | b97c3d9 | 2011-06-24 21:02:59 -0700 | [diff] [blame] | 3604 | if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) |
| 3605 | return; |
| 3606 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 3607 | old_read_domains = obj->base.read_domains; |
| 3608 | old_write_domain = obj->base.write_domain; |
| 3609 | |
| 3610 | obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT; |
| 3611 | obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT; |
| 3612 | |
| 3613 | trace_i915_gem_object_change_domain(obj, |
| 3614 | old_read_domains, |
| 3615 | old_write_domain); |
| 3616 | } |
| 3617 | |
Chris Wilson | 8ef8561 | 2016-04-28 09:56:39 +0100 | [diff] [blame] | 3618 | static void __i915_vma_iounmap(struct i915_vma *vma) |
| 3619 | { |
| 3620 | GEM_BUG_ON(vma->pin_count); |
| 3621 | |
| 3622 | if (vma->iomap == NULL) |
| 3623 | return; |
| 3624 | |
| 3625 | io_mapping_unmap(vma->iomap); |
| 3626 | vma->iomap = NULL; |
| 3627 | } |
| 3628 | |
Tvrtko Ursulin | e9f24d5 | 2015-10-05 13:26:36 +0100 | [diff] [blame] | 3629 | static int __i915_vma_unbind(struct i915_vma *vma, bool wait) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3630 | { |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3631 | struct drm_i915_gem_object *obj = vma->obj; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 3632 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 3633 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3634 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 3635 | if (list_empty(&vma->obj_link)) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3636 | return 0; |
| 3637 | |
Daniel Vetter | 0ff501c | 2013-08-29 19:50:31 +0200 | [diff] [blame] | 3638 | if (!drm_mm_node_allocated(&vma->node)) { |
| 3639 | i915_gem_vma_destroy(vma); |
Daniel Vetter | 0ff501c | 2013-08-29 19:50:31 +0200 | [diff] [blame] | 3640 | return 0; |
| 3641 | } |
Ben Widawsky | 433544b | 2013-08-13 18:09:06 -0700 | [diff] [blame] | 3642 | |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 3643 | if (vma->pin_count) |
Chris Wilson | 31d8d65 | 2012-05-24 19:11:20 +0100 | [diff] [blame] | 3644 | return -EBUSY; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3645 | |
Chris Wilson | c4670ad | 2012-08-20 10:23:27 +0100 | [diff] [blame] | 3646 | BUG_ON(obj->pages == NULL); |
| 3647 | |
Tvrtko Ursulin | e9f24d5 | 2015-10-05 13:26:36 +0100 | [diff] [blame] | 3648 | if (wait) { |
| 3649 | ret = i915_gem_object_wait_rendering(obj, false); |
| 3650 | if (ret) |
| 3651 | return ret; |
| 3652 | } |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 3653 | |
Chris Wilson | 596c592 | 2016-02-26 11:03:20 +0000 | [diff] [blame] | 3654 | if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) { |
Daniel Vetter | 8b1bc9b | 2014-02-14 14:06:07 +0100 | [diff] [blame] | 3655 | i915_gem_object_finish_gtt(obj); |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 3656 | |
Daniel Vetter | 8b1bc9b | 2014-02-14 14:06:07 +0100 | [diff] [blame] | 3657 | /* release the fence reg _after_ flushing */ |
| 3658 | ret = i915_gem_object_put_fence(obj); |
| 3659 | if (ret) |
| 3660 | return ret; |
Chris Wilson | 8ef8561 | 2016-04-28 09:56:39 +0100 | [diff] [blame] | 3661 | |
| 3662 | __i915_vma_iounmap(vma); |
Daniel Vetter | 8b1bc9b | 2014-02-14 14:06:07 +0100 | [diff] [blame] | 3663 | } |
Daniel Vetter | 96b47b6 | 2009-12-15 17:50:00 +0100 | [diff] [blame] | 3664 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3665 | trace_i915_vma_unbind(vma); |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 3666 | |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 3667 | vma->vm->unbind_vma(vma); |
Mika Kuoppala | 5e562f1 | 2015-04-30 11:02:31 +0300 | [diff] [blame] | 3668 | vma->bound = 0; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 3669 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 3670 | list_del_init(&vma->vm_link); |
Chris Wilson | 596c592 | 2016-02-26 11:03:20 +0000 | [diff] [blame] | 3671 | if (vma->is_ggtt) { |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3672 | if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) { |
| 3673 | obj->map_and_fenceable = false; |
| 3674 | } else if (vma->ggtt_view.pages) { |
| 3675 | sg_free_table(vma->ggtt_view.pages); |
| 3676 | kfree(vma->ggtt_view.pages); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3677 | } |
Chris Wilson | 016a65a | 2015-06-11 08:06:08 +0100 | [diff] [blame] | 3678 | vma->ggtt_view.pages = NULL; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3679 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3680 | |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3681 | drm_mm_remove_node(&vma->node); |
| 3682 | i915_gem_vma_destroy(vma); |
| 3683 | |
| 3684 | /* Since the unbound list is global, only move to that list if |
Daniel Vetter | b93dab6 | 2013-08-26 11:23:47 +0200 | [diff] [blame] | 3685 | * no more VMAs exist. */ |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 3686 | if (list_empty(&obj->vma_list)) |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3687 | list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3688 | |
Chris Wilson | 70903c3 | 2013-12-04 09:59:09 +0000 | [diff] [blame] | 3689 | /* And finally now the object is completely decoupled from this vma, |
| 3690 | * we can drop its hold on the backing storage and allow it to be |
| 3691 | * reaped by the shrinker. |
| 3692 | */ |
| 3693 | i915_gem_object_unpin_pages(obj); |
| 3694 | |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3695 | return 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 3696 | } |
| 3697 | |
Tvrtko Ursulin | e9f24d5 | 2015-10-05 13:26:36 +0100 | [diff] [blame] | 3698 | int i915_vma_unbind(struct i915_vma *vma) |
| 3699 | { |
| 3700 | return __i915_vma_unbind(vma, true); |
| 3701 | } |
| 3702 | |
| 3703 | int __i915_vma_unbind_no_wait(struct i915_vma *vma) |
| 3704 | { |
| 3705 | return __i915_vma_unbind(vma, false); |
| 3706 | } |
| 3707 | |
Chris Wilson | 6e5a5be | 2016-06-24 14:55:57 +0100 | [diff] [blame] | 3708 | int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv) |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 3709 | { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 3710 | struct intel_engine_cs *engine; |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 3711 | int ret; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 3712 | |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 3713 | lockdep_assert_held(&dev_priv->drm.struct_mutex); |
Chris Wilson | 6e5a5be | 2016-06-24 14:55:57 +0100 | [diff] [blame] | 3714 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 3715 | for_each_engine(engine, dev_priv) { |
Chris Wilson | 62e6300 | 2016-06-24 14:55:52 +0100 | [diff] [blame] | 3716 | if (engine->last_context == NULL) |
| 3717 | continue; |
Ben Widawsky | b6c7488 | 2012-08-14 14:35:14 -0700 | [diff] [blame] | 3718 | |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 3719 | ret = intel_engine_idle(engine); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 3720 | if (ret) |
| 3721 | return ret; |
| 3722 | } |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 3723 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3724 | WARN_ON(i915_verify_lists(dev)); |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 3725 | return 0; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 3726 | } |
| 3727 | |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 3728 | static bool i915_gem_valid_gtt_space(struct i915_vma *vma, |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3729 | unsigned long cache_level) |
| 3730 | { |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 3731 | struct drm_mm_node *gtt_space = &vma->node; |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3732 | struct drm_mm_node *other; |
| 3733 | |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 3734 | /* |
| 3735 | * On some machines we have to be careful when putting differing types |
| 3736 | * of snoopable memory together to avoid the prefetcher crossing memory |
| 3737 | * domains and dying. During vm initialisation, we decide whether or not |
| 3738 | * these constraints apply and set the drm_mm.color_adjust |
| 3739 | * appropriately. |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3740 | */ |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 3741 | if (vma->vm->mm.color_adjust == NULL) |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3742 | return true; |
| 3743 | |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 3744 | if (!drm_mm_node_allocated(gtt_space)) |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3745 | return true; |
| 3746 | |
| 3747 | if (list_empty(>t_space->node_list)) |
| 3748 | return true; |
| 3749 | |
| 3750 | other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list); |
| 3751 | if (other->allocated && !other->hole_follows && other->color != cache_level) |
| 3752 | return false; |
| 3753 | |
| 3754 | other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list); |
| 3755 | if (other->allocated && !gtt_space->hole_follows && other->color != cache_level) |
| 3756 | return false; |
| 3757 | |
| 3758 | return true; |
| 3759 | } |
| 3760 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3761 | /** |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3762 | * Finds free space in the GTT aperture and binds the object or a view of it |
| 3763 | * there. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 3764 | * @obj: object to bind |
| 3765 | * @vm: address space to bind into |
| 3766 | * @ggtt_view: global gtt view if applicable |
| 3767 | * @alignment: requested alignment |
| 3768 | * @flags: mask of PIN_* flags to use |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3769 | */ |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3770 | static struct i915_vma * |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3771 | i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj, |
| 3772 | struct i915_address_space *vm, |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3773 | const struct i915_ggtt_view *ggtt_view, |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3774 | unsigned alignment, |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3775 | uint64_t flags) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3776 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3777 | struct drm_device *dev = obj->base.dev; |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 3778 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 3779 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Michel Thierry | 65bd342 | 2015-07-29 17:23:58 +0100 | [diff] [blame] | 3780 | u32 fence_alignment, unfenced_alignment; |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3781 | u32 search_flag, alloc_flag; |
| 3782 | u64 start, end; |
Michel Thierry | 65bd342 | 2015-07-29 17:23:58 +0100 | [diff] [blame] | 3783 | u64 size, fence_size; |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3784 | struct i915_vma *vma; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 3785 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3786 | |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3787 | if (i915_is_ggtt(vm)) { |
| 3788 | u32 view_size; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3789 | |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3790 | if (WARN_ON(!ggtt_view)) |
| 3791 | return ERR_PTR(-EINVAL); |
| 3792 | |
| 3793 | view_size = i915_ggtt_view_size(obj, ggtt_view); |
| 3794 | |
| 3795 | fence_size = i915_gem_get_gtt_size(dev, |
| 3796 | view_size, |
| 3797 | obj->tiling_mode); |
| 3798 | fence_alignment = i915_gem_get_gtt_alignment(dev, |
| 3799 | view_size, |
| 3800 | obj->tiling_mode, |
| 3801 | true); |
| 3802 | unfenced_alignment = i915_gem_get_gtt_alignment(dev, |
| 3803 | view_size, |
| 3804 | obj->tiling_mode, |
| 3805 | false); |
| 3806 | size = flags & PIN_MAPPABLE ? fence_size : view_size; |
| 3807 | } else { |
| 3808 | fence_size = i915_gem_get_gtt_size(dev, |
| 3809 | obj->base.size, |
| 3810 | obj->tiling_mode); |
| 3811 | fence_alignment = i915_gem_get_gtt_alignment(dev, |
| 3812 | obj->base.size, |
| 3813 | obj->tiling_mode, |
| 3814 | true); |
| 3815 | unfenced_alignment = |
| 3816 | i915_gem_get_gtt_alignment(dev, |
| 3817 | obj->base.size, |
| 3818 | obj->tiling_mode, |
| 3819 | false); |
| 3820 | size = flags & PIN_MAPPABLE ? fence_size : obj->base.size; |
| 3821 | } |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 3822 | |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3823 | start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0; |
| 3824 | end = vm->total; |
| 3825 | if (flags & PIN_MAPPABLE) |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 3826 | end = min_t(u64, end, ggtt->mappable_end); |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3827 | if (flags & PIN_ZONE_4G) |
Michel Thierry | 48ea1e3 | 2016-01-11 11:39:27 +0000 | [diff] [blame] | 3828 | end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE); |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3829 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3830 | if (alignment == 0) |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3831 | alignment = flags & PIN_MAPPABLE ? fence_alignment : |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 3832 | unfenced_alignment; |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3833 | if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) { |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3834 | DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n", |
| 3835 | ggtt_view ? ggtt_view->type : 0, |
| 3836 | alignment); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3837 | return ERR_PTR(-EINVAL); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3838 | } |
| 3839 | |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3840 | /* If binding the object/GGTT view requires more space than the entire |
| 3841 | * aperture has, reject it early before evicting everything in a vain |
| 3842 | * attempt to find space. |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 3843 | */ |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3844 | if (size > end) { |
Michel Thierry | 65bd342 | 2015-07-29 17:23:58 +0100 | [diff] [blame] | 3845 | DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n", |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3846 | ggtt_view ? ggtt_view->type : 0, |
| 3847 | size, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3848 | flags & PIN_MAPPABLE ? "mappable" : "total", |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3849 | end); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3850 | return ERR_PTR(-E2BIG); |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 3851 | } |
| 3852 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 3853 | ret = i915_gem_object_get_pages(obj); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3854 | if (ret) |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3855 | return ERR_PTR(ret); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3856 | |
Chris Wilson | fbdda6f | 2012-11-20 10:45:16 +0000 | [diff] [blame] | 3857 | i915_gem_object_pin_pages(obj); |
| 3858 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3859 | vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) : |
| 3860 | i915_gem_obj_lookup_or_create_vma(obj, vm); |
| 3861 | |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3862 | if (IS_ERR(vma)) |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3863 | goto err_unpin; |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3864 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3865 | if (flags & PIN_OFFSET_FIXED) { |
| 3866 | uint64_t offset = flags & PIN_OFFSET_MASK; |
| 3867 | |
| 3868 | if (offset & (alignment - 1) || offset + size > end) { |
| 3869 | ret = -EINVAL; |
| 3870 | goto err_free_vma; |
| 3871 | } |
| 3872 | vma->node.start = offset; |
| 3873 | vma->node.size = size; |
| 3874 | vma->node.color = obj->cache_level; |
| 3875 | ret = drm_mm_reserve_node(&vm->mm, &vma->node); |
| 3876 | if (ret) { |
| 3877 | ret = i915_gem_evict_for_vma(vma); |
| 3878 | if (ret == 0) |
| 3879 | ret = drm_mm_reserve_node(&vm->mm, &vma->node); |
| 3880 | } |
| 3881 | if (ret) |
| 3882 | goto err_free_vma; |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3883 | } else { |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3884 | if (flags & PIN_HIGH) { |
| 3885 | search_flag = DRM_MM_SEARCH_BELOW; |
| 3886 | alloc_flag = DRM_MM_CREATE_TOP; |
| 3887 | } else { |
| 3888 | search_flag = DRM_MM_SEARCH_DEFAULT; |
| 3889 | alloc_flag = DRM_MM_CREATE_DEFAULT; |
| 3890 | } |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3891 | |
Ben Widawsky | 0a9ae0d | 2013-05-25 12:26:35 -0700 | [diff] [blame] | 3892 | search_free: |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3893 | ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node, |
| 3894 | size, alignment, |
| 3895 | obj->cache_level, |
| 3896 | start, end, |
| 3897 | search_flag, |
| 3898 | alloc_flag); |
| 3899 | if (ret) { |
| 3900 | ret = i915_gem_evict_something(dev, vm, size, alignment, |
| 3901 | obj->cache_level, |
| 3902 | start, end, |
| 3903 | flags); |
| 3904 | if (ret == 0) |
| 3905 | goto search_free; |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 3906 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3907 | goto err_free_vma; |
| 3908 | } |
Chris Wilson | dc9dd7a | 2012-12-07 20:37:07 +0000 | [diff] [blame] | 3909 | } |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 3910 | if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) { |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3911 | ret = -EINVAL; |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3912 | goto err_remove_node; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3913 | } |
| 3914 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3915 | trace_i915_vma_bind(vma, flags); |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 3916 | ret = i915_vma_bind(vma, obj->cache_level, flags); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3917 | if (ret) |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 3918 | goto err_remove_node; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3919 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 3920 | list_move_tail(&obj->global_list, &dev_priv->mm.bound_list); |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 3921 | list_add_tail(&vma->vm_link, &vm->inactive_list); |
Chris Wilson | bf1a109 | 2010-08-07 11:01:20 +0100 | [diff] [blame] | 3922 | |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3923 | return vma; |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3924 | |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3925 | err_remove_node: |
Dan Carpenter | 6286ef9 | 2013-07-19 08:46:27 +0300 | [diff] [blame] | 3926 | drm_mm_remove_node(&vma->node); |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3927 | err_free_vma: |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3928 | i915_gem_vma_destroy(vma); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3929 | vma = ERR_PTR(ret); |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3930 | err_unpin: |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3931 | i915_gem_object_unpin_pages(obj); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3932 | return vma; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3933 | } |
| 3934 | |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3935 | bool |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3936 | i915_gem_clflush_object(struct drm_i915_gem_object *obj, |
| 3937 | bool force) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3938 | { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3939 | /* If we don't have a page list set up, then we're not pinned |
| 3940 | * to GPU, and we can ignore the cache flush because it'll happen |
| 3941 | * again at bind time. |
| 3942 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3943 | if (obj->pages == NULL) |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3944 | return false; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3945 | |
Imre Deak | 769ce46 | 2013-02-13 21:56:05 +0200 | [diff] [blame] | 3946 | /* |
| 3947 | * Stolen memory is always coherent with the GPU as it is explicitly |
| 3948 | * marked as wc by the system, or the system is cache-coherent. |
| 3949 | */ |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 3950 | if (obj->stolen || obj->phys_handle) |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3951 | return false; |
Imre Deak | 769ce46 | 2013-02-13 21:56:05 +0200 | [diff] [blame] | 3952 | |
Chris Wilson | 9c23f7f | 2011-03-29 16:59:52 -0700 | [diff] [blame] | 3953 | /* If the GPU is snooping the contents of the CPU cache, |
| 3954 | * we do not need to manually clear the CPU cache lines. However, |
| 3955 | * the caches are only snooped when the render cache is |
| 3956 | * flushed/invalidated. As we always have to emit invalidations |
| 3957 | * and flushes when moving into and out of the RENDER domain, correct |
| 3958 | * snooping behaviour occurs naturally as the result of our domain |
| 3959 | * tracking. |
| 3960 | */ |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3961 | if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) { |
| 3962 | obj->cache_dirty = true; |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3963 | return false; |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3964 | } |
Chris Wilson | 9c23f7f | 2011-03-29 16:59:52 -0700 | [diff] [blame] | 3965 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3966 | trace_i915_gem_object_clflush(obj); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 3967 | drm_clflush_sg(obj->pages); |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3968 | obj->cache_dirty = false; |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3969 | |
| 3970 | return true; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3971 | } |
| 3972 | |
| 3973 | /** Flushes the GTT write domain for the object if it's dirty. */ |
| 3974 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3975 | i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3976 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3977 | uint32_t old_write_domain; |
| 3978 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3979 | if (obj->base.write_domain != I915_GEM_DOMAIN_GTT) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3980 | return; |
| 3981 | |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3982 | /* No actual flushing is required for the GTT write domain. Writes |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3983 | * to it immediately go to main memory as far as we know, so there's |
| 3984 | * no chipset flush. It also doesn't land in render cache. |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3985 | * |
| 3986 | * However, we do have to enforce the order so that all writes through |
| 3987 | * the GTT land before any writes to the device, such as updates to |
| 3988 | * the GATT itself. |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3989 | */ |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3990 | wmb(); |
| 3991 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3992 | old_write_domain = obj->base.write_domain; |
| 3993 | obj->base.write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3994 | |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 3995 | intel_fb_obj_flush(obj, false, ORIGIN_GTT); |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 3996 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3997 | trace_i915_gem_object_change_domain(obj, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3998 | obj->base.read_domains, |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3999 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4000 | } |
| 4001 | |
| 4002 | /** Flushes the CPU write domain for the object if it's dirty. */ |
| 4003 | static void |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 4004 | i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4005 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4006 | uint32_t old_write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4007 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4008 | if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4009 | return; |
| 4010 | |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 4011 | if (i915_gem_clflush_object(obj, obj->pin_display)) |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 4012 | i915_gem_chipset_flush(to_i915(obj->base.dev)); |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 4013 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4014 | old_write_domain = obj->base.write_domain; |
| 4015 | obj->base.write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4016 | |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 4017 | intel_fb_obj_flush(obj, false, ORIGIN_CPU); |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 4018 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4019 | trace_i915_gem_object_change_domain(obj, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4020 | obj->base.read_domains, |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4021 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4022 | } |
| 4023 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 4024 | /** |
| 4025 | * Moves a single object to the GTT read, and possibly write domain. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 4026 | * @obj: object to act on |
| 4027 | * @write: ask for write access or read only |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 4028 | * |
| 4029 | * This function returns when the move is complete, including waiting on |
| 4030 | * flushes to occur. |
| 4031 | */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 4032 | int |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 4033 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 4034 | { |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 4035 | struct drm_device *dev = obj->base.dev; |
| 4036 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 4037 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4038 | uint32_t old_write_domain, old_read_domains; |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 4039 | struct i915_vma *vma; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4040 | int ret; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 4041 | |
Chris Wilson | 8d7e3de | 2011-02-07 15:23:02 +0000 | [diff] [blame] | 4042 | if (obj->base.write_domain == I915_GEM_DOMAIN_GTT) |
| 4043 | return 0; |
| 4044 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 4045 | ret = i915_gem_object_wait_rendering(obj, !write); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 4046 | if (ret) |
| 4047 | return ret; |
| 4048 | |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 4049 | /* Flush and acquire obj->pages so that we are coherent through |
| 4050 | * direct access in memory with previous cached writes through |
| 4051 | * shmemfs and that our cache domain tracking remains valid. |
| 4052 | * For example, if the obj->filp was moved to swap without us |
| 4053 | * being notified and releasing the pages, we would mistakenly |
| 4054 | * continue to assume that the obj remained out of the CPU cached |
| 4055 | * domain. |
| 4056 | */ |
| 4057 | ret = i915_gem_object_get_pages(obj); |
| 4058 | if (ret) |
| 4059 | return ret; |
| 4060 | |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 4061 | i915_gem_object_flush_cpu_write_domain(obj); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4062 | |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 4063 | /* Serialise direct access to this object with the barriers for |
| 4064 | * coherent writes from the GPU, by effectively invalidating the |
| 4065 | * GTT domain upon first access. |
| 4066 | */ |
| 4067 | if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) |
| 4068 | mb(); |
| 4069 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4070 | old_write_domain = obj->base.write_domain; |
| 4071 | old_read_domains = obj->base.read_domains; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 4072 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 4073 | /* It should now be out of any other write domains, and we can update |
| 4074 | * the domain values for our changes. |
| 4075 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4076 | BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0); |
| 4077 | obj->base.read_domains |= I915_GEM_DOMAIN_GTT; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4078 | if (write) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4079 | obj->base.read_domains = I915_GEM_DOMAIN_GTT; |
| 4080 | obj->base.write_domain = I915_GEM_DOMAIN_GTT; |
| 4081 | obj->dirty = 1; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4082 | } |
| 4083 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4084 | trace_i915_gem_object_change_domain(obj, |
| 4085 | old_read_domains, |
| 4086 | old_write_domain); |
| 4087 | |
Chris Wilson | 8325a09 | 2012-04-24 15:52:35 +0100 | [diff] [blame] | 4088 | /* And bump the LRU for this access */ |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 4089 | vma = i915_gem_obj_to_ggtt(obj); |
| 4090 | if (vma && drm_mm_node_allocated(&vma->node) && !obj->active) |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 4091 | list_move_tail(&vma->vm_link, |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 4092 | &ggtt->base.inactive_list); |
Chris Wilson | 8325a09 | 2012-04-24 15:52:35 +0100 | [diff] [blame] | 4093 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4094 | return 0; |
| 4095 | } |
| 4096 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4097 | /** |
| 4098 | * Changes the cache-level of an object across all VMA. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 4099 | * @obj: object to act on |
| 4100 | * @cache_level: new cache level to set for the object |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4101 | * |
| 4102 | * After this function returns, the object will be in the new cache-level |
| 4103 | * across all GTT and the contents of the backing storage will be coherent, |
| 4104 | * with respect to the new cache-level. In order to keep the backing storage |
| 4105 | * coherent for all users, we only allow a single cache level to be set |
| 4106 | * globally on the object and prevent it from being changed whilst the |
| 4107 | * hardware is reading from the object. That is if the object is currently |
| 4108 | * on the scanout it will be set to uncached (or equivalent display |
| 4109 | * cache coherency) and all non-MOCS GPU access will also be uncached so |
| 4110 | * that all direct access to the scanout remains coherent. |
| 4111 | */ |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4112 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, |
| 4113 | enum i915_cache_level cache_level) |
| 4114 | { |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 4115 | struct drm_device *dev = obj->base.dev; |
Chris Wilson | df6f783 | 2014-03-21 07:40:56 +0000 | [diff] [blame] | 4116 | struct i915_vma *vma, *next; |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4117 | bool bound = false; |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 4118 | int ret = 0; |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4119 | |
| 4120 | if (obj->cache_level == cache_level) |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 4121 | goto out; |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4122 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4123 | /* Inspect the list of currently bound VMA and unbind any that would |
| 4124 | * be invalid given the new cache-level. This is principally to |
| 4125 | * catch the issue of the CS prefetch crossing page boundaries and |
| 4126 | * reading an invalid PTE on older architectures. |
| 4127 | */ |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 4128 | list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4129 | if (!drm_mm_node_allocated(&vma->node)) |
| 4130 | continue; |
| 4131 | |
| 4132 | if (vma->pin_count) { |
| 4133 | DRM_DEBUG("can not change the cache level of pinned objects\n"); |
| 4134 | return -EBUSY; |
| 4135 | } |
| 4136 | |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 4137 | if (!i915_gem_valid_gtt_space(vma, cache_level)) { |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4138 | ret = i915_vma_unbind(vma); |
Ben Widawsky | 3089c6f | 2013-07-31 17:00:03 -0700 | [diff] [blame] | 4139 | if (ret) |
| 4140 | return ret; |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4141 | } else |
| 4142 | bound = true; |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 4143 | } |
| 4144 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4145 | /* We can reuse the existing drm_mm nodes but need to change the |
| 4146 | * cache-level on the PTE. We could simply unbind them all and |
| 4147 | * rebind with the correct cache-level on next use. However since |
| 4148 | * we already have a valid slot, dma mapping, pages etc, we may as |
| 4149 | * rewrite the PTE in the belief that doing so tramples upon less |
| 4150 | * state and so involves less work. |
| 4151 | */ |
| 4152 | if (bound) { |
| 4153 | /* Before we change the PTE, the GPU must not be accessing it. |
| 4154 | * If we wait upon the object, we know that all the bound |
| 4155 | * VMA are no longer active. |
| 4156 | */ |
Chris Wilson | 2e2f351 | 2015-04-27 13:41:14 +0100 | [diff] [blame] | 4157 | ret = i915_gem_object_wait_rendering(obj, false); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4158 | if (ret) |
| 4159 | return ret; |
| 4160 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4161 | if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) { |
| 4162 | /* Access to snoopable pages through the GTT is |
| 4163 | * incoherent and on some machines causes a hard |
| 4164 | * lockup. Relinquish the CPU mmaping to force |
| 4165 | * userspace to refault in the pages and we can |
| 4166 | * then double check if the GTT mapping is still |
| 4167 | * valid for that pointer access. |
| 4168 | */ |
| 4169 | i915_gem_release_mmap(obj); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4170 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4171 | /* As we no longer need a fence for GTT access, |
| 4172 | * we can relinquish it now (and so prevent having |
| 4173 | * to steal a fence from someone else on the next |
| 4174 | * fence request). Note GPU activity would have |
| 4175 | * dropped the fence as all snoopable access is |
| 4176 | * supposed to be linear. |
| 4177 | */ |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4178 | ret = i915_gem_object_put_fence(obj); |
| 4179 | if (ret) |
| 4180 | return ret; |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4181 | } else { |
| 4182 | /* We either have incoherent backing store and |
| 4183 | * so no GTT access or the architecture is fully |
| 4184 | * coherent. In such cases, existing GTT mmaps |
| 4185 | * ignore the cache bit in the PTE and we can |
| 4186 | * rewrite it without confusing the GPU or having |
| 4187 | * to force userspace to fault back in its mmaps. |
| 4188 | */ |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4189 | } |
| 4190 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 4191 | list_for_each_entry(vma, &obj->vma_list, obj_link) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4192 | if (!drm_mm_node_allocated(&vma->node)) |
| 4193 | continue; |
| 4194 | |
| 4195 | ret = i915_vma_bind(vma, cache_level, PIN_UPDATE); |
| 4196 | if (ret) |
| 4197 | return ret; |
| 4198 | } |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4199 | } |
| 4200 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 4201 | list_for_each_entry(vma, &obj->vma_list, obj_link) |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 4202 | vma->node.color = cache_level; |
| 4203 | obj->cache_level = cache_level; |
| 4204 | |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 4205 | out: |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 4206 | /* Flush the dirty CPU caches to the backing storage so that the |
| 4207 | * object is now coherent at its new cache level (with respect |
| 4208 | * to the access domain). |
| 4209 | */ |
Ankitprasad Sharma | b50a537 | 2016-06-10 14:23:03 +0530 | [diff] [blame] | 4210 | if (obj->cache_dirty && cpu_write_needs_clflush(obj)) { |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 4211 | if (i915_gem_clflush_object(obj, true)) |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 4212 | i915_gem_chipset_flush(to_i915(obj->base.dev)); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4213 | } |
| 4214 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 4215 | return 0; |
| 4216 | } |
| 4217 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 4218 | int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data, |
| 4219 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4220 | { |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 4221 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4222 | struct drm_i915_gem_object *obj; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4223 | |
Chris Wilson | a8ad0bd | 2016-05-09 11:04:54 +0100 | [diff] [blame] | 4224 | obj = to_intel_bo(drm_gem_object_lookup(file, args->handle)); |
Chris Wilson | 432be69 | 2015-05-07 12:14:55 +0100 | [diff] [blame] | 4225 | if (&obj->base == NULL) |
| 4226 | return -ENOENT; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4227 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 4228 | switch (obj->cache_level) { |
| 4229 | case I915_CACHE_LLC: |
| 4230 | case I915_CACHE_L3_LLC: |
| 4231 | args->caching = I915_CACHING_CACHED; |
| 4232 | break; |
| 4233 | |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 4234 | case I915_CACHE_WT: |
| 4235 | args->caching = I915_CACHING_DISPLAY; |
| 4236 | break; |
| 4237 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 4238 | default: |
| 4239 | args->caching = I915_CACHING_NONE; |
| 4240 | break; |
| 4241 | } |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4242 | |
Chris Wilson | 432be69 | 2015-05-07 12:14:55 +0100 | [diff] [blame] | 4243 | drm_gem_object_unreference_unlocked(&obj->base); |
| 4244 | return 0; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4245 | } |
| 4246 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 4247 | int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data, |
| 4248 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4249 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4250 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 4251 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4252 | struct drm_i915_gem_object *obj; |
| 4253 | enum i915_cache_level level; |
| 4254 | int ret; |
| 4255 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 4256 | switch (args->caching) { |
| 4257 | case I915_CACHING_NONE: |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4258 | level = I915_CACHE_NONE; |
| 4259 | break; |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 4260 | case I915_CACHING_CACHED: |
Imre Deak | e5756c1 | 2015-08-14 18:43:30 +0300 | [diff] [blame] | 4261 | /* |
| 4262 | * Due to a HW issue on BXT A stepping, GPU stores via a |
| 4263 | * snooped mapping may leave stale data in a corresponding CPU |
| 4264 | * cacheline, whereas normally such cachelines would get |
| 4265 | * invalidated. |
| 4266 | */ |
Tvrtko Ursulin | ca37780 | 2016-03-02 12:10:31 +0000 | [diff] [blame] | 4267 | if (!HAS_LLC(dev) && !HAS_SNOOP(dev)) |
Imre Deak | e5756c1 | 2015-08-14 18:43:30 +0300 | [diff] [blame] | 4268 | return -ENODEV; |
| 4269 | |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4270 | level = I915_CACHE_LLC; |
| 4271 | break; |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 4272 | case I915_CACHING_DISPLAY: |
| 4273 | level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE; |
| 4274 | break; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4275 | default: |
| 4276 | return -EINVAL; |
| 4277 | } |
| 4278 | |
Imre Deak | fd0fe6a | 2015-11-04 21:25:32 +0200 | [diff] [blame] | 4279 | intel_runtime_pm_get(dev_priv); |
| 4280 | |
Ben Widawsky | 3bc2913 | 2012-09-26 16:15:20 -0700 | [diff] [blame] | 4281 | ret = i915_mutex_lock_interruptible(dev); |
| 4282 | if (ret) |
Imre Deak | fd0fe6a | 2015-11-04 21:25:32 +0200 | [diff] [blame] | 4283 | goto rpm_put; |
Ben Widawsky | 3bc2913 | 2012-09-26 16:15:20 -0700 | [diff] [blame] | 4284 | |
Chris Wilson | a8ad0bd | 2016-05-09 11:04:54 +0100 | [diff] [blame] | 4285 | obj = to_intel_bo(drm_gem_object_lookup(file, args->handle)); |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4286 | if (&obj->base == NULL) { |
| 4287 | ret = -ENOENT; |
| 4288 | goto unlock; |
| 4289 | } |
| 4290 | |
| 4291 | ret = i915_gem_object_set_cache_level(obj, level); |
| 4292 | |
| 4293 | drm_gem_object_unreference(&obj->base); |
| 4294 | unlock: |
| 4295 | mutex_unlock(&dev->struct_mutex); |
Imre Deak | fd0fe6a | 2015-11-04 21:25:32 +0200 | [diff] [blame] | 4296 | rpm_put: |
| 4297 | intel_runtime_pm_put(dev_priv); |
| 4298 | |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 4299 | return ret; |
| 4300 | } |
| 4301 | |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 4302 | /* |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 4303 | * Prepare buffer for display plane (scanout, cursors, etc). |
| 4304 | * Can be called from an uninterruptible phase (modesetting) and allows |
| 4305 | * any flushes to be pipelined (for pageflips). |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 4306 | */ |
| 4307 | int |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 4308 | i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj, |
| 4309 | u32 alignment, |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 4310 | const struct i915_ggtt_view *view) |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 4311 | { |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 4312 | u32 old_read_domains, old_write_domain; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 4313 | int ret; |
| 4314 | |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 4315 | /* Mark the pin_display early so that we account for the |
| 4316 | * display coherency whilst setting up the cache domains. |
| 4317 | */ |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 4318 | obj->pin_display++; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 4319 | |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 4320 | /* The display engine is not coherent with the LLC cache on gen6. As |
| 4321 | * a result, we make sure that the pinning that is about to occur is |
| 4322 | * done with uncached PTEs. This is lowest common denominator for all |
| 4323 | * chipsets. |
| 4324 | * |
| 4325 | * However for gen6+, we could do better by using the GFDT bit instead |
| 4326 | * of uncaching, which would allow us to flush all the LLC-cached data |
| 4327 | * with that bit in the PTE to main memory with just one PIPE_CONTROL. |
| 4328 | */ |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 4329 | ret = i915_gem_object_set_cache_level(obj, |
| 4330 | HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE); |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 4331 | if (ret) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 4332 | goto err_unpin_display; |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 4333 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 4334 | /* As the user may map the buffer once pinned in the display plane |
| 4335 | * (e.g. libkms for the bootup splash), we have to ensure that we |
| 4336 | * always use map_and_fenceable for all scanout buffers. |
| 4337 | */ |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 4338 | ret = i915_gem_object_ggtt_pin(obj, view, alignment, |
| 4339 | view->type == I915_GGTT_VIEW_NORMAL ? |
| 4340 | PIN_MAPPABLE : 0); |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 4341 | if (ret) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 4342 | goto err_unpin_display; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 4343 | |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 4344 | i915_gem_object_flush_cpu_write_domain(obj); |
Chris Wilson | b118c1e | 2010-05-27 13:18:14 +0100 | [diff] [blame] | 4345 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 4346 | old_write_domain = obj->base.write_domain; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4347 | old_read_domains = obj->base.read_domains; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 4348 | |
| 4349 | /* It should now be out of any other write domains, and we can update |
| 4350 | * the domain values for our changes. |
| 4351 | */ |
Chris Wilson | e5f1d96 | 2012-07-20 12:41:00 +0100 | [diff] [blame] | 4352 | obj->base.write_domain = 0; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4353 | obj->base.read_domains |= I915_GEM_DOMAIN_GTT; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 4354 | |
| 4355 | trace_i915_gem_object_change_domain(obj, |
| 4356 | old_read_domains, |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 4357 | old_write_domain); |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 4358 | |
| 4359 | return 0; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 4360 | |
| 4361 | err_unpin_display: |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 4362 | obj->pin_display--; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 4363 | return ret; |
| 4364 | } |
| 4365 | |
| 4366 | void |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 4367 | i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj, |
| 4368 | const struct i915_ggtt_view *view) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 4369 | { |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 4370 | if (WARN_ON(obj->pin_display == 0)) |
| 4371 | return; |
| 4372 | |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 4373 | i915_gem_object_ggtt_unpin_view(obj, view); |
| 4374 | |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 4375 | obj->pin_display--; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 4376 | } |
| 4377 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4378 | /** |
| 4379 | * Moves a single object to the CPU read, and possibly write domain. |
Tvrtko Ursulin | 14bb2c1 | 2016-06-03 14:02:17 +0100 | [diff] [blame] | 4380 | * @obj: object to act on |
| 4381 | * @write: requesting write or read-only access |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4382 | * |
| 4383 | * This function returns when the move is complete, including waiting on |
| 4384 | * flushes to occur. |
| 4385 | */ |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 4386 | int |
Chris Wilson | 919926a | 2010-11-12 13:42:53 +0000 | [diff] [blame] | 4387 | i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4388 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4389 | uint32_t old_write_domain, old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4390 | int ret; |
| 4391 | |
Chris Wilson | 8d7e3de | 2011-02-07 15:23:02 +0000 | [diff] [blame] | 4392 | if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) |
| 4393 | return 0; |
| 4394 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 4395 | ret = i915_gem_object_wait_rendering(obj, !write); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 4396 | if (ret) |
| 4397 | return ret; |
| 4398 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4399 | i915_gem_object_flush_gtt_write_domain(obj); |
| 4400 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4401 | old_write_domain = obj->base.write_domain; |
| 4402 | old_read_domains = obj->base.read_domains; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4403 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4404 | /* Flush the CPU cache if it's still invalid. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4405 | if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) { |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 4406 | i915_gem_clflush_object(obj, false); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4407 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4408 | obj->base.read_domains |= I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4409 | } |
| 4410 | |
| 4411 | /* It should now be out of any other write domains, and we can update |
| 4412 | * the domain values for our changes. |
| 4413 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4414 | BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4415 | |
| 4416 | /* If we're writing through the CPU, then the GPU read domains will |
| 4417 | * need to be invalidated at next use. |
| 4418 | */ |
| 4419 | if (write) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4420 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4421 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4422 | } |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 4423 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4424 | trace_i915_gem_object_change_domain(obj, |
| 4425 | old_read_domains, |
| 4426 | old_write_domain); |
| 4427 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 4428 | return 0; |
| 4429 | } |
| 4430 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4431 | /* Throttle our rendering by waiting until the ring has completed our requests |
| 4432 | * emitted over 20 msec ago. |
| 4433 | * |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4434 | * Note that if we were to use the current jiffies each time around the loop, |
| 4435 | * we wouldn't escape the function with any frames outstanding if the time to |
| 4436 | * render a frame was over 20ms. |
| 4437 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4438 | * This should get us reasonable parallelism between CPU and GPU but also |
| 4439 | * relatively low latency when blocking on a particular request to finish. |
| 4440 | */ |
| 4441 | static int |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4442 | i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4443 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4444 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4445 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Chris Wilson | d0bc54f | 2015-05-21 21:01:48 +0100 | [diff] [blame] | 4446 | unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES; |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 4447 | struct drm_i915_gem_request *request, *target = NULL; |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4448 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4449 | |
Daniel Vetter | 308887a | 2012-11-14 17:14:06 +0100 | [diff] [blame] | 4450 | ret = i915_gem_wait_for_error(&dev_priv->gpu_error); |
| 4451 | if (ret) |
| 4452 | return ret; |
| 4453 | |
Chris Wilson | f4457ae | 2016-04-13 17:35:08 +0100 | [diff] [blame] | 4454 | /* ABI: return -EIO if already wedged */ |
| 4455 | if (i915_terminally_wedged(&dev_priv->gpu_error)) |
| 4456 | return -EIO; |
Chris Wilson | e110e8d | 2011-01-26 15:39:14 +0000 | [diff] [blame] | 4457 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4458 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4459 | list_for_each_entry(request, &file_priv->mm.request_list, client_list) { |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4460 | if (time_after_eq(request->emitted_jiffies, recent_enough)) |
| 4461 | break; |
| 4462 | |
John Harrison | fcfa423c | 2015-05-29 17:44:12 +0100 | [diff] [blame] | 4463 | /* |
| 4464 | * Note that the request might not have been submitted yet. |
| 4465 | * In which case emitted_jiffies will be zero. |
| 4466 | */ |
| 4467 | if (!request->emitted_jiffies) |
| 4468 | continue; |
| 4469 | |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 4470 | target = request; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4471 | } |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 4472 | if (target) |
| 4473 | i915_gem_request_reference(target); |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4474 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4475 | |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 4476 | if (target == NULL) |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4477 | return 0; |
| 4478 | |
Chris Wilson | 299259a | 2016-04-13 17:35:06 +0100 | [diff] [blame] | 4479 | ret = __i915_wait_request(target, true, NULL, NULL); |
Chris Wilson | 73db04c | 2016-04-28 09:56:55 +0100 | [diff] [blame] | 4480 | i915_gem_request_unreference(target); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 4481 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4482 | return ret; |
| 4483 | } |
| 4484 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 4485 | static bool |
| 4486 | i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags) |
| 4487 | { |
| 4488 | struct drm_i915_gem_object *obj = vma->obj; |
| 4489 | |
| 4490 | if (alignment && |
| 4491 | vma->node.start & (alignment - 1)) |
| 4492 | return true; |
| 4493 | |
| 4494 | if (flags & PIN_MAPPABLE && !obj->map_and_fenceable) |
| 4495 | return true; |
| 4496 | |
| 4497 | if (flags & PIN_OFFSET_BIAS && |
| 4498 | vma->node.start < (flags & PIN_OFFSET_MASK)) |
| 4499 | return true; |
| 4500 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 4501 | if (flags & PIN_OFFSET_FIXED && |
| 4502 | vma->node.start != (flags & PIN_OFFSET_MASK)) |
| 4503 | return true; |
| 4504 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 4505 | return false; |
| 4506 | } |
| 4507 | |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 4508 | void __i915_vma_set_map_and_fenceable(struct i915_vma *vma) |
| 4509 | { |
| 4510 | struct drm_i915_gem_object *obj = vma->obj; |
| 4511 | bool mappable, fenceable; |
| 4512 | u32 fence_size, fence_alignment; |
| 4513 | |
| 4514 | fence_size = i915_gem_get_gtt_size(obj->base.dev, |
| 4515 | obj->base.size, |
| 4516 | obj->tiling_mode); |
| 4517 | fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev, |
| 4518 | obj->base.size, |
| 4519 | obj->tiling_mode, |
| 4520 | true); |
| 4521 | |
| 4522 | fenceable = (vma->node.size == fence_size && |
| 4523 | (vma->node.start & (fence_alignment - 1)) == 0); |
| 4524 | |
| 4525 | mappable = (vma->node.start + fence_size <= |
Joonas Lahtinen | 62106b4 | 2016-03-18 10:42:57 +0200 | [diff] [blame] | 4526 | to_i915(obj->base.dev)->ggtt.mappable_end); |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 4527 | |
| 4528 | obj->map_and_fenceable = mappable && fenceable; |
| 4529 | } |
| 4530 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4531 | static int |
| 4532 | i915_gem_object_do_pin(struct drm_i915_gem_object *obj, |
| 4533 | struct i915_address_space *vm, |
| 4534 | const struct i915_ggtt_view *ggtt_view, |
| 4535 | uint32_t alignment, |
| 4536 | uint64_t flags) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4537 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4538 | struct drm_i915_private *dev_priv = to_i915(obj->base.dev); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4539 | struct i915_vma *vma; |
Chris Wilson | ef79e17 | 2014-10-31 13:53:52 +0000 | [diff] [blame] | 4540 | unsigned bound; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4541 | int ret; |
| 4542 | |
Ben Widawsky | 6e7186a | 2014-05-06 22:21:36 -0700 | [diff] [blame] | 4543 | if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base)) |
| 4544 | return -ENODEV; |
| 4545 | |
Daniel Vetter | bf3d149 | 2014-02-14 14:01:12 +0100 | [diff] [blame] | 4546 | if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm))) |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 4547 | return -EINVAL; |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4548 | |
Chris Wilson | c826c44 | 2014-10-31 13:53:53 +0000 | [diff] [blame] | 4549 | if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE)) |
| 4550 | return -EINVAL; |
| 4551 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4552 | if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view)) |
| 4553 | return -EINVAL; |
| 4554 | |
| 4555 | vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) : |
| 4556 | i915_gem_obj_to_vma(obj, vm); |
| 4557 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4558 | if (vma) { |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4559 | if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT)) |
| 4560 | return -EBUSY; |
| 4561 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 4562 | if (i915_vma_misplaced(vma, alignment, flags)) { |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4563 | WARN(vma->pin_count, |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4564 | "bo is already pinned in %s with incorrect alignment:" |
Michel Thierry | 088e0df | 2015-08-07 17:40:17 +0100 | [diff] [blame] | 4565 | " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d," |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 4566 | " obj->map_and_fenceable=%d\n", |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4567 | ggtt_view ? "ggtt" : "ppgtt", |
Michel Thierry | 088e0df | 2015-08-07 17:40:17 +0100 | [diff] [blame] | 4568 | upper_32_bits(vma->node.start), |
| 4569 | lower_32_bits(vma->node.start), |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 4570 | alignment, |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 4571 | !!(flags & PIN_MAPPABLE), |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4572 | obj->map_and_fenceable); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4573 | ret = i915_vma_unbind(vma); |
Chris Wilson | ac0c6b5 | 2010-05-27 13:18:18 +0100 | [diff] [blame] | 4574 | if (ret) |
| 4575 | return ret; |
Daniel Vetter | 8ea99c9 | 2014-02-14 14:01:21 +0100 | [diff] [blame] | 4576 | |
| 4577 | vma = NULL; |
Chris Wilson | ac0c6b5 | 2010-05-27 13:18:18 +0100 | [diff] [blame] | 4578 | } |
| 4579 | } |
| 4580 | |
Chris Wilson | ef79e17 | 2014-10-31 13:53:52 +0000 | [diff] [blame] | 4581 | bound = vma ? vma->bound : 0; |
Daniel Vetter | 8ea99c9 | 2014-02-14 14:01:21 +0100 | [diff] [blame] | 4582 | if (vma == NULL || !drm_mm_node_allocated(&vma->node)) { |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4583 | vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment, |
| 4584 | flags); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 4585 | if (IS_ERR(vma)) |
| 4586 | return PTR_ERR(vma); |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 4587 | } else { |
| 4588 | ret = i915_vma_bind(vma, obj->cache_level, flags); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 4589 | if (ret) |
| 4590 | return ret; |
| 4591 | } |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 4592 | |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 4593 | if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL && |
| 4594 | (bound ^ vma->bound) & GLOBAL_BIND) { |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 4595 | __i915_vma_set_map_and_fenceable(vma); |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 4596 | WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable); |
| 4597 | } |
Chris Wilson | ef79e17 | 2014-10-31 13:53:52 +0000 | [diff] [blame] | 4598 | |
Daniel Vetter | 8ea99c9 | 2014-02-14 14:01:21 +0100 | [diff] [blame] | 4599 | vma->pin_count++; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4600 | return 0; |
| 4601 | } |
| 4602 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4603 | int |
| 4604 | i915_gem_object_pin(struct drm_i915_gem_object *obj, |
| 4605 | struct i915_address_space *vm, |
| 4606 | uint32_t alignment, |
| 4607 | uint64_t flags) |
| 4608 | { |
| 4609 | return i915_gem_object_do_pin(obj, vm, |
| 4610 | i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL, |
| 4611 | alignment, flags); |
| 4612 | } |
| 4613 | |
| 4614 | int |
| 4615 | i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj, |
| 4616 | const struct i915_ggtt_view *view, |
| 4617 | uint32_t alignment, |
| 4618 | uint64_t flags) |
| 4619 | { |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 4620 | struct drm_device *dev = obj->base.dev; |
| 4621 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 4622 | struct i915_ggtt *ggtt = &dev_priv->ggtt; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4623 | |
Matthew Auld | ade7daa | 2016-03-24 15:54:20 +0000 | [diff] [blame] | 4624 | BUG_ON(!view); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4625 | |
Joonas Lahtinen | 72e96d6 | 2016-03-30 16:57:10 +0300 | [diff] [blame] | 4626 | return i915_gem_object_do_pin(obj, &ggtt->base, view, |
Tvrtko Ursulin | 6fafab7 | 2015-03-17 15:36:51 +0000 | [diff] [blame] | 4627 | alignment, flags | PIN_GLOBAL); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4628 | } |
| 4629 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4630 | void |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 4631 | i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj, |
| 4632 | const struct i915_ggtt_view *view) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4633 | { |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 4634 | struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4635 | |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 4636 | WARN_ON(vma->pin_count == 0); |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 4637 | WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view)); |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4638 | |
Chris Wilson | 3015465 | 2015-04-07 17:28:24 +0100 | [diff] [blame] | 4639 | --vma->pin_count; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4640 | } |
| 4641 | |
| 4642 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4643 | i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4644 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4645 | { |
| 4646 | struct drm_i915_gem_busy *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4647 | struct drm_i915_gem_object *obj; |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 4648 | int ret; |
| 4649 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4650 | ret = i915_mutex_lock_interruptible(dev); |
| 4651 | if (ret) |
| 4652 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4653 | |
Chris Wilson | a8ad0bd | 2016-05-09 11:04:54 +0100 | [diff] [blame] | 4654 | obj = to_intel_bo(drm_gem_object_lookup(file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 4655 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4656 | ret = -ENOENT; |
| 4657 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4658 | } |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 4659 | |
Chris Wilson | 0be555b | 2010-08-04 15:36:30 +0100 | [diff] [blame] | 4660 | /* Count all active objects as busy, even if they are currently not used |
| 4661 | * by the gpu. Users of this interface expect objects to eventually |
| 4662 | * become non-busy without any further actions, therefore emit any |
| 4663 | * necessary flushes here. |
Eric Anholt | c4de0a5 | 2008-12-14 19:05:04 -0800 | [diff] [blame] | 4664 | */ |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 4665 | ret = i915_gem_object_flush_active(obj); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 4666 | if (ret) |
| 4667 | goto unref; |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 4668 | |
Chris Wilson | 426960b | 2016-01-15 16:51:46 +0000 | [diff] [blame] | 4669 | args->busy = 0; |
| 4670 | if (obj->active) { |
| 4671 | int i; |
| 4672 | |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 4673 | for (i = 0; i < I915_NUM_ENGINES; i++) { |
Chris Wilson | 426960b | 2016-01-15 16:51:46 +0000 | [diff] [blame] | 4674 | struct drm_i915_gem_request *req; |
| 4675 | |
| 4676 | req = obj->last_read_req[i]; |
| 4677 | if (req) |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 4678 | args->busy |= 1 << (16 + req->engine->exec_id); |
Chris Wilson | 426960b | 2016-01-15 16:51:46 +0000 | [diff] [blame] | 4679 | } |
| 4680 | if (obj->last_write_req) |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 4681 | args->busy |= obj->last_write_req->engine->exec_id; |
Chris Wilson | 426960b | 2016-01-15 16:51:46 +0000 | [diff] [blame] | 4682 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4683 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 4684 | unref: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4685 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4686 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4687 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4688 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4689 | } |
| 4690 | |
| 4691 | int |
| 4692 | i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 4693 | struct drm_file *file_priv) |
| 4694 | { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 4695 | return i915_gem_ring_throttle(dev, file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4696 | } |
| 4697 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4698 | int |
| 4699 | i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 4700 | struct drm_file *file_priv) |
| 4701 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4702 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4703 | struct drm_i915_gem_madvise *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4704 | struct drm_i915_gem_object *obj; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 4705 | int ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4706 | |
| 4707 | switch (args->madv) { |
| 4708 | case I915_MADV_DONTNEED: |
| 4709 | case I915_MADV_WILLNEED: |
| 4710 | break; |
| 4711 | default: |
| 4712 | return -EINVAL; |
| 4713 | } |
| 4714 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4715 | ret = i915_mutex_lock_interruptible(dev); |
| 4716 | if (ret) |
| 4717 | return ret; |
| 4718 | |
Chris Wilson | a8ad0bd | 2016-05-09 11:04:54 +0100 | [diff] [blame] | 4719 | obj = to_intel_bo(drm_gem_object_lookup(file_priv, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 4720 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4721 | ret = -ENOENT; |
| 4722 | goto unlock; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4723 | } |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4724 | |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4725 | if (i915_gem_obj_is_pinned(obj)) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4726 | ret = -EINVAL; |
| 4727 | goto out; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4728 | } |
| 4729 | |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4730 | if (obj->pages && |
| 4731 | obj->tiling_mode != I915_TILING_NONE && |
| 4732 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) { |
| 4733 | if (obj->madv == I915_MADV_WILLNEED) |
| 4734 | i915_gem_object_unpin_pages(obj); |
| 4735 | if (args->madv == I915_MADV_WILLNEED) |
| 4736 | i915_gem_object_pin_pages(obj); |
| 4737 | } |
| 4738 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4739 | if (obj->madv != __I915_MADV_PURGED) |
| 4740 | obj->madv = args->madv; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4741 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4742 | /* if the object is no longer attached, discard its backing storage */ |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 4743 | if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL) |
Chris Wilson | 2d7ef39 | 2009-09-20 23:13:10 +0100 | [diff] [blame] | 4744 | i915_gem_object_truncate(obj); |
| 4745 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4746 | args->retained = obj->madv != __I915_MADV_PURGED; |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 4747 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4748 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4749 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4750 | unlock: |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4751 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4752 | return ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4753 | } |
| 4754 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4755 | void i915_gem_object_init(struct drm_i915_gem_object *obj, |
| 4756 | const struct drm_i915_gem_object_ops *ops) |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4757 | { |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 4758 | int i; |
| 4759 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 4760 | INIT_LIST_HEAD(&obj->global_list); |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 4761 | for (i = 0; i < I915_NUM_ENGINES; i++) |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 4762 | INIT_LIST_HEAD(&obj->engine_list[i]); |
Ben Widawsky | b25cb2f | 2013-08-14 11:38:33 +0200 | [diff] [blame] | 4763 | INIT_LIST_HEAD(&obj->obj_exec_link); |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4764 | INIT_LIST_HEAD(&obj->vma_list); |
Chris Wilson | 8d9d574 | 2015-04-07 16:20:38 +0100 | [diff] [blame] | 4765 | INIT_LIST_HEAD(&obj->batch_pool_link); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4766 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4767 | obj->ops = ops; |
| 4768 | |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4769 | obj->fence_reg = I915_FENCE_REG_NONE; |
| 4770 | obj->madv = I915_MADV_WILLNEED; |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4771 | |
Dave Gordon | f19ec8c | 2016-07-04 11:34:37 +0100 | [diff] [blame] | 4772 | i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4773 | } |
| 4774 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4775 | static const struct drm_i915_gem_object_ops i915_gem_object_ops = { |
Chris Wilson | de47266 | 2016-01-22 18:32:31 +0000 | [diff] [blame] | 4776 | .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE, |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4777 | .get_pages = i915_gem_object_get_pages_gtt, |
| 4778 | .put_pages = i915_gem_object_put_pages_gtt, |
| 4779 | }; |
| 4780 | |
Dave Gordon | d37cd8a | 2016-04-22 19:14:32 +0100 | [diff] [blame] | 4781 | struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4782 | size_t size) |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4783 | { |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4784 | struct drm_i915_gem_object *obj; |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4785 | struct address_space *mapping; |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 4786 | gfp_t mask; |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4787 | int ret; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4788 | |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4789 | obj = i915_gem_object_alloc(dev); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4790 | if (obj == NULL) |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4791 | return ERR_PTR(-ENOMEM); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4792 | |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4793 | ret = drm_gem_object_init(dev, &obj->base, size); |
| 4794 | if (ret) |
| 4795 | goto fail; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4796 | |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4797 | mask = GFP_HIGHUSER | __GFP_RECLAIMABLE; |
| 4798 | if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) { |
| 4799 | /* 965gm cannot relocate objects above 4GiB. */ |
| 4800 | mask &= ~__GFP_HIGHMEM; |
| 4801 | mask |= __GFP_DMA32; |
| 4802 | } |
| 4803 | |
Al Viro | 93c76a3 | 2015-12-04 23:45:44 -0500 | [diff] [blame] | 4804 | mapping = obj->base.filp->f_mapping; |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4805 | mapping_set_gfp_mask(mapping, mask); |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4806 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4807 | i915_gem_object_init(obj, &i915_gem_object_ops); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4808 | |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4809 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 4810 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4811 | |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 4812 | if (HAS_LLC(dev)) { |
| 4813 | /* On some devices, we can have the GPU use the LLC (the CPU |
Eric Anholt | a187111 | 2011-03-29 16:59:55 -0700 | [diff] [blame] | 4814 | * cache) for about a 10% performance improvement |
| 4815 | * compared to uncached. Graphics requests other than |
| 4816 | * display scanout are coherent with the CPU in |
| 4817 | * accessing this cache. This means in this mode we |
| 4818 | * don't need to clflush on the CPU side, and on the |
| 4819 | * GPU side we only need to flush internal caches to |
| 4820 | * get data visible to the CPU. |
| 4821 | * |
| 4822 | * However, we maintain the display planes as UC, and so |
| 4823 | * need to rebind when first used as such. |
| 4824 | */ |
| 4825 | obj->cache_level = I915_CACHE_LLC; |
| 4826 | } else |
| 4827 | obj->cache_level = I915_CACHE_NONE; |
| 4828 | |
Daniel Vetter | d861e33 | 2013-07-24 23:25:03 +0200 | [diff] [blame] | 4829 | trace_i915_gem_object_create(obj); |
| 4830 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4831 | return obj; |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 4832 | |
| 4833 | fail: |
| 4834 | i915_gem_object_free(obj); |
| 4835 | |
| 4836 | return ERR_PTR(ret); |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4837 | } |
| 4838 | |
Chris Wilson | 340fbd8 | 2014-05-22 09:16:52 +0100 | [diff] [blame] | 4839 | static bool discard_backing_storage(struct drm_i915_gem_object *obj) |
| 4840 | { |
| 4841 | /* If we are the last user of the backing storage (be it shmemfs |
| 4842 | * pages or stolen etc), we know that the pages are going to be |
| 4843 | * immediately released. In this case, we can then skip copying |
| 4844 | * back the contents from the GPU. |
| 4845 | */ |
| 4846 | |
| 4847 | if (obj->madv != I915_MADV_WILLNEED) |
| 4848 | return false; |
| 4849 | |
| 4850 | if (obj->base.filp == NULL) |
| 4851 | return true; |
| 4852 | |
| 4853 | /* At first glance, this looks racy, but then again so would be |
| 4854 | * userspace racing mmap against close. However, the first external |
| 4855 | * reference to the filp can only be obtained through the |
| 4856 | * i915_gem_mmap_ioctl() which safeguards us against the user |
| 4857 | * acquiring such a reference whilst we are in the middle of |
| 4858 | * freeing the object. |
| 4859 | */ |
| 4860 | return atomic_long_read(&obj->base.filp->f_count) == 1; |
| 4861 | } |
| 4862 | |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4863 | void i915_gem_free_object(struct drm_gem_object *gem_obj) |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4864 | { |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4865 | struct drm_i915_gem_object *obj = to_intel_bo(gem_obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4866 | struct drm_device *dev = obj->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4867 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4868 | struct i915_vma *vma, *next; |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4869 | |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 4870 | intel_runtime_pm_get(dev_priv); |
| 4871 | |
Chris Wilson | 26e12f8 | 2011-03-20 11:20:19 +0000 | [diff] [blame] | 4872 | trace_i915_gem_object_destroy(obj); |
| 4873 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 4874 | list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) { |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4875 | int ret; |
| 4876 | |
| 4877 | vma->pin_count = 0; |
| 4878 | ret = i915_vma_unbind(vma); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4879 | if (WARN_ON(ret == -ERESTARTSYS)) { |
| 4880 | bool was_interruptible; |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4881 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4882 | was_interruptible = dev_priv->mm.interruptible; |
| 4883 | dev_priv->mm.interruptible = false; |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4884 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4885 | WARN_ON(i915_vma_unbind(vma)); |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4886 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4887 | dev_priv->mm.interruptible = was_interruptible; |
| 4888 | } |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4889 | } |
| 4890 | |
Ben Widawsky | 1d64ae7 | 2013-05-31 14:46:20 -0700 | [diff] [blame] | 4891 | /* Stolen objects don't hold a ref, but do hold pin count. Fix that up |
| 4892 | * before progressing. */ |
| 4893 | if (obj->stolen) |
| 4894 | i915_gem_object_unpin_pages(obj); |
| 4895 | |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4896 | WARN_ON(obj->frontbuffer_bits); |
| 4897 | |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4898 | if (obj->pages && obj->madv == I915_MADV_WILLNEED && |
| 4899 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES && |
| 4900 | obj->tiling_mode != I915_TILING_NONE) |
| 4901 | i915_gem_object_unpin_pages(obj); |
| 4902 | |
Ben Widawsky | 401c29f | 2013-05-31 11:28:47 -0700 | [diff] [blame] | 4903 | if (WARN_ON(obj->pages_pin_count)) |
| 4904 | obj->pages_pin_count = 0; |
Chris Wilson | 340fbd8 | 2014-05-22 09:16:52 +0100 | [diff] [blame] | 4905 | if (discard_backing_storage(obj)) |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 4906 | obj->madv = I915_MADV_DONTNEED; |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4907 | i915_gem_object_put_pages(obj); |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 4908 | i915_gem_object_free_mmap_offset(obj); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4909 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 4910 | BUG_ON(obj->pages); |
| 4911 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 4912 | if (obj->base.import_attach) |
| 4913 | drm_prime_gem_destroy(&obj->base, NULL); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4914 | |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 4915 | if (obj->ops->release) |
| 4916 | obj->ops->release(obj); |
| 4917 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4918 | drm_gem_object_release(&obj->base); |
| 4919 | i915_gem_info_remove_obj(dev_priv, obj->base.size); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4920 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4921 | kfree(obj->bit_17); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4922 | i915_gem_object_free(obj); |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 4923 | |
| 4924 | intel_runtime_pm_put(dev_priv); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4925 | } |
| 4926 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4927 | struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj, |
| 4928 | struct i915_address_space *vm) |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4929 | { |
Daniel Vetter | e656a6c | 2013-08-14 14:14:04 +0200 | [diff] [blame] | 4930 | struct i915_vma *vma; |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 4931 | list_for_each_entry(vma, &obj->vma_list, obj_link) { |
Tvrtko Ursulin | 1b68372 | 2015-11-12 11:59:55 +0000 | [diff] [blame] | 4932 | if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL && |
| 4933 | vma->vm == vm) |
Daniel Vetter | e656a6c | 2013-08-14 14:14:04 +0200 | [diff] [blame] | 4934 | return vma; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4935 | } |
| 4936 | return NULL; |
| 4937 | } |
Daniel Vetter | e656a6c | 2013-08-14 14:14:04 +0200 | [diff] [blame] | 4938 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4939 | struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj, |
| 4940 | const struct i915_ggtt_view *view) |
| 4941 | { |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4942 | struct i915_vma *vma; |
| 4943 | |
Tvrtko Ursulin | 598b9ec | 2016-04-21 13:04:44 +0100 | [diff] [blame] | 4944 | GEM_BUG_ON(!view); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4945 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 4946 | list_for_each_entry(vma, &obj->vma_list, obj_link) |
Tvrtko Ursulin | 598b9ec | 2016-04-21 13:04:44 +0100 | [diff] [blame] | 4947 | if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view)) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4948 | return vma; |
Daniel Vetter | e656a6c | 2013-08-14 14:14:04 +0200 | [diff] [blame] | 4949 | return NULL; |
| 4950 | } |
| 4951 | |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4952 | void i915_gem_vma_destroy(struct i915_vma *vma) |
| 4953 | { |
| 4954 | WARN_ON(vma->node.allocated); |
Chris Wilson | aaa05667 | 2013-08-20 12:56:40 +0100 | [diff] [blame] | 4955 | |
| 4956 | /* Keep the vma as a placeholder in the execbuffer reservation lists */ |
| 4957 | if (!list_empty(&vma->exec_list)) |
| 4958 | return; |
| 4959 | |
Chris Wilson | 596c592 | 2016-02-26 11:03:20 +0000 | [diff] [blame] | 4960 | if (!vma->is_ggtt) |
| 4961 | i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm)); |
Michel Thierry | b9d06dd | 2014-08-06 15:04:44 +0200 | [diff] [blame] | 4962 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 4963 | list_del(&vma->obj_link); |
Daniel Vetter | b93dab6 | 2013-08-26 11:23:47 +0200 | [diff] [blame] | 4964 | |
Chris Wilson | e20d2ab | 2015-04-07 16:20:58 +0100 | [diff] [blame] | 4965 | kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma); |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4966 | } |
| 4967 | |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 4968 | static void |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 4969 | i915_gem_stop_engines(struct drm_device *dev) |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 4970 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4971 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 4972 | struct intel_engine_cs *engine; |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 4973 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 4974 | for_each_engine(engine, dev_priv) |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 4975 | dev_priv->gt.stop_engine(engine); |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 4976 | } |
| 4977 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 4978 | int |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4979 | i915_gem_suspend(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4980 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 4981 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4982 | int ret = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4983 | |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4984 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 6e5a5be | 2016-06-24 14:55:57 +0100 | [diff] [blame] | 4985 | ret = i915_gem_wait_for_idle(dev_priv); |
Chris Wilson | f740334 | 2013-09-13 23:57:04 +0100 | [diff] [blame] | 4986 | if (ret) |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4987 | goto err; |
Chris Wilson | f740334 | 2013-09-13 23:57:04 +0100 | [diff] [blame] | 4988 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 4989 | i915_gem_retire_requests(dev_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4990 | |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 4991 | i915_gem_stop_engines(dev); |
Chris Wilson | b2e862d | 2016-04-28 09:56:41 +0100 | [diff] [blame] | 4992 | i915_gem_context_lost(dev_priv); |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4993 | mutex_unlock(&dev->struct_mutex); |
| 4994 | |
Chris Wilson | 737b150 | 2015-01-26 18:03:03 +0200 | [diff] [blame] | 4995 | cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 4996 | cancel_delayed_work_sync(&dev_priv->gt.retire_work); |
| 4997 | flush_delayed_work(&dev_priv->gt.idle_work); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4998 | |
Chris Wilson | bdcf120 | 2014-11-25 11:56:33 +0000 | [diff] [blame] | 4999 | /* Assert that we sucessfully flushed all the work and |
| 5000 | * reset the GPU back to its idle, low power state. |
| 5001 | */ |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 5002 | WARN_ON(dev_priv->gt.awake); |
Chris Wilson | bdcf120 | 2014-11-25 11:56:33 +0000 | [diff] [blame] | 5003 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5004 | return 0; |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 5005 | |
| 5006 | err: |
| 5007 | mutex_unlock(&dev->struct_mutex); |
| 5008 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5009 | } |
| 5010 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 5011 | void i915_gem_init_swizzling(struct drm_device *dev) |
| 5012 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5013 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 5014 | |
Daniel Vetter | 11782b0 | 2012-01-31 16:47:55 +0100 | [diff] [blame] | 5015 | if (INTEL_INFO(dev)->gen < 5 || |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 5016 | dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE) |
| 5017 | return; |
| 5018 | |
| 5019 | I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) | |
| 5020 | DISP_TILE_SURFACE_SWIZZLING); |
| 5021 | |
Daniel Vetter | 11782b0 | 2012-01-31 16:47:55 +0100 | [diff] [blame] | 5022 | if (IS_GEN5(dev)) |
| 5023 | return; |
| 5024 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 5025 | I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL); |
| 5026 | if (IS_GEN6(dev)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 5027 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB)); |
Ben Widawsky | 8782e26 | 2012-12-18 10:31:23 -0800 | [diff] [blame] | 5028 | else if (IS_GEN7(dev)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 5029 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB)); |
Ben Widawsky | 31a5336 | 2013-11-02 21:07:04 -0700 | [diff] [blame] | 5030 | else if (IS_GEN8(dev)) |
| 5031 | I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW)); |
Ben Widawsky | 8782e26 | 2012-12-18 10:31:23 -0800 | [diff] [blame] | 5032 | else |
| 5033 | BUG(); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 5034 | } |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 5035 | |
Ville Syrjälä | 81e7f20 | 2014-08-15 01:21:55 +0300 | [diff] [blame] | 5036 | static void init_unused_ring(struct drm_device *dev, u32 base) |
| 5037 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5038 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 81e7f20 | 2014-08-15 01:21:55 +0300 | [diff] [blame] | 5039 | |
| 5040 | I915_WRITE(RING_CTL(base), 0); |
| 5041 | I915_WRITE(RING_HEAD(base), 0); |
| 5042 | I915_WRITE(RING_TAIL(base), 0); |
| 5043 | I915_WRITE(RING_START(base), 0); |
| 5044 | } |
| 5045 | |
| 5046 | static void init_unused_rings(struct drm_device *dev) |
| 5047 | { |
| 5048 | if (IS_I830(dev)) { |
| 5049 | init_unused_ring(dev, PRB1_BASE); |
| 5050 | init_unused_ring(dev, SRB0_BASE); |
| 5051 | init_unused_ring(dev, SRB1_BASE); |
| 5052 | init_unused_ring(dev, SRB2_BASE); |
| 5053 | init_unused_ring(dev, SRB3_BASE); |
| 5054 | } else if (IS_GEN2(dev)) { |
| 5055 | init_unused_ring(dev, SRB0_BASE); |
| 5056 | init_unused_ring(dev, SRB1_BASE); |
| 5057 | } else if (IS_GEN3(dev)) { |
| 5058 | init_unused_ring(dev, PRB1_BASE); |
| 5059 | init_unused_ring(dev, PRB2_BASE); |
| 5060 | } |
| 5061 | } |
| 5062 | |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 5063 | int i915_gem_init_engines(struct drm_device *dev) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 5064 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5065 | struct drm_i915_private *dev_priv = to_i915(dev); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 5066 | int ret; |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 5067 | |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 5068 | ret = intel_init_render_ring_buffer(dev); |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 5069 | if (ret) |
Chris Wilson | b6913e4 | 2010-11-12 10:46:37 +0000 | [diff] [blame] | 5070 | return ret; |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 5071 | |
| 5072 | if (HAS_BSD(dev)) { |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 5073 | ret = intel_init_bsd_ring_buffer(dev); |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 5074 | if (ret) |
| 5075 | goto cleanup_render_ring; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 5076 | } |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 5077 | |
Jani Nikula | d39398f | 2015-10-07 11:17:44 +0300 | [diff] [blame] | 5078 | if (HAS_BLT(dev)) { |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 5079 | ret = intel_init_blt_ring_buffer(dev); |
| 5080 | if (ret) |
| 5081 | goto cleanup_bsd_ring; |
| 5082 | } |
| 5083 | |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 5084 | if (HAS_VEBOX(dev)) { |
| 5085 | ret = intel_init_vebox_ring_buffer(dev); |
| 5086 | if (ret) |
| 5087 | goto cleanup_blt_ring; |
| 5088 | } |
| 5089 | |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 5090 | if (HAS_BSD2(dev)) { |
| 5091 | ret = intel_init_bsd2_ring_buffer(dev); |
| 5092 | if (ret) |
| 5093 | goto cleanup_vebox_ring; |
| 5094 | } |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 5095 | |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 5096 | return 0; |
| 5097 | |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 5098 | cleanup_vebox_ring: |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 5099 | intel_cleanup_engine(&dev_priv->engine[VECS]); |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 5100 | cleanup_blt_ring: |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 5101 | intel_cleanup_engine(&dev_priv->engine[BCS]); |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 5102 | cleanup_bsd_ring: |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 5103 | intel_cleanup_engine(&dev_priv->engine[VCS]); |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 5104 | cleanup_render_ring: |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 5105 | intel_cleanup_engine(&dev_priv->engine[RCS]); |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 5106 | |
| 5107 | return ret; |
| 5108 | } |
| 5109 | |
| 5110 | int |
| 5111 | i915_gem_init_hw(struct drm_device *dev) |
| 5112 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5113 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 5114 | struct intel_engine_cs *engine; |
Chris Wilson | d200cda | 2016-04-28 09:56:44 +0100 | [diff] [blame] | 5115 | int ret; |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 5116 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 5117 | /* Double layer security blanket, see i915_gem_init() */ |
| 5118 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 5119 | |
Mika Kuoppala | 3accaf7 | 2016-04-13 17:26:43 +0300 | [diff] [blame] | 5120 | if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9) |
Ben Widawsky | 05e21cc | 2013-07-04 11:02:04 -0700 | [diff] [blame] | 5121 | I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf)); |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 5122 | |
Ville Syrjälä | 0bf2134 | 2013-11-29 14:56:12 +0200 | [diff] [blame] | 5123 | if (IS_HASWELL(dev)) |
| 5124 | I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ? |
| 5125 | LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED); |
Rodrigo Vivi | 9435373 | 2013-08-28 16:45:46 -0300 | [diff] [blame] | 5126 | |
Ben Widawsky | 88a2b2a | 2013-04-05 13:12:43 -0700 | [diff] [blame] | 5127 | if (HAS_PCH_NOP(dev)) { |
Daniel Vetter | 6ba844b | 2014-01-22 23:39:30 +0100 | [diff] [blame] | 5128 | if (IS_IVYBRIDGE(dev)) { |
| 5129 | u32 temp = I915_READ(GEN7_MSG_CTL); |
| 5130 | temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK); |
| 5131 | I915_WRITE(GEN7_MSG_CTL, temp); |
| 5132 | } else if (INTEL_INFO(dev)->gen >= 7) { |
| 5133 | u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT); |
| 5134 | temp &= ~RESET_PCH_HANDSHAKE_ENABLE; |
| 5135 | I915_WRITE(HSW_NDE_RSTWRN_OPT, temp); |
| 5136 | } |
Ben Widawsky | 88a2b2a | 2013-04-05 13:12:43 -0700 | [diff] [blame] | 5137 | } |
| 5138 | |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 5139 | i915_gem_init_swizzling(dev); |
| 5140 | |
Daniel Vetter | d5abdfd | 2014-11-20 09:45:19 +0100 | [diff] [blame] | 5141 | /* |
| 5142 | * At least 830 can leave some of the unused rings |
| 5143 | * "active" (ie. head != tail) after resume which |
| 5144 | * will prevent c3 entry. Makes sure all unused rings |
| 5145 | * are totally idle. |
| 5146 | */ |
| 5147 | init_unused_rings(dev); |
| 5148 | |
Dave Gordon | ed54c1a | 2016-01-19 19:02:54 +0000 | [diff] [blame] | 5149 | BUG_ON(!dev_priv->kernel_context); |
John Harrison | 90638cc | 2015-05-29 17:43:37 +0100 | [diff] [blame] | 5150 | |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 5151 | ret = i915_ppgtt_init_hw(dev); |
| 5152 | if (ret) { |
| 5153 | DRM_ERROR("PPGTT enable HW failed %d\n", ret); |
| 5154 | goto out; |
| 5155 | } |
| 5156 | |
| 5157 | /* Need to do basic initialisation of all rings first: */ |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 5158 | for_each_engine(engine, dev_priv) { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 5159 | ret = engine->init_hw(engine); |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 5160 | if (ret) |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 5161 | goto out; |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 5162 | } |
Mika Kuoppala | 9943393 | 2013-01-22 14:12:17 +0200 | [diff] [blame] | 5163 | |
Peter Antoine | 0ccdacf | 2016-04-13 15:03:25 +0100 | [diff] [blame] | 5164 | intel_mocs_init_l3cc_table(dev); |
| 5165 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 5166 | /* We can't enable contexts until all firmware is loaded */ |
Dave Gordon | e556f7c | 2016-06-07 09:14:49 +0100 | [diff] [blame] | 5167 | ret = intel_guc_setup(dev); |
Nick Hoath | e84fe80 | 2015-09-11 12:53:46 +0100 | [diff] [blame] | 5168 | if (ret) |
| 5169 | goto out; |
| 5170 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 5171 | out: |
| 5172 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 5173 | return ret; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 5174 | } |
| 5175 | |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 5176 | int i915_gem_init(struct drm_device *dev) |
| 5177 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5178 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 5179 | int ret; |
| 5180 | |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 5181 | mutex_lock(&dev->struct_mutex); |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 5182 | |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 5183 | if (!i915.enable_execlists) { |
John Harrison | f3dc74c | 2015-03-19 12:30:06 +0000 | [diff] [blame] | 5184 | dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission; |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 5185 | dev_priv->gt.init_engines = i915_gem_init_engines; |
| 5186 | dev_priv->gt.cleanup_engine = intel_cleanup_engine; |
| 5187 | dev_priv->gt.stop_engine = intel_stop_engine; |
Oscar Mateo | 454afeb | 2014-07-24 17:04:22 +0100 | [diff] [blame] | 5188 | } else { |
John Harrison | f3dc74c | 2015-03-19 12:30:06 +0000 | [diff] [blame] | 5189 | dev_priv->gt.execbuf_submit = intel_execlists_submission; |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 5190 | dev_priv->gt.init_engines = intel_logical_rings_init; |
| 5191 | dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup; |
| 5192 | dev_priv->gt.stop_engine = intel_logical_ring_stop; |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 5193 | } |
| 5194 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 5195 | /* This is just a security blanket to placate dragons. |
| 5196 | * On some systems, we very sporadically observe that the first TLBs |
| 5197 | * used by the CS may be stale, despite us poking the TLB reset. If |
| 5198 | * we hold the forcewake during initialisation these problems |
| 5199 | * just magically go away. |
| 5200 | */ |
| 5201 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 5202 | |
Chris Wilson | 72778cb | 2016-05-19 16:17:16 +0100 | [diff] [blame] | 5203 | i915_gem_init_userptr(dev_priv); |
Joonas Lahtinen | d85489d | 2016-03-24 16:47:46 +0200 | [diff] [blame] | 5204 | i915_gem_init_ggtt(dev); |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 5205 | |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 5206 | ret = i915_gem_context_init(dev); |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 5207 | if (ret) |
| 5208 | goto out_unlock; |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 5209 | |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 5210 | ret = dev_priv->gt.init_engines(dev); |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 5211 | if (ret) |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 5212 | goto out_unlock; |
Daniel Vetter | 53ca26c | 2012-04-26 23:28:03 +0200 | [diff] [blame] | 5213 | |
| 5214 | ret = i915_gem_init_hw(dev); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 5215 | if (ret == -EIO) { |
| 5216 | /* Allow ring initialisation to fail by marking the GPU as |
| 5217 | * wedged. But we only want to do this where the GPU is angry, |
| 5218 | * for all other failure, such as an allocation failure, bail. |
| 5219 | */ |
| 5220 | DRM_ERROR("Failed to initialize GPU, declaring it wedged\n"); |
Peter Zijlstra | 805de8f4 | 2015-04-24 01:12:32 +0200 | [diff] [blame] | 5221 | atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 5222 | ret = 0; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 5223 | } |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 5224 | |
| 5225 | out_unlock: |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 5226 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 5227 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 5228 | |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 5229 | return ret; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 5230 | } |
| 5231 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 5232 | void |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 5233 | i915_gem_cleanup_engines(struct drm_device *dev) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 5234 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5235 | struct drm_i915_private *dev_priv = to_i915(dev); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 5236 | struct intel_engine_cs *engine; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 5237 | |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 5238 | for_each_engine(engine, dev_priv) |
Tvrtko Ursulin | 117897f | 2016-03-16 11:00:40 +0000 | [diff] [blame] | 5239 | dev_priv->gt.cleanup_engine(engine); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 5240 | } |
| 5241 | |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 5242 | static void |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 5243 | init_engine_lists(struct intel_engine_cs *engine) |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 5244 | { |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 5245 | INIT_LIST_HEAD(&engine->active_list); |
| 5246 | INIT_LIST_HEAD(&engine->request_list); |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 5247 | } |
| 5248 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5249 | void |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 5250 | i915_gem_load_init_fences(struct drm_i915_private *dev_priv) |
| 5251 | { |
Chris Wilson | 91c8a32 | 2016-07-05 10:40:23 +0100 | [diff] [blame] | 5252 | struct drm_device *dev = &dev_priv->drm; |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 5253 | |
| 5254 | if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) && |
| 5255 | !IS_CHERRYVIEW(dev_priv)) |
| 5256 | dev_priv->num_fence_regs = 32; |
| 5257 | else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) || |
| 5258 | IS_I945GM(dev_priv) || IS_G33(dev_priv)) |
| 5259 | dev_priv->num_fence_regs = 16; |
| 5260 | else |
| 5261 | dev_priv->num_fence_regs = 8; |
| 5262 | |
Chris Wilson | c033666 | 2016-05-06 15:40:21 +0100 | [diff] [blame] | 5263 | if (intel_vgpu_active(dev_priv)) |
Imre Deak | 40ae4e1 | 2016-03-16 14:54:03 +0200 | [diff] [blame] | 5264 | dev_priv->num_fence_regs = |
| 5265 | I915_READ(vgtif_reg(avail_rs.fence_num)); |
| 5266 | |
| 5267 | /* Initialize fence registers to zero */ |
| 5268 | i915_gem_restore_fences(dev); |
| 5269 | |
| 5270 | i915_gem_detect_bit_6_swizzle(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5271 | } |
| 5272 | |
| 5273 | void |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 5274 | i915_gem_load_init(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5275 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5276 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 5277 | int i; |
| 5278 | |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 5279 | dev_priv->objects = |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 5280 | kmem_cache_create("i915_gem_object", |
| 5281 | sizeof(struct drm_i915_gem_object), 0, |
| 5282 | SLAB_HWCACHE_ALIGN, |
| 5283 | NULL); |
Chris Wilson | e20d2ab | 2015-04-07 16:20:58 +0100 | [diff] [blame] | 5284 | dev_priv->vmas = |
| 5285 | kmem_cache_create("i915_gem_vma", |
| 5286 | sizeof(struct i915_vma), 0, |
| 5287 | SLAB_HWCACHE_ALIGN, |
| 5288 | NULL); |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 5289 | dev_priv->requests = |
| 5290 | kmem_cache_create("i915_gem_request", |
| 5291 | sizeof(struct drm_i915_gem_request), 0, |
| 5292 | SLAB_HWCACHE_ALIGN, |
| 5293 | NULL); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5294 | |
Ben Widawsky | fc8c067 | 2013-07-31 16:59:54 -0700 | [diff] [blame] | 5295 | INIT_LIST_HEAD(&dev_priv->vm_list); |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 5296 | INIT_LIST_HEAD(&dev_priv->context_list); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 5297 | INIT_LIST_HEAD(&dev_priv->mm.unbound_list); |
| 5298 | INIT_LIST_HEAD(&dev_priv->mm.bound_list); |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 5299 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 5300 | for (i = 0; i < I915_NUM_ENGINES; i++) |
| 5301 | init_engine_lists(&dev_priv->engine[i]); |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 5302 | for (i = 0; i < I915_MAX_NUM_FENCES; i++) |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 5303 | INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 5304 | INIT_DELAYED_WORK(&dev_priv->gt.retire_work, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5305 | i915_gem_retire_work_handler); |
Chris Wilson | 67d97da | 2016-07-04 08:08:31 +0100 | [diff] [blame] | 5306 | INIT_DELAYED_WORK(&dev_priv->gt.idle_work, |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5307 | i915_gem_idle_work_handler); |
Chris Wilson | 1f15b76 | 2016-07-01 17:23:14 +0100 | [diff] [blame] | 5308 | init_waitqueue_head(&dev_priv->gpu_error.wait_queue); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 5309 | init_waitqueue_head(&dev_priv->gpu_error.reset_queue); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 5310 | |
Chris Wilson | 72bfa19 | 2010-12-19 11:42:05 +0000 | [diff] [blame] | 5311 | dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL; |
| 5312 | |
Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 5313 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
Eric Anholt | 10ed13e | 2011-05-06 13:53:49 -0700 | [diff] [blame] | 5314 | |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 5315 | init_waitqueue_head(&dev_priv->pending_flip_queue); |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 5316 | |
Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 5317 | dev_priv->mm.interruptible = true; |
| 5318 | |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 5319 | mutex_init(&dev_priv->fb_tracking.lock); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5320 | } |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 5321 | |
Imre Deak | d64aa09 | 2016-01-19 15:26:29 +0200 | [diff] [blame] | 5322 | void i915_gem_load_cleanup(struct drm_device *dev) |
| 5323 | { |
| 5324 | struct drm_i915_private *dev_priv = to_i915(dev); |
| 5325 | |
| 5326 | kmem_cache_destroy(dev_priv->requests); |
| 5327 | kmem_cache_destroy(dev_priv->vmas); |
| 5328 | kmem_cache_destroy(dev_priv->objects); |
| 5329 | } |
| 5330 | |
Chris Wilson | 461fb99 | 2016-05-14 07:26:33 +0100 | [diff] [blame] | 5331 | int i915_gem_freeze_late(struct drm_i915_private *dev_priv) |
| 5332 | { |
| 5333 | struct drm_i915_gem_object *obj; |
| 5334 | |
| 5335 | /* Called just before we write the hibernation image. |
| 5336 | * |
| 5337 | * We need to update the domain tracking to reflect that the CPU |
| 5338 | * will be accessing all the pages to create and restore from the |
| 5339 | * hibernation, and so upon restoration those pages will be in the |
| 5340 | * CPU domain. |
| 5341 | * |
| 5342 | * To make sure the hibernation image contains the latest state, |
| 5343 | * we update that state just before writing out the image. |
| 5344 | */ |
| 5345 | |
| 5346 | list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) { |
| 5347 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 5348 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 5349 | } |
| 5350 | |
| 5351 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) { |
| 5352 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 5353 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 5354 | } |
| 5355 | |
| 5356 | return 0; |
| 5357 | } |
| 5358 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 5359 | void i915_gem_release(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 5360 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 5361 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 5362 | |
| 5363 | /* Clean up our request list when the client is going away, so that |
| 5364 | * later retire_requests won't dereference our soon-to-be-gone |
| 5365 | * file_priv. |
| 5366 | */ |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 5367 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 5368 | while (!list_empty(&file_priv->mm.request_list)) { |
| 5369 | struct drm_i915_gem_request *request; |
| 5370 | |
| 5371 | request = list_first_entry(&file_priv->mm.request_list, |
| 5372 | struct drm_i915_gem_request, |
| 5373 | client_list); |
| 5374 | list_del(&request->client_list); |
| 5375 | request->file_priv = NULL; |
| 5376 | } |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 5377 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 5378 | |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 5379 | if (!list_empty(&file_priv->rps.link)) { |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 5380 | spin_lock(&to_i915(dev)->rps.client_lock); |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 5381 | list_del(&file_priv->rps.link); |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 5382 | spin_unlock(&to_i915(dev)->rps.client_lock); |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 5383 | } |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5384 | } |
| 5385 | |
| 5386 | int i915_gem_open(struct drm_device *dev, struct drm_file *file) |
| 5387 | { |
| 5388 | struct drm_i915_file_private *file_priv; |
Ben Widawsky | e422b888 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 5389 | int ret; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5390 | |
| 5391 | DRM_DEBUG_DRIVER("\n"); |
| 5392 | |
| 5393 | file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL); |
| 5394 | if (!file_priv) |
| 5395 | return -ENOMEM; |
| 5396 | |
| 5397 | file->driver_priv = file_priv; |
Dave Gordon | f19ec8c | 2016-07-04 11:34:37 +0100 | [diff] [blame] | 5398 | file_priv->dev_priv = to_i915(dev); |
Chris Wilson | ab0e7ff | 2014-02-25 17:11:24 +0200 | [diff] [blame] | 5399 | file_priv->file = file; |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 5400 | INIT_LIST_HEAD(&file_priv->rps.link); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5401 | |
| 5402 | spin_lock_init(&file_priv->mm.lock); |
| 5403 | INIT_LIST_HEAD(&file_priv->mm.request_list); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5404 | |
Tvrtko Ursulin | de1add3 | 2016-01-15 15:12:50 +0000 | [diff] [blame] | 5405 | file_priv->bsd_ring = -1; |
| 5406 | |
Ben Widawsky | e422b888 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 5407 | ret = i915_gem_context_open(dev, file); |
| 5408 | if (ret) |
| 5409 | kfree(file_priv); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5410 | |
Ben Widawsky | e422b888 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 5411 | return ret; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5412 | } |
| 5413 | |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 5414 | /** |
| 5415 | * i915_gem_track_fb - update frontbuffer tracking |
Geliang Tang | d9072a3 | 2015-09-15 05:58:44 -0700 | [diff] [blame] | 5416 | * @old: current GEM buffer for the frontbuffer slots |
| 5417 | * @new: new GEM buffer for the frontbuffer slots |
| 5418 | * @frontbuffer_bits: bitmask of frontbuffer slots |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 5419 | * |
| 5420 | * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them |
| 5421 | * from @old and setting them in @new. Both @old and @new can be NULL. |
| 5422 | */ |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 5423 | void i915_gem_track_fb(struct drm_i915_gem_object *old, |
| 5424 | struct drm_i915_gem_object *new, |
| 5425 | unsigned frontbuffer_bits) |
| 5426 | { |
| 5427 | if (old) { |
| 5428 | WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex)); |
| 5429 | WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits)); |
| 5430 | old->frontbuffer_bits &= ~frontbuffer_bits; |
| 5431 | } |
| 5432 | |
| 5433 | if (new) { |
| 5434 | WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex)); |
| 5435 | WARN_ON(new->frontbuffer_bits & frontbuffer_bits); |
| 5436 | new->frontbuffer_bits |= frontbuffer_bits; |
| 5437 | } |
| 5438 | } |
| 5439 | |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5440 | /* All the new VM stuff */ |
Michel Thierry | 088e0df | 2015-08-07 17:40:17 +0100 | [diff] [blame] | 5441 | u64 i915_gem_obj_offset(struct drm_i915_gem_object *o, |
| 5442 | struct i915_address_space *vm) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5443 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 5444 | struct drm_i915_private *dev_priv = to_i915(o->base.dev); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5445 | struct i915_vma *vma; |
| 5446 | |
Daniel Vetter | 896ab1a | 2014-08-06 15:04:51 +0200 | [diff] [blame] | 5447 | WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5448 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 5449 | list_for_each_entry(vma, &o->vma_list, obj_link) { |
Chris Wilson | 596c592 | 2016-02-26 11:03:20 +0000 | [diff] [blame] | 5450 | if (vma->is_ggtt && |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5451 | vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL) |
| 5452 | continue; |
| 5453 | if (vma->vm == vm) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5454 | return vma->node.start; |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5455 | } |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5456 | |
Daniel Vetter | f25748ea | 2014-06-17 22:34:38 +0200 | [diff] [blame] | 5457 | WARN(1, "%s vma for this object not found.\n", |
| 5458 | i915_is_ggtt(vm) ? "global" : "ppgtt"); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5459 | return -1; |
| 5460 | } |
| 5461 | |
Michel Thierry | 088e0df | 2015-08-07 17:40:17 +0100 | [diff] [blame] | 5462 | u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o, |
| 5463 | const struct i915_ggtt_view *view) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5464 | { |
| 5465 | struct i915_vma *vma; |
| 5466 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 5467 | list_for_each_entry(vma, &o->vma_list, obj_link) |
Tvrtko Ursulin | 8aac222 | 2016-04-21 13:04:45 +0100 | [diff] [blame] | 5468 | if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view)) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5469 | return vma->node.start; |
| 5470 | |
Tvrtko Ursulin | 5678ad7 | 2015-03-17 14:45:29 +0000 | [diff] [blame] | 5471 | WARN(1, "global vma for this object not found. (view=%u)\n", view->type); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5472 | return -1; |
| 5473 | } |
| 5474 | |
| 5475 | bool i915_gem_obj_bound(struct drm_i915_gem_object *o, |
| 5476 | struct i915_address_space *vm) |
| 5477 | { |
| 5478 | struct i915_vma *vma; |
| 5479 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 5480 | list_for_each_entry(vma, &o->vma_list, obj_link) { |
Chris Wilson | 596c592 | 2016-02-26 11:03:20 +0000 | [diff] [blame] | 5481 | if (vma->is_ggtt && |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5482 | vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL) |
| 5483 | continue; |
| 5484 | if (vma->vm == vm && drm_mm_node_allocated(&vma->node)) |
| 5485 | return true; |
| 5486 | } |
| 5487 | |
| 5488 | return false; |
| 5489 | } |
| 5490 | |
| 5491 | bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o, |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 5492 | const struct i915_ggtt_view *view) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5493 | { |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5494 | struct i915_vma *vma; |
| 5495 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 5496 | list_for_each_entry(vma, &o->vma_list, obj_link) |
Tvrtko Ursulin | ff5ec22 | 2016-04-21 13:04:46 +0100 | [diff] [blame] | 5497 | if (vma->is_ggtt && |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 5498 | i915_ggtt_view_equal(&vma->ggtt_view, view) && |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 5499 | drm_mm_node_allocated(&vma->node)) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5500 | return true; |
| 5501 | |
| 5502 | return false; |
| 5503 | } |
| 5504 | |
| 5505 | bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o) |
| 5506 | { |
Chris Wilson | 5a1d5eb | 2013-09-10 11:27:37 +0100 | [diff] [blame] | 5507 | struct i915_vma *vma; |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5508 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 5509 | list_for_each_entry(vma, &o->vma_list, obj_link) |
Chris Wilson | 5a1d5eb | 2013-09-10 11:27:37 +0100 | [diff] [blame] | 5510 | if (drm_mm_node_allocated(&vma->node)) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5511 | return true; |
| 5512 | |
| 5513 | return false; |
| 5514 | } |
| 5515 | |
Tvrtko Ursulin | 8da3272 | 2016-04-21 13:04:43 +0100 | [diff] [blame] | 5516 | unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5517 | { |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5518 | struct i915_vma *vma; |
| 5519 | |
Tvrtko Ursulin | 8da3272 | 2016-04-21 13:04:43 +0100 | [diff] [blame] | 5520 | GEM_BUG_ON(list_empty(&o->vma_list)); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5521 | |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 5522 | list_for_each_entry(vma, &o->vma_list, obj_link) { |
Chris Wilson | 596c592 | 2016-02-26 11:03:20 +0000 | [diff] [blame] | 5523 | if (vma->is_ggtt && |
Tvrtko Ursulin | 8da3272 | 2016-04-21 13:04:43 +0100 | [diff] [blame] | 5524 | vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5525 | return vma->node.size; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5526 | } |
Tvrtko Ursulin | 8da3272 | 2016-04-21 13:04:43 +0100 | [diff] [blame] | 5527 | |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5528 | return 0; |
| 5529 | } |
| 5530 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5531 | bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) |
Ben Widawsky | 5c2abbe | 2013-09-24 09:57:57 -0700 | [diff] [blame] | 5532 | { |
| 5533 | struct i915_vma *vma; |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 5534 | list_for_each_entry(vma, &obj->vma_list, obj_link) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5535 | if (vma->pin_count > 0) |
| 5536 | return true; |
Joonas Lahtinen | a6631ae | 2015-05-06 14:34:58 +0300 | [diff] [blame] | 5537 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5538 | return false; |
Ben Widawsky | 5c2abbe | 2013-09-24 09:57:57 -0700 | [diff] [blame] | 5539 | } |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5540 | |
Dave Gordon | 033908a | 2015-12-10 18:51:23 +0000 | [diff] [blame] | 5541 | /* Like i915_gem_object_get_page(), but mark the returned page dirty */ |
| 5542 | struct page * |
| 5543 | i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n) |
| 5544 | { |
| 5545 | struct page *page; |
| 5546 | |
| 5547 | /* Only default objects have per-page dirty tracking */ |
Chris Wilson | b9bcd14 | 2016-06-20 15:05:51 +0100 | [diff] [blame] | 5548 | if (WARN_ON(!i915_gem_object_has_struct_page(obj))) |
Dave Gordon | 033908a | 2015-12-10 18:51:23 +0000 | [diff] [blame] | 5549 | return NULL; |
| 5550 | |
| 5551 | page = i915_gem_object_get_page(obj, n); |
| 5552 | set_page_dirty(page); |
| 5553 | return page; |
| 5554 | } |
| 5555 | |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5556 | /* Allocate a new GEM object and fill it with the supplied data */ |
| 5557 | struct drm_i915_gem_object * |
| 5558 | i915_gem_object_create_from_data(struct drm_device *dev, |
| 5559 | const void *data, size_t size) |
| 5560 | { |
| 5561 | struct drm_i915_gem_object *obj; |
| 5562 | struct sg_table *sg; |
| 5563 | size_t bytes; |
| 5564 | int ret; |
| 5565 | |
Dave Gordon | d37cd8a | 2016-04-22 19:14:32 +0100 | [diff] [blame] | 5566 | obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE)); |
Chris Wilson | fe3db79 | 2016-04-25 13:32:13 +0100 | [diff] [blame] | 5567 | if (IS_ERR(obj)) |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5568 | return obj; |
| 5569 | |
| 5570 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
| 5571 | if (ret) |
| 5572 | goto fail; |
| 5573 | |
| 5574 | ret = i915_gem_object_get_pages(obj); |
| 5575 | if (ret) |
| 5576 | goto fail; |
| 5577 | |
| 5578 | i915_gem_object_pin_pages(obj); |
| 5579 | sg = obj->pages; |
| 5580 | bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size); |
Dave Gordon | 9e7d18c | 2015-12-10 18:51:24 +0000 | [diff] [blame] | 5581 | obj->dirty = 1; /* Backing store is now out of date */ |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5582 | i915_gem_object_unpin_pages(obj); |
| 5583 | |
| 5584 | if (WARN_ON(bytes != size)) { |
| 5585 | DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size); |
| 5586 | ret = -EFAULT; |
| 5587 | goto fail; |
| 5588 | } |
| 5589 | |
| 5590 | return obj; |
| 5591 | |
| 5592 | fail: |
| 5593 | drm_gem_object_unreference(&obj->base); |
| 5594 | return ERR_PTR(ret); |
| 5595 | } |