blob: 104dcd702870c423b9b5f2a7fb1c20e186adb580 [file] [log] [blame]
Wolfram Sangf7070792018-08-22 00:02:17 +02001// SPDX-License-Identifier: GPL-2.0
Yusuke Godafdc50a92010-05-26 14:41:59 -07002/*
3 * MMCIF eMMC driver.
4 *
5 * Copyright (C) 2010 Renesas Solutions Corp.
6 * Yusuke Goda <yusuke.goda.sx@renesas.com>
Yusuke Godafdc50a92010-05-26 14:41:59 -07007 */
8
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01009/*
10 * The MMCIF driver is now processing MMC requests asynchronously, according
11 * to the Linux MMC API requirement.
12 *
13 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
14 * data, and optional stop. To achieve asynchronous processing each of these
15 * stages is split into two halves: a top and a bottom half. The top half
16 * initialises the hardware, installs a timeout handler to handle completion
17 * timeouts, and returns. In case of the command stage this immediately returns
18 * control to the caller, leaving all further processing to run asynchronously.
19 * All further request processing is performed by the bottom halves.
20 *
21 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
22 * thread, a DMA completion callback, if DMA is used, a timeout work, and
23 * request- and stage-specific handler methods.
24 *
25 * Each bottom half run begins with either a hardware interrupt, a DMA callback
26 * invocation, or a timeout work run. In case of an error or a successful
27 * processing completion, the MMC core is informed and the request processing is
28 * finished. In case processing has to continue, i.e., if data has to be read
29 * from or written to the card, or if a stop command has to be sent, the next
30 * top half is called, which performs the necessary hardware handling and
31 * reschedules the timeout work. This returns the driver state machine into the
32 * bottom half waiting state.
33 */
34
Guennadi Liakhovetski86df1742011-11-23 15:52:30 +010035#include <linux/bitops.h>
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +000036#include <linux/clk.h>
37#include <linux/completion.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000038#include <linux/delay.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070039#include <linux/dma-mapping.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000040#include <linux/dmaengine.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070041#include <linux/mmc/card.h>
42#include <linux/mmc/core.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000043#include <linux/mmc/host.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070044#include <linux/mmc/mmc.h>
45#include <linux/mmc/sdio.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070046#include <linux/mmc/sh_mmcif.h>
Guennadi Liakhovetskie4806062012-06-14 14:24:35 +020047#include <linux/mmc/slot-gpio.h>
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +020048#include <linux/mod_devicetable.h>
Guennadi Liakhovetski80473102012-12-12 15:38:14 +010049#include <linux/mutex.h>
Kuninori Morimoto89d49a72015-05-14 07:22:46 +000050#include <linux/of_device.h>
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +000051#include <linux/pagemap.h>
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +000052#include <linux/platform_device.h>
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +010053#include <linux/pm_qos.h>
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +000054#include <linux/pm_runtime.h>
Guennadi Liakhovetskid00cada2013-08-02 14:48:02 +020055#include <linux/sh_dma.h>
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +000056#include <linux/spinlock.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040057#include <linux/module.h>
Yusuke Godafdc50a92010-05-26 14:41:59 -070058
59#define DRIVER_NAME "sh_mmcif"
Yusuke Godafdc50a92010-05-26 14:41:59 -070060
Yusuke Godafdc50a92010-05-26 14:41:59 -070061/* CE_CMD_SET */
62#define CMD_MASK 0x3f000000
63#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
64#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
65#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
66#define CMD_SET_RBSY (1 << 21) /* R1b */
67#define CMD_SET_CCSEN (1 << 20)
68#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
69#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
70#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
71#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
72#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
73#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
74#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
75#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
76#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
77#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
78#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
79#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
80#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
81#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
82#define CMD_SET_CCSH (1 << 5)
Teppei Kamijou555061f2012-12-12 15:38:08 +010083#define CMD_SET_DARS (1 << 2) /* Dual Data Rate */
Yusuke Godafdc50a92010-05-26 14:41:59 -070084#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
85#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
86#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
87
88/* CE_CMD_CTRL */
89#define CMD_CTRL_BREAK (1 << 0)
90
91/* CE_BLOCK_SET */
92#define BLOCK_SIZE_MASK 0x0000ffff
93
Yusuke Godafdc50a92010-05-26 14:41:59 -070094/* CE_INT */
95#define INT_CCSDE (1 << 29)
96#define INT_CMD12DRE (1 << 26)
97#define INT_CMD12RBE (1 << 25)
98#define INT_CMD12CRE (1 << 24)
99#define INT_DTRANE (1 << 23)
100#define INT_BUFRE (1 << 22)
101#define INT_BUFWEN (1 << 21)
102#define INT_BUFREN (1 << 20)
103#define INT_CCSRCV (1 << 19)
104#define INT_RBSYE (1 << 17)
105#define INT_CRSPE (1 << 16)
106#define INT_CMDVIO (1 << 15)
107#define INT_BUFVIO (1 << 14)
108#define INT_WDATERR (1 << 11)
109#define INT_RDATERR (1 << 10)
110#define INT_RIDXERR (1 << 9)
111#define INT_RSPERR (1 << 8)
112#define INT_CCSTO (1 << 5)
113#define INT_CRCSTO (1 << 4)
114#define INT_WDATTO (1 << 3)
115#define INT_RDATTO (1 << 2)
116#define INT_RBSYTO (1 << 1)
117#define INT_RSPTO (1 << 0)
118#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
119 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
120 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
121 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
122
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +0100123#define INT_ALL (INT_RBSYE | INT_CRSPE | INT_BUFREN | \
124 INT_BUFWEN | INT_CMD12DRE | INT_BUFRE | \
125 INT_DTRANE | INT_CMD12RBE | INT_CMD12CRE)
126
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200127#define INT_CCS (INT_CCSTO | INT_CCSRCV | INT_CCSDE)
128
Yusuke Godafdc50a92010-05-26 14:41:59 -0700129/* CE_INT_MASK */
130#define MASK_ALL 0x00000000
131#define MASK_MCCSDE (1 << 29)
132#define MASK_MCMD12DRE (1 << 26)
133#define MASK_MCMD12RBE (1 << 25)
134#define MASK_MCMD12CRE (1 << 24)
135#define MASK_MDTRANE (1 << 23)
136#define MASK_MBUFRE (1 << 22)
137#define MASK_MBUFWEN (1 << 21)
138#define MASK_MBUFREN (1 << 20)
139#define MASK_MCCSRCV (1 << 19)
140#define MASK_MRBSYE (1 << 17)
141#define MASK_MCRSPE (1 << 16)
142#define MASK_MCMDVIO (1 << 15)
143#define MASK_MBUFVIO (1 << 14)
144#define MASK_MWDATERR (1 << 11)
145#define MASK_MRDATERR (1 << 10)
146#define MASK_MRIDXERR (1 << 9)
147#define MASK_MRSPERR (1 << 8)
148#define MASK_MCCSTO (1 << 5)
149#define MASK_MCRCSTO (1 << 4)
150#define MASK_MWDATTO (1 << 3)
151#define MASK_MRDATTO (1 << 2)
152#define MASK_MRBSYTO (1 << 1)
153#define MASK_MRSPTO (1 << 0)
154
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100155#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
156 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200157 MASK_MCRCSTO | MASK_MWDATTO | \
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100158 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
159
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +0100160#define MASK_CLEAN (INT_ERR_STS | MASK_MRBSYE | MASK_MCRSPE | \
161 MASK_MBUFREN | MASK_MBUFWEN | \
162 MASK_MCMD12DRE | MASK_MBUFRE | MASK_MDTRANE | \
163 MASK_MCMD12RBE | MASK_MCMD12CRE)
164
Yusuke Godafdc50a92010-05-26 14:41:59 -0700165/* CE_HOST_STS1 */
166#define STS1_CMDSEQ (1 << 31)
167
168/* CE_HOST_STS2 */
169#define STS2_CRCSTE (1 << 31)
170#define STS2_CRC16E (1 << 30)
171#define STS2_AC12CRCE (1 << 29)
172#define STS2_RSPCRC7E (1 << 28)
173#define STS2_CRCSTEBE (1 << 27)
174#define STS2_RDATEBE (1 << 26)
175#define STS2_AC12REBE (1 << 25)
176#define STS2_RSPEBE (1 << 24)
177#define STS2_AC12IDXE (1 << 23)
178#define STS2_RSPIDXE (1 << 22)
179#define STS2_CCSTO (1 << 15)
180#define STS2_RDATTO (1 << 14)
181#define STS2_DATBSYTO (1 << 13)
182#define STS2_CRCSTTO (1 << 12)
183#define STS2_AC12BSYTO (1 << 11)
184#define STS2_RSPBSYTO (1 << 10)
185#define STS2_AC12RSPTO (1 << 9)
186#define STS2_RSPTO (1 << 8)
187#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
188 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
189#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
190 STS2_DATBSYTO | STS2_CRCSTTO | \
191 STS2_AC12BSYTO | STS2_RSPBSYTO | \
192 STS2_AC12RSPTO | STS2_RSPTO)
193
Geert Uytterhoevenb9a349f2020-06-18 10:03:21 +0200194#define CLKDEV_EMMC_DATA 52000000 /* 52 MHz */
195#define CLKDEV_MMC_DATA 20000000 /* 20 MHz */
196#define CLKDEV_INIT 400000 /* 400 kHz */
Yusuke Godafdc50a92010-05-26 14:41:59 -0700197
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000198enum sh_mmcif_state {
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000199 STATE_IDLE,
200 STATE_REQUEST,
201 STATE_IOS,
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100202 STATE_TIMEOUT,
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000203};
204
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000205enum sh_mmcif_wait_for {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100206 MMCIF_WAIT_FOR_REQUEST,
207 MMCIF_WAIT_FOR_CMD,
208 MMCIF_WAIT_FOR_MREAD,
209 MMCIF_WAIT_FOR_MWRITE,
210 MMCIF_WAIT_FOR_READ,
211 MMCIF_WAIT_FOR_WRITE,
212 MMCIF_WAIT_FOR_READ_END,
213 MMCIF_WAIT_FOR_WRITE_END,
214 MMCIF_WAIT_FOR_STOP,
215};
216
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000217/*
218 * difference for each SoC
219 */
Yusuke Godafdc50a92010-05-26 14:41:59 -0700220struct sh_mmcif_host {
221 struct mmc_host *mmc;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100222 struct mmc_request *mrq;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700223 struct platform_device *pd;
Kuninori Morimoto6aed6782015-04-23 08:15:08 +0000224 struct clk *clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700225 int bus_width;
Teppei Kamijou555061f2012-12-12 15:38:08 +0100226 unsigned char timing;
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000227 bool sd_error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100228 bool dying;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700229 long timeout;
230 void __iomem *addr;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100231 u32 *pio_ptr;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100232 spinlock_t lock; /* protect sh_mmcif_host::state */
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000233 enum sh_mmcif_state state;
234 enum sh_mmcif_wait_for wait_for;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100235 struct delayed_work timeout_work;
236 size_t blocksize;
237 int sg_idx;
238 int sg_blkidx;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +0000239 bool power;
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200240 bool ccs_enable; /* Command Completion Signal support */
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +0200241 bool clk_ctrl2_enable;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100242 struct mutex thread_lock;
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000243 u32 clkdiv_map; /* see CE_CLK_CTRL::CLKDIV */
Yusuke Godafdc50a92010-05-26 14:41:59 -0700244
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000245 /* DMA support */
246 struct dma_chan *chan_rx;
247 struct dma_chan *chan_tx;
248 struct completion dma_complete;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100249 bool dma_active;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000250};
Yusuke Godafdc50a92010-05-26 14:41:59 -0700251
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000252static const struct of_device_id sh_mmcif_of_match[] = {
Kuninori Morimoto70830b42015-04-23 08:13:25 +0000253 { .compatible = "renesas,sh-mmcif" },
254 { }
255};
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000256MODULE_DEVICE_TABLE(of, sh_mmcif_of_match);
Kuninori Morimoto70830b42015-04-23 08:13:25 +0000257
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000258#define sh_mmcif_host_to_dev(host) (&host->pd->dev)
259
Yusuke Godafdc50a92010-05-26 14:41:59 -0700260static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
261 unsigned int reg, u32 val)
262{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000263 writel(val | readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700264}
265
266static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
267 unsigned int reg, u32 val)
268{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000269 writel(~val & readl(host->addr + reg), host->addr + reg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700270}
271
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000272static void sh_mmcif_dma_complete(void *arg)
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000273{
274 struct sh_mmcif_host *host = arg;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100275 struct mmc_request *mrq = host->mrq;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000276 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500277
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000278 dev_dbg(dev, "Command completed\n");
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000279
Guennadi Liakhovetski80473102012-12-12 15:38:14 +0100280 if (WARN(!mrq || !mrq->data, "%s: NULL data in DMA completion!\n",
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000281 dev_name(dev)))
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000282 return;
283
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000284 complete(&host->dma_complete);
285}
286
287static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
288{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500289 struct mmc_data *data = host->mrq->data;
290 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000291 struct dma_async_tx_descriptor *desc = NULL;
292 struct dma_chan *chan = host->chan_rx;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000293 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000294 dma_cookie_t cookie = -EINVAL;
295 int ret;
296
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500297 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100298 DMA_FROM_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000299 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100300 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500301 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530302 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000303 }
304
305 if (desc) {
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000306 desc->callback = sh_mmcif_dma_complete;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000307 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100308 cookie = dmaengine_submit(desc);
309 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
310 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000311 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000312 dev_dbg(dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500313 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000314
315 if (!desc) {
316 /* DMA failed, fall back to PIO */
317 if (ret >= 0)
318 ret = -EIO;
319 host->chan_rx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100320 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000321 dma_release_channel(chan);
322 /* Free the Tx channel too */
323 chan = host->chan_tx;
324 if (chan) {
325 host->chan_tx = NULL;
326 dma_release_channel(chan);
327 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000328 dev_warn(dev,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000329 "DMA failed: %d, falling back to PIO\n", ret);
330 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
331 }
332
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000333 dev_dbg(dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500334 desc, cookie, data->sg_len);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000335}
336
337static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
338{
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500339 struct mmc_data *data = host->mrq->data;
340 struct scatterlist *sg = data->sg;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000341 struct dma_async_tx_descriptor *desc = NULL;
342 struct dma_chan *chan = host->chan_tx;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000343 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000344 dma_cookie_t cookie = -EINVAL;
345 int ret;
346
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500347 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
Linus Walleij1ed828d2011-02-10 16:09:29 +0100348 DMA_TO_DEVICE);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000349 if (ret > 0) {
Linus Walleijf38f94c2011-02-10 16:09:50 +0100350 host->dma_active = true;
Alexandre Bounine16052822012-03-08 16:11:18 -0500351 desc = dmaengine_prep_slave_sg(chan, sg, ret,
Vinod Koul05f57992011-10-14 10:45:11 +0530352 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000353 }
354
355 if (desc) {
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +0000356 desc->callback = sh_mmcif_dma_complete;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000357 desc->callback_param = host;
Linus Walleija5ece7d2011-02-10 16:10:00 +0100358 cookie = dmaengine_submit(desc);
359 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
360 dma_async_issue_pending(chan);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000361 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000362 dev_dbg(dev, "%s(): mapped %d -> %d, cookie %d\n",
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500363 __func__, data->sg_len, ret, cookie);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000364
365 if (!desc) {
366 /* DMA failed, fall back to PIO */
367 if (ret >= 0)
368 ret = -EIO;
369 host->chan_tx = NULL;
Linus Walleijf38f94c2011-02-10 16:09:50 +0100370 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000371 dma_release_channel(chan);
372 /* Free the Rx channel too */
373 chan = host->chan_rx;
374 if (chan) {
375 host->chan_rx = NULL;
376 dma_release_channel(chan);
377 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000378 dev_warn(dev,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000379 "DMA failed: %d, falling back to PIO\n", ret);
380 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
381 }
382
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000383 dev_dbg(dev, "%s(): desc %p, cookie %d\n", __func__,
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000384 desc, cookie);
385}
386
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100387static struct dma_chan *
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100388sh_mmcif_request_dma_pdata(struct sh_mmcif_host *host, uintptr_t slave_id)
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000389{
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200390 dma_cap_mask_t mask;
Guennadi Liakhovetski0e79f9a2012-07-05 12:29:43 +0200391
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100392 dma_cap_zero(mask);
393 dma_cap_set(DMA_SLAVE, mask);
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100394 if (slave_id <= 0)
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100395 return NULL;
396
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100397 return dma_request_channel(mask, shdma_chan_filter, (void *)slave_id);
398}
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100399
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100400static int sh_mmcif_dma_slave_config(struct sh_mmcif_host *host,
401 struct dma_chan *chan,
402 enum dma_transfer_direction direction)
403{
404 struct resource *res;
405 struct dma_slave_config cfg = { 0, };
406
407 res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
Jiasheng Jiang4d315352022-01-19 20:00:06 +0800408 if (!res)
409 return -EINVAL;
410
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100411 cfg.direction = direction;
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200412
Laurent Pincharte36152a2014-07-16 00:45:13 +0200413 if (direction == DMA_DEV_TO_MEM) {
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200414 cfg.src_addr = res->start + MMCIF_CE_DATA;
Laurent Pincharte36152a2014-07-16 00:45:13 +0200415 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
416 } else {
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200417 cfg.dst_addr = res->start + MMCIF_CE_DATA;
Laurent Pincharte36152a2014-07-16 00:45:13 +0200418 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
419 }
Laurent Pinchartd25006e2014-07-16 00:45:12 +0200420
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100421 return dmaengine_slave_config(chan, &cfg);
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100422}
423
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100424static void sh_mmcif_request_dma(struct sh_mmcif_host *host)
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100425{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000426 struct device *dev = sh_mmcif_host_to_dev(host);
Linus Walleijf38f94c2011-02-10 16:09:50 +0100427 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000428
429 /* We can only either use DMA for both Tx and Rx or not use it at all */
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100430 if (IS_ENABLED(CONFIG_SUPERH) && dev->platform_data) {
431 struct sh_mmcif_plat_data *pdata = dev->platform_data;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000432
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100433 host->chan_tx = sh_mmcif_request_dma_pdata(host,
434 pdata->slave_id_tx);
435 host->chan_rx = sh_mmcif_request_dma_pdata(host,
436 pdata->slave_id_rx);
437 } else {
Peter Ujfalusib67b4512019-12-17 13:30:31 +0200438 host->chan_tx = dma_request_chan(dev, "tx");
439 if (IS_ERR(host->chan_tx))
440 host->chan_tx = NULL;
441 host->chan_rx = dma_request_chan(dev, "rx");
442 if (IS_ERR(host->chan_rx))
443 host->chan_rx = NULL;
Laurent Pincharte5a233c2013-10-30 12:34:51 +0100444 }
Arnd Bergmann27cbd7e2015-11-16 17:08:41 +0100445 dev_dbg(dev, "%s: got channel TX %p RX %p\n", __func__, host->chan_tx,
446 host->chan_rx);
447
448 if (!host->chan_tx || !host->chan_rx ||
449 sh_mmcif_dma_slave_config(host, host->chan_tx, DMA_MEM_TO_DEV) ||
450 sh_mmcif_dma_slave_config(host, host->chan_rx, DMA_DEV_TO_MEM))
451 goto error;
452
453 return;
454
455error:
456 if (host->chan_tx)
457 dma_release_channel(host->chan_tx);
458 if (host->chan_rx)
459 dma_release_channel(host->chan_rx);
460 host->chan_tx = host->chan_rx = NULL;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000461}
462
463static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
464{
465 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
466 /* Descriptors are freed automatically */
467 if (host->chan_tx) {
468 struct dma_chan *chan = host->chan_tx;
469 host->chan_tx = NULL;
470 dma_release_channel(chan);
471 }
472 if (host->chan_rx) {
473 struct dma_chan *chan = host->chan_rx;
474 host->chan_rx = NULL;
475 dma_release_channel(chan);
476 }
477
Linus Walleijf38f94c2011-02-10 16:09:50 +0100478 host->dma_active = false;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +0000479}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700480
481static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
482{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000483 struct device *dev = sh_mmcif_host_to_dev(host);
484 struct sh_mmcif_plat_data *p = dev->platform_data;
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +0200485 bool sup_pclk = p ? p->sup_pclk : false;
Kuninori Morimoto6aed6782015-04-23 08:15:08 +0000486 unsigned int current_clk = clk_get_rate(host->clk);
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000487 unsigned int clkdiv;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700488
489 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
490 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
491
492 if (!clk)
493 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700494
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000495 if (host->clkdiv_map) {
496 unsigned int freq, best_freq, myclk, div, diff_min, diff;
497 int i;
498
499 clkdiv = 0;
500 diff_min = ~0;
501 best_freq = 0;
502 for (i = 31; i >= 0; i--) {
503 if (!((1 << i) & host->clkdiv_map))
504 continue;
505
506 /*
507 * clk = parent_freq / div
508 * -> parent_freq = clk x div
509 */
510
511 div = 1 << (i + 1);
512 freq = clk_round_rate(host->clk, clk * div);
513 myclk = freq / div;
514 diff = (myclk > clk) ? myclk - clk : clk - myclk;
515
516 if (diff <= diff_min) {
517 best_freq = freq;
518 clkdiv = i;
519 diff_min = diff;
520 }
521 }
522
523 dev_dbg(dev, "clk %u/%u (%u, 0x%x)\n",
524 (best_freq / (1 << (clkdiv + 1))), clk,
525 best_freq, clkdiv);
526
527 clk_set_rate(host->clk, best_freq);
528 clkdiv = clkdiv << 16;
529 } else if (sup_pclk && clk == current_clk) {
530 clkdiv = CLK_SUP_PCLK;
531 } else {
532 clkdiv = (fls(DIV_ROUND_UP(current_clk, clk) - 1) - 1) << 16;
533 }
534
535 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR & clkdiv);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700536 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
537}
538
539static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
540{
541 u32 tmp;
542
Magnus Damm487d9fc2010-05-18 14:42:51 +0000543 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700544
Magnus Damm487d9fc2010-05-18 14:42:51 +0000545 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
546 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200547 if (host->ccs_enable)
548 tmp |= SCCSTO_29;
Guennadi Liakhovetski6d6fd362013-07-10 21:21:13 +0200549 if (host->clk_ctrl2_enable)
550 sh_mmcif_writel(host->addr, MMCIF_CE_CLK_CTRL2, 0x0F0F0000);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700551 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200552 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700553 /* byte swap on */
554 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
555}
556
557static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
558{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000559 struct device *dev = sh_mmcif_host_to_dev(host);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700560 u32 state1, state2;
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100561 int ret, timeout;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700562
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +0000563 host->sd_error = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700564
Magnus Damm487d9fc2010-05-18 14:42:51 +0000565 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
566 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000567 dev_dbg(dev, "ERR HOST_STS1 = %08x\n", state1);
568 dev_dbg(dev, "ERR HOST_STS2 = %08x\n", state2);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700569
570 if (state1 & STS1_CMDSEQ) {
571 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
572 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
Ulf Hansson52e00b82016-06-21 15:12:50 +0200573 for (timeout = 10000; timeout; timeout--) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000574 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100575 & STS1_CMDSEQ))
Yusuke Godafdc50a92010-05-26 14:41:59 -0700576 break;
577 mdelay(1);
578 }
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100579 if (!timeout) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000580 dev_err(dev,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100581 "Forced end of command sequence timeout err\n");
582 return -EIO;
583 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700584 sh_mmcif_sync_reset(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000585 dev_dbg(dev, "Forced end of command sequence\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700586 return -EIO;
587 }
588
589 if (state2 & STS2_CRC_ERR) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000590 dev_err(dev, " CRC error: state %u, wait %u\n",
Teppei Kamijoue475b272012-12-12 15:38:18 +0100591 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700592 ret = -EIO;
593 } else if (state2 & STS2_TIMEOUT_ERR) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000594 dev_err(dev, " Timeout: state %u, wait %u\n",
Teppei Kamijoue475b272012-12-12 15:38:18 +0100595 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700596 ret = -ETIMEDOUT;
597 } else {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000598 dev_dbg(dev, " End/Index error: state %u, wait %u\n",
Teppei Kamijoue475b272012-12-12 15:38:18 +0100599 host->state, host->wait_for);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700600 ret = -EIO;
601 }
602 return ret;
603}
604
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100605static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700606{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100607 struct mmc_data *data = host->mrq->data;
608
609 host->sg_blkidx += host->blocksize;
610
611 /* data->sg->length must be a multiple of host->blocksize? */
612 BUG_ON(host->sg_blkidx > data->sg->length);
613
614 if (host->sg_blkidx == data->sg->length) {
615 host->sg_blkidx = 0;
616 if (++host->sg_idx < data->sg_len)
617 host->pio_ptr = sg_virt(++data->sg);
618 } else {
619 host->pio_ptr = p;
620 }
621
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +0100622 return host->sg_idx != data->sg_len;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100623}
624
625static void sh_mmcif_single_read(struct sh_mmcif_host *host,
626 struct mmc_request *mrq)
627{
628 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
629 BLOCK_SIZE_MASK) + 3;
630
631 host->wait_for = MMCIF_WAIT_FOR_READ;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700632
Yusuke Godafdc50a92010-05-26 14:41:59 -0700633 /* buf read enable */
634 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100635}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700636
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100637static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
638{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000639 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100640 struct mmc_data *data = host->mrq->data;
641 u32 *p = sg_virt(data->sg);
642 int i;
643
644 if (host->sd_error) {
645 data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000646 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100647 return false;
648 }
649
650 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000651 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700652
653 /* buffer read end */
654 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100655 host->wait_for = MMCIF_WAIT_FOR_READ_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700656
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100657 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700658}
659
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100660static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
661 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700662{
663 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700664
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100665 if (!data->sg_len || !data->sg->length)
666 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700667
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100668 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
669 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700670
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100671 host->wait_for = MMCIF_WAIT_FOR_MREAD;
672 host->sg_idx = 0;
673 host->sg_blkidx = 0;
674 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100675
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100676 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
677}
678
679static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
680{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000681 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100682 struct mmc_data *data = host->mrq->data;
683 u32 *p = host->pio_ptr;
684 int i;
685
686 if (host->sd_error) {
687 data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000688 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100689 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700690 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100691
692 BUG_ON(!data->sg->length);
693
694 for (i = 0; i < host->blocksize / 4; i++)
695 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
696
697 if (!sh_mmcif_next_block(host, p))
698 return false;
699
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100700 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
701
702 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700703}
704
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100705static void sh_mmcif_single_write(struct sh_mmcif_host *host,
Yusuke Godafdc50a92010-05-26 14:41:59 -0700706 struct mmc_request *mrq)
707{
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100708 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
709 BLOCK_SIZE_MASK) + 3;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700710
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100711 host->wait_for = MMCIF_WAIT_FOR_WRITE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700712
713 /* buf write enable */
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100714 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
715}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700716
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100717static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
718{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000719 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100720 struct mmc_data *data = host->mrq->data;
721 u32 *p = sg_virt(data->sg);
722 int i;
723
724 if (host->sd_error) {
725 data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000726 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100727 return false;
728 }
729
730 for (i = 0; i < host->blocksize / 4; i++)
Magnus Damm487d9fc2010-05-18 14:42:51 +0000731 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700732
733 /* buffer write end */
734 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100735 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700736
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100737 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700738}
739
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100740static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
741 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700742{
743 struct mmc_data *data = mrq->data;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700744
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100745 if (!data->sg_len || !data->sg->length)
746 return;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700747
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100748 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
749 BLOCK_SIZE_MASK;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700750
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100751 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
752 host->sg_idx = 0;
753 host->sg_blkidx = 0;
754 host->pio_ptr = sg_virt(data->sg);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +0100755
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100756 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
757}
Yusuke Godafdc50a92010-05-26 14:41:59 -0700758
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100759static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
760{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000761 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100762 struct mmc_data *data = host->mrq->data;
763 u32 *p = host->pio_ptr;
764 int i;
765
766 if (host->sd_error) {
767 data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000768 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100769 return false;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700770 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100771
772 BUG_ON(!data->sg->length);
773
774 for (i = 0; i < host->blocksize / 4; i++)
775 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
776
777 if (!sh_mmcif_next_block(host, p))
778 return false;
779
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100780 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
781
782 return true;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700783}
784
785static void sh_mmcif_get_response(struct sh_mmcif_host *host,
786 struct mmc_command *cmd)
787{
788 if (cmd->flags & MMC_RSP_136) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000789 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
790 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
791 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
792 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700793 } else
Magnus Damm487d9fc2010-05-18 14:42:51 +0000794 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700795}
796
797static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
798 struct mmc_command *cmd)
799{
Magnus Damm487d9fc2010-05-18 14:42:51 +0000800 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700801}
802
803static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500804 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700805{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000806 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500807 struct mmc_data *data = mrq->data;
808 struct mmc_command *cmd = mrq->cmd;
809 u32 opc = cmd->opcode;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700810 u32 tmp = 0;
811
812 /* Response Type check */
813 switch (mmc_resp_type(cmd)) {
814 case MMC_RSP_NONE:
815 tmp |= CMD_SET_RTYP_NO;
816 break;
817 case MMC_RSP_R1:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700818 case MMC_RSP_R3:
819 tmp |= CMD_SET_RTYP_6B;
820 break;
Ulf Hansson5b1c29bc2016-06-21 15:12:48 +0200821 case MMC_RSP_R1B:
822 tmp |= CMD_SET_RBSY | CMD_SET_RTYP_6B;
823 break;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700824 case MMC_RSP_R2:
825 tmp |= CMD_SET_RTYP_17B;
826 break;
827 default:
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000828 dev_err(dev, "Unsupported response type.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700829 break;
830 }
Ulf Hansson5b1c29bc2016-06-21 15:12:48 +0200831
Yusuke Godafdc50a92010-05-26 14:41:59 -0700832 /* WDAT / DATW */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500833 if (data) {
Yusuke Godafdc50a92010-05-26 14:41:59 -0700834 tmp |= CMD_SET_WDAT;
835 switch (host->bus_width) {
836 case MMC_BUS_WIDTH_1:
837 tmp |= CMD_SET_DATW_1;
838 break;
839 case MMC_BUS_WIDTH_4:
840 tmp |= CMD_SET_DATW_4;
841 break;
842 case MMC_BUS_WIDTH_8:
843 tmp |= CMD_SET_DATW_8;
844 break;
845 default:
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000846 dev_err(dev, "Unsupported bus width.\n");
Yusuke Godafdc50a92010-05-26 14:41:59 -0700847 break;
848 }
Teppei Kamijou555061f2012-12-12 15:38:08 +0100849 switch (host->timing) {
Seungwon Jeon4039ff472014-03-14 21:12:33 +0900850 case MMC_TIMING_MMC_DDR52:
Teppei Kamijou555061f2012-12-12 15:38:08 +0100851 /*
852 * MMC core will only set this timing, if the host
Seungwon Jeon4039ff472014-03-14 21:12:33 +0900853 * advertises the MMC_CAP_1_8V_DDR/MMC_CAP_1_2V_DDR
854 * capability. MMCIF implementations with this
855 * capability, e.g. sh73a0, will have to set it
856 * in their platform data.
Teppei Kamijou555061f2012-12-12 15:38:08 +0100857 */
858 tmp |= CMD_SET_DARS;
859 break;
860 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700861 }
862 /* DWEN */
863 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
864 tmp |= CMD_SET_DWEN;
865 /* CMLTE/CMD12EN */
866 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
867 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
868 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500869 data->blocks << 16);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700870 }
871 /* RIDXC[1:0] check bits */
872 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
873 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
874 tmp |= CMD_SET_RIDXC_BITS;
875 /* RCRC7C[1:0] check bits */
876 if (opc == MMC_SEND_OP_COND)
877 tmp |= CMD_SET_CRC7C_BITS;
878 /* RCRC7C[1:0] internal CRC7 */
879 if (opc == MMC_ALL_SEND_CID ||
880 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
881 tmp |= CMD_SET_CRC7C_INTERNAL;
882
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500883 return (opc << 24) | tmp;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700884}
885
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +0000886static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100887 struct mmc_request *mrq, u32 opc)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700888{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000889 struct device *dev = sh_mmcif_host_to_dev(host);
890
Yusuke Godafdc50a92010-05-26 14:41:59 -0700891 switch (opc) {
892 case MMC_READ_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100893 sh_mmcif_multi_read(host, mrq);
894 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700895 case MMC_WRITE_MULTIPLE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100896 sh_mmcif_multi_write(host, mrq);
897 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700898 case MMC_WRITE_BLOCK:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100899 sh_mmcif_single_write(host, mrq);
900 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700901 case MMC_READ_SINGLE_BLOCK:
902 case MMC_SEND_EXT_CSD:
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100903 sh_mmcif_single_read(host, mrq);
904 return 0;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700905 default:
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000906 dev_err(dev, "Unsupported CMD%d\n", opc);
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100907 return -EINVAL;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700908 }
Yusuke Godafdc50a92010-05-26 14:41:59 -0700909}
910
911static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100912 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700913{
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100914 struct mmc_command *cmd = mrq->cmd;
Colin Ian King659032d2018-01-17 13:41:57 +0000915 u32 opc;
Ulf Hansson5b1c29bc2016-06-21 15:12:48 +0200916 u32 mask = 0;
Kouichi Tomitadbb42d92015-02-15 23:46:46 +0900917 unsigned long flags;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700918
Ulf Hansson5b1c29bc2016-06-21 15:12:48 +0200919 if (cmd->flags & MMC_RSP_BUSY)
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100920 mask = MASK_START_CMD | MASK_MRBSYE;
Ulf Hansson5b1c29bc2016-06-21 15:12:48 +0200921 else
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100922 mask = MASK_START_CMD | MASK_MCRSPE;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700923
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200924 if (host->ccs_enable)
925 mask |= MASK_MCCSTO;
926
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500927 if (mrq->data) {
Magnus Damm487d9fc2010-05-18 14:42:51 +0000928 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
929 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
930 mrq->data->blksz);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700931 }
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500932 opc = sh_mmcif_set_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700933
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +0200934 if (host->ccs_enable)
935 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
936 else
937 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0 | INT_CCS);
Magnus Damm487d9fc2010-05-18 14:42:51 +0000938 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700939 /* set arg */
Magnus Damm487d9fc2010-05-18 14:42:51 +0000940 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700941 /* set cmd */
Kouichi Tomitadbb42d92015-02-15 23:46:46 +0900942 spin_lock_irqsave(&host->lock, flags);
Magnus Damm487d9fc2010-05-18 14:42:51 +0000943 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700944
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100945 host->wait_for = MMCIF_WAIT_FOR_CMD;
946 schedule_delayed_work(&host->timeout_work, host->timeout);
Kouichi Tomitadbb42d92015-02-15 23:46:46 +0900947 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700948}
949
950static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
Guennadi Liakhovetskiee4b8882011-12-14 19:31:52 +0100951 struct mmc_request *mrq)
Yusuke Godafdc50a92010-05-26 14:41:59 -0700952{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000953 struct device *dev = sh_mmcif_host_to_dev(host);
954
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500955 switch (mrq->cmd->opcode) {
956 case MMC_READ_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700957 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500958 break;
959 case MMC_WRITE_MULTIPLE_BLOCK:
Yusuke Godafdc50a92010-05-26 14:41:59 -0700960 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500961 break;
962 default:
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000963 dev_err(dev, "unsupported stop cmd\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -0500964 mrq->stop->error = sh_mmcif_error_manage(host);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700965 return;
966 }
967
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100968 host->wait_for = MMCIF_WAIT_FOR_STOP;
Yusuke Godafdc50a92010-05-26 14:41:59 -0700969}
970
971static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
972{
973 struct sh_mmcif_host *host = mmc_priv(mmc);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000974 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000975 unsigned long flags;
976
977 spin_lock_irqsave(&host->lock, flags);
978 if (host->state != STATE_IDLE) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +0000979 dev_dbg(dev, "%s() rejected, state %u\n",
980 __func__, host->state);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +0000981 spin_unlock_irqrestore(&host->lock, flags);
982 mrq->cmd->error = -EAGAIN;
983 mmc_request_done(mmc, mrq);
984 return;
985 }
986
987 host->state = STATE_REQUEST;
988 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700989
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100990 host->mrq = mrq;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +0100991
992 sh_mmcif_start_cmd(host, mrq);
Yusuke Godafdc50a92010-05-26 14:41:59 -0700993}
994
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +0000995static void sh_mmcif_clk_setup(struct sh_mmcif_host *host)
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200996{
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000997 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +0200998
Kuninori Morimoto89d49a72015-05-14 07:22:46 +0000999 if (host->mmc->f_max) {
1000 unsigned int f_max, f_min = 0, f_min_old;
1001
1002 f_max = host->mmc->f_max;
1003 for (f_min_old = f_max; f_min_old > 2;) {
1004 f_min = clk_round_rate(host->clk, f_min_old / 2);
1005 if (f_min == f_min_old)
1006 break;
1007 f_min_old = f_min;
1008 }
1009
1010 /*
1011 * This driver assumes this SoC is R-Car Gen2 or later
1012 */
1013 host->clkdiv_map = 0x3ff;
1014
1015 host->mmc->f_max = f_max / (1 << ffs(host->clkdiv_map));
1016 host->mmc->f_min = f_min / (1 << fls(host->clkdiv_map));
1017 } else {
1018 unsigned int clk = clk_get_rate(host->clk);
1019
1020 host->mmc->f_max = clk / 2;
1021 host->mmc->f_min = clk / 512;
1022 }
1023
1024 dev_dbg(dev, "clk max/min = %d/%d\n",
1025 host->mmc->f_max, host->mmc->f_min);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001026}
1027
Yusuke Godafdc50a92010-05-26 14:41:59 -07001028static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1029{
1030 struct sh_mmcif_host *host = mmc_priv(mmc);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001031 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001032 unsigned long flags;
1033
1034 spin_lock_irqsave(&host->lock, flags);
1035 if (host->state != STATE_IDLE) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001036 dev_dbg(dev, "%s() rejected, state %u\n",
1037 __func__, host->state);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001038 spin_unlock_irqrestore(&host->lock, flags);
1039 return;
1040 }
1041
1042 host->state = STATE_IOS;
1043 spin_unlock_irqrestore(&host->lock, flags);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001044
Ulf Hansson4caf6532016-02-11 13:59:54 +01001045 switch (ios->power_mode) {
1046 case MMC_POWER_UP:
Ulf Hansson33a31ce2016-02-11 13:59:55 +01001047 if (!IS_ERR(mmc->supply.vmmc))
1048 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001049 if (!host->power) {
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +00001050 clk_prepare_enable(host->clk);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001051 pm_runtime_get_sync(dev);
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001052 sh_mmcif_sync_reset(host);
Ulf Hansson4caf6532016-02-11 13:59:54 +01001053 sh_mmcif_request_dma(host);
1054 host->power = true;
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001055 }
Ulf Hansson4caf6532016-02-11 13:59:54 +01001056 break;
1057 case MMC_POWER_OFF:
Ulf Hansson33a31ce2016-02-11 13:59:55 +01001058 if (!IS_ERR(mmc->supply.vmmc))
1059 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Ulf Hansson4caf6532016-02-11 13:59:54 +01001060 if (host->power) {
1061 sh_mmcif_clock_control(host, 0);
1062 sh_mmcif_release_dma(host);
1063 pm_runtime_put(dev);
1064 clk_disable_unprepare(host->clk);
1065 host->power = false;
1066 }
1067 break;
1068 case MMC_POWER_ON:
Yusuke Godafdc50a92010-05-26 14:41:59 -07001069 sh_mmcif_clock_control(host, ios->clock);
Ulf Hansson4caf6532016-02-11 13:59:54 +01001070 break;
Guennadi Liakhovetskic9b0cef2011-05-26 15:33:30 +02001071 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001072
Teppei Kamijou555061f2012-12-12 15:38:08 +01001073 host->timing = ios->timing;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001074 host->bus_width = ios->bus_width;
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001075 host->state = STATE_IDLE;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001076}
1077
Julia Lawall1586cbb2017-07-29 07:59:34 +02001078static const struct mmc_host_ops sh_mmcif_ops = {
Yusuke Godafdc50a92010-05-26 14:41:59 -07001079 .request = sh_mmcif_request,
1080 .set_ios = sh_mmcif_set_ios,
Ulf Hansson5957eeb2016-12-30 13:47:17 +01001081 .get_cd = mmc_gpio_get_cd,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001082};
1083
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001084static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
1085{
1086 struct mmc_command *cmd = host->mrq->cmd;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001087 struct mmc_data *data = host->mrq->data;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001088 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001089 long time;
1090
1091 if (host->sd_error) {
1092 switch (cmd->opcode) {
1093 case MMC_ALL_SEND_CID:
1094 case MMC_SELECT_CARD:
1095 case MMC_APP_CMD:
1096 cmd->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001097 break;
1098 default:
1099 cmd->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001100 break;
1101 }
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001102 dev_dbg(dev, "CMD%d error %d\n",
Teppei Kamijoue475b272012-12-12 15:38:18 +01001103 cmd->opcode, cmd->error);
Guennadi Liakhovetskiaba9d642012-12-12 15:38:15 +01001104 host->sd_error = false;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001105 return false;
1106 }
1107 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1108 cmd->error = 0;
1109 return false;
1110 }
1111
1112 sh_mmcif_get_response(host, cmd);
1113
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001114 if (!data)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001115 return false;
1116
Guennadi Liakhovetski90f1cb42012-12-12 15:38:16 +01001117 /*
1118 * Completion can be signalled from DMA callback and error, so, have to
1119 * reset here, before setting .dma_active
1120 */
1121 init_completion(&host->dma_complete);
1122
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001123 if (data->flags & MMC_DATA_READ) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001124 if (host->chan_rx)
1125 sh_mmcif_start_dma_rx(host);
1126 } else {
1127 if (host->chan_tx)
1128 sh_mmcif_start_dma_tx(host);
1129 }
1130
1131 if (!host->dma_active) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001132 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
Guennadi Liakhovetski99eb9d82012-12-12 15:38:13 +01001133 return !data->error;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001134 }
1135
1136 /* Running in the IRQ thread, can sleep */
1137 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1138 host->timeout);
Teppei Kamijoueae30982012-12-12 15:38:12 +01001139
1140 if (data->flags & MMC_DATA_READ)
1141 dma_unmap_sg(host->chan_rx->device->dev,
1142 data->sg, data->sg_len,
1143 DMA_FROM_DEVICE);
1144 else
1145 dma_unmap_sg(host->chan_tx->device->dev,
1146 data->sg, data->sg_len,
1147 DMA_TO_DEVICE);
1148
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001149 if (host->sd_error) {
1150 dev_err(host->mmc->parent,
1151 "Error IRQ while waiting for DMA completion!\n");
1152 /* Woken up by an error IRQ: abort DMA */
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001153 data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001154 } else if (!time) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001155 dev_err(host->mmc->parent, "DMA timeout!\n");
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001156 data->error = -ETIMEDOUT;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001157 } else if (time < 0) {
Teppei Kamijoue475b272012-12-12 15:38:18 +01001158 dev_err(host->mmc->parent,
1159 "wait_for_completion_...() error %ld!\n", time);
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001160 data->error = time;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001161 }
1162 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1163 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1164 host->dma_active = false;
1165
Teppei Kamijoueae30982012-12-12 15:38:12 +01001166 if (data->error) {
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001167 data->bytes_xfered = 0;
Teppei Kamijoueae30982012-12-12 15:38:12 +01001168 /* Abort DMA */
1169 if (data->flags & MMC_DATA_READ)
Wolfram Sang492200f2021-06-23 11:57:32 +02001170 dmaengine_terminate_sync(host->chan_rx);
Teppei Kamijoueae30982012-12-12 15:38:12 +01001171 else
Wolfram Sang492200f2021-06-23 11:57:32 +02001172 dmaengine_terminate_sync(host->chan_tx);
Teppei Kamijoueae30982012-12-12 15:38:12 +01001173 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001174
1175 return false;
1176}
1177
1178static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1179{
1180 struct sh_mmcif_host *host = dev_id;
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001181 struct mmc_request *mrq;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001182 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001183 bool wait = false;
Kouichi Tomitadbb42d92015-02-15 23:46:46 +09001184 unsigned long flags;
1185 int wait_work;
1186
1187 spin_lock_irqsave(&host->lock, flags);
1188 wait_work = host->wait_for;
1189 spin_unlock_irqrestore(&host->lock, flags);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001190
1191 cancel_delayed_work_sync(&host->timeout_work);
1192
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001193 mutex_lock(&host->thread_lock);
1194
1195 mrq = host->mrq;
1196 if (!mrq) {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001197 dev_dbg(dev, "IRQ thread state %u, wait %u: NULL mrq!\n",
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001198 host->state, host->wait_for);
1199 mutex_unlock(&host->thread_lock);
1200 return IRQ_HANDLED;
1201 }
1202
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001203 /*
1204 * All handlers return true, if processing continues, and false, if the
1205 * request has to be completed - successfully or not
1206 */
Kouichi Tomitadbb42d92015-02-15 23:46:46 +09001207 switch (wait_work) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001208 case MMCIF_WAIT_FOR_REQUEST:
1209 /* We're too late, the timeout has already kicked in */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001210 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001211 return IRQ_HANDLED;
1212 case MMCIF_WAIT_FOR_CMD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001213 /* Wait for data? */
1214 wait = sh_mmcif_end_cmd(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001215 break;
1216 case MMCIF_WAIT_FOR_MREAD:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001217 /* Wait for more data? */
1218 wait = sh_mmcif_mread_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001219 break;
1220 case MMCIF_WAIT_FOR_READ:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001221 /* Wait for data end? */
1222 wait = sh_mmcif_read_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001223 break;
1224 case MMCIF_WAIT_FOR_MWRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001225 /* Wait data to write? */
1226 wait = sh_mmcif_mwrite_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001227 break;
1228 case MMCIF_WAIT_FOR_WRITE:
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001229 /* Wait for data end? */
1230 wait = sh_mmcif_write_block(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001231 break;
1232 case MMCIF_WAIT_FOR_STOP:
1233 if (host->sd_error) {
1234 mrq->stop->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001235 dev_dbg(dev, "%s(): %d\n", __func__, mrq->stop->error);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001236 break;
1237 }
1238 sh_mmcif_get_cmd12response(host, mrq->stop);
1239 mrq->stop->error = 0;
1240 break;
1241 case MMCIF_WAIT_FOR_READ_END:
1242 case MMCIF_WAIT_FOR_WRITE_END:
Teppei Kamijoue475b272012-12-12 15:38:18 +01001243 if (host->sd_error) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001244 mrq->data->error = sh_mmcif_error_manage(host);
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001245 dev_dbg(dev, "%s(): %d\n", __func__, mrq->data->error);
Teppei Kamijoue475b272012-12-12 15:38:18 +01001246 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001247 break;
1248 default:
1249 BUG();
1250 }
1251
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001252 if (wait) {
1253 schedule_delayed_work(&host->timeout_work, host->timeout);
1254 /* Wait for more data */
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001255 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001256 return IRQ_HANDLED;
1257 }
1258
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001259 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
Guennadi Liakhovetski91ab2522012-08-22 06:49:47 +00001260 struct mmc_data *data = mrq->data;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001261 if (!mrq->cmd->error && data && !data->error)
1262 data->bytes_xfered =
1263 data->blocks * data->blksz;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001264
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001265 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001266 sh_mmcif_stop_cmd(host, mrq);
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001267 if (!mrq->stop->error) {
1268 schedule_delayed_work(&host->timeout_work, host->timeout);
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001269 mutex_unlock(&host->thread_lock);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001270 return IRQ_HANDLED;
Guennadi Liakhovetski5df460b2012-12-12 15:38:11 +01001271 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001272 }
1273 }
1274
1275 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1276 host->state = STATE_IDLE;
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001277 host->mrq = NULL;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001278 mmc_request_done(host->mmc, mrq);
1279
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001280 mutex_unlock(&host->thread_lock);
1281
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001282 return IRQ_HANDLED;
1283}
1284
Yusuke Godafdc50a92010-05-26 14:41:59 -07001285static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1286{
1287 struct sh_mmcif_host *host = dev_id;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001288 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001289 u32 state, mask;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001290
Magnus Damm487d9fc2010-05-18 14:42:51 +00001291 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
Guennadi Liakhovetski967bcb72013-07-10 21:21:12 +02001292 mask = sh_mmcif_readl(host->addr, MMCIF_CE_INT_MASK);
1293 if (host->ccs_enable)
1294 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~(state & mask));
1295 else
1296 sh_mmcif_writel(host->addr, MMCIF_CE_INT, INT_CCS | ~(state & mask));
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001297 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state & MASK_CLEAN);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001298
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001299 if (state & ~MASK_CLEAN)
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001300 dev_dbg(dev, "IRQ state = 0x%08x incompletely cleared\n",
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001301 state);
1302
1303 if (state & INT_ERR_STS || state & ~INT_ALL) {
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001304 host->sd_error = true;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001305 dev_dbg(dev, "int err state = 0x%08x\n", state);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001306 }
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001307 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
Guennadi Liakhovetski8af50752012-12-12 15:45:14 +01001308 if (!host->mrq)
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001309 dev_dbg(dev, "NULL IRQ state = 0x%08x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001310 if (!host->dma_active)
1311 return IRQ_WAKE_THREAD;
1312 else if (host->sd_error)
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +00001313 sh_mmcif_dma_complete(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001314 } else {
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001315 dev_dbg(dev, "Unexpected IRQ 0x%x\n", state);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001316 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001317
1318 return IRQ_HANDLED;
1319}
1320
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +00001321static void sh_mmcif_timeout_work(struct work_struct *work)
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001322{
Geliang Tang1046a812016-01-01 22:59:09 +08001323 struct delayed_work *d = to_delayed_work(work);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001324 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1325 struct mmc_request *mrq = host->mrq;
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001326 struct device *dev = sh_mmcif_host_to_dev(host);
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001327 unsigned long flags;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001328
1329 if (host->dying)
1330 /* Don't run after mmc_remove_host() */
1331 return;
1332
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001333 spin_lock_irqsave(&host->lock, flags);
1334 if (host->state == STATE_IDLE) {
1335 spin_unlock_irqrestore(&host->lock, flags);
1336 return;
1337 }
1338
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001339 dev_err(dev, "Timeout waiting for %u on CMD%u\n",
Kouichi Tomita4cbd5222015-02-15 23:46:47 +09001340 host->wait_for, mrq->cmd->opcode);
1341
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001342 host->state = STATE_TIMEOUT;
1343 spin_unlock_irqrestore(&host->lock, flags);
1344
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001345 /*
1346 * Handle races with cancel_delayed_work(), unless
1347 * cancel_delayed_work_sync() is used
1348 */
1349 switch (host->wait_for) {
1350 case MMCIF_WAIT_FOR_CMD:
1351 mrq->cmd->error = sh_mmcif_error_manage(host);
1352 break;
1353 case MMCIF_WAIT_FOR_STOP:
1354 mrq->stop->error = sh_mmcif_error_manage(host);
1355 break;
1356 case MMCIF_WAIT_FOR_MREAD:
1357 case MMCIF_WAIT_FOR_MWRITE:
1358 case MMCIF_WAIT_FOR_READ:
1359 case MMCIF_WAIT_FOR_WRITE:
1360 case MMCIF_WAIT_FOR_READ_END:
1361 case MMCIF_WAIT_FOR_WRITE_END:
Guennadi Liakhovetski69983402011-12-26 12:52:13 -05001362 mrq->data->error = sh_mmcif_error_manage(host);
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001363 break;
1364 default:
1365 BUG();
1366 }
1367
1368 host->state = STATE_IDLE;
1369 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001370 host->mrq = NULL;
1371 mmc_request_done(host->mmc, mrq);
1372}
1373
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001374static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
1375{
Kuninori Morimoto585c3a52015-05-14 07:21:18 +00001376 struct device *dev = sh_mmcif_host_to_dev(host);
1377 struct sh_mmcif_plat_data *pd = dev->platform_data;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001378 struct mmc_host *mmc = host->mmc;
1379
1380 mmc_regulator_get_supply(mmc);
1381
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001382 if (!pd)
1383 return;
1384
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001385 if (!mmc->ocr_avail)
1386 mmc->ocr_avail = pd->ocr;
1387 else if (pd->ocr)
1388 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1389}
1390
Bill Pembertonc3be1ef2012-11-19 13:23:06 -05001391static int sh_mmcif_probe(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001392{
1393 int ret = 0, irq[2];
1394 struct mmc_host *mmc;
Guennadi Liakhovetskie47bf322010-11-24 10:05:18 +00001395 struct sh_mmcif_host *host;
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001396 struct device *dev = &pdev->dev;
1397 struct sh_mmcif_plat_data *pd = dev->platform_data;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001398 void __iomem *reg;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001399 const char *name;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001400
1401 irq[0] = platform_get_irq(pdev, 0);
Geert Uytterhoevenfaf97b82019-10-01 20:08:34 +02001402 irq[1] = platform_get_irq_optional(pdev, 1);
1403 if (irq[0] < 0)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001404 return -ENXIO;
Ben Dooks18f55fc2014-06-04 12:42:09 +01001405
Yangtao Li34ac4502019-12-15 17:51:13 +00001406 reg = devm_platform_ioremap_resource(pdev, 0);
Ben Dooks18f55fc2014-06-04 12:42:09 +01001407 if (IS_ERR(reg))
1408 return PTR_ERR(reg);
Guennadi Liakhovetskie1aae2e2012-04-19 16:15:52 +02001409
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001410 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), dev);
Ben Dooks18f55fc2014-06-04 12:42:09 +01001411 if (!mmc)
1412 return -ENOMEM;
Simon Baatz2c9054d2013-06-09 22:14:12 +02001413
1414 ret = mmc_of_parse(mmc);
1415 if (ret < 0)
Ben Dooks46991002014-06-04 12:42:10 +01001416 goto err_host;
Simon Baatz2c9054d2013-06-09 22:14:12 +02001417
Yusuke Godafdc50a92010-05-26 14:41:59 -07001418 host = mmc_priv(mmc);
1419 host->mmc = mmc;
1420 host->addr = reg;
Takeshi Kiharabad43712015-04-30 02:03:51 +09001421 host->timeout = msecs_to_jiffies(10000);
Ulf Hansson8020f712016-12-30 13:47:18 +01001422 host->ccs_enable = true;
Ulf Hanssondba4bb42016-12-30 13:47:19 +01001423 host->clk_ctrl2_enable = false;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001424
Yusuke Godafdc50a92010-05-26 14:41:59 -07001425 host->pd = pdev;
1426
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001427 spin_lock_init(&host->lock);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001428
1429 mmc->ops = &sh_mmcif_ops;
Guennadi Liakhovetski7d17baa2012-04-20 18:27:13 +02001430 sh_mmcif_init_ocr(host);
1431
Guennadi Liakhovetskieca889f2013-02-15 16:13:54 +01001432 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
Ulf Hanssondab3a282016-06-21 15:12:47 +02001433 mmc->caps2 |= MMC_CAP2_NO_SD | MMC_CAP2_NO_SDIO;
Ulf Hansson549646a2016-06-21 15:12:49 +02001434 mmc->max_busy_timeout = 10000;
Ulf Hanssondab3a282016-06-21 15:12:47 +02001435
Guennadi Liakhovetskibf68a812012-05-01 18:18:16 +02001436 if (pd && pd->caps)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001437 mmc->caps |= pd->caps;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001438 mmc->max_segs = 32;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001439 mmc->max_blk_size = 512;
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03001440 mmc->max_req_size = PAGE_SIZE * mmc->max_segs;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001441 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001442 mmc->max_seg_size = mmc->max_req_size;
1443
Yusuke Godafdc50a92010-05-26 14:41:59 -07001444 platform_set_drvdata(pdev, host);
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001445
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001446 host->clk = devm_clk_get(dev, NULL);
1447 if (IS_ERR(host->clk)) {
1448 ret = PTR_ERR(host->clk);
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001449 dev_err(dev, "cannot get clock: %d\n", ret);
Ulf Hansson88ac2a22016-02-11 13:59:53 +01001450 goto err_host;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001451 }
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +00001452
1453 ret = clk_prepare_enable(host->clk);
Guennadi Liakhovetskia6609262012-04-19 18:02:50 +02001454 if (ret < 0)
Ulf Hansson88ac2a22016-02-11 13:59:53 +01001455 goto err_host;
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001456
Kuninori Morimoto9bb09a32015-04-23 08:16:04 +00001457 sh_mmcif_clk_setup(host);
1458
Ulf Hansson88ac2a22016-02-11 13:59:53 +01001459 pm_runtime_enable(dev);
1460 host->power = false;
1461
1462 ret = pm_runtime_get_sync(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001463 if (ret < 0)
Ben Dooks46991002014-06-04 12:42:10 +01001464 goto err_clk;
Guennadi Liakhovetskia782d682010-11-24 10:05:22 +00001465
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +00001466 INIT_DELAYED_WORK(&host->timeout_work, sh_mmcif_timeout_work);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001467
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001468 sh_mmcif_sync_reset(host);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001469 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1470
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001471 name = irq[1] < 0 ? dev_name(dev) : "sh_mmc:error";
1472 ret = devm_request_threaded_irq(dev, irq[0], sh_mmcif_intr,
Ben Dooks6f4789e2014-06-04 12:42:11 +01001473 sh_mmcif_irqt, 0, name, host);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001474 if (ret) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001475 dev_err(dev, "request_irq error (%s)\n", name);
Ben Dooks11a80852014-06-04 12:42:12 +01001476 goto err_clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001477 }
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001478 if (irq[1] >= 0) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001479 ret = devm_request_threaded_irq(dev, irq[1],
Ben Dooks6f4789e2014-06-04 12:42:11 +01001480 sh_mmcif_intr, sh_mmcif_irqt,
1481 0, "sh_mmc:int", host);
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001482 if (ret) {
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001483 dev_err(dev, "request_irq error (sh_mmc:int)\n");
Ben Dooks11a80852014-06-04 12:42:12 +01001484 goto err_clk;
Shinya Kuribayashi2cd5b3e2013-01-14 14:12:36 -05001485 }
Yusuke Godafdc50a92010-05-26 14:41:59 -07001486 }
1487
Guennadi Liakhovetski80473102012-12-12 15:38:14 +01001488 mutex_init(&host->thread_lock);
1489
Guennadi Liakhovetski5ba85d92012-01-21 00:41:28 +01001490 ret = mmc_add_host(mmc);
1491 if (ret < 0)
Ben Dooks7f67f3a2014-06-04 12:42:13 +01001492 goto err_clk;
Yusuke Godafdc50a92010-05-26 14:41:59 -07001493
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001494 dev_pm_qos_expose_latency_limit(dev, 100);
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001495
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001496 dev_info(dev, "Chip version 0x%04x, clock rate %luMHz\n",
Ben Dooksce7eb682014-06-04 12:42:08 +01001497 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0xffff,
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001498 clk_get_rate(host->clk) / 1000000UL);
Ben Dooksce7eb682014-06-04 12:42:08 +01001499
Ulf Hansson88ac2a22016-02-11 13:59:53 +01001500 pm_runtime_put(dev);
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001501 clk_disable_unprepare(host->clk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001502 return ret;
1503
Ben Dooks46991002014-06-04 12:42:10 +01001504err_clk:
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001505 clk_disable_unprepare(host->clk);
Ulf Hansson88ac2a22016-02-11 13:59:53 +01001506 pm_runtime_put_sync(dev);
Kuninori Morimoto60985c32015-04-23 08:14:12 +00001507 pm_runtime_disable(dev);
Ben Dooks46991002014-06-04 12:42:10 +01001508err_host:
Yusuke Godafdc50a92010-05-26 14:41:59 -07001509 mmc_free_host(mmc);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001510 return ret;
1511}
1512
Bill Pemberton6e0ee712012-11-19 13:26:03 -05001513static int sh_mmcif_remove(struct platform_device *pdev)
Yusuke Godafdc50a92010-05-26 14:41:59 -07001514{
1515 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001516
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001517 host->dying = true;
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001518 clk_prepare_enable(host->clk);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001519 pm_runtime_get_sync(&pdev->dev);
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001520
Rafael J. Wysockiefe6a8a2012-03-13 01:02:15 +01001521 dev_pm_qos_hide_latency_limit(&pdev->dev);
1522
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001523 mmc_remove_host(host->mmc);
Guennadi Liakhovetski3b0beaf2011-04-15 18:30:47 +00001524 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1525
Guennadi Liakhovetskif985da12011-12-25 21:07:52 +01001526 /*
1527 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1528 * mmc_remove_host() call above. But swapping order doesn't help either
1529 * (a query on the linux-mmc mailing list didn't bring any replies).
1530 */
1531 cancel_delayed_work_sync(&host->timeout_work);
1532
Kuninori Morimoto6aed6782015-04-23 08:15:08 +00001533 clk_disable_unprepare(host->clk);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001534 mmc_free_host(host->mmc);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001535 pm_runtime_put_sync(&pdev->dev);
1536 pm_runtime_disable(&pdev->dev);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001537
1538 return 0;
1539}
1540
Ulf Hansson51129f32013-10-01 14:01:46 +02001541#ifdef CONFIG_PM_SLEEP
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001542static int sh_mmcif_suspend(struct device *dev)
1543{
Guennadi Liakhovetskib2891742012-04-19 18:02:05 +02001544 struct sh_mmcif_host *host = dev_get_drvdata(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001545
Koji Matsuoka5afc30f2015-08-23 21:58:08 +09001546 pm_runtime_get_sync(dev);
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001547 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
Koji Matsuoka5afc30f2015-08-23 21:58:08 +09001548 pm_runtime_put(dev);
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001549
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001550 return 0;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001551}
1552
1553static int sh_mmcif_resume(struct device *dev)
1554{
Ulf Hanssoncb3ca1a2013-09-26 10:19:09 +02001555 return 0;
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001556}
Ulf Hansson51129f32013-10-01 14:01:46 +02001557#endif
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001558
1559static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
Ulf Hansson51129f32013-10-01 14:01:46 +02001560 SET_SYSTEM_SLEEP_PM_OPS(sh_mmcif_suspend, sh_mmcif_resume)
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001561};
1562
Yusuke Godafdc50a92010-05-26 14:41:59 -07001563static struct platform_driver sh_mmcif_driver = {
1564 .probe = sh_mmcif_probe,
1565 .remove = sh_mmcif_remove,
1566 .driver = {
1567 .name = DRIVER_NAME,
Douglas Anderson21b2cec2020-09-03 16:24:36 -07001568 .probe_type = PROBE_PREFER_ASYNCHRONOUS,
Guennadi Liakhovetskifaca6642011-05-05 16:20:48 +00001569 .pm = &sh_mmcif_dev_pm_ops,
Kuninori Morimoto1b1a6942015-05-14 07:21:36 +00001570 .of_match_table = sh_mmcif_of_match,
Yusuke Godafdc50a92010-05-26 14:41:59 -07001571 },
1572};
1573
Axel Lind1f81a62011-11-26 12:55:43 +08001574module_platform_driver(sh_mmcif_driver);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001575
1576MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
Wolfram Sangf7070792018-08-22 00:02:17 +02001577MODULE_LICENSE("GPL v2");
Guennadi Liakhovetskiaa0787a2010-11-24 10:05:12 +00001578MODULE_ALIAS("platform:" DRIVER_NAME);
Yusuke Godafdc50a92010-05-26 14:41:59 -07001579MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");