blob: 4edb6f0f628c20baee79a6ddd2fd682b67fae28b [file] [log] [blame]
Thomas Gleixner457c8992019-05-19 13:08:55 +01001// SPDX-License-Identifier: GPL-2.0-only
Paul Gortmaker69c60c82011-05-26 12:22:53 -04002#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07003#include <linux/bitops.h>
Stephen Rothwell5cdd1742011-08-10 11:49:56 +10004#include <linux/elf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/mm.h>
Yinghai Lu8d71a2e2008-09-07 17:58:53 -07006
Alan Cox8bdbd962009-07-04 00:35:45 +01007#include <linux/io.h>
Borislav Petkovc98fdea2012-02-07 13:08:52 +01008#include <linux/sched.h>
Ingo Molnare6017572017-02-01 16:36:40 +01009#include <linux/sched/clock.h>
Hector Marco-Gisbert4e26d11f2015-03-27 12:38:21 +010010#include <linux/random.h>
Matt Fleminga55c7452019-08-08 20:53:01 +010011#include <linux/topology.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <asm/processor.h>
Andi Kleend3f7eae2007-08-10 22:31:07 +020013#include <asm/apic.h>
Suravee Suthikulpanit68091ee2018-04-27 16:34:37 -050014#include <asm/cacheinfo.h>
Yinghai Lu1f442d72009-03-07 23:46:26 -080015#include <asm/cpu.h>
Thomas Gleixner28a27752018-04-29 15:01:37 +020016#include <asm/spec-ctrl.h>
Borislav Petkov26bfa5f2014-06-24 13:25:04 +020017#include <asm/smp.h>
Peter Zijlstra0cd39f42020-08-06 14:35:11 +020018#include <asm/numa.h>
Andreas Herrmann42937e82009-06-08 15:55:09 +020019#include <asm/pci-direct.h>
Huang Ruib466bdb2015-08-10 12:19:54 +020020#include <asm/delay.h>
Borislav Petkovad3bc252018-12-05 00:34:56 +010021#include <asm/debugreg.h>
Reinette Chatre923f3a22020-05-05 15:36:15 -070022#include <asm/resctrl.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Yinghai Lu8d71a2e2008-09-07 17:58:53 -070024#ifdef CONFIG_X86_64
Yinghai Lu8d71a2e2008-09-07 17:58:53 -070025# include <asm/mmconfig.h>
Yinghai Lu8d71a2e2008-09-07 17:58:53 -070026#endif
27
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include "cpu.h"
29
Thomas Gleixner3344ed32016-12-09 19:29:09 +010030static const int amd_erratum_383[];
31static const int amd_erratum_400[];
Kim Phillips21b5ee52020-02-19 18:52:43 +010032static const int amd_erratum_1054[];
Thomas Gleixner3344ed32016-12-09 19:29:09 +010033static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum);
34
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +020035/*
36 * nodes_per_socket: Stores the number of nodes per socket.
37 * Refer to Fam15h Models 00-0fh BKDG - CPUID Fn8000_001E_ECX
38 * Node Identifiers[10:8]
39 */
40static u32 nodes_per_socket = 1;
41
Borislav Petkov2c929ce2012-06-01 16:52:38 +020042static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
43{
Borislav Petkov2c929ce2012-06-01 16:52:38 +020044 u32 gprs[8] = { 0 };
45 int err;
46
Borislav Petkov682469a2013-04-08 17:57:45 +020047 WARN_ONCE((boot_cpu_data.x86 != 0xf),
48 "%s should only be used on K8!\n", __func__);
Borislav Petkov2c929ce2012-06-01 16:52:38 +020049
50 gprs[1] = msr;
51 gprs[7] = 0x9c5a203a;
52
53 err = rdmsr_safe_regs(gprs);
54
55 *p = gprs[0] | ((u64)gprs[2] << 32);
56
57 return err;
58}
59
60static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
61{
Borislav Petkov2c929ce2012-06-01 16:52:38 +020062 u32 gprs[8] = { 0 };
63
Borislav Petkov682469a2013-04-08 17:57:45 +020064 WARN_ONCE((boot_cpu_data.x86 != 0xf),
65 "%s should only be used on K8!\n", __func__);
Borislav Petkov2c929ce2012-06-01 16:52:38 +020066
67 gprs[0] = (u32)val;
68 gprs[1] = msr;
69 gprs[2] = val >> 32;
70 gprs[7] = 0x9c5a203a;
71
72 return wrmsr_safe_regs(gprs);
73}
74
Linus Torvalds1da177e2005-04-16 15:20:36 -070075/*
76 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
77 * misexecution of code under Linux. Owners of such processors should
78 * contact AMD for precise details and a CPU swap.
79 *
80 * See http://www.multimania.com/poulot/k6bug.html
Andreas Herrmannd7de8642012-04-11 17:12:38 +020081 * and section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
82 * (Publication # 21266 Issue Date: August 1998)
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 *
84 * The following test is erm.. interesting. AMD neglected to up
85 * the chip setting when fixing the bug but they also tweaked some
86 * performance at the same time..
87 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010088
Andi Kleen26b31f462019-03-29 17:47:36 -070089#ifdef CONFIG_X86_32
Andi Kleen277d5b42013-08-05 15:02:43 -070090extern __visible void vide(void);
Andi Kleenc03e2752019-03-29 17:47:35 -070091__asm__(".text\n"
92 ".globl vide\n"
Josh Poimboeufde642fa2016-01-21 16:49:14 -060093 ".type vide, @function\n"
94 ".align 4\n"
95 "vide: ret\n");
Andi Kleen26b31f462019-03-29 17:47:36 -070096#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
Paul Gortmaker148f9bb2013-06-18 18:23:59 -040098static void init_amd_k5(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -070099{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200100#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -0700101/*
102 * General Systems BIOSen alias the cpu frequency registers
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800103 * of the Elan at 0x000df000. Unfortunately, one of the Linux
Yinghai Lu11fdd252008-09-07 17:58:50 -0700104 * drivers subsequently pokes it, and changes the CPU speed.
105 * Workaround : Remove the unneeded alias.
106 */
107#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
108#define CBAR_ENB (0x80000000)
109#define CBAR_KEY (0X000000CB)
110 if (c->x86_model == 9 || c->x86_model == 10) {
Alan Cox8bdbd962009-07-04 00:35:45 +0100111 if (inl(CBAR) & CBAR_ENB)
112 outl(0 | CBAR_KEY, CBAR);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700113 }
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200114#endif
Yinghai Lu11fdd252008-09-07 17:58:50 -0700115}
116
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400117static void init_amd_k6(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700118{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200119#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -0700120 u32 l, h;
Jiang Liu46a84132013-07-03 15:04:19 -0700121 int mbytes = get_num_physpages() >> (20-PAGE_SHIFT);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700122
123 if (c->x86_model < 6) {
124 /* Based on AMD doc 20734R - June 2000 */
125 if (c->x86_model == 0) {
126 clear_cpu_cap(c, X86_FEATURE_APIC);
127 set_cpu_cap(c, X86_FEATURE_PGE);
128 }
129 return;
130 }
131
Jia Zhangb3991512018-01-01 09:52:10 +0800132 if (c->x86_model == 6 && c->x86_stepping == 1) {
Yinghai Lu11fdd252008-09-07 17:58:50 -0700133 const int K6_BUG_LOOP = 1000000;
134 int n;
135 void (*f_vide)(void);
Andy Lutomirski37963662015-06-25 18:44:01 +0200136 u64 d, d2;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700137
Chen Yucong1b74dde2016-02-02 11:45:02 +0800138 pr_info("AMD K6 stepping B detected - ");
Yinghai Lu11fdd252008-09-07 17:58:50 -0700139
140 /*
141 * It looks like AMD fixed the 2.6.2 bug and improved indirect
142 * calls at the same time.
143 */
144
145 n = K6_BUG_LOOP;
146 f_vide = vide;
Mikulas Patocka5f8a1612017-07-11 07:44:05 -0400147 OPTIMIZER_HIDE_VAR(f_vide);
Andy Lutomirski4ea16362015-06-25 18:44:07 +0200148 d = rdtsc();
Yinghai Lu11fdd252008-09-07 17:58:50 -0700149 while (n--)
150 f_vide();
Andy Lutomirski4ea16362015-06-25 18:44:07 +0200151 d2 = rdtsc();
Yinghai Lu11fdd252008-09-07 17:58:50 -0700152 d = d2-d;
153
154 if (d > 20*K6_BUG_LOOP)
Chen Yucong1b74dde2016-02-02 11:45:02 +0800155 pr_cont("system stability may be impaired when more than 32 MB are used.\n");
Yinghai Lu11fdd252008-09-07 17:58:50 -0700156 else
Chen Yucong1b74dde2016-02-02 11:45:02 +0800157 pr_cont("probably OK (after B9730xxxx).\n");
Yinghai Lu11fdd252008-09-07 17:58:50 -0700158 }
159
160 /* K6 with old style WHCR */
161 if (c->x86_model < 8 ||
Jia Zhangb3991512018-01-01 09:52:10 +0800162 (c->x86_model == 8 && c->x86_stepping < 8)) {
Yinghai Lu11fdd252008-09-07 17:58:50 -0700163 /* We can only write allocate on the low 508Mb */
164 if (mbytes > 508)
165 mbytes = 508;
166
167 rdmsr(MSR_K6_WHCR, l, h);
168 if ((l&0x0000FFFF) == 0) {
169 unsigned long flags;
170 l = (1<<0)|((mbytes/4)<<1);
171 local_irq_save(flags);
172 wbinvd();
173 wrmsr(MSR_K6_WHCR, l, h);
174 local_irq_restore(flags);
Chen Yucong1b74dde2016-02-02 11:45:02 +0800175 pr_info("Enabling old style K6 write allocation for %d Mb\n",
Yinghai Lu11fdd252008-09-07 17:58:50 -0700176 mbytes);
177 }
178 return;
179 }
180
Jia Zhangb3991512018-01-01 09:52:10 +0800181 if ((c->x86_model == 8 && c->x86_stepping > 7) ||
Yinghai Lu11fdd252008-09-07 17:58:50 -0700182 c->x86_model == 9 || c->x86_model == 13) {
183 /* The more serious chips .. */
184
185 if (mbytes > 4092)
186 mbytes = 4092;
187
188 rdmsr(MSR_K6_WHCR, l, h);
189 if ((l&0xFFFF0000) == 0) {
190 unsigned long flags;
191 l = ((mbytes>>2)<<22)|(1<<16);
192 local_irq_save(flags);
193 wbinvd();
194 wrmsr(MSR_K6_WHCR, l, h);
195 local_irq_restore(flags);
Chen Yucong1b74dde2016-02-02 11:45:02 +0800196 pr_info("Enabling new style K6 write allocation for %d Mb\n",
Yinghai Lu11fdd252008-09-07 17:58:50 -0700197 mbytes);
198 }
199
200 return;
201 }
202
203 if (c->x86_model == 10) {
204 /* AMD Geode LX is model 10 */
205 /* placeholder for any needed mods */
206 return;
207 }
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200208#endif
Yinghai Lu1f442d72009-03-07 23:46:26 -0800209}
210
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400211static void init_amd_k7(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700212{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200213#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -0700214 u32 l, h;
215
216 /*
217 * Bit 15 of Athlon specific MSR 15, needs to be 0
218 * to enable SSE on Palomino/Morgan/Barton CPU's.
219 * If the BIOS didn't enable it already, enable it here.
220 */
221 if (c->x86_model >= 6 && c->x86_model <= 10) {
222 if (!cpu_has(c, X86_FEATURE_XMM)) {
Chen Yucong1b74dde2016-02-02 11:45:02 +0800223 pr_info("Enabling disabled K7/SSE Support.\n");
Borislav Petkov8f86a732014-03-09 18:05:24 +0100224 msr_clear_bit(MSR_K7_HWCR, 15);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700225 set_cpu_cap(c, X86_FEATURE_XMM);
226 }
227 }
228
229 /*
230 * It's been determined by AMD that Athlons since model 8 stepping 1
231 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
232 * As per AMD technical note 27212 0.2
233 */
Jia Zhangb3991512018-01-01 09:52:10 +0800234 if ((c->x86_model == 8 && c->x86_stepping >= 1) || (c->x86_model > 8)) {
Yinghai Lu11fdd252008-09-07 17:58:50 -0700235 rdmsr(MSR_K7_CLK_CTL, l, h);
236 if ((l & 0xfff00000) != 0x20000000) {
Chen Yucong1b74dde2016-02-02 11:45:02 +0800237 pr_info("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
238 l, ((l & 0x000fffff)|0x20000000));
Yinghai Lu11fdd252008-09-07 17:58:50 -0700239 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
240 }
241 }
242
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200243 /* calling is from identify_secondary_cpu() ? */
244 if (!c->cpu_index)
245 return;
246
247 /*
248 * Certain Athlons might work (for various values of 'work') in SMP
249 * but they are not certified as MP capable.
250 */
251 /* Athlon 660/661 is valid. */
Jia Zhangb3991512018-01-01 09:52:10 +0800252 if ((c->x86_model == 6) && ((c->x86_stepping == 0) ||
253 (c->x86_stepping == 1)))
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200254 return;
255
256 /* Duron 670 is valid */
Jia Zhangb3991512018-01-01 09:52:10 +0800257 if ((c->x86_model == 7) && (c->x86_stepping == 0))
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200258 return;
259
260 /*
261 * Athlon 662, Duron 671, and Athlon >model 7 have capability
262 * bit. It's worth noting that the A5 stepping (662) of some
263 * Athlon XP's have the MP bit set.
264 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
265 * more.
266 */
Jia Zhangb3991512018-01-01 09:52:10 +0800267 if (((c->x86_model == 6) && (c->x86_stepping >= 2)) ||
268 ((c->x86_model == 7) && (c->x86_stepping >= 1)) ||
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200269 (c->x86_model > 7))
270 if (cpu_has(c, X86_FEATURE_MP))
271 return;
272
273 /* If we get here, not a certified SMP capable AMD system. */
274
275 /*
276 * Don't taint if we are running SMP kernel on a single non-MP
277 * approved Athlon
278 */
279 WARN_ONCE(1, "WARNING: This combination of AMD"
280 " processors is not suitable for SMP.\n");
281 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_NOW_UNRELIABLE);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700282#endif
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200283}
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700284
Tejun Heo645a7912011-01-23 14:37:40 +0100285#ifdef CONFIG_NUMA
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100286/*
287 * To workaround broken NUMA config. Read the comment in
288 * srat_detect_node().
289 */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400290static int nearby_node(int apicid)
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700291{
292 int i, node;
293
294 for (i = apicid - 1; i >= 0; i--) {
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100295 node = __apicid_to_node[i];
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700296 if (node != NUMA_NO_NODE && node_online(node))
297 return node;
298 }
299 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100300 node = __apicid_to_node[i];
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700301 if (node != NUMA_NO_NODE && node_online(node))
302 return node;
303 }
304 return first_node(node_online_map); /* Shouldn't happen */
305}
306#endif
Yinghai Lu11fdd252008-09-07 17:58:50 -0700307
308/*
Suravee Suthikulpanitb89b41d2017-07-31 10:51:58 +0200309 * Fix up cpu_core_id for pre-F17h systems to be in the
310 * [0 .. cores_per_node - 1] range. Not really needed but
311 * kept so as not to break existing setups.
312 */
313static void legacy_fixup_core_id(struct cpuinfo_x86 *c)
314{
315 u32 cus_per_node;
316
317 if (c->x86 >= 0x17)
318 return;
319
320 cus_per_node = c->x86_max_cores / nodes_per_socket;
321 c->cpu_core_id %= cus_per_node;
322}
323
324/*
Andreas Herrmann23588c32010-09-30 14:36:28 +0200325 * Fixup core topology information for
326 * (1) AMD multi-node processors
327 * Assumption: Number of cores in each internal node is the same.
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200328 * (2) AMD processors supporting compute units
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200329 */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400330static void amd_get_topology(struct cpuinfo_x86 *c)
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200331{
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200332 int cpu = smp_processor_id();
333
Andreas Herrmann23588c32010-09-30 14:36:28 +0200334 /* get information required for multi-node processors */
Borislav Petkov362f9242015-12-07 10:39:41 +0100335 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
Suravee Suthikulpanit3986a0a2018-04-27 16:48:01 -0500336 int err;
Borislav Petkov79a8b9a2017-02-05 11:50:21 +0100337 u32 eax, ebx, ecx, edx;
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200338
Borislav Petkov79a8b9a2017-02-05 11:50:21 +0100339 cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
340
Yazen Ghannam028c2212020-11-09 21:06:56 +0000341 c->cpu_die_id = ecx & 0xff;
Borislav Petkov79a8b9a2017-02-05 11:50:21 +0100342
343 if (c->x86 == 0x15)
344 c->cu_id = ebx & 0xff;
Yazen Ghannamb6a50cd2016-11-08 16:30:54 +0100345
Yazen Ghannam08b25962017-02-05 11:50:22 +0100346 if (c->x86 >= 0x17) {
347 c->cpu_core_id = ebx & 0xff;
348
349 if (smp_num_siblings > 1)
350 c->x86_max_cores /= smp_num_siblings;
351 }
352
Yazen Ghannamb6a50cd2016-11-08 16:30:54 +0100353 /*
Suravee Suthikulpanit3986a0a2018-04-27 16:48:01 -0500354 * In case leaf B is available, use it to derive
355 * topology information.
Yazen Ghannamb6a50cd2016-11-08 16:30:54 +0100356 */
Suravee Suthikulpanit3986a0a2018-04-27 16:48:01 -0500357 err = detect_extended_topology(c);
358 if (!err)
359 c->x86_coreid_bits = get_count_order(c->x86_max_cores);
360
Yazen Ghannam028c2212020-11-09 21:06:56 +0000361 cacheinfo_amd_init_llc_id(c, cpu);
Suravee Suthikulpanit68091ee2018-04-27 16:34:37 -0500362
Andreas Herrmann23588c32010-09-30 14:36:28 +0200363 } else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200364 u64 value;
365
Andreas Herrmann23588c32010-09-30 14:36:28 +0200366 rdmsrl(MSR_FAM10H_NODE_ID, value);
Yazen Ghannam028c2212020-11-09 21:06:56 +0000367 c->cpu_die_id = value & 7;
Yazen Ghannamb6a50cd2016-11-08 16:30:54 +0100368
Yazen Ghannam028c2212020-11-09 21:06:56 +0000369 per_cpu(cpu_llc_id, cpu) = c->cpu_die_id;
Andreas Herrmann23588c32010-09-30 14:36:28 +0200370 } else
Andreas Herrmann9d260eb2009-12-16 15:43:55 +0100371 return;
372
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +0200373 if (nodes_per_socket > 1) {
Andreas Herrmann23588c32010-09-30 14:36:28 +0200374 set_cpu_cap(c, X86_FEATURE_AMD_DCM);
Suravee Suthikulpanitb89b41d2017-07-31 10:51:58 +0200375 legacy_fixup_core_id(c);
Andreas Herrmann23588c32010-09-30 14:36:28 +0200376 }
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200377}
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200378
379/*
Michael Opdenackeraa5e5dc2013-09-18 06:00:43 +0200380 * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
Yinghai Lu11fdd252008-09-07 17:58:50 -0700381 * Assumes number of cores is a power of two.
382 */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400383static void amd_detect_cmp(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700384{
Yinghai Lu11fdd252008-09-07 17:58:50 -0700385 unsigned bits;
Andreas Herrmann99bd0c02009-06-19 10:59:09 +0200386 int cpu = smp_processor_id();
Yinghai Lu11fdd252008-09-07 17:58:50 -0700387
388 bits = c->x86_coreid_bits;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700389 /* Low order bits define the core id (index of core in socket) */
390 c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
391 /* Convert the initial APIC ID into the socket ID */
392 c->phys_proc_id = c->initial_apicid >> bits;
Andreas Herrmann99bd0c02009-06-19 10:59:09 +0200393 /* use socket ID also for last level cache */
Yazen Ghannam028c2212020-11-09 21:06:56 +0000394 per_cpu(cpu_llc_id, cpu) = c->cpu_die_id = c->phys_proc_id;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700395}
396
Wei Huang077168e2020-03-21 14:38:00 -0500397static void amd_detect_ppin(struct cpuinfo_x86 *c)
398{
399 unsigned long long val;
400
401 if (!cpu_has(c, X86_FEATURE_AMD_PPIN))
402 return;
403
404 /* When PPIN is defined in CPUID, still need to check PPIN_CTL MSR */
405 if (rdmsrl_safe(MSR_AMD_PPIN_CTL, &val))
406 goto clear_ppin;
407
408 /* PPIN is locked in disabled mode, clear feature bit */
409 if ((val & 3UL) == 1UL)
410 goto clear_ppin;
411
412 /* If PPIN is disabled, try to enable it */
413 if (!(val & 2UL)) {
414 wrmsrl_safe(MSR_AMD_PPIN_CTL, val | 2UL);
415 rdmsrl_safe(MSR_AMD_PPIN_CTL, &val);
416 }
417
418 /* If PPIN_EN bit is 1, return from here; otherwise fall through */
419 if (val & 2UL)
420 return;
421
422clear_ppin:
423 clear_cpu_cap(c, X86_FEATURE_AMD_PPIN);
424}
425
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +0200426u32 amd_get_nodes_per_socket(void)
427{
428 return nodes_per_socket;
429}
430EXPORT_SYMBOL_GPL(amd_get_nodes_per_socket);
431
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400432static void srat_detect_node(struct cpuinfo_x86 *c)
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700433{
Tejun Heo645a7912011-01-23 14:37:40 +0100434#ifdef CONFIG_NUMA
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700435 int cpu = smp_processor_id();
436 int node;
Yinghai Lu0d96b9f2009-08-29 13:17:14 -0700437 unsigned apicid = c->apicid;
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700438
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100439 node = numa_cpu_node(cpu);
440 if (node == NUMA_NO_NODE)
Kim Phillips9164d942021-08-17 17:10:46 -0500441 node = get_llc_id(cpu);
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200442
Daniel J Blueman64be4c12011-12-05 16:20:37 +0800443 /*
Andreas Herrmann68894632012-04-02 18:06:48 +0200444 * On multi-fabric platform (e.g. Numascale NumaChip) a
445 * platform-specific handler needs to be called to fixup some
446 * IDs of the CPU.
Daniel J Blueman64be4c12011-12-05 16:20:37 +0800447 */
Andreas Herrmann68894632012-04-02 18:06:48 +0200448 if (x86_cpuinit.fixup_cpu_id)
Daniel J Blueman64be4c12011-12-05 16:20:37 +0800449 x86_cpuinit.fixup_cpu_id(c, node);
450
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700451 if (!node_online(node)) {
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100452 /*
453 * Two possibilities here:
454 *
455 * - The CPU is missing memory and no node was created. In
456 * that case try picking one from a nearby CPU.
457 *
458 * - The APIC IDs differ from the HyperTransport node IDs
459 * which the K8 northbridge parsing fills in. Assume
460 * they are all increased by a constant offset, but in
461 * the same order as the HT nodeids. If that doesn't
462 * result in a usable node fall back to the path for the
463 * previous case.
464 *
465 * This workaround operates directly on the mapping between
466 * APIC ID and NUMA node, assuming certain relationship
467 * between APIC ID, HT node ID and NUMA topology. As going
468 * through CPU mapping may alter the outcome, directly
469 * access __apicid_to_node[].
470 */
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700471 int ht_nodeid = c->initial_apicid;
472
Dan Carpenter7030a7e2016-01-13 15:39:40 +0300473 if (__apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100474 node = __apicid_to_node[ht_nodeid];
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700475 /* Pick a nearby node */
476 if (!node_online(node))
477 node = nearby_node(apicid);
478 }
479 numa_set_node(cpu, node);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700480#endif
481}
482
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400483static void early_init_amd_mc(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700484{
Borislav Petkovc8e56d22015-06-04 18:55:25 +0200485#ifdef CONFIG_SMP
Yinghai Lu11fdd252008-09-07 17:58:50 -0700486 unsigned bits, ecx;
487
488 /* Multi core CPU? */
489 if (c->extended_cpuid_level < 0x80000008)
490 return;
491
492 ecx = cpuid_ecx(0x80000008);
493
494 c->x86_max_cores = (ecx & 0xff) + 1;
495
496 /* CPU telling us the core id bits shift? */
497 bits = (ecx >> 12) & 0xF;
498
499 /* Otherwise recompute */
500 if (bits == 0) {
501 while ((1 << bits) < c->x86_max_cores)
502 bits++;
503 }
504
505 c->x86_coreid_bits = bits;
506#endif
507}
508
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400509static void bsp_init_amd(struct cpuinfo_x86 *c)
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200510{
511 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
512
513 if (c->x86 > 0x10 ||
514 (c->x86 == 0x10 && c->x86_model >= 0x2)) {
515 u64 val;
516
517 rdmsrl(MSR_K7_HWCR, val);
518 if (!(val & BIT(24)))
Chen Yucong1b74dde2016-02-02 11:45:02 +0800519 pr_warn(FW_BUG "TSC doesn't count with P0 frequency!\n");
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200520 }
521 }
522
523 if (c->x86 == 0x15) {
524 unsigned long upperbit;
525 u32 cpuid, assoc;
526
527 cpuid = cpuid_edx(0x80000005);
528 assoc = cpuid >> 16 & 0xff;
529 upperbit = ((cpuid >> 24) << 10) / assoc;
530
531 va_align.mask = (upperbit - 1) & PAGE_MASK;
532 va_align.flags = ALIGN_VA_32 | ALIGN_VA_64;
Hector Marco-Gisbert4e26d11f2015-03-27 12:38:21 +0100533
534 /* A random value per boot for bit slice [12:upper_bit) */
535 va_align.bits = get_random_int() & va_align.mask;
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200536 }
Huang Ruib466bdb2015-08-10 12:19:54 +0200537
538 if (cpu_has(c, X86_FEATURE_MWAITX))
539 use_mwaitx_delay();
Huang Rui8dfeae02016-01-14 10:50:04 +0800540
541 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
542 u32 ecx;
543
544 ecx = cpuid_ecx(0x8000001e);
Yazen Ghannam76e2fc62021-01-11 11:04:29 +0100545 __max_die_per_package = nodes_per_socket = ((ecx >> 8) & 7) + 1;
Huang Rui8dfeae02016-01-14 10:50:04 +0800546 } else if (boot_cpu_has(X86_FEATURE_NODEID_MSR)) {
547 u64 value;
548
549 rdmsrl(MSR_FAM10H_NODE_ID, value);
Yazen Ghannam76e2fc62021-01-11 11:04:29 +0100550 __max_die_per_package = nodes_per_socket = ((value >> 3) & 7) + 1;
Huang Rui8dfeae02016-01-14 10:50:04 +0800551 }
Konrad Rzeszutek Wilk764f3c22018-04-25 22:04:24 -0400552
Tom Lendacky845d3822018-07-02 16:35:53 -0500553 if (!boot_cpu_has(X86_FEATURE_AMD_SSBD) &&
554 !boot_cpu_has(X86_FEATURE_VIRT_SSBD) &&
555 c->x86 >= 0x15 && c->x86 <= 0x17) {
Konrad Rzeszutek Wilk764f3c22018-04-25 22:04:24 -0400556 unsigned int bit;
557
558 switch (c->x86) {
559 case 0x15: bit = 54; break;
560 case 0x16: bit = 33; break;
561 case 0x17: bit = 10; break;
562 default: return;
563 }
564 /*
565 * Try to cache the base value so further operations can
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +0200566 * avoid RMW. If that faults, do not enable SSBD.
Konrad Rzeszutek Wilk764f3c22018-04-25 22:04:24 -0400567 */
568 if (!rdmsrl_safe(MSR_AMD64_LS_CFG, &x86_amd_ls_cfg_base)) {
Thomas Gleixner52817582018-05-10 20:21:36 +0200569 setup_force_cpu_cap(X86_FEATURE_LS_CFG_SSBD);
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +0200570 setup_force_cpu_cap(X86_FEATURE_SSBD);
Konrad Rzeszutek Wilk9f65fb22018-05-09 21:41:38 +0200571 x86_amd_ls_cfg_ssbd_mask = 1ULL << bit;
Konrad Rzeszutek Wilk764f3c22018-04-25 22:04:24 -0400572 }
573 }
Reinette Chatre923f3a22020-05-05 15:36:15 -0700574
575 resctrl_cpu_detect(c);
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200576}
577
Tom Lendacky18c71ce2017-12-04 10:57:23 -0600578static void early_detect_mem_encrypt(struct cpuinfo_x86 *c)
579{
580 u64 msr;
581
582 /*
583 * BIOS support is required for SME and SEV.
584 * For SME: If BIOS has enabled SME then adjust x86_phys_bits by
585 * the SME physical address space reduction value.
586 * If BIOS has not enabled SME then don't advertise the
587 * SME feature (set in scattered.c).
588 * For SEV: If BIOS has not enabled SEV then don't advertise the
Tom Lendacky360e7c52020-09-07 15:15:06 +0200589 * SEV and SEV_ES feature (set in scattered.c).
Tom Lendacky18c71ce2017-12-04 10:57:23 -0600590 *
591 * In all cases, since support for SME and SEV requires long mode,
592 * don't advertise the feature under CONFIG_X86_32.
593 */
594 if (cpu_has(c, X86_FEATURE_SME) || cpu_has(c, X86_FEATURE_SEV)) {
595 /* Check if memory encryption is enabled */
Brijesh Singh059e5c32021-04-27 06:16:36 -0500596 rdmsrl(MSR_AMD64_SYSCFG, msr);
597 if (!(msr & MSR_AMD64_SYSCFG_MEM_ENCRYPT))
Tom Lendacky18c71ce2017-12-04 10:57:23 -0600598 goto clear_all;
599
600 /*
601 * Always adjust physical address bits. Even though this
602 * will be a value above 32-bits this is still done for
603 * CONFIG_X86_32 so that accurate values are reported.
604 */
605 c->x86_phys_bits -= (cpuid_ebx(0x8000001f) >> 6) & 0x3f;
606
607 if (IS_ENABLED(CONFIG_X86_32))
608 goto clear_all;
609
610 rdmsrl(MSR_K7_HWCR, msr);
611 if (!(msr & MSR_K7_HWCR_SMMLOCK))
612 goto clear_sev;
613
614 return;
615
616clear_all:
Tom Lendackya0064832020-01-15 16:05:16 -0600617 setup_clear_cpu_cap(X86_FEATURE_SME);
Tom Lendacky18c71ce2017-12-04 10:57:23 -0600618clear_sev:
Tom Lendackya0064832020-01-15 16:05:16 -0600619 setup_clear_cpu_cap(X86_FEATURE_SEV);
Tom Lendacky360e7c52020-09-07 15:15:06 +0200620 setup_clear_cpu_cap(X86_FEATURE_SEV_ES);
Tom Lendacky18c71ce2017-12-04 10:57:23 -0600621 }
622}
623
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400624static void early_init_amd(struct cpuinfo_x86 *c)
Andi Kleen2b16a232008-01-30 13:32:40 +0100625{
Borislav Petkov7ce2f032018-06-22 11:34:11 +0200626 u64 value;
Tom Lendackyf655e6e2017-07-17 16:10:23 -0500627 u32 dummy;
628
Yinghai Lu11fdd252008-09-07 17:58:50 -0700629 early_init_amd_mc(c);
630
Pavel Tatashin8990cac2018-07-19 16:55:28 -0400631 if (c->x86 >= 0xf)
632 set_cpu_cap(c, X86_FEATURE_K8);
633
Tom Lendackyf655e6e2017-07-17 16:10:23 -0500634 rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
635
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800636 /*
637 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
638 * with P/T states and does not stop in deep C-states
639 */
640 if (c->x86_power & (1 << 8)) {
Yinghai Lue3224232008-09-06 01:52:28 -0700641 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800642 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
643 }
Yinghai Lu5fef55f2008-09-04 21:09:43 +0200644
Huang Rui01fe03f2016-01-14 10:50:06 +0800645 /* Bit 12 of 8000_0007 edx is accumulated power mechanism. */
646 if (c->x86_power & BIT(12))
647 set_cpu_cap(c, X86_FEATURE_ACC_POWER);
648
Andrew Coopercbcddaa2021-05-14 14:59:20 +0100649 /* Bit 14 indicates the Runtime Average Power Limit interface. */
650 if (c->x86_power & BIT(14))
651 set_cpu_cap(c, X86_FEATURE_RAPL);
652
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700653#ifdef CONFIG_X86_64
654 set_cpu_cap(c, X86_FEATURE_SYSCALL32);
655#else
Yinghai Lu5fef55f2008-09-04 21:09:43 +0200656 /* Set MTRR capability flag if appropriate */
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700657 if (c->x86 == 5)
658 if (c->x86_model == 13 || c->x86_model == 9 ||
Jia Zhangb3991512018-01-01 09:52:10 +0800659 (c->x86_model == 8 && c->x86_stepping >= 8))
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700660 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
661#endif
Andreas Herrmann42937e82009-06-08 15:55:09 +0200662#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
Aravind Gopalakrishnanb9d16a22015-04-27 10:25:51 -0500663 /*
664 * ApicID can always be treated as an 8-bit value for AMD APIC versions
665 * >= 0x10, but even old K8s came out of reset with version 0x10. So, we
666 * can safely set X86_FEATURE_EXTD_APICID unconditionally for families
667 * after 16h.
668 */
Borislav Petkov425d8c22016-04-05 08:29:51 +0200669 if (boot_cpu_has(X86_FEATURE_APIC)) {
670 if (c->x86 > 0x16)
Andreas Herrmann42937e82009-06-08 15:55:09 +0200671 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
Borislav Petkov425d8c22016-04-05 08:29:51 +0200672 else if (c->x86 >= 0xf) {
673 /* check CPU config space for extended APIC ID */
674 unsigned int val;
675
676 val = read_pci_config(0, 24, 0, 0x68);
677 if ((val >> 17 & 0x3) == 0x3)
678 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
679 }
Andreas Herrmann42937e82009-06-08 15:55:09 +0200680 }
681#endif
Borislav Petkov3b564962014-01-15 00:07:11 +0100682
Paolo Bonzinic1118b32014-09-22 13:17:48 +0200683 /*
684 * This is only needed to tell the kernel whether to use VMCALL
685 * and VMMCALL. VMMCALL is never executed except under virt, so
686 * we can set it unconditionally.
687 */
688 set_cpu_cap(c, X86_FEATURE_VMMCALL);
689
Borislav Petkov3b564962014-01-15 00:07:11 +0100690 /* F16h erratum 793, CVE-2013-6885 */
Borislav Petkov8f86a732014-03-09 18:05:24 +0100691 if (c->x86 == 0x16 && c->x86_model <= 0xf)
692 msr_set_bit(MSR_AMD64_LS_CFG, 15);
Andi Kleen2b16a232008-01-30 13:32:40 +0100693
Thomas Gleixner3344ed32016-12-09 19:29:09 +0100694 /*
695 * Check whether the machine is affected by erratum 400. This is
696 * used to select the proper idle routine and to enable the check
697 * whether the machine is affected in arch_post_acpi_init(), which
698 * sets the X86_BUG_AMD_APIC_C1E bug depending on the MSR check.
699 */
700 if (cpu_has_amd_erratum(c, amd_erratum_400))
701 set_cpu_bug(c, X86_BUG_AMD_E400);
Tom Lendacky872cbef2017-07-17 16:10:01 -0500702
Tom Lendacky18c71ce2017-12-04 10:57:23 -0600703 early_detect_mem_encrypt(c);
Thomas Gleixner1e1d7e22018-06-06 00:57:38 +0200704
Borislav Petkov7ce2f032018-06-22 11:34:11 +0200705 /* Re-enable TopologyExtensions if switched off by BIOS */
706 if (c->x86 == 0x15 &&
707 (c->x86_model >= 0x10 && c->x86_model <= 0x6f) &&
708 !cpu_has(c, X86_FEATURE_TOPOEXT)) {
709
710 if (msr_set_bit(0xc0011005, 54) > 0) {
711 rdmsrl(0xc0011005, value);
712 if (value & BIT_64(54)) {
713 set_cpu_cap(c, X86_FEATURE_TOPOEXT);
714 pr_info_once(FW_INFO "CPU: Re-enabling disabled Topology Extensions Support.\n");
715 }
716 }
717 }
718
Borislav Petkov3c749b82020-01-23 17:54:33 +0100719 if (cpu_has(c, X86_FEATURE_TOPOEXT))
720 smp_num_siblings = ((cpuid_ebx(0x8000001e) >> 8) & 0xff) + 1;
Thomas Gleixner3344ed32016-12-09 19:29:09 +0100721}
Borislav Petkove6ee94d2013-03-20 15:07:27 +0100722
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200723static void init_amd_k8(struct cpuinfo_x86 *c)
724{
725 u32 level;
726 u64 value;
727
728 /* On C+ stepping K8 rep microcode works well for copy/memset */
729 level = cpuid_eax(1);
730 if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
731 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
732
733 /*
734 * Some BIOSes incorrectly force this feature, but only K8 revision D
735 * (model = 0x14) and later actually support it.
736 * (AMD Erratum #110, docId: 25759).
737 */
738 if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
739 clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
740 if (!rdmsrl_amd_safe(0xc001100d, &value)) {
741 value &= ~BIT_64(32);
742 wrmsrl_amd_safe(0xc001100d, value);
743 }
744 }
745
746 if (!c->x86_model_id[0])
747 strcpy(c->x86_model_id, "Hammer");
Borislav Petkov6f9b63a2014-07-29 17:41:23 +0200748
749#ifdef CONFIG_SMP
750 /*
751 * Disable TLB flush filter by setting HWCR.FFDIS on K8
752 * bit 6 of msr C001_0015
753 *
754 * Errata 63 for SH-B3 steppings
755 * Errata 122 for all steppings (F+ have it disabled by default)
756 */
757 msr_set_bit(MSR_K7_HWCR, 6);
758#endif
Borislav Petkov96e5d282016-04-07 17:31:49 -0700759 set_cpu_bug(c, X86_BUG_SWAPGS_FENCE);
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200760}
761
762static void init_amd_gh(struct cpuinfo_x86 *c)
763{
Jan Kiszka8364e1f2018-03-07 08:39:17 +0100764#ifdef CONFIG_MMCONF_FAM10H
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200765 /* do this for boot cpu */
766 if (c == &boot_cpu_data)
767 check_enable_amd_mmconf_dmi();
768
769 fam10h_check_enable_mmcfg();
770#endif
771
772 /*
773 * Disable GART TLB Walk Errors on Fam10h. We do this here because this
774 * is always needed when GART is enabled, even in a kernel which has no
775 * MCE support built in. BIOS should disable GartTlbWlk Errors already.
776 * If it doesn't, we do it here as suggested by the BKDG.
777 *
778 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
779 */
780 msr_set_bit(MSR_AMD64_MCx_MASK(4), 10);
781
782 /*
783 * On family 10h BIOS may not have properly enabled WC+ support, causing
784 * it to be converted to CD memtype. This may result in performance
785 * degradation for certain nested-paging guests. Prevent this conversion
786 * by clearing bit 24 in MSR_AMD64_BU_CFG2.
787 *
788 * NOTE: we want to use the _safe accessors so as not to #GP kvm
789 * guests on older kvm hosts.
790 */
791 msr_clear_bit(MSR_AMD64_BU_CFG2, 24);
792
793 if (cpu_has_amd_erratum(c, amd_erratum_383))
794 set_cpu_bug(c, X86_BUG_AMD_TLB_MMATCH);
795}
796
Emanuel Cziraid1992992016-09-02 07:35:50 +0200797#define MSR_AMD64_DE_CFG 0xC0011029
798
799static void init_amd_ln(struct cpuinfo_x86 *c)
800{
801 /*
802 * Apply erratum 665 fix unconditionally so machines without a BIOS
803 * fix work.
804 */
805 msr_set_bit(MSR_AMD64_DE_CFG, 31);
806}
807
Tom Lendackyc49a0a802019-08-19 15:52:35 +0000808static bool rdrand_force;
809
810static int __init rdrand_cmdline(char *str)
811{
812 if (!str)
813 return -EINVAL;
814
815 if (!strcmp(str, "force"))
816 rdrand_force = true;
817 else
818 return -EINVAL;
819
820 return 0;
821}
822early_param("rdrand", rdrand_cmdline);
823
824static void clear_rdrand_cpuid_bit(struct cpuinfo_x86 *c)
825{
826 /*
827 * Saving of the MSR used to hide the RDRAND support during
828 * suspend/resume is done by arch/x86/power/cpu.c, which is
829 * dependent on CONFIG_PM_SLEEP.
830 */
831 if (!IS_ENABLED(CONFIG_PM_SLEEP))
832 return;
833
834 /*
835 * The nordrand option can clear X86_FEATURE_RDRAND, so check for
836 * RDRAND support using the CPUID function directly.
837 */
838 if (!(cpuid_ecx(1) & BIT(30)) || rdrand_force)
839 return;
840
841 msr_clear_bit(MSR_AMD64_CPUID_FN_1, 62);
842
843 /*
844 * Verify that the CPUID change has occurred in case the kernel is
845 * running virtualized and the hypervisor doesn't support the MSR.
846 */
847 if (cpuid_ecx(1) & BIT(30)) {
848 pr_info_once("BIOS may not properly restore RDRAND after suspend, but hypervisor does not support hiding RDRAND via CPUID.\n");
849 return;
850 }
851
852 clear_cpu_cap(c, X86_FEATURE_RDRAND);
853 pr_info_once("BIOS may not properly restore RDRAND after suspend, hiding RDRAND via CPUID. Use rdrand=force to reenable.\n");
854}
855
856static void init_amd_jg(struct cpuinfo_x86 *c)
857{
858 /*
859 * Some BIOS implementations do not restore proper RDRAND support
860 * across suspend and resume. Check on whether to hide the RDRAND
861 * instruction support via CPUID.
862 */
863 clear_rdrand_cpuid_bit(c);
864}
865
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200866static void init_amd_bd(struct cpuinfo_x86 *c)
867{
868 u64 value;
869
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200870 /*
871 * The way access filter has a performance penalty on some workloads.
872 * Disable it on the affected CPUs.
873 */
874 if ((c->x86_model >= 0x02) && (c->x86_model < 0x20)) {
Borislav Petkovae8b7872015-11-23 11:12:23 +0100875 if (!rdmsrl_safe(MSR_F15H_IC_CFG, &value) && !(value & 0x1E)) {
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200876 value |= 0x1E;
Borislav Petkovae8b7872015-11-23 11:12:23 +0100877 wrmsrl_safe(MSR_F15H_IC_CFG, value);
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200878 }
879 }
Tom Lendackyc49a0a802019-08-19 15:52:35 +0000880
881 /*
882 * Some BIOS implementations do not restore proper RDRAND support
883 * across suspend and resume. Check on whether to hide the RDRAND
884 * instruction support via CPUID.
885 */
886 clear_rdrand_cpuid_bit(c);
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200887}
888
Borislav Petkovf7f3dc02017-09-07 19:08:21 +0200889static void init_amd_zn(struct cpuinfo_x86 *c)
890{
Thomas Gleixnerd1035d92018-05-10 16:26:00 +0200891 set_cpu_cap(c, X86_FEATURE_ZEN);
Jiaxun Yang02371992018-11-20 11:00:18 +0800892
Matt Fleminga55c7452019-08-08 20:53:01 +0100893#ifdef CONFIG_NUMA
894 node_reclaim_distance = 32;
895#endif
896
Frank van der Linden2ac44ab2019-05-22 22:17:45 +0000897 /*
898 * Fix erratum 1076: CPB feature bit not being set in CPUID.
899 * Always set it, except when running under a hypervisor.
900 */
901 if (!cpu_has(c, X86_FEATURE_HYPERVISOR) && !cpu_has(c, X86_FEATURE_CPB))
Borislav Petkovf7f3dc02017-09-07 19:08:21 +0200902 set_cpu_cap(c, X86_FEATURE_CPB);
903}
904
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400905static void init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906{
Andi Kleen2b16a232008-01-30 13:32:40 +0100907 early_init_amd(c);
908
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 /*
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100910 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
Ingo Molnar16282a82008-02-26 08:49:57 +0100911 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100912 */
Ingo Molnar16282a82008-02-26 08:49:57 +0100913 clear_cpu_cap(c, 0*32+31);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100914
Borislav Petkov12d8a962010-06-02 20:29:21 +0200915 if (c->x86 >= 0x10)
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700916 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
Yinghai Lu0d96b9f2009-08-29 13:17:14 -0700917
918 /* get apicid instead of initial apic id from cpuid */
919 c->apicid = hard_smp_processor_id();
Andi Kleen3556ddf2007-04-02 12:14:12 +0200920
Andi Kleenc12ceb72007-05-21 14:31:47 +0200921 /* K6s reports MCEs but don't actually have all the MSRs */
922 if (c->x86 < 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100923 clear_cpu_cap(c, X86_FEATURE_MCE);
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200924
925 switch (c->x86) {
926 case 4: init_amd_k5(c); break;
927 case 5: init_amd_k6(c); break;
928 case 6: init_amd_k7(c); break;
929 case 0xf: init_amd_k8(c); break;
930 case 0x10: init_amd_gh(c); break;
Emanuel Cziraid1992992016-09-02 07:35:50 +0200931 case 0x12: init_amd_ln(c); break;
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200932 case 0x15: init_amd_bd(c); break;
Tom Lendackyc49a0a802019-08-19 15:52:35 +0000933 case 0x16: init_amd_jg(c); break;
Kim Phillips753039e2020-03-11 14:14:51 -0500934 case 0x17: fallthrough;
935 case 0x19: init_amd_zn(c); break;
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200936 }
Andi Kleende421862008-01-30 13:32:37 +0100937
Rudolf Mareke3811a32017-11-28 22:01:06 +0100938 /*
939 * Enable workaround for FXSAVE leak on CPUs
940 * without a XSaveErPtr feature
941 */
942 if ((c->x86 >= 6) && (!cpu_has(c, X86_FEATURE_XSAVEERPTR)))
Borislav Petkov9b13a932014-06-18 00:06:23 +0200943 set_cpu_bug(c, X86_BUG_FXSAVE_LEAK);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700944
Borislav Petkov27c13ec2009-11-21 14:01:45 +0100945 cpu_detect_cache_sizes(c);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700946
Borislav Petkov119bff82018-06-15 20:48:39 +0200947 amd_detect_cmp(c);
948 amd_get_topology(c);
949 srat_detect_node(c);
Wei Huang077168e2020-03-21 14:38:00 -0500950 amd_detect_ppin(c);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700951
Andreas Herrmann04a15412012-10-19 10:59:33 +0200952 init_amd_cacheinfo(c);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700953
Borislav Petkov054efb62016-03-29 17:42:00 +0200954 if (cpu_has(c, X86_FEATURE_XMM2)) {
Tom Lendackye4d0e842018-01-08 16:09:21 -0600955 /*
Josh Poimboeufbe261ff2019-07-04 10:46:37 -0500956 * Use LFENCE for execution serialization. On families which
Tom Lendackye4d0e842018-01-08 16:09:21 -0600957 * don't have that MSR, LFENCE is already serializing.
958 * msr_set_bit() uses the safe accessors, too, even if the MSR
959 * is not present.
960 */
961 msr_set_bit(MSR_F10H_DECFG,
962 MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT);
963
Josh Poimboeufbe261ff2019-07-04 10:46:37 -0500964 /* A serializing LFENCE stops RDTSC speculation */
965 set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700966 }
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700967
Boris Ostrovskye9cdd342011-05-26 11:19:52 -0400968 /*
969 * Family 0x12 and above processors have APIC timer
970 * running in deep C states.
971 */
972 if (c->x86 > 0x11)
Boris Ostrovskyb87cf802011-03-15 12:13:44 -0400973 set_cpu_cap(c, X86_FEATURE_ARAT);
Joerg Roedel5bbc0972011-04-15 14:47:40 +0200974
Borislav Petkova930dc42015-01-18 17:48:18 +0100975 /* 3DNow or LM implies PREFETCHW */
976 if (!cpu_has(c, X86_FEATURE_3DNOWPREFETCH))
977 if (cpu_has(c, X86_FEATURE_3DNOW) || cpu_has(c, X86_FEATURE_LM))
978 set_cpu_cap(c, X86_FEATURE_3DNOWPREFETCH);
Andy Lutomirski61f01dd2015-04-26 16:47:59 -0700979
Juergen Grossdef93312017-04-27 07:01:20 +0200980 /* AMD CPUs don't reset SS attributes on SYSRET, Xen does. */
981 if (!cpu_has(c, X86_FEATURE_XENPV))
982 set_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
Kim Phillips21b5ee52020-02-19 18:52:43 +0100983
984 /*
985 * Turn on the Instructions Retired free counter on machines not
986 * susceptible to erratum #1054 "Instructions Retired Performance
987 * Counter May Be Inaccurate".
988 */
989 if (cpu_has(c, X86_FEATURE_IRPERF) &&
990 !cpu_has_amd_erratum(c, amd_erratum_1054))
991 msr_set_bit(MSR_K7_HWCR, MSR_K7_HWCR_IRPERF_EN_BIT);
Jane Malalane415de4402021-10-21 11:47:44 +0100992
993 check_null_seg_clears_base(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994}
995
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700996#ifdef CONFIG_X86_32
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400997static unsigned int amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998{
999 /* AMD errata T13 (order #21922) */
Nathan Chancellor88296bd2018-10-02 15:45:11 -07001000 if (c->x86 == 6) {
Alan Cox8bdbd962009-07-04 00:35:45 +01001001 /* Duron Rev A0 */
Jia Zhangb3991512018-01-01 09:52:10 +08001002 if (c->x86_model == 3 && c->x86_stepping == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 size = 64;
Alan Cox8bdbd962009-07-04 00:35:45 +01001004 /* Tbird rev A1/A2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 if (c->x86_model == 4 &&
Jia Zhangb3991512018-01-01 09:52:10 +08001006 (c->x86_stepping == 0 || c->x86_stepping == 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 size = 256;
1008 }
1009 return size;
1010}
Yinghai Lu6c62aa42008-09-07 17:58:54 -07001011#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001013static void cpu_detect_tlb_amd(struct cpuinfo_x86 *c)
Borislav Petkovb46882e2012-08-06 19:00:38 +02001014{
1015 u32 ebx, eax, ecx, edx;
1016 u16 mask = 0xfff;
1017
1018 if (c->x86 < 0xf)
1019 return;
1020
1021 if (c->extended_cpuid_level < 0x80000006)
1022 return;
1023
1024 cpuid(0x80000006, &eax, &ebx, &ecx, &edx);
1025
1026 tlb_lld_4k[ENTRIES] = (ebx >> 16) & mask;
1027 tlb_lli_4k[ENTRIES] = ebx & mask;
1028
1029 /*
1030 * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
1031 * characteristics from the CPUID function 0x80000005 instead.
1032 */
1033 if (c->x86 == 0xf) {
1034 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
1035 mask = 0xff;
1036 }
1037
1038 /* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
Borislav Petkovd1393362014-01-15 12:52:15 +01001039 if (!((eax >> 16) & mask))
1040 tlb_lld_2m[ENTRIES] = (cpuid_eax(0x80000005) >> 16) & 0xff;
1041 else
Borislav Petkovb46882e2012-08-06 19:00:38 +02001042 tlb_lld_2m[ENTRIES] = (eax >> 16) & mask;
Borislav Petkovb46882e2012-08-06 19:00:38 +02001043
1044 /* a 4M entry uses two 2M entries */
1045 tlb_lld_4m[ENTRIES] = tlb_lld_2m[ENTRIES] >> 1;
1046
1047 /* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
1048 if (!(eax & mask)) {
1049 /* Erratum 658 */
1050 if (c->x86 == 0x15 && c->x86_model <= 0x1f) {
1051 tlb_lli_2m[ENTRIES] = 1024;
1052 } else {
1053 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
1054 tlb_lli_2m[ENTRIES] = eax & 0xff;
1055 }
1056 } else
1057 tlb_lli_2m[ENTRIES] = eax & mask;
1058
1059 tlb_lli_4m[ENTRIES] = tlb_lli_2m[ENTRIES] >> 1;
1060}
1061
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001062static const struct cpu_dev amd_cpu_dev = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 .c_vendor = "AMD",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +01001064 .c_ident = { "AuthenticAMD" },
Yinghai Lu6c62aa42008-09-07 17:58:54 -07001065#ifdef CONFIG_X86_32
Jan Beulich09dc68d2013-10-21 09:35:20 +01001066 .legacy_models = {
1067 { .family = 4, .model_names =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 {
1069 [3] = "486 DX/2",
1070 [7] = "486 DX/2-WB",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +01001071 [8] = "486 DX/4",
1072 [9] = "486 DX/4-WB",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 [14] = "Am5x86-WT",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +01001074 [15] = "Am5x86-WB"
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 }
1076 },
1077 },
Jan Beulich09dc68d2013-10-21 09:35:20 +01001078 .legacy_cache_size = amd_size_cache,
Yinghai Lu6c62aa42008-09-07 17:58:54 -07001079#endif
Thomas Petazzoni03ae5762008-02-15 12:00:23 +01001080 .c_early_init = early_init_amd,
Borislav Petkovb46882e2012-08-06 19:00:38 +02001081 .c_detect_tlb = cpu_detect_tlb_amd,
Borislav Petkov8fa8b032011-08-05 20:04:09 +02001082 .c_bsp_init = bsp_init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083 .c_init = init_amd,
Yinghai Lu10a434f2008-09-04 21:09:45 +02001084 .c_x86_vendor = X86_VENDOR_AMD,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085};
1086
Yinghai Lu10a434f2008-09-04 21:09:45 +02001087cpu_dev_register(amd_cpu_dev);
Hans Rosenfeldd78d6712010-07-28 19:09:30 +02001088
1089/*
1090 * AMD errata checking
1091 *
1092 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
1093 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
1094 * have an OSVW id assigned, which it takes as first argument. Both take a
1095 * variable number of family-specific model-stepping ranges created by
Borislav Petkov7d7dc112013-03-20 15:07:28 +01001096 * AMD_MODEL_RANGE().
Hans Rosenfeldd78d6712010-07-28 19:09:30 +02001097 *
1098 * Example:
1099 *
1100 * const int amd_erratum_319[] =
1101 * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
1102 * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
1103 * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
1104 */
1105
Borislav Petkov7d7dc112013-03-20 15:07:28 +01001106#define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
1107#define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
1108#define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
1109 ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
1110#define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
1111#define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
1112#define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
1113
1114static const int amd_erratum_400[] =
Borislav Petkov328935e2011-05-17 14:55:18 +02001115 AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +02001116 AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
1117
Borislav Petkove6ee94d2013-03-20 15:07:27 +01001118static const int amd_erratum_383[] =
Hans Rosenfeld1be85a62010-07-28 19:09:32 +02001119 AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +02001120
Kim Phillips21b5ee52020-02-19 18:52:43 +01001121/* #1054: Instructions Retired Performance Counter May Be Inaccurate */
1122static const int amd_erratum_1054[] =
Kim Phillipse2abfc042020-04-17 09:33:56 -05001123 AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x17, 0, 0, 0x2f, 0xf));
Torsten Kaiser8c6b79b2013-07-23 19:40:49 +02001124
1125static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum)
Hans Rosenfeldd78d6712010-07-28 19:09:30 +02001126{
Hans Rosenfeldd78d6712010-07-28 19:09:30 +02001127 int osvw_id = *erratum++;
1128 u32 range;
1129 u32 ms;
1130
Hans Rosenfeldd78d6712010-07-28 19:09:30 +02001131 if (osvw_id >= 0 && osvw_id < 65536 &&
1132 cpu_has(cpu, X86_FEATURE_OSVW)) {
1133 u64 osvw_len;
1134
1135 rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
1136 if (osvw_id < osvw_len) {
1137 u64 osvw_bits;
1138
1139 rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
1140 osvw_bits);
1141 return osvw_bits & (1ULL << (osvw_id & 0x3f));
1142 }
1143 }
1144
1145 /* OSVW unavailable or ID unknown, match family-model-stepping range */
Jia Zhangb3991512018-01-01 09:52:10 +08001146 ms = (cpu->x86_model << 4) | cpu->x86_stepping;
Hans Rosenfeldd78d6712010-07-28 19:09:30 +02001147 while ((range = *erratum++))
1148 if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
1149 (ms >= AMD_MODEL_RANGE_START(range)) &&
1150 (ms <= AMD_MODEL_RANGE_END(range)))
1151 return true;
1152
1153 return false;
1154}
Jacob Shind6d55f02014-05-29 17:26:50 +02001155
1156void set_dr_addr_mask(unsigned long mask, int dr)
1157{
Borislav Petkov362f9242015-12-07 10:39:41 +01001158 if (!boot_cpu_has(X86_FEATURE_BPEXT))
Jacob Shind6d55f02014-05-29 17:26:50 +02001159 return;
1160
1161 switch (dr) {
1162 case 0:
1163 wrmsr(MSR_F16H_DR0_ADDR_MASK, mask, 0);
1164 break;
1165 case 1:
1166 case 2:
1167 case 3:
1168 wrmsr(MSR_F16H_DR1_ADDR_MASK - 1 + dr, mask, 0);
1169 break;
1170 default:
1171 break;
1172 }
1173}
Huang Rui3743d552021-04-25 15:34:51 +08001174
1175u32 amd_get_highest_perf(void)
1176{
1177 struct cpuinfo_x86 *c = &boot_cpu_data;
1178
1179 if (c->x86 == 0x17 && ((c->x86_model >= 0x30 && c->x86_model < 0x40) ||
1180 (c->x86_model >= 0x70 && c->x86_model < 0x80)))
1181 return 166;
1182
1183 if (c->x86 == 0x19 && ((c->x86_model >= 0x20 && c->x86_model < 0x30) ||
1184 (c->x86_model >= 0x40 && c->x86_model < 0x70)))
1185 return 166;
1186
1187 return 255;
1188}
1189EXPORT_SYMBOL_GPL(amd_get_highest_perf);