blob: eb4f01269b5d831e0323ec629d43065e146c7fbc [file] [log] [blame]
Paul Gortmaker69c60c82011-05-26 12:22:53 -04001#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07002#include <linux/bitops.h>
Stephen Rothwell5cdd1742011-08-10 11:49:56 +10003#include <linux/elf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07004#include <linux/mm.h>
Yinghai Lu8d71a2e2008-09-07 17:58:53 -07005
Alan Cox8bdbd962009-07-04 00:35:45 +01006#include <linux/io.h>
Borislav Petkovc98fdea2012-02-07 13:08:52 +01007#include <linux/sched.h>
Hector Marco-Gisbert4e26d11f2015-03-27 12:38:21 +01008#include <linux/random.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <asm/processor.h>
Andi Kleend3f7eae2007-08-10 22:31:07 +020010#include <asm/apic.h>
Yinghai Lu1f442d72009-03-07 23:46:26 -080011#include <asm/cpu.h>
Borislav Petkov26bfa5f2014-06-24 13:25:04 +020012#include <asm/smp.h>
Andreas Herrmann42937e82009-06-08 15:55:09 +020013#include <asm/pci-direct.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
Yinghai Lu8d71a2e2008-09-07 17:58:53 -070015#ifdef CONFIG_X86_64
Yinghai Lu8d71a2e2008-09-07 17:58:53 -070016# include <asm/mmconfig.h>
17# include <asm/cacheflush.h>
18#endif
19
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include "cpu.h"
21
Borislav Petkov2c929ce2012-06-01 16:52:38 +020022static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
23{
Borislav Petkov2c929ce2012-06-01 16:52:38 +020024 u32 gprs[8] = { 0 };
25 int err;
26
Borislav Petkov682469a2013-04-08 17:57:45 +020027 WARN_ONCE((boot_cpu_data.x86 != 0xf),
28 "%s should only be used on K8!\n", __func__);
Borislav Petkov2c929ce2012-06-01 16:52:38 +020029
30 gprs[1] = msr;
31 gprs[7] = 0x9c5a203a;
32
33 err = rdmsr_safe_regs(gprs);
34
35 *p = gprs[0] | ((u64)gprs[2] << 32);
36
37 return err;
38}
39
40static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
41{
Borislav Petkov2c929ce2012-06-01 16:52:38 +020042 u32 gprs[8] = { 0 };
43
Borislav Petkov682469a2013-04-08 17:57:45 +020044 WARN_ONCE((boot_cpu_data.x86 != 0xf),
45 "%s should only be used on K8!\n", __func__);
Borislav Petkov2c929ce2012-06-01 16:52:38 +020046
47 gprs[0] = (u32)val;
48 gprs[1] = msr;
49 gprs[2] = val >> 32;
50 gprs[7] = 0x9c5a203a;
51
52 return wrmsr_safe_regs(gprs);
53}
54
Linus Torvalds1da177e2005-04-16 15:20:36 -070055/*
56 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
57 * misexecution of code under Linux. Owners of such processors should
58 * contact AMD for precise details and a CPU swap.
59 *
60 * See http://www.multimania.com/poulot/k6bug.html
Andreas Herrmannd7de8642012-04-11 17:12:38 +020061 * and section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
62 * (Publication # 21266 Issue Date: August 1998)
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 *
64 * The following test is erm.. interesting. AMD neglected to up
65 * the chip setting when fixing the bug but they also tweaked some
66 * performance at the same time..
67 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010068
Andi Kleen277d5b42013-08-05 15:02:43 -070069extern __visible void vide(void);
70__asm__(".globl vide\n\t.align 4\nvide: ret");
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Paul Gortmaker148f9bb2013-06-18 18:23:59 -040072static void init_amd_k5(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -070073{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +020074#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -070075/*
76 * General Systems BIOSen alias the cpu frequency registers
77 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
78 * drivers subsequently pokes it, and changes the CPU speed.
79 * Workaround : Remove the unneeded alias.
80 */
81#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
82#define CBAR_ENB (0x80000000)
83#define CBAR_KEY (0X000000CB)
84 if (c->x86_model == 9 || c->x86_model == 10) {
Alan Cox8bdbd962009-07-04 00:35:45 +010085 if (inl(CBAR) & CBAR_ENB)
86 outl(0 | CBAR_KEY, CBAR);
Yinghai Lu11fdd252008-09-07 17:58:50 -070087 }
Borislav Petkov26bfa5f2014-06-24 13:25:04 +020088#endif
Yinghai Lu11fdd252008-09-07 17:58:50 -070089}
90
Paul Gortmaker148f9bb2013-06-18 18:23:59 -040091static void init_amd_k6(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -070092{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +020093#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -070094 u32 l, h;
Jiang Liu46a84132013-07-03 15:04:19 -070095 int mbytes = get_num_physpages() >> (20-PAGE_SHIFT);
Yinghai Lu11fdd252008-09-07 17:58:50 -070096
97 if (c->x86_model < 6) {
98 /* Based on AMD doc 20734R - June 2000 */
99 if (c->x86_model == 0) {
100 clear_cpu_cap(c, X86_FEATURE_APIC);
101 set_cpu_cap(c, X86_FEATURE_PGE);
102 }
103 return;
104 }
105
106 if (c->x86_model == 6 && c->x86_mask == 1) {
107 const int K6_BUG_LOOP = 1000000;
108 int n;
109 void (*f_vide)(void);
110 unsigned long d, d2;
111
112 printk(KERN_INFO "AMD K6 stepping B detected - ");
113
114 /*
115 * It looks like AMD fixed the 2.6.2 bug and improved indirect
116 * calls at the same time.
117 */
118
119 n = K6_BUG_LOOP;
120 f_vide = vide;
121 rdtscl(d);
122 while (n--)
123 f_vide();
124 rdtscl(d2);
125 d = d2-d;
126
127 if (d > 20*K6_BUG_LOOP)
Alan Cox8bdbd962009-07-04 00:35:45 +0100128 printk(KERN_CONT
129 "system stability may be impaired when more than 32 MB are used.\n");
Yinghai Lu11fdd252008-09-07 17:58:50 -0700130 else
Alan Cox8bdbd962009-07-04 00:35:45 +0100131 printk(KERN_CONT "probably OK (after B9730xxxx).\n");
Yinghai Lu11fdd252008-09-07 17:58:50 -0700132 }
133
134 /* K6 with old style WHCR */
135 if (c->x86_model < 8 ||
136 (c->x86_model == 8 && c->x86_mask < 8)) {
137 /* We can only write allocate on the low 508Mb */
138 if (mbytes > 508)
139 mbytes = 508;
140
141 rdmsr(MSR_K6_WHCR, l, h);
142 if ((l&0x0000FFFF) == 0) {
143 unsigned long flags;
144 l = (1<<0)|((mbytes/4)<<1);
145 local_irq_save(flags);
146 wbinvd();
147 wrmsr(MSR_K6_WHCR, l, h);
148 local_irq_restore(flags);
149 printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
150 mbytes);
151 }
152 return;
153 }
154
155 if ((c->x86_model == 8 && c->x86_mask > 7) ||
156 c->x86_model == 9 || c->x86_model == 13) {
157 /* The more serious chips .. */
158
159 if (mbytes > 4092)
160 mbytes = 4092;
161
162 rdmsr(MSR_K6_WHCR, l, h);
163 if ((l&0xFFFF0000) == 0) {
164 unsigned long flags;
165 l = ((mbytes>>2)<<22)|(1<<16);
166 local_irq_save(flags);
167 wbinvd();
168 wrmsr(MSR_K6_WHCR, l, h);
169 local_irq_restore(flags);
170 printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
171 mbytes);
172 }
173
174 return;
175 }
176
177 if (c->x86_model == 10) {
178 /* AMD Geode LX is model 10 */
179 /* placeholder for any needed mods */
180 return;
181 }
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200182#endif
Yinghai Lu1f442d72009-03-07 23:46:26 -0800183}
184
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400185static void init_amd_k7(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700186{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200187#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -0700188 u32 l, h;
189
190 /*
191 * Bit 15 of Athlon specific MSR 15, needs to be 0
192 * to enable SSE on Palomino/Morgan/Barton CPU's.
193 * If the BIOS didn't enable it already, enable it here.
194 */
195 if (c->x86_model >= 6 && c->x86_model <= 10) {
196 if (!cpu_has(c, X86_FEATURE_XMM)) {
197 printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
Borislav Petkov8f86a732014-03-09 18:05:24 +0100198 msr_clear_bit(MSR_K7_HWCR, 15);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700199 set_cpu_cap(c, X86_FEATURE_XMM);
200 }
201 }
202
203 /*
204 * It's been determined by AMD that Athlons since model 8 stepping 1
205 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
206 * As per AMD technical note 27212 0.2
207 */
208 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
209 rdmsr(MSR_K7_CLK_CTL, l, h);
210 if ((l & 0xfff00000) != 0x20000000) {
Alan Cox8bdbd962009-07-04 00:35:45 +0100211 printk(KERN_INFO
212 "CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
213 l, ((l & 0x000fffff)|0x20000000));
Yinghai Lu11fdd252008-09-07 17:58:50 -0700214 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
215 }
216 }
217
218 set_cpu_cap(c, X86_FEATURE_K7);
Yinghai Lu1f442d72009-03-07 23:46:26 -0800219
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200220 /* calling is from identify_secondary_cpu() ? */
221 if (!c->cpu_index)
222 return;
223
224 /*
225 * Certain Athlons might work (for various values of 'work') in SMP
226 * but they are not certified as MP capable.
227 */
228 /* Athlon 660/661 is valid. */
229 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
230 (c->x86_mask == 1)))
231 return;
232
233 /* Duron 670 is valid */
234 if ((c->x86_model == 7) && (c->x86_mask == 0))
235 return;
236
237 /*
238 * Athlon 662, Duron 671, and Athlon >model 7 have capability
239 * bit. It's worth noting that the A5 stepping (662) of some
240 * Athlon XP's have the MP bit set.
241 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
242 * more.
243 */
244 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
245 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
246 (c->x86_model > 7))
247 if (cpu_has(c, X86_FEATURE_MP))
248 return;
249
250 /* If we get here, not a certified SMP capable AMD system. */
251
252 /*
253 * Don't taint if we are running SMP kernel on a single non-MP
254 * approved Athlon
255 */
256 WARN_ONCE(1, "WARNING: This combination of AMD"
257 " processors is not suitable for SMP.\n");
258 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_NOW_UNRELIABLE);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700259#endif
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200260}
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700261
Tejun Heo645a7912011-01-23 14:37:40 +0100262#ifdef CONFIG_NUMA
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100263/*
264 * To workaround broken NUMA config. Read the comment in
265 * srat_detect_node().
266 */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400267static int nearby_node(int apicid)
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700268{
269 int i, node;
270
271 for (i = apicid - 1; i >= 0; i--) {
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100272 node = __apicid_to_node[i];
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700273 if (node != NUMA_NO_NODE && node_online(node))
274 return node;
275 }
276 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100277 node = __apicid_to_node[i];
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700278 if (node != NUMA_NO_NODE && node_online(node))
279 return node;
280 }
281 return first_node(node_online_map); /* Shouldn't happen */
282}
283#endif
Yinghai Lu11fdd252008-09-07 17:58:50 -0700284
285/*
Andreas Herrmann23588c32010-09-30 14:36:28 +0200286 * Fixup core topology information for
287 * (1) AMD multi-node processors
288 * Assumption: Number of cores in each internal node is the same.
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200289 * (2) AMD processors supporting compute units
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200290 */
Borislav Petkovc8e56d22015-06-04 18:55:25 +0200291#ifdef CONFIG_SMP
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400292static void amd_get_topology(struct cpuinfo_x86 *c)
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200293{
Borislav Petkov9e815092011-02-14 18:14:51 +0100294 u32 nodes, cores_per_cu = 1;
Andreas Herrmann23588c32010-09-30 14:36:28 +0200295 u8 node_id;
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200296 int cpu = smp_processor_id();
297
Andreas Herrmann23588c32010-09-30 14:36:28 +0200298 /* get information required for multi-node processors */
Andreas Herrmann193f3fc2012-10-19 10:58:13 +0200299 if (cpu_has_topoext) {
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200300 u32 eax, ebx, ecx, edx;
301
302 cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
303 nodes = ((ecx >> 8) & 7) + 1;
304 node_id = ecx & 7;
305
306 /* get compute unit information */
307 smp_num_siblings = ((ebx >> 8) & 3) + 1;
308 c->compute_unit_id = ebx & 0xff;
Borislav Petkov9e815092011-02-14 18:14:51 +0100309 cores_per_cu += ((ebx >> 8) & 3);
Andreas Herrmann23588c32010-09-30 14:36:28 +0200310 } else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200311 u64 value;
312
Andreas Herrmann23588c32010-09-30 14:36:28 +0200313 rdmsrl(MSR_FAM10H_NODE_ID, value);
314 nodes = ((value >> 3) & 7) + 1;
315 node_id = value & 7;
316 } else
Andreas Herrmann9d260eb2009-12-16 15:43:55 +0100317 return;
318
Andreas Herrmann23588c32010-09-30 14:36:28 +0200319 /* fixup multi-node processor information */
320 if (nodes > 1) {
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200321 u32 cores_per_node;
Andreas Herrmannd5185732011-01-24 16:05:40 +0100322 u32 cus_per_node;
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200323
Andreas Herrmann23588c32010-09-30 14:36:28 +0200324 set_cpu_cap(c, X86_FEATURE_AMD_DCM);
325 cores_per_node = c->x86_max_cores / nodes;
Andreas Herrmannd5185732011-01-24 16:05:40 +0100326 cus_per_node = cores_per_node / cores_per_cu;
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200327
Andreas Herrmann23588c32010-09-30 14:36:28 +0200328 /* store NodeID, use llc_shared_map to store sibling info */
329 per_cpu(cpu_llc_id, cpu) = node_id;
Andreas Herrmann9d260eb2009-12-16 15:43:55 +0100330
Borislav Petkov9e815092011-02-14 18:14:51 +0100331 /* core id has to be in the [0 .. cores_per_node - 1] range */
Andreas Herrmannd5185732011-01-24 16:05:40 +0100332 c->cpu_core_id %= cores_per_node;
333 c->compute_unit_id %= cus_per_node;
Andreas Herrmann23588c32010-09-30 14:36:28 +0200334 }
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200335}
336#endif
337
338/*
Michael Opdenackeraa5e5dc2013-09-18 06:00:43 +0200339 * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
Yinghai Lu11fdd252008-09-07 17:58:50 -0700340 * Assumes number of cores is a power of two.
341 */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400342static void amd_detect_cmp(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700343{
Borislav Petkovc8e56d22015-06-04 18:55:25 +0200344#ifdef CONFIG_SMP
Yinghai Lu11fdd252008-09-07 17:58:50 -0700345 unsigned bits;
Andreas Herrmann99bd0c02009-06-19 10:59:09 +0200346 int cpu = smp_processor_id();
Yinghai Lu11fdd252008-09-07 17:58:50 -0700347
348 bits = c->x86_coreid_bits;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700349 /* Low order bits define the core id (index of core in socket) */
350 c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
351 /* Convert the initial APIC ID into the socket ID */
352 c->phys_proc_id = c->initial_apicid >> bits;
Andreas Herrmann99bd0c02009-06-19 10:59:09 +0200353 /* use socket ID also for last level cache */
354 per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
Andreas Herrmann23588c32010-09-30 14:36:28 +0200355 amd_get_topology(c);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700356#endif
357}
358
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +0800359u16 amd_get_nb_id(int cpu)
Andreas Herrmann6a812692009-09-16 11:33:40 +0200360{
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +0800361 u16 id = 0;
Andreas Herrmann6a812692009-09-16 11:33:40 +0200362#ifdef CONFIG_SMP
363 id = per_cpu(cpu_llc_id, cpu);
364#endif
365 return id;
366}
367EXPORT_SYMBOL_GPL(amd_get_nb_id);
368
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400369static void srat_detect_node(struct cpuinfo_x86 *c)
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700370{
Tejun Heo645a7912011-01-23 14:37:40 +0100371#ifdef CONFIG_NUMA
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700372 int cpu = smp_processor_id();
373 int node;
Yinghai Lu0d96b9f2009-08-29 13:17:14 -0700374 unsigned apicid = c->apicid;
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700375
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100376 node = numa_cpu_node(cpu);
377 if (node == NUMA_NO_NODE)
378 node = per_cpu(cpu_llc_id, cpu);
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200379
Daniel J Blueman64be4c12011-12-05 16:20:37 +0800380 /*
Andreas Herrmann68894632012-04-02 18:06:48 +0200381 * On multi-fabric platform (e.g. Numascale NumaChip) a
382 * platform-specific handler needs to be called to fixup some
383 * IDs of the CPU.
Daniel J Blueman64be4c12011-12-05 16:20:37 +0800384 */
Andreas Herrmann68894632012-04-02 18:06:48 +0200385 if (x86_cpuinit.fixup_cpu_id)
Daniel J Blueman64be4c12011-12-05 16:20:37 +0800386 x86_cpuinit.fixup_cpu_id(c, node);
387
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700388 if (!node_online(node)) {
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100389 /*
390 * Two possibilities here:
391 *
392 * - The CPU is missing memory and no node was created. In
393 * that case try picking one from a nearby CPU.
394 *
395 * - The APIC IDs differ from the HyperTransport node IDs
396 * which the K8 northbridge parsing fills in. Assume
397 * they are all increased by a constant offset, but in
398 * the same order as the HT nodeids. If that doesn't
399 * result in a usable node fall back to the path for the
400 * previous case.
401 *
402 * This workaround operates directly on the mapping between
403 * APIC ID and NUMA node, assuming certain relationship
404 * between APIC ID, HT node ID and NUMA topology. As going
405 * through CPU mapping may alter the outcome, directly
406 * access __apicid_to_node[].
407 */
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700408 int ht_nodeid = c->initial_apicid;
409
410 if (ht_nodeid >= 0 &&
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100411 __apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
412 node = __apicid_to_node[ht_nodeid];
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700413 /* Pick a nearby node */
414 if (!node_online(node))
415 node = nearby_node(apicid);
416 }
417 numa_set_node(cpu, node);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700418#endif
419}
420
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400421static void early_init_amd_mc(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700422{
Borislav Petkovc8e56d22015-06-04 18:55:25 +0200423#ifdef CONFIG_SMP
Yinghai Lu11fdd252008-09-07 17:58:50 -0700424 unsigned bits, ecx;
425
426 /* Multi core CPU? */
427 if (c->extended_cpuid_level < 0x80000008)
428 return;
429
430 ecx = cpuid_ecx(0x80000008);
431
432 c->x86_max_cores = (ecx & 0xff) + 1;
433
434 /* CPU telling us the core id bits shift? */
435 bits = (ecx >> 12) & 0xF;
436
437 /* Otherwise recompute */
438 if (bits == 0) {
439 while ((1 << bits) < c->x86_max_cores)
440 bits++;
441 }
442
443 c->x86_coreid_bits = bits;
444#endif
445}
446
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400447static void bsp_init_amd(struct cpuinfo_x86 *c)
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200448{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200449
450#ifdef CONFIG_X86_64
451 if (c->x86 >= 0xf) {
452 unsigned long long tseg;
453
454 /*
455 * Split up direct mapping around the TSEG SMM area.
456 * Don't do it for gbpages because there seems very little
457 * benefit in doing so.
458 */
459 if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
460 unsigned long pfn = tseg >> PAGE_SHIFT;
461
462 printk(KERN_DEBUG "tseg: %010llx\n", tseg);
463 if (pfn_range_is_mapped(pfn, pfn + 1))
464 set_memory_4k((unsigned long)__va(tseg), 1);
465 }
466 }
467#endif
468
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200469 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
470
471 if (c->x86 > 0x10 ||
472 (c->x86 == 0x10 && c->x86_model >= 0x2)) {
473 u64 val;
474
475 rdmsrl(MSR_K7_HWCR, val);
476 if (!(val & BIT(24)))
477 printk(KERN_WARNING FW_BUG "TSC doesn't count "
478 "with P0 frequency!\n");
479 }
480 }
481
482 if (c->x86 == 0x15) {
483 unsigned long upperbit;
484 u32 cpuid, assoc;
485
486 cpuid = cpuid_edx(0x80000005);
487 assoc = cpuid >> 16 & 0xff;
488 upperbit = ((cpuid >> 24) << 10) / assoc;
489
490 va_align.mask = (upperbit - 1) & PAGE_MASK;
491 va_align.flags = ALIGN_VA_32 | ALIGN_VA_64;
Hector Marco-Gisbert4e26d11f2015-03-27 12:38:21 +0100492
493 /* A random value per boot for bit slice [12:upper_bit) */
494 va_align.bits = get_random_int() & va_align.mask;
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200495 }
496}
497
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400498static void early_init_amd(struct cpuinfo_x86 *c)
Andi Kleen2b16a232008-01-30 13:32:40 +0100499{
Yinghai Lu11fdd252008-09-07 17:58:50 -0700500 early_init_amd_mc(c);
501
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800502 /*
503 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
504 * with P/T states and does not stop in deep C-states
505 */
506 if (c->x86_power & (1 << 8)) {
Yinghai Lue3224232008-09-06 01:52:28 -0700507 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800508 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
Borislav Petkovc98fdea2012-02-07 13:08:52 +0100509 if (!check_tsc_unstable())
Peter Zijlstra35af99e2013-11-28 19:38:42 +0100510 set_sched_clock_stable();
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800511 }
Yinghai Lu5fef55f2008-09-04 21:09:43 +0200512
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700513#ifdef CONFIG_X86_64
514 set_cpu_cap(c, X86_FEATURE_SYSCALL32);
515#else
Yinghai Lu5fef55f2008-09-04 21:09:43 +0200516 /* Set MTRR capability flag if appropriate */
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700517 if (c->x86 == 5)
518 if (c->x86_model == 13 || c->x86_model == 9 ||
519 (c->x86_model == 8 && c->x86_mask >= 8))
520 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
521#endif
Andreas Herrmann42937e82009-06-08 15:55:09 +0200522#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
523 /* check CPU config space for extended APIC ID */
Jeremy Fitzhardinge2cb07862009-07-22 09:59:35 -0700524 if (cpu_has_apic && c->x86 >= 0xf) {
Andreas Herrmann42937e82009-06-08 15:55:09 +0200525 unsigned int val;
526 val = read_pci_config(0, 24, 0, 0x68);
527 if ((val & ((1 << 17) | (1 << 18))) == ((1 << 17) | (1 << 18)))
528 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
529 }
530#endif
Borislav Petkov3b564962014-01-15 00:07:11 +0100531
Paolo Bonzinic1118b32014-09-22 13:17:48 +0200532 /*
533 * This is only needed to tell the kernel whether to use VMCALL
534 * and VMMCALL. VMMCALL is never executed except under virt, so
535 * we can set it unconditionally.
536 */
537 set_cpu_cap(c, X86_FEATURE_VMMCALL);
538
Borislav Petkov3b564962014-01-15 00:07:11 +0100539 /* F16h erratum 793, CVE-2013-6885 */
Borislav Petkov8f86a732014-03-09 18:05:24 +0100540 if (c->x86 == 0x16 && c->x86_model <= 0xf)
541 msr_set_bit(MSR_AMD64_LS_CFG, 15);
Andi Kleen2b16a232008-01-30 13:32:40 +0100542}
543
Borislav Petkove6ee94d2013-03-20 15:07:27 +0100544static const int amd_erratum_383[];
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100545static const int amd_erratum_400[];
Torsten Kaiser8c6b79b2013-07-23 19:40:49 +0200546static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum);
Borislav Petkove6ee94d2013-03-20 15:07:27 +0100547
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200548static void init_amd_k8(struct cpuinfo_x86 *c)
549{
550 u32 level;
551 u64 value;
552
553 /* On C+ stepping K8 rep microcode works well for copy/memset */
554 level = cpuid_eax(1);
555 if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
556 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
557
558 /*
559 * Some BIOSes incorrectly force this feature, but only K8 revision D
560 * (model = 0x14) and later actually support it.
561 * (AMD Erratum #110, docId: 25759).
562 */
563 if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
564 clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
565 if (!rdmsrl_amd_safe(0xc001100d, &value)) {
566 value &= ~BIT_64(32);
567 wrmsrl_amd_safe(0xc001100d, value);
568 }
569 }
570
571 if (!c->x86_model_id[0])
572 strcpy(c->x86_model_id, "Hammer");
Borislav Petkov6f9b63a2014-07-29 17:41:23 +0200573
574#ifdef CONFIG_SMP
575 /*
576 * Disable TLB flush filter by setting HWCR.FFDIS on K8
577 * bit 6 of msr C001_0015
578 *
579 * Errata 63 for SH-B3 steppings
580 * Errata 122 for all steppings (F+ have it disabled by default)
581 */
582 msr_set_bit(MSR_K7_HWCR, 6);
583#endif
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200584}
585
586static void init_amd_gh(struct cpuinfo_x86 *c)
587{
588#ifdef CONFIG_X86_64
589 /* do this for boot cpu */
590 if (c == &boot_cpu_data)
591 check_enable_amd_mmconf_dmi();
592
593 fam10h_check_enable_mmcfg();
594#endif
595
596 /*
597 * Disable GART TLB Walk Errors on Fam10h. We do this here because this
598 * is always needed when GART is enabled, even in a kernel which has no
599 * MCE support built in. BIOS should disable GartTlbWlk Errors already.
600 * If it doesn't, we do it here as suggested by the BKDG.
601 *
602 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
603 */
604 msr_set_bit(MSR_AMD64_MCx_MASK(4), 10);
605
606 /*
607 * On family 10h BIOS may not have properly enabled WC+ support, causing
608 * it to be converted to CD memtype. This may result in performance
609 * degradation for certain nested-paging guests. Prevent this conversion
610 * by clearing bit 24 in MSR_AMD64_BU_CFG2.
611 *
612 * NOTE: we want to use the _safe accessors so as not to #GP kvm
613 * guests on older kvm hosts.
614 */
615 msr_clear_bit(MSR_AMD64_BU_CFG2, 24);
616
617 if (cpu_has_amd_erratum(c, amd_erratum_383))
618 set_cpu_bug(c, X86_BUG_AMD_TLB_MMATCH);
619}
620
621static void init_amd_bd(struct cpuinfo_x86 *c)
622{
623 u64 value;
624
625 /* re-enable TopologyExtensions if switched off by BIOS */
626 if ((c->x86_model >= 0x10) && (c->x86_model <= 0x1f) &&
627 !cpu_has(c, X86_FEATURE_TOPOEXT)) {
628
629 if (msr_set_bit(0xc0011005, 54) > 0) {
630 rdmsrl(0xc0011005, value);
631 if (value & BIT_64(54)) {
632 set_cpu_cap(c, X86_FEATURE_TOPOEXT);
633 pr_info(FW_INFO "CPU: Re-enabling disabled Topology Extensions Support.\n");
634 }
635 }
636 }
637
638 /*
639 * The way access filter has a performance penalty on some workloads.
640 * Disable it on the affected CPUs.
641 */
642 if ((c->x86_model >= 0x02) && (c->x86_model < 0x20)) {
643 if (!rdmsrl_safe(0xc0011021, &value) && !(value & 0x1E)) {
644 value |= 0x1E;
645 wrmsrl_safe(0xc0011021, value);
646 }
647 }
648}
649
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400650static void init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651{
Linus Torvalds8e8da022011-12-04 11:57:09 -0800652 u32 dummy;
Andi Kleen7d318d72005-09-29 22:05:55 +0200653
Andi Kleen2b16a232008-01-30 13:32:40 +0100654 early_init_amd(c);
655
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 /*
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100657 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
Ingo Molnar16282a82008-02-26 08:49:57 +0100658 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100659 */
Ingo Molnar16282a82008-02-26 08:49:57 +0100660 clear_cpu_cap(c, 0*32+31);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100661
Borislav Petkov12d8a962010-06-02 20:29:21 +0200662 if (c->x86 >= 0x10)
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700663 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
Yinghai Lu0d96b9f2009-08-29 13:17:14 -0700664
665 /* get apicid instead of initial apic id from cpuid */
666 c->apicid = hard_smp_processor_id();
Andi Kleen3556ddf2007-04-02 12:14:12 +0200667
Andi Kleenc12ceb72007-05-21 14:31:47 +0200668 /* K6s reports MCEs but don't actually have all the MSRs */
669 if (c->x86 < 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100670 clear_cpu_cap(c, X86_FEATURE_MCE);
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200671
672 switch (c->x86) {
673 case 4: init_amd_k5(c); break;
674 case 5: init_amd_k6(c); break;
675 case 6: init_amd_k7(c); break;
676 case 0xf: init_amd_k8(c); break;
677 case 0x10: init_amd_gh(c); break;
678 case 0x15: init_amd_bd(c); break;
679 }
Andi Kleende421862008-01-30 13:32:37 +0100680
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700681 /* Enable workaround for FXSAVE leak */
Yinghai Lu11fdd252008-09-07 17:58:50 -0700682 if (c->x86 >= 6)
Borislav Petkov9b13a932014-06-18 00:06:23 +0200683 set_cpu_bug(c, X86_BUG_FXSAVE_LEAK);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700684
Borislav Petkov27c13ec2009-11-21 14:01:45 +0100685 cpu_detect_cache_sizes(c);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700686
687 /* Multi core CPU? */
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700688 if (c->extended_cpuid_level >= 0x80000008) {
Yinghai Lu11fdd252008-09-07 17:58:50 -0700689 amd_detect_cmp(c);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700690 srat_detect_node(c);
691 }
Yinghai Lu11fdd252008-09-07 17:58:50 -0700692
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700693#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -0700694 detect_ht(c);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700695#endif
Yinghai Lu11fdd252008-09-07 17:58:50 -0700696
Andreas Herrmann04a15412012-10-19 10:59:33 +0200697 init_amd_cacheinfo(c);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700698
Borislav Petkov12d8a962010-06-02 20:29:21 +0200699 if (c->x86 >= 0xf)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700700 set_cpu_cap(c, X86_FEATURE_K8);
701
702 if (cpu_has_xmm2) {
703 /* MFENCE stops RDTSC speculation */
Ingo Molnar16282a82008-02-26 08:49:57 +0100704 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700705 }
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700706
Boris Ostrovskye9cdd342011-05-26 11:19:52 -0400707 /*
708 * Family 0x12 and above processors have APIC timer
709 * running in deep C states.
710 */
711 if (c->x86 > 0x11)
Boris Ostrovskyb87cf802011-03-15 12:13:44 -0400712 set_cpu_cap(c, X86_FEATURE_ARAT);
Joerg Roedel5bbc0972011-04-15 14:47:40 +0200713
Torsten Kaiser8c6b79b2013-07-23 19:40:49 +0200714 if (cpu_has_amd_erratum(c, amd_erratum_400))
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100715 set_cpu_bug(c, X86_BUG_AMD_APIC_C1E);
716
Linus Torvalds8e8da022011-12-04 11:57:09 -0800717 rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
Borislav Petkova930dc42015-01-18 17:48:18 +0100718
719 /* 3DNow or LM implies PREFETCHW */
720 if (!cpu_has(c, X86_FEATURE_3DNOWPREFETCH))
721 if (cpu_has(c, X86_FEATURE_3DNOW) || cpu_has(c, X86_FEATURE_LM))
722 set_cpu_cap(c, X86_FEATURE_3DNOWPREFETCH);
Andy Lutomirski61f01dd2015-04-26 16:47:59 -0700723
724 /* AMD CPUs don't reset SS attributes on SYSRET */
725 set_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726}
727
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700728#ifdef CONFIG_X86_32
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400729static unsigned int amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730{
731 /* AMD errata T13 (order #21922) */
732 if ((c->x86 == 6)) {
Alan Cox8bdbd962009-07-04 00:35:45 +0100733 /* Duron Rev A0 */
734 if (c->x86_model == 3 && c->x86_mask == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 size = 64;
Alan Cox8bdbd962009-07-04 00:35:45 +0100736 /* Tbird rev A1/A2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 if (c->x86_model == 4 &&
Alan Cox8bdbd962009-07-04 00:35:45 +0100738 (c->x86_mask == 0 || c->x86_mask == 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 size = 256;
740 }
741 return size;
742}
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700743#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400745static void cpu_detect_tlb_amd(struct cpuinfo_x86 *c)
Borislav Petkovb46882e2012-08-06 19:00:38 +0200746{
747 u32 ebx, eax, ecx, edx;
748 u16 mask = 0xfff;
749
750 if (c->x86 < 0xf)
751 return;
752
753 if (c->extended_cpuid_level < 0x80000006)
754 return;
755
756 cpuid(0x80000006, &eax, &ebx, &ecx, &edx);
757
758 tlb_lld_4k[ENTRIES] = (ebx >> 16) & mask;
759 tlb_lli_4k[ENTRIES] = ebx & mask;
760
761 /*
762 * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
763 * characteristics from the CPUID function 0x80000005 instead.
764 */
765 if (c->x86 == 0xf) {
766 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
767 mask = 0xff;
768 }
769
770 /* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
Borislav Petkovd1393362014-01-15 12:52:15 +0100771 if (!((eax >> 16) & mask))
772 tlb_lld_2m[ENTRIES] = (cpuid_eax(0x80000005) >> 16) & 0xff;
773 else
Borislav Petkovb46882e2012-08-06 19:00:38 +0200774 tlb_lld_2m[ENTRIES] = (eax >> 16) & mask;
Borislav Petkovb46882e2012-08-06 19:00:38 +0200775
776 /* a 4M entry uses two 2M entries */
777 tlb_lld_4m[ENTRIES] = tlb_lld_2m[ENTRIES] >> 1;
778
779 /* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
780 if (!(eax & mask)) {
781 /* Erratum 658 */
782 if (c->x86 == 0x15 && c->x86_model <= 0x1f) {
783 tlb_lli_2m[ENTRIES] = 1024;
784 } else {
785 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
786 tlb_lli_2m[ENTRIES] = eax & 0xff;
787 }
788 } else
789 tlb_lli_2m[ENTRIES] = eax & mask;
790
791 tlb_lli_4m[ENTRIES] = tlb_lli_2m[ENTRIES] >> 1;
792}
793
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400794static const struct cpu_dev amd_cpu_dev = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 .c_vendor = "AMD",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100796 .c_ident = { "AuthenticAMD" },
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700797#ifdef CONFIG_X86_32
Jan Beulich09dc68d2013-10-21 09:35:20 +0100798 .legacy_models = {
799 { .family = 4, .model_names =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 {
801 [3] = "486 DX/2",
802 [7] = "486 DX/2-WB",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100803 [8] = "486 DX/4",
804 [9] = "486 DX/4-WB",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 [14] = "Am5x86-WT",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100806 [15] = "Am5x86-WB"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 }
808 },
809 },
Jan Beulich09dc68d2013-10-21 09:35:20 +0100810 .legacy_cache_size = amd_size_cache,
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700811#endif
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100812 .c_early_init = early_init_amd,
Borislav Petkovb46882e2012-08-06 19:00:38 +0200813 .c_detect_tlb = cpu_detect_tlb_amd,
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200814 .c_bsp_init = bsp_init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 .c_init = init_amd,
Yinghai Lu10a434f2008-09-04 21:09:45 +0200816 .c_x86_vendor = X86_VENDOR_AMD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817};
818
Yinghai Lu10a434f2008-09-04 21:09:45 +0200819cpu_dev_register(amd_cpu_dev);
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200820
821/*
822 * AMD errata checking
823 *
824 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
825 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
826 * have an OSVW id assigned, which it takes as first argument. Both take a
827 * variable number of family-specific model-stepping ranges created by
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100828 * AMD_MODEL_RANGE().
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200829 *
830 * Example:
831 *
832 * const int amd_erratum_319[] =
833 * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
834 * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
835 * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
836 */
837
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100838#define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
839#define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
840#define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
841 ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
842#define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
843#define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
844#define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
845
846static const int amd_erratum_400[] =
Borislav Petkov328935e2011-05-17 14:55:18 +0200847 AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200848 AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
849
Borislav Petkove6ee94d2013-03-20 15:07:27 +0100850static const int amd_erratum_383[] =
Hans Rosenfeld1be85a62010-07-28 19:09:32 +0200851 AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200852
Torsten Kaiser8c6b79b2013-07-23 19:40:49 +0200853
854static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum)
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200855{
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200856 int osvw_id = *erratum++;
857 u32 range;
858 u32 ms;
859
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200860 if (osvw_id >= 0 && osvw_id < 65536 &&
861 cpu_has(cpu, X86_FEATURE_OSVW)) {
862 u64 osvw_len;
863
864 rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
865 if (osvw_id < osvw_len) {
866 u64 osvw_bits;
867
868 rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
869 osvw_bits);
870 return osvw_bits & (1ULL << (osvw_id & 0x3f));
871 }
872 }
873
874 /* OSVW unavailable or ID unknown, match family-model-stepping range */
Hans Rosenfeld07a77952010-08-18 16:19:50 +0200875 ms = (cpu->x86_model << 4) | cpu->x86_mask;
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200876 while ((range = *erratum++))
877 if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
878 (ms >= AMD_MODEL_RANGE_START(range)) &&
879 (ms <= AMD_MODEL_RANGE_END(range)))
880 return true;
881
882 return false;
883}
Jacob Shind6d55f02014-05-29 17:26:50 +0200884
885void set_dr_addr_mask(unsigned long mask, int dr)
886{
887 if (!cpu_has_bpext)
888 return;
889
890 switch (dr) {
891 case 0:
892 wrmsr(MSR_F16H_DR0_ADDR_MASK, mask, 0);
893 break;
894 case 1:
895 case 2:
896 case 3:
897 wrmsr(MSR_F16H_DR1_ADDR_MASK - 1 + dr, mask, 0);
898 break;
899 default:
900 break;
901 }
902}