blob: ae26c282f5d35a081fb7c06fd74a6de3861c02b0 [file] [log] [blame]
Paul Gortmaker69c60c82011-05-26 12:22:53 -04001#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07002#include <linux/bitops.h>
Stephen Rothwell5cdd1742011-08-10 11:49:56 +10003#include <linux/elf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07004#include <linux/mm.h>
Yinghai Lu8d71a2e2008-09-07 17:58:53 -07005
Alan Cox8bdbd962009-07-04 00:35:45 +01006#include <linux/io.h>
Borislav Petkovc98fdea2012-02-07 13:08:52 +01007#include <linux/sched.h>
Hector Marco-Gisbert4e26d11f2015-03-27 12:38:21 +01008#include <linux/random.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <asm/processor.h>
Andi Kleend3f7eae2007-08-10 22:31:07 +020010#include <asm/apic.h>
Yinghai Lu1f442d72009-03-07 23:46:26 -080011#include <asm/cpu.h>
Borislav Petkov26bfa5f2014-06-24 13:25:04 +020012#include <asm/smp.h>
Andreas Herrmann42937e82009-06-08 15:55:09 +020013#include <asm/pci-direct.h>
Huang Ruib466bdb2015-08-10 12:19:54 +020014#include <asm/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
Yinghai Lu8d71a2e2008-09-07 17:58:53 -070016#ifdef CONFIG_X86_64
Yinghai Lu8d71a2e2008-09-07 17:58:53 -070017# include <asm/mmconfig.h>
18# include <asm/cacheflush.h>
19#endif
20
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include "cpu.h"
22
Thomas Gleixner3344ed32016-12-09 19:29:09 +010023static const int amd_erratum_383[];
24static const int amd_erratum_400[];
25static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum);
26
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +020027/*
28 * nodes_per_socket: Stores the number of nodes per socket.
29 * Refer to Fam15h Models 00-0fh BKDG - CPUID Fn8000_001E_ECX
30 * Node Identifiers[10:8]
31 */
32static u32 nodes_per_socket = 1;
33
Borislav Petkov2c929ce2012-06-01 16:52:38 +020034static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
35{
Borislav Petkov2c929ce2012-06-01 16:52:38 +020036 u32 gprs[8] = { 0 };
37 int err;
38
Borislav Petkov682469a2013-04-08 17:57:45 +020039 WARN_ONCE((boot_cpu_data.x86 != 0xf),
40 "%s should only be used on K8!\n", __func__);
Borislav Petkov2c929ce2012-06-01 16:52:38 +020041
42 gprs[1] = msr;
43 gprs[7] = 0x9c5a203a;
44
45 err = rdmsr_safe_regs(gprs);
46
47 *p = gprs[0] | ((u64)gprs[2] << 32);
48
49 return err;
50}
51
52static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
53{
Borislav Petkov2c929ce2012-06-01 16:52:38 +020054 u32 gprs[8] = { 0 };
55
Borislav Petkov682469a2013-04-08 17:57:45 +020056 WARN_ONCE((boot_cpu_data.x86 != 0xf),
57 "%s should only be used on K8!\n", __func__);
Borislav Petkov2c929ce2012-06-01 16:52:38 +020058
59 gprs[0] = (u32)val;
60 gprs[1] = msr;
61 gprs[2] = val >> 32;
62 gprs[7] = 0x9c5a203a;
63
64 return wrmsr_safe_regs(gprs);
65}
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067/*
68 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
69 * misexecution of code under Linux. Owners of such processors should
70 * contact AMD for precise details and a CPU swap.
71 *
72 * See http://www.multimania.com/poulot/k6bug.html
Andreas Herrmannd7de8642012-04-11 17:12:38 +020073 * and section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
74 * (Publication # 21266 Issue Date: August 1998)
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 *
76 * The following test is erm.. interesting. AMD neglected to up
77 * the chip setting when fixing the bug but they also tweaked some
78 * performance at the same time..
79 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010080
Andi Kleen277d5b42013-08-05 15:02:43 -070081extern __visible void vide(void);
Josh Poimboeufde642fa2016-01-21 16:49:14 -060082__asm__(".globl vide\n"
83 ".type vide, @function\n"
84 ".align 4\n"
85 "vide: ret\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Paul Gortmaker148f9bb2013-06-18 18:23:59 -040087static void init_amd_k5(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -070088{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +020089#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -070090/*
91 * General Systems BIOSen alias the cpu frequency registers
Adam Buchbinder6a6256f2016-02-23 15:34:30 -080092 * of the Elan at 0x000df000. Unfortunately, one of the Linux
Yinghai Lu11fdd252008-09-07 17:58:50 -070093 * drivers subsequently pokes it, and changes the CPU speed.
94 * Workaround : Remove the unneeded alias.
95 */
96#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
97#define CBAR_ENB (0x80000000)
98#define CBAR_KEY (0X000000CB)
99 if (c->x86_model == 9 || c->x86_model == 10) {
Alan Cox8bdbd962009-07-04 00:35:45 +0100100 if (inl(CBAR) & CBAR_ENB)
101 outl(0 | CBAR_KEY, CBAR);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700102 }
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200103#endif
Yinghai Lu11fdd252008-09-07 17:58:50 -0700104}
105
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400106static void init_amd_k6(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700107{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200108#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -0700109 u32 l, h;
Jiang Liu46a84132013-07-03 15:04:19 -0700110 int mbytes = get_num_physpages() >> (20-PAGE_SHIFT);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700111
112 if (c->x86_model < 6) {
113 /* Based on AMD doc 20734R - June 2000 */
114 if (c->x86_model == 0) {
115 clear_cpu_cap(c, X86_FEATURE_APIC);
116 set_cpu_cap(c, X86_FEATURE_PGE);
117 }
118 return;
119 }
120
121 if (c->x86_model == 6 && c->x86_mask == 1) {
122 const int K6_BUG_LOOP = 1000000;
123 int n;
124 void (*f_vide)(void);
Andy Lutomirski37963662015-06-25 18:44:01 +0200125 u64 d, d2;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700126
Chen Yucong1b74dde2016-02-02 11:45:02 +0800127 pr_info("AMD K6 stepping B detected - ");
Yinghai Lu11fdd252008-09-07 17:58:50 -0700128
129 /*
130 * It looks like AMD fixed the 2.6.2 bug and improved indirect
131 * calls at the same time.
132 */
133
134 n = K6_BUG_LOOP;
135 f_vide = vide;
Andy Lutomirski4ea16362015-06-25 18:44:07 +0200136 d = rdtsc();
Yinghai Lu11fdd252008-09-07 17:58:50 -0700137 while (n--)
138 f_vide();
Andy Lutomirski4ea16362015-06-25 18:44:07 +0200139 d2 = rdtsc();
Yinghai Lu11fdd252008-09-07 17:58:50 -0700140 d = d2-d;
141
142 if (d > 20*K6_BUG_LOOP)
Chen Yucong1b74dde2016-02-02 11:45:02 +0800143 pr_cont("system stability may be impaired when more than 32 MB are used.\n");
Yinghai Lu11fdd252008-09-07 17:58:50 -0700144 else
Chen Yucong1b74dde2016-02-02 11:45:02 +0800145 pr_cont("probably OK (after B9730xxxx).\n");
Yinghai Lu11fdd252008-09-07 17:58:50 -0700146 }
147
148 /* K6 with old style WHCR */
149 if (c->x86_model < 8 ||
150 (c->x86_model == 8 && c->x86_mask < 8)) {
151 /* We can only write allocate on the low 508Mb */
152 if (mbytes > 508)
153 mbytes = 508;
154
155 rdmsr(MSR_K6_WHCR, l, h);
156 if ((l&0x0000FFFF) == 0) {
157 unsigned long flags;
158 l = (1<<0)|((mbytes/4)<<1);
159 local_irq_save(flags);
160 wbinvd();
161 wrmsr(MSR_K6_WHCR, l, h);
162 local_irq_restore(flags);
Chen Yucong1b74dde2016-02-02 11:45:02 +0800163 pr_info("Enabling old style K6 write allocation for %d Mb\n",
Yinghai Lu11fdd252008-09-07 17:58:50 -0700164 mbytes);
165 }
166 return;
167 }
168
169 if ((c->x86_model == 8 && c->x86_mask > 7) ||
170 c->x86_model == 9 || c->x86_model == 13) {
171 /* The more serious chips .. */
172
173 if (mbytes > 4092)
174 mbytes = 4092;
175
176 rdmsr(MSR_K6_WHCR, l, h);
177 if ((l&0xFFFF0000) == 0) {
178 unsigned long flags;
179 l = ((mbytes>>2)<<22)|(1<<16);
180 local_irq_save(flags);
181 wbinvd();
182 wrmsr(MSR_K6_WHCR, l, h);
183 local_irq_restore(flags);
Chen Yucong1b74dde2016-02-02 11:45:02 +0800184 pr_info("Enabling new style K6 write allocation for %d Mb\n",
Yinghai Lu11fdd252008-09-07 17:58:50 -0700185 mbytes);
186 }
187
188 return;
189 }
190
191 if (c->x86_model == 10) {
192 /* AMD Geode LX is model 10 */
193 /* placeholder for any needed mods */
194 return;
195 }
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200196#endif
Yinghai Lu1f442d72009-03-07 23:46:26 -0800197}
198
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400199static void init_amd_k7(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700200{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200201#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -0700202 u32 l, h;
203
204 /*
205 * Bit 15 of Athlon specific MSR 15, needs to be 0
206 * to enable SSE on Palomino/Morgan/Barton CPU's.
207 * If the BIOS didn't enable it already, enable it here.
208 */
209 if (c->x86_model >= 6 && c->x86_model <= 10) {
210 if (!cpu_has(c, X86_FEATURE_XMM)) {
Chen Yucong1b74dde2016-02-02 11:45:02 +0800211 pr_info("Enabling disabled K7/SSE Support.\n");
Borislav Petkov8f86a732014-03-09 18:05:24 +0100212 msr_clear_bit(MSR_K7_HWCR, 15);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700213 set_cpu_cap(c, X86_FEATURE_XMM);
214 }
215 }
216
217 /*
218 * It's been determined by AMD that Athlons since model 8 stepping 1
219 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
220 * As per AMD technical note 27212 0.2
221 */
222 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
223 rdmsr(MSR_K7_CLK_CTL, l, h);
224 if ((l & 0xfff00000) != 0x20000000) {
Chen Yucong1b74dde2016-02-02 11:45:02 +0800225 pr_info("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
226 l, ((l & 0x000fffff)|0x20000000));
Yinghai Lu11fdd252008-09-07 17:58:50 -0700227 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
228 }
229 }
230
231 set_cpu_cap(c, X86_FEATURE_K7);
Yinghai Lu1f442d72009-03-07 23:46:26 -0800232
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200233 /* calling is from identify_secondary_cpu() ? */
234 if (!c->cpu_index)
235 return;
236
237 /*
238 * Certain Athlons might work (for various values of 'work') in SMP
239 * but they are not certified as MP capable.
240 */
241 /* Athlon 660/661 is valid. */
242 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
243 (c->x86_mask == 1)))
244 return;
245
246 /* Duron 670 is valid */
247 if ((c->x86_model == 7) && (c->x86_mask == 0))
248 return;
249
250 /*
251 * Athlon 662, Duron 671, and Athlon >model 7 have capability
252 * bit. It's worth noting that the A5 stepping (662) of some
253 * Athlon XP's have the MP bit set.
254 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
255 * more.
256 */
257 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
258 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
259 (c->x86_model > 7))
260 if (cpu_has(c, X86_FEATURE_MP))
261 return;
262
263 /* If we get here, not a certified SMP capable AMD system. */
264
265 /*
266 * Don't taint if we are running SMP kernel on a single non-MP
267 * approved Athlon
268 */
269 WARN_ONCE(1, "WARNING: This combination of AMD"
270 " processors is not suitable for SMP.\n");
271 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_NOW_UNRELIABLE);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700272#endif
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200273}
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700274
Tejun Heo645a7912011-01-23 14:37:40 +0100275#ifdef CONFIG_NUMA
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100276/*
277 * To workaround broken NUMA config. Read the comment in
278 * srat_detect_node().
279 */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400280static int nearby_node(int apicid)
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700281{
282 int i, node;
283
284 for (i = apicid - 1; i >= 0; i--) {
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100285 node = __apicid_to_node[i];
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700286 if (node != NUMA_NO_NODE && node_online(node))
287 return node;
288 }
289 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100290 node = __apicid_to_node[i];
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700291 if (node != NUMA_NO_NODE && node_online(node))
292 return node;
293 }
294 return first_node(node_online_map); /* Shouldn't happen */
295}
296#endif
Yinghai Lu11fdd252008-09-07 17:58:50 -0700297
298/*
Andreas Herrmann23588c32010-09-30 14:36:28 +0200299 * Fixup core topology information for
300 * (1) AMD multi-node processors
301 * Assumption: Number of cores in each internal node is the same.
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200302 * (2) AMD processors supporting compute units
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200303 */
Borislav Petkovc8e56d22015-06-04 18:55:25 +0200304#ifdef CONFIG_SMP
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400305static void amd_get_topology(struct cpuinfo_x86 *c)
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200306{
Andreas Herrmann23588c32010-09-30 14:36:28 +0200307 u8 node_id;
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200308 int cpu = smp_processor_id();
309
Andreas Herrmann23588c32010-09-30 14:36:28 +0200310 /* get information required for multi-node processors */
Borislav Petkov362f9242015-12-07 10:39:41 +0100311 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200312 u32 eax, ebx, ecx, edx;
313
314 cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200315 node_id = ecx & 7;
316
317 /* get compute unit information */
318 smp_num_siblings = ((ebx >> 8) & 3) + 1;
Peter Zijlstraee6825c2016-03-25 15:52:34 +0100319 c->x86_max_cores /= smp_num_siblings;
Borislav Petkov8196dab2016-03-25 15:52:36 +0100320 c->cpu_core_id = ebx & 0xff;
Andreas Herrmann23588c32010-09-30 14:36:28 +0200321 } else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200322 u64 value;
323
Andreas Herrmann23588c32010-09-30 14:36:28 +0200324 rdmsrl(MSR_FAM10H_NODE_ID, value);
Andreas Herrmann23588c32010-09-30 14:36:28 +0200325 node_id = value & 7;
326 } else
Andreas Herrmann9d260eb2009-12-16 15:43:55 +0100327 return;
328
Andreas Herrmann23588c32010-09-30 14:36:28 +0200329 /* fixup multi-node processor information */
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +0200330 if (nodes_per_socket > 1) {
Andreas Herrmannd5185732011-01-24 16:05:40 +0100331 u32 cus_per_node;
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200332
Andreas Herrmann23588c32010-09-30 14:36:28 +0200333 set_cpu_cap(c, X86_FEATURE_AMD_DCM);
Peter Zijlstraee6825c2016-03-25 15:52:34 +0100334 cus_per_node = c->x86_max_cores / nodes_per_socket;
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200335
Andreas Herrmann23588c32010-09-30 14:36:28 +0200336 /* store NodeID, use llc_shared_map to store sibling info */
337 per_cpu(cpu_llc_id, cpu) = node_id;
Andreas Herrmann9d260eb2009-12-16 15:43:55 +0100338
Borislav Petkov9e815092011-02-14 18:14:51 +0100339 /* core id has to be in the [0 .. cores_per_node - 1] range */
Borislav Petkov8196dab2016-03-25 15:52:36 +0100340 c->cpu_core_id %= cus_per_node;
Andreas Herrmann23588c32010-09-30 14:36:28 +0200341 }
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200342}
343#endif
344
345/*
Michael Opdenackeraa5e5dc2013-09-18 06:00:43 +0200346 * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
Yinghai Lu11fdd252008-09-07 17:58:50 -0700347 * Assumes number of cores is a power of two.
348 */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400349static void amd_detect_cmp(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700350{
Borislav Petkovc8e56d22015-06-04 18:55:25 +0200351#ifdef CONFIG_SMP
Yinghai Lu11fdd252008-09-07 17:58:50 -0700352 unsigned bits;
Andreas Herrmann99bd0c02009-06-19 10:59:09 +0200353 int cpu = smp_processor_id();
Aravind Gopalakrishnan3849e912015-11-04 12:49:42 +0100354 unsigned int socket_id, core_complex_id;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700355
356 bits = c->x86_coreid_bits;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700357 /* Low order bits define the core id (index of core in socket) */
358 c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
359 /* Convert the initial APIC ID into the socket ID */
360 c->phys_proc_id = c->initial_apicid >> bits;
Andreas Herrmann99bd0c02009-06-19 10:59:09 +0200361 /* use socket ID also for last level cache */
362 per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
Andreas Herrmann23588c32010-09-30 14:36:28 +0200363 amd_get_topology(c);
Aravind Gopalakrishnan3849e912015-11-04 12:49:42 +0100364
365 /*
366 * Fix percpu cpu_llc_id here as LLC topology is different
367 * for Fam17h systems.
368 */
369 if (c->x86 != 0x17 || !cpuid_edx(0x80000006))
370 return;
371
372 socket_id = (c->apicid >> bits) - 1;
373 core_complex_id = (c->apicid & ((1 << bits) - 1)) >> 3;
374
375 per_cpu(cpu_llc_id, cpu) = (socket_id << 3) | core_complex_id;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700376#endif
377}
378
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +0800379u16 amd_get_nb_id(int cpu)
Andreas Herrmann6a812692009-09-16 11:33:40 +0200380{
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +0800381 u16 id = 0;
Andreas Herrmann6a812692009-09-16 11:33:40 +0200382#ifdef CONFIG_SMP
383 id = per_cpu(cpu_llc_id, cpu);
384#endif
385 return id;
386}
387EXPORT_SYMBOL_GPL(amd_get_nb_id);
388
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +0200389u32 amd_get_nodes_per_socket(void)
390{
391 return nodes_per_socket;
392}
393EXPORT_SYMBOL_GPL(amd_get_nodes_per_socket);
394
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400395static void srat_detect_node(struct cpuinfo_x86 *c)
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700396{
Tejun Heo645a7912011-01-23 14:37:40 +0100397#ifdef CONFIG_NUMA
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700398 int cpu = smp_processor_id();
399 int node;
Yinghai Lu0d96b9f2009-08-29 13:17:14 -0700400 unsigned apicid = c->apicid;
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700401
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100402 node = numa_cpu_node(cpu);
403 if (node == NUMA_NO_NODE)
404 node = per_cpu(cpu_llc_id, cpu);
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200405
Daniel J Blueman64be4c12011-12-05 16:20:37 +0800406 /*
Andreas Herrmann68894632012-04-02 18:06:48 +0200407 * On multi-fabric platform (e.g. Numascale NumaChip) a
408 * platform-specific handler needs to be called to fixup some
409 * IDs of the CPU.
Daniel J Blueman64be4c12011-12-05 16:20:37 +0800410 */
Andreas Herrmann68894632012-04-02 18:06:48 +0200411 if (x86_cpuinit.fixup_cpu_id)
Daniel J Blueman64be4c12011-12-05 16:20:37 +0800412 x86_cpuinit.fixup_cpu_id(c, node);
413
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700414 if (!node_online(node)) {
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100415 /*
416 * Two possibilities here:
417 *
418 * - The CPU is missing memory and no node was created. In
419 * that case try picking one from a nearby CPU.
420 *
421 * - The APIC IDs differ from the HyperTransport node IDs
422 * which the K8 northbridge parsing fills in. Assume
423 * they are all increased by a constant offset, but in
424 * the same order as the HT nodeids. If that doesn't
425 * result in a usable node fall back to the path for the
426 * previous case.
427 *
428 * This workaround operates directly on the mapping between
429 * APIC ID and NUMA node, assuming certain relationship
430 * between APIC ID, HT node ID and NUMA topology. As going
431 * through CPU mapping may alter the outcome, directly
432 * access __apicid_to_node[].
433 */
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700434 int ht_nodeid = c->initial_apicid;
435
Dan Carpenter7030a7e2016-01-13 15:39:40 +0300436 if (__apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100437 node = __apicid_to_node[ht_nodeid];
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700438 /* Pick a nearby node */
439 if (!node_online(node))
440 node = nearby_node(apicid);
441 }
442 numa_set_node(cpu, node);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700443#endif
444}
445
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400446static void early_init_amd_mc(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700447{
Borislav Petkovc8e56d22015-06-04 18:55:25 +0200448#ifdef CONFIG_SMP
Yinghai Lu11fdd252008-09-07 17:58:50 -0700449 unsigned bits, ecx;
450
451 /* Multi core CPU? */
452 if (c->extended_cpuid_level < 0x80000008)
453 return;
454
455 ecx = cpuid_ecx(0x80000008);
456
457 c->x86_max_cores = (ecx & 0xff) + 1;
458
459 /* CPU telling us the core id bits shift? */
460 bits = (ecx >> 12) & 0xF;
461
462 /* Otherwise recompute */
463 if (bits == 0) {
464 while ((1 << bits) < c->x86_max_cores)
465 bits++;
466 }
467
468 c->x86_coreid_bits = bits;
469#endif
470}
471
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400472static void bsp_init_amd(struct cpuinfo_x86 *c)
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200473{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200474
475#ifdef CONFIG_X86_64
476 if (c->x86 >= 0xf) {
477 unsigned long long tseg;
478
479 /*
480 * Split up direct mapping around the TSEG SMM area.
481 * Don't do it for gbpages because there seems very little
482 * benefit in doing so.
483 */
484 if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
485 unsigned long pfn = tseg >> PAGE_SHIFT;
486
Chen Yucong1b74dde2016-02-02 11:45:02 +0800487 pr_debug("tseg: %010llx\n", tseg);
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200488 if (pfn_range_is_mapped(pfn, pfn + 1))
489 set_memory_4k((unsigned long)__va(tseg), 1);
490 }
491 }
492#endif
493
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200494 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
495
496 if (c->x86 > 0x10 ||
497 (c->x86 == 0x10 && c->x86_model >= 0x2)) {
498 u64 val;
499
500 rdmsrl(MSR_K7_HWCR, val);
501 if (!(val & BIT(24)))
Chen Yucong1b74dde2016-02-02 11:45:02 +0800502 pr_warn(FW_BUG "TSC doesn't count with P0 frequency!\n");
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200503 }
504 }
505
506 if (c->x86 == 0x15) {
507 unsigned long upperbit;
508 u32 cpuid, assoc;
509
510 cpuid = cpuid_edx(0x80000005);
511 assoc = cpuid >> 16 & 0xff;
512 upperbit = ((cpuid >> 24) << 10) / assoc;
513
514 va_align.mask = (upperbit - 1) & PAGE_MASK;
515 va_align.flags = ALIGN_VA_32 | ALIGN_VA_64;
Hector Marco-Gisbert4e26d11f2015-03-27 12:38:21 +0100516
517 /* A random value per boot for bit slice [12:upper_bit) */
518 va_align.bits = get_random_int() & va_align.mask;
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200519 }
Huang Ruib466bdb2015-08-10 12:19:54 +0200520
521 if (cpu_has(c, X86_FEATURE_MWAITX))
522 use_mwaitx_delay();
Huang Rui8dfeae02016-01-14 10:50:04 +0800523
524 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
525 u32 ecx;
526
527 ecx = cpuid_ecx(0x8000001e);
528 nodes_per_socket = ((ecx >> 8) & 7) + 1;
529 } else if (boot_cpu_has(X86_FEATURE_NODEID_MSR)) {
530 u64 value;
531
532 rdmsrl(MSR_FAM10H_NODE_ID, value);
533 nodes_per_socket = ((value >> 3) & 7) + 1;
534 }
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200535}
536
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400537static void early_init_amd(struct cpuinfo_x86 *c)
Andi Kleen2b16a232008-01-30 13:32:40 +0100538{
Yinghai Lu11fdd252008-09-07 17:58:50 -0700539 early_init_amd_mc(c);
540
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800541 /*
542 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
543 * with P/T states and does not stop in deep C-states
544 */
545 if (c->x86_power & (1 << 8)) {
Yinghai Lue3224232008-09-06 01:52:28 -0700546 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800547 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
Borislav Petkovc98fdea2012-02-07 13:08:52 +0100548 if (!check_tsc_unstable())
Peter Zijlstra35af99e2013-11-28 19:38:42 +0100549 set_sched_clock_stable();
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800550 }
Yinghai Lu5fef55f2008-09-04 21:09:43 +0200551
Huang Rui01fe03f2016-01-14 10:50:06 +0800552 /* Bit 12 of 8000_0007 edx is accumulated power mechanism. */
553 if (c->x86_power & BIT(12))
554 set_cpu_cap(c, X86_FEATURE_ACC_POWER);
555
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700556#ifdef CONFIG_X86_64
557 set_cpu_cap(c, X86_FEATURE_SYSCALL32);
558#else
Yinghai Lu5fef55f2008-09-04 21:09:43 +0200559 /* Set MTRR capability flag if appropriate */
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700560 if (c->x86 == 5)
561 if (c->x86_model == 13 || c->x86_model == 9 ||
562 (c->x86_model == 8 && c->x86_mask >= 8))
563 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
564#endif
Andreas Herrmann42937e82009-06-08 15:55:09 +0200565#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
Aravind Gopalakrishnanb9d16a22015-04-27 10:25:51 -0500566 /*
567 * ApicID can always be treated as an 8-bit value for AMD APIC versions
568 * >= 0x10, but even old K8s came out of reset with version 0x10. So, we
569 * can safely set X86_FEATURE_EXTD_APICID unconditionally for families
570 * after 16h.
571 */
Borislav Petkov425d8c22016-04-05 08:29:51 +0200572 if (boot_cpu_has(X86_FEATURE_APIC)) {
573 if (c->x86 > 0x16)
Andreas Herrmann42937e82009-06-08 15:55:09 +0200574 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
Borislav Petkov425d8c22016-04-05 08:29:51 +0200575 else if (c->x86 >= 0xf) {
576 /* check CPU config space for extended APIC ID */
577 unsigned int val;
578
579 val = read_pci_config(0, 24, 0, 0x68);
580 if ((val >> 17 & 0x3) == 0x3)
581 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
582 }
Andreas Herrmann42937e82009-06-08 15:55:09 +0200583 }
584#endif
Borislav Petkov3b564962014-01-15 00:07:11 +0100585
Paolo Bonzinic1118b32014-09-22 13:17:48 +0200586 /*
587 * This is only needed to tell the kernel whether to use VMCALL
588 * and VMMCALL. VMMCALL is never executed except under virt, so
589 * we can set it unconditionally.
590 */
591 set_cpu_cap(c, X86_FEATURE_VMMCALL);
592
Borislav Petkov3b564962014-01-15 00:07:11 +0100593 /* F16h erratum 793, CVE-2013-6885 */
Borislav Petkov8f86a732014-03-09 18:05:24 +0100594 if (c->x86 == 0x16 && c->x86_model <= 0xf)
595 msr_set_bit(MSR_AMD64_LS_CFG, 15);
Andi Kleen2b16a232008-01-30 13:32:40 +0100596
Thomas Gleixner3344ed32016-12-09 19:29:09 +0100597 /*
598 * Check whether the machine is affected by erratum 400. This is
599 * used to select the proper idle routine and to enable the check
600 * whether the machine is affected in arch_post_acpi_init(), which
601 * sets the X86_BUG_AMD_APIC_C1E bug depending on the MSR check.
602 */
603 if (cpu_has_amd_erratum(c, amd_erratum_400))
604 set_cpu_bug(c, X86_BUG_AMD_E400);
605}
Borislav Petkove6ee94d2013-03-20 15:07:27 +0100606
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200607static void init_amd_k8(struct cpuinfo_x86 *c)
608{
609 u32 level;
610 u64 value;
611
612 /* On C+ stepping K8 rep microcode works well for copy/memset */
613 level = cpuid_eax(1);
614 if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
615 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
616
617 /*
618 * Some BIOSes incorrectly force this feature, but only K8 revision D
619 * (model = 0x14) and later actually support it.
620 * (AMD Erratum #110, docId: 25759).
621 */
622 if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
623 clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
624 if (!rdmsrl_amd_safe(0xc001100d, &value)) {
625 value &= ~BIT_64(32);
626 wrmsrl_amd_safe(0xc001100d, value);
627 }
628 }
629
630 if (!c->x86_model_id[0])
631 strcpy(c->x86_model_id, "Hammer");
Borislav Petkov6f9b63a2014-07-29 17:41:23 +0200632
633#ifdef CONFIG_SMP
634 /*
635 * Disable TLB flush filter by setting HWCR.FFDIS on K8
636 * bit 6 of msr C001_0015
637 *
638 * Errata 63 for SH-B3 steppings
639 * Errata 122 for all steppings (F+ have it disabled by default)
640 */
641 msr_set_bit(MSR_K7_HWCR, 6);
642#endif
Borislav Petkov96e5d282016-04-07 17:31:49 -0700643 set_cpu_bug(c, X86_BUG_SWAPGS_FENCE);
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200644}
645
646static void init_amd_gh(struct cpuinfo_x86 *c)
647{
648#ifdef CONFIG_X86_64
649 /* do this for boot cpu */
650 if (c == &boot_cpu_data)
651 check_enable_amd_mmconf_dmi();
652
653 fam10h_check_enable_mmcfg();
654#endif
655
656 /*
657 * Disable GART TLB Walk Errors on Fam10h. We do this here because this
658 * is always needed when GART is enabled, even in a kernel which has no
659 * MCE support built in. BIOS should disable GartTlbWlk Errors already.
660 * If it doesn't, we do it here as suggested by the BKDG.
661 *
662 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
663 */
664 msr_set_bit(MSR_AMD64_MCx_MASK(4), 10);
665
666 /*
667 * On family 10h BIOS may not have properly enabled WC+ support, causing
668 * it to be converted to CD memtype. This may result in performance
669 * degradation for certain nested-paging guests. Prevent this conversion
670 * by clearing bit 24 in MSR_AMD64_BU_CFG2.
671 *
672 * NOTE: we want to use the _safe accessors so as not to #GP kvm
673 * guests on older kvm hosts.
674 */
675 msr_clear_bit(MSR_AMD64_BU_CFG2, 24);
676
677 if (cpu_has_amd_erratum(c, amd_erratum_383))
678 set_cpu_bug(c, X86_BUG_AMD_TLB_MMATCH);
679}
680
Emanuel Cziraid1992992016-09-02 07:35:50 +0200681#define MSR_AMD64_DE_CFG 0xC0011029
682
683static void init_amd_ln(struct cpuinfo_x86 *c)
684{
685 /*
686 * Apply erratum 665 fix unconditionally so machines without a BIOS
687 * fix work.
688 */
689 msr_set_bit(MSR_AMD64_DE_CFG, 31);
690}
691
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200692static void init_amd_bd(struct cpuinfo_x86 *c)
693{
694 u64 value;
695
696 /* re-enable TopologyExtensions if switched off by BIOS */
Borislav Petkov96685a52016-06-01 12:04:28 +0200697 if ((c->x86_model >= 0x10) && (c->x86_model <= 0x6f) &&
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200698 !cpu_has(c, X86_FEATURE_TOPOEXT)) {
699
700 if (msr_set_bit(0xc0011005, 54) > 0) {
701 rdmsrl(0xc0011005, value);
702 if (value & BIT_64(54)) {
703 set_cpu_cap(c, X86_FEATURE_TOPOEXT);
Borislav Petkov96685a52016-06-01 12:04:28 +0200704 pr_info_once(FW_INFO "CPU: Re-enabling disabled Topology Extensions Support.\n");
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200705 }
706 }
707 }
708
709 /*
710 * The way access filter has a performance penalty on some workloads.
711 * Disable it on the affected CPUs.
712 */
713 if ((c->x86_model >= 0x02) && (c->x86_model < 0x20)) {
Borislav Petkovae8b7872015-11-23 11:12:23 +0100714 if (!rdmsrl_safe(MSR_F15H_IC_CFG, &value) && !(value & 0x1E)) {
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200715 value |= 0x1E;
Borislav Petkovae8b7872015-11-23 11:12:23 +0100716 wrmsrl_safe(MSR_F15H_IC_CFG, value);
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200717 }
718 }
719}
720
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400721static void init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722{
Linus Torvalds8e8da022011-12-04 11:57:09 -0800723 u32 dummy;
Andi Kleen7d318d72005-09-29 22:05:55 +0200724
Andi Kleen2b16a232008-01-30 13:32:40 +0100725 early_init_amd(c);
726
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 /*
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100728 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
Ingo Molnar16282a82008-02-26 08:49:57 +0100729 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100730 */
Ingo Molnar16282a82008-02-26 08:49:57 +0100731 clear_cpu_cap(c, 0*32+31);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100732
Borislav Petkov12d8a962010-06-02 20:29:21 +0200733 if (c->x86 >= 0x10)
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700734 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
Yinghai Lu0d96b9f2009-08-29 13:17:14 -0700735
736 /* get apicid instead of initial apic id from cpuid */
737 c->apicid = hard_smp_processor_id();
Andi Kleen3556ddf2007-04-02 12:14:12 +0200738
Andi Kleenc12ceb72007-05-21 14:31:47 +0200739 /* K6s reports MCEs but don't actually have all the MSRs */
740 if (c->x86 < 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100741 clear_cpu_cap(c, X86_FEATURE_MCE);
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200742
743 switch (c->x86) {
744 case 4: init_amd_k5(c); break;
745 case 5: init_amd_k6(c); break;
746 case 6: init_amd_k7(c); break;
747 case 0xf: init_amd_k8(c); break;
748 case 0x10: init_amd_gh(c); break;
Emanuel Cziraid1992992016-09-02 07:35:50 +0200749 case 0x12: init_amd_ln(c); break;
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200750 case 0x15: init_amd_bd(c); break;
751 }
Andi Kleende421862008-01-30 13:32:37 +0100752
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700753 /* Enable workaround for FXSAVE leak */
Yinghai Lu11fdd252008-09-07 17:58:50 -0700754 if (c->x86 >= 6)
Borislav Petkov9b13a932014-06-18 00:06:23 +0200755 set_cpu_bug(c, X86_BUG_FXSAVE_LEAK);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700756
Borislav Petkov27c13ec2009-11-21 14:01:45 +0100757 cpu_detect_cache_sizes(c);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700758
759 /* Multi core CPU? */
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700760 if (c->extended_cpuid_level >= 0x80000008) {
Yinghai Lu11fdd252008-09-07 17:58:50 -0700761 amd_detect_cmp(c);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700762 srat_detect_node(c);
763 }
Yinghai Lu11fdd252008-09-07 17:58:50 -0700764
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700765#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -0700766 detect_ht(c);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700767#endif
Yinghai Lu11fdd252008-09-07 17:58:50 -0700768
Andreas Herrmann04a15412012-10-19 10:59:33 +0200769 init_amd_cacheinfo(c);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700770
Borislav Petkov12d8a962010-06-02 20:29:21 +0200771 if (c->x86 >= 0xf)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700772 set_cpu_cap(c, X86_FEATURE_K8);
773
Borislav Petkov054efb62016-03-29 17:42:00 +0200774 if (cpu_has(c, X86_FEATURE_XMM2)) {
Yinghai Lu11fdd252008-09-07 17:58:50 -0700775 /* MFENCE stops RDTSC speculation */
Ingo Molnar16282a82008-02-26 08:49:57 +0100776 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700777 }
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700778
Boris Ostrovskye9cdd342011-05-26 11:19:52 -0400779 /*
780 * Family 0x12 and above processors have APIC timer
781 * running in deep C states.
782 */
783 if (c->x86 > 0x11)
Boris Ostrovskyb87cf802011-03-15 12:13:44 -0400784 set_cpu_cap(c, X86_FEATURE_ARAT);
Joerg Roedel5bbc0972011-04-15 14:47:40 +0200785
Linus Torvalds8e8da022011-12-04 11:57:09 -0800786 rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
Borislav Petkova930dc42015-01-18 17:48:18 +0100787
788 /* 3DNow or LM implies PREFETCHW */
789 if (!cpu_has(c, X86_FEATURE_3DNOWPREFETCH))
790 if (cpu_has(c, X86_FEATURE_3DNOW) || cpu_has(c, X86_FEATURE_LM))
791 set_cpu_cap(c, X86_FEATURE_3DNOWPREFETCH);
Andy Lutomirski61f01dd2015-04-26 16:47:59 -0700792
793 /* AMD CPUs don't reset SS attributes on SYSRET */
794 set_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795}
796
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700797#ifdef CONFIG_X86_32
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400798static unsigned int amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799{
800 /* AMD errata T13 (order #21922) */
801 if ((c->x86 == 6)) {
Alan Cox8bdbd962009-07-04 00:35:45 +0100802 /* Duron Rev A0 */
803 if (c->x86_model == 3 && c->x86_mask == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 size = 64;
Alan Cox8bdbd962009-07-04 00:35:45 +0100805 /* Tbird rev A1/A2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 if (c->x86_model == 4 &&
Alan Cox8bdbd962009-07-04 00:35:45 +0100807 (c->x86_mask == 0 || c->x86_mask == 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 size = 256;
809 }
810 return size;
811}
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700812#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400814static void cpu_detect_tlb_amd(struct cpuinfo_x86 *c)
Borislav Petkovb46882e2012-08-06 19:00:38 +0200815{
816 u32 ebx, eax, ecx, edx;
817 u16 mask = 0xfff;
818
819 if (c->x86 < 0xf)
820 return;
821
822 if (c->extended_cpuid_level < 0x80000006)
823 return;
824
825 cpuid(0x80000006, &eax, &ebx, &ecx, &edx);
826
827 tlb_lld_4k[ENTRIES] = (ebx >> 16) & mask;
828 tlb_lli_4k[ENTRIES] = ebx & mask;
829
830 /*
831 * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
832 * characteristics from the CPUID function 0x80000005 instead.
833 */
834 if (c->x86 == 0xf) {
835 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
836 mask = 0xff;
837 }
838
839 /* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
Borislav Petkovd1393362014-01-15 12:52:15 +0100840 if (!((eax >> 16) & mask))
841 tlb_lld_2m[ENTRIES] = (cpuid_eax(0x80000005) >> 16) & 0xff;
842 else
Borislav Petkovb46882e2012-08-06 19:00:38 +0200843 tlb_lld_2m[ENTRIES] = (eax >> 16) & mask;
Borislav Petkovb46882e2012-08-06 19:00:38 +0200844
845 /* a 4M entry uses two 2M entries */
846 tlb_lld_4m[ENTRIES] = tlb_lld_2m[ENTRIES] >> 1;
847
848 /* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
849 if (!(eax & mask)) {
850 /* Erratum 658 */
851 if (c->x86 == 0x15 && c->x86_model <= 0x1f) {
852 tlb_lli_2m[ENTRIES] = 1024;
853 } else {
854 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
855 tlb_lli_2m[ENTRIES] = eax & 0xff;
856 }
857 } else
858 tlb_lli_2m[ENTRIES] = eax & mask;
859
860 tlb_lli_4m[ENTRIES] = tlb_lli_2m[ENTRIES] >> 1;
861}
862
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400863static const struct cpu_dev amd_cpu_dev = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 .c_vendor = "AMD",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100865 .c_ident = { "AuthenticAMD" },
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700866#ifdef CONFIG_X86_32
Jan Beulich09dc68d2013-10-21 09:35:20 +0100867 .legacy_models = {
868 { .family = 4, .model_names =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 {
870 [3] = "486 DX/2",
871 [7] = "486 DX/2-WB",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100872 [8] = "486 DX/4",
873 [9] = "486 DX/4-WB",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 [14] = "Am5x86-WT",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100875 [15] = "Am5x86-WB"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 }
877 },
878 },
Jan Beulich09dc68d2013-10-21 09:35:20 +0100879 .legacy_cache_size = amd_size_cache,
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700880#endif
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100881 .c_early_init = early_init_amd,
Borislav Petkovb46882e2012-08-06 19:00:38 +0200882 .c_detect_tlb = cpu_detect_tlb_amd,
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200883 .c_bsp_init = bsp_init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 .c_init = init_amd,
Yinghai Lu10a434f2008-09-04 21:09:45 +0200885 .c_x86_vendor = X86_VENDOR_AMD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886};
887
Yinghai Lu10a434f2008-09-04 21:09:45 +0200888cpu_dev_register(amd_cpu_dev);
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200889
890/*
891 * AMD errata checking
892 *
893 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
894 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
895 * have an OSVW id assigned, which it takes as first argument. Both take a
896 * variable number of family-specific model-stepping ranges created by
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100897 * AMD_MODEL_RANGE().
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200898 *
899 * Example:
900 *
901 * const int amd_erratum_319[] =
902 * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
903 * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
904 * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
905 */
906
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100907#define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
908#define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
909#define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
910 ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
911#define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
912#define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
913#define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
914
915static const int amd_erratum_400[] =
Borislav Petkov328935e2011-05-17 14:55:18 +0200916 AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200917 AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
918
Borislav Petkove6ee94d2013-03-20 15:07:27 +0100919static const int amd_erratum_383[] =
Hans Rosenfeld1be85a62010-07-28 19:09:32 +0200920 AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200921
Torsten Kaiser8c6b79b2013-07-23 19:40:49 +0200922
923static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum)
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200924{
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200925 int osvw_id = *erratum++;
926 u32 range;
927 u32 ms;
928
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200929 if (osvw_id >= 0 && osvw_id < 65536 &&
930 cpu_has(cpu, X86_FEATURE_OSVW)) {
931 u64 osvw_len;
932
933 rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
934 if (osvw_id < osvw_len) {
935 u64 osvw_bits;
936
937 rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
938 osvw_bits);
939 return osvw_bits & (1ULL << (osvw_id & 0x3f));
940 }
941 }
942
943 /* OSVW unavailable or ID unknown, match family-model-stepping range */
Hans Rosenfeld07a77952010-08-18 16:19:50 +0200944 ms = (cpu->x86_model << 4) | cpu->x86_mask;
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200945 while ((range = *erratum++))
946 if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
947 (ms >= AMD_MODEL_RANGE_START(range)) &&
948 (ms <= AMD_MODEL_RANGE_END(range)))
949 return true;
950
951 return false;
952}
Jacob Shind6d55f02014-05-29 17:26:50 +0200953
954void set_dr_addr_mask(unsigned long mask, int dr)
955{
Borislav Petkov362f9242015-12-07 10:39:41 +0100956 if (!boot_cpu_has(X86_FEATURE_BPEXT))
Jacob Shind6d55f02014-05-29 17:26:50 +0200957 return;
958
959 switch (dr) {
960 case 0:
961 wrmsr(MSR_F16H_DR0_ADDR_MASK, mask, 0);
962 break;
963 case 1:
964 case 2:
965 case 3:
966 wrmsr(MSR_F16H_DR1_ADDR_MASK - 1 + dr, mask, 0);
967 break;
968 default:
969 break;
970 }
971}