blob: d011243c93edade0700e09c921332ed6fdc4eed9 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Rob Clarkc8afe682013-06-26 12:44:06 -04002/*
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04003 * Copyright (c) 2016-2018, The Linux Foundation. All rights reserved.
Rob Clarkc8afe682013-06-26 12:44:06 -04004 * Copyright (C) 2013 Red Hat
5 * Author: Rob Clark <robdclark@gmail.com>
Rob Clarkc8afe682013-06-26 12:44:06 -04006 */
7
Sam Ravnborgfeea39a2019-08-04 08:55:51 +02008#include <linux/dma-mapping.h>
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04009#include <linux/kthread.h>
Rob Clarkd9844572020-10-23 09:51:14 -070010#include <linux/sched/mm.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020011#include <linux/uaccess.h>
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -040012#include <uapi/linux/sched/types.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020013
14#include <drm/drm_drv.h>
15#include <drm/drm_file.h>
16#include <drm/drm_ioctl.h>
17#include <drm/drm_irq.h>
18#include <drm/drm_prime.h>
Russell King97ac0e42016-10-19 11:28:27 +010019#include <drm/drm_of.h>
Sam Ravnborgfeea39a2019-08-04 08:55:51 +020020#include <drm/drm_vblank.h>
Russell King97ac0e42016-10-19 11:28:27 +010021
Rob Clarkc8afe682013-06-26 12:44:06 -040022#include "msm_drv.h"
Rob Clarkedcd60c2016-03-16 12:56:12 -040023#include "msm_debugfs.h"
Rob Clarkfde5de62016-03-15 15:35:08 -040024#include "msm_fence.h"
Rob Clarkf05c83e2018-11-29 10:27:22 -050025#include "msm_gem.h"
Rob Clark7198e6b2013-07-19 12:59:32 -040026#include "msm_gpu.h"
Rob Clarkdd2da6e2013-11-30 16:12:10 -050027#include "msm_kms.h"
Jonathan Marekc2052a42018-11-14 17:08:04 -050028#include "adreno/adreno_gpu.h"
Rob Clarkc8afe682013-06-26 12:44:06 -040029
Rob Clarka8d854c2016-06-01 14:02:02 -040030/*
31 * MSM driver version:
32 * - 1.0.0 - initial interface
33 * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
Rob Clark7a3bcc02016-09-16 18:37:44 -040034 * - 1.2.0 - adds explicit fence support for submit ioctl
Jordan Crousef7de1542017-10-20 11:06:55 -060035 * - 1.3.0 - adds GMEM_BASE + NR_RINGS params, SUBMITQUEUE_NEW +
36 * SUBMITQUEUE_CLOSE ioctls, and MSM_INFO_IOVA flag for
37 * MSM_GEM_INFO ioctl.
Rob Clark1fed8df2018-11-29 10:30:04 -050038 * - 1.4.0 - softpin, MSM_RELOC_BO_DUMP, and GEM_INFO support to set/get
39 * GEM object's debug name
Jordan Crouseb0fb6602019-03-22 14:21:22 -060040 * - 1.5.0 - Add SUBMITQUERY_QUERY ioctl
Bas Nieuwenhuizenab723b72020-01-24 00:57:10 +010041 * - 1.6.0 - Syncobj support
Rob Clarka8d854c2016-06-01 14:02:02 -040042 */
43#define MSM_VERSION_MAJOR 1
Bas Nieuwenhuizenab723b72020-01-24 00:57:10 +010044#define MSM_VERSION_MINOR 6
Rob Clarka8d854c2016-06-01 14:02:02 -040045#define MSM_VERSION_PATCHLEVEL 0
46
Rob Clarkc8afe682013-06-26 12:44:06 -040047static const struct drm_mode_config_funcs mode_config_funcs = {
48 .fb_create = msm_framebuffer_create,
Noralf Trønnes4ccbc6e2017-12-05 19:24:59 +010049 .output_poll_changed = drm_fb_helper_output_poll_changed,
Rob Clark1f920172017-10-25 12:30:51 -040050 .atomic_check = drm_atomic_helper_check,
Sean Pauld14659f2018-02-28 14:19:05 -050051 .atomic_commit = drm_atomic_helper_commit,
52};
53
54static const struct drm_mode_config_helper_funcs mode_config_helper_funcs = {
55 .atomic_commit_tail = msm_atomic_commit_tail,
Rob Clarkc8afe682013-06-26 12:44:06 -040056};
57
Rob Clarkc8afe682013-06-26 12:44:06 -040058#ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
59static bool reglog = false;
60MODULE_PARM_DESC(reglog, "Enable register read/write logging");
61module_param(reglog, bool, 0600);
62#else
63#define reglog 0
64#endif
65
Archit Tanejaa9ee34b2015-07-13 12:12:07 +053066#ifdef CONFIG_DRM_FBDEV_EMULATION
Rob Clarke90dfec2015-01-30 17:05:41 -050067static bool fbdev = true;
68MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
69module_param(fbdev, bool, 0600);
70#endif
71
Rob Clark3a10ba82014-09-08 14:24:57 -040072static char *vram = "16m";
Rob Clark4313c7442016-02-03 14:02:04 -050073MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
Rob Clark871d8122013-11-16 12:56:06 -050074module_param(vram, charp, 0);
75
Rob Clark06d9f562016-11-05 11:08:12 -040076bool dumpstate = false;
77MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors");
78module_param(dumpstate, bool, 0600);
79
Rob Clarkba4dd712017-07-06 16:33:44 -040080static bool modeset = true;
81MODULE_PARM_DESC(modeset, "Use kernel modesetting [KMS] (1=on (default), 0=disable)");
82module_param(modeset, bool, 0600);
83
Rob Clark060530f2014-03-03 14:19:12 -050084/*
85 * Util/helpers:
86 */
87
Jordan Crouse8e54eea2018-08-06 11:33:21 -060088struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
89 const char *name)
90{
91 int i;
92 char n[32];
93
94 snprintf(n, sizeof(n), "%s_clk", name);
95
96 for (i = 0; bulk && i < count; i++) {
97 if (!strcmp(bulk[i].id, name) || !strcmp(bulk[i].id, n))
98 return bulk[i].clk;
99 }
100
101
102 return NULL;
103}
104
Rob Clark720c3bb2017-01-30 11:30:58 -0500105struct clk *msm_clk_get(struct platform_device *pdev, const char *name)
106{
107 struct clk *clk;
108 char name2[32];
109
110 clk = devm_clk_get(&pdev->dev, name);
111 if (!IS_ERR(clk) || PTR_ERR(clk) == -EPROBE_DEFER)
112 return clk;
113
114 snprintf(name2, sizeof(name2), "%s_clk", name);
115
116 clk = devm_clk_get(&pdev->dev, name2);
117 if (!IS_ERR(clk))
118 dev_warn(&pdev->dev, "Using legacy clk name binding. Use "
119 "\"%s\" instead of \"%s\"\n", name, name2);
120
121 return clk;
122}
123
Lee Jonesea8742c2020-11-23 11:19:17 +0000124static void __iomem *_msm_ioremap(struct platform_device *pdev, const char *name,
125 const char *dbgname, bool quiet)
Rob Clarkc8afe682013-06-26 12:44:06 -0400126{
127 struct resource *res;
128 unsigned long size;
129 void __iomem *ptr;
130
131 if (name)
132 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
133 else
134 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
135
136 if (!res) {
Eric Anholt62a35e82020-06-29 11:19:21 -0700137 if (!quiet)
138 DRM_DEV_ERROR(&pdev->dev, "failed to get memory resource: %s\n", name);
Rob Clarkc8afe682013-06-26 12:44:06 -0400139 return ERR_PTR(-EINVAL);
140 }
141
142 size = resource_size(res);
143
Christoph Hellwig4bdc0d62020-01-06 09:43:50 +0100144 ptr = devm_ioremap(&pdev->dev, res->start, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400145 if (!ptr) {
Eric Anholt62a35e82020-06-29 11:19:21 -0700146 if (!quiet)
147 DRM_DEV_ERROR(&pdev->dev, "failed to ioremap: %s\n", name);
Rob Clarkc8afe682013-06-26 12:44:06 -0400148 return ERR_PTR(-ENOMEM);
149 }
150
151 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200152 printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
Rob Clarkc8afe682013-06-26 12:44:06 -0400153
154 return ptr;
155}
156
Eric Anholt62a35e82020-06-29 11:19:21 -0700157void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
158 const char *dbgname)
159{
160 return _msm_ioremap(pdev, name, dbgname, false);
161}
162
163void __iomem *msm_ioremap_quiet(struct platform_device *pdev, const char *name,
164 const char *dbgname)
165{
166 return _msm_ioremap(pdev, name, dbgname, true);
167}
168
Rob Clarkc8afe682013-06-26 12:44:06 -0400169void msm_writel(u32 data, void __iomem *addr)
170{
171 if (reglog)
Thierry Redingfc99f972015-04-09 16:39:51 +0200172 printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
Rob Clarkc8afe682013-06-26 12:44:06 -0400173 writel(data, addr);
174}
175
176u32 msm_readl(const void __iomem *addr)
177{
178 u32 val = readl(addr);
179 if (reglog)
Joe Perches8dfe1622017-02-28 04:55:54 -0800180 pr_err("IO:R %p %08x\n", addr, val);
Rob Clarkc8afe682013-06-26 12:44:06 -0400181 return val;
182}
183
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800184struct msm_vblank_work {
185 struct work_struct work;
Hai Li78b1d472015-07-27 13:49:45 -0400186 int crtc_id;
187 bool enable;
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800188 struct msm_drm_private *priv;
Hai Li78b1d472015-07-27 13:49:45 -0400189};
190
Jeykumar Sankaran5aeb6652018-12-14 15:57:52 -0800191static void vblank_ctrl_worker(struct work_struct *work)
Hai Li78b1d472015-07-27 13:49:45 -0400192{
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800193 struct msm_vblank_work *vbl_work = container_of(work,
194 struct msm_vblank_work, work);
195 struct msm_drm_private *priv = vbl_work->priv;
Hai Li78b1d472015-07-27 13:49:45 -0400196 struct msm_kms *kms = priv->kms;
Hai Li78b1d472015-07-27 13:49:45 -0400197
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800198 if (vbl_work->enable)
199 kms->funcs->enable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
200 else
201 kms->funcs->disable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
Hai Li78b1d472015-07-27 13:49:45 -0400202
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800203 kfree(vbl_work);
Hai Li78b1d472015-07-27 13:49:45 -0400204}
205
206static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
207 int crtc_id, bool enable)
208{
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800209 struct msm_vblank_work *vbl_work;
Hai Li78b1d472015-07-27 13:49:45 -0400210
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800211 vbl_work = kzalloc(sizeof(*vbl_work), GFP_ATOMIC);
212 if (!vbl_work)
Hai Li78b1d472015-07-27 13:49:45 -0400213 return -ENOMEM;
214
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800215 INIT_WORK(&vbl_work->work, vblank_ctrl_worker);
Hai Li78b1d472015-07-27 13:49:45 -0400216
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800217 vbl_work->crtc_id = crtc_id;
218 vbl_work->enable = enable;
219 vbl_work->priv = priv;
Hai Li78b1d472015-07-27 13:49:45 -0400220
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800221 queue_work(priv->wq, &vbl_work->work);
Hai Li78b1d472015-07-27 13:49:45 -0400222
223 return 0;
224}
225
Archit Taneja2b669872016-05-02 11:05:54 +0530226static int msm_drm_uninit(struct device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400227{
Archit Taneja2b669872016-05-02 11:05:54 +0530228 struct platform_device *pdev = to_platform_device(dev);
229 struct drm_device *ddev = platform_get_drvdata(pdev);
230 struct msm_drm_private *priv = ddev->dev_private;
Rob Clarkc8afe682013-06-26 12:44:06 -0400231 struct msm_kms *kms = priv->kms;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400232 struct msm_mdss *mdss = priv->mdss;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400233 int i;
Hai Li78b1d472015-07-27 13:49:45 -0400234
Sean Paul2aa31762019-05-24 16:29:13 -0400235 /*
236 * Shutdown the hw if we're far enough along where things might be on.
237 * If we run this too early, we'll end up panicking in any variety of
238 * places. Since we don't register the drm device until late in
239 * msm_drm_init, drm_dev->registered is used as an indicator that the
240 * shutdown will be successful.
241 */
242 if (ddev->registered) {
243 drm_dev_unregister(ddev);
244 drm_atomic_helper_shutdown(ddev);
245 }
246
Hai Li78b1d472015-07-27 13:49:45 -0400247 /* We must cancel and cleanup any pending vblank enable/disable
248 * work before drm_irq_uninstall() to avoid work re-enabling an
249 * irq after uninstall has disabled it.
250 */
Rob Clarkc8afe682013-06-26 12:44:06 -0400251
Jeykumar Sankaran48d1d282018-12-14 15:57:55 -0800252 flush_workqueue(priv->wq);
Rob Clarkc8afe682013-06-26 12:44:06 -0400253
Jeykumar Sankarand9db30c2018-12-14 15:57:54 -0800254 /* clean up event worker threads */
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400255 for (i = 0; i < priv->num_crtcs; i++) {
Bernard1041dee2020-07-21 09:33:03 +0800256 if (priv->event_thread[i].worker)
257 kthread_destroy_worker(priv->event_thread[i].worker);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400258 }
259
Rob Clark68209392016-05-17 16:19:32 -0400260 msm_gem_shrinker_cleanup(ddev);
261
Archit Taneja2b669872016-05-02 11:05:54 +0530262 drm_kms_helper_poll_fini(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530263
Noralf Trønnes85eac472017-03-07 21:49:22 +0100264 msm_perf_debugfs_cleanup(priv);
265 msm_rd_debugfs_cleanup(priv);
266
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530267#ifdef CONFIG_DRM_FBDEV_EMULATION
268 if (fbdev && priv->fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530269 msm_fbdev_free(ddev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530270#endif
Sean Paul2aa31762019-05-24 16:29:13 -0400271
Archit Taneja2b669872016-05-02 11:05:54 +0530272 drm_mode_config_cleanup(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400273
Archit Taneja2b669872016-05-02 11:05:54 +0530274 pm_runtime_get_sync(dev);
275 drm_irq_uninstall(ddev);
276 pm_runtime_put_sync(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400277
Archit Taneja16976082016-11-03 17:36:18 +0530278 if (kms && kms->funcs)
Rob Clarkc8afe682013-06-26 12:44:06 -0400279 kms->funcs->destroy(kms);
Rob Clarkc8afe682013-06-26 12:44:06 -0400280
Rob Clark871d8122013-11-16 12:56:06 -0500281 if (priv->vram.paddr) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700282 unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
Rob Clark871d8122013-11-16 12:56:06 -0500283 drm_mm_takedown(&priv->vram.mm);
Archit Taneja2b669872016-05-02 11:05:54 +0530284 dma_free_attrs(dev, priv->vram.size, NULL,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700285 priv->vram.paddr, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500286 }
287
Archit Taneja2b669872016-05-02 11:05:54 +0530288 component_unbind_all(dev, ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500289
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400290 if (mdss && mdss->funcs)
291 mdss->funcs->destroy(ddev);
Archit Taneja0a6030d2016-05-08 21:36:28 +0530292
Archit Taneja2b669872016-05-02 11:05:54 +0530293 ddev->dev_private = NULL;
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200294 drm_dev_put(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400295
Sean Paul2aa31762019-05-24 16:29:13 -0400296 destroy_workqueue(priv->wq);
Rob Clarkc8afe682013-06-26 12:44:06 -0400297 kfree(priv);
298
299 return 0;
300}
301
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400302#define KMS_MDP4 4
303#define KMS_MDP5 5
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400304#define KMS_DPU 3
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400305
Rob Clark06c0dd92013-11-30 17:51:47 -0500306static int get_mdp_ver(struct platform_device *pdev)
307{
Rob Clark06c0dd92013-11-30 17:51:47 -0500308 struct device *dev = &pdev->dev;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530309
310 return (int) (unsigned long) of_device_get_match_data(dev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500311}
312
Rob Clark072f1f92015-03-03 15:04:25 -0500313#include <linux/of_address.h>
314
Jonathan Marekc2052a42018-11-14 17:08:04 -0500315bool msm_use_mmu(struct drm_device *dev)
316{
317 struct msm_drm_private *priv = dev->dev_private;
318
319 /* a2xx comes with its own MMU */
320 return priv->is_a2xx || iommu_present(&platform_bus_type);
321}
322
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500323static int msm_init_vram(struct drm_device *dev)
Rob Clarkc8afe682013-06-26 12:44:06 -0400324{
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500325 struct msm_drm_private *priv = dev->dev_private;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530326 struct device_node *node;
Rob Clark072f1f92015-03-03 15:04:25 -0500327 unsigned long size = 0;
328 int ret = 0;
329
Rob Clark072f1f92015-03-03 15:04:25 -0500330 /* In the device-tree world, we could have a 'memory-region'
331 * phandle, which gives us a link to our "vram". Allocating
332 * is all nicely abstracted behind the dma api, but we need
333 * to know the entire size to allocate it all in one go. There
334 * are two cases:
335 * 1) device with no IOMMU, in which case we need exclusive
336 * access to a VRAM carveout big enough for all gpu
337 * buffers
338 * 2) device with IOMMU, but where the bootloader puts up
339 * a splash screen. In this case, the VRAM carveout
340 * need only be large enough for fbdev fb. But we need
341 * exclusive access to the buffer to avoid the kernel
342 * using those pages for other purposes (which appears
343 * as corruption on screen before we have a chance to
344 * load and do initial modeset)
345 */
Rob Clark072f1f92015-03-03 15:04:25 -0500346
347 node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
348 if (node) {
349 struct resource r;
350 ret = of_address_to_resource(node, 0, &r);
Peter Chen2ca41c172016-07-04 16:49:50 +0800351 of_node_put(node);
Rob Clark072f1f92015-03-03 15:04:25 -0500352 if (ret)
353 return ret;
354 size = r.end - r.start;
Thierry Redingfc99f972015-04-09 16:39:51 +0200355 DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
Rob Clarkc8afe682013-06-26 12:44:06 -0400356
Archit Tanejae9fbdaf2015-11-18 12:15:14 +0530357 /* if we have no IOMMU, then we need to use carveout allocator.
358 * Grab the entire CMA chunk carved out in early startup in
359 * mach-msm:
360 */
Jonathan Marekc2052a42018-11-14 17:08:04 -0500361 } else if (!msm_use_mmu(dev)) {
Rob Clark072f1f92015-03-03 15:04:25 -0500362 DRM_INFO("using %s VRAM carveout\n", vram);
363 size = memparse(vram, NULL);
364 }
365
366 if (size) {
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700367 unsigned long attrs = 0;
Rob Clark871d8122013-11-16 12:56:06 -0500368 void *p;
369
Rob Clark871d8122013-11-16 12:56:06 -0500370 priv->vram.size = size;
371
372 drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
Sushmita Susheelendra0e082702017-06-13 16:52:54 -0600373 spin_lock_init(&priv->vram.lock);
Rob Clark871d8122013-11-16 12:56:06 -0500374
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700375 attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
376 attrs |= DMA_ATTR_WRITE_COMBINE;
Rob Clark871d8122013-11-16 12:56:06 -0500377
378 /* note that for no-kernel-mapping, the vaddr returned
379 * is bogus, but non-null if allocation succeeded:
380 */
381 p = dma_alloc_attrs(dev->dev, size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700382 &priv->vram.paddr, GFP_KERNEL, attrs);
Rob Clark871d8122013-11-16 12:56:06 -0500383 if (!p) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530384 DRM_DEV_ERROR(dev->dev, "failed to allocate VRAM\n");
Rob Clark871d8122013-11-16 12:56:06 -0500385 priv->vram.paddr = 0;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500386 return -ENOMEM;
Rob Clark871d8122013-11-16 12:56:06 -0500387 }
388
Mamta Shukla6a41da12018-10-20 23:19:26 +0530389 DRM_DEV_INFO(dev->dev, "VRAM: %08x->%08x\n",
Rob Clark871d8122013-11-16 12:56:06 -0500390 (uint32_t)priv->vram.paddr,
391 (uint32_t)(priv->vram.paddr + size));
392 }
393
Rob Clark072f1f92015-03-03 15:04:25 -0500394 return ret;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500395}
396
Archit Taneja2b669872016-05-02 11:05:54 +0530397static int msm_drm_init(struct device *dev, struct drm_driver *drv)
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500398{
Archit Taneja2b669872016-05-02 11:05:54 +0530399 struct platform_device *pdev = to_platform_device(dev);
400 struct drm_device *ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500401 struct msm_drm_private *priv;
402 struct msm_kms *kms;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400403 struct msm_mdss *mdss;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400404 int ret, i;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500405
Archit Taneja2b669872016-05-02 11:05:54 +0530406 ddev = drm_dev_alloc(drv, dev);
Tom Gundersen0f288602016-09-21 16:59:19 +0200407 if (IS_ERR(ddev)) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530408 DRM_DEV_ERROR(dev, "failed to allocate drm_device\n");
Tom Gundersen0f288602016-09-21 16:59:19 +0200409 return PTR_ERR(ddev);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500410 }
411
Archit Taneja2b669872016-05-02 11:05:54 +0530412 platform_set_drvdata(pdev, ddev);
Archit Taneja2b669872016-05-02 11:05:54 +0530413
414 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
415 if (!priv) {
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400416 ret = -ENOMEM;
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200417 goto err_put_drm_dev;
Archit Taneja2b669872016-05-02 11:05:54 +0530418 }
419
420 ddev->dev_private = priv;
Rob Clark68209392016-05-17 16:19:32 -0400421 priv->dev = ddev;
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500422
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400423 switch (get_mdp_ver(pdev)) {
424 case KMS_MDP5:
425 ret = mdp5_mdss_init(ddev);
426 break;
427 case KMS_DPU:
428 ret = dpu_mdss_init(ddev);
429 break;
430 default:
431 ret = 0;
432 break;
433 }
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400434 if (ret)
435 goto err_free_priv;
Archit Taneja0a6030d2016-05-08 21:36:28 +0530436
Rajesh Yadavbc3220b2018-06-21 16:06:10 -0400437 mdss = priv->mdss;
438
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500439 priv->wq = alloc_ordered_workqueue("msm", 0);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500440
Rob Clark3edfa302020-11-16 09:48:51 -0800441 INIT_LIST_HEAD(&priv->inactive_willneed);
442 INIT_LIST_HEAD(&priv->inactive_dontneed);
Rob Clarkd9844572020-10-23 09:51:14 -0700443 mutex_init(&priv->mm_lock);
444
445 /* Teach lockdep about lock ordering wrt. shrinker: */
446 fs_reclaim_acquire(GFP_KERNEL);
447 might_lock(&priv->mm_lock);
448 fs_reclaim_release(GFP_KERNEL);
Rob Clark5bf9c0b2015-03-03 15:04:24 -0500449
Archit Taneja2b669872016-05-02 11:05:54 +0530450 drm_mode_config_init(ddev);
Rob Clark060530f2014-03-03 14:19:12 -0500451
452 /* Bind all our sub-components: */
Archit Taneja2b669872016-05-02 11:05:54 +0530453 ret = component_bind_all(dev, ddev);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400454 if (ret)
455 goto err_destroy_mdss;
Rob Clark060530f2014-03-03 14:19:12 -0500456
Archit Taneja2b669872016-05-02 11:05:54 +0530457 ret = msm_init_vram(ddev);
Rob Clark13f15562015-05-07 15:20:13 -0400458 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400459 goto err_msm_uninit;
Rob Clark13f15562015-05-07 15:20:13 -0400460
Robin Murphyd5653a92020-09-03 22:04:03 +0100461 dma_set_max_seg_size(dev, UINT_MAX);
Sean Pauldb735fc2020-01-21 11:18:48 -0800462
Rob Clark68209392016-05-17 16:19:32 -0400463 msm_gem_shrinker_init(ddev);
464
Rob Clark06c0dd92013-11-30 17:51:47 -0500465 switch (get_mdp_ver(pdev)) {
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400466 case KMS_MDP4:
Archit Taneja2b669872016-05-02 11:05:54 +0530467 kms = mdp4_kms_init(ddev);
Archit Taneja0a6030d2016-05-08 21:36:28 +0530468 priv->kms = kms;
Rob Clark06c0dd92013-11-30 17:51:47 -0500469 break;
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -0400470 case KMS_MDP5:
Archit Taneja392ae6e2016-06-14 18:24:54 +0530471 kms = mdp5_kms_init(ddev);
Rob Clark06c0dd92013-11-30 17:51:47 -0500472 break;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400473 case KMS_DPU:
474 kms = dpu_kms_init(ddev);
475 priv->kms = kms;
476 break;
Rob Clark06c0dd92013-11-30 17:51:47 -0500477 default:
Jonathan Mareke6f6d632018-12-04 10:16:58 -0500478 /* valid only for the dummy headless case, where of_node=NULL */
479 WARN_ON(dev->of_node);
480 kms = NULL;
Rob Clark06c0dd92013-11-30 17:51:47 -0500481 break;
482 }
483
Rob Clarkc8afe682013-06-26 12:44:06 -0400484 if (IS_ERR(kms)) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530485 DRM_DEV_ERROR(dev, "failed to load kms\n");
Thomas Meyere4826a92013-09-16 23:19:54 +0200486 ret = PTR_ERR(kms);
Jonathan Marekb2ccfdf2018-11-21 20:52:35 -0500487 priv->kms = NULL;
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400488 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400489 }
490
Jeykumar Sankaranbb676df2018-06-11 14:13:20 -0700491 /* Enable normalization of plane zpos */
492 ddev->mode_config.normalize_zpos = true;
493
Rob Clarkc8afe682013-06-26 12:44:06 -0400494 if (kms) {
Rob Clark2d99ced2019-08-29 09:45:16 -0700495 kms->dev = ddev;
Rob Clarkc8afe682013-06-26 12:44:06 -0400496 ret = kms->funcs->hw_init(kms);
497 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530498 DRM_DEV_ERROR(dev, "kms hw init failed: %d\n", ret);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400499 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400500 }
501 }
502
Archit Taneja2b669872016-05-02 11:05:54 +0530503 ddev->mode_config.funcs = &mode_config_funcs;
Sean Pauld14659f2018-02-28 14:19:05 -0500504 ddev->mode_config.helper_private = &mode_config_helper_funcs;
Rob Clarkc8afe682013-06-26 12:44:06 -0400505
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400506 for (i = 0; i < priv->num_crtcs; i++) {
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400507 /* initialize event thread */
508 priv->event_thread[i].crtc_id = priv->crtcs[i]->base.id;
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400509 priv->event_thread[i].dev = ddev;
Bernard1041dee2020-07-21 09:33:03 +0800510 priv->event_thread[i].worker = kthread_create_worker(0,
511 "crtc_event:%d", priv->event_thread[i].crtc_id);
512 if (IS_ERR(priv->event_thread[i].worker)) {
Linus Torvalds4971f092018-12-25 11:48:26 -0800513 DRM_DEV_ERROR(dev, "failed to create crtc_event kthread\n");
Jeykumar Sankaran7f9743a2018-10-10 14:11:16 -0700514 goto err_msm_uninit;
515 }
516
Linus Torvalds6d2b84a2020-08-06 11:55:43 -0700517 sched_set_fifo(priv->event_thread[i].worker->task);
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -0400518 }
519
Archit Taneja2b669872016-05-02 11:05:54 +0530520 ret = drm_vblank_init(ddev, priv->num_crtcs);
Rob Clarkc8afe682013-06-26 12:44:06 -0400521 if (ret < 0) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530522 DRM_DEV_ERROR(dev, "failed to initialize vblank\n");
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400523 goto err_msm_uninit;
Rob Clarkc8afe682013-06-26 12:44:06 -0400524 }
525
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530526 if (kms) {
527 pm_runtime_get_sync(dev);
528 ret = drm_irq_install(ddev, kms->irq);
529 pm_runtime_put_sync(dev);
530 if (ret < 0) {
Mamta Shukla6a41da12018-10-20 23:19:26 +0530531 DRM_DEV_ERROR(dev, "failed to install IRQ handler\n");
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400532 goto err_msm_uninit;
Archit Tanejaa2b3a552016-05-18 15:06:03 +0530533 }
Rob Clarkc8afe682013-06-26 12:44:06 -0400534 }
535
Archit Taneja2b669872016-05-02 11:05:54 +0530536 ret = drm_dev_register(ddev, 0);
Rob Clarka7d3c952014-05-30 14:47:38 -0400537 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400538 goto err_msm_uninit;
Rob Clarka7d3c952014-05-30 14:47:38 -0400539
Archit Taneja2b669872016-05-02 11:05:54 +0530540 drm_mode_config_reset(ddev);
541
542#ifdef CONFIG_DRM_FBDEV_EMULATION
Jonathan Mareke6f6d632018-12-04 10:16:58 -0500543 if (kms && fbdev)
Archit Taneja2b669872016-05-02 11:05:54 +0530544 priv->fbdev = msm_fbdev_init(ddev);
545#endif
546
547 ret = msm_debugfs_late_init(ddev);
548 if (ret)
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400549 goto err_msm_uninit;
Archit Taneja2b669872016-05-02 11:05:54 +0530550
551 drm_kms_helper_poll_init(ddev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400552
553 return 0;
554
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400555err_msm_uninit:
Archit Taneja2b669872016-05-02 11:05:54 +0530556 msm_drm_uninit(dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400557 return ret;
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400558err_destroy_mdss:
559 if (mdss && mdss->funcs)
560 mdss->funcs->destroy(ddev);
561err_free_priv:
562 kfree(priv);
Thomas Zimmermann4d8dc2d2018-09-26 13:48:59 +0200563err_put_drm_dev:
564 drm_dev_put(ddev);
Jeykumar Sankaran77050c32018-06-27 14:35:28 -0400565 return ret;
Rob Clarkc8afe682013-06-26 12:44:06 -0400566}
567
Archit Taneja2b669872016-05-02 11:05:54 +0530568/*
569 * DRM operations:
570 */
571
Rob Clark7198e6b2013-07-19 12:59:32 -0400572static void load_gpu(struct drm_device *dev)
573{
Rob Clarka1ad3522014-07-11 11:59:22 -0400574 static DEFINE_MUTEX(init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400575 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400576
Rob Clarka1ad3522014-07-11 11:59:22 -0400577 mutex_lock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400578
Rob Clarke2550b72014-09-05 13:30:27 -0400579 if (!priv->gpu)
580 priv->gpu = adreno_load_gpu(dev);
Rob Clarka1ad3522014-07-11 11:59:22 -0400581
Rob Clarka1ad3522014-07-11 11:59:22 -0400582 mutex_unlock(&init_lock);
Rob Clark7198e6b2013-07-19 12:59:32 -0400583}
584
Jordan Crousef97deca2017-10-20 11:06:57 -0600585static int context_init(struct drm_device *dev, struct drm_file *file)
Rob Clark7198e6b2013-07-19 12:59:32 -0400586{
Jordan Crouse295b22a2019-05-07 12:02:07 -0600587 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400588 struct msm_file_private *ctx;
589
Rob Clark7198e6b2013-07-19 12:59:32 -0400590 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
591 if (!ctx)
592 return -ENOMEM;
593
Jordan Crousecf655d62020-08-17 15:01:36 -0700594 kref_init(&ctx->ref);
Jordan Crousef97deca2017-10-20 11:06:57 -0600595 msm_submitqueue_init(dev, ctx);
Jordan Crousef7de1542017-10-20 11:06:55 -0600596
Rob Clark25faf2f2020-08-17 15:01:45 -0700597 ctx->aspace = msm_gpu_create_private_address_space(priv->gpu, current);
Rob Clark7198e6b2013-07-19 12:59:32 -0400598 file->driver_priv = ctx;
599
600 return 0;
601}
602
Jordan Crousef7de1542017-10-20 11:06:55 -0600603static int msm_open(struct drm_device *dev, struct drm_file *file)
604{
605 /* For now, load gpu on open.. to avoid the requirement of having
606 * firmware in the initrd.
607 */
608 load_gpu(dev);
609
Jordan Crousef97deca2017-10-20 11:06:57 -0600610 return context_init(dev, file);
Jordan Crousef7de1542017-10-20 11:06:55 -0600611}
612
613static void context_close(struct msm_file_private *ctx)
614{
615 msm_submitqueue_close(ctx);
Jordan Crousecf655d62020-08-17 15:01:36 -0700616 msm_file_private_put(ctx);
Jordan Crousef7de1542017-10-20 11:06:55 -0600617}
618
Daniel Vetter94df1452017-03-08 15:12:46 +0100619static void msm_postclose(struct drm_device *dev, struct drm_file *file)
Rob Clarkc8afe682013-06-26 12:44:06 -0400620{
621 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400622 struct msm_file_private *ctx = file->driver_priv;
Rob Clark7198e6b2013-07-19 12:59:32 -0400623
Rob Clark7198e6b2013-07-19 12:59:32 -0400624 mutex_lock(&dev->struct_mutex);
625 if (ctx == priv->lastctx)
626 priv->lastctx = NULL;
627 mutex_unlock(&dev->struct_mutex);
628
Jordan Crousef7de1542017-10-20 11:06:55 -0600629 context_close(ctx);
Rob Clarkc8afe682013-06-26 12:44:06 -0400630}
631
Daniel Vettere9f0d762013-12-11 11:34:42 +0100632static irqreturn_t msm_irq(int irq, void *arg)
Rob Clarkc8afe682013-06-26 12:44:06 -0400633{
634 struct drm_device *dev = arg;
635 struct msm_drm_private *priv = dev->dev_private;
636 struct msm_kms *kms = priv->kms;
637 BUG_ON(!kms);
638 return kms->funcs->irq(kms);
639}
640
641static void msm_irq_preinstall(struct drm_device *dev)
642{
643 struct msm_drm_private *priv = dev->dev_private;
644 struct msm_kms *kms = priv->kms;
645 BUG_ON(!kms);
646 kms->funcs->irq_preinstall(kms);
647}
648
649static int msm_irq_postinstall(struct drm_device *dev)
650{
651 struct msm_drm_private *priv = dev->dev_private;
652 struct msm_kms *kms = priv->kms;
653 BUG_ON(!kms);
Jordan Crouseab07e0c2018-12-03 15:47:19 -0700654
655 if (kms->funcs->irq_postinstall)
656 return kms->funcs->irq_postinstall(kms);
657
658 return 0;
Rob Clarkc8afe682013-06-26 12:44:06 -0400659}
660
661static void msm_irq_uninstall(struct drm_device *dev)
662{
663 struct msm_drm_private *priv = dev->dev_private;
664 struct msm_kms *kms = priv->kms;
665 BUG_ON(!kms);
666 kms->funcs->irq_uninstall(kms);
667}
668
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100669int msm_crtc_enable_vblank(struct drm_crtc *crtc)
Rob Clarkc8afe682013-06-26 12:44:06 -0400670{
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100671 struct drm_device *dev = crtc->dev;
672 unsigned int pipe = crtc->index;
Rob Clarkc8afe682013-06-26 12:44:06 -0400673 struct msm_drm_private *priv = dev->dev_private;
674 struct msm_kms *kms = priv->kms;
675 if (!kms)
676 return -ENXIO;
Thierry Reding88e72712015-09-24 18:35:31 +0200677 DBG("dev=%p, crtc=%u", dev, pipe);
678 return vblank_ctrl_queue_work(priv, pipe, true);
Rob Clarkc8afe682013-06-26 12:44:06 -0400679}
680
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100681void msm_crtc_disable_vblank(struct drm_crtc *crtc)
Rob Clarkc8afe682013-06-26 12:44:06 -0400682{
Thomas Zimmermann76e8cfd2020-01-23 14:59:34 +0100683 struct drm_device *dev = crtc->dev;
684 unsigned int pipe = crtc->index;
Rob Clarkc8afe682013-06-26 12:44:06 -0400685 struct msm_drm_private *priv = dev->dev_private;
686 struct msm_kms *kms = priv->kms;
687 if (!kms)
688 return;
Thierry Reding88e72712015-09-24 18:35:31 +0200689 DBG("dev=%p, crtc=%u", dev, pipe);
690 vblank_ctrl_queue_work(priv, pipe, false);
Rob Clarkc8afe682013-06-26 12:44:06 -0400691}
692
693/*
Rob Clark7198e6b2013-07-19 12:59:32 -0400694 * DRM ioctls:
695 */
696
697static int msm_ioctl_get_param(struct drm_device *dev, void *data,
698 struct drm_file *file)
699{
700 struct msm_drm_private *priv = dev->dev_private;
701 struct drm_msm_param *args = data;
702 struct msm_gpu *gpu;
703
704 /* for now, we just have 3d pipe.. eventually this would need to
705 * be more clever to dispatch to appropriate gpu module:
706 */
707 if (args->pipe != MSM_PIPE_3D0)
708 return -EINVAL;
709
710 gpu = priv->gpu;
711
712 if (!gpu)
713 return -ENXIO;
714
715 return gpu->funcs->get_param(gpu, args->param, &args->value);
716}
717
718static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
719 struct drm_file *file)
720{
721 struct drm_msm_gem_new *args = data;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500722
723 if (args->flags & ~MSM_BO_FLAGS) {
724 DRM_ERROR("invalid flags: %08x\n", args->flags);
725 return -EINVAL;
726 }
727
Rob Clark7198e6b2013-07-19 12:59:32 -0400728 return msm_gem_new_handle(dev, file, args->size,
Jordan Crouse0815d772018-11-07 15:35:52 -0700729 args->flags, &args->handle, NULL);
Rob Clark7198e6b2013-07-19 12:59:32 -0400730}
731
Rob Clark56c2da82015-05-11 11:50:03 -0400732static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
733{
734 return ktime_set(timeout.tv_sec, timeout.tv_nsec);
735}
Rob Clark7198e6b2013-07-19 12:59:32 -0400736
737static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
738 struct drm_file *file)
739{
740 struct drm_msm_gem_cpu_prep *args = data;
741 struct drm_gem_object *obj;
Rob Clark56c2da82015-05-11 11:50:03 -0400742 ktime_t timeout = to_ktime(args->timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400743 int ret;
744
Rob Clark93ddb0d2014-03-03 09:42:33 -0500745 if (args->op & ~MSM_PREP_FLAGS) {
746 DRM_ERROR("invalid op: %08x\n", args->op);
747 return -EINVAL;
748 }
749
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100750 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400751 if (!obj)
752 return -ENOENT;
753
Rob Clark56c2da82015-05-11 11:50:03 -0400754 ret = msm_gem_cpu_prep(obj, args->op, &timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400755
Emil Velikovf7d33952020-05-15 10:51:04 +0100756 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400757
758 return ret;
759}
760
761static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
762 struct drm_file *file)
763{
764 struct drm_msm_gem_cpu_fini *args = data;
765 struct drm_gem_object *obj;
766 int ret;
767
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100768 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400769 if (!obj)
770 return -ENOENT;
771
772 ret = msm_gem_cpu_fini(obj);
773
Emil Velikovf7d33952020-05-15 10:51:04 +0100774 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400775
776 return ret;
777}
778
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600779static int msm_ioctl_gem_info_iova(struct drm_device *dev,
Jordan Crouse933415e2020-08-17 15:01:40 -0700780 struct drm_file *file, struct drm_gem_object *obj,
781 uint64_t *iova)
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600782{
Jordan Crouse933415e2020-08-17 15:01:40 -0700783 struct msm_file_private *ctx = file->driver_priv;
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600784
Jordan Crouse933415e2020-08-17 15:01:40 -0700785 if (!ctx->aspace)
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600786 return -EINVAL;
787
Jordan Crouse9fe041f2018-11-07 15:35:50 -0700788 /*
789 * Don't pin the memory here - just get an address so that userspace can
790 * be productive
791 */
Jordan Crouse933415e2020-08-17 15:01:40 -0700792 return msm_gem_get_iova(obj, ctx->aspace, iova);
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600793}
794
Rob Clark7198e6b2013-07-19 12:59:32 -0400795static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
796 struct drm_file *file)
797{
798 struct drm_msm_gem_info *args = data;
799 struct drm_gem_object *obj;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500800 struct msm_gem_object *msm_obj;
801 int i, ret = 0;
Rob Clark7198e6b2013-07-19 12:59:32 -0400802
Rob Clark789d2e52018-11-29 09:54:42 -0500803 if (args->pad)
Rob Clark7198e6b2013-07-19 12:59:32 -0400804 return -EINVAL;
805
Rob Clark789d2e52018-11-29 09:54:42 -0500806 switch (args->info) {
807 case MSM_INFO_GET_OFFSET:
808 case MSM_INFO_GET_IOVA:
809 /* value returned as immediate, not pointer, so len==0: */
810 if (args->len)
811 return -EINVAL;
812 break;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500813 case MSM_INFO_SET_NAME:
814 case MSM_INFO_GET_NAME:
815 break;
Rob Clark789d2e52018-11-29 09:54:42 -0500816 default:
817 return -EINVAL;
818 }
819
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100820 obj = drm_gem_object_lookup(file, args->handle);
Rob Clark7198e6b2013-07-19 12:59:32 -0400821 if (!obj)
822 return -ENOENT;
823
Rob Clarkf05c83e2018-11-29 10:27:22 -0500824 msm_obj = to_msm_bo(obj);
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600825
Rob Clark789d2e52018-11-29 09:54:42 -0500826 switch (args->info) {
827 case MSM_INFO_GET_OFFSET:
828 args->value = msm_gem_mmap_offset(obj);
829 break;
830 case MSM_INFO_GET_IOVA:
Jordan Crouse933415e2020-08-17 15:01:40 -0700831 ret = msm_ioctl_gem_info_iova(dev, file, obj, &args->value);
Rob Clark789d2e52018-11-29 09:54:42 -0500832 break;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500833 case MSM_INFO_SET_NAME:
834 /* length check should leave room for terminating null: */
835 if (args->len >= sizeof(msm_obj->name)) {
836 ret = -EINVAL;
837 break;
838 }
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300839 if (copy_from_user(msm_obj->name, u64_to_user_ptr(args->value),
Jordan Crouse860433e2019-02-19 11:40:19 -0700840 args->len)) {
841 msm_obj->name[0] = '\0';
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300842 ret = -EFAULT;
Jordan Crouse860433e2019-02-19 11:40:19 -0700843 break;
844 }
Rob Clarkf05c83e2018-11-29 10:27:22 -0500845 msm_obj->name[args->len] = '\0';
846 for (i = 0; i < args->len; i++) {
847 if (!isprint(msm_obj->name[i])) {
848 msm_obj->name[i] = '\0';
849 break;
850 }
851 }
852 break;
853 case MSM_INFO_GET_NAME:
854 if (args->value && (args->len < strlen(msm_obj->name))) {
855 ret = -EINVAL;
856 break;
857 }
858 args->len = strlen(msm_obj->name);
859 if (args->value) {
Dan Carpenter7cce8e42019-02-14 10:19:27 +0300860 if (copy_to_user(u64_to_user_ptr(args->value),
861 msm_obj->name, args->len))
862 ret = -EFAULT;
Rob Clarkf05c83e2018-11-29 10:27:22 -0500863 }
864 break;
Jordan Crouse49fd08b2017-05-08 14:35:01 -0600865 }
Rob Clark7198e6b2013-07-19 12:59:32 -0400866
Emil Velikovf7d33952020-05-15 10:51:04 +0100867 drm_gem_object_put(obj);
Rob Clark7198e6b2013-07-19 12:59:32 -0400868
869 return ret;
870}
871
872static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
873 struct drm_file *file)
874{
Rob Clarkca762a82016-03-15 17:22:13 -0400875 struct msm_drm_private *priv = dev->dev_private;
Rob Clark7198e6b2013-07-19 12:59:32 -0400876 struct drm_msm_wait_fence *args = data;
Rob Clark56c2da82015-05-11 11:50:03 -0400877 ktime_t timeout = to_ktime(args->timeout);
Jordan Crousef97deca2017-10-20 11:06:57 -0600878 struct msm_gpu_submitqueue *queue;
879 struct msm_gpu *gpu = priv->gpu;
880 int ret;
Rob Clark93ddb0d2014-03-03 09:42:33 -0500881
882 if (args->pad) {
883 DRM_ERROR("invalid pad: %08x\n", args->pad);
884 return -EINVAL;
885 }
886
Jordan Crousef97deca2017-10-20 11:06:57 -0600887 if (!gpu)
Rob Clarkca762a82016-03-15 17:22:13 -0400888 return 0;
889
Jordan Crousef97deca2017-10-20 11:06:57 -0600890 queue = msm_submitqueue_get(file->driver_priv, args->queueid);
891 if (!queue)
892 return -ENOENT;
893
894 ret = msm_wait_fence(gpu->rb[queue->prio]->fctx, args->fence, &timeout,
895 true);
896
897 msm_submitqueue_put(queue);
898 return ret;
Rob Clark7198e6b2013-07-19 12:59:32 -0400899}
900
Rob Clark4cd33c42016-05-17 15:44:49 -0400901static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
902 struct drm_file *file)
903{
904 struct drm_msm_gem_madvise *args = data;
905 struct drm_gem_object *obj;
906 int ret;
907
908 switch (args->madv) {
909 case MSM_MADV_DONTNEED:
910 case MSM_MADV_WILLNEED:
911 break;
912 default:
913 return -EINVAL;
914 }
915
Rob Clark4cd33c42016-05-17 15:44:49 -0400916 obj = drm_gem_object_lookup(file, args->handle);
917 if (!obj) {
Rob Clarkf92f0262020-10-23 09:51:22 -0700918 return -ENOENT;
Rob Clark4cd33c42016-05-17 15:44:49 -0400919 }
920
921 ret = msm_gem_madvise(obj, args->madv);
922 if (ret >= 0) {
923 args->retained = ret;
924 ret = 0;
925 }
926
Rob Clarkf92f0262020-10-23 09:51:22 -0700927 drm_gem_object_put(obj);
Rob Clark4cd33c42016-05-17 15:44:49 -0400928
Rob Clark4cd33c42016-05-17 15:44:49 -0400929 return ret;
930}
931
Jordan Crousef7de1542017-10-20 11:06:55 -0600932
933static int msm_ioctl_submitqueue_new(struct drm_device *dev, void *data,
934 struct drm_file *file)
935{
936 struct drm_msm_submitqueue *args = data;
937
938 if (args->flags & ~MSM_SUBMITQUEUE_FLAGS)
939 return -EINVAL;
940
Jordan Crousef97deca2017-10-20 11:06:57 -0600941 return msm_submitqueue_create(dev, file->driver_priv, args->prio,
Jordan Crousef7de1542017-10-20 11:06:55 -0600942 args->flags, &args->id);
943}
944
Jordan Crouseb0fb6602019-03-22 14:21:22 -0600945static int msm_ioctl_submitqueue_query(struct drm_device *dev, void *data,
946 struct drm_file *file)
947{
948 return msm_submitqueue_query(dev, file->driver_priv, data);
949}
Jordan Crousef7de1542017-10-20 11:06:55 -0600950
951static int msm_ioctl_submitqueue_close(struct drm_device *dev, void *data,
952 struct drm_file *file)
953{
954 u32 id = *(u32 *) data;
955
956 return msm_submitqueue_remove(file->driver_priv, id);
957}
958
Rob Clark7198e6b2013-07-19 12:59:32 -0400959static const struct drm_ioctl_desc msm_ioctls[] = {
Emil Velikov34127c72019-05-27 09:17:35 +0100960 DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_RENDER_ALLOW),
961 DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_RENDER_ALLOW),
962 DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_RENDER_ALLOW),
963 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_RENDER_ALLOW),
964 DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_RENDER_ALLOW),
965 DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_RENDER_ALLOW),
966 DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_RENDER_ALLOW),
967 DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_RENDER_ALLOW),
968 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_NEW, msm_ioctl_submitqueue_new, DRM_RENDER_ALLOW),
969 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_CLOSE, msm_ioctl_submitqueue_close, DRM_RENDER_ALLOW),
970 DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_QUERY, msm_ioctl_submitqueue_query, DRM_RENDER_ALLOW),
Rob Clark7198e6b2013-07-19 12:59:32 -0400971};
972
Rob Clarkc8afe682013-06-26 12:44:06 -0400973static const struct vm_operations_struct vm_ops = {
974 .fault = msm_gem_fault,
975 .open = drm_gem_vm_open,
976 .close = drm_gem_vm_close,
977};
978
979static const struct file_operations fops = {
980 .owner = THIS_MODULE,
981 .open = drm_open,
982 .release = drm_release,
983 .unlocked_ioctl = drm_ioctl,
Rob Clarkc8afe682013-06-26 12:44:06 -0400984 .compat_ioctl = drm_compat_ioctl,
Rob Clarkc8afe682013-06-26 12:44:06 -0400985 .poll = drm_poll,
986 .read = drm_read,
987 .llseek = no_llseek,
988 .mmap = msm_gem_mmap,
989};
990
991static struct drm_driver msm_driver = {
Daniel Vetter5b38e742019-01-29 11:42:46 +0100992 .driver_features = DRIVER_GEM |
Rob Clarkb4b15c82013-09-28 12:01:25 -0400993 DRIVER_RENDER |
Rob Clarka5436e12015-06-04 10:12:22 -0400994 DRIVER_ATOMIC |
Bas Nieuwenhuizenab723b72020-01-24 00:57:10 +0100995 DRIVER_MODESET |
996 DRIVER_SYNCOBJ,
Rob Clark7198e6b2013-07-19 12:59:32 -0400997 .open = msm_open,
Daniel Vetter94df1452017-03-08 15:12:46 +0100998 .postclose = msm_postclose,
Noralf Trønnes4ccbc6e2017-12-05 19:24:59 +0100999 .lastclose = drm_fb_helper_lastclose,
Rob Clarkc8afe682013-06-26 12:44:06 -04001000 .irq_handler = msm_irq,
1001 .irq_preinstall = msm_irq_preinstall,
1002 .irq_postinstall = msm_irq_postinstall,
1003 .irq_uninstall = msm_irq_uninstall,
Kristian H. Kristensen48e7f182019-03-20 10:09:08 -07001004 .gem_free_object_unlocked = msm_gem_free_object,
Rob Clarkc8afe682013-06-26 12:44:06 -04001005 .gem_vm_ops = &vm_ops,
1006 .dumb_create = msm_gem_dumb_create,
1007 .dumb_map_offset = msm_gem_dumb_map_offset,
Rob Clark05b84912013-09-28 11:28:35 -04001008 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1009 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
Rob Clark05b84912013-09-28 11:28:35 -04001010 .gem_prime_pin = msm_gem_prime_pin,
1011 .gem_prime_unpin = msm_gem_prime_unpin,
1012 .gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
1013 .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
1014 .gem_prime_vmap = msm_gem_prime_vmap,
1015 .gem_prime_vunmap = msm_gem_prime_vunmap,
Daniel Thompson77a147e2014-11-12 11:38:14 +00001016 .gem_prime_mmap = msm_gem_prime_mmap,
Rob Clarkc8afe682013-06-26 12:44:06 -04001017#ifdef CONFIG_DEBUG_FS
1018 .debugfs_init = msm_debugfs_init,
Rob Clarkc8afe682013-06-26 12:44:06 -04001019#endif
Rob Clark7198e6b2013-07-19 12:59:32 -04001020 .ioctls = msm_ioctls,
Jordan Crouse167b6062017-05-08 14:34:59 -06001021 .num_ioctls = ARRAY_SIZE(msm_ioctls),
Rob Clarkc8afe682013-06-26 12:44:06 -04001022 .fops = &fops,
1023 .name = "msm",
1024 .desc = "MSM Snapdragon DRM",
1025 .date = "20130625",
Rob Clarka8d854c2016-06-01 14:02:02 -04001026 .major = MSM_VERSION_MAJOR,
1027 .minor = MSM_VERSION_MINOR,
1028 .patchlevel = MSM_VERSION_PATCHLEVEL,
Rob Clarkc8afe682013-06-26 12:44:06 -04001029};
1030
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301031static int __maybe_unused msm_runtime_suspend(struct device *dev)
Archit Taneja774e39e2017-07-28 16:17:07 +05301032{
1033 struct drm_device *ddev = dev_get_drvdata(dev);
1034 struct msm_drm_private *priv = ddev->dev_private;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001035 struct msm_mdss *mdss = priv->mdss;
Archit Taneja774e39e2017-07-28 16:17:07 +05301036
1037 DBG("");
1038
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001039 if (mdss && mdss->funcs)
1040 return mdss->funcs->disable(mdss);
Archit Taneja774e39e2017-07-28 16:17:07 +05301041
1042 return 0;
1043}
1044
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301045static int __maybe_unused msm_runtime_resume(struct device *dev)
Archit Taneja774e39e2017-07-28 16:17:07 +05301046{
1047 struct drm_device *ddev = dev_get_drvdata(dev);
1048 struct msm_drm_private *priv = ddev->dev_private;
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001049 struct msm_mdss *mdss = priv->mdss;
Archit Taneja774e39e2017-07-28 16:17:07 +05301050
1051 DBG("");
1052
Rajesh Yadavbc3220b2018-06-21 16:06:10 -04001053 if (mdss && mdss->funcs)
1054 return mdss->funcs->enable(mdss);
Archit Taneja774e39e2017-07-28 16:17:07 +05301055
1056 return 0;
1057}
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301058
1059static int __maybe_unused msm_pm_suspend(struct device *dev)
1060{
1061
1062 if (pm_runtime_suspended(dev))
1063 return 0;
1064
1065 return msm_runtime_suspend(dev);
1066}
1067
1068static int __maybe_unused msm_pm_resume(struct device *dev)
1069{
1070 if (pm_runtime_suspended(dev))
1071 return 0;
1072
1073 return msm_runtime_resume(dev);
1074}
1075
1076static int __maybe_unused msm_pm_prepare(struct device *dev)
1077{
1078 struct drm_device *ddev = dev_get_drvdata(dev);
1079
1080 return drm_mode_config_helper_suspend(ddev);
1081}
1082
1083static void __maybe_unused msm_pm_complete(struct device *dev)
1084{
1085 struct drm_device *ddev = dev_get_drvdata(dev);
1086
1087 drm_mode_config_helper_resume(ddev);
1088}
Archit Taneja774e39e2017-07-28 16:17:07 +05301089
Rob Clarkc8afe682013-06-26 12:44:06 -04001090static const struct dev_pm_ops msm_pm_ops = {
1091 SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
Archit Taneja774e39e2017-07-28 16:17:07 +05301092 SET_RUNTIME_PM_OPS(msm_runtime_suspend, msm_runtime_resume, NULL)
Kalyan Thotaca8199f2020-06-18 19:31:24 +05301093 .prepare = msm_pm_prepare,
1094 .complete = msm_pm_complete,
Rob Clarkc8afe682013-06-26 12:44:06 -04001095};
1096
1097/*
Rob Clark060530f2014-03-03 14:19:12 -05001098 * Componentized driver support:
1099 */
1100
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301101/*
1102 * NOTE: duplication of the same code as exynos or imx (or probably any other).
1103 * so probably some room for some helpers
Rob Clark060530f2014-03-03 14:19:12 -05001104 */
1105static int compare_of(struct device *dev, void *data)
1106{
1107 return dev->of_node == data;
1108}
Rob Clark41e69772013-12-15 16:23:05 -05001109
Archit Taneja812070e2016-05-19 10:38:39 +05301110/*
1111 * Identify what components need to be added by parsing what remote-endpoints
1112 * our MDP output ports are connected to. In the case of LVDS on MDP4, there
1113 * is no external component that we need to add since LVDS is within MDP4
1114 * itself.
1115 */
1116static int add_components_mdp(struct device *mdp_dev,
1117 struct component_match **matchptr)
1118{
1119 struct device_node *np = mdp_dev->of_node;
1120 struct device_node *ep_node;
Archit Taneja54011e22016-06-06 13:45:34 +05301121 struct device *master_dev;
1122
1123 /*
1124 * on MDP4 based platforms, the MDP platform device is the component
1125 * master that adds other display interface components to itself.
1126 *
1127 * on MDP5 based platforms, the MDSS platform device is the component
1128 * master that adds MDP5 and other display interface components to
1129 * itself.
1130 */
1131 if (of_device_is_compatible(np, "qcom,mdp4"))
1132 master_dev = mdp_dev;
1133 else
1134 master_dev = mdp_dev->parent;
Archit Taneja812070e2016-05-19 10:38:39 +05301135
1136 for_each_endpoint_of_node(np, ep_node) {
1137 struct device_node *intf;
1138 struct of_endpoint ep;
1139 int ret;
1140
1141 ret = of_graph_parse_endpoint(ep_node, &ep);
1142 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301143 DRM_DEV_ERROR(mdp_dev, "unable to parse port endpoint\n");
Archit Taneja812070e2016-05-19 10:38:39 +05301144 of_node_put(ep_node);
1145 return ret;
1146 }
1147
1148 /*
1149 * The LCDC/LVDS port on MDP4 is a speacial case where the
1150 * remote-endpoint isn't a component that we need to add
1151 */
1152 if (of_device_is_compatible(np, "qcom,mdp4") &&
Archit Tanejad8dd8052016-11-17 12:12:03 +05301153 ep.port == 0)
Archit Taneja812070e2016-05-19 10:38:39 +05301154 continue;
Archit Taneja812070e2016-05-19 10:38:39 +05301155
1156 /*
1157 * It's okay if some of the ports don't have a remote endpoint
1158 * specified. It just means that the port isn't connected to
1159 * any external interface.
1160 */
1161 intf = of_graph_get_remote_port_parent(ep_node);
Archit Tanejad8dd8052016-11-17 12:12:03 +05301162 if (!intf)
Archit Taneja812070e2016-05-19 10:38:39 +05301163 continue;
Archit Taneja812070e2016-05-19 10:38:39 +05301164
Douglas Andersond1d9d0e2018-12-04 10:04:41 -08001165 if (of_device_is_available(intf))
1166 drm_of_component_match_add(master_dev, matchptr,
1167 compare_of, intf);
1168
Archit Taneja812070e2016-05-19 10:38:39 +05301169 of_node_put(intf);
Archit Taneja812070e2016-05-19 10:38:39 +05301170 }
1171
1172 return 0;
1173}
1174
Archit Taneja54011e22016-06-06 13:45:34 +05301175static int compare_name_mdp(struct device *dev, void *data)
1176{
1177 return (strstr(dev_name(dev), "mdp") != NULL);
1178}
1179
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301180static int add_display_components(struct device *dev,
1181 struct component_match **matchptr)
1182{
Archit Taneja54011e22016-06-06 13:45:34 +05301183 struct device *mdp_dev;
1184 int ret;
1185
1186 /*
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001187 * MDP5/DPU based devices don't have a flat hierarchy. There is a top
1188 * level parent: MDSS, and children: MDP5/DPU, DSI, HDMI, eDP etc.
1189 * Populate the children devices, find the MDP5/DPU node, and then add
1190 * the interfaces to our components list.
Archit Taneja54011e22016-06-06 13:45:34 +05301191 */
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001192 if (of_device_is_compatible(dev->of_node, "qcom,mdss") ||
Kalyan Thota7bdc0c42019-11-25 17:29:27 +05301193 of_device_is_compatible(dev->of_node, "qcom,sdm845-mdss") ||
1194 of_device_is_compatible(dev->of_node, "qcom,sc7180-mdss")) {
Archit Taneja54011e22016-06-06 13:45:34 +05301195 ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
1196 if (ret) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301197 DRM_DEV_ERROR(dev, "failed to populate children devices\n");
Archit Taneja54011e22016-06-06 13:45:34 +05301198 return ret;
1199 }
1200
1201 mdp_dev = device_find_child(dev, NULL, compare_name_mdp);
1202 if (!mdp_dev) {
Mamta Shukla6a41da12018-10-20 23:19:26 +05301203 DRM_DEV_ERROR(dev, "failed to find MDSS MDP node\n");
Archit Taneja54011e22016-06-06 13:45:34 +05301204 of_platform_depopulate(dev);
1205 return -ENODEV;
1206 }
1207
1208 put_device(mdp_dev);
1209
1210 /* add the MDP component itself */
Russell King97ac0e42016-10-19 11:28:27 +01001211 drm_of_component_match_add(dev, matchptr, compare_of,
1212 mdp_dev->of_node);
Archit Taneja54011e22016-06-06 13:45:34 +05301213 } else {
1214 /* MDP4 */
1215 mdp_dev = dev;
1216 }
1217
1218 ret = add_components_mdp(mdp_dev, matchptr);
1219 if (ret)
1220 of_platform_depopulate(dev);
1221
1222 return ret;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301223}
1224
Archit Tanejadc3ea262016-05-19 13:33:52 +05301225/*
1226 * We don't know what's the best binding to link the gpu with the drm device.
1227 * Fow now, we just hunt for all the possible gpus that we support, and add them
1228 * as components.
1229 */
1230static const struct of_device_id msm_gpu_match[] = {
Rob Clark1db7afa2017-01-30 11:02:27 -05001231 { .compatible = "qcom,adreno" },
Archit Tanejadc3ea262016-05-19 13:33:52 +05301232 { .compatible = "qcom,adreno-3xx" },
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001233 { .compatible = "amd,imageon" },
Archit Tanejadc3ea262016-05-19 13:33:52 +05301234 { .compatible = "qcom,kgsl-3d0" },
1235 { },
1236};
1237
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301238static int add_gpu_components(struct device *dev,
1239 struct component_match **matchptr)
1240{
Archit Tanejadc3ea262016-05-19 13:33:52 +05301241 struct device_node *np;
1242
1243 np = of_find_matching_node(NULL, msm_gpu_match);
1244 if (!np)
1245 return 0;
1246
Jeffrey Hugo9ca7ad62019-06-26 11:00:15 -07001247 if (of_device_is_available(np))
1248 drm_of_component_match_add(dev, matchptr, compare_of, np);
Archit Tanejadc3ea262016-05-19 13:33:52 +05301249
1250 of_node_put(np);
1251
1252 return 0;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301253}
1254
Russell King84448282014-04-19 11:20:42 +01001255static int msm_drm_bind(struct device *dev)
1256{
Archit Taneja2b669872016-05-02 11:05:54 +05301257 return msm_drm_init(dev, &msm_driver);
Russell King84448282014-04-19 11:20:42 +01001258}
1259
1260static void msm_drm_unbind(struct device *dev)
1261{
Archit Taneja2b669872016-05-02 11:05:54 +05301262 msm_drm_uninit(dev);
Russell King84448282014-04-19 11:20:42 +01001263}
1264
1265static const struct component_master_ops msm_drm_ops = {
1266 .bind = msm_drm_bind,
1267 .unbind = msm_drm_unbind,
1268};
1269
1270/*
1271 * Platform driver:
1272 */
1273
1274static int msm_pdev_probe(struct platform_device *pdev)
1275{
1276 struct component_match *match = NULL;
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301277 int ret;
Archit Tanejae9fbdaf2015-11-18 12:15:14 +05301278
Jonathan Mareke6f6d632018-12-04 10:16:58 -05001279 if (get_mdp_ver(pdev)) {
1280 ret = add_display_components(&pdev->dev, &match);
1281 if (ret)
1282 return ret;
1283 }
Archit Taneja7d526fcf2016-05-19 10:33:57 +05301284
1285 ret = add_gpu_components(&pdev->dev, &match);
1286 if (ret)
Sean Paul4368a152019-06-17 16:12:51 -04001287 goto fail;
Rob Clark060530f2014-03-03 14:19:12 -05001288
Rob Clarkc83ea572016-11-07 13:31:30 -05001289 /* on all devices that I am aware of, iommu's which can map
1290 * any address the cpu can see are used:
1291 */
1292 ret = dma_set_mask_and_coherent(&pdev->dev, ~0);
1293 if (ret)
Sean Paul4368a152019-06-17 16:12:51 -04001294 goto fail;
Rob Clarkc83ea572016-11-07 13:31:30 -05001295
Sean Paul4368a152019-06-17 16:12:51 -04001296 ret = component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
1297 if (ret)
1298 goto fail;
1299
1300 return 0;
1301
1302fail:
1303 of_platform_depopulate(&pdev->dev);
1304 return ret;
Rob Clarkc8afe682013-06-26 12:44:06 -04001305}
1306
1307static int msm_pdev_remove(struct platform_device *pdev)
1308{
Rob Clark060530f2014-03-03 14:19:12 -05001309 component_master_del(&pdev->dev, &msm_drm_ops);
Archit Taneja54011e22016-06-06 13:45:34 +05301310 of_platform_depopulate(&pdev->dev);
Rob Clarkc8afe682013-06-26 12:44:06 -04001311
1312 return 0;
1313}
1314
Krishna Manikandan9d5cbf52020-06-01 16:33:22 +05301315static void msm_pdev_shutdown(struct platform_device *pdev)
1316{
1317 struct drm_device *drm = platform_get_drvdata(pdev);
1318
1319 drm_atomic_helper_shutdown(drm);
1320}
1321
Rob Clark06c0dd92013-11-30 17:51:47 -05001322static const struct of_device_id dt_match[] = {
Jeykumar Sankaranaaded2e2018-06-27 14:26:24 -04001323 { .compatible = "qcom,mdp4", .data = (void *)KMS_MDP4 },
1324 { .compatible = "qcom,mdss", .data = (void *)KMS_MDP5 },
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001325 { .compatible = "qcom,sdm845-mdss", .data = (void *)KMS_DPU },
Kalyan Thota7bdc0c42019-11-25 17:29:27 +05301326 { .compatible = "qcom,sc7180-mdss", .data = (void *)KMS_DPU },
Rob Clark06c0dd92013-11-30 17:51:47 -05001327 {}
1328};
1329MODULE_DEVICE_TABLE(of, dt_match);
1330
Rob Clarkc8afe682013-06-26 12:44:06 -04001331static struct platform_driver msm_platform_driver = {
1332 .probe = msm_pdev_probe,
1333 .remove = msm_pdev_remove,
Krishna Manikandan9d5cbf52020-06-01 16:33:22 +05301334 .shutdown = msm_pdev_shutdown,
Rob Clarkc8afe682013-06-26 12:44:06 -04001335 .driver = {
Rob Clarkc8afe682013-06-26 12:44:06 -04001336 .name = "msm",
Rob Clark06c0dd92013-11-30 17:51:47 -05001337 .of_match_table = dt_match,
Rob Clarkc8afe682013-06-26 12:44:06 -04001338 .pm = &msm_pm_ops,
1339 },
Rob Clarkc8afe682013-06-26 12:44:06 -04001340};
1341
1342static int __init msm_drm_register(void)
1343{
Rob Clarkba4dd712017-07-06 16:33:44 -04001344 if (!modeset)
1345 return -EINVAL;
1346
Rob Clarkc8afe682013-06-26 12:44:06 -04001347 DBG("init");
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301348 msm_mdp_register();
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001349 msm_dpu_register();
Hai Lid5af49c2015-03-26 19:25:17 -04001350 msm_dsi_register();
Hai Li00453982014-12-12 14:41:17 -05001351 msm_edp_register();
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001352 msm_hdmi_register();
Chandan Uddarajuc943b492020-08-27 14:16:55 -07001353 msm_dp_register();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001354 adreno_register();
Rob Clarkc8afe682013-06-26 12:44:06 -04001355 return platform_driver_register(&msm_platform_driver);
1356}
1357
1358static void __exit msm_drm_unregister(void)
1359{
1360 DBG("fini");
1361 platform_driver_unregister(&msm_platform_driver);
Chandan Uddarajuc943b492020-08-27 14:16:55 -07001362 msm_dp_unregister();
Arnd Bergmannfcda50c2016-02-22 22:08:35 +01001363 msm_hdmi_unregister();
Rob Clarkbfd28b12014-09-05 13:06:37 -04001364 adreno_unregister();
Hai Li00453982014-12-12 14:41:17 -05001365 msm_edp_unregister();
Hai Lid5af49c2015-03-26 19:25:17 -04001366 msm_dsi_unregister();
Archit Taneja1dd0a0b2016-05-30 16:36:50 +05301367 msm_mdp_unregister();
Jeykumar Sankaran25fdd592018-06-27 15:26:09 -04001368 msm_dpu_unregister();
Rob Clarkc8afe682013-06-26 12:44:06 -04001369}
1370
1371module_init(msm_drm_register);
1372module_exit(msm_drm_unregister);
1373
1374MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1375MODULE_DESCRIPTION("MSM DRM Driver");
1376MODULE_LICENSE("GPL");