blob: 4d0087f94ee543b52c291add95b15c00b1e68dc6 [file] [log] [blame]
Paul Gortmaker69c60c82011-05-26 12:22:53 -04001#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07002#include <linux/bitops.h>
Stephen Rothwell5cdd1742011-08-10 11:49:56 +10003#include <linux/elf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07004#include <linux/mm.h>
Yinghai Lu8d71a2e2008-09-07 17:58:53 -07005
Alan Cox8bdbd962009-07-04 00:35:45 +01006#include <linux/io.h>
Borislav Petkovc98fdea2012-02-07 13:08:52 +01007#include <linux/sched.h>
Hector Marco-Gisbert4e26d11f2015-03-27 12:38:21 +01008#include <linux/random.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <asm/processor.h>
Andi Kleend3f7eae2007-08-10 22:31:07 +020010#include <asm/apic.h>
Yinghai Lu1f442d72009-03-07 23:46:26 -080011#include <asm/cpu.h>
Borislav Petkov26bfa5f2014-06-24 13:25:04 +020012#include <asm/smp.h>
Andreas Herrmann42937e82009-06-08 15:55:09 +020013#include <asm/pci-direct.h>
Huang Ruib466bdb2015-08-10 12:19:54 +020014#include <asm/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
Yinghai Lu8d71a2e2008-09-07 17:58:53 -070016#ifdef CONFIG_X86_64
Yinghai Lu8d71a2e2008-09-07 17:58:53 -070017# include <asm/mmconfig.h>
18# include <asm/cacheflush.h>
19#endif
20
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include "cpu.h"
22
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +020023/*
24 * nodes_per_socket: Stores the number of nodes per socket.
25 * Refer to Fam15h Models 00-0fh BKDG - CPUID Fn8000_001E_ECX
26 * Node Identifiers[10:8]
27 */
28static u32 nodes_per_socket = 1;
29
Borislav Petkov2c929ce2012-06-01 16:52:38 +020030static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
31{
Borislav Petkov2c929ce2012-06-01 16:52:38 +020032 u32 gprs[8] = { 0 };
33 int err;
34
Borislav Petkov682469a2013-04-08 17:57:45 +020035 WARN_ONCE((boot_cpu_data.x86 != 0xf),
36 "%s should only be used on K8!\n", __func__);
Borislav Petkov2c929ce2012-06-01 16:52:38 +020037
38 gprs[1] = msr;
39 gprs[7] = 0x9c5a203a;
40
41 err = rdmsr_safe_regs(gprs);
42
43 *p = gprs[0] | ((u64)gprs[2] << 32);
44
45 return err;
46}
47
48static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
49{
Borislav Petkov2c929ce2012-06-01 16:52:38 +020050 u32 gprs[8] = { 0 };
51
Borislav Petkov682469a2013-04-08 17:57:45 +020052 WARN_ONCE((boot_cpu_data.x86 != 0xf),
53 "%s should only be used on K8!\n", __func__);
Borislav Petkov2c929ce2012-06-01 16:52:38 +020054
55 gprs[0] = (u32)val;
56 gprs[1] = msr;
57 gprs[2] = val >> 32;
58 gprs[7] = 0x9c5a203a;
59
60 return wrmsr_safe_regs(gprs);
61}
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063/*
64 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
65 * misexecution of code under Linux. Owners of such processors should
66 * contact AMD for precise details and a CPU swap.
67 *
68 * See http://www.multimania.com/poulot/k6bug.html
Andreas Herrmannd7de8642012-04-11 17:12:38 +020069 * and section 2.6.2 of "AMD-K6 Processor Revision Guide - Model 6"
70 * (Publication # 21266 Issue Date: August 1998)
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 *
72 * The following test is erm.. interesting. AMD neglected to up
73 * the chip setting when fixing the bug but they also tweaked some
74 * performance at the same time..
75 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010076
Andi Kleen277d5b42013-08-05 15:02:43 -070077extern __visible void vide(void);
Josh Poimboeufde642fa2016-01-21 16:49:14 -060078__asm__(".globl vide\n"
79 ".type vide, @function\n"
80 ".align 4\n"
81 "vide: ret\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Paul Gortmaker148f9bb2013-06-18 18:23:59 -040083static void init_amd_k5(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -070084{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +020085#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -070086/*
87 * General Systems BIOSen alias the cpu frequency registers
Adam Buchbinder6a6256f2016-02-23 15:34:30 -080088 * of the Elan at 0x000df000. Unfortunately, one of the Linux
Yinghai Lu11fdd252008-09-07 17:58:50 -070089 * drivers subsequently pokes it, and changes the CPU speed.
90 * Workaround : Remove the unneeded alias.
91 */
92#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
93#define CBAR_ENB (0x80000000)
94#define CBAR_KEY (0X000000CB)
95 if (c->x86_model == 9 || c->x86_model == 10) {
Alan Cox8bdbd962009-07-04 00:35:45 +010096 if (inl(CBAR) & CBAR_ENB)
97 outl(0 | CBAR_KEY, CBAR);
Yinghai Lu11fdd252008-09-07 17:58:50 -070098 }
Borislav Petkov26bfa5f2014-06-24 13:25:04 +020099#endif
Yinghai Lu11fdd252008-09-07 17:58:50 -0700100}
101
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400102static void init_amd_k6(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700103{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200104#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -0700105 u32 l, h;
Jiang Liu46a84132013-07-03 15:04:19 -0700106 int mbytes = get_num_physpages() >> (20-PAGE_SHIFT);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700107
108 if (c->x86_model < 6) {
109 /* Based on AMD doc 20734R - June 2000 */
110 if (c->x86_model == 0) {
111 clear_cpu_cap(c, X86_FEATURE_APIC);
112 set_cpu_cap(c, X86_FEATURE_PGE);
113 }
114 return;
115 }
116
117 if (c->x86_model == 6 && c->x86_mask == 1) {
118 const int K6_BUG_LOOP = 1000000;
119 int n;
120 void (*f_vide)(void);
Andy Lutomirski37963662015-06-25 18:44:01 +0200121 u64 d, d2;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700122
Chen Yucong1b74dde2016-02-02 11:45:02 +0800123 pr_info("AMD K6 stepping B detected - ");
Yinghai Lu11fdd252008-09-07 17:58:50 -0700124
125 /*
126 * It looks like AMD fixed the 2.6.2 bug and improved indirect
127 * calls at the same time.
128 */
129
130 n = K6_BUG_LOOP;
131 f_vide = vide;
Andy Lutomirski4ea16362015-06-25 18:44:07 +0200132 d = rdtsc();
Yinghai Lu11fdd252008-09-07 17:58:50 -0700133 while (n--)
134 f_vide();
Andy Lutomirski4ea16362015-06-25 18:44:07 +0200135 d2 = rdtsc();
Yinghai Lu11fdd252008-09-07 17:58:50 -0700136 d = d2-d;
137
138 if (d > 20*K6_BUG_LOOP)
Chen Yucong1b74dde2016-02-02 11:45:02 +0800139 pr_cont("system stability may be impaired when more than 32 MB are used.\n");
Yinghai Lu11fdd252008-09-07 17:58:50 -0700140 else
Chen Yucong1b74dde2016-02-02 11:45:02 +0800141 pr_cont("probably OK (after B9730xxxx).\n");
Yinghai Lu11fdd252008-09-07 17:58:50 -0700142 }
143
144 /* K6 with old style WHCR */
145 if (c->x86_model < 8 ||
146 (c->x86_model == 8 && c->x86_mask < 8)) {
147 /* We can only write allocate on the low 508Mb */
148 if (mbytes > 508)
149 mbytes = 508;
150
151 rdmsr(MSR_K6_WHCR, l, h);
152 if ((l&0x0000FFFF) == 0) {
153 unsigned long flags;
154 l = (1<<0)|((mbytes/4)<<1);
155 local_irq_save(flags);
156 wbinvd();
157 wrmsr(MSR_K6_WHCR, l, h);
158 local_irq_restore(flags);
Chen Yucong1b74dde2016-02-02 11:45:02 +0800159 pr_info("Enabling old style K6 write allocation for %d Mb\n",
Yinghai Lu11fdd252008-09-07 17:58:50 -0700160 mbytes);
161 }
162 return;
163 }
164
165 if ((c->x86_model == 8 && c->x86_mask > 7) ||
166 c->x86_model == 9 || c->x86_model == 13) {
167 /* The more serious chips .. */
168
169 if (mbytes > 4092)
170 mbytes = 4092;
171
172 rdmsr(MSR_K6_WHCR, l, h);
173 if ((l&0xFFFF0000) == 0) {
174 unsigned long flags;
175 l = ((mbytes>>2)<<22)|(1<<16);
176 local_irq_save(flags);
177 wbinvd();
178 wrmsr(MSR_K6_WHCR, l, h);
179 local_irq_restore(flags);
Chen Yucong1b74dde2016-02-02 11:45:02 +0800180 pr_info("Enabling new style K6 write allocation for %d Mb\n",
Yinghai Lu11fdd252008-09-07 17:58:50 -0700181 mbytes);
182 }
183
184 return;
185 }
186
187 if (c->x86_model == 10) {
188 /* AMD Geode LX is model 10 */
189 /* placeholder for any needed mods */
190 return;
191 }
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200192#endif
Yinghai Lu1f442d72009-03-07 23:46:26 -0800193}
194
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400195static void init_amd_k7(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700196{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200197#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -0700198 u32 l, h;
199
200 /*
201 * Bit 15 of Athlon specific MSR 15, needs to be 0
202 * to enable SSE on Palomino/Morgan/Barton CPU's.
203 * If the BIOS didn't enable it already, enable it here.
204 */
205 if (c->x86_model >= 6 && c->x86_model <= 10) {
206 if (!cpu_has(c, X86_FEATURE_XMM)) {
Chen Yucong1b74dde2016-02-02 11:45:02 +0800207 pr_info("Enabling disabled K7/SSE Support.\n");
Borislav Petkov8f86a732014-03-09 18:05:24 +0100208 msr_clear_bit(MSR_K7_HWCR, 15);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700209 set_cpu_cap(c, X86_FEATURE_XMM);
210 }
211 }
212
213 /*
214 * It's been determined by AMD that Athlons since model 8 stepping 1
215 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
216 * As per AMD technical note 27212 0.2
217 */
218 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
219 rdmsr(MSR_K7_CLK_CTL, l, h);
220 if ((l & 0xfff00000) != 0x20000000) {
Chen Yucong1b74dde2016-02-02 11:45:02 +0800221 pr_info("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n",
222 l, ((l & 0x000fffff)|0x20000000));
Yinghai Lu11fdd252008-09-07 17:58:50 -0700223 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
224 }
225 }
226
227 set_cpu_cap(c, X86_FEATURE_K7);
Yinghai Lu1f442d72009-03-07 23:46:26 -0800228
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200229 /* calling is from identify_secondary_cpu() ? */
230 if (!c->cpu_index)
231 return;
232
233 /*
234 * Certain Athlons might work (for various values of 'work') in SMP
235 * but they are not certified as MP capable.
236 */
237 /* Athlon 660/661 is valid. */
238 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
239 (c->x86_mask == 1)))
240 return;
241
242 /* Duron 670 is valid */
243 if ((c->x86_model == 7) && (c->x86_mask == 0))
244 return;
245
246 /*
247 * Athlon 662, Duron 671, and Athlon >model 7 have capability
248 * bit. It's worth noting that the A5 stepping (662) of some
249 * Athlon XP's have the MP bit set.
250 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
251 * more.
252 */
253 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
254 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
255 (c->x86_model > 7))
256 if (cpu_has(c, X86_FEATURE_MP))
257 return;
258
259 /* If we get here, not a certified SMP capable AMD system. */
260
261 /*
262 * Don't taint if we are running SMP kernel on a single non-MP
263 * approved Athlon
264 */
265 WARN_ONCE(1, "WARNING: This combination of AMD"
266 " processors is not suitable for SMP.\n");
267 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_NOW_UNRELIABLE);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700268#endif
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200269}
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700270
Tejun Heo645a7912011-01-23 14:37:40 +0100271#ifdef CONFIG_NUMA
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100272/*
273 * To workaround broken NUMA config. Read the comment in
274 * srat_detect_node().
275 */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400276static int nearby_node(int apicid)
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700277{
278 int i, node;
279
280 for (i = apicid - 1; i >= 0; i--) {
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100281 node = __apicid_to_node[i];
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700282 if (node != NUMA_NO_NODE && node_online(node))
283 return node;
284 }
285 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100286 node = __apicid_to_node[i];
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700287 if (node != NUMA_NO_NODE && node_online(node))
288 return node;
289 }
290 return first_node(node_online_map); /* Shouldn't happen */
291}
292#endif
Yinghai Lu11fdd252008-09-07 17:58:50 -0700293
294/*
Andreas Herrmann23588c32010-09-30 14:36:28 +0200295 * Fixup core topology information for
296 * (1) AMD multi-node processors
297 * Assumption: Number of cores in each internal node is the same.
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200298 * (2) AMD processors supporting compute units
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200299 */
Borislav Petkovc8e56d22015-06-04 18:55:25 +0200300#ifdef CONFIG_SMP
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400301static void amd_get_topology(struct cpuinfo_x86 *c)
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200302{
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +0200303 u32 cores_per_cu = 1;
Andreas Herrmann23588c32010-09-30 14:36:28 +0200304 u8 node_id;
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200305 int cpu = smp_processor_id();
306
Andreas Herrmann23588c32010-09-30 14:36:28 +0200307 /* get information required for multi-node processors */
Borislav Petkov362f9242015-12-07 10:39:41 +0100308 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200309 u32 eax, ebx, ecx, edx;
310
311 cpuid(0x8000001e, &eax, &ebx, &ecx, &edx);
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200312 node_id = ecx & 7;
313
314 /* get compute unit information */
Peter Zijlstraee6825c2016-03-25 15:52:34 +0100315 cores_per_cu = smp_num_siblings = ((ebx >> 8) & 3) + 1;
316 c->x86_max_cores /= smp_num_siblings;
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200317 c->compute_unit_id = ebx & 0xff;
Andreas Herrmann23588c32010-09-30 14:36:28 +0200318 } else if (cpu_has(c, X86_FEATURE_NODEID_MSR)) {
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200319 u64 value;
320
Andreas Herrmann23588c32010-09-30 14:36:28 +0200321 rdmsrl(MSR_FAM10H_NODE_ID, value);
Andreas Herrmann23588c32010-09-30 14:36:28 +0200322 node_id = value & 7;
323 } else
Andreas Herrmann9d260eb2009-12-16 15:43:55 +0100324 return;
325
Andreas Herrmann23588c32010-09-30 14:36:28 +0200326 /* fixup multi-node processor information */
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +0200327 if (nodes_per_socket > 1) {
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200328 u32 cores_per_node;
Andreas Herrmannd5185732011-01-24 16:05:40 +0100329 u32 cus_per_node;
Andreas Herrmann6057b4d2010-09-30 14:38:57 +0200330
Andreas Herrmann23588c32010-09-30 14:36:28 +0200331 set_cpu_cap(c, X86_FEATURE_AMD_DCM);
Peter Zijlstraee6825c2016-03-25 15:52:34 +0100332 cus_per_node = c->x86_max_cores / nodes_per_socket;
333 cores_per_node = cus_per_node * cores_per_cu;
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200334
Andreas Herrmann23588c32010-09-30 14:36:28 +0200335 /* store NodeID, use llc_shared_map to store sibling info */
336 per_cpu(cpu_llc_id, cpu) = node_id;
Andreas Herrmann9d260eb2009-12-16 15:43:55 +0100337
Borislav Petkov9e815092011-02-14 18:14:51 +0100338 /* core id has to be in the [0 .. cores_per_node - 1] range */
Andreas Herrmannd5185732011-01-24 16:05:40 +0100339 c->cpu_core_id %= cores_per_node;
340 c->compute_unit_id %= cus_per_node;
Andreas Herrmann23588c32010-09-30 14:36:28 +0200341 }
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200342}
343#endif
344
345/*
Michael Opdenackeraa5e5dc2013-09-18 06:00:43 +0200346 * On a AMD dual core setup the lower bits of the APIC id distinguish the cores.
Yinghai Lu11fdd252008-09-07 17:58:50 -0700347 * Assumes number of cores is a power of two.
348 */
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400349static void amd_detect_cmp(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700350{
Borislav Petkovc8e56d22015-06-04 18:55:25 +0200351#ifdef CONFIG_SMP
Yinghai Lu11fdd252008-09-07 17:58:50 -0700352 unsigned bits;
Andreas Herrmann99bd0c02009-06-19 10:59:09 +0200353 int cpu = smp_processor_id();
Aravind Gopalakrishnan3849e912015-11-04 12:49:42 +0100354 unsigned int socket_id, core_complex_id;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700355
356 bits = c->x86_coreid_bits;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700357 /* Low order bits define the core id (index of core in socket) */
358 c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
359 /* Convert the initial APIC ID into the socket ID */
360 c->phys_proc_id = c->initial_apicid >> bits;
Andreas Herrmann99bd0c02009-06-19 10:59:09 +0200361 /* use socket ID also for last level cache */
362 per_cpu(cpu_llc_id, cpu) = c->phys_proc_id;
Andreas Herrmann23588c32010-09-30 14:36:28 +0200363 amd_get_topology(c);
Aravind Gopalakrishnan3849e912015-11-04 12:49:42 +0100364
365 /*
366 * Fix percpu cpu_llc_id here as LLC topology is different
367 * for Fam17h systems.
368 */
369 if (c->x86 != 0x17 || !cpuid_edx(0x80000006))
370 return;
371
372 socket_id = (c->apicid >> bits) - 1;
373 core_complex_id = (c->apicid & ((1 << bits) - 1)) >> 3;
374
375 per_cpu(cpu_llc_id, cpu) = (socket_id << 3) | core_complex_id;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700376#endif
377}
378
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +0800379u16 amd_get_nb_id(int cpu)
Andreas Herrmann6a812692009-09-16 11:33:40 +0200380{
Daniel J Blueman8b84c8d2012-11-27 14:32:10 +0800381 u16 id = 0;
Andreas Herrmann6a812692009-09-16 11:33:40 +0200382#ifdef CONFIG_SMP
383 id = per_cpu(cpu_llc_id, cpu);
384#endif
385 return id;
386}
387EXPORT_SYMBOL_GPL(amd_get_nb_id);
388
Aravind Gopalakrishnancc2749e2015-06-15 10:28:15 +0200389u32 amd_get_nodes_per_socket(void)
390{
391 return nodes_per_socket;
392}
393EXPORT_SYMBOL_GPL(amd_get_nodes_per_socket);
394
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400395static void srat_detect_node(struct cpuinfo_x86 *c)
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700396{
Tejun Heo645a7912011-01-23 14:37:40 +0100397#ifdef CONFIG_NUMA
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700398 int cpu = smp_processor_id();
399 int node;
Yinghai Lu0d96b9f2009-08-29 13:17:14 -0700400 unsigned apicid = c->apicid;
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700401
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100402 node = numa_cpu_node(cpu);
403 if (node == NUMA_NO_NODE)
404 node = per_cpu(cpu_llc_id, cpu);
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200405
Daniel J Blueman64be4c12011-12-05 16:20:37 +0800406 /*
Andreas Herrmann68894632012-04-02 18:06:48 +0200407 * On multi-fabric platform (e.g. Numascale NumaChip) a
408 * platform-specific handler needs to be called to fixup some
409 * IDs of the CPU.
Daniel J Blueman64be4c12011-12-05 16:20:37 +0800410 */
Andreas Herrmann68894632012-04-02 18:06:48 +0200411 if (x86_cpuinit.fixup_cpu_id)
Daniel J Blueman64be4c12011-12-05 16:20:37 +0800412 x86_cpuinit.fixup_cpu_id(c, node);
413
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700414 if (!node_online(node)) {
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100415 /*
416 * Two possibilities here:
417 *
418 * - The CPU is missing memory and no node was created. In
419 * that case try picking one from a nearby CPU.
420 *
421 * - The APIC IDs differ from the HyperTransport node IDs
422 * which the K8 northbridge parsing fills in. Assume
423 * they are all increased by a constant offset, but in
424 * the same order as the HT nodeids. If that doesn't
425 * result in a usable node fall back to the path for the
426 * previous case.
427 *
428 * This workaround operates directly on the mapping between
429 * APIC ID and NUMA node, assuming certain relationship
430 * between APIC ID, HT node ID and NUMA topology. As going
431 * through CPU mapping may alter the outcome, directly
432 * access __apicid_to_node[].
433 */
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700434 int ht_nodeid = c->initial_apicid;
435
Dan Carpenter7030a7e2016-01-13 15:39:40 +0300436 if (__apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100437 node = __apicid_to_node[ht_nodeid];
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700438 /* Pick a nearby node */
439 if (!node_online(node))
440 node = nearby_node(apicid);
441 }
442 numa_set_node(cpu, node);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700443#endif
444}
445
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400446static void early_init_amd_mc(struct cpuinfo_x86 *c)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700447{
Borislav Petkovc8e56d22015-06-04 18:55:25 +0200448#ifdef CONFIG_SMP
Yinghai Lu11fdd252008-09-07 17:58:50 -0700449 unsigned bits, ecx;
450
451 /* Multi core CPU? */
452 if (c->extended_cpuid_level < 0x80000008)
453 return;
454
455 ecx = cpuid_ecx(0x80000008);
456
457 c->x86_max_cores = (ecx & 0xff) + 1;
458
459 /* CPU telling us the core id bits shift? */
460 bits = (ecx >> 12) & 0xF;
461
462 /* Otherwise recompute */
463 if (bits == 0) {
464 while ((1 << bits) < c->x86_max_cores)
465 bits++;
466 }
467
468 c->x86_coreid_bits = bits;
469#endif
470}
471
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400472static void bsp_init_amd(struct cpuinfo_x86 *c)
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200473{
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200474
475#ifdef CONFIG_X86_64
476 if (c->x86 >= 0xf) {
477 unsigned long long tseg;
478
479 /*
480 * Split up direct mapping around the TSEG SMM area.
481 * Don't do it for gbpages because there seems very little
482 * benefit in doing so.
483 */
484 if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
485 unsigned long pfn = tseg >> PAGE_SHIFT;
486
Chen Yucong1b74dde2016-02-02 11:45:02 +0800487 pr_debug("tseg: %010llx\n", tseg);
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200488 if (pfn_range_is_mapped(pfn, pfn + 1))
489 set_memory_4k((unsigned long)__va(tseg), 1);
490 }
491 }
492#endif
493
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200494 if (cpu_has(c, X86_FEATURE_CONSTANT_TSC)) {
495
496 if (c->x86 > 0x10 ||
497 (c->x86 == 0x10 && c->x86_model >= 0x2)) {
498 u64 val;
499
500 rdmsrl(MSR_K7_HWCR, val);
501 if (!(val & BIT(24)))
Chen Yucong1b74dde2016-02-02 11:45:02 +0800502 pr_warn(FW_BUG "TSC doesn't count with P0 frequency!\n");
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200503 }
504 }
505
506 if (c->x86 == 0x15) {
507 unsigned long upperbit;
508 u32 cpuid, assoc;
509
510 cpuid = cpuid_edx(0x80000005);
511 assoc = cpuid >> 16 & 0xff;
512 upperbit = ((cpuid >> 24) << 10) / assoc;
513
514 va_align.mask = (upperbit - 1) & PAGE_MASK;
515 va_align.flags = ALIGN_VA_32 | ALIGN_VA_64;
Hector Marco-Gisbert4e26d11f2015-03-27 12:38:21 +0100516
517 /* A random value per boot for bit slice [12:upper_bit) */
518 va_align.bits = get_random_int() & va_align.mask;
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200519 }
Huang Ruib466bdb2015-08-10 12:19:54 +0200520
521 if (cpu_has(c, X86_FEATURE_MWAITX))
522 use_mwaitx_delay();
Huang Rui8dfeae02016-01-14 10:50:04 +0800523
524 if (boot_cpu_has(X86_FEATURE_TOPOEXT)) {
525 u32 ecx;
526
527 ecx = cpuid_ecx(0x8000001e);
528 nodes_per_socket = ((ecx >> 8) & 7) + 1;
529 } else if (boot_cpu_has(X86_FEATURE_NODEID_MSR)) {
530 u64 value;
531
532 rdmsrl(MSR_FAM10H_NODE_ID, value);
533 nodes_per_socket = ((value >> 3) & 7) + 1;
534 }
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200535}
536
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400537static void early_init_amd(struct cpuinfo_x86 *c)
Andi Kleen2b16a232008-01-30 13:32:40 +0100538{
Yinghai Lu11fdd252008-09-07 17:58:50 -0700539 early_init_amd_mc(c);
540
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800541 /*
542 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
543 * with P/T states and does not stop in deep C-states
544 */
545 if (c->x86_power & (1 << 8)) {
Yinghai Lue3224232008-09-06 01:52:28 -0700546 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800547 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
Borislav Petkovc98fdea2012-02-07 13:08:52 +0100548 if (!check_tsc_unstable())
Peter Zijlstra35af99e2013-11-28 19:38:42 +0100549 set_sched_clock_stable();
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800550 }
Yinghai Lu5fef55f2008-09-04 21:09:43 +0200551
Huang Rui01fe03f2016-01-14 10:50:06 +0800552 /* Bit 12 of 8000_0007 edx is accumulated power mechanism. */
553 if (c->x86_power & BIT(12))
554 set_cpu_cap(c, X86_FEATURE_ACC_POWER);
555
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700556#ifdef CONFIG_X86_64
557 set_cpu_cap(c, X86_FEATURE_SYSCALL32);
558#else
Yinghai Lu5fef55f2008-09-04 21:09:43 +0200559 /* Set MTRR capability flag if appropriate */
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700560 if (c->x86 == 5)
561 if (c->x86_model == 13 || c->x86_model == 9 ||
562 (c->x86_model == 8 && c->x86_mask >= 8))
563 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
564#endif
Andreas Herrmann42937e82009-06-08 15:55:09 +0200565#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_PCI)
Aravind Gopalakrishnanb9d16a22015-04-27 10:25:51 -0500566 /*
567 * ApicID can always be treated as an 8-bit value for AMD APIC versions
568 * >= 0x10, but even old K8s came out of reset with version 0x10. So, we
569 * can safely set X86_FEATURE_EXTD_APICID unconditionally for families
570 * after 16h.
571 */
572 if (cpu_has_apic && c->x86 > 0x16) {
573 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
574 } else if (cpu_has_apic && c->x86 >= 0xf) {
575 /* check CPU config space for extended APIC ID */
Andreas Herrmann42937e82009-06-08 15:55:09 +0200576 unsigned int val;
577 val = read_pci_config(0, 24, 0, 0x68);
578 if ((val & ((1 << 17) | (1 << 18))) == ((1 << 17) | (1 << 18)))
579 set_cpu_cap(c, X86_FEATURE_EXTD_APICID);
580 }
581#endif
Borislav Petkov3b564962014-01-15 00:07:11 +0100582
Paolo Bonzinic1118b32014-09-22 13:17:48 +0200583 /*
584 * This is only needed to tell the kernel whether to use VMCALL
585 * and VMMCALL. VMMCALL is never executed except under virt, so
586 * we can set it unconditionally.
587 */
588 set_cpu_cap(c, X86_FEATURE_VMMCALL);
589
Borislav Petkov3b564962014-01-15 00:07:11 +0100590 /* F16h erratum 793, CVE-2013-6885 */
Borislav Petkov8f86a732014-03-09 18:05:24 +0100591 if (c->x86 == 0x16 && c->x86_model <= 0xf)
592 msr_set_bit(MSR_AMD64_LS_CFG, 15);
Andi Kleen2b16a232008-01-30 13:32:40 +0100593}
594
Borislav Petkove6ee94d2013-03-20 15:07:27 +0100595static const int amd_erratum_383[];
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100596static const int amd_erratum_400[];
Torsten Kaiser8c6b79b2013-07-23 19:40:49 +0200597static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum);
Borislav Petkove6ee94d2013-03-20 15:07:27 +0100598
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200599static void init_amd_k8(struct cpuinfo_x86 *c)
600{
601 u32 level;
602 u64 value;
603
604 /* On C+ stepping K8 rep microcode works well for copy/memset */
605 level = cpuid_eax(1);
606 if ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
607 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
608
609 /*
610 * Some BIOSes incorrectly force this feature, but only K8 revision D
611 * (model = 0x14) and later actually support it.
612 * (AMD Erratum #110, docId: 25759).
613 */
614 if (c->x86_model < 0x14 && cpu_has(c, X86_FEATURE_LAHF_LM)) {
615 clear_cpu_cap(c, X86_FEATURE_LAHF_LM);
616 if (!rdmsrl_amd_safe(0xc001100d, &value)) {
617 value &= ~BIT_64(32);
618 wrmsrl_amd_safe(0xc001100d, value);
619 }
620 }
621
622 if (!c->x86_model_id[0])
623 strcpy(c->x86_model_id, "Hammer");
Borislav Petkov6f9b63a2014-07-29 17:41:23 +0200624
625#ifdef CONFIG_SMP
626 /*
627 * Disable TLB flush filter by setting HWCR.FFDIS on K8
628 * bit 6 of msr C001_0015
629 *
630 * Errata 63 for SH-B3 steppings
631 * Errata 122 for all steppings (F+ have it disabled by default)
632 */
633 msr_set_bit(MSR_K7_HWCR, 6);
634#endif
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200635}
636
637static void init_amd_gh(struct cpuinfo_x86 *c)
638{
639#ifdef CONFIG_X86_64
640 /* do this for boot cpu */
641 if (c == &boot_cpu_data)
642 check_enable_amd_mmconf_dmi();
643
644 fam10h_check_enable_mmcfg();
645#endif
646
647 /*
648 * Disable GART TLB Walk Errors on Fam10h. We do this here because this
649 * is always needed when GART is enabled, even in a kernel which has no
650 * MCE support built in. BIOS should disable GartTlbWlk Errors already.
651 * If it doesn't, we do it here as suggested by the BKDG.
652 *
653 * Fixes: https://bugzilla.kernel.org/show_bug.cgi?id=33012
654 */
655 msr_set_bit(MSR_AMD64_MCx_MASK(4), 10);
656
657 /*
658 * On family 10h BIOS may not have properly enabled WC+ support, causing
659 * it to be converted to CD memtype. This may result in performance
660 * degradation for certain nested-paging guests. Prevent this conversion
661 * by clearing bit 24 in MSR_AMD64_BU_CFG2.
662 *
663 * NOTE: we want to use the _safe accessors so as not to #GP kvm
664 * guests on older kvm hosts.
665 */
666 msr_clear_bit(MSR_AMD64_BU_CFG2, 24);
667
668 if (cpu_has_amd_erratum(c, amd_erratum_383))
669 set_cpu_bug(c, X86_BUG_AMD_TLB_MMATCH);
670}
671
672static void init_amd_bd(struct cpuinfo_x86 *c)
673{
674 u64 value;
675
676 /* re-enable TopologyExtensions if switched off by BIOS */
677 if ((c->x86_model >= 0x10) && (c->x86_model <= 0x1f) &&
678 !cpu_has(c, X86_FEATURE_TOPOEXT)) {
679
680 if (msr_set_bit(0xc0011005, 54) > 0) {
681 rdmsrl(0xc0011005, value);
682 if (value & BIT_64(54)) {
683 set_cpu_cap(c, X86_FEATURE_TOPOEXT);
684 pr_info(FW_INFO "CPU: Re-enabling disabled Topology Extensions Support.\n");
685 }
686 }
687 }
688
689 /*
690 * The way access filter has a performance penalty on some workloads.
691 * Disable it on the affected CPUs.
692 */
693 if ((c->x86_model >= 0x02) && (c->x86_model < 0x20)) {
Borislav Petkovae8b7872015-11-23 11:12:23 +0100694 if (!rdmsrl_safe(MSR_F15H_IC_CFG, &value) && !(value & 0x1E)) {
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200695 value |= 0x1E;
Borislav Petkovae8b7872015-11-23 11:12:23 +0100696 wrmsrl_safe(MSR_F15H_IC_CFG, value);
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200697 }
698 }
699}
700
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400701static void init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702{
Linus Torvalds8e8da022011-12-04 11:57:09 -0800703 u32 dummy;
Andi Kleen7d318d72005-09-29 22:05:55 +0200704
Andi Kleen2b16a232008-01-30 13:32:40 +0100705 early_init_amd(c);
706
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 /*
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100708 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
Ingo Molnar16282a82008-02-26 08:49:57 +0100709 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100710 */
Ingo Molnar16282a82008-02-26 08:49:57 +0100711 clear_cpu_cap(c, 0*32+31);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100712
Borislav Petkov12d8a962010-06-02 20:29:21 +0200713 if (c->x86 >= 0x10)
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700714 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
Yinghai Lu0d96b9f2009-08-29 13:17:14 -0700715
716 /* get apicid instead of initial apic id from cpuid */
717 c->apicid = hard_smp_processor_id();
Andi Kleen3556ddf2007-04-02 12:14:12 +0200718
Andi Kleenc12ceb72007-05-21 14:31:47 +0200719 /* K6s reports MCEs but don't actually have all the MSRs */
720 if (c->x86 < 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100721 clear_cpu_cap(c, X86_FEATURE_MCE);
Borislav Petkov26bfa5f2014-06-24 13:25:04 +0200722
723 switch (c->x86) {
724 case 4: init_amd_k5(c); break;
725 case 5: init_amd_k6(c); break;
726 case 6: init_amd_k7(c); break;
727 case 0xf: init_amd_k8(c); break;
728 case 0x10: init_amd_gh(c); break;
729 case 0x15: init_amd_bd(c); break;
730 }
Andi Kleende421862008-01-30 13:32:37 +0100731
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700732 /* Enable workaround for FXSAVE leak */
Yinghai Lu11fdd252008-09-07 17:58:50 -0700733 if (c->x86 >= 6)
Borislav Petkov9b13a932014-06-18 00:06:23 +0200734 set_cpu_bug(c, X86_BUG_FXSAVE_LEAK);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700735
Borislav Petkov27c13ec2009-11-21 14:01:45 +0100736 cpu_detect_cache_sizes(c);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700737
738 /* Multi core CPU? */
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700739 if (c->extended_cpuid_level >= 0x80000008) {
Yinghai Lu11fdd252008-09-07 17:58:50 -0700740 amd_detect_cmp(c);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700741 srat_detect_node(c);
742 }
Yinghai Lu11fdd252008-09-07 17:58:50 -0700743
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700744#ifdef CONFIG_X86_32
Yinghai Lu11fdd252008-09-07 17:58:50 -0700745 detect_ht(c);
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700746#endif
Yinghai Lu11fdd252008-09-07 17:58:50 -0700747
Andreas Herrmann04a15412012-10-19 10:59:33 +0200748 init_amd_cacheinfo(c);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700749
Borislav Petkov12d8a962010-06-02 20:29:21 +0200750 if (c->x86 >= 0xf)
Yinghai Lu11fdd252008-09-07 17:58:50 -0700751 set_cpu_cap(c, X86_FEATURE_K8);
752
753 if (cpu_has_xmm2) {
754 /* MFENCE stops RDTSC speculation */
Ingo Molnar16282a82008-02-26 08:49:57 +0100755 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
Yinghai Lu11fdd252008-09-07 17:58:50 -0700756 }
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700757
Boris Ostrovskye9cdd342011-05-26 11:19:52 -0400758 /*
759 * Family 0x12 and above processors have APIC timer
760 * running in deep C states.
761 */
762 if (c->x86 > 0x11)
Boris Ostrovskyb87cf802011-03-15 12:13:44 -0400763 set_cpu_cap(c, X86_FEATURE_ARAT);
Joerg Roedel5bbc0972011-04-15 14:47:40 +0200764
Torsten Kaiser8c6b79b2013-07-23 19:40:49 +0200765 if (cpu_has_amd_erratum(c, amd_erratum_400))
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100766 set_cpu_bug(c, X86_BUG_AMD_APIC_C1E);
767
Linus Torvalds8e8da022011-12-04 11:57:09 -0800768 rdmsr_safe(MSR_AMD64_PATCH_LEVEL, &c->microcode, &dummy);
Borislav Petkova930dc42015-01-18 17:48:18 +0100769
770 /* 3DNow or LM implies PREFETCHW */
771 if (!cpu_has(c, X86_FEATURE_3DNOWPREFETCH))
772 if (cpu_has(c, X86_FEATURE_3DNOW) || cpu_has(c, X86_FEATURE_LM))
773 set_cpu_cap(c, X86_FEATURE_3DNOWPREFETCH);
Andy Lutomirski61f01dd2015-04-26 16:47:59 -0700774
775 /* AMD CPUs don't reset SS attributes on SYSRET */
776 set_cpu_bug(c, X86_BUG_SYSRET_SS_ATTRS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777}
778
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700779#ifdef CONFIG_X86_32
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400780static unsigned int amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781{
782 /* AMD errata T13 (order #21922) */
783 if ((c->x86 == 6)) {
Alan Cox8bdbd962009-07-04 00:35:45 +0100784 /* Duron Rev A0 */
785 if (c->x86_model == 3 && c->x86_mask == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 size = 64;
Alan Cox8bdbd962009-07-04 00:35:45 +0100787 /* Tbird rev A1/A2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 if (c->x86_model == 4 &&
Alan Cox8bdbd962009-07-04 00:35:45 +0100789 (c->x86_mask == 0 || c->x86_mask == 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 size = 256;
791 }
792 return size;
793}
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700794#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400796static void cpu_detect_tlb_amd(struct cpuinfo_x86 *c)
Borislav Petkovb46882e2012-08-06 19:00:38 +0200797{
798 u32 ebx, eax, ecx, edx;
799 u16 mask = 0xfff;
800
801 if (c->x86 < 0xf)
802 return;
803
804 if (c->extended_cpuid_level < 0x80000006)
805 return;
806
807 cpuid(0x80000006, &eax, &ebx, &ecx, &edx);
808
809 tlb_lld_4k[ENTRIES] = (ebx >> 16) & mask;
810 tlb_lli_4k[ENTRIES] = ebx & mask;
811
812 /*
813 * K8 doesn't have 2M/4M entries in the L2 TLB so read out the L1 TLB
814 * characteristics from the CPUID function 0x80000005 instead.
815 */
816 if (c->x86 == 0xf) {
817 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
818 mask = 0xff;
819 }
820
821 /* Handle DTLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
Borislav Petkovd1393362014-01-15 12:52:15 +0100822 if (!((eax >> 16) & mask))
823 tlb_lld_2m[ENTRIES] = (cpuid_eax(0x80000005) >> 16) & 0xff;
824 else
Borislav Petkovb46882e2012-08-06 19:00:38 +0200825 tlb_lld_2m[ENTRIES] = (eax >> 16) & mask;
Borislav Petkovb46882e2012-08-06 19:00:38 +0200826
827 /* a 4M entry uses two 2M entries */
828 tlb_lld_4m[ENTRIES] = tlb_lld_2m[ENTRIES] >> 1;
829
830 /* Handle ITLB 2M and 4M sizes, fall back to L1 if L2 is disabled */
831 if (!(eax & mask)) {
832 /* Erratum 658 */
833 if (c->x86 == 0x15 && c->x86_model <= 0x1f) {
834 tlb_lli_2m[ENTRIES] = 1024;
835 } else {
836 cpuid(0x80000005, &eax, &ebx, &ecx, &edx);
837 tlb_lli_2m[ENTRIES] = eax & 0xff;
838 }
839 } else
840 tlb_lli_2m[ENTRIES] = eax & mask;
841
842 tlb_lli_4m[ENTRIES] = tlb_lli_2m[ENTRIES] >> 1;
843}
844
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400845static const struct cpu_dev amd_cpu_dev = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 .c_vendor = "AMD",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100847 .c_ident = { "AuthenticAMD" },
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700848#ifdef CONFIG_X86_32
Jan Beulich09dc68d2013-10-21 09:35:20 +0100849 .legacy_models = {
850 { .family = 4, .model_names =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 {
852 [3] = "486 DX/2",
853 [7] = "486 DX/2-WB",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100854 [8] = "486 DX/4",
855 [9] = "486 DX/4-WB",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 [14] = "Am5x86-WT",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100857 [15] = "Am5x86-WB"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858 }
859 },
860 },
Jan Beulich09dc68d2013-10-21 09:35:20 +0100861 .legacy_cache_size = amd_size_cache,
Yinghai Lu6c62aa42008-09-07 17:58:54 -0700862#endif
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100863 .c_early_init = early_init_amd,
Borislav Petkovb46882e2012-08-06 19:00:38 +0200864 .c_detect_tlb = cpu_detect_tlb_amd,
Borislav Petkov8fa8b032011-08-05 20:04:09 +0200865 .c_bsp_init = bsp_init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 .c_init = init_amd,
Yinghai Lu10a434f2008-09-04 21:09:45 +0200867 .c_x86_vendor = X86_VENDOR_AMD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868};
869
Yinghai Lu10a434f2008-09-04 21:09:45 +0200870cpu_dev_register(amd_cpu_dev);
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200871
872/*
873 * AMD errata checking
874 *
875 * Errata are defined as arrays of ints using the AMD_LEGACY_ERRATUM() or
876 * AMD_OSVW_ERRATUM() macros. The latter is intended for newer errata that
877 * have an OSVW id assigned, which it takes as first argument. Both take a
878 * variable number of family-specific model-stepping ranges created by
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100879 * AMD_MODEL_RANGE().
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200880 *
881 * Example:
882 *
883 * const int amd_erratum_319[] =
884 * AMD_LEGACY_ERRATUM(AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0x4, 0x2),
885 * AMD_MODEL_RANGE(0x10, 0x8, 0x0, 0x8, 0x0),
886 * AMD_MODEL_RANGE(0x10, 0x9, 0x0, 0x9, 0x0));
887 */
888
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100889#define AMD_LEGACY_ERRATUM(...) { -1, __VA_ARGS__, 0 }
890#define AMD_OSVW_ERRATUM(osvw_id, ...) { osvw_id, __VA_ARGS__, 0 }
891#define AMD_MODEL_RANGE(f, m_start, s_start, m_end, s_end) \
892 ((f << 24) | (m_start << 16) | (s_start << 12) | (m_end << 4) | (s_end))
893#define AMD_MODEL_RANGE_FAMILY(range) (((range) >> 24) & 0xff)
894#define AMD_MODEL_RANGE_START(range) (((range) >> 12) & 0xfff)
895#define AMD_MODEL_RANGE_END(range) ((range) & 0xfff)
896
897static const int amd_erratum_400[] =
Borislav Petkov328935e2011-05-17 14:55:18 +0200898 AMD_OSVW_ERRATUM(1, AMD_MODEL_RANGE(0xf, 0x41, 0x2, 0xff, 0xf),
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200899 AMD_MODEL_RANGE(0x10, 0x2, 0x1, 0xff, 0xf));
900
Borislav Petkove6ee94d2013-03-20 15:07:27 +0100901static const int amd_erratum_383[] =
Hans Rosenfeld1be85a62010-07-28 19:09:32 +0200902 AMD_OSVW_ERRATUM(3, AMD_MODEL_RANGE(0x10, 0, 0, 0xff, 0xf));
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200903
Torsten Kaiser8c6b79b2013-07-23 19:40:49 +0200904
905static bool cpu_has_amd_erratum(struct cpuinfo_x86 *cpu, const int *erratum)
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200906{
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200907 int osvw_id = *erratum++;
908 u32 range;
909 u32 ms;
910
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200911 if (osvw_id >= 0 && osvw_id < 65536 &&
912 cpu_has(cpu, X86_FEATURE_OSVW)) {
913 u64 osvw_len;
914
915 rdmsrl(MSR_AMD64_OSVW_ID_LENGTH, osvw_len);
916 if (osvw_id < osvw_len) {
917 u64 osvw_bits;
918
919 rdmsrl(MSR_AMD64_OSVW_STATUS + (osvw_id >> 6),
920 osvw_bits);
921 return osvw_bits & (1ULL << (osvw_id & 0x3f));
922 }
923 }
924
925 /* OSVW unavailable or ID unknown, match family-model-stepping range */
Hans Rosenfeld07a77952010-08-18 16:19:50 +0200926 ms = (cpu->x86_model << 4) | cpu->x86_mask;
Hans Rosenfeldd78d6712010-07-28 19:09:30 +0200927 while ((range = *erratum++))
928 if ((cpu->x86 == AMD_MODEL_RANGE_FAMILY(range)) &&
929 (ms >= AMD_MODEL_RANGE_START(range)) &&
930 (ms <= AMD_MODEL_RANGE_END(range)))
931 return true;
932
933 return false;
934}
Jacob Shind6d55f02014-05-29 17:26:50 +0200935
936void set_dr_addr_mask(unsigned long mask, int dr)
937{
Borislav Petkov362f9242015-12-07 10:39:41 +0100938 if (!boot_cpu_has(X86_FEATURE_BPEXT))
Jacob Shind6d55f02014-05-29 17:26:50 +0200939 return;
940
941 switch (dr) {
942 case 0:
943 wrmsr(MSR_F16H_DR0_ADDR_MASK, mask, 0);
944 break;
945 case 1:
946 case 2:
947 case 3:
948 wrmsr(MSR_F16H_DR1_ADDR_MASK - 1 + dr, mask, 0);
949 break;
950 default:
951 break;
952 }
953}