blob: ea1ab7ca82c4bcc97a69bcc3acea1eef17e58ebd [file] [log] [blame]
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -07001/* SPDX-License-Identifier: GPL-2.0 */
2/* Copyright (c) 2018, Intel Corporation. */
3
4#ifndef _ICE_H_
5#define _ICE_H_
6
7#include <linux/types.h>
8#include <linux/errno.h>
9#include <linux/kernel.h>
10#include <linux/module.h>
Tony Nguyen462acf62019-09-09 06:47:46 -070011#include <linux/firmware.h>
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -070012#include <linux/netdevice.h>
13#include <linux/compiler.h>
Anirudh Venkataramanandc49c772018-03-20 07:58:09 -070014#include <linux/etherdevice.h>
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -070015#include <linux/skbuff.h>
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -070016#include <linux/cpumask.h>
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -070017#include <linux/rtnetlink.h>
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -070018#include <linux/if_vlan.h>
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -070019#include <linux/dma-mapping.h>
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -070020#include <linux/pci.h>
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -070021#include <linux/workqueue.h>
Jacob Kellerd69ea412020-07-23 17:22:03 -070022#include <linux/wait.h>
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -070023#include <linux/aer.h>
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -070024#include <linux/interrupt.h>
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -070025#include <linux/ethtool.h>
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -070026#include <linux/timer.h>
Anirudh Venkataramanan7ec59ee2018-03-20 07:58:06 -070027#include <linux/delay.h>
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -070028#include <linux/bitmap.h>
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -070029#include <linux/log2.h>
Anirudh Venkataramanand76a60b2018-03-20 07:58:15 -070030#include <linux/ip.h>
Anirudh Venkataramanancf909e12018-12-19 10:03:32 -080031#include <linux/sctp.h>
Anirudh Venkataramanand76a60b2018-03-20 07:58:15 -070032#include <linux/ipv6.h>
Maciej Fijalkowskiefc22142019-11-04 09:38:56 -080033#include <linux/pkt_sched.h>
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -070034#include <linux/if_bridge.h>
Paul M Stillwell Jre3710a02019-09-09 06:47:42 -070035#include <linux/ctype.h>
Maciej Fijalkowskiefc22142019-11-04 09:38:56 -080036#include <linux/bpf.h>
Dave Ertmanf9f53012021-05-20 09:37:51 -050037#include <linux/auxiliary_bus.h>
Anirudh Venkataramananddf30f72018-09-19 17:42:55 -070038#include <linux/avf/virtchnl.h>
Brett Creeley28bf2672020-05-11 18:01:46 -070039#include <linux/cpu_rmap.h>
Jacob Kellercdf1f1f2021-03-31 14:16:57 -070040#include <linux/dim.h>
Jacob Keller1adf7ea2020-03-11 18:58:15 -070041#include <net/devlink.h>
Anirudh Venkataramanand76a60b2018-03-20 07:58:15 -070042#include <net/ipv6.h>
Krzysztof Kazimierczak2d4238f2019-11-04 09:38:56 -080043#include <net/xdp_sock.h>
Michal Swiatkowskic7a21902020-11-02 04:37:27 -050044#include <net/xdp_sock_drv.h>
Tony Nguyena4e82a82020-05-06 09:32:30 -070045#include <net/geneve.h>
46#include <net/gre.h>
47#include <net/udp_tunnel.h>
48#include <net/vxlan.h>
Bruce Alland41f26b2021-03-02 10:12:06 -080049#if IS_ENABLED(CONFIG_DCB)
50#include <scsi/iscsi_proto.h>
51#endif /* CONFIG_DCB */
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -070052#include "ice_devids.h"
53#include "ice_type.h"
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -070054#include "ice_txrx.h"
Anirudh Venkataramanan37b6f642019-02-28 15:24:22 -080055#include "ice_dcb.h"
Anirudh Venkataramanan9c203462018-03-20 07:58:08 -070056#include "ice_switch.h"
Anirudh Venkataramananf31e4b62018-03-20 07:58:07 -070057#include "ice_common.h"
Anirudh Venkataramanan9c203462018-03-20 07:58:08 -070058#include "ice_sched.h"
Dave Ertman348048e2021-05-20 09:37:50 -050059#include "ice_idc_int.h"
Anirudh Venkataramananddf30f72018-09-19 17:42:55 -070060#include "ice_virtchnl_pf.h"
Anirudh Venkataramanan007676b2018-09-19 17:42:57 -070061#include "ice_sriov.h"
Henry Tieman148beb62020-05-11 18:01:40 -070062#include "ice_fdir.h"
Krzysztof Kazimierczak2d4238f2019-11-04 09:38:56 -080063#include "ice_xsk.h"
Brett Creeley28bf2672020-05-11 18:01:46 -070064#include "ice_arfs.h"
Dave Ertmandf006dd2020-11-20 16:39:26 -080065#include "ice_lag.h"
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -070066
67#define ICE_BAR0 0
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -070068#define ICE_REQ_DESC_MULTIPLE 32
Preethi Banala8be92a72019-04-16 10:34:56 -070069#define ICE_MIN_NUM_DESC 64
Bruce Allan3b6bf292018-09-19 17:23:11 -070070#define ICE_MAX_NUM_DESC 8160
Brett Creeley1aec6e12019-04-16 10:30:41 -070071#define ICE_DFLT_MIN_RX_DESC 512
Jesse Brandeburgdd47e1f2019-09-03 01:31:07 -070072#define ICE_DFLT_NUM_TX_DESC 256
73#define ICE_DFLT_NUM_RX_DESC 2048
Brett Creeleyad71b252019-02-08 12:50:59 -080074
Anirudh Venkataramanan5513b922018-03-20 07:58:17 -070075#define ICE_DFLT_TRAFFIC_CLASS BIT(0)
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -070076#define ICE_INT_NAME_STR_LEN (IFNAMSIZ + 16)
Anirudh Venkataramananf31e4b62018-03-20 07:58:07 -070077#define ICE_AQ_LEN 64
Brett Creeley11836212019-07-25 01:55:38 -070078#define ICE_MBXSQ_LEN 64
Brett Creeleyf3fe97f2021-01-21 10:38:06 -080079#define ICE_MIN_LAN_TXRX_MSIX 1
80#define ICE_MIN_LAN_OICR_MSIX 1
81#define ICE_MIN_MSIX (ICE_MIN_LAN_TXRX_MSIX + ICE_MIN_LAN_OICR_MSIX)
Qi Zhangda62c5f2021-03-09 11:08:03 +080082#define ICE_FDIR_MSIX 2
Dave Ertmand25a0fc2021-05-20 09:37:49 -050083#define ICE_RDMA_NUM_AEQ_MSIX 4
84#define ICE_MIN_RDMA_MSIX 2
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -070085#define ICE_NO_VSI 0xffff
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -070086#define ICE_VSI_MAP_CONTIG 0
87#define ICE_VSI_MAP_SCATTER 1
88#define ICE_MAX_SCATTER_TXQS 16
89#define ICE_MAX_SCATTER_RXQS 16
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -070090#define ICE_Q_WAIT_RETRY_LIMIT 10
91#define ICE_Q_WAIT_MAX_RETRY (5 * ICE_Q_WAIT_RETRY_LIMIT)
Anirudh Venkataramanand76a60b2018-03-20 07:58:15 -070092#define ICE_MAX_LG_RSS_QS 256
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -070093#define ICE_RES_VALID_BIT 0x8000
94#define ICE_RES_MISC_VEC_ID (ICE_RES_VALID_BIT - 1)
Dave Ertmand25a0fc2021-05-20 09:37:49 -050095#define ICE_RES_RDMA_VEC_ID (ICE_RES_MISC_VEC_ID - 1)
Qi Zhangda62c5f2021-03-09 11:08:03 +080096/* All VF control VSIs share the same IRQ, so assign a unique ID for them */
Dave Ertmand25a0fc2021-05-20 09:37:49 -050097#define ICE_RES_VF_CTRL_VEC_ID (ICE_RES_RDMA_VEC_ID - 1)
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -070098#define ICE_INVAL_Q_INDEX 0xffff
Anirudh Venkataramanan0f9d5022018-08-09 06:29:50 -070099#define ICE_INVAL_VFID 256
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -0700100
Brett Creeley8134d5f2021-03-02 10:15:33 -0800101#define ICE_MAX_RXQS_PER_TC 256 /* Used when setting VSI context per TC Rx queues */
Anirudh Venkataramananafd9d4a2018-10-26 10:40:51 -0700102#define ICE_MAX_RESET_WAIT 20
103
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -0700104#define ICE_VSIQF_HKEY_ARRAY_SIZE ((VSIQF_HKEY_MAX_INDEX + 1) * 4)
105
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -0700106#define ICE_DFLT_NETIF_M (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
107
Maciej Fijalkowskiefc22142019-11-04 09:38:56 -0800108#define ICE_MAX_MTU (ICE_AQ_SET_MAC_FRAME_SIZE_MAX - ICE_ETH_PKT_HDR_PAD)
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700109
110#define ICE_UP_TABLE_TRANSLATE(val, i) \
111 (((val) << ICE_AQ_VSI_UP_TABLE_UP##i##_S) & \
112 ICE_AQ_VSI_UP_TABLE_UP##i##_M)
113
Anirudh Venkataramanan2b245cb2018-03-20 07:58:14 -0700114#define ICE_TX_DESC(R, i) (&(((struct ice_tx_desc *)((R)->desc))[i]))
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700115#define ICE_RX_DESC(R, i) (&(((union ice_32b_rx_flex_desc *)((R)->desc))[i]))
Anirudh Venkataramanand76a60b2018-03-20 07:58:15 -0700116#define ICE_TX_CTX_DESC(R, i) (&(((struct ice_tx_ctx_desc *)((R)->desc))[i]))
Henry Tiemancac2a272020-05-11 18:01:42 -0700117#define ICE_TX_FDIRDESC(R, i) (&(((struct ice_fltr_desc *)((R)->desc))[i]))
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700118
Anirudh Venkataramanan0b28b702018-03-20 07:58:18 -0700119/* Macro for each VSI in a PF */
120#define ice_for_each_vsi(pf, i) \
121 for ((i) = 0; (i) < (pf)->num_alloc_vsi; (i)++)
122
Anirudh Venkataramanand337f2a2018-10-26 11:44:47 -0700123/* Macros for each Tx/Rx ring in a VSI */
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700124#define ice_for_each_txq(vsi, i) \
125 for ((i) = 0; (i) < (vsi)->num_txq; (i)++)
126
127#define ice_for_each_rxq(vsi, i) \
128 for ((i) = 0; (i) < (vsi)->num_rxq; (i)++)
129
Anirudh Venkataramanand337f2a2018-10-26 11:44:47 -0700130/* Macros for each allocated Tx/Rx ring whether used or not in a VSI */
Jacob Kellerf8ba7db2018-08-09 06:28:54 -0700131#define ice_for_each_alloc_txq(vsi, i) \
132 for ((i) = 0; (i) < (vsi)->alloc_txq; (i)++)
133
134#define ice_for_each_alloc_rxq(vsi, i) \
135 for ((i) = 0; (i) < (vsi)->alloc_rxq; (i)++)
136
Brett Creeley67fe64d2018-12-19 10:03:30 -0800137#define ice_for_each_q_vector(vsi, i) \
138 for ((i) = 0; (i) < (vsi)->num_q_vectors; (i)++)
139
Akeem G Abodunrin5eda8af2019-02-26 16:35:14 -0800140#define ICE_UCAST_PROMISC_BITS (ICE_PROMISC_UCAST_TX | ICE_PROMISC_MCAST_TX | \
141 ICE_PROMISC_UCAST_RX | ICE_PROMISC_MCAST_RX)
142
143#define ICE_UCAST_VLAN_PROMISC_BITS (ICE_PROMISC_UCAST_TX | \
144 ICE_PROMISC_MCAST_TX | \
145 ICE_PROMISC_UCAST_RX | \
146 ICE_PROMISC_MCAST_RX | \
147 ICE_PROMISC_VLAN_TX | \
148 ICE_PROMISC_VLAN_RX)
149
150#define ICE_MCAST_PROMISC_BITS (ICE_PROMISC_MCAST_TX | ICE_PROMISC_MCAST_RX)
151
152#define ICE_MCAST_VLAN_PROMISC_BITS (ICE_PROMISC_MCAST_TX | \
153 ICE_PROMISC_MCAST_RX | \
154 ICE_PROMISC_VLAN_TX | \
155 ICE_PROMISC_VLAN_RX)
156
Brett Creeley4015d112019-11-08 06:23:26 -0800157#define ice_pf_to_dev(pf) (&((pf)->pdev->dev))
158
Anirudh Venkataramananeff380a2019-10-24 01:11:17 -0700159struct ice_txq_meta {
160 u32 q_teid; /* Tx-scheduler element identifier */
161 u16 q_id; /* Entry in VSI's txq_map bitmap */
162 u16 q_handle; /* Relative index of Tx queue within TC */
163 u16 vsi_idx; /* VSI index that Tx queue belongs to */
164 u8 tc; /* TC number that Tx queue belongs to */
165};
166
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700167struct ice_tc_info {
168 u16 qoffset;
Usha Ketinenic5a2a4a2018-10-26 11:44:35 -0700169 u16 qcount_tx;
170 u16 qcount_rx;
171 u8 netdev_tc;
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700172};
173
174struct ice_tc_cfg {
175 u8 numtc; /* Total number of enabled TCs */
Anirudh Venkataramananf9867df2019-02-19 15:04:13 -0800176 u8 ena_tc; /* Tx map */
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700177 struct ice_tc_info tc_info[ICE_MAX_TRAFFIC_CLASS];
178};
179
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700180struct ice_res_tracker {
181 u16 num_entries;
Brett Creeleycbe66bf2019-04-16 10:30:44 -0700182 u16 end;
Gustavo A. R. Silvae94c0df2020-09-29 14:01:56 -0500183 u16 list[];
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700184};
185
Anirudh Venkataramanan03f7a982018-12-19 10:03:27 -0800186struct ice_qs_cfg {
Anirudh Venkataramanan94c44412019-02-19 15:04:12 -0800187 struct mutex *qs_mutex; /* will be assigned to &pf->avail_q_mutex */
Anirudh Venkataramanan03f7a982018-12-19 10:03:27 -0800188 unsigned long *pf_map;
189 unsigned long pf_map_size;
190 unsigned int q_count;
191 unsigned int scatter_count;
192 u16 *vsi_map;
193 u16 vsi_map_offset;
194 u8 mapping_mode;
195};
196
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700197struct ice_sw {
198 struct ice_pf *pf;
199 u16 sw_id; /* switch ID for this switch */
200 u16 bridge_mode; /* VEB/VEPA/Port Virtualizer */
Brett Creeleyfc0f39b2019-12-12 03:12:55 -0800201 struct ice_vsi *dflt_vsi; /* default VSI for this switch */
202 u8 dflt_vsi_ena:1; /* true if above dflt_vsi is enabled */
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700203};
204
Anirudh Venkataramanane97fb1a2021-03-02 10:15:37 -0800205enum ice_pf_state {
Anirudh Venkataramanan7e408e02021-03-02 10:15:38 -0800206 ICE_TESTING,
207 ICE_DOWN,
208 ICE_NEEDS_RESTART,
209 ICE_PREPARED_FOR_RESET, /* set by driver when prepared */
210 ICE_RESET_OICR_RECV, /* set by driver after rcv reset OICR */
Dave Ertman348048e2021-05-20 09:37:50 -0500211 ICE_PFR_REQ, /* set by driver */
212 ICE_CORER_REQ, /* set by driver */
213 ICE_GLOBR_REQ, /* set by driver */
Anirudh Venkataramanan7e408e02021-03-02 10:15:38 -0800214 ICE_CORER_RECV, /* set by OICR handler */
215 ICE_GLOBR_RECV, /* set by OICR handler */
216 ICE_EMPR_RECV, /* set by OICR handler */
217 ICE_SUSPENDED, /* set on module remove path */
218 ICE_RESET_FAILED, /* set by reset/rebuild */
Anirudh Venkataramananddf30f72018-09-19 17:42:55 -0700219 /* When checking for the PF to be in a nominal operating state, the
220 * bits that are grouped at the beginning of the list need to be
Anirudh Venkataramanan7e408e02021-03-02 10:15:38 -0800221 * checked. Bits occurring before ICE_STATE_NOMINAL_CHECK_BITS will
Anirudh Venkataramanandf17b7e2018-10-26 11:44:46 -0700222 * be checked. If you need to add a bit into consideration for nominal
Anirudh Venkataramananddf30f72018-09-19 17:42:55 -0700223 * operating state, it must be added before
Anirudh Venkataramanan7e408e02021-03-02 10:15:38 -0800224 * ICE_STATE_NOMINAL_CHECK_BITS. Do not move this entry's position
Anirudh Venkataramananddf30f72018-09-19 17:42:55 -0700225 * without appropriate consideration.
226 */
Anirudh Venkataramanan7e408e02021-03-02 10:15:38 -0800227 ICE_STATE_NOMINAL_CHECK_BITS,
228 ICE_ADMINQ_EVENT_PENDING,
229 ICE_MAILBOXQ_EVENT_PENDING,
230 ICE_MDD_EVENT_PENDING,
231 ICE_VFLR_EVENT_PENDING,
232 ICE_FLTR_OVERFLOW_PROMISC,
233 ICE_VF_DIS,
234 ICE_CFG_BUSY,
235 ICE_SERVICE_SCHED,
236 ICE_SERVICE_DIS,
237 ICE_FD_FLUSH_REQ,
238 ICE_OICR_INTR_DIS, /* Global OICR interrupt disabled */
239 ICE_MDD_VF_PRINT_PENDING, /* set when MDD event handle */
240 ICE_VF_RESETS_DISABLED, /* disable resets during ice_remove */
241 ICE_LINK_DEFAULT_OVERRIDE_PENDING,
242 ICE_PHY_INIT_COMPLETE,
243 ICE_FD_VF_FLUSH_CTX, /* set at FD Rx IRQ or timeout */
244 ICE_STATE_NBITS /* must be last */
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -0700245};
246
Anirudh Venkataramanane97fb1a2021-03-02 10:15:37 -0800247enum ice_vsi_state {
248 ICE_VSI_DOWN,
249 ICE_VSI_NEEDS_RESTART,
Anirudh Venkataramanana476d722021-03-02 10:15:41 -0800250 ICE_VSI_NETDEV_ALLOCD,
251 ICE_VSI_NETDEV_REGISTERED,
Anirudh Venkataramanane97fb1a2021-03-02 10:15:37 -0800252 ICE_VSI_UMAC_FLTR_CHANGED,
253 ICE_VSI_MMAC_FLTR_CHANGED,
254 ICE_VSI_VLAN_FLTR_CHANGED,
255 ICE_VSI_PROMISC_CHANGED,
256 ICE_VSI_STATE_NBITS /* must be last */
Anirudh Venkataramanane94d4472018-03-20 07:58:19 -0700257};
258
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700259/* struct that defines a VSI, associated with a dev */
260struct ice_vsi {
261 struct net_device *netdev;
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700262 struct ice_sw *vsw; /* switch this VSI is on */
263 struct ice_pf *back; /* back pointer to PF */
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700264 struct ice_port_info *port_info; /* back pointer to port_info */
Anirudh Venkataramanand337f2a2018-10-26 11:44:47 -0700265 struct ice_ring **rx_rings; /* Rx ring array */
266 struct ice_ring **tx_rings; /* Tx ring array */
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700267 struct ice_q_vector **q_vectors; /* q_vector array */
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700268
269 irqreturn_t (*irq_handler)(int irq, void *data);
270
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -0700271 u64 tx_linearize;
Anirudh Venkataramanane97fb1a2021-03-02 10:15:37 -0800272 DECLARE_BITMAP(state, ICE_VSI_STATE_NBITS);
Anirudh Venkataramanane94d4472018-03-20 07:58:19 -0700273 unsigned int current_netdev_flags;
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -0700274 u32 tx_restart;
275 u32 tx_busy;
276 u32 rx_buf_failed;
277 u32 rx_page_failed;
Karol Kolacinski88865fc2020-05-07 17:41:05 -0700278 u16 num_q_vectors;
279 u16 base_vector; /* IRQ base for OS reserved vectors */
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700280 enum ice_vsi_type type;
Anirudh Venkataramanandf17b7e2018-10-26 11:44:46 -0700281 u16 vsi_num; /* HW (absolute) index of this VSI */
282 u16 idx; /* software index in pf->vsi[] */
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700283
Anirudh Venkataramanan8ede0172018-09-19 17:42:56 -0700284 s16 vf_id; /* VF ID for SR-IOV VSIs */
285
Akeem G Abodunrind95276c2019-04-16 10:21:24 -0700286 u16 ethtype; /* Ethernet protocol for pause frame */
Henry Tieman148beb62020-05-11 18:01:40 -0700287 u16 num_gfltr;
288 u16 num_bfltr;
Akeem G Abodunrind95276c2019-04-16 10:21:24 -0700289
Anirudh Venkataramanand76a60b2018-03-20 07:58:15 -0700290 /* RSS config */
291 u16 rss_table_size; /* HW RSS table size */
292 u16 rss_size; /* Allocated RSS queues */
293 u8 *rss_hkey_user; /* User configured hash keys */
294 u8 *rss_lut_user; /* User configured lookup table entries */
295 u8 rss_lut_type; /* used to configure Get/Set RSS LUT AQ call */
296
Brett Creeley28bf2672020-05-11 18:01:46 -0700297 /* aRFS members only allocated for the PF VSI */
298#define ICE_MAX_ARFS_LIST 1024
299#define ICE_ARFS_LST_MASK (ICE_MAX_ARFS_LIST - 1)
300 struct hlist_head *arfs_fltr_list;
301 struct ice_arfs_active_fltr_cntrs *arfs_fltr_cntrs;
302 spinlock_t arfs_lock; /* protects aRFS hash table and filter state */
303 atomic_t *arfs_last_fltr_id;
304
Jacob Keller48d40022020-10-07 10:54:44 -0700305 /* devlink port data */
306 struct devlink_port devlink_port;
307 bool devlink_port_registered;
308
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700309 u16 max_frame;
310 u16 rx_buf_len;
311
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700312 struct ice_aqc_vsi_props info; /* VSI properties */
313
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -0700314 /* VSI stats */
315 struct rtnl_link_stats64 net_stats;
316 struct ice_eth_stats eth_stats;
317 struct ice_eth_stats eth_stats_prev;
318
Anirudh Venkataramanane94d4472018-03-20 07:58:19 -0700319 struct list_head tmp_sync_list; /* MAC filters to be synced */
320 struct list_head tmp_unsync_list; /* MAC filters to be unsynced */
321
Jesse Brandeburg0ab54c52019-04-16 10:24:35 -0700322 u8 irqs_ready:1;
323 u8 current_isup:1; /* Sync 'link up' logging */
324 u8 stat_offsets_loaded:1;
Brett Creeleycd6d6b82019-12-12 03:12:54 -0800325 u16 num_vlan;
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700326
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700327 /* queue information */
328 u8 tx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */
329 u8 rx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */
Anirudh Venkataramanan78b57132019-08-02 01:25:21 -0700330 u16 *txq_map; /* index in pf->avail_txqs */
331 u16 *rxq_map; /* index in pf->avail_rxqs */
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700332 u16 alloc_txq; /* Allocated Tx queues */
333 u16 num_txq; /* Used Tx queues */
334 u16 alloc_rxq; /* Allocated Rx queues */
335 u16 num_rxq; /* Used Rx queues */
Henry Tieman87324e72019-11-08 06:23:29 -0800336 u16 req_txq; /* User requested Tx queues */
337 u16 req_rxq; /* User requested Rx queues */
Brett Creeleyad71b252019-02-08 12:50:59 -0800338 u16 num_rx_desc;
339 u16 num_tx_desc;
Dave Ertman348048e2021-05-20 09:37:50 -0500340 u16 qset_handle[ICE_MAX_TRAFFIC_CLASS];
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700341 struct ice_tc_cfg tc_cfg;
Maciej Fijalkowskiefc22142019-11-04 09:38:56 -0800342 struct bpf_prog *xdp_prog;
343 struct ice_ring **xdp_rings; /* XDP ring array */
Maciej Fijalkowskie102db72021-04-27 21:52:09 +0200344 unsigned long *af_xdp_zc_qps; /* tracks AF_XDP ZC enabled qps */
Maciej Fijalkowskiefc22142019-11-04 09:38:56 -0800345 u16 num_xdp_txq; /* Used XDP queues */
346 u8 xdp_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */
Kiran Patilb126bd62020-11-20 16:39:27 -0800347
348 /* setup back reference, to which aggregator node this VSI
349 * corresponds to
350 */
351 struct ice_agg_node *agg_node;
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700352} ____cacheline_internodealigned_in_smp;
353
354/* struct that defines an interrupt vector */
355struct ice_q_vector {
356 struct ice_vsi *vsi;
Brett Creeley8244dd22019-02-19 15:04:05 -0800357
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700358 u16 v_idx; /* index in the vsi->q_vector array. */
Brett Creeleyb07833a2019-02-28 15:25:59 -0800359 u16 reg_idx;
Anirudh Venkataramanand337f2a2018-10-26 11:44:47 -0700360 u8 num_ring_rx; /* total number of Rx rings in vector */
Brett Creeley8244dd22019-02-19 15:04:05 -0800361 u8 num_ring_tx; /* total number of Tx rings in vector */
Jacob Kellercdf1f1f2021-03-31 14:16:57 -0700362 u8 wb_on_itr:1; /* if true, WB on ITR is enabled */
Brett Creeley9e4ab4c2018-09-19 17:23:19 -0700363 /* in usecs, need to use ice_intrl_to_usecs_reg() before writing this
364 * value to the device
365 */
366 u8 intrl;
Brett Creeley8244dd22019-02-19 15:04:05 -0800367
368 struct napi_struct napi;
369
370 struct ice_ring_container rx;
371 struct ice_ring_container tx;
372
373 cpumask_t affinity_mask;
374 struct irq_affinity_notify affinity_notify;
375
376 char name[ICE_INT_NAME_STR_LEN];
Jacob Kellercdf1f1f2021-03-31 14:16:57 -0700377
378 u16 total_events; /* net_dim(): number of interrupts processed */
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700379} ____cacheline_internodealigned_in_smp;
380
381enum ice_pf_flags {
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700382 ICE_FLAG_FLTR_SYNC,
Dave Ertmand25a0fc2021-05-20 09:37:49 -0500383 ICE_FLAG_RDMA_ENA,
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700384 ICE_FLAG_RSS_ENA,
Anirudh Venkataramananddf30f72018-09-19 17:42:55 -0700385 ICE_FLAG_SRIOV_ENA,
Anirudh Venkataramanan75d2b252018-09-19 17:42:54 -0700386 ICE_FLAG_SRIOV_CAPABLE,
Anirudh Venkataramanan37b6f642019-02-28 15:24:22 -0800387 ICE_FLAG_DCB_CAPABLE,
388 ICE_FLAG_DCB_ENA,
Henry Tieman148beb62020-05-11 18:01:40 -0700389 ICE_FLAG_FD_ENA,
Dave Ertmand25a0fc2021-05-20 09:37:49 -0500390 ICE_FLAG_AUX_ENA,
Tony Nguyen462acf62019-09-09 06:47:46 -0700391 ICE_FLAG_ADV_FEATURES,
Bruce Allanab4ab732018-12-19 10:03:26 -0800392 ICE_FLAG_LINK_DOWN_ON_CLOSE_ENA,
Bruce Allanb4e813d2020-07-09 09:16:08 -0700393 ICE_FLAG_TOTAL_PORT_SHUTDOWN_ENA,
Tony Nguyen6d599942019-06-26 02:20:17 -0700394 ICE_FLAG_NO_MEDIA,
Dave Ertman84a118a2019-07-29 02:04:50 -0700395 ICE_FLAG_FW_LLDP_AGENT,
Anirudh Venkataramanan3a257a12019-02-28 15:24:31 -0800396 ICE_FLAG_ETHTOOL_CTXT, /* set when ethtool holds RTNL lock */
Maciej Fijalkowski7237f5b2019-10-24 01:11:22 -0700397 ICE_FLAG_LEGACY_RX,
Brett Creeley01b5e892020-05-07 17:40:59 -0700398 ICE_FLAG_VF_TRUE_PROMISC_ENA,
Paul Greenwalt9d5c5a52020-02-13 13:31:16 -0800399 ICE_FLAG_MDD_AUTO_RESET_VF,
Paul Greenwaltea78ce42020-07-09 09:16:07 -0700400 ICE_FLAG_LINK_LENIENT_MODE_ENA,
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700401 ICE_PF_FLAGS_NBITS /* must be last */
402};
403
Kiran Patilb126bd62020-11-20 16:39:27 -0800404struct ice_agg_node {
405 u32 agg_id;
406#define ICE_MAX_VSIS_IN_AGG_NODE 64
407 u32 num_vsis;
408 u8 valid;
409};
410
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -0700411struct ice_pf {
412 struct pci_dev *pdev;
Preethi Banalaeb0208e2018-09-19 17:23:16 -0700413
Jacob Kellerdce730f2020-03-26 11:37:18 -0700414 struct devlink_region *nvm_region;
Jacob Keller8d7aab32020-06-18 11:46:11 -0700415 struct devlink_region *devcaps_region;
Jacob Kellerdce730f2020-03-26 11:37:18 -0700416
Preethi Banalaeb0208e2018-09-19 17:23:16 -0700417 /* OS reserved IRQ details */
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700418 struct msix_entry *msix_entries;
Brett Creeleycbe66bf2019-04-16 10:30:44 -0700419 struct ice_res_tracker *irq_tracker;
420 /* First MSIX vector used by SR-IOV VFs. Calculated by subtracting the
421 * number of MSIX vectors needed for all SR-IOV VFs from the number of
422 * MSIX vectors allowed on this PF.
423 */
424 u16 sriov_base_vector;
Preethi Banalaeb0208e2018-09-19 17:23:16 -0700425
Henry Tieman148beb62020-05-11 18:01:40 -0700426 u16 ctrl_vsi_idx; /* control VSI index in pf->vsi array */
427
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700428 struct ice_vsi **vsi; /* VSIs created by the driver */
429 struct ice_sw *first_sw; /* first switch created by firmware */
Anirudh Venkataramananddf30f72018-09-19 17:42:55 -0700430 /* Virtchnl/SR-IOV config info */
431 struct ice_vf *vf;
Jesse Brandeburg53bb6692020-05-07 17:41:06 -0700432 u16 num_alloc_vfs; /* actual number of VFs allocated */
Anirudh Venkataramanan75d2b252018-09-19 17:42:54 -0700433 u16 num_vfs_supported; /* num VFs supported for this PF */
Brett Creeley46c276c2020-02-27 10:14:53 -0800434 u16 num_qps_per_vf;
435 u16 num_msix_per_vf;
Paul Greenwalt9d5c5a52020-02-13 13:31:16 -0800436 /* used to ratelimit the MDD event logging */
437 unsigned long last_printed_mdd_jiffies;
Vignesh Sridhar0891c892021-03-02 10:12:00 -0800438 DECLARE_BITMAP(malvfs, ICE_MAX_VF_COUNT);
Anirudh Venkataramanan7e408e02021-03-02 10:15:38 -0800439 DECLARE_BITMAP(state, ICE_STATE_NBITS);
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700440 DECLARE_BITMAP(flags, ICE_PF_FLAGS_NBITS);
Anirudh Venkataramanan78b57132019-08-02 01:25:21 -0700441 unsigned long *avail_txqs; /* bitmap to track PF Tx queue usage */
442 unsigned long *avail_rxqs; /* bitmap to track PF Rx queue usage */
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700443 unsigned long serv_tmr_period;
444 unsigned long serv_tmr_prev;
445 struct timer_list serv_tmr;
446 struct work_struct serv_task;
447 struct mutex avail_q_mutex; /* protects access to avail_[rx|tx]qs */
448 struct mutex sw_mutex; /* lock for protecting VSI alloc flow */
Dave Ertmanb94b0132019-11-06 02:05:29 -0800449 struct mutex tc_mutex; /* lock to protect TC changes */
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -0700450 u32 msg_enable;
Dave Ertmand25a0fc2021-05-20 09:37:49 -0500451 u16 num_rdma_msix; /* Total MSIX vectors for RDMA driver */
452 u16 rdma_base_vector;
Jacob Kellerd69ea412020-07-23 17:22:03 -0700453
454 /* spinlock to protect the AdminQ wait list */
455 spinlock_t aq_wait_lock;
456 struct hlist_head aq_wait_list;
457 wait_queue_head_t aq_wait_queue;
458
Anirudh Venkataramanand76a60b2018-03-20 07:58:15 -0700459 u32 hw_csum_rx_error;
Karol Kolacinski88865fc2020-05-07 17:41:05 -0700460 u16 oicr_idx; /* Other interrupt cause MSIX vector index */
461 u16 num_avail_sw_msix; /* remaining MSIX SW vectors left unclaimed */
Anirudh Venkataramanan78b57132019-08-02 01:25:21 -0700462 u16 max_pf_txqs; /* Total Tx queues PF wide */
463 u16 max_pf_rxqs; /* Total Rx queues PF wide */
Karol Kolacinski88865fc2020-05-07 17:41:05 -0700464 u16 num_lan_msix; /* Total MSIX vectors for base driver */
Anirudh Venkataramananf9867df2019-02-19 15:04:13 -0800465 u16 num_lan_tx; /* num LAN Tx queues setup */
466 u16 num_lan_rx; /* num LAN Rx queues setup */
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700467 u16 next_vsi; /* Next free slot in pf->vsi[] - 0-based! */
468 u16 num_alloc_vsi;
Anirudh Venkataramanan0b28b702018-03-20 07:58:18 -0700469 u16 corer_count; /* Core reset count */
470 u16 globr_count; /* Global reset count */
471 u16 empr_count; /* EMP reset count */
472 u16 pfr_count; /* PF reset count */
473
Akeem G Abodunrin769c5002020-07-09 09:16:03 -0700474 u8 wol_ena : 1; /* software state of WoL */
475 u32 wakeup_reason; /* last wakeup reason */
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -0700476 struct ice_hw_port_stats stats;
477 struct ice_hw_port_stats stats_prev;
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -0700478 struct ice_hw hw;
Jesse Brandeburg0ab54c52019-04-16 10:24:35 -0700479 u8 stat_prev_loaded:1; /* has previous stats been loaded */
Anirudh Venkataramanan7b9ffc72019-02-28 15:24:24 -0800480 u16 dcbx_cap;
Sudheer Mogilappagarib3969fd2018-08-09 06:29:53 -0700481 u32 tx_timeout_count;
482 unsigned long tx_timeout_last_recovery;
483 u32 tx_timeout_recovery_level;
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700484 char int_name[ICE_INT_NAME_STR_LEN];
Dave Ertmand25a0fc2021-05-20 09:37:49 -0500485 struct auxiliary_device *adev;
486 int aux_idx;
Anirudh Venkataramanan0e674ae2019-04-16 10:30:43 -0700487 u32 sw_int_count;
Paul Greenwalt1a3571b2020-07-09 09:16:06 -0700488
489 __le64 nvm_phy_type_lo; /* NVM PHY type low */
490 __le64 nvm_phy_type_hi; /* NVM PHY type high */
Paul Greenwaltea78ce42020-07-09 09:16:07 -0700491 struct ice_link_default_override_tlv link_dflt_override;
Dave Ertmandf006dd2020-11-20 16:39:26 -0800492 struct ice_lag *lag; /* Link Aggregation information */
Kiran Patilb126bd62020-11-20 16:39:27 -0800493
494#define ICE_INVALID_AGG_NODE_ID 0
495#define ICE_PF_AGG_NODE_ID_START 1
496#define ICE_MAX_PF_AGG_NODES 32
497 struct ice_agg_node pf_agg_node[ICE_MAX_PF_AGG_NODES];
498#define ICE_VF_AGG_NODE_ID_START 65
499#define ICE_MAX_VF_AGG_NODES 32
500 struct ice_agg_node vf_agg_node[ICE_MAX_VF_AGG_NODES];
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -0700501};
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700502
Anirudh Venkataramanan3a858ba2018-03-20 07:58:11 -0700503struct ice_netdev_priv {
504 struct ice_vsi *vsi;
505};
506
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700507/**
508 * ice_irq_dynamic_ena - Enable default interrupt generation settings
Anirudh Venkataramananf9867df2019-02-19 15:04:13 -0800509 * @hw: pointer to HW struct
510 * @vsi: pointer to VSI struct, can be NULL
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700511 * @q_vector: pointer to q_vector, can be NULL
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700512 */
Bruce Allanc8b7abd2019-02-26 16:35:11 -0800513static inline void
514ice_irq_dynamic_ena(struct ice_hw *hw, struct ice_vsi *vsi,
515 struct ice_q_vector *q_vector)
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700516{
Brett Creeleyb07833a2019-02-28 15:25:59 -0800517 u32 vector = (vsi && q_vector) ? q_vector->reg_idx :
Brett Creeleycbe66bf2019-04-16 10:30:44 -0700518 ((struct ice_pf *)hw->back)->oicr_idx;
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700519 int itr = ICE_ITR_NONE;
520 u32 val;
521
522 /* clear the PBA here, as this function is meant to clean out all
523 * previous interrupts and enable the interrupt
524 */
525 val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M |
526 (itr << GLINT_DYN_CTL_ITR_INDX_S);
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700527 if (vsi)
Anirudh Venkataramanane97fb1a2021-03-02 10:15:37 -0800528 if (test_bit(ICE_VSI_DOWN, vsi->state))
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700529 return;
Anirudh Venkataramanan940b61a2018-03-20 07:58:10 -0700530 wr32(hw, GLINT_DYN_CTL(vector), val);
531}
Anirudh Venkataramanancdedef52018-03-20 07:58:13 -0700532
Brett Creeleyc2a23e02019-02-28 15:26:01 -0800533/**
Tony Nguyen462acf62019-09-09 06:47:46 -0700534 * ice_netdev_to_pf - Retrieve the PF struct associated with a netdev
535 * @netdev: pointer to the netdev struct
536 */
537static inline struct ice_pf *ice_netdev_to_pf(struct net_device *netdev)
538{
539 struct ice_netdev_priv *np = netdev_priv(netdev);
540
541 return np->vsi->back;
542}
543
Maciej Fijalkowskiefc22142019-11-04 09:38:56 -0800544static inline bool ice_is_xdp_ena_vsi(struct ice_vsi *vsi)
545{
546 return !!vsi->xdp_prog;
547}
548
549static inline void ice_set_ring_xdp(struct ice_ring *ring)
550{
551 ring->flags |= ICE_TX_FLAGS_RING_XDP;
552}
553
Tony Nguyen462acf62019-09-09 06:47:46 -0700554/**
Magnus Karlsson1742b3d2020-08-28 10:26:15 +0200555 * ice_xsk_pool - get XSK buffer pool bound to a ring
Jesse Brandeburgb50f7bc2020-09-25 15:24:37 -0700556 * @ring: ring to use
Krzysztof Kazimierczak2d4238f2019-11-04 09:38:56 -0800557 *
Magnus Karlsson1742b3d2020-08-28 10:26:15 +0200558 * Returns a pointer to xdp_umem structure if there is a buffer pool present,
Krzysztof Kazimierczak2d4238f2019-11-04 09:38:56 -0800559 * NULL otherwise.
560 */
Magnus Karlsson1742b3d2020-08-28 10:26:15 +0200561static inline struct xsk_buff_pool *ice_xsk_pool(struct ice_ring *ring)
Krzysztof Kazimierczak2d4238f2019-11-04 09:38:56 -0800562{
Maciej Fijalkowskie102db72021-04-27 21:52:09 +0200563 struct ice_vsi *vsi = ring->vsi;
Krzysztof Kazimierczak65bb5592019-12-12 03:13:06 -0800564 u16 qid = ring->q_index;
Krzysztof Kazimierczak2d4238f2019-11-04 09:38:56 -0800565
566 if (ice_ring_is_xdp(ring))
Maciej Fijalkowskie102db72021-04-27 21:52:09 +0200567 qid -= vsi->num_xdp_txq;
Krzysztof Kazimierczak2d4238f2019-11-04 09:38:56 -0800568
Maciej Fijalkowskie102db72021-04-27 21:52:09 +0200569 if (!ice_is_xdp_ena_vsi(vsi) || !test_bit(qid, vsi->af_xdp_zc_qps))
Krzysztof Kazimierczak2d4238f2019-11-04 09:38:56 -0800570 return NULL;
571
Maciej Fijalkowskie102db72021-04-27 21:52:09 +0200572 return xsk_get_pool_from_qid(vsi->netdev, qid);
Krzysztof Kazimierczak2d4238f2019-11-04 09:38:56 -0800573}
574
575/**
Anirudh Venkataramanan208ff752019-08-08 07:39:33 -0700576 * ice_get_main_vsi - Get the PF VSI
577 * @pf: PF instance
578 *
579 * returns pf->vsi[0], which by definition is the PF VSI
Brett Creeleyc2a23e02019-02-28 15:26:01 -0800580 */
Anirudh Venkataramanan208ff752019-08-08 07:39:33 -0700581static inline struct ice_vsi *ice_get_main_vsi(struct ice_pf *pf)
Brett Creeleyc2a23e02019-02-28 15:26:01 -0800582{
Anirudh Venkataramanan208ff752019-08-08 07:39:33 -0700583 if (pf->vsi)
584 return pf->vsi[0];
Brett Creeleyc2a23e02019-02-28 15:26:01 -0800585
586 return NULL;
587}
588
Henry Tieman148beb62020-05-11 18:01:40 -0700589/**
590 * ice_get_ctrl_vsi - Get the control VSI
591 * @pf: PF instance
592 */
593static inline struct ice_vsi *ice_get_ctrl_vsi(struct ice_pf *pf)
594{
595 /* if pf->ctrl_vsi_idx is ICE_NO_VSI, control VSI was not set up */
596 if (!pf->vsi || pf->ctrl_vsi_idx == ICE_NO_VSI)
597 return NULL;
598
599 return pf->vsi[pf->ctrl_vsi_idx];
600}
601
Dave Ertmandf006dd2020-11-20 16:39:26 -0800602/**
603 * ice_set_sriov_cap - enable SRIOV in PF flags
604 * @pf: PF struct
605 */
606static inline void ice_set_sriov_cap(struct ice_pf *pf)
607{
608 if (pf->hw.func_caps.common_cap.sr_iov_1_1)
609 set_bit(ICE_FLAG_SRIOV_CAPABLE, pf->flags);
610}
611
612/**
613 * ice_clear_sriov_cap - disable SRIOV in PF flags
614 * @pf: PF struct
615 */
616static inline void ice_clear_sriov_cap(struct ice_pf *pf)
617{
618 clear_bit(ICE_FLAG_SRIOV_CAPABLE, pf->flags);
619}
620
Henry Tieman4ab95642020-05-11 18:01:41 -0700621#define ICE_FD_STAT_CTR_BLOCK_COUNT 256
622#define ICE_FD_STAT_PF_IDX(base_idx) \
623 ((base_idx) * ICE_FD_STAT_CTR_BLOCK_COUNT)
624#define ICE_FD_SB_STAT_IDX(base_idx) ICE_FD_STAT_PF_IDX(base_idx)
625
Dave Ertmandf006dd2020-11-20 16:39:26 -0800626bool netif_is_ice(struct net_device *dev);
Anirudh Venkataramanan0e674ae2019-04-16 10:30:43 -0700627int ice_vsi_setup_tx_rings(struct ice_vsi *vsi);
628int ice_vsi_setup_rx_rings(struct ice_vsi *vsi);
Henry Tieman148beb62020-05-11 18:01:40 -0700629int ice_vsi_open_ctrl(struct ice_vsi *vsi);
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -0700630void ice_set_ethtool_ops(struct net_device *netdev);
Tony Nguyen462acf62019-09-09 06:47:46 -0700631void ice_set_ethtool_safe_mode_ops(struct net_device *netdev);
Anirudh Venkataramanan8c243702019-09-03 01:31:06 -0700632u16 ice_get_avail_txq_count(struct ice_pf *pf);
633u16 ice_get_avail_rxq_count(struct ice_pf *pf);
Henry Tieman87324e72019-11-08 06:23:29 -0800634int ice_vsi_recfg_qs(struct ice_vsi *vsi, int new_rx, int new_tx);
Bruce Allan5a4a8672019-07-25 02:53:50 -0700635void ice_update_vsi_stats(struct ice_vsi *vsi);
636void ice_update_pf_stats(struct ice_pf *pf);
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -0700637int ice_up(struct ice_vsi *vsi);
638int ice_down(struct ice_vsi *vsi);
Anirudh Venkataramanan0e674ae2019-04-16 10:30:43 -0700639int ice_vsi_cfg(struct ice_vsi *vsi);
640struct ice_vsi *ice_lb_vsi_setup(struct ice_pf *pf, struct ice_port_info *pi);
Maciej Fijalkowskiefc22142019-11-04 09:38:56 -0800641int ice_prepare_xdp_rings(struct ice_vsi *vsi, struct bpf_prog *prog);
642int ice_destroy_xdp_rings(struct ice_vsi *vsi);
643int
644ice_xdp_xmit(struct net_device *dev, int n, struct xdp_frame **frames,
645 u32 flags);
Brett Creeleyb66a9722021-03-02 10:15:36 -0800646int ice_set_rss_lut(struct ice_vsi *vsi, u8 *lut, u16 lut_size);
647int ice_get_rss_lut(struct ice_vsi *vsi, u8 *lut, u16 lut_size);
648int ice_set_rss_key(struct ice_vsi *vsi, u8 *seed);
649int ice_get_rss_key(struct ice_vsi *vsi, u8 *seed);
Anirudh Venkataramanand76a60b2018-03-20 07:58:15 -0700650void ice_fill_rss_lut(u8 *lut, u16 rss_table_size, u16 rss_size);
Henry Tieman87324e72019-11-08 06:23:29 -0800651int ice_schedule_reset(struct ice_pf *pf, enum ice_reset_req reset);
Anirudh Venkataramananfcea6f32018-03-20 07:58:16 -0700652void ice_print_link_msg(struct ice_vsi *vsi, bool isup);
Dave Ertmanf9f53012021-05-20 09:37:51 -0500653int ice_plug_aux_dev(struct ice_pf *pf);
654void ice_unplug_aux_dev(struct ice_pf *pf);
Dave Ertmand25a0fc2021-05-20 09:37:49 -0500655int ice_init_rdma(struct ice_pf *pf);
Lihong Yang0fee3572020-05-07 17:41:04 -0700656const char *ice_stat_str(enum ice_status stat_err);
657const char *ice_aq_str(enum ice_aq_err aq_err);
Anirudh Venkataramanan31765512021-02-26 13:19:30 -0800658bool ice_is_wol_supported(struct ice_hw *hw);
Brett Creeley28bf2672020-05-11 18:01:46 -0700659int
660ice_fdir_write_fltr(struct ice_pf *pf, struct ice_fdir_fltr *input, bool add,
661 bool is_tun);
Henry Tieman148beb62020-05-11 18:01:40 -0700662void ice_vsi_manage_fdir(struct ice_vsi *vsi, bool ena);
Henry Tiemancac2a272020-05-11 18:01:42 -0700663int ice_add_fdir_ethtool(struct ice_vsi *vsi, struct ethtool_rxnfc *cmd);
664int ice_del_fdir_ethtool(struct ice_vsi *vsi, struct ethtool_rxnfc *cmd);
Henry Tieman4ab95642020-05-11 18:01:41 -0700665int ice_get_ethtool_fdir_entry(struct ice_hw *hw, struct ethtool_rxnfc *cmd);
666int
667ice_get_fdir_fltr_ids(struct ice_hw *hw, struct ethtool_rxnfc *cmd,
668 u32 *rule_locs);
Henry Tieman148beb62020-05-11 18:01:40 -0700669void ice_fdir_release_flows(struct ice_hw *hw);
Henry Tieman83af0032020-05-11 18:01:45 -0700670void ice_fdir_replay_flows(struct ice_hw *hw);
671void ice_fdir_replay_fltrs(struct ice_pf *pf);
Henry Tieman148beb62020-05-11 18:01:40 -0700672int ice_fdir_create_dflt_rules(struct ice_pf *pf);
Jacob Kellerd69ea412020-07-23 17:22:03 -0700673int ice_aq_wait_for_event(struct ice_pf *pf, u16 opcode, unsigned long timeout,
674 struct ice_rq_event_info *event);
Anirudh Venkataramanan0e674ae2019-04-16 10:30:43 -0700675int ice_open(struct net_device *netdev);
Krzysztof Gorecznye95fc852021-02-26 13:19:26 -0800676int ice_open_internal(struct net_device *netdev);
Anirudh Venkataramanan0e674ae2019-04-16 10:30:43 -0700677int ice_stop(struct net_device *netdev);
Brett Creeley28bf2672020-05-11 18:01:46 -0700678void ice_service_task_schedule(struct ice_pf *pf);
Anirudh Venkataramanand76a60b2018-03-20 07:58:15 -0700679
Dave Ertmand25a0fc2021-05-20 09:37:49 -0500680/**
681 * ice_set_rdma_cap - enable RDMA support
682 * @pf: PF struct
683 */
684static inline void ice_set_rdma_cap(struct ice_pf *pf)
685{
Dave Ertmanf9f53012021-05-20 09:37:51 -0500686 if (pf->hw.func_caps.common_cap.rdma && pf->num_rdma_msix) {
Dave Ertmand25a0fc2021-05-20 09:37:49 -0500687 set_bit(ICE_FLAG_RDMA_ENA, pf->flags);
Dave Ertmanf9f53012021-05-20 09:37:51 -0500688 ice_plug_aux_dev(pf);
689 }
Dave Ertmand25a0fc2021-05-20 09:37:49 -0500690}
691
692/**
693 * ice_clear_rdma_cap - disable RDMA support
694 * @pf: PF struct
695 */
696static inline void ice_clear_rdma_cap(struct ice_pf *pf)
697{
Dave Ertmanf9f53012021-05-20 09:37:51 -0500698 ice_unplug_aux_dev(pf);
Dave Ertmand25a0fc2021-05-20 09:37:49 -0500699 clear_bit(ICE_FLAG_RDMA_ENA, pf->flags);
700}
Anirudh Venkataramanan837f08f2018-03-20 07:58:05 -0700701#endif /* _ICE_H_ */