Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
| 2 | /* Copyright (c) 2018, Intel Corporation. */ |
| 3 | |
| 4 | #ifndef _ICE_H_ |
| 5 | #define _ICE_H_ |
| 6 | |
| 7 | #include <linux/types.h> |
| 8 | #include <linux/errno.h> |
| 9 | #include <linux/kernel.h> |
| 10 | #include <linux/module.h> |
Tony Nguyen | 462acf6 | 2019-09-09 06:47:46 -0700 | [diff] [blame] | 11 | #include <linux/firmware.h> |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 12 | #include <linux/netdevice.h> |
| 13 | #include <linux/compiler.h> |
Anirudh Venkataramanan | dc49c77 | 2018-03-20 07:58:09 -0700 | [diff] [blame] | 14 | #include <linux/etherdevice.h> |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 15 | #include <linux/skbuff.h> |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 16 | #include <linux/cpumask.h> |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 17 | #include <linux/rtnetlink.h> |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 18 | #include <linux/if_vlan.h> |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 19 | #include <linux/dma-mapping.h> |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 20 | #include <linux/pci.h> |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 21 | #include <linux/workqueue.h> |
Jacob Keller | d69ea41 | 2020-07-23 17:22:03 -0700 | [diff] [blame] | 22 | #include <linux/wait.h> |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 23 | #include <linux/aer.h> |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 24 | #include <linux/interrupt.h> |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 25 | #include <linux/ethtool.h> |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 26 | #include <linux/timer.h> |
Anirudh Venkataramanan | 7ec59ee | 2018-03-20 07:58:06 -0700 | [diff] [blame] | 27 | #include <linux/delay.h> |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 28 | #include <linux/bitmap.h> |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 29 | #include <linux/log2.h> |
Anirudh Venkataramanan | d76a60b | 2018-03-20 07:58:15 -0700 | [diff] [blame] | 30 | #include <linux/ip.h> |
Anirudh Venkataramanan | cf909e1 | 2018-12-19 10:03:32 -0800 | [diff] [blame] | 31 | #include <linux/sctp.h> |
Anirudh Venkataramanan | d76a60b | 2018-03-20 07:58:15 -0700 | [diff] [blame] | 32 | #include <linux/ipv6.h> |
Maciej Fijalkowski | efc2214 | 2019-11-04 09:38:56 -0800 | [diff] [blame] | 33 | #include <linux/pkt_sched.h> |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 34 | #include <linux/if_bridge.h> |
Paul M Stillwell Jr | e3710a0 | 2019-09-09 06:47:42 -0700 | [diff] [blame] | 35 | #include <linux/ctype.h> |
Maciej Fijalkowski | efc2214 | 2019-11-04 09:38:56 -0800 | [diff] [blame] | 36 | #include <linux/bpf.h> |
Dave Ertman | f9f5301 | 2021-05-20 09:37:51 -0500 | [diff] [blame] | 37 | #include <linux/auxiliary_bus.h> |
Anirudh Venkataramanan | ddf30f7 | 2018-09-19 17:42:55 -0700 | [diff] [blame] | 38 | #include <linux/avf/virtchnl.h> |
Brett Creeley | 28bf267 | 2020-05-11 18:01:46 -0700 | [diff] [blame] | 39 | #include <linux/cpu_rmap.h> |
Jacob Keller | cdf1f1f | 2021-03-31 14:16:57 -0700 | [diff] [blame] | 40 | #include <linux/dim.h> |
Jacob Keller | 1adf7ea | 2020-03-11 18:58:15 -0700 | [diff] [blame] | 41 | #include <net/devlink.h> |
Anirudh Venkataramanan | d76a60b | 2018-03-20 07:58:15 -0700 | [diff] [blame] | 42 | #include <net/ipv6.h> |
Krzysztof Kazimierczak | 2d4238f | 2019-11-04 09:38:56 -0800 | [diff] [blame] | 43 | #include <net/xdp_sock.h> |
Michal Swiatkowski | c7a2190 | 2020-11-02 04:37:27 -0500 | [diff] [blame] | 44 | #include <net/xdp_sock_drv.h> |
Tony Nguyen | a4e82a8 | 2020-05-06 09:32:30 -0700 | [diff] [blame] | 45 | #include <net/geneve.h> |
| 46 | #include <net/gre.h> |
| 47 | #include <net/udp_tunnel.h> |
| 48 | #include <net/vxlan.h> |
Bruce Allan | d41f26b | 2021-03-02 10:12:06 -0800 | [diff] [blame] | 49 | #if IS_ENABLED(CONFIG_DCB) |
| 50 | #include <scsi/iscsi_proto.h> |
| 51 | #endif /* CONFIG_DCB */ |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 52 | #include "ice_devids.h" |
| 53 | #include "ice_type.h" |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 54 | #include "ice_txrx.h" |
Anirudh Venkataramanan | 37b6f64 | 2019-02-28 15:24:22 -0800 | [diff] [blame] | 55 | #include "ice_dcb.h" |
Anirudh Venkataramanan | 9c20346 | 2018-03-20 07:58:08 -0700 | [diff] [blame] | 56 | #include "ice_switch.h" |
Anirudh Venkataramanan | f31e4b6 | 2018-03-20 07:58:07 -0700 | [diff] [blame] | 57 | #include "ice_common.h" |
Anirudh Venkataramanan | 9c20346 | 2018-03-20 07:58:08 -0700 | [diff] [blame] | 58 | #include "ice_sched.h" |
Dave Ertman | 348048e | 2021-05-20 09:37:50 -0500 | [diff] [blame] | 59 | #include "ice_idc_int.h" |
Anirudh Venkataramanan | ddf30f7 | 2018-09-19 17:42:55 -0700 | [diff] [blame] | 60 | #include "ice_virtchnl_pf.h" |
Anirudh Venkataramanan | 007676b | 2018-09-19 17:42:57 -0700 | [diff] [blame] | 61 | #include "ice_sriov.h" |
Henry Tieman | 148beb6 | 2020-05-11 18:01:40 -0700 | [diff] [blame] | 62 | #include "ice_fdir.h" |
Krzysztof Kazimierczak | 2d4238f | 2019-11-04 09:38:56 -0800 | [diff] [blame] | 63 | #include "ice_xsk.h" |
Brett Creeley | 28bf267 | 2020-05-11 18:01:46 -0700 | [diff] [blame] | 64 | #include "ice_arfs.h" |
Dave Ertman | df006dd | 2020-11-20 16:39:26 -0800 | [diff] [blame] | 65 | #include "ice_lag.h" |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 66 | |
| 67 | #define ICE_BAR0 0 |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 68 | #define ICE_REQ_DESC_MULTIPLE 32 |
Preethi Banala | 8be92a7 | 2019-04-16 10:34:56 -0700 | [diff] [blame] | 69 | #define ICE_MIN_NUM_DESC 64 |
Bruce Allan | 3b6bf29 | 2018-09-19 17:23:11 -0700 | [diff] [blame] | 70 | #define ICE_MAX_NUM_DESC 8160 |
Brett Creeley | 1aec6e1 | 2019-04-16 10:30:41 -0700 | [diff] [blame] | 71 | #define ICE_DFLT_MIN_RX_DESC 512 |
Jesse Brandeburg | dd47e1f | 2019-09-03 01:31:07 -0700 | [diff] [blame] | 72 | #define ICE_DFLT_NUM_TX_DESC 256 |
| 73 | #define ICE_DFLT_NUM_RX_DESC 2048 |
Brett Creeley | ad71b25 | 2019-02-08 12:50:59 -0800 | [diff] [blame] | 74 | |
Anirudh Venkataramanan | 5513b92 | 2018-03-20 07:58:17 -0700 | [diff] [blame] | 75 | #define ICE_DFLT_TRAFFIC_CLASS BIT(0) |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 76 | #define ICE_INT_NAME_STR_LEN (IFNAMSIZ + 16) |
Anirudh Venkataramanan | f31e4b6 | 2018-03-20 07:58:07 -0700 | [diff] [blame] | 77 | #define ICE_AQ_LEN 64 |
Brett Creeley | 1183621 | 2019-07-25 01:55:38 -0700 | [diff] [blame] | 78 | #define ICE_MBXSQ_LEN 64 |
Brett Creeley | f3fe97f | 2021-01-21 10:38:06 -0800 | [diff] [blame] | 79 | #define ICE_MIN_LAN_TXRX_MSIX 1 |
| 80 | #define ICE_MIN_LAN_OICR_MSIX 1 |
| 81 | #define ICE_MIN_MSIX (ICE_MIN_LAN_TXRX_MSIX + ICE_MIN_LAN_OICR_MSIX) |
Qi Zhang | da62c5f | 2021-03-09 11:08:03 +0800 | [diff] [blame] | 82 | #define ICE_FDIR_MSIX 2 |
Dave Ertman | d25a0fc | 2021-05-20 09:37:49 -0500 | [diff] [blame] | 83 | #define ICE_RDMA_NUM_AEQ_MSIX 4 |
| 84 | #define ICE_MIN_RDMA_MSIX 2 |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 85 | #define ICE_NO_VSI 0xffff |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 86 | #define ICE_VSI_MAP_CONTIG 0 |
| 87 | #define ICE_VSI_MAP_SCATTER 1 |
| 88 | #define ICE_MAX_SCATTER_TXQS 16 |
| 89 | #define ICE_MAX_SCATTER_RXQS 16 |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 90 | #define ICE_Q_WAIT_RETRY_LIMIT 10 |
| 91 | #define ICE_Q_WAIT_MAX_RETRY (5 * ICE_Q_WAIT_RETRY_LIMIT) |
Anirudh Venkataramanan | d76a60b | 2018-03-20 07:58:15 -0700 | [diff] [blame] | 92 | #define ICE_MAX_LG_RSS_QS 256 |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 93 | #define ICE_RES_VALID_BIT 0x8000 |
| 94 | #define ICE_RES_MISC_VEC_ID (ICE_RES_VALID_BIT - 1) |
Dave Ertman | d25a0fc | 2021-05-20 09:37:49 -0500 | [diff] [blame] | 95 | #define ICE_RES_RDMA_VEC_ID (ICE_RES_MISC_VEC_ID - 1) |
Qi Zhang | da62c5f | 2021-03-09 11:08:03 +0800 | [diff] [blame] | 96 | /* All VF control VSIs share the same IRQ, so assign a unique ID for them */ |
Dave Ertman | d25a0fc | 2021-05-20 09:37:49 -0500 | [diff] [blame] | 97 | #define ICE_RES_VF_CTRL_VEC_ID (ICE_RES_RDMA_VEC_ID - 1) |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 98 | #define ICE_INVAL_Q_INDEX 0xffff |
Anirudh Venkataramanan | 0f9d502 | 2018-08-09 06:29:50 -0700 | [diff] [blame] | 99 | #define ICE_INVAL_VFID 256 |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 100 | |
Brett Creeley | 8134d5f | 2021-03-02 10:15:33 -0800 | [diff] [blame] | 101 | #define ICE_MAX_RXQS_PER_TC 256 /* Used when setting VSI context per TC Rx queues */ |
Anirudh Venkataramanan | afd9d4a | 2018-10-26 10:40:51 -0700 | [diff] [blame] | 102 | #define ICE_MAX_RESET_WAIT 20 |
| 103 | |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 104 | #define ICE_VSIQF_HKEY_ARRAY_SIZE ((VSIQF_HKEY_MAX_INDEX + 1) * 4) |
| 105 | |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 106 | #define ICE_DFLT_NETIF_M (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK) |
| 107 | |
Maciej Fijalkowski | efc2214 | 2019-11-04 09:38:56 -0800 | [diff] [blame] | 108 | #define ICE_MAX_MTU (ICE_AQ_SET_MAC_FRAME_SIZE_MAX - ICE_ETH_PKT_HDR_PAD) |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 109 | |
| 110 | #define ICE_UP_TABLE_TRANSLATE(val, i) \ |
| 111 | (((val) << ICE_AQ_VSI_UP_TABLE_UP##i##_S) & \ |
| 112 | ICE_AQ_VSI_UP_TABLE_UP##i##_M) |
| 113 | |
Anirudh Venkataramanan | 2b245cb | 2018-03-20 07:58:14 -0700 | [diff] [blame] | 114 | #define ICE_TX_DESC(R, i) (&(((struct ice_tx_desc *)((R)->desc))[i])) |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 115 | #define ICE_RX_DESC(R, i) (&(((union ice_32b_rx_flex_desc *)((R)->desc))[i])) |
Anirudh Venkataramanan | d76a60b | 2018-03-20 07:58:15 -0700 | [diff] [blame] | 116 | #define ICE_TX_CTX_DESC(R, i) (&(((struct ice_tx_ctx_desc *)((R)->desc))[i])) |
Henry Tieman | cac2a27 | 2020-05-11 18:01:42 -0700 | [diff] [blame] | 117 | #define ICE_TX_FDIRDESC(R, i) (&(((struct ice_fltr_desc *)((R)->desc))[i])) |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 118 | |
Anirudh Venkataramanan | 0b28b70 | 2018-03-20 07:58:18 -0700 | [diff] [blame] | 119 | /* Macro for each VSI in a PF */ |
| 120 | #define ice_for_each_vsi(pf, i) \ |
| 121 | for ((i) = 0; (i) < (pf)->num_alloc_vsi; (i)++) |
| 122 | |
Anirudh Venkataramanan | d337f2a | 2018-10-26 11:44:47 -0700 | [diff] [blame] | 123 | /* Macros for each Tx/Rx ring in a VSI */ |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 124 | #define ice_for_each_txq(vsi, i) \ |
| 125 | for ((i) = 0; (i) < (vsi)->num_txq; (i)++) |
| 126 | |
| 127 | #define ice_for_each_rxq(vsi, i) \ |
| 128 | for ((i) = 0; (i) < (vsi)->num_rxq; (i)++) |
| 129 | |
Anirudh Venkataramanan | d337f2a | 2018-10-26 11:44:47 -0700 | [diff] [blame] | 130 | /* Macros for each allocated Tx/Rx ring whether used or not in a VSI */ |
Jacob Keller | f8ba7db | 2018-08-09 06:28:54 -0700 | [diff] [blame] | 131 | #define ice_for_each_alloc_txq(vsi, i) \ |
| 132 | for ((i) = 0; (i) < (vsi)->alloc_txq; (i)++) |
| 133 | |
| 134 | #define ice_for_each_alloc_rxq(vsi, i) \ |
| 135 | for ((i) = 0; (i) < (vsi)->alloc_rxq; (i)++) |
| 136 | |
Brett Creeley | 67fe64d | 2018-12-19 10:03:30 -0800 | [diff] [blame] | 137 | #define ice_for_each_q_vector(vsi, i) \ |
| 138 | for ((i) = 0; (i) < (vsi)->num_q_vectors; (i)++) |
| 139 | |
Akeem G Abodunrin | 5eda8af | 2019-02-26 16:35:14 -0800 | [diff] [blame] | 140 | #define ICE_UCAST_PROMISC_BITS (ICE_PROMISC_UCAST_TX | ICE_PROMISC_MCAST_TX | \ |
| 141 | ICE_PROMISC_UCAST_RX | ICE_PROMISC_MCAST_RX) |
| 142 | |
| 143 | #define ICE_UCAST_VLAN_PROMISC_BITS (ICE_PROMISC_UCAST_TX | \ |
| 144 | ICE_PROMISC_MCAST_TX | \ |
| 145 | ICE_PROMISC_UCAST_RX | \ |
| 146 | ICE_PROMISC_MCAST_RX | \ |
| 147 | ICE_PROMISC_VLAN_TX | \ |
| 148 | ICE_PROMISC_VLAN_RX) |
| 149 | |
| 150 | #define ICE_MCAST_PROMISC_BITS (ICE_PROMISC_MCAST_TX | ICE_PROMISC_MCAST_RX) |
| 151 | |
| 152 | #define ICE_MCAST_VLAN_PROMISC_BITS (ICE_PROMISC_MCAST_TX | \ |
| 153 | ICE_PROMISC_MCAST_RX | \ |
| 154 | ICE_PROMISC_VLAN_TX | \ |
| 155 | ICE_PROMISC_VLAN_RX) |
| 156 | |
Brett Creeley | 4015d11 | 2019-11-08 06:23:26 -0800 | [diff] [blame] | 157 | #define ice_pf_to_dev(pf) (&((pf)->pdev->dev)) |
| 158 | |
Anirudh Venkataramanan | eff380a | 2019-10-24 01:11:17 -0700 | [diff] [blame] | 159 | struct ice_txq_meta { |
| 160 | u32 q_teid; /* Tx-scheduler element identifier */ |
| 161 | u16 q_id; /* Entry in VSI's txq_map bitmap */ |
| 162 | u16 q_handle; /* Relative index of Tx queue within TC */ |
| 163 | u16 vsi_idx; /* VSI index that Tx queue belongs to */ |
| 164 | u8 tc; /* TC number that Tx queue belongs to */ |
| 165 | }; |
| 166 | |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 167 | struct ice_tc_info { |
| 168 | u16 qoffset; |
Usha Ketineni | c5a2a4a | 2018-10-26 11:44:35 -0700 | [diff] [blame] | 169 | u16 qcount_tx; |
| 170 | u16 qcount_rx; |
| 171 | u8 netdev_tc; |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 172 | }; |
| 173 | |
| 174 | struct ice_tc_cfg { |
| 175 | u8 numtc; /* Total number of enabled TCs */ |
Anirudh Venkataramanan | f9867df | 2019-02-19 15:04:13 -0800 | [diff] [blame] | 176 | u8 ena_tc; /* Tx map */ |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 177 | struct ice_tc_info tc_info[ICE_MAX_TRAFFIC_CLASS]; |
| 178 | }; |
| 179 | |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 180 | struct ice_res_tracker { |
| 181 | u16 num_entries; |
Brett Creeley | cbe66bf | 2019-04-16 10:30:44 -0700 | [diff] [blame] | 182 | u16 end; |
Gustavo A. R. Silva | e94c0df | 2020-09-29 14:01:56 -0500 | [diff] [blame] | 183 | u16 list[]; |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 184 | }; |
| 185 | |
Anirudh Venkataramanan | 03f7a98 | 2018-12-19 10:03:27 -0800 | [diff] [blame] | 186 | struct ice_qs_cfg { |
Anirudh Venkataramanan | 94c4441 | 2019-02-19 15:04:12 -0800 | [diff] [blame] | 187 | struct mutex *qs_mutex; /* will be assigned to &pf->avail_q_mutex */ |
Anirudh Venkataramanan | 03f7a98 | 2018-12-19 10:03:27 -0800 | [diff] [blame] | 188 | unsigned long *pf_map; |
| 189 | unsigned long pf_map_size; |
| 190 | unsigned int q_count; |
| 191 | unsigned int scatter_count; |
| 192 | u16 *vsi_map; |
| 193 | u16 vsi_map_offset; |
| 194 | u8 mapping_mode; |
| 195 | }; |
| 196 | |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 197 | struct ice_sw { |
| 198 | struct ice_pf *pf; |
| 199 | u16 sw_id; /* switch ID for this switch */ |
| 200 | u16 bridge_mode; /* VEB/VEPA/Port Virtualizer */ |
Brett Creeley | fc0f39b | 2019-12-12 03:12:55 -0800 | [diff] [blame] | 201 | struct ice_vsi *dflt_vsi; /* default VSI for this switch */ |
| 202 | u8 dflt_vsi_ena:1; /* true if above dflt_vsi is enabled */ |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 203 | }; |
| 204 | |
Anirudh Venkataramanan | e97fb1a | 2021-03-02 10:15:37 -0800 | [diff] [blame] | 205 | enum ice_pf_state { |
Anirudh Venkataramanan | 7e408e0 | 2021-03-02 10:15:38 -0800 | [diff] [blame] | 206 | ICE_TESTING, |
| 207 | ICE_DOWN, |
| 208 | ICE_NEEDS_RESTART, |
| 209 | ICE_PREPARED_FOR_RESET, /* set by driver when prepared */ |
| 210 | ICE_RESET_OICR_RECV, /* set by driver after rcv reset OICR */ |
Dave Ertman | 348048e | 2021-05-20 09:37:50 -0500 | [diff] [blame] | 211 | ICE_PFR_REQ, /* set by driver */ |
| 212 | ICE_CORER_REQ, /* set by driver */ |
| 213 | ICE_GLOBR_REQ, /* set by driver */ |
Anirudh Venkataramanan | 7e408e0 | 2021-03-02 10:15:38 -0800 | [diff] [blame] | 214 | ICE_CORER_RECV, /* set by OICR handler */ |
| 215 | ICE_GLOBR_RECV, /* set by OICR handler */ |
| 216 | ICE_EMPR_RECV, /* set by OICR handler */ |
| 217 | ICE_SUSPENDED, /* set on module remove path */ |
| 218 | ICE_RESET_FAILED, /* set by reset/rebuild */ |
Anirudh Venkataramanan | ddf30f7 | 2018-09-19 17:42:55 -0700 | [diff] [blame] | 219 | /* When checking for the PF to be in a nominal operating state, the |
| 220 | * bits that are grouped at the beginning of the list need to be |
Anirudh Venkataramanan | 7e408e0 | 2021-03-02 10:15:38 -0800 | [diff] [blame] | 221 | * checked. Bits occurring before ICE_STATE_NOMINAL_CHECK_BITS will |
Anirudh Venkataramanan | df17b7e | 2018-10-26 11:44:46 -0700 | [diff] [blame] | 222 | * be checked. If you need to add a bit into consideration for nominal |
Anirudh Venkataramanan | ddf30f7 | 2018-09-19 17:42:55 -0700 | [diff] [blame] | 223 | * operating state, it must be added before |
Anirudh Venkataramanan | 7e408e0 | 2021-03-02 10:15:38 -0800 | [diff] [blame] | 224 | * ICE_STATE_NOMINAL_CHECK_BITS. Do not move this entry's position |
Anirudh Venkataramanan | ddf30f7 | 2018-09-19 17:42:55 -0700 | [diff] [blame] | 225 | * without appropriate consideration. |
| 226 | */ |
Anirudh Venkataramanan | 7e408e0 | 2021-03-02 10:15:38 -0800 | [diff] [blame] | 227 | ICE_STATE_NOMINAL_CHECK_BITS, |
| 228 | ICE_ADMINQ_EVENT_PENDING, |
| 229 | ICE_MAILBOXQ_EVENT_PENDING, |
| 230 | ICE_MDD_EVENT_PENDING, |
| 231 | ICE_VFLR_EVENT_PENDING, |
| 232 | ICE_FLTR_OVERFLOW_PROMISC, |
| 233 | ICE_VF_DIS, |
| 234 | ICE_CFG_BUSY, |
| 235 | ICE_SERVICE_SCHED, |
| 236 | ICE_SERVICE_DIS, |
| 237 | ICE_FD_FLUSH_REQ, |
| 238 | ICE_OICR_INTR_DIS, /* Global OICR interrupt disabled */ |
| 239 | ICE_MDD_VF_PRINT_PENDING, /* set when MDD event handle */ |
| 240 | ICE_VF_RESETS_DISABLED, /* disable resets during ice_remove */ |
| 241 | ICE_LINK_DEFAULT_OVERRIDE_PENDING, |
| 242 | ICE_PHY_INIT_COMPLETE, |
| 243 | ICE_FD_VF_FLUSH_CTX, /* set at FD Rx IRQ or timeout */ |
| 244 | ICE_STATE_NBITS /* must be last */ |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 245 | }; |
| 246 | |
Anirudh Venkataramanan | e97fb1a | 2021-03-02 10:15:37 -0800 | [diff] [blame] | 247 | enum ice_vsi_state { |
| 248 | ICE_VSI_DOWN, |
| 249 | ICE_VSI_NEEDS_RESTART, |
Anirudh Venkataramanan | a476d72 | 2021-03-02 10:15:41 -0800 | [diff] [blame] | 250 | ICE_VSI_NETDEV_ALLOCD, |
| 251 | ICE_VSI_NETDEV_REGISTERED, |
Anirudh Venkataramanan | e97fb1a | 2021-03-02 10:15:37 -0800 | [diff] [blame] | 252 | ICE_VSI_UMAC_FLTR_CHANGED, |
| 253 | ICE_VSI_MMAC_FLTR_CHANGED, |
| 254 | ICE_VSI_VLAN_FLTR_CHANGED, |
| 255 | ICE_VSI_PROMISC_CHANGED, |
| 256 | ICE_VSI_STATE_NBITS /* must be last */ |
Anirudh Venkataramanan | e94d447 | 2018-03-20 07:58:19 -0700 | [diff] [blame] | 257 | }; |
| 258 | |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 259 | /* struct that defines a VSI, associated with a dev */ |
| 260 | struct ice_vsi { |
| 261 | struct net_device *netdev; |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 262 | struct ice_sw *vsw; /* switch this VSI is on */ |
| 263 | struct ice_pf *back; /* back pointer to PF */ |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 264 | struct ice_port_info *port_info; /* back pointer to port_info */ |
Anirudh Venkataramanan | d337f2a | 2018-10-26 11:44:47 -0700 | [diff] [blame] | 265 | struct ice_ring **rx_rings; /* Rx ring array */ |
| 266 | struct ice_ring **tx_rings; /* Tx ring array */ |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 267 | struct ice_q_vector **q_vectors; /* q_vector array */ |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 268 | |
| 269 | irqreturn_t (*irq_handler)(int irq, void *data); |
| 270 | |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 271 | u64 tx_linearize; |
Anirudh Venkataramanan | e97fb1a | 2021-03-02 10:15:37 -0800 | [diff] [blame] | 272 | DECLARE_BITMAP(state, ICE_VSI_STATE_NBITS); |
Anirudh Venkataramanan | e94d447 | 2018-03-20 07:58:19 -0700 | [diff] [blame] | 273 | unsigned int current_netdev_flags; |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 274 | u32 tx_restart; |
| 275 | u32 tx_busy; |
| 276 | u32 rx_buf_failed; |
| 277 | u32 rx_page_failed; |
Karol Kolacinski | 88865fc | 2020-05-07 17:41:05 -0700 | [diff] [blame] | 278 | u16 num_q_vectors; |
| 279 | u16 base_vector; /* IRQ base for OS reserved vectors */ |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 280 | enum ice_vsi_type type; |
Anirudh Venkataramanan | df17b7e | 2018-10-26 11:44:46 -0700 | [diff] [blame] | 281 | u16 vsi_num; /* HW (absolute) index of this VSI */ |
| 282 | u16 idx; /* software index in pf->vsi[] */ |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 283 | |
Anirudh Venkataramanan | 8ede017 | 2018-09-19 17:42:56 -0700 | [diff] [blame] | 284 | s16 vf_id; /* VF ID for SR-IOV VSIs */ |
| 285 | |
Akeem G Abodunrin | d95276c | 2019-04-16 10:21:24 -0700 | [diff] [blame] | 286 | u16 ethtype; /* Ethernet protocol for pause frame */ |
Henry Tieman | 148beb6 | 2020-05-11 18:01:40 -0700 | [diff] [blame] | 287 | u16 num_gfltr; |
| 288 | u16 num_bfltr; |
Akeem G Abodunrin | d95276c | 2019-04-16 10:21:24 -0700 | [diff] [blame] | 289 | |
Anirudh Venkataramanan | d76a60b | 2018-03-20 07:58:15 -0700 | [diff] [blame] | 290 | /* RSS config */ |
| 291 | u16 rss_table_size; /* HW RSS table size */ |
| 292 | u16 rss_size; /* Allocated RSS queues */ |
| 293 | u8 *rss_hkey_user; /* User configured hash keys */ |
| 294 | u8 *rss_lut_user; /* User configured lookup table entries */ |
| 295 | u8 rss_lut_type; /* used to configure Get/Set RSS LUT AQ call */ |
| 296 | |
Brett Creeley | 28bf267 | 2020-05-11 18:01:46 -0700 | [diff] [blame] | 297 | /* aRFS members only allocated for the PF VSI */ |
| 298 | #define ICE_MAX_ARFS_LIST 1024 |
| 299 | #define ICE_ARFS_LST_MASK (ICE_MAX_ARFS_LIST - 1) |
| 300 | struct hlist_head *arfs_fltr_list; |
| 301 | struct ice_arfs_active_fltr_cntrs *arfs_fltr_cntrs; |
| 302 | spinlock_t arfs_lock; /* protects aRFS hash table and filter state */ |
| 303 | atomic_t *arfs_last_fltr_id; |
| 304 | |
Jacob Keller | 48d4002 | 2020-10-07 10:54:44 -0700 | [diff] [blame] | 305 | /* devlink port data */ |
| 306 | struct devlink_port devlink_port; |
| 307 | bool devlink_port_registered; |
| 308 | |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 309 | u16 max_frame; |
| 310 | u16 rx_buf_len; |
| 311 | |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 312 | struct ice_aqc_vsi_props info; /* VSI properties */ |
| 313 | |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 314 | /* VSI stats */ |
| 315 | struct rtnl_link_stats64 net_stats; |
| 316 | struct ice_eth_stats eth_stats; |
| 317 | struct ice_eth_stats eth_stats_prev; |
| 318 | |
Anirudh Venkataramanan | e94d447 | 2018-03-20 07:58:19 -0700 | [diff] [blame] | 319 | struct list_head tmp_sync_list; /* MAC filters to be synced */ |
| 320 | struct list_head tmp_unsync_list; /* MAC filters to be unsynced */ |
| 321 | |
Jesse Brandeburg | 0ab54c5 | 2019-04-16 10:24:35 -0700 | [diff] [blame] | 322 | u8 irqs_ready:1; |
| 323 | u8 current_isup:1; /* Sync 'link up' logging */ |
| 324 | u8 stat_offsets_loaded:1; |
Brett Creeley | cd6d6b8 | 2019-12-12 03:12:54 -0800 | [diff] [blame] | 325 | u16 num_vlan; |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 326 | |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 327 | /* queue information */ |
| 328 | u8 tx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ |
| 329 | u8 rx_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ |
Anirudh Venkataramanan | 78b5713 | 2019-08-02 01:25:21 -0700 | [diff] [blame] | 330 | u16 *txq_map; /* index in pf->avail_txqs */ |
| 331 | u16 *rxq_map; /* index in pf->avail_rxqs */ |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 332 | u16 alloc_txq; /* Allocated Tx queues */ |
| 333 | u16 num_txq; /* Used Tx queues */ |
| 334 | u16 alloc_rxq; /* Allocated Rx queues */ |
| 335 | u16 num_rxq; /* Used Rx queues */ |
Henry Tieman | 87324e7 | 2019-11-08 06:23:29 -0800 | [diff] [blame] | 336 | u16 req_txq; /* User requested Tx queues */ |
| 337 | u16 req_rxq; /* User requested Rx queues */ |
Brett Creeley | ad71b25 | 2019-02-08 12:50:59 -0800 | [diff] [blame] | 338 | u16 num_rx_desc; |
| 339 | u16 num_tx_desc; |
Dave Ertman | 348048e | 2021-05-20 09:37:50 -0500 | [diff] [blame] | 340 | u16 qset_handle[ICE_MAX_TRAFFIC_CLASS]; |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 341 | struct ice_tc_cfg tc_cfg; |
Maciej Fijalkowski | efc2214 | 2019-11-04 09:38:56 -0800 | [diff] [blame] | 342 | struct bpf_prog *xdp_prog; |
| 343 | struct ice_ring **xdp_rings; /* XDP ring array */ |
Maciej Fijalkowski | e102db7 | 2021-04-27 21:52:09 +0200 | [diff] [blame] | 344 | unsigned long *af_xdp_zc_qps; /* tracks AF_XDP ZC enabled qps */ |
Maciej Fijalkowski | efc2214 | 2019-11-04 09:38:56 -0800 | [diff] [blame] | 345 | u16 num_xdp_txq; /* Used XDP queues */ |
| 346 | u8 xdp_mapping_mode; /* ICE_MAP_MODE_[CONTIG|SCATTER] */ |
Kiran Patil | b126bd6 | 2020-11-20 16:39:27 -0800 | [diff] [blame] | 347 | |
| 348 | /* setup back reference, to which aggregator node this VSI |
| 349 | * corresponds to |
| 350 | */ |
| 351 | struct ice_agg_node *agg_node; |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 352 | } ____cacheline_internodealigned_in_smp; |
| 353 | |
| 354 | /* struct that defines an interrupt vector */ |
| 355 | struct ice_q_vector { |
| 356 | struct ice_vsi *vsi; |
Brett Creeley | 8244dd2 | 2019-02-19 15:04:05 -0800 | [diff] [blame] | 357 | |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 358 | u16 v_idx; /* index in the vsi->q_vector array. */ |
Brett Creeley | b07833a | 2019-02-28 15:25:59 -0800 | [diff] [blame] | 359 | u16 reg_idx; |
Anirudh Venkataramanan | d337f2a | 2018-10-26 11:44:47 -0700 | [diff] [blame] | 360 | u8 num_ring_rx; /* total number of Rx rings in vector */ |
Brett Creeley | 8244dd2 | 2019-02-19 15:04:05 -0800 | [diff] [blame] | 361 | u8 num_ring_tx; /* total number of Tx rings in vector */ |
Jacob Keller | cdf1f1f | 2021-03-31 14:16:57 -0700 | [diff] [blame] | 362 | u8 wb_on_itr:1; /* if true, WB on ITR is enabled */ |
Brett Creeley | 9e4ab4c | 2018-09-19 17:23:19 -0700 | [diff] [blame] | 363 | /* in usecs, need to use ice_intrl_to_usecs_reg() before writing this |
| 364 | * value to the device |
| 365 | */ |
| 366 | u8 intrl; |
Brett Creeley | 8244dd2 | 2019-02-19 15:04:05 -0800 | [diff] [blame] | 367 | |
| 368 | struct napi_struct napi; |
| 369 | |
| 370 | struct ice_ring_container rx; |
| 371 | struct ice_ring_container tx; |
| 372 | |
| 373 | cpumask_t affinity_mask; |
| 374 | struct irq_affinity_notify affinity_notify; |
| 375 | |
| 376 | char name[ICE_INT_NAME_STR_LEN]; |
Jacob Keller | cdf1f1f | 2021-03-31 14:16:57 -0700 | [diff] [blame] | 377 | |
| 378 | u16 total_events; /* net_dim(): number of interrupts processed */ |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 379 | } ____cacheline_internodealigned_in_smp; |
| 380 | |
| 381 | enum ice_pf_flags { |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 382 | ICE_FLAG_FLTR_SYNC, |
Dave Ertman | d25a0fc | 2021-05-20 09:37:49 -0500 | [diff] [blame] | 383 | ICE_FLAG_RDMA_ENA, |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 384 | ICE_FLAG_RSS_ENA, |
Anirudh Venkataramanan | ddf30f7 | 2018-09-19 17:42:55 -0700 | [diff] [blame] | 385 | ICE_FLAG_SRIOV_ENA, |
Anirudh Venkataramanan | 75d2b25 | 2018-09-19 17:42:54 -0700 | [diff] [blame] | 386 | ICE_FLAG_SRIOV_CAPABLE, |
Anirudh Venkataramanan | 37b6f64 | 2019-02-28 15:24:22 -0800 | [diff] [blame] | 387 | ICE_FLAG_DCB_CAPABLE, |
| 388 | ICE_FLAG_DCB_ENA, |
Henry Tieman | 148beb6 | 2020-05-11 18:01:40 -0700 | [diff] [blame] | 389 | ICE_FLAG_FD_ENA, |
Dave Ertman | d25a0fc | 2021-05-20 09:37:49 -0500 | [diff] [blame] | 390 | ICE_FLAG_AUX_ENA, |
Tony Nguyen | 462acf6 | 2019-09-09 06:47:46 -0700 | [diff] [blame] | 391 | ICE_FLAG_ADV_FEATURES, |
Bruce Allan | ab4ab73 | 2018-12-19 10:03:26 -0800 | [diff] [blame] | 392 | ICE_FLAG_LINK_DOWN_ON_CLOSE_ENA, |
Bruce Allan | b4e813d | 2020-07-09 09:16:08 -0700 | [diff] [blame] | 393 | ICE_FLAG_TOTAL_PORT_SHUTDOWN_ENA, |
Tony Nguyen | 6d59994 | 2019-06-26 02:20:17 -0700 | [diff] [blame] | 394 | ICE_FLAG_NO_MEDIA, |
Dave Ertman | 84a118a | 2019-07-29 02:04:50 -0700 | [diff] [blame] | 395 | ICE_FLAG_FW_LLDP_AGENT, |
Anirudh Venkataramanan | 3a257a1 | 2019-02-28 15:24:31 -0800 | [diff] [blame] | 396 | ICE_FLAG_ETHTOOL_CTXT, /* set when ethtool holds RTNL lock */ |
Maciej Fijalkowski | 7237f5b | 2019-10-24 01:11:22 -0700 | [diff] [blame] | 397 | ICE_FLAG_LEGACY_RX, |
Brett Creeley | 01b5e89 | 2020-05-07 17:40:59 -0700 | [diff] [blame] | 398 | ICE_FLAG_VF_TRUE_PROMISC_ENA, |
Paul Greenwalt | 9d5c5a5 | 2020-02-13 13:31:16 -0800 | [diff] [blame] | 399 | ICE_FLAG_MDD_AUTO_RESET_VF, |
Paul Greenwalt | ea78ce4 | 2020-07-09 09:16:07 -0700 | [diff] [blame] | 400 | ICE_FLAG_LINK_LENIENT_MODE_ENA, |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 401 | ICE_PF_FLAGS_NBITS /* must be last */ |
| 402 | }; |
| 403 | |
Kiran Patil | b126bd6 | 2020-11-20 16:39:27 -0800 | [diff] [blame] | 404 | struct ice_agg_node { |
| 405 | u32 agg_id; |
| 406 | #define ICE_MAX_VSIS_IN_AGG_NODE 64 |
| 407 | u32 num_vsis; |
| 408 | u8 valid; |
| 409 | }; |
| 410 | |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 411 | struct ice_pf { |
| 412 | struct pci_dev *pdev; |
Preethi Banala | eb0208e | 2018-09-19 17:23:16 -0700 | [diff] [blame] | 413 | |
Jacob Keller | dce730f | 2020-03-26 11:37:18 -0700 | [diff] [blame] | 414 | struct devlink_region *nvm_region; |
Jacob Keller | 8d7aab3 | 2020-06-18 11:46:11 -0700 | [diff] [blame] | 415 | struct devlink_region *devcaps_region; |
Jacob Keller | dce730f | 2020-03-26 11:37:18 -0700 | [diff] [blame] | 416 | |
Preethi Banala | eb0208e | 2018-09-19 17:23:16 -0700 | [diff] [blame] | 417 | /* OS reserved IRQ details */ |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 418 | struct msix_entry *msix_entries; |
Brett Creeley | cbe66bf | 2019-04-16 10:30:44 -0700 | [diff] [blame] | 419 | struct ice_res_tracker *irq_tracker; |
| 420 | /* First MSIX vector used by SR-IOV VFs. Calculated by subtracting the |
| 421 | * number of MSIX vectors needed for all SR-IOV VFs from the number of |
| 422 | * MSIX vectors allowed on this PF. |
| 423 | */ |
| 424 | u16 sriov_base_vector; |
Preethi Banala | eb0208e | 2018-09-19 17:23:16 -0700 | [diff] [blame] | 425 | |
Henry Tieman | 148beb6 | 2020-05-11 18:01:40 -0700 | [diff] [blame] | 426 | u16 ctrl_vsi_idx; /* control VSI index in pf->vsi array */ |
| 427 | |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 428 | struct ice_vsi **vsi; /* VSIs created by the driver */ |
| 429 | struct ice_sw *first_sw; /* first switch created by firmware */ |
Anirudh Venkataramanan | ddf30f7 | 2018-09-19 17:42:55 -0700 | [diff] [blame] | 430 | /* Virtchnl/SR-IOV config info */ |
| 431 | struct ice_vf *vf; |
Jesse Brandeburg | 53bb669 | 2020-05-07 17:41:06 -0700 | [diff] [blame] | 432 | u16 num_alloc_vfs; /* actual number of VFs allocated */ |
Anirudh Venkataramanan | 75d2b25 | 2018-09-19 17:42:54 -0700 | [diff] [blame] | 433 | u16 num_vfs_supported; /* num VFs supported for this PF */ |
Brett Creeley | 46c276c | 2020-02-27 10:14:53 -0800 | [diff] [blame] | 434 | u16 num_qps_per_vf; |
| 435 | u16 num_msix_per_vf; |
Paul Greenwalt | 9d5c5a5 | 2020-02-13 13:31:16 -0800 | [diff] [blame] | 436 | /* used to ratelimit the MDD event logging */ |
| 437 | unsigned long last_printed_mdd_jiffies; |
Vignesh Sridhar | 0891c89 | 2021-03-02 10:12:00 -0800 | [diff] [blame] | 438 | DECLARE_BITMAP(malvfs, ICE_MAX_VF_COUNT); |
Anirudh Venkataramanan | 7e408e0 | 2021-03-02 10:15:38 -0800 | [diff] [blame] | 439 | DECLARE_BITMAP(state, ICE_STATE_NBITS); |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 440 | DECLARE_BITMAP(flags, ICE_PF_FLAGS_NBITS); |
Anirudh Venkataramanan | 78b5713 | 2019-08-02 01:25:21 -0700 | [diff] [blame] | 441 | unsigned long *avail_txqs; /* bitmap to track PF Tx queue usage */ |
| 442 | unsigned long *avail_rxqs; /* bitmap to track PF Rx queue usage */ |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 443 | unsigned long serv_tmr_period; |
| 444 | unsigned long serv_tmr_prev; |
| 445 | struct timer_list serv_tmr; |
| 446 | struct work_struct serv_task; |
| 447 | struct mutex avail_q_mutex; /* protects access to avail_[rx|tx]qs */ |
| 448 | struct mutex sw_mutex; /* lock for protecting VSI alloc flow */ |
Dave Ertman | b94b013 | 2019-11-06 02:05:29 -0800 | [diff] [blame] | 449 | struct mutex tc_mutex; /* lock to protect TC changes */ |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 450 | u32 msg_enable; |
Dave Ertman | d25a0fc | 2021-05-20 09:37:49 -0500 | [diff] [blame] | 451 | u16 num_rdma_msix; /* Total MSIX vectors for RDMA driver */ |
| 452 | u16 rdma_base_vector; |
Jacob Keller | d69ea41 | 2020-07-23 17:22:03 -0700 | [diff] [blame] | 453 | |
| 454 | /* spinlock to protect the AdminQ wait list */ |
| 455 | spinlock_t aq_wait_lock; |
| 456 | struct hlist_head aq_wait_list; |
| 457 | wait_queue_head_t aq_wait_queue; |
| 458 | |
Anirudh Venkataramanan | d76a60b | 2018-03-20 07:58:15 -0700 | [diff] [blame] | 459 | u32 hw_csum_rx_error; |
Karol Kolacinski | 88865fc | 2020-05-07 17:41:05 -0700 | [diff] [blame] | 460 | u16 oicr_idx; /* Other interrupt cause MSIX vector index */ |
| 461 | u16 num_avail_sw_msix; /* remaining MSIX SW vectors left unclaimed */ |
Anirudh Venkataramanan | 78b5713 | 2019-08-02 01:25:21 -0700 | [diff] [blame] | 462 | u16 max_pf_txqs; /* Total Tx queues PF wide */ |
| 463 | u16 max_pf_rxqs; /* Total Rx queues PF wide */ |
Karol Kolacinski | 88865fc | 2020-05-07 17:41:05 -0700 | [diff] [blame] | 464 | u16 num_lan_msix; /* Total MSIX vectors for base driver */ |
Anirudh Venkataramanan | f9867df | 2019-02-19 15:04:13 -0800 | [diff] [blame] | 465 | u16 num_lan_tx; /* num LAN Tx queues setup */ |
| 466 | u16 num_lan_rx; /* num LAN Rx queues setup */ |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 467 | u16 next_vsi; /* Next free slot in pf->vsi[] - 0-based! */ |
| 468 | u16 num_alloc_vsi; |
Anirudh Venkataramanan | 0b28b70 | 2018-03-20 07:58:18 -0700 | [diff] [blame] | 469 | u16 corer_count; /* Core reset count */ |
| 470 | u16 globr_count; /* Global reset count */ |
| 471 | u16 empr_count; /* EMP reset count */ |
| 472 | u16 pfr_count; /* PF reset count */ |
| 473 | |
Akeem G Abodunrin | 769c500 | 2020-07-09 09:16:03 -0700 | [diff] [blame] | 474 | u8 wol_ena : 1; /* software state of WoL */ |
| 475 | u32 wakeup_reason; /* last wakeup reason */ |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 476 | struct ice_hw_port_stats stats; |
| 477 | struct ice_hw_port_stats stats_prev; |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 478 | struct ice_hw hw; |
Jesse Brandeburg | 0ab54c5 | 2019-04-16 10:24:35 -0700 | [diff] [blame] | 479 | u8 stat_prev_loaded:1; /* has previous stats been loaded */ |
Anirudh Venkataramanan | 7b9ffc7 | 2019-02-28 15:24:24 -0800 | [diff] [blame] | 480 | u16 dcbx_cap; |
Sudheer Mogilappagari | b3969fd | 2018-08-09 06:29:53 -0700 | [diff] [blame] | 481 | u32 tx_timeout_count; |
| 482 | unsigned long tx_timeout_last_recovery; |
| 483 | u32 tx_timeout_recovery_level; |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 484 | char int_name[ICE_INT_NAME_STR_LEN]; |
Dave Ertman | d25a0fc | 2021-05-20 09:37:49 -0500 | [diff] [blame] | 485 | struct auxiliary_device *adev; |
| 486 | int aux_idx; |
Anirudh Venkataramanan | 0e674ae | 2019-04-16 10:30:43 -0700 | [diff] [blame] | 487 | u32 sw_int_count; |
Paul Greenwalt | 1a3571b | 2020-07-09 09:16:06 -0700 | [diff] [blame] | 488 | |
| 489 | __le64 nvm_phy_type_lo; /* NVM PHY type low */ |
| 490 | __le64 nvm_phy_type_hi; /* NVM PHY type high */ |
Paul Greenwalt | ea78ce4 | 2020-07-09 09:16:07 -0700 | [diff] [blame] | 491 | struct ice_link_default_override_tlv link_dflt_override; |
Dave Ertman | df006dd | 2020-11-20 16:39:26 -0800 | [diff] [blame] | 492 | struct ice_lag *lag; /* Link Aggregation information */ |
Kiran Patil | b126bd6 | 2020-11-20 16:39:27 -0800 | [diff] [blame] | 493 | |
| 494 | #define ICE_INVALID_AGG_NODE_ID 0 |
| 495 | #define ICE_PF_AGG_NODE_ID_START 1 |
| 496 | #define ICE_MAX_PF_AGG_NODES 32 |
| 497 | struct ice_agg_node pf_agg_node[ICE_MAX_PF_AGG_NODES]; |
| 498 | #define ICE_VF_AGG_NODE_ID_START 65 |
| 499 | #define ICE_MAX_VF_AGG_NODES 32 |
| 500 | struct ice_agg_node vf_agg_node[ICE_MAX_VF_AGG_NODES]; |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 501 | }; |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 502 | |
Anirudh Venkataramanan | 3a858ba | 2018-03-20 07:58:11 -0700 | [diff] [blame] | 503 | struct ice_netdev_priv { |
| 504 | struct ice_vsi *vsi; |
| 505 | }; |
| 506 | |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 507 | /** |
| 508 | * ice_irq_dynamic_ena - Enable default interrupt generation settings |
Anirudh Venkataramanan | f9867df | 2019-02-19 15:04:13 -0800 | [diff] [blame] | 509 | * @hw: pointer to HW struct |
| 510 | * @vsi: pointer to VSI struct, can be NULL |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 511 | * @q_vector: pointer to q_vector, can be NULL |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 512 | */ |
Bruce Allan | c8b7abd | 2019-02-26 16:35:11 -0800 | [diff] [blame] | 513 | static inline void |
| 514 | ice_irq_dynamic_ena(struct ice_hw *hw, struct ice_vsi *vsi, |
| 515 | struct ice_q_vector *q_vector) |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 516 | { |
Brett Creeley | b07833a | 2019-02-28 15:25:59 -0800 | [diff] [blame] | 517 | u32 vector = (vsi && q_vector) ? q_vector->reg_idx : |
Brett Creeley | cbe66bf | 2019-04-16 10:30:44 -0700 | [diff] [blame] | 518 | ((struct ice_pf *)hw->back)->oicr_idx; |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 519 | int itr = ICE_ITR_NONE; |
| 520 | u32 val; |
| 521 | |
| 522 | /* clear the PBA here, as this function is meant to clean out all |
| 523 | * previous interrupts and enable the interrupt |
| 524 | */ |
| 525 | val = GLINT_DYN_CTL_INTENA_M | GLINT_DYN_CTL_CLEARPBA_M | |
| 526 | (itr << GLINT_DYN_CTL_ITR_INDX_S); |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 527 | if (vsi) |
Anirudh Venkataramanan | e97fb1a | 2021-03-02 10:15:37 -0800 | [diff] [blame] | 528 | if (test_bit(ICE_VSI_DOWN, vsi->state)) |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 529 | return; |
Anirudh Venkataramanan | 940b61a | 2018-03-20 07:58:10 -0700 | [diff] [blame] | 530 | wr32(hw, GLINT_DYN_CTL(vector), val); |
| 531 | } |
Anirudh Venkataramanan | cdedef5 | 2018-03-20 07:58:13 -0700 | [diff] [blame] | 532 | |
Brett Creeley | c2a23e0 | 2019-02-28 15:26:01 -0800 | [diff] [blame] | 533 | /** |
Tony Nguyen | 462acf6 | 2019-09-09 06:47:46 -0700 | [diff] [blame] | 534 | * ice_netdev_to_pf - Retrieve the PF struct associated with a netdev |
| 535 | * @netdev: pointer to the netdev struct |
| 536 | */ |
| 537 | static inline struct ice_pf *ice_netdev_to_pf(struct net_device *netdev) |
| 538 | { |
| 539 | struct ice_netdev_priv *np = netdev_priv(netdev); |
| 540 | |
| 541 | return np->vsi->back; |
| 542 | } |
| 543 | |
Maciej Fijalkowski | efc2214 | 2019-11-04 09:38:56 -0800 | [diff] [blame] | 544 | static inline bool ice_is_xdp_ena_vsi(struct ice_vsi *vsi) |
| 545 | { |
| 546 | return !!vsi->xdp_prog; |
| 547 | } |
| 548 | |
| 549 | static inline void ice_set_ring_xdp(struct ice_ring *ring) |
| 550 | { |
| 551 | ring->flags |= ICE_TX_FLAGS_RING_XDP; |
| 552 | } |
| 553 | |
Tony Nguyen | 462acf6 | 2019-09-09 06:47:46 -0700 | [diff] [blame] | 554 | /** |
Magnus Karlsson | 1742b3d | 2020-08-28 10:26:15 +0200 | [diff] [blame] | 555 | * ice_xsk_pool - get XSK buffer pool bound to a ring |
Jesse Brandeburg | b50f7bc | 2020-09-25 15:24:37 -0700 | [diff] [blame] | 556 | * @ring: ring to use |
Krzysztof Kazimierczak | 2d4238f | 2019-11-04 09:38:56 -0800 | [diff] [blame] | 557 | * |
Magnus Karlsson | 1742b3d | 2020-08-28 10:26:15 +0200 | [diff] [blame] | 558 | * Returns a pointer to xdp_umem structure if there is a buffer pool present, |
Krzysztof Kazimierczak | 2d4238f | 2019-11-04 09:38:56 -0800 | [diff] [blame] | 559 | * NULL otherwise. |
| 560 | */ |
Magnus Karlsson | 1742b3d | 2020-08-28 10:26:15 +0200 | [diff] [blame] | 561 | static inline struct xsk_buff_pool *ice_xsk_pool(struct ice_ring *ring) |
Krzysztof Kazimierczak | 2d4238f | 2019-11-04 09:38:56 -0800 | [diff] [blame] | 562 | { |
Maciej Fijalkowski | e102db7 | 2021-04-27 21:52:09 +0200 | [diff] [blame] | 563 | struct ice_vsi *vsi = ring->vsi; |
Krzysztof Kazimierczak | 65bb559 | 2019-12-12 03:13:06 -0800 | [diff] [blame] | 564 | u16 qid = ring->q_index; |
Krzysztof Kazimierczak | 2d4238f | 2019-11-04 09:38:56 -0800 | [diff] [blame] | 565 | |
| 566 | if (ice_ring_is_xdp(ring)) |
Maciej Fijalkowski | e102db7 | 2021-04-27 21:52:09 +0200 | [diff] [blame] | 567 | qid -= vsi->num_xdp_txq; |
Krzysztof Kazimierczak | 2d4238f | 2019-11-04 09:38:56 -0800 | [diff] [blame] | 568 | |
Maciej Fijalkowski | e102db7 | 2021-04-27 21:52:09 +0200 | [diff] [blame] | 569 | if (!ice_is_xdp_ena_vsi(vsi) || !test_bit(qid, vsi->af_xdp_zc_qps)) |
Krzysztof Kazimierczak | 2d4238f | 2019-11-04 09:38:56 -0800 | [diff] [blame] | 570 | return NULL; |
| 571 | |
Maciej Fijalkowski | e102db7 | 2021-04-27 21:52:09 +0200 | [diff] [blame] | 572 | return xsk_get_pool_from_qid(vsi->netdev, qid); |
Krzysztof Kazimierczak | 2d4238f | 2019-11-04 09:38:56 -0800 | [diff] [blame] | 573 | } |
| 574 | |
| 575 | /** |
Anirudh Venkataramanan | 208ff75 | 2019-08-08 07:39:33 -0700 | [diff] [blame] | 576 | * ice_get_main_vsi - Get the PF VSI |
| 577 | * @pf: PF instance |
| 578 | * |
| 579 | * returns pf->vsi[0], which by definition is the PF VSI |
Brett Creeley | c2a23e0 | 2019-02-28 15:26:01 -0800 | [diff] [blame] | 580 | */ |
Anirudh Venkataramanan | 208ff75 | 2019-08-08 07:39:33 -0700 | [diff] [blame] | 581 | static inline struct ice_vsi *ice_get_main_vsi(struct ice_pf *pf) |
Brett Creeley | c2a23e0 | 2019-02-28 15:26:01 -0800 | [diff] [blame] | 582 | { |
Anirudh Venkataramanan | 208ff75 | 2019-08-08 07:39:33 -0700 | [diff] [blame] | 583 | if (pf->vsi) |
| 584 | return pf->vsi[0]; |
Brett Creeley | c2a23e0 | 2019-02-28 15:26:01 -0800 | [diff] [blame] | 585 | |
| 586 | return NULL; |
| 587 | } |
| 588 | |
Henry Tieman | 148beb6 | 2020-05-11 18:01:40 -0700 | [diff] [blame] | 589 | /** |
| 590 | * ice_get_ctrl_vsi - Get the control VSI |
| 591 | * @pf: PF instance |
| 592 | */ |
| 593 | static inline struct ice_vsi *ice_get_ctrl_vsi(struct ice_pf *pf) |
| 594 | { |
| 595 | /* if pf->ctrl_vsi_idx is ICE_NO_VSI, control VSI was not set up */ |
| 596 | if (!pf->vsi || pf->ctrl_vsi_idx == ICE_NO_VSI) |
| 597 | return NULL; |
| 598 | |
| 599 | return pf->vsi[pf->ctrl_vsi_idx]; |
| 600 | } |
| 601 | |
Dave Ertman | df006dd | 2020-11-20 16:39:26 -0800 | [diff] [blame] | 602 | /** |
| 603 | * ice_set_sriov_cap - enable SRIOV in PF flags |
| 604 | * @pf: PF struct |
| 605 | */ |
| 606 | static inline void ice_set_sriov_cap(struct ice_pf *pf) |
| 607 | { |
| 608 | if (pf->hw.func_caps.common_cap.sr_iov_1_1) |
| 609 | set_bit(ICE_FLAG_SRIOV_CAPABLE, pf->flags); |
| 610 | } |
| 611 | |
| 612 | /** |
| 613 | * ice_clear_sriov_cap - disable SRIOV in PF flags |
| 614 | * @pf: PF struct |
| 615 | */ |
| 616 | static inline void ice_clear_sriov_cap(struct ice_pf *pf) |
| 617 | { |
| 618 | clear_bit(ICE_FLAG_SRIOV_CAPABLE, pf->flags); |
| 619 | } |
| 620 | |
Henry Tieman | 4ab9564 | 2020-05-11 18:01:41 -0700 | [diff] [blame] | 621 | #define ICE_FD_STAT_CTR_BLOCK_COUNT 256 |
| 622 | #define ICE_FD_STAT_PF_IDX(base_idx) \ |
| 623 | ((base_idx) * ICE_FD_STAT_CTR_BLOCK_COUNT) |
| 624 | #define ICE_FD_SB_STAT_IDX(base_idx) ICE_FD_STAT_PF_IDX(base_idx) |
| 625 | |
Dave Ertman | df006dd | 2020-11-20 16:39:26 -0800 | [diff] [blame] | 626 | bool netif_is_ice(struct net_device *dev); |
Anirudh Venkataramanan | 0e674ae | 2019-04-16 10:30:43 -0700 | [diff] [blame] | 627 | int ice_vsi_setup_tx_rings(struct ice_vsi *vsi); |
| 628 | int ice_vsi_setup_rx_rings(struct ice_vsi *vsi); |
Henry Tieman | 148beb6 | 2020-05-11 18:01:40 -0700 | [diff] [blame] | 629 | int ice_vsi_open_ctrl(struct ice_vsi *vsi); |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 630 | void ice_set_ethtool_ops(struct net_device *netdev); |
Tony Nguyen | 462acf6 | 2019-09-09 06:47:46 -0700 | [diff] [blame] | 631 | void ice_set_ethtool_safe_mode_ops(struct net_device *netdev); |
Anirudh Venkataramanan | 8c24370 | 2019-09-03 01:31:06 -0700 | [diff] [blame] | 632 | u16 ice_get_avail_txq_count(struct ice_pf *pf); |
| 633 | u16 ice_get_avail_rxq_count(struct ice_pf *pf); |
Henry Tieman | 87324e7 | 2019-11-08 06:23:29 -0800 | [diff] [blame] | 634 | int ice_vsi_recfg_qs(struct ice_vsi *vsi, int new_rx, int new_tx); |
Bruce Allan | 5a4a867 | 2019-07-25 02:53:50 -0700 | [diff] [blame] | 635 | void ice_update_vsi_stats(struct ice_vsi *vsi); |
| 636 | void ice_update_pf_stats(struct ice_pf *pf); |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 637 | int ice_up(struct ice_vsi *vsi); |
| 638 | int ice_down(struct ice_vsi *vsi); |
Anirudh Venkataramanan | 0e674ae | 2019-04-16 10:30:43 -0700 | [diff] [blame] | 639 | int ice_vsi_cfg(struct ice_vsi *vsi); |
| 640 | struct ice_vsi *ice_lb_vsi_setup(struct ice_pf *pf, struct ice_port_info *pi); |
Maciej Fijalkowski | efc2214 | 2019-11-04 09:38:56 -0800 | [diff] [blame] | 641 | int ice_prepare_xdp_rings(struct ice_vsi *vsi, struct bpf_prog *prog); |
| 642 | int ice_destroy_xdp_rings(struct ice_vsi *vsi); |
| 643 | int |
| 644 | ice_xdp_xmit(struct net_device *dev, int n, struct xdp_frame **frames, |
| 645 | u32 flags); |
Brett Creeley | b66a972 | 2021-03-02 10:15:36 -0800 | [diff] [blame] | 646 | int ice_set_rss_lut(struct ice_vsi *vsi, u8 *lut, u16 lut_size); |
| 647 | int ice_get_rss_lut(struct ice_vsi *vsi, u8 *lut, u16 lut_size); |
| 648 | int ice_set_rss_key(struct ice_vsi *vsi, u8 *seed); |
| 649 | int ice_get_rss_key(struct ice_vsi *vsi, u8 *seed); |
Anirudh Venkataramanan | d76a60b | 2018-03-20 07:58:15 -0700 | [diff] [blame] | 650 | void ice_fill_rss_lut(u8 *lut, u16 rss_table_size, u16 rss_size); |
Henry Tieman | 87324e7 | 2019-11-08 06:23:29 -0800 | [diff] [blame] | 651 | int ice_schedule_reset(struct ice_pf *pf, enum ice_reset_req reset); |
Anirudh Venkataramanan | fcea6f3 | 2018-03-20 07:58:16 -0700 | [diff] [blame] | 652 | void ice_print_link_msg(struct ice_vsi *vsi, bool isup); |
Dave Ertman | f9f5301 | 2021-05-20 09:37:51 -0500 | [diff] [blame] | 653 | int ice_plug_aux_dev(struct ice_pf *pf); |
| 654 | void ice_unplug_aux_dev(struct ice_pf *pf); |
Dave Ertman | d25a0fc | 2021-05-20 09:37:49 -0500 | [diff] [blame] | 655 | int ice_init_rdma(struct ice_pf *pf); |
Lihong Yang | 0fee357 | 2020-05-07 17:41:04 -0700 | [diff] [blame] | 656 | const char *ice_stat_str(enum ice_status stat_err); |
| 657 | const char *ice_aq_str(enum ice_aq_err aq_err); |
Anirudh Venkataramanan | 3176551 | 2021-02-26 13:19:30 -0800 | [diff] [blame] | 658 | bool ice_is_wol_supported(struct ice_hw *hw); |
Brett Creeley | 28bf267 | 2020-05-11 18:01:46 -0700 | [diff] [blame] | 659 | int |
| 660 | ice_fdir_write_fltr(struct ice_pf *pf, struct ice_fdir_fltr *input, bool add, |
| 661 | bool is_tun); |
Henry Tieman | 148beb6 | 2020-05-11 18:01:40 -0700 | [diff] [blame] | 662 | void ice_vsi_manage_fdir(struct ice_vsi *vsi, bool ena); |
Henry Tieman | cac2a27 | 2020-05-11 18:01:42 -0700 | [diff] [blame] | 663 | int ice_add_fdir_ethtool(struct ice_vsi *vsi, struct ethtool_rxnfc *cmd); |
| 664 | int ice_del_fdir_ethtool(struct ice_vsi *vsi, struct ethtool_rxnfc *cmd); |
Henry Tieman | 4ab9564 | 2020-05-11 18:01:41 -0700 | [diff] [blame] | 665 | int ice_get_ethtool_fdir_entry(struct ice_hw *hw, struct ethtool_rxnfc *cmd); |
| 666 | int |
| 667 | ice_get_fdir_fltr_ids(struct ice_hw *hw, struct ethtool_rxnfc *cmd, |
| 668 | u32 *rule_locs); |
Henry Tieman | 148beb6 | 2020-05-11 18:01:40 -0700 | [diff] [blame] | 669 | void ice_fdir_release_flows(struct ice_hw *hw); |
Henry Tieman | 83af003 | 2020-05-11 18:01:45 -0700 | [diff] [blame] | 670 | void ice_fdir_replay_flows(struct ice_hw *hw); |
| 671 | void ice_fdir_replay_fltrs(struct ice_pf *pf); |
Henry Tieman | 148beb6 | 2020-05-11 18:01:40 -0700 | [diff] [blame] | 672 | int ice_fdir_create_dflt_rules(struct ice_pf *pf); |
Jacob Keller | d69ea41 | 2020-07-23 17:22:03 -0700 | [diff] [blame] | 673 | int ice_aq_wait_for_event(struct ice_pf *pf, u16 opcode, unsigned long timeout, |
| 674 | struct ice_rq_event_info *event); |
Anirudh Venkataramanan | 0e674ae | 2019-04-16 10:30:43 -0700 | [diff] [blame] | 675 | int ice_open(struct net_device *netdev); |
Krzysztof Goreczny | e95fc85 | 2021-02-26 13:19:26 -0800 | [diff] [blame] | 676 | int ice_open_internal(struct net_device *netdev); |
Anirudh Venkataramanan | 0e674ae | 2019-04-16 10:30:43 -0700 | [diff] [blame] | 677 | int ice_stop(struct net_device *netdev); |
Brett Creeley | 28bf267 | 2020-05-11 18:01:46 -0700 | [diff] [blame] | 678 | void ice_service_task_schedule(struct ice_pf *pf); |
Anirudh Venkataramanan | d76a60b | 2018-03-20 07:58:15 -0700 | [diff] [blame] | 679 | |
Dave Ertman | d25a0fc | 2021-05-20 09:37:49 -0500 | [diff] [blame] | 680 | /** |
| 681 | * ice_set_rdma_cap - enable RDMA support |
| 682 | * @pf: PF struct |
| 683 | */ |
| 684 | static inline void ice_set_rdma_cap(struct ice_pf *pf) |
| 685 | { |
Dave Ertman | f9f5301 | 2021-05-20 09:37:51 -0500 | [diff] [blame] | 686 | if (pf->hw.func_caps.common_cap.rdma && pf->num_rdma_msix) { |
Dave Ertman | d25a0fc | 2021-05-20 09:37:49 -0500 | [diff] [blame] | 687 | set_bit(ICE_FLAG_RDMA_ENA, pf->flags); |
Dave Ertman | f9f5301 | 2021-05-20 09:37:51 -0500 | [diff] [blame] | 688 | ice_plug_aux_dev(pf); |
| 689 | } |
Dave Ertman | d25a0fc | 2021-05-20 09:37:49 -0500 | [diff] [blame] | 690 | } |
| 691 | |
| 692 | /** |
| 693 | * ice_clear_rdma_cap - disable RDMA support |
| 694 | * @pf: PF struct |
| 695 | */ |
| 696 | static inline void ice_clear_rdma_cap(struct ice_pf *pf) |
| 697 | { |
Dave Ertman | f9f5301 | 2021-05-20 09:37:51 -0500 | [diff] [blame] | 698 | ice_unplug_aux_dev(pf); |
Dave Ertman | d25a0fc | 2021-05-20 09:37:49 -0500 | [diff] [blame] | 699 | clear_bit(ICE_FLAG_RDMA_ENA, pf->flags); |
| 700 | } |
Anirudh Venkataramanan | 837f08f | 2018-03-20 07:58:05 -0700 | [diff] [blame] | 701 | #endif /* _ICE_H_ */ |